blob: a59d2c459ee1002ce8ceb712aab2b6e5cf10d1e6 [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000110defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
111defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
113defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
114defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
115defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
116defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
121
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000122defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000123
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000125def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
126
Simon Pilgrim2782a192018-05-17 16:47:30 +0000127defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
128defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000129defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000130def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
131def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
132 let Latency = 2;
133 let NumMicroOps = 3;
134}
Clement Courbet7b9913f2018-06-20 06:13:39 +0000135def : WriteRes<WriteLAHFSAHF, [SKLPort06]>;
Craig Topperb7baa352018-04-08 17:53:18 +0000136
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000137// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000138defm : SKLWriteResPair<WriteBSF, [SKLPort1], 3>;
139defm : SKLWriteResPair<WriteBSR, [SKLPort1], 3>;
140defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
141defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
142defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000143
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000144// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000145defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000146
Roman Lebedev75ce4532018-07-08 19:01:55 +0000147// Double shift instructions.
148defm : SKLWriteResPair<WriteShiftDouble, [SKLPort06], 1>;
149
Craig Topper89310f52018-03-29 20:41:39 +0000150// BMI1 BEXTR, BMI2 BZHI
151defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
152defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
153
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000154// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000155defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
156defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
157defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
158defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000159
160// Idioms that clear a register, like xorps %xmm0, %xmm0.
161// These can often bypass execution ports completely.
162def : WriteRes<WriteZero, []>;
163
164// Branches don't produce values, so they have no latency, but they still
165// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000166defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000167
168// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000169defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
170defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000171defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000172defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
173defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
174defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000175defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
176defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000177defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000178defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
179defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000180defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
181defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
182defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000183defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
184defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
185defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000186defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
187defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000188defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000189
Simon Pilgrim1233e122018-05-07 20:52:53 +0000190defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000191defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>;
192defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>;
193defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000194defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000195defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>;
196defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>;
197defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000198
199defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000200defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>;
201defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>;
202defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000203defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000204defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>;
205defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>;
206defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000207
208defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
209
210defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000211defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>;
212defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>;
213defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000214defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000215defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>;
216defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>;
217defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000218
219defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000220//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>;
221defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000222defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000223//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000224//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>;
225//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000226defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000227
228defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000229defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>;
230defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000231defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000232defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000233defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>;
234defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000235defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000236defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
237
Simon Pilgrimc7088682018-05-01 18:06:07 +0000238defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000239defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>;
240defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>;
241defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000242
Simon Pilgrimc7088682018-05-01 18:06:07 +0000243defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000244defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>;
245defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>;
246defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000247
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000248defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000249defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>;
250defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>;
251defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000252defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000253defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>;
254defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>;
255defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000256defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000257defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000258defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>;
259defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000260defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000261defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>;
262defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000263defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000264defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>;
265defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000266defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000267defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>;
268defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000269defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000270defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
271defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000272defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000273defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>;
274defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000275defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000276defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>;
277defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000278
279// FMA Scheduling helper class.
280// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
281
282// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000283defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
284defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
285defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000286defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
287defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000288defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
289defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000290defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000291defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
292defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000293defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
294defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000295defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
296defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000297defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000298defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
299defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000300defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
301defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000302
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000303defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000304defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>;
305defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>;
306defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000307defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000308defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>;
309defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>;
310defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000311defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000312defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>;
313defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000314defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000315defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>;
316defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>;
317defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000318defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000319defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>;
320defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000321defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000322defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>;
323defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>;
324defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000325defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000326defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>;
327defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
328defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000329defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000330defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>;
331defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000332defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000333defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>;
334defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000335defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000336defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>;
337defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000338defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000339defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>;
340defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>;
341defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000342defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000343
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000344// Vector integer shifts.
345defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000346defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000347defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000348defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000349defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000350defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000351
Clement Courbet7db69cc2018-06-11 14:37:53 +0000352defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>; // Vector integer immediate shifts.
353defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>;
354defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>;
355defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000356defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000357defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>;
358defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000359
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000360// Vector insert/extract operations.
361def : WriteRes<WriteVecInsert, [SKLPort5]> {
362 let Latency = 2;
363 let NumMicroOps = 2;
364 let ResourceCycles = [2];
365}
366def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
367 let Latency = 6;
368 let NumMicroOps = 2;
369}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000370def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000371
372def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
373 let Latency = 3;
374 let NumMicroOps = 2;
375}
376def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
377 let Latency = 2;
378 let NumMicroOps = 3;
379}
380
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000381// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000382defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
383defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
384defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000385defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000386defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
387defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
388defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000389defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000390
391defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
392defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
393defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000394defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000395defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
396defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
397defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000398defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000399
400defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
401defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
402defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000403defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000404defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
405defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
406defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000407defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000408
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000409defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
410defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000411defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000412defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
413defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000414defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000415
416defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
417defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000418defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000419defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
420defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000421defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000422
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000423// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000424
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000425// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000426def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
427 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000428 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000429 let ResourceCycles = [3];
430}
431def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000432 let Latency = 16;
433 let NumMicroOps = 4;
434 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000435}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000436
437// Packed Compare Explicit Length Strings, Return Mask
438def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
439 let Latency = 19;
440 let NumMicroOps = 9;
441 let ResourceCycles = [4,3,1,1];
442}
443def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
444 let Latency = 25;
445 let NumMicroOps = 10;
446 let ResourceCycles = [4,3,1,1,1];
447}
448
449// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000450def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000451 let Latency = 10;
452 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000453 let ResourceCycles = [3];
454}
455def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000456 let Latency = 16;
457 let NumMicroOps = 4;
458 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000459}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000460
461// Packed Compare Explicit Length Strings, Return Index
462def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
463 let Latency = 18;
464 let NumMicroOps = 8;
465 let ResourceCycles = [4,3,1];
466}
467def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
468 let Latency = 24;
469 let NumMicroOps = 9;
470 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000471}
472
Simon Pilgrima2f26782018-03-27 20:38:54 +0000473// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000474def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
475def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
476def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
477def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000478
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000479// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000480def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
481 let Latency = 4;
482 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000483 let ResourceCycles = [1];
484}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000485def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
486 let Latency = 10;
487 let NumMicroOps = 2;
488 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000489}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000490
491def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
492 let Latency = 8;
493 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000494 let ResourceCycles = [2];
495}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000496def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000497 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000498 let NumMicroOps = 3;
499 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000500}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000501
502def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
503 let Latency = 20;
504 let NumMicroOps = 11;
505 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000506}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000507def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
508 let Latency = 25;
509 let NumMicroOps = 11;
510 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000511}
512
513// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000514def : WriteRes<WriteCLMul, [SKLPort5]> {
515 let Latency = 6;
516 let NumMicroOps = 1;
517 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000518}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000519def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
520 let Latency = 12;
521 let NumMicroOps = 2;
522 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000523}
524
525// Catch-all for expensive system instructions.
526def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
527
528// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000529defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
530defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
531defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
532defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000533
534// Old microcoded instructions that nobody use.
535def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
536
537// Fence instructions.
538def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
539
Craig Topper05242bf2018-04-21 18:07:36 +0000540// Load/store MXCSR.
541def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
542def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
543
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000544// Nop, not very useful expect it provides a model for nops!
545def : WriteRes<WriteNop, []>;
546
547////////////////////////////////////////////////////////////////////////////////
548// Horizontal add/sub instructions.
549////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000550
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000551defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
552defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000553defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
554defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000555defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000556
557// Remaining instrs.
558
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000559def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000560 let Latency = 1;
561 let NumMicroOps = 1;
562 let ResourceCycles = [1];
563}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000564def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
565 "MMX_PADDUS(B|W)irr",
566 "MMX_PAVG(B|W)irr",
567 "MMX_PCMPEQ(B|D|W)irr",
568 "MMX_PCMPGT(B|D|W)irr",
569 "MMX_P(MAX|MIN)SWirr",
570 "MMX_P(MAX|MIN)UBirr",
571 "MMX_PSUBS(B|W)irr",
572 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000573
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000574def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000575 let Latency = 1;
576 let NumMicroOps = 1;
577 let ResourceCycles = [1];
578}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000579def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000580 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000581
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000582def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000583 let Latency = 1;
584 let NumMicroOps = 1;
585 let ResourceCycles = [1];
586}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000587def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000588
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000589def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000590 let Latency = 1;
591 let NumMicroOps = 1;
592 let ResourceCycles = [1];
593}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000594def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000595
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000596def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000597 let Latency = 1;
598 let NumMicroOps = 1;
599 let ResourceCycles = [1];
600}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000601def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000602def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)ri8",
Craig Topperfc179c62018-03-22 04:23:41 +0000603 "BT(16|32|64)rr",
604 "BTC(16|32|64)ri8",
605 "BTC(16|32|64)rr",
606 "BTR(16|32|64)ri8",
607 "BTR(16|32|64)rr",
608 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000609 "BTS(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000610
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000611def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
612 let Latency = 1;
613 let NumMicroOps = 1;
614 let ResourceCycles = [1];
615}
Craig Topperfc179c62018-03-22 04:23:41 +0000616def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
617 "BLSI(32|64)rr",
618 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000619 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000620
621def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
622 let Latency = 1;
623 let NumMicroOps = 1;
624 let ResourceCycles = [1];
625}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000626def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000627 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000628 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000629
630def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
631 let Latency = 1;
632 let NumMicroOps = 1;
633 let ResourceCycles = [1];
634}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000635def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Clement Courbet07c9ec62018-05-29 06:19:39 +0000636 CMC, STC)>;
Clement Courbet0d9da882018-06-18 06:48:22 +0000637def: InstRW<[SKLWriteResGroup10], (instregex "SGDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000638 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000639 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000640 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000641 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000642
643def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000644 let Latency = 1;
645 let NumMicroOps = 2;
646 let ResourceCycles = [1,1];
647}
Craig Topperfc179c62018-03-22 04:23:41 +0000648def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000649 "ST_FP(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +0000650 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000651
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000652def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000653 let Latency = 2;
654 let NumMicroOps = 2;
655 let ResourceCycles = [2];
656}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000657def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000658
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000659def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000660 let Latency = 2;
661 let NumMicroOps = 2;
662 let ResourceCycles = [2];
663}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000664def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
665def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000666
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000667def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000668 let Latency = 2;
669 let NumMicroOps = 2;
670 let ResourceCycles = [2];
671}
Simon Pilgrim2782a192018-05-17 16:47:30 +0000672def: InstRW<[SKLWriteResGroup15], (instregex "ROL(8|16|32|64)r1",
Craig Topperfc179c62018-03-22 04:23:41 +0000673 "ROL(8|16|32|64)ri",
674 "ROR(8|16|32|64)r1",
675 "ROR(8|16|32|64)ri",
676 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000677
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000678def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000679 let Latency = 2;
680 let NumMicroOps = 2;
681 let ResourceCycles = [2];
682}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000683def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
684 WAIT,
685 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000686
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000687def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000688 let Latency = 2;
689 let NumMicroOps = 2;
690 let ResourceCycles = [1,1];
691}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000692def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000693
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000694def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000695 let Latency = 2;
696 let NumMicroOps = 2;
697 let ResourceCycles = [1,1];
698}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000699def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000700
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000701def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000702 let Latency = 2;
703 let NumMicroOps = 2;
704 let ResourceCycles = [1,1];
705}
Craig Topper498875f2018-04-04 17:54:19 +0000706def: InstRW<[SKLWriteResGroup22], (instrs BSWAP64r)>;
707
708def SKLWriteResGroup22_1 : SchedWriteRes<[SKLPort15]> {
709 let Latency = 1;
710 let NumMicroOps = 1;
711 let ResourceCycles = [1];
712}
713def: InstRW<[SKLWriteResGroup22_1], (instrs BSWAP32r)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000714
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000715def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000716 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000717 let NumMicroOps = 2;
718 let ResourceCycles = [1,1];
719}
Craig Topper2d451e72018-03-18 08:38:06 +0000720def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000721def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000722def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
723 "ADC8ri",
724 "SBB8i8",
725 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000726
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000727def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
728 let Latency = 2;
729 let NumMicroOps = 3;
730 let ResourceCycles = [1,1,1];
731}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000732def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000733
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000734def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
735 let Latency = 2;
736 let NumMicroOps = 3;
737 let ResourceCycles = [1,1,1];
738}
739def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
740
741def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
742 let Latency = 2;
743 let NumMicroOps = 3;
744 let ResourceCycles = [1,1,1];
745}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000746def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
747 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000748def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000749 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000750
751def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
752 let Latency = 3;
753 let NumMicroOps = 1;
754 let ResourceCycles = [1];
755}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000756def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000757 "PEXT(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000758 "SHLD(16|32|64)rri8",
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000759 "SHRD(16|32|64)rri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000760
Clement Courbet327fac42018-03-07 08:14:02 +0000761def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000762 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000763 let NumMicroOps = 2;
764 let ResourceCycles = [1,1];
765}
Clement Courbet327fac42018-03-07 08:14:02 +0000766def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000767
768def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
769 let Latency = 3;
770 let NumMicroOps = 1;
771 let ResourceCycles = [1];
772}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000773def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000774 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000775 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000776 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000777
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000778def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
779 let Latency = 3;
780 let NumMicroOps = 2;
781 let ResourceCycles = [1,1];
782}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000783def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000784
785def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
786 let Latency = 3;
787 let NumMicroOps = 3;
788 let ResourceCycles = [3];
789}
Craig Topperfc179c62018-03-22 04:23:41 +0000790def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
791 "ROR(8|16|32|64)rCL",
792 "SAR(8|16|32|64)rCL",
793 "SHL(8|16|32|64)rCL",
794 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000795
796def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000797 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000798 let NumMicroOps = 3;
799 let ResourceCycles = [3];
800}
Craig Topperb5f26592018-04-19 18:00:17 +0000801def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
802 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
803 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000804
805def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
806 let Latency = 3;
807 let NumMicroOps = 3;
808 let ResourceCycles = [1,2];
809}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000810def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000811
812def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
813 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000814 let NumMicroOps = 3;
815 let ResourceCycles = [2,1];
816}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000817def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
818 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000819
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000820def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
821 let Latency = 3;
822 let NumMicroOps = 3;
823 let ResourceCycles = [2,1];
824}
Craig Topperfc179c62018-03-22 04:23:41 +0000825def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
826 "MMX_PACKSSWBirr",
827 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000828
829def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
830 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000831 let NumMicroOps = 3;
832 let ResourceCycles = [1,2];
833}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000834def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000835
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000836def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
837 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000838 let NumMicroOps = 3;
839 let ResourceCycles = [1,2];
840}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000841def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000842
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000843def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
844 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000845 let NumMicroOps = 3;
846 let ResourceCycles = [1,2];
847}
Craig Topperfc179c62018-03-22 04:23:41 +0000848def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
849 "RCL(8|16|32|64)ri",
850 "RCR(8|16|32|64)r1",
851 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000852
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000853def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
854 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000855 let NumMicroOps = 3;
856 let ResourceCycles = [1,1,1];
857}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000858def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000859
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000860def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
861 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000862 let NumMicroOps = 4;
863 let ResourceCycles = [1,1,2];
864}
Craig Topperf4cd9082018-01-19 05:47:32 +0000865def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000866
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000867def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
868 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000869 let NumMicroOps = 4;
870 let ResourceCycles = [1,1,1,1];
871}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000872def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000873
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000874def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
875 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000876 let NumMicroOps = 4;
877 let ResourceCycles = [1,1,1,1];
878}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000879def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000880
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000881def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000882 let Latency = 4;
883 let NumMicroOps = 1;
884 let ResourceCycles = [1];
885}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000886def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000887
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000888def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000889 let Latency = 4;
890 let NumMicroOps = 1;
891 let ResourceCycles = [1];
892}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000893def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000894 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000895
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000896def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000897 let Latency = 4;
898 let NumMicroOps = 2;
899 let ResourceCycles = [1,1];
900}
Craig Topperf846e2d2018-04-19 05:34:05 +0000901def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000902
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000903def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
904 let Latency = 4;
905 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000906 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000907}
Craig Topperfc179c62018-03-22 04:23:41 +0000908def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000909
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000910def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000911 let Latency = 4;
912 let NumMicroOps = 3;
913 let ResourceCycles = [1,1,1];
914}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000915def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
916 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000917
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000918def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000919 let Latency = 4;
920 let NumMicroOps = 4;
921 let ResourceCycles = [4];
922}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000923def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000924
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000925def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000926 let Latency = 4;
927 let NumMicroOps = 4;
928 let ResourceCycles = [1,3];
929}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000930def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000931
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000932def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000933 let Latency = 4;
934 let NumMicroOps = 4;
935 let ResourceCycles = [1,3];
936}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000937def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000938
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000939def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000940 let Latency = 4;
941 let NumMicroOps = 4;
942 let ResourceCycles = [1,1,2];
943}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000944def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000945
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000946def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
947 let Latency = 5;
948 let NumMicroOps = 1;
949 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000950}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000951def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000952 "MOVSX(16|32|64)rm32",
953 "MOVSX(16|32|64)rm8",
954 "MOVZX(16|32|64)rm16",
955 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000956 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000957
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000958def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000959 let Latency = 5;
960 let NumMicroOps = 2;
961 let ResourceCycles = [1,1];
962}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000963def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
964 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000965
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000966def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000967 let Latency = 5;
968 let NumMicroOps = 2;
969 let ResourceCycles = [1,1];
970}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000971def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
972 "MMX_CVT(T?)PS2PIirr",
973 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000974 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000975 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000976 "(V?)CVTSD2SSrr",
977 "(V?)CVTSI642SDrr",
978 "(V?)CVTSI2SDrr",
979 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000980 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000981
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000982def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000983 let Latency = 5;
984 let NumMicroOps = 3;
985 let ResourceCycles = [1,1,1];
986}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000987def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000988
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000989def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000990 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000991 let NumMicroOps = 3;
992 let ResourceCycles = [1,1,1];
993}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000994def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000995
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000996def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000997 let Latency = 5;
998 let NumMicroOps = 5;
999 let ResourceCycles = [1,4];
1000}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001001def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001002
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001003def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001004 let Latency = 5;
1005 let NumMicroOps = 5;
1006 let ResourceCycles = [2,3];
1007}
Craig Topper13a16502018-03-19 00:56:09 +00001008def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001009
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001010def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001011 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001012 let NumMicroOps = 6;
1013 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001014}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001015def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001016
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001017def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
1018 let Latency = 6;
1019 let NumMicroOps = 1;
1020 let ResourceCycles = [1];
1021}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001022def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001023 "(V?)MOVSHDUPrm",
1024 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001025 "VPBROADCASTDrm",
1026 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001027
1028def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001029 let Latency = 6;
1030 let NumMicroOps = 2;
1031 let ResourceCycles = [2];
1032}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001033def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001034
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001035def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001036 let Latency = 6;
1037 let NumMicroOps = 2;
1038 let ResourceCycles = [1,1];
1039}
Craig Topperfc179c62018-03-22 04:23:41 +00001040def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
1041 "MMX_PADDSWirm",
1042 "MMX_PADDUSBirm",
1043 "MMX_PADDUSWirm",
1044 "MMX_PAVGBirm",
1045 "MMX_PAVGWirm",
1046 "MMX_PCMPEQBirm",
1047 "MMX_PCMPEQDirm",
1048 "MMX_PCMPEQWirm",
1049 "MMX_PCMPGTBirm",
1050 "MMX_PCMPGTDirm",
1051 "MMX_PCMPGTWirm",
1052 "MMX_PMAXSWirm",
1053 "MMX_PMAXUBirm",
1054 "MMX_PMINSWirm",
1055 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001056 "MMX_PSUBSBirm",
1057 "MMX_PSUBSWirm",
1058 "MMX_PSUBUSBirm",
1059 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001060
Craig Topper58afb4e2018-03-22 21:10:07 +00001061def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001062 let Latency = 6;
1063 let NumMicroOps = 2;
1064 let ResourceCycles = [1,1];
1065}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001066def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1067 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001068
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001069def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1070 let Latency = 6;
1071 let NumMicroOps = 2;
1072 let ResourceCycles = [1,1];
1073}
Craig Topperfc179c62018-03-22 04:23:41 +00001074def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1075 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001076
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001077def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1078 let Latency = 6;
1079 let NumMicroOps = 2;
1080 let ResourceCycles = [1,1];
1081}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001082def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001083
1084def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1085 let Latency = 6;
1086 let NumMicroOps = 2;
1087 let ResourceCycles = [1,1];
1088}
Craig Topperfc179c62018-03-22 04:23:41 +00001089def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1090 "BLSI(32|64)rm",
1091 "BLSMSK(32|64)rm",
1092 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001093 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001094
1095def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1096 let Latency = 6;
1097 let NumMicroOps = 2;
1098 let ResourceCycles = [1,1];
1099}
Craig Topper2d451e72018-03-18 08:38:06 +00001100def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001101def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001102
Craig Topper58afb4e2018-03-22 21:10:07 +00001103def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001104 let Latency = 6;
1105 let NumMicroOps = 3;
1106 let ResourceCycles = [2,1];
1107}
Craig Topperfc179c62018-03-22 04:23:41 +00001108def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001109
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001110def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001111 let Latency = 6;
1112 let NumMicroOps = 4;
1113 let ResourceCycles = [1,2,1];
1114}
Craig Topperfc179c62018-03-22 04:23:41 +00001115def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL",
1116 "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001117
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001118def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001119 let Latency = 6;
1120 let NumMicroOps = 4;
1121 let ResourceCycles = [1,1,1,1];
1122}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001123def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001124
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001125def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1126 let Latency = 6;
1127 let NumMicroOps = 4;
1128 let ResourceCycles = [1,1,1,1];
1129}
Craig Topperfc179c62018-03-22 04:23:41 +00001130def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1131 "BTR(16|32|64)mi8",
1132 "BTS(16|32|64)mi8",
1133 "SAR(8|16|32|64)m1",
1134 "SAR(8|16|32|64)mi",
1135 "SHL(8|16|32|64)m1",
1136 "SHL(8|16|32|64)mi",
1137 "SHR(8|16|32|64)m1",
1138 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001139
1140def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1141 let Latency = 6;
1142 let NumMicroOps = 4;
1143 let ResourceCycles = [1,1,1,1];
1144}
Craig Topperf0d04262018-04-06 16:16:48 +00001145def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1146 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001147
1148def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001149 let Latency = 6;
1150 let NumMicroOps = 6;
1151 let ResourceCycles = [1,5];
1152}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001153def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001154
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001155def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1156 let Latency = 7;
1157 let NumMicroOps = 1;
1158 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001159}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001160def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001161 "VBROADCASTF128",
1162 "VBROADCASTI128",
1163 "VBROADCASTSDYrm",
1164 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001165 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001166 "VMOVSHDUPYrm",
1167 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001168 "VPBROADCASTDYrm",
1169 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001170
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001171def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001172 let Latency = 7;
1173 let NumMicroOps = 2;
1174 let ResourceCycles = [1,1];
1175}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001176def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001177
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001178def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001179 let Latency = 6;
1180 let NumMicroOps = 2;
1181 let ResourceCycles = [1,1];
1182}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001183def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1184 "(V?)PMOV(SX|ZX)BQrm",
1185 "(V?)PMOV(SX|ZX)BWrm",
1186 "(V?)PMOV(SX|ZX)DQrm",
1187 "(V?)PMOV(SX|ZX)WDrm",
1188 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001189
Craig Topper58afb4e2018-03-22 21:10:07 +00001190def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001191 let Latency = 7;
1192 let NumMicroOps = 2;
1193 let ResourceCycles = [1,1];
1194}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001195def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001196 "VCVTPS2PDYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001197 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001198
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001199def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1200 let Latency = 7;
1201 let NumMicroOps = 2;
1202 let ResourceCycles = [1,1];
1203}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001204def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001205 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001206 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001207 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001208 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001209
1210def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1211 let Latency = 7;
1212 let NumMicroOps = 3;
1213 let ResourceCycles = [2,1];
1214}
Craig Topperfc179c62018-03-22 04:23:41 +00001215def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1216 "MMX_PACKSSWBirm",
1217 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001218
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001219def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1220 let Latency = 7;
1221 let NumMicroOps = 3;
1222 let ResourceCycles = [1,2];
1223}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001224def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1225 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001226
Craig Topper58afb4e2018-03-22 21:10:07 +00001227def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001228 let Latency = 7;
1229 let NumMicroOps = 3;
1230 let ResourceCycles = [1,1,1];
1231}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001232def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001233
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001234def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001235 let Latency = 7;
1236 let NumMicroOps = 3;
1237 let ResourceCycles = [1,1,1];
1238}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001239def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001240
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001241def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001242 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001243 let NumMicroOps = 3;
1244 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001245}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001246def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001247
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001248def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1249 let Latency = 7;
1250 let NumMicroOps = 5;
1251 let ResourceCycles = [1,1,1,2];
1252}
Craig Topperfc179c62018-03-22 04:23:41 +00001253def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1254 "ROL(8|16|32|64)mi",
1255 "ROR(8|16|32|64)m1",
1256 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001257
1258def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1259 let Latency = 7;
1260 let NumMicroOps = 5;
1261 let ResourceCycles = [1,1,1,2];
1262}
Craig Topper13a16502018-03-19 00:56:09 +00001263def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001264
1265def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1266 let Latency = 7;
1267 let NumMicroOps = 5;
1268 let ResourceCycles = [1,1,1,1,1];
1269}
Craig Topperfc179c62018-03-22 04:23:41 +00001270def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1271 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001272
1273def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001274 let Latency = 7;
1275 let NumMicroOps = 7;
1276 let ResourceCycles = [1,3,1,2];
1277}
Craig Topper2d451e72018-03-18 08:38:06 +00001278def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001279
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001280def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1281 let Latency = 8;
1282 let NumMicroOps = 2;
1283 let ResourceCycles = [1,1];
1284}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001285def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1286 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001287
1288def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001289 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001290 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001291 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001292}
Craig Topperf846e2d2018-04-19 05:34:05 +00001293def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001294
Craig Topperf846e2d2018-04-19 05:34:05 +00001295def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1296 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001297 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001298 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001299}
Craig Topperfc179c62018-03-22 04:23:41 +00001300def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001301
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001302def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1303 let Latency = 8;
1304 let NumMicroOps = 2;
1305 let ResourceCycles = [1,1];
1306}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001307def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001308 "VPBROADCASTBYrm",
1309 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001310 "VPMOVSXBDYrm",
1311 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001312 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001313
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001314def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1315 let Latency = 8;
1316 let NumMicroOps = 2;
1317 let ResourceCycles = [1,1];
1318}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001319def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001320 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001321 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001322
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001323def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1324 let Latency = 8;
1325 let NumMicroOps = 4;
1326 let ResourceCycles = [1,2,1];
1327}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001328def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001329
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001330def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1331 let Latency = 8;
1332 let NumMicroOps = 5;
1333 let ResourceCycles = [1,1,3];
1334}
Craig Topper13a16502018-03-19 00:56:09 +00001335def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001336
1337def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1338 let Latency = 8;
1339 let NumMicroOps = 5;
1340 let ResourceCycles = [1,1,1,2];
1341}
Craig Topperfc179c62018-03-22 04:23:41 +00001342def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1343 "RCL(8|16|32|64)mi",
1344 "RCR(8|16|32|64)m1",
1345 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001346
1347def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1348 let Latency = 8;
1349 let NumMicroOps = 6;
1350 let ResourceCycles = [1,1,1,3];
1351}
Craig Topperfc179c62018-03-22 04:23:41 +00001352def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1353 "SAR(8|16|32|64)mCL",
1354 "SHL(8|16|32|64)mCL",
1355 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001356
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001357def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1358 let Latency = 8;
1359 let NumMicroOps = 6;
1360 let ResourceCycles = [1,1,1,2,1];
1361}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001362def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
1363def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001364
1365def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1366 let Latency = 9;
1367 let NumMicroOps = 2;
1368 let ResourceCycles = [1,1];
1369}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001370def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001371
1372def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1373 let Latency = 9;
1374 let NumMicroOps = 2;
1375 let ResourceCycles = [1,1];
1376}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001377def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001378 "VPMOVSXBWYrm",
1379 "VPMOVSXDQYrm",
1380 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001381 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001382
Craig Topper58afb4e2018-03-22 21:10:07 +00001383def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001384 let Latency = 9;
1385 let NumMicroOps = 2;
1386 let ResourceCycles = [1,1];
1387}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001388def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001389 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001390
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001391def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1392 let Latency = 9;
1393 let NumMicroOps = 3;
1394 let ResourceCycles = [1,1,1];
1395}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001396def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001397
1398def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001399 let Latency = 9;
1400 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001401 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001402}
Craig Topperfc179c62018-03-22 04:23:41 +00001403def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1404 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001405
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001406def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
1407 let Latency = 9;
1408 let NumMicroOps = 4;
1409 let ResourceCycles = [1,1,1,1];
1410}
Craig Topperfc179c62018-03-22 04:23:41 +00001411def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8",
1412 "SHRD(16|32|64)mri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001413
1414def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1415 let Latency = 9;
1416 let NumMicroOps = 5;
1417 let ResourceCycles = [1,2,1,1];
1418}
Craig Topperfc179c62018-03-22 04:23:41 +00001419def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1420 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001421
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001422def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1423 let Latency = 10;
1424 let NumMicroOps = 2;
1425 let ResourceCycles = [1,1];
1426}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001427def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1428 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001429 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001430
1431def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1432 let Latency = 10;
1433 let NumMicroOps = 2;
1434 let ResourceCycles = [1,1];
1435}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001436def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001437 "(V?)CVTPS2DQrm",
1438 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001439 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001440
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001441def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1442 let Latency = 10;
1443 let NumMicroOps = 3;
1444 let ResourceCycles = [1,1,1];
1445}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001446def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001447
Craig Topper58afb4e2018-03-22 21:10:07 +00001448def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001449 let Latency = 10;
1450 let NumMicroOps = 3;
1451 let ResourceCycles = [1,1,1];
1452}
Craig Topperfc179c62018-03-22 04:23:41 +00001453def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001454
1455def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001456 let Latency = 10;
1457 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001458 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001459}
Craig Topperfc179c62018-03-22 04:23:41 +00001460def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1461 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001462
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001463def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001464 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001465 let NumMicroOps = 4;
1466 let ResourceCycles = [1,1,1,1];
1467}
Craig Topperf846e2d2018-04-19 05:34:05 +00001468def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001469
1470def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1471 let Latency = 10;
1472 let NumMicroOps = 8;
1473 let ResourceCycles = [1,1,1,1,1,3];
1474}
Craig Topper13a16502018-03-19 00:56:09 +00001475def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001476
Craig Topper8104f262018-04-02 05:33:28 +00001477def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001478 let Latency = 11;
1479 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001480 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001481}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001482def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001483
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001484def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001485 let Latency = 11;
1486 let NumMicroOps = 2;
1487 let ResourceCycles = [1,1];
1488}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001489def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001490
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001491def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1492 let Latency = 11;
1493 let NumMicroOps = 2;
1494 let ResourceCycles = [1,1];
1495}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001496def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001497 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001498 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001499
1500def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1501 let Latency = 11;
1502 let NumMicroOps = 3;
1503 let ResourceCycles = [2,1];
1504}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001505def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001506
1507def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1508 let Latency = 11;
1509 let NumMicroOps = 3;
1510 let ResourceCycles = [1,1,1];
1511}
Craig Topperfc179c62018-03-22 04:23:41 +00001512def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001513
Craig Topper58afb4e2018-03-22 21:10:07 +00001514def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001515 let Latency = 11;
1516 let NumMicroOps = 3;
1517 let ResourceCycles = [1,1,1];
1518}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001519def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1520 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001521 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001522 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001523
Craig Topper58afb4e2018-03-22 21:10:07 +00001524def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001525 let Latency = 11;
1526 let NumMicroOps = 3;
1527 let ResourceCycles = [1,1,1];
1528}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001529def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1530 "CVT(T?)PD2DQrm",
1531 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001532
1533def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1534 let Latency = 11;
1535 let NumMicroOps = 6;
1536 let ResourceCycles = [1,1,1,2,1];
1537}
Craig Topperfc179c62018-03-22 04:23:41 +00001538def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL",
1539 "SHRD(16|32|64)mrCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001540
1541def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001542 let Latency = 11;
1543 let NumMicroOps = 7;
1544 let ResourceCycles = [2,3,2];
1545}
Craig Topperfc179c62018-03-22 04:23:41 +00001546def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1547 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001548
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001549def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001550 let Latency = 11;
1551 let NumMicroOps = 9;
1552 let ResourceCycles = [1,5,1,2];
1553}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001554def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001555
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001556def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001557 let Latency = 11;
1558 let NumMicroOps = 11;
1559 let ResourceCycles = [2,9];
1560}
Craig Topperfc179c62018-03-22 04:23:41 +00001561def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001562
Craig Topper58afb4e2018-03-22 21:10:07 +00001563def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001564 let Latency = 12;
1565 let NumMicroOps = 4;
1566 let ResourceCycles = [1,1,1,1];
1567}
1568def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1569
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001570def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001571 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001572 let NumMicroOps = 3;
1573 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001574}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001575def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001576
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001577def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1578 let Latency = 13;
1579 let NumMicroOps = 3;
1580 let ResourceCycles = [1,1,1];
1581}
1582def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1583
Craig Topper8104f262018-04-02 05:33:28 +00001584def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001585 let Latency = 14;
1586 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001587 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001588}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001589def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1590def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001591
Craig Topper8104f262018-04-02 05:33:28 +00001592def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1593 let Latency = 14;
1594 let NumMicroOps = 1;
1595 let ResourceCycles = [1,5];
1596}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001597def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001598
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001599def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1600 let Latency = 14;
1601 let NumMicroOps = 3;
1602 let ResourceCycles = [1,1,1];
1603}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001604def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001605
1606def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001607 let Latency = 14;
1608 let NumMicroOps = 10;
1609 let ResourceCycles = [2,4,1,3];
1610}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001611def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001612
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001613def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001614 let Latency = 15;
1615 let NumMicroOps = 1;
1616 let ResourceCycles = [1];
1617}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001618def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001619
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001620def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1621 let Latency = 15;
1622 let NumMicroOps = 10;
1623 let ResourceCycles = [1,1,1,5,1,1];
1624}
Craig Topper13a16502018-03-19 00:56:09 +00001625def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001626
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001627def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1628 let Latency = 16;
1629 let NumMicroOps = 14;
1630 let ResourceCycles = [1,1,1,4,2,5];
1631}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001632def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001633
1634def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001635 let Latency = 16;
1636 let NumMicroOps = 16;
1637 let ResourceCycles = [16];
1638}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001639def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001640
Craig Topper8104f262018-04-02 05:33:28 +00001641def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001642 let Latency = 17;
1643 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001644 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001645}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001646def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001647
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001648def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001649 let Latency = 17;
1650 let NumMicroOps = 15;
1651 let ResourceCycles = [2,1,2,4,2,4];
1652}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001653def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001654
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001655def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001656 let Latency = 18;
1657 let NumMicroOps = 8;
1658 let ResourceCycles = [1,1,1,5];
1659}
Craig Topperfc179c62018-03-22 04:23:41 +00001660def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001661
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001662def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001663 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001664 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001665 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001666}
Craig Topper13a16502018-03-19 00:56:09 +00001667def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001668
Craig Topper8104f262018-04-02 05:33:28 +00001669def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001670 let Latency = 19;
1671 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001672 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001673}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001674def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001675
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001676def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001677 let Latency = 20;
1678 let NumMicroOps = 1;
1679 let ResourceCycles = [1];
1680}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001681def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001682
Craig Topper8104f262018-04-02 05:33:28 +00001683def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001684 let Latency = 20;
1685 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001686 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001687}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001688def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001689
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001690def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1691 let Latency = 20;
1692 let NumMicroOps = 8;
1693 let ResourceCycles = [1,1,1,1,1,1,2];
1694}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001695def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001696
1697def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001698 let Latency = 20;
1699 let NumMicroOps = 10;
1700 let ResourceCycles = [1,2,7];
1701}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001702def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001703
Craig Topper8104f262018-04-02 05:33:28 +00001704def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001705 let Latency = 21;
1706 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001707 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001708}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001709def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001710
1711def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1712 let Latency = 22;
1713 let NumMicroOps = 2;
1714 let ResourceCycles = [1,1];
1715}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001716def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001717
1718def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1719 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001720 let NumMicroOps = 5;
1721 let ResourceCycles = [1,2,1,1];
1722}
Craig Topper17a31182017-12-16 18:35:29 +00001723def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1724 VGATHERDPDrm,
1725 VGATHERQPDrm,
1726 VGATHERQPSrm,
1727 VPGATHERDDrm,
1728 VPGATHERDQrm,
1729 VPGATHERQDrm,
1730 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001731
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001732def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1733 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001734 let NumMicroOps = 5;
1735 let ResourceCycles = [1,2,1,1];
1736}
Craig Topper17a31182017-12-16 18:35:29 +00001737def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1738 VGATHERQPDYrm,
1739 VGATHERQPSYrm,
1740 VPGATHERDDYrm,
1741 VPGATHERDQYrm,
1742 VPGATHERQDYrm,
1743 VPGATHERQQYrm,
1744 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001745
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001746def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1747 let Latency = 23;
1748 let NumMicroOps = 19;
1749 let ResourceCycles = [2,1,4,1,1,4,6];
1750}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001751def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001752
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001753def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1754 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001755 let NumMicroOps = 3;
1756 let ResourceCycles = [1,1,1];
1757}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001758def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001759
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001760def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1761 let Latency = 27;
1762 let NumMicroOps = 2;
1763 let ResourceCycles = [1,1];
1764}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001765def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001766
1767def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1768 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001769 let NumMicroOps = 8;
1770 let ResourceCycles = [2,4,1,1];
1771}
Craig Topper13a16502018-03-19 00:56:09 +00001772def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001773
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001774def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001775 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001776 let NumMicroOps = 3;
1777 let ResourceCycles = [1,1,1];
1778}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001779def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001780
1781def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1782 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001783 let NumMicroOps = 23;
1784 let ResourceCycles = [1,5,3,4,10];
1785}
Craig Topperfc179c62018-03-22 04:23:41 +00001786def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1787 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001788
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001789def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1790 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001791 let NumMicroOps = 23;
1792 let ResourceCycles = [1,5,2,1,4,10];
1793}
Craig Topperfc179c62018-03-22 04:23:41 +00001794def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1795 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001796
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001797def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1798 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001799 let NumMicroOps = 31;
1800 let ResourceCycles = [1,8,1,21];
1801}
Craig Topper391c6f92017-12-10 01:24:08 +00001802def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001803
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001804def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1805 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001806 let NumMicroOps = 18;
1807 let ResourceCycles = [1,1,2,3,1,1,1,8];
1808}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001809def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001810
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001811def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1812 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001813 let NumMicroOps = 39;
1814 let ResourceCycles = [1,10,1,1,26];
1815}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001816def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001817
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001818def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001819 let Latency = 42;
1820 let NumMicroOps = 22;
1821 let ResourceCycles = [2,20];
1822}
Craig Topper2d451e72018-03-18 08:38:06 +00001823def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001824
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001825def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1826 let Latency = 42;
1827 let NumMicroOps = 40;
1828 let ResourceCycles = [1,11,1,1,26];
1829}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001830def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1831def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001832
1833def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1834 let Latency = 46;
1835 let NumMicroOps = 44;
1836 let ResourceCycles = [1,11,1,1,30];
1837}
1838def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1839
1840def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1841 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001842 let NumMicroOps = 64;
1843 let ResourceCycles = [2,8,5,10,39];
1844}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001845def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001846
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001847def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1848 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001849 let NumMicroOps = 88;
1850 let ResourceCycles = [4,4,31,1,2,1,45];
1851}
Craig Topper2d451e72018-03-18 08:38:06 +00001852def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001853
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001854def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1855 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001856 let NumMicroOps = 90;
1857 let ResourceCycles = [4,2,33,1,2,1,47];
1858}
Craig Topper2d451e72018-03-18 08:38:06 +00001859def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001860
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001861def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001862 let Latency = 75;
1863 let NumMicroOps = 15;
1864 let ResourceCycles = [6,3,6];
1865}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001866def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001867
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001868def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001869 let Latency = 76;
1870 let NumMicroOps = 32;
1871 let ResourceCycles = [7,2,8,3,1,11];
1872}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001873def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001874
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001875def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001876 let Latency = 102;
1877 let NumMicroOps = 66;
1878 let ResourceCycles = [4,2,4,8,14,34];
1879}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001880def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001881
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001882def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1883 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001884 let NumMicroOps = 100;
1885 let ResourceCycles = [9,1,11,16,1,11,21,30];
1886}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001887def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001888
Clement Courbet07c9ec62018-05-29 06:19:39 +00001889def: InstRW<[WriteZero], (instrs CLC)>;
1890
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001891} // SchedModel