blob: 04ec9c4a22077e43e44fea9904c60821d06b10d1 [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000110defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
111defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
Simon Pilgrim67caf042018-07-31 18:24:24 +0000113defm : X86WriteRes<WriteBSWAP32, [SKLPort15], 1, [1], 1>;
114defm : X86WriteRes<WriteBSWAP64, [SKLPort06, SKLPort15], 2, [1,1], 2>;
Andrew V. Tischenko62f7a322018-08-30 06:26:00 +0000115defm : X86WriteRes<WriteCMPXCHG,[SKLPort06, SKLPort0156], 5, [2,3], 5>;
116defm : X86WriteRes<WriteCMPXCHGRMW,[SKLPort23,SKLPort06,SKLPort0156,SKLPort237,SKLPort4], 8, [1,2,1,1,1], 6>;
Andrew V. Tischenko24f63bc2018-08-09 09:23:26 +0000117defm : X86WriteRes<WriteXCHG, [SKLPort0156], 2, [3], 3>;
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000118
Simon Pilgrim25805542018-05-08 13:51:45 +0000119defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
121defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
122defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
123defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
124defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
125defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
126defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
127
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000128defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000129
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000130def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000131def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
132
Simon Pilgrim2782a192018-05-17 16:47:30 +0000133defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
134defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000135defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000136def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
137def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
138 let Latency = 2;
139 let NumMicroOps = 3;
140}
Clement Courbet7b9913f2018-06-20 06:13:39 +0000141def : WriteRes<WriteLAHFSAHF, [SKLPort06]>;
Andrew V. Tischenkodad919d2018-08-01 10:24:27 +0000142def : WriteRes<WriteBitTest,[SKLPort06]>; //
Craig Topperb7baa352018-04-08 17:53:18 +0000143
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000144// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000145defm : SKLWriteResPair<WriteBSF, [SKLPort1], 3>;
146defm : SKLWriteResPair<WriteBSR, [SKLPort1], 3>;
147defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
148defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
149defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000150
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000151// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000152defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000153
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000154// SHLD/SHRD.
155defm : X86WriteRes<WriteSHDrri, [SKLPort1], 3, [1], 1>;
156defm : X86WriteRes<WriteSHDrrcl,[SKLPort1,SKLPort06,SKLPort0156], 6, [1, 2, 1], 4>;
157defm : X86WriteRes<WriteSHDmri, [SKLPort1,SKLPort23,SKLPort237,SKLPort0156], 9, [1, 1, 1, 1], 4>;
158defm : X86WriteRes<WriteSHDmrcl,[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156], 11, [1, 1, 1, 2, 1], 6>;
Roman Lebedev75ce4532018-07-08 19:01:55 +0000159
Craig Topper89310f52018-03-29 20:41:39 +0000160// BMI1 BEXTR, BMI2 BZHI
161defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
162defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
163
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000164// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000165defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
166defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
167defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
168defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000169
170// Idioms that clear a register, like xorps %xmm0, %xmm0.
171// These can often bypass execution ports completely.
172def : WriteRes<WriteZero, []>;
173
174// Branches don't produce values, so they have no latency, but they still
175// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000176defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000177
178// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000179defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
180defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000181defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000182defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
183defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
184defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000185defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
186defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000187defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000188defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
189defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000190defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
191defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
192defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000193defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
194defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
195defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000196defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
197defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000198defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000199
Simon Pilgrim1233e122018-05-07 20:52:53 +0000200defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000201defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>;
202defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>;
203defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000204defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000205defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>;
206defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>;
207defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000208
209defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000210defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>;
211defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>;
212defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000213defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000214defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>;
215defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>;
216defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000217
218defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
219
220defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000221defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>;
222defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>;
223defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000224defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000225defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>;
226defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>;
227defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000228
229defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000230//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>;
231defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000232defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000233//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000234//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>;
235//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000236defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000237
238defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000239defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>;
240defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000241defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000242defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000243defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>;
244defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000245defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000246defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
247
Simon Pilgrimc7088682018-05-01 18:06:07 +0000248defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000249defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>;
250defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>;
251defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000252
Simon Pilgrimc7088682018-05-01 18:06:07 +0000253defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000254defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>;
255defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>;
256defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000257
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000258defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000259defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>;
260defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>;
261defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000262defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000263defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>;
264defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>;
265defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000266defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000267defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000268defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>;
269defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000270defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000271defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>;
272defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000273defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000274defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>;
275defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000276defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000277defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>;
278defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000279defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000280defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
281defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000282defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000283defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>;
284defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000285defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000286defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>;
287defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000288
289// FMA Scheduling helper class.
290// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
291
292// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000293defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
294defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
295defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000296defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
297defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000298defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
299defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000300defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000301defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
302defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000303defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
304defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000305defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
306defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000307defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000308defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
309defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000310defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
311defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000312
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000313defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000314defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>;
315defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>;
316defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000317defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000318defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>;
319defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>;
320defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000321defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000322defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>;
323defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000324defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000325defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>;
326defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>;
327defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000328defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000329defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>;
330defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000331defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000332defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>;
333defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>;
334defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000335defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000336defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>;
337defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
338defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000339defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000340defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>;
341defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000342defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000343defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>;
344defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000345defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000346defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>;
347defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000348defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000349defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>;
350defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>;
351defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000352defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000353
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000354// Vector integer shifts.
355defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000356defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000357defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000358defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000359defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000360defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000361
Clement Courbet7db69cc2018-06-11 14:37:53 +0000362defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>; // Vector integer immediate shifts.
363defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>;
364defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>;
365defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000366defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000367defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>;
368defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000369
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000370// Vector insert/extract operations.
371def : WriteRes<WriteVecInsert, [SKLPort5]> {
372 let Latency = 2;
373 let NumMicroOps = 2;
374 let ResourceCycles = [2];
375}
376def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
377 let Latency = 6;
378 let NumMicroOps = 2;
379}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000380def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000381
382def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
383 let Latency = 3;
384 let NumMicroOps = 2;
385}
386def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
387 let Latency = 2;
388 let NumMicroOps = 3;
389}
390
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000391// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000392defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
393defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
394defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000395defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000396defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
397defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
398defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000399defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000400
401defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
402defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
403defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000404defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000405defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
406defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
407defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000408defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000409
410defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
411defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
412defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000413defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000414defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
415defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
416defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000417defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000418
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000419defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
420defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000421defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000422defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
423defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000424defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000425
426defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
427defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000428defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000429defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
430defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000431defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000432
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000433// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000434
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000435// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000436def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
437 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000438 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000439 let ResourceCycles = [3];
440}
441def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000442 let Latency = 16;
443 let NumMicroOps = 4;
444 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000445}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000446
447// Packed Compare Explicit Length Strings, Return Mask
448def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
449 let Latency = 19;
450 let NumMicroOps = 9;
451 let ResourceCycles = [4,3,1,1];
452}
453def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
454 let Latency = 25;
455 let NumMicroOps = 10;
456 let ResourceCycles = [4,3,1,1,1];
457}
458
459// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000460def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000461 let Latency = 10;
462 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000463 let ResourceCycles = [3];
464}
465def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000466 let Latency = 16;
467 let NumMicroOps = 4;
468 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000469}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000470
471// Packed Compare Explicit Length Strings, Return Index
472def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
473 let Latency = 18;
474 let NumMicroOps = 8;
475 let ResourceCycles = [4,3,1];
476}
477def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
478 let Latency = 24;
479 let NumMicroOps = 9;
480 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000481}
482
Simon Pilgrima2f26782018-03-27 20:38:54 +0000483// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000484def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
485def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
486def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
487def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000488
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000489// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000490def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
491 let Latency = 4;
492 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000493 let ResourceCycles = [1];
494}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000495def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
496 let Latency = 10;
497 let NumMicroOps = 2;
498 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000499}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000500
501def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
502 let Latency = 8;
503 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000504 let ResourceCycles = [2];
505}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000506def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000507 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000508 let NumMicroOps = 3;
509 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000510}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000511
512def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
513 let Latency = 20;
514 let NumMicroOps = 11;
515 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000516}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000517def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
518 let Latency = 25;
519 let NumMicroOps = 11;
520 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000521}
522
523// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000524def : WriteRes<WriteCLMul, [SKLPort5]> {
525 let Latency = 6;
526 let NumMicroOps = 1;
527 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000528}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000529def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
530 let Latency = 12;
531 let NumMicroOps = 2;
532 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000533}
534
535// Catch-all for expensive system instructions.
536def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
537
538// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000539defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
540defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
541defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
542defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000543
544// Old microcoded instructions that nobody use.
545def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
546
547// Fence instructions.
548def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
549
Craig Topper05242bf2018-04-21 18:07:36 +0000550// Load/store MXCSR.
551def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
552def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
553
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000554// Nop, not very useful expect it provides a model for nops!
555def : WriteRes<WriteNop, []>;
556
557////////////////////////////////////////////////////////////////////////////////
558// Horizontal add/sub instructions.
559////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000560
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000561defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
562defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000563defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
564defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000565defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000566
567// Remaining instrs.
568
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000569def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000570 let Latency = 1;
571 let NumMicroOps = 1;
572 let ResourceCycles = [1];
573}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000574def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
575 "MMX_PADDUS(B|W)irr",
576 "MMX_PAVG(B|W)irr",
577 "MMX_PCMPEQ(B|D|W)irr",
578 "MMX_PCMPGT(B|D|W)irr",
579 "MMX_P(MAX|MIN)SWirr",
580 "MMX_P(MAX|MIN)UBirr",
581 "MMX_PSUBS(B|W)irr",
582 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000583
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000584def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000585 let Latency = 1;
586 let NumMicroOps = 1;
587 let ResourceCycles = [1];
588}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000589def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000590 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000591
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000592def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000593 let Latency = 1;
594 let NumMicroOps = 1;
595 let ResourceCycles = [1];
596}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000597def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000598
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000599def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000600 let Latency = 1;
601 let NumMicroOps = 1;
602 let ResourceCycles = [1];
603}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000604def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000605
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000606def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000607 let Latency = 1;
608 let NumMicroOps = 1;
609 let ResourceCycles = [1];
610}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000611def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000612
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000613def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
614 let Latency = 1;
615 let NumMicroOps = 1;
616 let ResourceCycles = [1];
617}
Craig Topperfc179c62018-03-22 04:23:41 +0000618def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
619 "BLSI(32|64)rr",
620 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000621 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000622
623def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
624 let Latency = 1;
625 let NumMicroOps = 1;
626 let ResourceCycles = [1];
627}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000628def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000629 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000630 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000631
632def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
633 let Latency = 1;
634 let NumMicroOps = 1;
635 let ResourceCycles = [1];
636}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000637def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000638 CMC, STC,
639 SGDT64m,
640 SIDT64m,
641 SMSW16m,
642 STRm,
643 SYSCALL)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000644
645def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000646 let Latency = 1;
647 let NumMicroOps = 2;
648 let ResourceCycles = [1,1];
649}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000650def: InstRW<[SKLWriteResGroup11], (instrs FBSTPm, VMPTRSTm)>;
651def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP(32|64|80)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000652
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000653def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000654 let Latency = 2;
655 let NumMicroOps = 2;
656 let ResourceCycles = [2];
657}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000658def: InstRW<[SKLWriteResGroup13], (instrs MMX_MOVQ2DQrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000659
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000660def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000661 let Latency = 2;
662 let NumMicroOps = 2;
663 let ResourceCycles = [2];
664}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000665def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP,
666 MMX_MOVDQ2Qrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000667
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000668def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000669 let Latency = 2;
670 let NumMicroOps = 2;
671 let ResourceCycles = [2];
672}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +0000673def: InstRW<[SKLWriteResGroup15], (instregex "ROL(8|16|32|64)r(1|i)",
674 "ROR(8|16|32|64)r(1|i)",
Craig Topperfc179c62018-03-22 04:23:41 +0000675 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000676
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000677def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000678 let Latency = 2;
679 let NumMicroOps = 2;
680 let ResourceCycles = [2];
681}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000682def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
683 WAIT,
684 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000685
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000686def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000687 let Latency = 2;
688 let NumMicroOps = 2;
689 let ResourceCycles = [1,1];
690}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000691def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000692
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000693def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000694 let Latency = 2;
695 let NumMicroOps = 2;
696 let ResourceCycles = [1,1];
697}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000698def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000699
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000700def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000701 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000702 let NumMicroOps = 2;
703 let ResourceCycles = [1,1];
704}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000705def: InstRW<[SKLWriteResGroup23], (instrs CWD,
706 JCXZ, JECXZ, JRCXZ,
707 ADC8i8, SBB8i8)>;
708def: InstRW<[SKLWriteResGroup23], (instregex "ADC8ri",
Craig Topperfc179c62018-03-22 04:23:41 +0000709 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000710
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000711def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
712 let Latency = 2;
713 let NumMicroOps = 3;
714 let ResourceCycles = [1,1,1];
715}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000716def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000717
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000718def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
719 let Latency = 2;
720 let NumMicroOps = 3;
721 let ResourceCycles = [1,1,1];
722}
723def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
724
725def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
726 let Latency = 2;
727 let NumMicroOps = 3;
728 let ResourceCycles = [1,1,1];
729}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000730def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8,
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000731 STOSB, STOSL, STOSQ, STOSW)>;
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000732def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000733
734def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
735 let Latency = 3;
736 let NumMicroOps = 1;
737 let ResourceCycles = [1];
738}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000739def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000740 "PEXT(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000741
Clement Courbet327fac42018-03-07 08:14:02 +0000742def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000743 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000744 let NumMicroOps = 2;
745 let ResourceCycles = [1,1];
746}
Clement Courbet327fac42018-03-07 08:14:02 +0000747def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000748
749def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
750 let Latency = 3;
751 let NumMicroOps = 1;
752 let ResourceCycles = [1];
753}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000754def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000755 "VPBROADCAST(B|W)rr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000756 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000757
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000758def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
759 let Latency = 3;
760 let NumMicroOps = 2;
761 let ResourceCycles = [1,1];
762}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000763def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000764
765def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
766 let Latency = 3;
767 let NumMicroOps = 3;
768 let ResourceCycles = [3];
769}
Craig Topperfc179c62018-03-22 04:23:41 +0000770def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
771 "ROR(8|16|32|64)rCL",
772 "SAR(8|16|32|64)rCL",
773 "SHL(8|16|32|64)rCL",
774 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000775
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000776def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
777 let Latency = 3;
778 let NumMicroOps = 3;
779 let ResourceCycles = [1,2];
780}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000781def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000782
783def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
784 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000785 let NumMicroOps = 3;
786 let ResourceCycles = [2,1];
787}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000788def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
789 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000790
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000791def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
792 let Latency = 3;
793 let NumMicroOps = 3;
794 let ResourceCycles = [2,1];
795}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000796def: InstRW<[SKLWriteResGroup39], (instrs MMX_PACKSSDWirr,
797 MMX_PACKSSWBirr,
798 MMX_PACKUSWBirr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000799
800def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
801 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000802 let NumMicroOps = 3;
803 let ResourceCycles = [1,2];
804}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000805def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000806
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000807def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
808 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000809 let NumMicroOps = 3;
810 let ResourceCycles = [1,2];
811}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000812def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000813
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000814def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
815 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000816 let NumMicroOps = 3;
817 let ResourceCycles = [1,2];
818}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +0000819def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r(1|i)",
820 "RCR(8|16|32|64)r(1|i)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000821
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000822def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
823 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000824 let NumMicroOps = 3;
825 let ResourceCycles = [1,1,1];
826}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000827def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000828
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000829def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
830 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000831 let NumMicroOps = 4;
832 let ResourceCycles = [1,1,2];
833}
Craig Topperf4cd9082018-01-19 05:47:32 +0000834def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000835
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000836def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
837 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000838 let NumMicroOps = 4;
839 let ResourceCycles = [1,1,1,1];
840}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000841def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000842
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000843def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
844 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000845 let NumMicroOps = 4;
846 let ResourceCycles = [1,1,1,1];
847}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000848def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000849
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000850def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000851 let Latency = 4;
852 let NumMicroOps = 1;
853 let ResourceCycles = [1];
854}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000855def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000856
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000857def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000858 let Latency = 4;
859 let NumMicroOps = 1;
860 let ResourceCycles = [1];
861}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000862def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000863 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000864
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000865def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000866 let Latency = 4;
867 let NumMicroOps = 2;
868 let ResourceCycles = [1,1];
869}
Craig Topperf846e2d2018-04-19 05:34:05 +0000870def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000871
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000872def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
873 let Latency = 4;
874 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000875 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000876}
Craig Topperfc179c62018-03-22 04:23:41 +0000877def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000878
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000879def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000880 let Latency = 4;
881 let NumMicroOps = 3;
882 let ResourceCycles = [1,1,1];
883}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000884def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
885 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000886
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000887def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000888 let Latency = 4;
889 let NumMicroOps = 4;
890 let ResourceCycles = [4];
891}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000892def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000893
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000894def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000895 let Latency = 4;
896 let NumMicroOps = 4;
897 let ResourceCycles = [1,3];
898}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000899def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000900
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000901def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000902 let Latency = 4;
903 let NumMicroOps = 4;
904 let ResourceCycles = [1,3];
905}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000906def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000907
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000908def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000909 let Latency = 4;
910 let NumMicroOps = 4;
911 let ResourceCycles = [1,1,2];
912}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000913def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000914
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000915def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
916 let Latency = 5;
917 let NumMicroOps = 1;
918 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000919}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000920def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm(8|16|32)",
921 "MOVZX(16|32|64)rm(8|16)",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000922 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000923
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000924def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000925 let Latency = 5;
926 let NumMicroOps = 2;
927 let ResourceCycles = [1,1];
928}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000929def: InstRW<[SKLWriteResGroup59], (instrs MMX_CVTPI2PDirr,
930 CVTDQ2PDrr,
931 VCVTDQ2PDrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000932
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000933def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000934 let Latency = 5;
935 let NumMicroOps = 2;
936 let ResourceCycles = [1,1];
937}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000938def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
939 "MMX_CVT(T?)PS2PIirr",
940 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000941 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000942 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000943 "(V?)CVTSD2SSrr",
944 "(V?)CVTSI642SDrr",
945 "(V?)CVTSI2SDrr",
946 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000947 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000948
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000949def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000950 let Latency = 5;
951 let NumMicroOps = 3;
952 let ResourceCycles = [1,1,1];
953}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000954def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000955
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000956def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000957 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000958 let NumMicroOps = 3;
959 let ResourceCycles = [1,1,1];
960}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000961def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000962
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000963def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000964 let Latency = 5;
965 let NumMicroOps = 5;
966 let ResourceCycles = [1,4];
967}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000968def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000969
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000970def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000971 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000972 let NumMicroOps = 6;
973 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000974}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000975def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000976
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000977def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
978 let Latency = 6;
979 let NumMicroOps = 1;
980 let ResourceCycles = [1];
981}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000982def: InstRW<[SKLWriteResGroup67], (instrs VBROADCASTSSrm,
983 VPBROADCASTDrm,
984 VPBROADCASTQrm)>;
985def: InstRW<[SKLWriteResGroup67], (instregex "(V?)MOVSHDUPrm",
986 "(V?)MOVSLDUPrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000987
988def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000989 let Latency = 6;
990 let NumMicroOps = 2;
991 let ResourceCycles = [2];
992}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000993def: InstRW<[SKLWriteResGroup68], (instrs MMX_CVTPI2PSirr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000994
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000995def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000996 let Latency = 6;
997 let NumMicroOps = 2;
998 let ResourceCycles = [1,1];
999}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001000def: InstRW<[SKLWriteResGroup69], (instrs MMX_PADDSBirm,
1001 MMX_PADDSWirm,
1002 MMX_PADDUSBirm,
1003 MMX_PADDUSWirm,
1004 MMX_PAVGBirm,
1005 MMX_PAVGWirm,
1006 MMX_PCMPEQBirm,
1007 MMX_PCMPEQDirm,
1008 MMX_PCMPEQWirm,
1009 MMX_PCMPGTBirm,
1010 MMX_PCMPGTDirm,
1011 MMX_PCMPGTWirm,
1012 MMX_PMAXSWirm,
1013 MMX_PMAXUBirm,
1014 MMX_PMINSWirm,
1015 MMX_PMINUBirm,
1016 MMX_PSUBSBirm,
1017 MMX_PSUBSWirm,
1018 MMX_PSUBUSBirm,
1019 MMX_PSUBUSWirm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001020
Craig Topper58afb4e2018-03-22 21:10:07 +00001021def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001022 let Latency = 6;
1023 let NumMicroOps = 2;
1024 let ResourceCycles = [1,1];
1025}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001026def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1027 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001028
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001029def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1030 let Latency = 6;
1031 let NumMicroOps = 2;
1032 let ResourceCycles = [1,1];
1033}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001034def: InstRW<[SKLWriteResGroup72], (instrs FARJMP64)>;
1035def: InstRW<[SKLWriteResGroup72], (instregex "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001036
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001037def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1038 let Latency = 6;
1039 let NumMicroOps = 2;
1040 let ResourceCycles = [1,1];
1041}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001042def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001043
1044def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1045 let Latency = 6;
1046 let NumMicroOps = 2;
1047 let ResourceCycles = [1,1];
1048}
Craig Topperfc179c62018-03-22 04:23:41 +00001049def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1050 "BLSI(32|64)rm",
1051 "BLSMSK(32|64)rm",
1052 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001053 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001054
1055def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1056 let Latency = 6;
1057 let NumMicroOps = 2;
1058 let ResourceCycles = [1,1];
1059}
Craig Topper2d451e72018-03-18 08:38:06 +00001060def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001061def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001062
Craig Topper58afb4e2018-03-22 21:10:07 +00001063def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001064 let Latency = 6;
1065 let NumMicroOps = 3;
1066 let ResourceCycles = [2,1];
1067}
Craig Topperfc179c62018-03-22 04:23:41 +00001068def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001069
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001070def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001071 let Latency = 6;
1072 let NumMicroOps = 4;
1073 let ResourceCycles = [1,1,1,1];
1074}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001075def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001076
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001077def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1078 let Latency = 6;
1079 let NumMicroOps = 4;
1080 let ResourceCycles = [1,1,1,1];
1081}
Craig Topperfc179c62018-03-22 04:23:41 +00001082def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1083 "BTR(16|32|64)mi8",
1084 "BTS(16|32|64)mi8",
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001085 "SAR(8|16|32|64)m(1|i)",
1086 "SHL(8|16|32|64)m(1|i)",
1087 "SHR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001088
1089def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1090 let Latency = 6;
1091 let NumMicroOps = 4;
1092 let ResourceCycles = [1,1,1,1];
1093}
Craig Topperf0d04262018-04-06 16:16:48 +00001094def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1095 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001096
1097def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001098 let Latency = 6;
1099 let NumMicroOps = 6;
1100 let ResourceCycles = [1,5];
1101}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001102def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001103
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001104def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1105 let Latency = 7;
1106 let NumMicroOps = 1;
1107 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001108}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001109def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m")>;
1110def: InstRW<[SKLWriteResGroup85], (instrs VBROADCASTF128,
1111 VBROADCASTI128,
1112 VBROADCASTSDYrm,
1113 VBROADCASTSSYrm,
1114 VMOVDDUPYrm,
1115 VMOVSHDUPYrm,
1116 VMOVSLDUPYrm,
1117 VPBROADCASTDYrm,
1118 VPBROADCASTQYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001119
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001120def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001121 let Latency = 7;
1122 let NumMicroOps = 2;
1123 let ResourceCycles = [1,1];
1124}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001125def: InstRW<[SKLWriteResGroup86], (instrs VCVTDQ2PDYrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001126
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001127def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001128 let Latency = 6;
1129 let NumMicroOps = 2;
1130 let ResourceCycles = [1,1];
1131}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001132def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1133 "(V?)PMOV(SX|ZX)BQrm",
1134 "(V?)PMOV(SX|ZX)BWrm",
1135 "(V?)PMOV(SX|ZX)DQrm",
1136 "(V?)PMOV(SX|ZX)WDrm",
1137 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001138
Craig Topper58afb4e2018-03-22 21:10:07 +00001139def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001140 let Latency = 7;
1141 let NumMicroOps = 2;
1142 let ResourceCycles = [1,1];
1143}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001144def: InstRW<[SKLWriteResGroup89], (instrs VCVTPD2PSYrr,
1145 VCVTPS2PDYrr,
1146 VCVTPD2DQYrr,
1147 VCVTTPD2DQYrr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001148
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001149def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1150 let Latency = 7;
1151 let NumMicroOps = 2;
1152 let ResourceCycles = [1,1];
1153}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001154def: InstRW<[SKLWriteResGroup91], (instrs VINSERTF128rm,
1155 VINSERTI128rm,
1156 VPBLENDDrmi)>;
1157def: InstRW<[SKLWriteResGroup91], (instregex "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001158 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001159
1160def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1161 let Latency = 7;
1162 let NumMicroOps = 3;
1163 let ResourceCycles = [2,1];
1164}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001165def: InstRW<[SKLWriteResGroup92], (instrs MMX_PACKSSDWirm,
1166 MMX_PACKSSWBirm,
1167 MMX_PACKUSWBirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001168
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001169def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1170 let Latency = 7;
1171 let NumMicroOps = 3;
1172 let ResourceCycles = [1,2];
1173}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001174def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1175 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001176
Craig Topper58afb4e2018-03-22 21:10:07 +00001177def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001178 let Latency = 7;
1179 let NumMicroOps = 3;
1180 let ResourceCycles = [1,1,1];
1181}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001182def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001183
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001184def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001185 let Latency = 7;
1186 let NumMicroOps = 3;
1187 let ResourceCycles = [1,1,1];
1188}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001189def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001190
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001191def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001192 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001193 let NumMicroOps = 3;
1194 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001195}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001196def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001197
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001198def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1199 let Latency = 7;
1200 let NumMicroOps = 5;
1201 let ResourceCycles = [1,1,1,2];
1202}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001203def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m(1|i)",
1204 "ROR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001205
1206def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1207 let Latency = 7;
1208 let NumMicroOps = 5;
1209 let ResourceCycles = [1,1,1,2];
1210}
Craig Topper13a16502018-03-19 00:56:09 +00001211def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001212
1213def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1214 let Latency = 7;
1215 let NumMicroOps = 5;
1216 let ResourceCycles = [1,1,1,1,1];
1217}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001218def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m")>;
1219def: InstRW<[SKLWriteResGroup102], (instrs FARCALL64)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001220
1221def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001222 let Latency = 7;
1223 let NumMicroOps = 7;
1224 let ResourceCycles = [1,3,1,2];
1225}
Craig Topper2d451e72018-03-18 08:38:06 +00001226def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001227
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001228def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1229 let Latency = 8;
1230 let NumMicroOps = 2;
1231 let ResourceCycles = [1,1];
1232}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001233def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1234 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001235
1236def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001237 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001238 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001239 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001240}
Craig Topperf846e2d2018-04-19 05:34:05 +00001241def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001242
Craig Topperf846e2d2018-04-19 05:34:05 +00001243def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1244 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001245 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001246 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001247}
Craig Topperfc179c62018-03-22 04:23:41 +00001248def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001249
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001250def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1251 let Latency = 8;
1252 let NumMicroOps = 2;
1253 let ResourceCycles = [1,1];
1254}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001255def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m")>;
1256def: InstRW<[SKLWriteResGroup108], (instrs VPBROADCASTBYrm,
1257 VPBROADCASTWYrm,
1258 VPMOVSXBDYrm,
1259 VPMOVSXBQYrm,
1260 VPMOVSXWQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001261
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001262def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1263 let Latency = 8;
1264 let NumMicroOps = 2;
1265 let ResourceCycles = [1,1];
1266}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001267def: InstRW<[SKLWriteResGroup110], (instrs VPBLENDDYrmi)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001268def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001269 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001270
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001271def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1272 let Latency = 8;
1273 let NumMicroOps = 4;
1274 let ResourceCycles = [1,2,1];
1275}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001276def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001277
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001278def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1279 let Latency = 8;
1280 let NumMicroOps = 5;
1281 let ResourceCycles = [1,1,3];
1282}
Craig Topper13a16502018-03-19 00:56:09 +00001283def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001284
1285def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1286 let Latency = 8;
1287 let NumMicroOps = 5;
1288 let ResourceCycles = [1,1,1,2];
1289}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001290def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m(1|i)",
1291 "RCR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001292
1293def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1294 let Latency = 8;
1295 let NumMicroOps = 6;
1296 let ResourceCycles = [1,1,1,3];
1297}
Craig Topperfc179c62018-03-22 04:23:41 +00001298def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1299 "SAR(8|16|32|64)mCL",
1300 "SHL(8|16|32|64)mCL",
1301 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001302
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001303def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1304 let Latency = 8;
1305 let NumMicroOps = 6;
1306 let ResourceCycles = [1,1,1,2,1];
1307}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001308def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001309
1310def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1311 let Latency = 9;
1312 let NumMicroOps = 2;
1313 let ResourceCycles = [1,1];
1314}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001315def: InstRW<[SKLWriteResGroup120], (instrs MMX_CVTPI2PSirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001316
1317def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1318 let Latency = 9;
1319 let NumMicroOps = 2;
1320 let ResourceCycles = [1,1];
1321}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001322def: InstRW<[SKLWriteResGroup121], (instrs PCMPGTQrm,
1323 VPCMPGTQrm,
1324 VPMOVSXBWYrm,
1325 VPMOVSXDQYrm,
1326 VPMOVSXWDYrm,
1327 VPMOVZXWDYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001328
Craig Topper58afb4e2018-03-22 21:10:07 +00001329def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001330 let Latency = 9;
1331 let NumMicroOps = 2;
1332 let ResourceCycles = [1,1];
1333}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001334def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001335 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001336
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001337def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1338 let Latency = 9;
1339 let NumMicroOps = 3;
1340 let ResourceCycles = [1,1,1];
1341}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001342def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001343
1344def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001345 let Latency = 9;
1346 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001347 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001348}
Craig Topperfc179c62018-03-22 04:23:41 +00001349def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1350 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001351
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001352def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1353 let Latency = 9;
1354 let NumMicroOps = 5;
1355 let ResourceCycles = [1,2,1,1];
1356}
Craig Topperfc179c62018-03-22 04:23:41 +00001357def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1358 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001359
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001360def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1361 let Latency = 10;
1362 let NumMicroOps = 2;
1363 let ResourceCycles = [1,1];
1364}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001365def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001366 "ILD_F(16|32|64)m")>;
1367def: InstRW<[SKLWriteResGroup133], (instrs VPCMPGTQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001368
1369def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1370 let Latency = 10;
1371 let NumMicroOps = 2;
1372 let ResourceCycles = [1,1];
1373}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001374def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001375 "(V?)CVTPS2DQrm",
1376 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001377 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001378
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001379def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1380 let Latency = 10;
1381 let NumMicroOps = 3;
1382 let ResourceCycles = [1,1,1];
1383}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001384def: InstRW<[SKLWriteResGroup138], (instrs MMX_CVTPI2PDirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001385
Craig Topper58afb4e2018-03-22 21:10:07 +00001386def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001387 let Latency = 10;
1388 let NumMicroOps = 3;
1389 let ResourceCycles = [1,1,1];
1390}
Craig Topperfc179c62018-03-22 04:23:41 +00001391def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001392
1393def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001394 let Latency = 10;
1395 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001396 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001397}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001398def: InstRW<[SKLWriteResGroup140], (instrs VPHADDSWYrm,
1399 VPHSUBSWYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001400
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001401def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001402 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001403 let NumMicroOps = 4;
1404 let ResourceCycles = [1,1,1,1];
1405}
Craig Topperf846e2d2018-04-19 05:34:05 +00001406def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001407
1408def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1409 let Latency = 10;
1410 let NumMicroOps = 8;
1411 let ResourceCycles = [1,1,1,1,1,3];
1412}
Craig Topper13a16502018-03-19 00:56:09 +00001413def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001414
Craig Topper8104f262018-04-02 05:33:28 +00001415def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001416 let Latency = 11;
1417 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001418 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001419}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001420def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001421
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001422def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001423 let Latency = 11;
1424 let NumMicroOps = 2;
1425 let ResourceCycles = [1,1];
1426}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001427def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001428
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001429def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1430 let Latency = 11;
1431 let NumMicroOps = 2;
1432 let ResourceCycles = [1,1];
1433}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001434def: InstRW<[SKLWriteResGroup147], (instrs VCVTDQ2PSYrm,
1435 VCVTPS2PDYrm,
1436 VCVTPS2DQYrm,
1437 VCVTTPS2DQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001438
1439def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1440 let Latency = 11;
1441 let NumMicroOps = 3;
1442 let ResourceCycles = [2,1];
1443}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001444def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001445
1446def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1447 let Latency = 11;
1448 let NumMicroOps = 3;
1449 let ResourceCycles = [1,1,1];
1450}
Craig Topperfc179c62018-03-22 04:23:41 +00001451def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001452
Craig Topper58afb4e2018-03-22 21:10:07 +00001453def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001454 let Latency = 11;
1455 let NumMicroOps = 3;
1456 let ResourceCycles = [1,1,1];
1457}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001458def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1459 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001460 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001461 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001462
Craig Topper58afb4e2018-03-22 21:10:07 +00001463def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001464 let Latency = 11;
1465 let NumMicroOps = 3;
1466 let ResourceCycles = [1,1,1];
1467}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001468def: InstRW<[SKLWriteResGroup152], (instrs CVTPD2PSrm,
1469 CVTPD2DQrm,
1470 CVTTPD2DQrm,
1471 MMX_CVTPD2PIirm,
1472 MMX_CVTTPD2PIirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001473
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001474def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001475 let Latency = 11;
1476 let NumMicroOps = 7;
1477 let ResourceCycles = [2,3,2];
1478}
Craig Topperfc179c62018-03-22 04:23:41 +00001479def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1480 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001481
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001482def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001483 let Latency = 11;
1484 let NumMicroOps = 9;
1485 let ResourceCycles = [1,5,1,2];
1486}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001487def: InstRW<[SKLWriteResGroup155], (instrs RCL8rCL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001488
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001489def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001490 let Latency = 11;
1491 let NumMicroOps = 11;
1492 let ResourceCycles = [2,9];
1493}
Craig Topperfc179c62018-03-22 04:23:41 +00001494def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001495
Craig Topper58afb4e2018-03-22 21:10:07 +00001496def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001497 let Latency = 12;
1498 let NumMicroOps = 4;
1499 let ResourceCycles = [1,1,1,1];
1500}
1501def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1502
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001503def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001504 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001505 let NumMicroOps = 3;
1506 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001507}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001508def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001509
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001510def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1511 let Latency = 13;
1512 let NumMicroOps = 3;
1513 let ResourceCycles = [1,1,1];
1514}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001515def: InstRW<[SKLWriteResGroup163], (instrs VCVTDQ2PDYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001516
Craig Topper8104f262018-04-02 05:33:28 +00001517def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001518 let Latency = 14;
1519 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001520 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001521}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001522def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1523def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001524
Craig Topper8104f262018-04-02 05:33:28 +00001525def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1526 let Latency = 14;
1527 let NumMicroOps = 1;
1528 let ResourceCycles = [1,5];
1529}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001530def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001531
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001532def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1533 let Latency = 14;
1534 let NumMicroOps = 3;
1535 let ResourceCycles = [1,1,1];
1536}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001537def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001538
1539def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001540 let Latency = 14;
1541 let NumMicroOps = 10;
1542 let ResourceCycles = [2,4,1,3];
1543}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001544def: InstRW<[SKLWriteResGroup170], (instrs RCR8rCL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001545
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001546def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001547 let Latency = 15;
1548 let NumMicroOps = 1;
1549 let ResourceCycles = [1];
1550}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001551def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001552
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001553def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1554 let Latency = 15;
1555 let NumMicroOps = 10;
1556 let ResourceCycles = [1,1,1,5,1,1];
1557}
Craig Topper13a16502018-03-19 00:56:09 +00001558def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001559
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001560def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1561 let Latency = 16;
1562 let NumMicroOps = 14;
1563 let ResourceCycles = [1,1,1,4,2,5];
1564}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001565def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001566
1567def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001568 let Latency = 16;
1569 let NumMicroOps = 16;
1570 let ResourceCycles = [16];
1571}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001572def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001573
Craig Topper8104f262018-04-02 05:33:28 +00001574def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001575 let Latency = 17;
1576 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001577 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001578}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001579def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001580
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001581def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001582 let Latency = 17;
1583 let NumMicroOps = 15;
1584 let ResourceCycles = [2,1,2,4,2,4];
1585}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001586def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001587
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001588def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001589 let Latency = 18;
1590 let NumMicroOps = 8;
1591 let ResourceCycles = [1,1,1,5];
1592}
Craig Topperfc179c62018-03-22 04:23:41 +00001593def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001594
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001595def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001596 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001597 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001598 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001599}
Craig Topper13a16502018-03-19 00:56:09 +00001600def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001601
Craig Topper8104f262018-04-02 05:33:28 +00001602def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001603 let Latency = 19;
1604 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001605 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001606}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001607def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001608
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001609def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001610 let Latency = 20;
1611 let NumMicroOps = 1;
1612 let ResourceCycles = [1];
1613}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001614def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001615
Craig Topper8104f262018-04-02 05:33:28 +00001616def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001617 let Latency = 20;
1618 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001619 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001620}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001621def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001622
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001623def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1624 let Latency = 20;
1625 let NumMicroOps = 8;
1626 let ResourceCycles = [1,1,1,1,1,1,2];
1627}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001628def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001629
1630def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001631 let Latency = 20;
1632 let NumMicroOps = 10;
1633 let ResourceCycles = [1,2,7];
1634}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001635def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001636
Craig Topper8104f262018-04-02 05:33:28 +00001637def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001638 let Latency = 21;
1639 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001640 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001641}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001642def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001643
1644def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1645 let Latency = 22;
1646 let NumMicroOps = 2;
1647 let ResourceCycles = [1,1];
1648}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001649def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001650
1651def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1652 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001653 let NumMicroOps = 5;
1654 let ResourceCycles = [1,2,1,1];
1655}
Craig Topper17a31182017-12-16 18:35:29 +00001656def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1657 VGATHERDPDrm,
1658 VGATHERQPDrm,
1659 VGATHERQPSrm,
1660 VPGATHERDDrm,
1661 VPGATHERDQrm,
1662 VPGATHERQDrm,
1663 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001664
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001665def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1666 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001667 let NumMicroOps = 5;
1668 let ResourceCycles = [1,2,1,1];
1669}
Craig Topper17a31182017-12-16 18:35:29 +00001670def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1671 VGATHERQPDYrm,
1672 VGATHERQPSYrm,
1673 VPGATHERDDYrm,
1674 VPGATHERDQYrm,
1675 VPGATHERQDYrm,
1676 VPGATHERQQYrm,
1677 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001678
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001679def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1680 let Latency = 23;
1681 let NumMicroOps = 19;
1682 let ResourceCycles = [2,1,4,1,1,4,6];
1683}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001684def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001685
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001686def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1687 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001688 let NumMicroOps = 3;
1689 let ResourceCycles = [1,1,1];
1690}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001691def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001692
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001693def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1694 let Latency = 27;
1695 let NumMicroOps = 2;
1696 let ResourceCycles = [1,1];
1697}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001698def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001699
1700def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1701 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001702 let NumMicroOps = 8;
1703 let ResourceCycles = [2,4,1,1];
1704}
Craig Topper13a16502018-03-19 00:56:09 +00001705def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001706
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001707def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001708 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001709 let NumMicroOps = 3;
1710 let ResourceCycles = [1,1,1];
1711}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001712def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001713
1714def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1715 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001716 let NumMicroOps = 23;
1717 let ResourceCycles = [1,5,3,4,10];
1718}
Craig Topperfc179c62018-03-22 04:23:41 +00001719def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1720 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001721
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001722def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1723 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001724 let NumMicroOps = 23;
1725 let ResourceCycles = [1,5,2,1,4,10];
1726}
Craig Topperfc179c62018-03-22 04:23:41 +00001727def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1728 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001729
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001730def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1731 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001732 let NumMicroOps = 31;
1733 let ResourceCycles = [1,8,1,21];
1734}
Craig Topper391c6f92017-12-10 01:24:08 +00001735def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001736
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001737def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1738 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001739 let NumMicroOps = 18;
1740 let ResourceCycles = [1,1,2,3,1,1,1,8];
1741}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001742def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001743
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001744def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1745 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001746 let NumMicroOps = 39;
1747 let ResourceCycles = [1,10,1,1,26];
1748}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001749def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001750
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001751def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001752 let Latency = 42;
1753 let NumMicroOps = 22;
1754 let ResourceCycles = [2,20];
1755}
Craig Topper2d451e72018-03-18 08:38:06 +00001756def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001757
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001758def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1759 let Latency = 42;
1760 let NumMicroOps = 40;
1761 let ResourceCycles = [1,11,1,1,26];
1762}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001763def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1764def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001765
1766def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1767 let Latency = 46;
1768 let NumMicroOps = 44;
1769 let ResourceCycles = [1,11,1,1,30];
1770}
1771def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1772
1773def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1774 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001775 let NumMicroOps = 64;
1776 let ResourceCycles = [2,8,5,10,39];
1777}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001778def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001779
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001780def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1781 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001782 let NumMicroOps = 88;
1783 let ResourceCycles = [4,4,31,1,2,1,45];
1784}
Craig Topper2d451e72018-03-18 08:38:06 +00001785def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001786
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001787def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1788 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001789 let NumMicroOps = 90;
1790 let ResourceCycles = [4,2,33,1,2,1,47];
1791}
Craig Topper2d451e72018-03-18 08:38:06 +00001792def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001793
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001794def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001795 let Latency = 75;
1796 let NumMicroOps = 15;
1797 let ResourceCycles = [6,3,6];
1798}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001799def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001800
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001801def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001802 let Latency = 76;
1803 let NumMicroOps = 32;
1804 let ResourceCycles = [7,2,8,3,1,11];
1805}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001806def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001807
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001808def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001809 let Latency = 102;
1810 let NumMicroOps = 66;
1811 let ResourceCycles = [4,2,4,8,14,34];
1812}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001813def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001814
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001815def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1816 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001817 let NumMicroOps = 100;
1818 let ResourceCycles = [9,1,11,16,1,11,21,30];
1819}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001820def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001821
Clement Courbet07c9ec62018-05-29 06:19:39 +00001822def: InstRW<[WriteZero], (instrs CLC)>;
1823
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001824} // SchedModel