blob: fd286988756fb29e4a5ad642882bc5fbdd83f704 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015//===----------------------------------------------------------------------===//
16// ARM specific DAG Nodes.
17//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000018
Evan Cheng10043e22007-01-19 07:51:42 +000019// Type profiles.
Bill Wendling77b13af2007-11-13 09:19:02 +000020def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
21def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000022
Evan Cheng10043e22007-01-19 07:51:42 +000023def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000024
Evan Cheng10043e22007-01-19 07:51:42 +000025def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000026
Evan Cheng10043e22007-01-19 07:51:42 +000027def SDT_ARMCMov : SDTypeProfile<1, 3,
28 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
29 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000030
Evan Cheng10043e22007-01-19 07:51:42 +000031def SDT_ARMBrcond : SDTypeProfile<0, 2,
32 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
33
34def SDT_ARMBrJT : SDTypeProfile<0, 3,
35 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
36 SDTCisVT<2, i32>]>;
37
38def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
39
40def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
41 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
42
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000043def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
44
Evan Cheng10043e22007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendling77b13af2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Evan Cheng10043e22007-01-19 07:51:42 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendlingf359fed2007-11-13 00:44:25 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng10043e22007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chengc3c949b42007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng10043e22007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
61def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
62 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +000078def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
79 [SDNPOutFlag]>;
80
Evan Cheng10043e22007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000086
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
88
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000089//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +000090// ARM Instruction Predicate Definitions.
91//
92def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
93def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
94def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
95def IsThumb : Predicate<"Subtarget->isThumb()">;
96def IsARM : Predicate<"!Subtarget->isThumb()">;
97
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000098//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +000099// ARM Flag Definitions.
100
101class RegConstraint<string C> {
102 string Constraints = C;
103}
104
105//===----------------------------------------------------------------------===//
106// ARM specific transformation functions and pattern fragments.
107//
108
109// so_imm_XFORM - Return a so_imm value packed into the format described for
110// so_imm def below.
111def so_imm_XFORM : SDNodeXForm<imm, [{
112 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()),
113 MVT::i32);
114}]>;
115
116// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
117// so_imm_neg def below.
118def so_imm_neg_XFORM : SDNodeXForm<imm, [{
119 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()),
120 MVT::i32);
121}]>;
122
123// so_imm_not_XFORM - Return a so_imm value packed into the format described for
124// so_imm_not def below.
125def so_imm_not_XFORM : SDNodeXForm<imm, [{
126 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()),
127 MVT::i32);
128}]>;
129
130// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
131def rot_imm : PatLeaf<(i32 imm), [{
132 int32_t v = (int32_t)N->getValue();
133 return v == 8 || v == 16 || v == 24;
134}]>;
135
136/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
137def imm1_15 : PatLeaf<(i32 imm), [{
138 return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16;
139}]>;
140
141/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
142def imm16_31 : PatLeaf<(i32 imm), [{
143 return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32;
144}]>;
145
146def so_imm_neg :
147 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }],
148 so_imm_neg_XFORM>;
149
Evan Cheng5be3e092007-03-19 07:09:02 +0000150def so_imm_not :
Evan Cheng10043e22007-01-19 07:51:42 +0000151 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }],
152 so_imm_not_XFORM>;
153
154// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
155def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Owen Anderson0c550df2007-06-22 16:59:54 +0000156 return CurDAG->ComputeNumSignBits(SDOperand(N,0)) >= 17;
Evan Cheng10043e22007-01-19 07:51:42 +0000157}]>;
158
159
Evan Cheng10043e22007-01-19 07:51:42 +0000160
161//===----------------------------------------------------------------------===//
162// Operand Definitions.
163//
164
165// Branch target.
166def brtarget : Operand<OtherVT>;
167
Evan Cheng10043e22007-01-19 07:51:42 +0000168// A list of registers separated by comma. Used by load/store multiple.
169def reglist : Operand<i32> {
170 let PrintMethod = "printRegisterList";
171}
172
173// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
174def cpinst_operand : Operand<i32> {
175 let PrintMethod = "printCPInstOperand";
176}
177
178def jtblock_operand : Operand<i32> {
179 let PrintMethod = "printJTBlockOperand";
180}
181
182// Local PC labels.
183def pclabel : Operand<i32> {
184 let PrintMethod = "printPCLabel";
185}
186
187// shifter_operand operands: so_reg and so_imm.
188def so_reg : Operand<i32>, // reg reg imm
189 ComplexPattern<i32, 3, "SelectShifterOperandReg",
190 [shl,srl,sra,rotr]> {
191 let PrintMethod = "printSORegOperand";
192 let MIOperandInfo = (ops GPR, GPR, i32imm);
193}
194
195// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
196// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
197// represented in the imm field in the same 12-bit form that they are encoded
198// into so_imm instructions: the 8-bit immediate is the least significant bits
199// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
200def so_imm : Operand<i32>,
201 PatLeaf<(imm),
202 [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }],
203 so_imm_XFORM> {
204 let PrintMethod = "printSOImmOperand";
205}
206
Evan Cheng9e7b8382007-03-20 08:11:30 +0000207// Break so_imm's up into two pieces. This handles immediates with up to 16
208// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
209// get the first/second pieces.
210def so_imm2part : Operand<i32>,
211 PatLeaf<(imm),
212 [{ return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); }]> {
213 let PrintMethod = "printSOImm2PartOperand";
214}
215
216def so_imm2part_1 : SDNodeXForm<imm, [{
217 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue());
218 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
219}]>;
220
221def so_imm2part_2 : SDNodeXForm<imm, [{
222 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue());
223 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
224}]>;
225
Evan Cheng10043e22007-01-19 07:51:42 +0000226
227// Define ARM specific addressing modes.
228
229// addrmode2 := reg +/- reg shop imm
230// addrmode2 := reg +/- imm12
231//
232def addrmode2 : Operand<i32>,
233 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
234 let PrintMethod = "printAddrMode2Operand";
235 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
236}
237
238def am2offset : Operand<i32>,
239 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
240 let PrintMethod = "printAddrMode2OffsetOperand";
241 let MIOperandInfo = (ops GPR, i32imm);
242}
243
244// addrmode3 := reg +/- reg
245// addrmode3 := reg +/- imm8
246//
247def addrmode3 : Operand<i32>,
248 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
249 let PrintMethod = "printAddrMode3Operand";
250 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
251}
252
253def am3offset : Operand<i32>,
254 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
255 let PrintMethod = "printAddrMode3OffsetOperand";
256 let MIOperandInfo = (ops GPR, i32imm);
257}
258
259// addrmode4 := reg, <mode|W>
260//
261def addrmode4 : Operand<i32>,
262 ComplexPattern<i32, 2, "", []> {
263 let PrintMethod = "printAddrMode4Operand";
264 let MIOperandInfo = (ops GPR, i32imm);
265}
266
267// addrmode5 := reg +/- imm8*4
268//
269def addrmode5 : Operand<i32>,
270 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
271 let PrintMethod = "printAddrMode5Operand";
272 let MIOperandInfo = (ops GPR, i32imm);
273}
274
275// addrmodepc := pc + reg
276//
277def addrmodepc : Operand<i32>,
278 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
279 let PrintMethod = "printAddrModePCOperand";
280 let MIOperandInfo = (ops GPR, i32imm);
281}
282
Evan Chengaa3b8012007-07-05 07:13:32 +0000283// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
284// register whose default is 0 (no register).
285def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
286 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng9c031c02007-05-08 21:08:43 +0000287 let PrintMethod = "printPredicateOperand";
288}
289
Evan Cheng5c668882007-07-06 01:00:49 +0000290// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengaa3b8012007-07-05 07:13:32 +0000291//
Evan Cheng5c668882007-07-06 01:00:49 +0000292def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
293 let PrintMethod = "printSBitModifierOperand";
Evan Cheng9c031c02007-05-08 21:08:43 +0000294}
295
Evan Cheng10043e22007-01-19 07:51:42 +0000296//===----------------------------------------------------------------------===//
297// ARM Instruction flags. These need to match ARMInstrInfo.h.
298//
299
300// Addressing mode.
301class AddrMode<bits<4> val> {
302 bits<4> Value = val;
303}
304def AddrModeNone : AddrMode<0>;
305def AddrMode1 : AddrMode<1>;
306def AddrMode2 : AddrMode<2>;
307def AddrMode3 : AddrMode<3>;
308def AddrMode4 : AddrMode<4>;
309def AddrMode5 : AddrMode<5>;
310def AddrModeT1 : AddrMode<6>;
311def AddrModeT2 : AddrMode<7>;
312def AddrModeT4 : AddrMode<8>;
313def AddrModeTs : AddrMode<9>;
314
315// Instruction size.
316class SizeFlagVal<bits<3> val> {
317 bits<3> Value = val;
318}
319def SizeInvalid : SizeFlagVal<0>; // Unset.
320def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
321def Size8Bytes : SizeFlagVal<2>;
322def Size4Bytes : SizeFlagVal<3>;
323def Size2Bytes : SizeFlagVal<4>;
324
325// Load / store index mode.
326class IndexMode<bits<2> val> {
327 bits<2> Value = val;
328}
329def IndexModeNone : IndexMode<0>;
330def IndexModePre : IndexMode<1>;
331def IndexModePost : IndexMode<2>;
332
333//===----------------------------------------------------------------------===//
Evan Chengf7c6eff2007-08-07 01:37:15 +0000334// ARM Instruction Format Definitions.
335//
336
337// Format specifies the encoding used by the instruction. This is part of the
338// ad-hoc solution used to emit machine instruction encodings by our machine
339// code emitter.
340class Format<bits<5> val> {
341 bits<5> Value = val;
342}
343
344def Pseudo : Format<1>;
345def MulFrm : Format<2>;
Raul Herbster73489272007-08-30 23:25:47 +0000346def MulSMLAW : Format<3>;
347def MulSMULW : Format<4>;
348def MulSMLA : Format<5>;
349def MulSMUL : Format<6>;
350def Branch : Format<7>;
351def BranchMisc : Format<8>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000352
Raul Herbster73489272007-08-30 23:25:47 +0000353def DPRdIm : Format<9>;
354def DPRdReg : Format<10>;
355def DPRdSoReg : Format<11>;
356def DPRdMisc : Format<12>;
357def DPRnIm : Format<13>;
358def DPRnReg : Format<14>;
359def DPRnSoReg : Format<15>;
360def DPRIm : Format<16>;
361def DPRReg : Format<17>;
362def DPRSoReg : Format<18>;
363def DPRImS : Format<19>;
364def DPRRegS : Format<20>;
365def DPRSoRegS : Format<21>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000366
Raul Herbster73489272007-08-30 23:25:47 +0000367def LdFrm : Format<22>;
368def StFrm : Format<23>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000369
Raul Herbster73489272007-08-30 23:25:47 +0000370def ArithMisc : Format<24>;
371def ThumbFrm : Format<25>;
372def VFPFrm : Format<26>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000373
374
375
376//===----------------------------------------------------------------------===//
Raul Herbster73489272007-08-30 23:25:47 +0000377
Evan Cheng10043e22007-01-19 07:51:42 +0000378// ARM Instruction templates.
379//
380
381// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
382class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
383 list<Predicate> Predicates = [IsARM];
384}
Evan Cheng77c15de2007-01-19 20:27:35 +0000385class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
386 list<Predicate> Predicates = [IsARM, HasV5TE];
387}
Evan Cheng10043e22007-01-19 07:51:42 +0000388class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
389 list<Predicate> Predicates = [IsARM, HasV6];
390}
391
Evan Cheng10043e22007-01-19 07:51:42 +0000392class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im,
Evan Chengf7c6eff2007-08-07 01:37:15 +0000393 Format f, string cstr>
Evan Cheng10043e22007-01-19 07:51:42 +0000394 : Instruction {
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000395 let Namespace = "ARM";
396
Evan Cheng10043e22007-01-19 07:51:42 +0000397 bits<4> Opcode = opcod;
398 AddrMode AM = am;
399 bits<4> AddrModeBits = AM.Value;
400
401 SizeFlagVal SZ = sz;
402 bits<3> SizeFlag = SZ.Value;
403
404 IndexMode IM = im;
405 bits<2> IndexModeBits = IM.Value;
406
Evan Chengf7c6eff2007-08-07 01:37:15 +0000407 Format F = f;
408 bits<5> Form = F.Value;
409
Evan Cheng10043e22007-01-19 07:51:42 +0000410 let Constraints = cstr;
411}
412
Evan Cheng94b5a802007-07-19 01:14:50 +0000413class PseudoInst<dag oops, dag iops, string asm, list<dag> pattern>
Evan Chengf7c6eff2007-08-07 01:37:15 +0000414 : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, ""> {
Evan Cheng94b5a802007-07-19 01:14:50 +0000415 let OutOperandList = oops;
416 let InOperandList = iops;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000417 let AsmString = asm;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000418 let Pattern = pattern;
419}
420
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000421// Almost all ARM instructions are predicable.
Evan Chengf9487722007-09-10 22:22:23 +0000422class I<bits<4> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
423 IndexMode im, Format f, string opc, string asm, string cstr,
424 list<dag> pattern>
Evan Chengf7c6eff2007-08-07 01:37:15 +0000425 : InstARM<opcod, am, sz, im, f, cstr> {
Evan Cheng94b5a802007-07-19 01:14:50 +0000426 let OutOperandList = oops;
427 let InOperandList = !con(iops, (ops pred:$p));
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000428 let AsmString = !strconcat(opc, !strconcat("${p}", asm));
Evan Cheng10043e22007-01-19 07:51:42 +0000429 let Pattern = pattern;
430 list<Predicate> Predicates = [IsARM];
431}
Rafael Espindola203922d2006-10-16 17:57:20 +0000432
Evan Cheng94b5a802007-07-19 01:14:50 +0000433// Same as I except it can optionally modify CPSR. Note it's modeled as
434// an input operand since by default it's a zero register. It will
435// become an implicit def once it's "flipped".
Evan Chengf9487722007-09-10 22:22:23 +0000436class sI<bits<4> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
437 IndexMode im, Format f, string opc, string asm, string cstr,
438 list<dag> pattern>
Evan Chengf7c6eff2007-08-07 01:37:15 +0000439 : InstARM<opcod, am, sz, im, f, cstr> {
Evan Cheng94b5a802007-07-19 01:14:50 +0000440 let OutOperandList = oops;
441 let InOperandList = !con(iops, (ops pred:$p, cc_out:$s));
Evan Cheng9d41b312007-07-10 18:08:01 +0000442 let AsmString = !strconcat(opc, !strconcat("${p}${s}", asm));
443 let Pattern = pattern;
444 list<Predicate> Predicates = [IsARM];
445}
446
Evan Chengf7c6eff2007-08-07 01:37:15 +0000447class AI<bits<4> opcod, dag oops, dag iops, Format f, string opc,
448 string asm, list<dag> pattern>
449 : I<opcod, oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, opc,
450 asm,"",pattern>;
451class AsI<bits<4> opcod, dag oops, dag iops, Format f, string opc,
452 string asm, list<dag> pattern>
453 : sI<opcod, oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, opc,
454 asm,"",pattern>;
455class AI1<bits<4> opcod, dag oops, dag iops, Format f, string opc,
456 string asm, list<dag> pattern>
457 : I<opcod, oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, opc,
458 asm, "", pattern>;
459class AsI1<bits<4> opcod, dag oops, dag iops, Format f, string opc,
460 string asm, list<dag> pattern>
461 : sI<opcod, oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, opc,
462 asm, "", pattern>;
463class AI2<bits<4> opcod, dag oops, dag iops, Format f, string opc,
464 string asm, list<dag> pattern>
465 : I<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, opc,
466 asm, "", pattern>;
467class AI3<bits<4> opcod, dag oops, dag iops, Format f, string opc,
468 string asm, list<dag> pattern>
469 : I<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, opc,
470 asm, "", pattern>;
471class AI4<bits<4> opcod, dag oops, dag iops, Format f, string opc,
472 string asm, list<dag> pattern>
473 : I<opcod, oops, iops, AddrMode4, Size4Bytes, IndexModeNone, f, opc,
474 asm, "", pattern>;
475class AI1x2<bits<4> opcod, dag oops, dag iops, Format f, string opc,
476 string asm, list<dag> pattern>
477 : I<opcod, oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, opc,
478 asm, "", pattern>;
Rafael Espindolaf63752f2006-10-16 18:32:36 +0000479
Evan Cheng10043e22007-01-19 07:51:42 +0000480// Pre-indexed ops
Evan Chengf7c6eff2007-08-07 01:37:15 +0000481class AI2pr<bits<4> opcod, dag oops, dag iops, Format f, string opc,
482 string asm, string cstr, list<dag> pattern>
483 : I<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, opc,
484 asm, cstr, pattern>;
485class AI3pr<bits<4> opcod, dag oops, dag iops, Format f, string opc,
486 string asm, string cstr, list<dag> pattern>
487 : I<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, opc,
488 asm, cstr, pattern>;
Rafael Espindolae341d602006-10-16 18:39:22 +0000489
Evan Cheng10043e22007-01-19 07:51:42 +0000490// Post-indexed ops
Evan Chengf7c6eff2007-08-07 01:37:15 +0000491class AI2po<bits<4> opcod, dag oops, dag iops, Format f, string opc,
492 string asm, string cstr, list<dag> pattern>
493 : I<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, opc,
494 asm, cstr,pattern>;
495class AI3po<bits<4> opcod, dag oops, dag iops, Format f, string opc,
496 string asm, string cstr, list<dag> pattern>
497 : I<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, opc,
498 asm, cstr,pattern>;
Rafael Espindola39682632006-10-17 20:45:22 +0000499
Evan Cheng10043e22007-01-19 07:51:42 +0000500
501class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
502class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
503
504
505/// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
506/// binop that produces a value.
Evan Chengf7c6eff2007-08-07 01:37:15 +0000507multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
508 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Evan Chengaa3b8012007-07-05 07:13:32 +0000509 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000510 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000511 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPRReg,
Evan Chengaa3b8012007-07-05 07:13:32 +0000512 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000513 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000514 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Evan Chengaa3b8012007-07-05 07:13:32 +0000515 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000516 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
517}
518
Evan Cheng9d41b312007-07-10 18:08:01 +0000519/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengaa3b8012007-07-05 07:13:32 +0000520/// instruction modifies the CSPR register.
Evan Cheng3e18e502007-09-11 19:55:27 +0000521let Defs = [CPSR] in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000522multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
523 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRImS,
Evan Chengaa3b8012007-07-05 07:13:32 +0000524 opc, "s $dst, $a, $b",
Evan Cheng3e18e502007-09-11 19:55:27 +0000525 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000526 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPRRegS,
Evan Chengaa3b8012007-07-05 07:13:32 +0000527 opc, "s $dst, $a, $b",
Evan Cheng3e18e502007-09-11 19:55:27 +0000528 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000529 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoRegS,
Evan Chengaa3b8012007-07-05 07:13:32 +0000530 opc, "s $dst, $a, $b",
Evan Cheng3e18e502007-09-11 19:55:27 +0000531 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
532}
Evan Chengaa3b8012007-07-05 07:13:32 +0000533}
534
535/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng9d41b312007-07-10 18:08:01 +0000536/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengaa3b8012007-07-05 07:13:32 +0000537/// a explicit result, only implicitly set CPSR.
Evan Cheng3e18e502007-09-11 19:55:27 +0000538let Defs = [CPSR] in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000539multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
540 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPRnIm,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000541 opc, " $a, $b",
Evan Cheng3e18e502007-09-11 19:55:27 +0000542 [(opnode GPR:$a, so_imm:$b)]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000543 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPRnReg,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000544 opc, " $a, $b",
Evan Cheng3e18e502007-09-11 19:55:27 +0000545 [(opnode GPR:$a, GPR:$b)]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000546 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPRnSoReg,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000547 opc, " $a, $b",
Evan Cheng3e18e502007-09-11 19:55:27 +0000548 [(opnode GPR:$a, so_reg:$b)]>;
549}
Evan Cheng10043e22007-01-19 07:51:42 +0000550}
551
Evan Cheng10043e22007-01-19 07:51:42 +0000552/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
553/// register and one whose operand is a register rotated by 8/16/24.
Evan Chengf7c6eff2007-08-07 01:37:15 +0000554multiclass AI_unary_rrot<bits<4> opcod, string opc, PatFrag opnode> {
555 def r : AI<opcod, (outs GPR:$dst), (ins GPR:$Src), Pseudo,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000556 opc, " $dst, $Src",
Evan Cheng10043e22007-01-19 07:51:42 +0000557 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000558 def r_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot), Pseudo,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000559 opc, " $dst, $Src, ror $rot",
Evan Cheng10043e22007-01-19 07:51:42 +0000560 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
561 Requires<[IsARM, HasV6]>;
562}
563
564/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
565/// register and one whose operand is a register rotated by 8/16/24.
Evan Chengf7c6eff2007-08-07 01:37:15 +0000566multiclass AI_bin_rrot<bits<4> opcod, string opc, PatFrag opnode> {
567 def rr : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
568 Pseudo, opc, " $dst, $LHS, $RHS",
Evan Cheng10043e22007-01-19 07:51:42 +0000569 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
570 Requires<[IsARM, HasV6]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000571 def rr_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
572 Pseudo, opc, " $dst, $LHS, $RHS, ror $rot",
Evan Cheng10043e22007-01-19 07:51:42 +0000573 [(set GPR:$dst, (opnode GPR:$LHS,
574 (rotr GPR:$RHS, rot_imm:$rot)))]>,
575 Requires<[IsARM, HasV6]>;
576}
577
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000578// Special cases.
Evan Chengf7c6eff2007-08-07 01:37:15 +0000579class XI<bits<4> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
580 IndexMode im, Format f, string asm, string cstr, list<dag> pattern>
581 : InstARM<opcod, am, sz, im, f, cstr> {
Evan Cheng94b5a802007-07-19 01:14:50 +0000582 let OutOperandList = oops;
583 let InOperandList = iops;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000584 let AsmString = asm;
585 let Pattern = pattern;
586 list<Predicate> Predicates = [IsARM];
587}
588
Evan Chengf7c6eff2007-08-07 01:37:15 +0000589class AXI<bits<4> opcod, dag oops, dag iops, Format f, string asm,
590 list<dag> pattern>
591 : XI<opcod, oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, asm,
592 "", pattern>;
593class AXI1<bits<4> opcod, dag oops, dag iops, Format f, string asm,
594 list<dag> pattern>
595 : XI<opcod, oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, asm,
596 "", pattern>;
597class AXI2<bits<4> opcod, dag oops, dag iops, Format f, string asm,
598 list<dag> pattern>
599 : XI<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, asm,
600 "", pattern>;
601class AXI3<bits<4> opcod, dag oops, dag iops, Format f, string asm,
602 list<dag> pattern>
603 : XI<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, asm,
604 "", pattern>;
605class AXI4<bits<4> opcod, dag oops, dag iops, Format f, string asm,
606 list<dag> pattern>
607 : XI<opcod, oops, iops, AddrMode4, Size4Bytes, IndexModeNone, f, asm,
608 "", pattern>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000609
Evan Chengf7c6eff2007-08-07 01:37:15 +0000610class AXIx2<bits<4> opcod, dag oops, dag iops, Format f, string asm,
611 list<dag> pattern>
612 : XI<opcod, oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, f, asm,
613 "", pattern>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000614
Evan Chenga2ab4e52007-06-01 00:56:15 +0000615// BR_JT instructions
Evan Chengf7c6eff2007-08-07 01:37:15 +0000616class JTI<bits<4> opcod, dag oops, dag iops, string asm, list<dag> pattern>
617 : XI<opcod, oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BranchMisc,
618 asm, "", pattern>;
619class JTI1<bits<4> opcod, dag oops, dag iops, string asm, list<dag> pattern>
620 : XI<opcod, oops, iops, AddrMode1, SizeSpecial, IndexModeNone, BranchMisc,
621 asm, "", pattern>;
622class JTI2<bits<4> opcod, dag oops, dag iops, string asm, list<dag> pattern>
623 : XI<opcod, oops, iops, AddrMode2, SizeSpecial, IndexModeNone, BranchMisc,
624 asm, "", pattern>;
Rafael Espindolab23dc142006-10-16 18:18:14 +0000625
Evan Cheng9d41b312007-07-10 18:08:01 +0000626/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
627/// setting carry bit. But it can optionally set CPSR.
Evan Cheng3e18e502007-09-11 19:55:27 +0000628let Uses = [CPSR] in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000629multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
630 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
631 DPRIm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng3e18e502007-09-11 19:55:27 +0000632 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000633 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
634 DPRReg, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng3e18e502007-09-11 19:55:27 +0000635 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000636 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
637 DPRSoReg, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng3e18e502007-09-11 19:55:27 +0000638 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
639}
Evan Chengaa3b8012007-07-05 07:13:32 +0000640}
641
Rafael Espindola203922d2006-10-16 17:57:20 +0000642//===----------------------------------------------------------------------===//
643// Instructions
644//===----------------------------------------------------------------------===//
645
Evan Cheng10043e22007-01-19 07:51:42 +0000646//===----------------------------------------------------------------------===//
647// Miscellaneous Instructions.
648//
Evan Cheng6e683812007-12-12 23:12:09 +0000649let isImplicitDef = 1 in
Evan Cheng10043e22007-01-19 07:51:42 +0000650def IMPLICIT_DEF_GPR :
Evan Cheng94b5a802007-07-19 01:14:50 +0000651PseudoInst<(outs GPR:$rD), (ins pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000652 "@ IMPLICIT_DEF_GPR $rD",
653 [(set GPR:$rD, (undef))]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000654
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000655
Evan Cheng10043e22007-01-19 07:51:42 +0000656/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
657/// the function. The first operand is the ID# for this instruction, the second
658/// is the index into the MachineConstantPool that this is, the third is the
659/// size in bytes of this constant pool entry.
Evan Chenga7ca6242007-06-19 01:26:51 +0000660let isNotDuplicable = 1 in
Evan Cheng10043e22007-01-19 07:51:42 +0000661def CONSTPOOL_ENTRY :
Evan Cheng94b5a802007-07-19 01:14:50 +0000662PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
663 i32imm:$size),
Evan Cheng10043e22007-01-19 07:51:42 +0000664 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000665
Evan Cheng3e18e502007-09-11 19:55:27 +0000666let Defs = [SP], Uses = [SP] in {
Evan Cheng10043e22007-01-19 07:51:42 +0000667def ADJCALLSTACKUP :
Bill Wendlingf359fed2007-11-13 00:44:25 +0000668PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
669 "@ ADJCALLSTACKUP $amt1",
670 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>;
Rafael Espindola29e48752006-08-24 17:19:08 +0000671
Evan Cheng10043e22007-01-19 07:51:42 +0000672def ADJCALLSTACKDOWN :
Evan Cheng94b5a802007-07-19 01:14:50 +0000673PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000674 "@ ADJCALLSTACKDOWN $amt",
Evan Cheng3e18e502007-09-11 19:55:27 +0000675 [(ARMcallseq_start imm:$amt)]>;
676}
Rafael Espindolad0dee772006-08-21 22:00:32 +0000677
Evan Cheng10043e22007-01-19 07:51:42 +0000678def DWARF_LOC :
Evan Cheng94b5a802007-07-19 01:14:50 +0000679PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Cheng10043e22007-01-19 07:51:42 +0000680 ".loc $file, $line, $col",
681 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindolad15c8922006-10-10 12:56:00 +0000682
Evan Chenga7ca6242007-06-19 01:26:51 +0000683let isNotDuplicable = 1 in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000684def PICADD : AXI1<0x0, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
685 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000686 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +0000687
688let isLoad = 1, AddedComplexity = 10 in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000689def PICLD : AXI2<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
690 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000691 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +0000692
Evan Chengf7c6eff2007-08-07 01:37:15 +0000693def PICLDZH : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
694 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen7d55f372007-05-21 22:14:33 +0000695 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
696
Evan Chengf7c6eff2007-08-07 01:37:15 +0000697def PICLDZB : AXI2<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
698 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen7d55f372007-05-21 22:14:33 +0000699 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
700
Evan Chengf7c6eff2007-08-07 01:37:15 +0000701def PICLDH : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
702 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen7d55f372007-05-21 22:14:33 +0000703 [(set GPR:$dst, (extloadi16 addrmodepc:$addr))]>;
704
Evan Chengf7c6eff2007-08-07 01:37:15 +0000705def PICLDB : AXI2<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
706 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen7d55f372007-05-21 22:14:33 +0000707 [(set GPR:$dst, (extloadi8 addrmodepc:$addr))]>;
708
Evan Chengf7c6eff2007-08-07 01:37:15 +0000709def PICLDSH : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
710 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen7d55f372007-05-21 22:14:33 +0000711 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
712
Evan Chengf7c6eff2007-08-07 01:37:15 +0000713def PICLDSB : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
714 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen7d55f372007-05-21 22:14:33 +0000715 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
716}
717let isStore = 1, AddedComplexity = 10 in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000718def PICSTR : AXI2<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
719 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen7d55f372007-05-21 22:14:33 +0000720 [(store GPR:$src, addrmodepc:$addr)]>;
721
Evan Chengf7c6eff2007-08-07 01:37:15 +0000722def PICSTRH : AXI3<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
723 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen7d55f372007-05-21 22:14:33 +0000724 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
725
Evan Chengf7c6eff2007-08-07 01:37:15 +0000726def PICSTRB : AXI2<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
727 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen7d55f372007-05-21 22:14:33 +0000728 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
729}
Evan Chenga7ca6242007-06-19 01:26:51 +0000730}
Dale Johannesen7d55f372007-05-21 22:14:33 +0000731
Evan Cheng10043e22007-01-19 07:51:42 +0000732//===----------------------------------------------------------------------===//
733// Control Flow Instructions.
734//
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000735
Evan Cheng10043e22007-01-19 07:51:42 +0000736let isReturn = 1, isTerminator = 1 in
Evan Chengf7c6eff2007-08-07 01:37:15 +0000737 def BX_RET : AI<0x1, (outs), (ins), BranchMisc, "bx", " lr", [(ARMretflag)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000738
Evan Cheng10043e22007-01-19 07:51:42 +0000739// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng94b5a802007-07-19 01:14:50 +0000740// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
741// operand list.
Evan Cheng10043e22007-01-19 07:51:42 +0000742let isLoad = 1, isReturn = 1, isTerminator = 1 in
Evan Chengf7c6eff2007-08-07 01:37:15 +0000743 def LDM_RET : AXI4<0x0, (outs),
Evan Cheng94b5a802007-07-19 01:14:50 +0000744 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Chengf7c6eff2007-08-07 01:37:15 +0000745 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng10043e22007-01-19 07:51:42 +0000746 []>;
Rafael Espindolae04df412006-10-05 16:48:49 +0000747
Evan Chengac1591b2007-07-21 00:34:19 +0000748let isCall = 1,
Evan Cheng10043e22007-01-19 07:51:42 +0000749 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengaa3b8012007-07-05 07:13:32 +0000750 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000751 def BL : AXI<0xB, (outs), (ins i32imm:$func, variable_ops), Branch,
Evan Cheng4ae18402007-05-18 01:53:54 +0000752 "bl ${func:call}",
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000753 [(ARMcall tglobaladdr:$func)]>;
Evan Chengc3c949b42007-06-19 21:05:09 +0000754
Evan Chengf7c6eff2007-08-07 01:37:15 +0000755 def BL_pred : AI<0xB, (outs), (ins i32imm:$func, variable_ops),
756 Branch, "bl", " ${func:call}",
757 [(ARMcall_pred tglobaladdr:$func)]>;
Evan Chengc3c949b42007-06-19 21:05:09 +0000758
Evan Cheng10043e22007-01-19 07:51:42 +0000759 // ARMv5T and above
Evan Chengf7c6eff2007-08-07 01:37:15 +0000760 def BLX : AXI<0x2, (outs), (ins GPR:$func, variable_ops), BranchMisc,
Evan Cheng94b5a802007-07-19 01:14:50 +0000761 "blx $func",
762 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T]>;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +0000763 let Uses = [LR] in {
764 // ARMv4T
Evan Chengf7c6eff2007-08-07 01:37:15 +0000765 def BX : AXIx2<0x0, (outs), (ins GPR:$func, variable_ops),
766 BranchMisc, "mov lr, pc\n\tbx $func",
767 [(ARMcall_nolink GPR:$func)]>;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +0000768 }
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000769}
Rafael Espindolab15597b2006-05-18 21:45:49 +0000770
Evan Chengac1591b2007-07-21 00:34:19 +0000771let isBranch = 1, isTerminator = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000772 // B is "predicable" since it can be xformed into a Bcc.
Evan Cheng01a42272007-05-16 07:45:54 +0000773 let isBarrier = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000774 let isPredicable = 1 in
Evan Chengf7c6eff2007-08-07 01:37:15 +0000775 def B : AXI<0xA, (outs), (ins brtarget:$target), Branch, "b $target",
Evan Cheng94b5a802007-07-19 01:14:50 +0000776 [(br bb:$target)]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000777
Owen Anderson933b5b72007-11-12 07:39:39 +0000778 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000779 def BR_JTr : JTI<0x0, (outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng94b5a802007-07-19 01:14:50 +0000780 "mov pc, $target \n$jt",
781 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000782 def BR_JTm : JTI2<0x0, (outs), (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng94b5a802007-07-19 01:14:50 +0000783 "ldr pc, $target \n$jt",
784 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Evan Cheng10043e22007-01-19 07:51:42 +0000785 imm:$id)]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000786 def BR_JTadd : JTI1<0x0, (outs), (ins GPR:$target, GPR:$idx, jtblock_operand:$jt,
Evan Cheng94b5a802007-07-19 01:14:50 +0000787 i32imm:$id),
788 "add pc, $target, $idx \n$jt",
789 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Evan Cheng10043e22007-01-19 07:51:42 +0000790 imm:$id)]>;
Evan Cheng01a42272007-05-16 07:45:54 +0000791 }
Evan Chenga7ca6242007-06-19 01:26:51 +0000792 }
Evan Cheng01a42272007-05-16 07:45:54 +0000793
Evan Chengaa3b8012007-07-05 07:13:32 +0000794 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
795 // a two-value operand where a dag node expects two operands. :(
Raul Herbster73489272007-08-30 23:25:47 +0000796 def Bcc : AI<0xA, (outs), (ins brtarget:$target), Branch,
Evan Chengf7c6eff2007-08-07 01:37:15 +0000797 "b", " $target",
798 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000799}
Rafael Espindola75269be2006-07-16 01:02:57 +0000800
Evan Cheng10043e22007-01-19 07:51:42 +0000801//===----------------------------------------------------------------------===//
802// Load / store Instructions.
803//
Rafael Espindola677ee832006-10-16 17:17:22 +0000804
Evan Cheng10043e22007-01-19 07:51:42 +0000805// Load
806let isLoad = 1 in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000807def LDR : AI2<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000808 "ldr", " $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000809 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000810
Evan Chengee2763f2007-03-19 07:20:03 +0000811// Special LDR for loads from non-pc-relative constpools.
Dan Gohmane8c1e422007-06-26 00:48:07 +0000812let isReMaterializable = 1 in
Evan Chengf7c6eff2007-08-07 01:37:15 +0000813def LDRcp : AI2<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000814 "ldr", " $dst, $addr", []>;
Evan Chengee2763f2007-03-19 07:20:03 +0000815
Evan Cheng10043e22007-01-19 07:51:42 +0000816// Loads with zero extension
Evan Chengf7c6eff2007-08-07 01:37:15 +0000817def LDRH : AI3<0xB, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000818 "ldr", "h $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000819 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000820
Evan Chengf7c6eff2007-08-07 01:37:15 +0000821def LDRB : AI2<0x1, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000822 "ldr", "b $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000823 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000824
Evan Cheng10043e22007-01-19 07:51:42 +0000825// Loads with sign extension
Evan Chengf7c6eff2007-08-07 01:37:15 +0000826def LDRSH : AI3<0xE, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000827 "ldr", "sh $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000828 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000829
Evan Chengf7c6eff2007-08-07 01:37:15 +0000830def LDRSB : AI3<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000831 "ldr", "sb $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000832 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +0000833
Evan Cheng10043e22007-01-19 07:51:42 +0000834// Load doubleword
Raul Herbster73489272007-08-30 23:25:47 +0000835def LDRD : AI3<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000836 "ldr", "d $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000837 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +0000838
Evan Cheng10043e22007-01-19 07:51:42 +0000839// Indexed loads
Evan Chengf7c6eff2007-08-07 01:37:15 +0000840def LDR_PRE : AI2pr<0x0, (outs GPR:$dst, GPR:$base_wb),
841 (ins addrmode2:$addr), LdFrm,
842 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000843
Evan Chengf7c6eff2007-08-07 01:37:15 +0000844def LDR_POST : AI2po<0x0, (outs GPR:$dst, GPR:$base_wb),
845 (ins GPR:$base, am2offset:$offset), LdFrm,
846 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola1bbe5812006-12-12 00:37:38 +0000847
Evan Chengf7c6eff2007-08-07 01:37:15 +0000848def LDRH_PRE : AI3pr<0xB, (outs GPR:$dst, GPR:$base_wb),
849 (ins addrmode3:$addr), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000850 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000851
Evan Chengf7c6eff2007-08-07 01:37:15 +0000852def LDRH_POST : AI3po<0xB, (outs GPR:$dst, GPR:$base_wb),
853 (ins GPR:$base,am3offset:$offset), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000854 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio7251e572006-12-28 13:11:14 +0000855
Evan Chengf7c6eff2007-08-07 01:37:15 +0000856def LDRB_PRE : AI2pr<0x1, (outs GPR:$dst, GPR:$base_wb),
857 (ins addrmode2:$addr), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000858 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio7251e572006-12-28 13:11:14 +0000859
Evan Chengf7c6eff2007-08-07 01:37:15 +0000860def LDRB_POST : AI2po<0x1, (outs GPR:$dst, GPR:$base_wb),
861 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000862 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000863
Evan Chengf7c6eff2007-08-07 01:37:15 +0000864def LDRSH_PRE : AI3pr<0xE, (outs GPR:$dst, GPR:$base_wb),
865 (ins addrmode3:$addr), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000866 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000867
Evan Chengf7c6eff2007-08-07 01:37:15 +0000868def LDRSH_POST: AI3po<0xE, (outs GPR:$dst, GPR:$base_wb),
869 (ins GPR:$base,am3offset:$offset), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000870 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000871
Evan Chengf7c6eff2007-08-07 01:37:15 +0000872def LDRSB_PRE : AI3pr<0xD, (outs GPR:$dst, GPR:$base_wb),
873 (ins addrmode3:$addr), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000874 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000875
Evan Chengf7c6eff2007-08-07 01:37:15 +0000876def LDRSB_POST: AI3po<0xD, (outs GPR:$dst, GPR:$base_wb),
877 (ins GPR:$base,am3offset:$offset), LdFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000878 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000879} // isLoad
880
881// Store
882let isStore = 1 in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000883def STR : AI2<0x0, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000884 "str", " $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000885 [(store GPR:$src, addrmode2:$addr)]>;
886
887// Stores with truncate
Evan Chengf7c6eff2007-08-07 01:37:15 +0000888def STRH : AI3<0xB, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000889 "str", "h $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000890 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
891
Evan Chengf7c6eff2007-08-07 01:37:15 +0000892def STRB : AI2<0x1, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000893 "str", "b $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000894 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
895
896// Store doubleword
Raul Herbster73489272007-08-30 23:25:47 +0000897def STRD : AI3<0xF, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000898 "str", "d $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000899 []>, Requires<[IsARM, HasV5T]>;
900
901// Indexed stores
Evan Chengf7c6eff2007-08-07 01:37:15 +0000902def STR_PRE : AI2pr<0x0, (outs GPR:$base_wb),
903 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000904 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000905 [(set GPR:$base_wb,
906 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
907
Evan Chengf7c6eff2007-08-07 01:37:15 +0000908def STR_POST : AI2po<0x0, (outs GPR:$base_wb),
909 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000910 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000911 [(set GPR:$base_wb,
912 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
913
Evan Chengf7c6eff2007-08-07 01:37:15 +0000914def STRH_PRE : AI3pr<0xB, (outs GPR:$base_wb),
915 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000916 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000917 [(set GPR:$base_wb,
918 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
919
Evan Chengf7c6eff2007-08-07 01:37:15 +0000920def STRH_POST: AI3po<0xB, (outs GPR:$base_wb),
921 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000922 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000923 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
924 GPR:$base, am3offset:$offset))]>;
925
Evan Chengf7c6eff2007-08-07 01:37:15 +0000926def STRB_PRE : AI2pr<0x1, (outs GPR:$base_wb),
927 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000928 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000929 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
930 GPR:$base, am2offset:$offset))]>;
931
Evan Chengf7c6eff2007-08-07 01:37:15 +0000932def STRB_POST: AI2po<0x1, (outs GPR:$base_wb),
933 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000934 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000935 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
936 GPR:$base, am2offset:$offset))]>;
937} // isStore
938
939//===----------------------------------------------------------------------===//
940// Load / store multiple Instructions.
941//
942
Evan Cheng94b5a802007-07-19 01:14:50 +0000943// FIXME: $dst1 should be a def.
Evan Cheng10043e22007-01-19 07:51:42 +0000944let isLoad = 1 in
Evan Chengf7c6eff2007-08-07 01:37:15 +0000945def LDM : AXI4<0x0, (outs),
Evan Cheng94b5a802007-07-19 01:14:50 +0000946 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Chengf7c6eff2007-08-07 01:37:15 +0000947 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000948 []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000949
950let isStore = 1 in
Evan Chengf7c6eff2007-08-07 01:37:15 +0000951def STM : AXI4<0x0, (outs),
Evan Cheng94b5a802007-07-19 01:14:50 +0000952 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Chengf7c6eff2007-08-07 01:37:15 +0000953 StFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000954 []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000955
956//===----------------------------------------------------------------------===//
957// Move Instructions.
958//
959
Evan Chengf7c6eff2007-08-07 01:37:15 +0000960def MOVr : AsI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdReg,
Evan Cheng9d41b312007-07-10 18:08:01 +0000961 "mov", " $dst, $src", []>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000962def MOVs : AsI1<0xD, (outs GPR:$dst), (ins so_reg:$src), DPRdSoReg,
Evan Cheng9d41b312007-07-10 18:08:01 +0000963 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
Evan Cheng5be3e092007-03-19 07:09:02 +0000964
Dan Gohmane8c1e422007-06-26 00:48:07 +0000965let isReMaterializable = 1 in
Evan Chengf7c6eff2007-08-07 01:37:15 +0000966def MOVi : AsI1<0xD, (outs GPR:$dst), (ins so_imm:$src), DPRdIm,
Evan Cheng9d41b312007-07-10 18:08:01 +0000967 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
968
Evan Chengf7c6eff2007-08-07 01:37:15 +0000969def MOVrx : AsI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Cheng94b5a802007-07-19 01:14:50 +0000970 "mov", " $dst, $src, rrx",
971 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000972
973// These aren't really mov instructions, but we have to define them this way
974// due to flag operands.
975
Evan Cheng3e18e502007-09-11 19:55:27 +0000976let Defs = [CPSR] in {
Evan Chengf7c6eff2007-08-07 01:37:15 +0000977def MOVsrl_flag : AI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000978 "mov", "s $dst, $src, lsr #1",
Evan Cheng3e18e502007-09-11 19:55:27 +0000979 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000980def MOVsra_flag : AI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000981 "mov", "s $dst, $src, asr #1",
Evan Cheng3e18e502007-09-11 19:55:27 +0000982 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
983}
Evan Cheng10043e22007-01-19 07:51:42 +0000984
Evan Cheng10043e22007-01-19 07:51:42 +0000985//===----------------------------------------------------------------------===//
986// Extend Instructions.
987//
988
989// Sign extenders
990
Evan Chengf7c6eff2007-08-07 01:37:15 +0000991defm SXTB : AI_unary_rrot<0x0, "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
992defm SXTH : AI_unary_rrot<0x0, "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000993
Evan Chengf7c6eff2007-08-07 01:37:15 +0000994defm SXTAB : AI_bin_rrot<0x0, "sxtab",
Evan Cheng10043e22007-01-19 07:51:42 +0000995 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Chengf7c6eff2007-08-07 01:37:15 +0000996defm SXTAH : AI_bin_rrot<0x0, "sxtah",
Evan Cheng10043e22007-01-19 07:51:42 +0000997 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
998
999// TODO: SXT(A){B|H}16
1000
1001// Zero extenders
1002
1003let AddedComplexity = 16 in {
Evan Chengf7c6eff2007-08-07 01:37:15 +00001004defm UXTB : AI_unary_rrot<0x0, "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1005defm UXTH : AI_unary_rrot<0x0, "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1006defm UXTB16 : AI_unary_rrot<0x0, "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00001007
1008def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
1009 (UXTB16r_rot GPR:$Src, 24)>;
1010def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
1011 (UXTB16r_rot GPR:$Src, 8)>;
1012
Evan Chengf7c6eff2007-08-07 01:37:15 +00001013defm UXTAB : AI_bin_rrot<0x0, "uxtab",
Evan Cheng10043e22007-01-19 07:51:42 +00001014 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Chengf7c6eff2007-08-07 01:37:15 +00001015defm UXTAH : AI_bin_rrot<0x0, "uxtah",
Evan Cheng10043e22007-01-19 07:51:42 +00001016 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +00001017}
1018
Evan Cheng10043e22007-01-19 07:51:42 +00001019// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1020//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindolac7829d62006-09-11 19:24:19 +00001021
Evan Cheng10043e22007-01-19 07:51:42 +00001022// TODO: UXT(A){B|H}16
1023
1024//===----------------------------------------------------------------------===//
1025// Arithmetic Instructions.
1026//
1027
Evan Chengf7c6eff2007-08-07 01:37:15 +00001028defm ADD : AsI1_bin_irs<0x4, "add", BinOpFrag<(add node:$LHS, node:$RHS)>>;
1029defm SUB : AsI1_bin_irs<0x2, "sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00001030
Evan Chengaa3b8012007-07-05 07:13:32 +00001031// ADD and SUB with 's' bit set.
Evan Chengf7c6eff2007-08-07 01:37:15 +00001032defm ADDS : ASI1_bin_s_irs<0x4, "add", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
1033defm SUBS : ASI1_bin_s_irs<0x2, "sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00001034
Evan Chengaa3b8012007-07-05 07:13:32 +00001035// FIXME: Do not allow ADC / SBC to be predicated for now.
Evan Chengf7c6eff2007-08-07 01:37:15 +00001036defm ADC : AsXI1_bin_c_irs<0x5, "adc", BinOpFrag<(adde node:$LHS, node:$RHS)>>;
1037defm SBC : AsXI1_bin_c_irs<0x6, "sbc", BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00001038
Evan Chengaa3b8012007-07-05 07:13:32 +00001039// These don't define reg/reg forms, because they are handled above.
Evan Chengf7c6eff2007-08-07 01:37:15 +00001040def RSBri : AsI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Evan Cheng9d41b312007-07-10 18:08:01 +00001041 "rsb", " $dst, $a, $b",
1042 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
1043
Evan Chengf7c6eff2007-08-07 01:37:15 +00001044def RSBrs : AsI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Evan Cheng9d41b312007-07-10 18:08:01 +00001045 "rsb", " $dst, $a, $b",
1046 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengaa3b8012007-07-05 07:13:32 +00001047
1048// RSB with 's' bit set.
Evan Cheng3e18e502007-09-11 19:55:27 +00001049let Defs = [CPSR] in {
Evan Chengf7c6eff2007-08-07 01:37:15 +00001050def RSBSri : AI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Evan Chengaa3b8012007-07-05 07:13:32 +00001051 "rsb", "s $dst, $a, $b",
Evan Cheng3e18e502007-09-11 19:55:27 +00001052 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +00001053def RSBSrs : AI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Evan Chengaa3b8012007-07-05 07:13:32 +00001054 "rsb", "s $dst, $a, $b",
Evan Cheng3e18e502007-09-11 19:55:27 +00001055 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
1056}
Evan Chengaa3b8012007-07-05 07:13:32 +00001057
Evan Cheng9d41b312007-07-10 18:08:01 +00001058// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng3e18e502007-09-11 19:55:27 +00001059let Uses = [CPSR] in {
Evan Chengf7c6eff2007-08-07 01:37:15 +00001060def RSCri : AXI1<0x7, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
1061 DPRIm, "rsc${s} $dst, $a, $b",
Evan Cheng3e18e502007-09-11 19:55:27 +00001062 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +00001063def RSCrs : AXI1<0x7, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
1064 DPRSoReg, "rsc${s} $dst, $a, $b",
Evan Cheng3e18e502007-09-11 19:55:27 +00001065 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
1066}
Evan Chenge8c3cbf2007-06-06 10:17:05 +00001067
Evan Cheng10043e22007-01-19 07:51:42 +00001068// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1069def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1070 (SUBri GPR:$src, so_imm_neg:$imm)>;
1071
1072//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1073// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1074//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1075// (SBCri GPR:$src, so_imm_neg:$imm)>;
1076
1077// Note: These are implemented in C++ code, because they have to generate
1078// ADD/SUBrs instructions, which use a complex pattern that a xform function
1079// cannot produce.
1080// (mul X, 2^n+1) -> (add (X << n), X)
1081// (mul X, 2^n-1) -> (rsb X, (X << n))
1082
1083
1084//===----------------------------------------------------------------------===//
1085// Bitwise Instructions.
1086//
1087
Evan Chengf7c6eff2007-08-07 01:37:15 +00001088defm AND : AsI1_bin_irs<0x0, "and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
1089defm ORR : AsI1_bin_irs<0xC, "orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
1090defm EOR : AsI1_bin_irs<0x1, "eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
1091defm BIC : AsI1_bin_irs<0xE, "bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00001092
Evan Chengf7c6eff2007-08-07 01:37:15 +00001093def MVNr : AsI<0xE, (outs GPR:$dst), (ins GPR:$src), DPRdReg,
Evan Cheng9d41b312007-07-10 18:08:01 +00001094 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Evan Chengf7c6eff2007-08-07 01:37:15 +00001095def MVNs : AsI<0xE, (outs GPR:$dst), (ins so_reg:$src), DPRdSoReg,
Evan Cheng9d41b312007-07-10 18:08:01 +00001096 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
Dan Gohmane8c1e422007-06-26 00:48:07 +00001097let isReMaterializable = 1 in
Evan Chengf7c6eff2007-08-07 01:37:15 +00001098def MVNi : AsI<0xE, (outs GPR:$dst), (ins so_imm:$imm), DPRdIm,
Evan Cheng9d41b312007-07-10 18:08:01 +00001099 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001100
1101def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1102 (BICri GPR:$src, so_imm_not:$imm)>;
1103
1104//===----------------------------------------------------------------------===//
1105// Multiply Instructions.
1106//
1107
Evan Chengf7c6eff2007-08-07 01:37:15 +00001108def MUL : AsI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
1109 "mul", " $dst, $a, $b",
1110 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001111
Evan Chengf7c6eff2007-08-07 01:37:15 +00001112def MLA : AsI<0x2, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1113 MulFrm, "mla", " $dst, $a, $b, $c",
1114 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001115
1116// Extra precision multiplies with low / high results
Evan Chengf7c6eff2007-08-07 01:37:15 +00001117def SMULL : AsI<0xC, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1118 MulFrm, "smull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng10043e22007-01-19 07:51:42 +00001119
Evan Chengf7c6eff2007-08-07 01:37:15 +00001120def UMULL : AsI<0x8, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1121 MulFrm, "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng10043e22007-01-19 07:51:42 +00001122
1123// Multiply + accumulate
Evan Chengf7c6eff2007-08-07 01:37:15 +00001124def SMLAL : AsI<0xE, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1125 MulFrm, "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Cheng10043e22007-01-19 07:51:42 +00001126
Evan Chengf7c6eff2007-08-07 01:37:15 +00001127def UMLAL : AsI<0xA, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1128 MulFrm, "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Cheng10043e22007-01-19 07:51:42 +00001129
Evan Chengf7c6eff2007-08-07 01:37:15 +00001130def UMAAL : AI<0x0, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), MulFrm,
Evan Cheng9d41b312007-07-10 18:08:01 +00001131 "umaal", " $ldst, $hdst, $a, $b", []>,
1132 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001133
1134// Most significant word multiply
Evan Chengf7c6eff2007-08-07 01:37:15 +00001135def SMMUL : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
Evan Cheng9d41b312007-07-10 18:08:01 +00001136 "smmul", " $dst, $a, $b",
1137 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
1138 Requires<[IsARM, HasV6]>;
1139
Evan Chengf7c6eff2007-08-07 01:37:15 +00001140def SMMLA : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Evan Cheng9d41b312007-07-10 18:08:01 +00001141 "smmla", " $dst, $a, $b, $c",
1142 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
1143 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001144
1145
Evan Chengf7c6eff2007-08-07 01:37:15 +00001146def SMMLS : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001147 "smmls", " $dst, $a, $b, $c",
Evan Cheng10043e22007-01-19 07:51:42 +00001148 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
1149 Requires<[IsARM, HasV6]>;
1150
Raul Herbster73489272007-08-30 23:25:47 +00001151multiclass AI_smul<string opc, PatFrag opnode> {
1152 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001153 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +00001154 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1155 (sext_inreg GPR:$b, i16)))]>,
1156 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00001157
1158 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001159 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +00001160 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1161 (sra GPR:$b, 16)))]>,
1162 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00001163
1164 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001165 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +00001166 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1167 (sext_inreg GPR:$b, i16)))]>,
1168 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00001169
1170 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001171 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +00001172 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1173 (sra GPR:$b, 16)))]>,
1174 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00001175
1176 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001177 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +00001178 [(set GPR:$dst, (sra (opnode GPR:$a,
1179 (sext_inreg GPR:$b, i16)), 16))]>,
1180 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00001181
1182 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001183 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +00001184 [(set GPR:$dst, (sra (opnode GPR:$a,
1185 (sra GPR:$b, 16)), 16))]>,
1186 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +00001187}
1188
Raul Herbster73489272007-08-30 23:25:47 +00001189
1190multiclass AI_smla<string opc, PatFrag opnode> {
1191 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001192 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001193 [(set GPR:$dst, (add GPR:$acc,
1194 (opnode (sext_inreg GPR:$a, i16),
1195 (sext_inreg GPR:$b, i16))))]>,
1196 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00001197
1198 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001199 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001200 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Cheng10043e22007-01-19 07:51:42 +00001201 (sra GPR:$b, 16))))]>,
Evan Cheng77c15de2007-01-19 20:27:35 +00001202 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00001203
1204 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001205 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001206 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1207 (sext_inreg GPR:$b, i16))))]>,
1208 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00001209
1210 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001211 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Cheng10043e22007-01-19 07:51:42 +00001212 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1213 (sra GPR:$b, 16))))]>,
1214 Requires<[IsARM, HasV5TE]>;
1215
Raul Herbster73489272007-08-30 23:25:47 +00001216 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001217 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001218 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1219 (sext_inreg GPR:$b, i16)), 16)))]>,
1220 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00001221
1222 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001223 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Cheng10043e22007-01-19 07:51:42 +00001224 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1225 (sra GPR:$b, 16)), 16)))]>,
1226 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +00001227}
Rafael Espindola778769a2006-09-08 12:47:03 +00001228
Raul Herbster73489272007-08-30 23:25:47 +00001229defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1230defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001231
Evan Cheng10043e22007-01-19 07:51:42 +00001232// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1233// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola3874a162006-10-13 13:14:59 +00001234
Evan Cheng10043e22007-01-19 07:51:42 +00001235//===----------------------------------------------------------------------===//
1236// Misc. Arithmetic Instructions.
1237//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +00001238
Evan Chengf7c6eff2007-08-07 01:37:15 +00001239def CLZ : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001240 "clz", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001241 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00001242
Evan Chengf7c6eff2007-08-07 01:37:15 +00001243def REV : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001244 "rev", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001245 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00001246
Evan Chengf7c6eff2007-08-07 01:37:15 +00001247def REV16 : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001248 "rev16", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001249 [(set GPR:$dst,
1250 (or (and (srl GPR:$src, 8), 0xFF),
1251 (or (and (shl GPR:$src, 8), 0xFF00),
1252 (or (and (srl GPR:$src, 8), 0xFF0000),
1253 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1254 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001255
Evan Chengf7c6eff2007-08-07 01:37:15 +00001256def REVSH : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001257 "revsh", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001258 [(set GPR:$dst,
1259 (sext_inreg
Chris Lattner598bc0d2007-04-17 22:39:58 +00001260 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Cheng10043e22007-01-19 07:51:42 +00001261 (shl GPR:$src, 8)), i16))]>,
1262 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001263
Evan Chengf7c6eff2007-08-07 01:37:15 +00001264def PKHBT : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1265 Pseudo, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Cheng10043e22007-01-19 07:51:42 +00001266 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1267 (and (shl GPR:$src2, (i32 imm:$shamt)),
1268 0xFFFF0000)))]>,
1269 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001270
Evan Cheng10043e22007-01-19 07:51:42 +00001271// Alternate cases for PKHBT where identities eliminate some nodes.
1272def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1273 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1274def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1275 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001276
Rafael Espindolae04df412006-10-05 16:48:49 +00001277
Evan Chengf7c6eff2007-08-07 01:37:15 +00001278def PKHTB : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1279 Pseudo, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Cheng10043e22007-01-19 07:51:42 +00001280 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1281 (and (sra GPR:$src2, imm16_31:$shamt),
1282 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001283
Evan Cheng10043e22007-01-19 07:51:42 +00001284// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1285// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1286def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1287 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1288def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1289 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1290 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00001291
Rafael Espindola40f5dd22006-10-07 13:46:42 +00001292
Evan Cheng10043e22007-01-19 07:51:42 +00001293//===----------------------------------------------------------------------===//
1294// Comparison Instructions...
1295//
Rafael Espindola57d109f2006-10-10 18:55:14 +00001296
Evan Chengf7c6eff2007-08-07 01:37:15 +00001297defm CMP : AI1_cmp_irs<0xA, "cmp",
1298 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1299defm CMN : AI1_cmp_irs<0xB, "cmn",
1300 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00001301
Evan Cheng10043e22007-01-19 07:51:42 +00001302// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengf7c6eff2007-08-07 01:37:15 +00001303defm TST : AI1_cmp_irs<0x8, "tst",
1304 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1305defm TEQ : AI1_cmp_irs<0x9, "teq",
1306 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001307
Evan Chengf7c6eff2007-08-07 01:37:15 +00001308defm CMPnz : AI1_cmp_irs<0xA, "cmp",
1309 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
1310defm CMNnz : AI1_cmp_irs<0xA, "cmn",
1311 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00001312
1313def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1314 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001315
1316def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1317 (CMNri GPR:$src, so_imm_neg:$imm)>;
1318
Rafael Espindolab5093882006-10-07 14:24:52 +00001319
Evan Cheng10043e22007-01-19 07:51:42 +00001320// Conditional moves
Evan Chengaa3b8012007-07-05 07:13:32 +00001321// FIXME: should be able to write a pattern for ARMcmov, but can't use
1322// a two-value operand where a dag node expects two operands. :(
Evan Chengf7c6eff2007-08-07 01:37:15 +00001323def MOVCCr : AI<0xD, (outs GPR:$dst), (ins GPR:$false, GPR:$true),
1324 DPRdReg, "mov", " $dst, $true",
Evan Chengaa3b8012007-07-05 07:13:32 +00001325 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
1326 RegConstraint<"$false = $dst">;
Rafael Espindola8429e1f2006-10-10 20:38:57 +00001327
Evan Chengf7c6eff2007-08-07 01:37:15 +00001328def MOVCCs : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_reg:$true),
1329 DPRdSoReg, "mov", " $dst, $true",
Evan Chengaa3b8012007-07-05 07:13:32 +00001330 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
1331 RegConstraint<"$false = $dst">;
Rafael Espindola9e29ec32006-10-09 17:50:29 +00001332
Evan Chengf7c6eff2007-08-07 01:37:15 +00001333def MOVCCi : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_imm:$true),
1334 DPRdIm, "mov", " $dst, $true",
Evan Chengaa3b8012007-07-05 07:13:32 +00001335 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
1336 RegConstraint<"$false = $dst">;
Rafael Espindola40f5dd22006-10-07 13:46:42 +00001337
Rafael Espindolad15c8922006-10-10 12:56:00 +00001338
Evan Cheng10043e22007-01-19 07:51:42 +00001339// LEApcrel - Load a pc-relative address into a register without offending the
1340// assembler.
Evan Chengf7c6eff2007-08-07 01:37:15 +00001341def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Evan Cheng10043e22007-01-19 07:51:42 +00001342 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1343 "${:private}PCRELL${:uid}+8))\n"),
1344 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001345 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Cheng10043e22007-01-19 07:51:42 +00001346 []>;
Rafael Espindolab5f1ff332006-10-10 19:35:01 +00001347
Evan Chengf7c6eff2007-08-07 01:37:15 +00001348def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1349 Pseudo,
Evan Cheng10043e22007-01-19 07:51:42 +00001350 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1351 "${:private}PCRELL${:uid}+8))\n"),
1352 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001353 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Cheng10043e22007-01-19 07:51:42 +00001354 []>;
Evan Chenga7ca6242007-06-19 01:26:51 +00001355
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001356//===----------------------------------------------------------------------===//
1357// TLS Instructions
1358//
1359
1360// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng9d41b312007-07-10 18:08:01 +00001361let isCall = 1,
1362 Defs = [R0, R12, LR, CPSR] in {
Evan Chengf7c6eff2007-08-07 01:37:15 +00001363 def TPsoft : AXI<0x0, (outs), (ins), BranchMisc,
Evan Cheng4ae18402007-05-18 01:53:54 +00001364 "bl __aeabi_read_tp",
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001365 [(set R0, ARMthread_pointer)]>;
1366}
Rafael Espindola99bf1332006-10-17 20:33:13 +00001367
Evan Cheng10043e22007-01-19 07:51:42 +00001368//===----------------------------------------------------------------------===//
1369// Non-Instruction Patterns
1370//
Rafael Espindola58c368b2006-10-07 14:03:39 +00001371
Evan Cheng10043e22007-01-19 07:51:42 +00001372// ConstantPool, GlobalAddress, and JumpTable
1373def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1374def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1375def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Cheng9e7b8382007-03-20 08:11:30 +00001376 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola58c368b2006-10-07 14:03:39 +00001377
Evan Cheng10043e22007-01-19 07:51:42 +00001378// Large immediate handling.
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00001379
Evan Cheng10043e22007-01-19 07:51:42 +00001380// Two piece so_imms.
Dan Gohmane8c1e422007-06-26 00:48:07 +00001381let isReMaterializable = 1 in
Evan Chengf7c6eff2007-08-07 01:37:15 +00001382def MOVi2pieces : AI1x2<0x0, (outs GPR:$dst), (ins so_imm2part:$src), DPRdMisc,
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001383 "mov", " $dst, $src",
Evan Cheng9e7b8382007-03-20 08:11:30 +00001384 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindola418c8e62006-10-17 13:36:07 +00001385
Evan Cheng10043e22007-01-19 07:51:42 +00001386def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1387 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1388 (so_imm2part_2 imm:$RHS))>;
1389def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1390 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1391 (so_imm2part_2 imm:$RHS))>;
Rafael Espindola418c8e62006-10-17 13:36:07 +00001392
Evan Cheng10043e22007-01-19 07:51:42 +00001393// TODO: add,sub,and, 3-instr forms?
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00001394
Rafael Espindola336d62e2006-10-19 17:05:03 +00001395
Evan Cheng10043e22007-01-19 07:51:42 +00001396// Direct calls
1397def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00001398
Evan Cheng10043e22007-01-19 07:51:42 +00001399// zextload i1 -> zextload i8
1400def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venanciod0ced3f2006-12-26 19:30:42 +00001401
Evan Cheng10043e22007-01-19 07:51:42 +00001402// extload -> zextload
1403def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1404def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1405def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00001406
Evan Cheng10043e22007-01-19 07:51:42 +00001407// truncstore i1 -> truncstore i8
Dale Johannesen29c05752007-04-27 22:17:18 +00001408def : ARMPat<(truncstorei1 GPR:$src, addrmode2:$dst),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001409 (STRB GPR:$src, addrmode2:$dst)>;
Dale Johannesen29c05752007-04-27 22:17:18 +00001410def : ARMPat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001411 (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>;
Dale Johannesen29c05752007-04-27 22:17:18 +00001412def : ARMPat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001413 (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001414
Evan Cheng77c15de2007-01-19 20:27:35 +00001415// smul* and smla*
1416def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1417 (SMULBB GPR:$a, GPR:$b)>;
1418def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1419 (SMULBB GPR:$a, GPR:$b)>;
1420def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1421 (SMULBT GPR:$a, GPR:$b)>;
1422def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1423 (SMULBT GPR:$a, GPR:$b)>;
1424def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1425 (SMULTB GPR:$a, GPR:$b)>;
1426def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1427 (SMULTB GPR:$a, GPR:$b)>;
1428def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1429 (SMULWB GPR:$a, GPR:$b)>;
1430def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1431 (SMULWB GPR:$a, GPR:$b)>;
1432
1433def : ARMV5TEPat<(add GPR:$acc,
1434 (mul (sra (shl GPR:$a, 16), 16),
1435 (sra (shl GPR:$b, 16), 16))),
1436 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1437def : ARMV5TEPat<(add GPR:$acc,
1438 (mul sext_16_node:$a, sext_16_node:$b)),
1439 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1440def : ARMV5TEPat<(add GPR:$acc,
1441 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1442 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1443def : ARMV5TEPat<(add GPR:$acc,
1444 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1445 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1446def : ARMV5TEPat<(add GPR:$acc,
1447 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1448 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1449def : ARMV5TEPat<(add GPR:$acc,
1450 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1451 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1452def : ARMV5TEPat<(add GPR:$acc,
1453 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1454 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1455def : ARMV5TEPat<(add GPR:$acc,
1456 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1457 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1458
Evan Cheng10043e22007-01-19 07:51:42 +00001459//===----------------------------------------------------------------------===//
1460// Thumb Support
1461//
1462
1463include "ARMInstrThumb.td"
1464
1465//===----------------------------------------------------------------------===//
1466// Floating Point Support
1467//
1468
1469include "ARMInstrVFP.td"