blob: 241f4528658cf605ea5590267aa96fe956746360 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Jozef Kolekaa2b9272014-11-27 14:41:44 +00003def simm4 : Operand<i32> {
4 let DecoderMethod = "DecodeSimm4";
5}
6def li_simm7 : Operand<i32> {
7 let DecoderMethod = "DecodeLiSimm7";
8}
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00009
Jack Carter97700972013-08-13 20:19:16 +000010def simm12 : Operand<i32> {
11 let DecoderMethod = "DecodeSimm12";
12}
13
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000014def uimm5_lsl2 : Operand<OtherVT> {
15 let EncoderMethod = "getUImm5Lsl2Encoding";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000016 let DecoderMethod = "DecodeUImm5lsl2";
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000017}
18
Zoran Jovanovic42b84442014-10-23 11:13:59 +000019def uimm6_lsl2 : Operand<i32> {
20 let EncoderMethod = "getUImm6Lsl2Encoding";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000021 let DecoderMethod = "DecodeUImm6Lsl2";
Zoran Jovanovic42b84442014-10-23 11:13:59 +000022}
23
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000024def simm9_addiusp : Operand<i32> {
25 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000026 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000027}
28
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000029def uimm3_shift : Operand<i32> {
30 let EncoderMethod = "getUImm3Mod8Encoding";
31}
32
Zoran Jovanovicbac36192014-10-23 11:06:34 +000033def simm3_lsa2 : Operand<i32> {
34 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000035 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000036}
37
Zoran Jovanovic88531712014-11-05 17:31:00 +000038def uimm4_andi : Operand<i32> {
39 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000040 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000041}
42
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000043def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
44 ((Imm % 4 == 0) &&
45 Imm < 28 && Imm > 0);}]>;
46
Jozef Kolek73f64ea2014-11-19 13:11:09 +000047def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
48
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000049def immZExtAndi16 : ImmLeaf<i32,
50 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
51 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
52 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
53
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000054def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
55
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000056def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
57
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000058def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
59 let Name = "MicroMipsMem";
60 let RenderMethod = "addMicroMipsMemOperands";
61 let ParserMethod = "parseMemOperand";
62 let PredicateMethod = "isMemWithGRPMM16Base";
63}
64
65class mem_mm_4_generic : Operand<i32> {
66 let PrintMethod = "printMemOperand";
67 let MIOperandInfo = (ops ptr_rc, simm4);
68 let OperandType = "OPERAND_MEMORY";
69 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
70}
71
72def mem_mm_4 : mem_mm_4_generic {
73 let EncoderMethod = "getMemEncodingMMImm4";
74}
75
76def mem_mm_4_lsl1 : mem_mm_4_generic {
77 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
78}
79
80def mem_mm_4_lsl2 : mem_mm_4_generic {
81 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
82}
83
Jozef Kolek12c69822014-12-23 16:16:33 +000084def MicroMipsMemSPAsmOperand : AsmOperandClass {
85 let Name = "MicroMipsMemSP";
86 let RenderMethod = "addMemOperands";
87 let ParserMethod = "parseMemOperand";
88 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
89}
90
91def mem_mm_sp_imm5_lsl2 : Operand<i32> {
92 let PrintMethod = "printMemOperand";
93 let MIOperandInfo = (ops GPR32:$base, simm5:$offset);
94 let OperandType = "OPERAND_MEMORY";
95 let ParserMatchClass = MicroMipsMemSPAsmOperand;
96 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
97}
98
Jack Carter97700972013-08-13 20:19:16 +000099def mem_mm_12 : Operand<i32> {
100 let PrintMethod = "printMemOperand";
101 let MIOperandInfo = (ops GPR32, simm12);
102 let EncoderMethod = "getMemEncodingMMImm12";
103 let ParserMatchClass = MipsMemAsmOperand;
104 let OperandType = "OPERAND_MEMORY";
105}
106
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000107def MipsMemUimm4AsmOperand : AsmOperandClass {
108 let Name = "MemOffsetUimm4";
109 let SuperClasses = [MipsMemAsmOperand];
110 let RenderMethod = "addMemOperands";
111 let ParserMethod = "parseMemOperand";
112 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
113}
114
115def mem_mm_4sp : Operand<i32> {
116 let PrintMethod = "printMemOperand";
117 let MIOperandInfo = (ops GPR32, uimm8);
118 let EncoderMethod = "getMemEncodingMMImm4sp";
119 let ParserMatchClass = MipsMemUimm4AsmOperand;
120 let OperandType = "OPERAND_MEMORY";
121}
122
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000123def jmptarget_mm : Operand<OtherVT> {
124 let EncoderMethod = "getJumpTargetOpValueMM";
125}
126
127def calltarget_mm : Operand<iPTR> {
128 let EncoderMethod = "getJumpTargetOpValueMM";
129}
130
Jozef Kolek9761e962015-01-12 12:03:34 +0000131def brtarget7_mm : Operand<OtherVT> {
132 let EncoderMethod = "getBranchTarget7OpValueMM";
133 let OperandType = "OPERAND_PCREL";
134 let DecoderMethod = "DecodeBranchTarget7MM";
135 let ParserMatchClass = MipsJumpTargetAsmOperand;
136}
137
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000138def brtarget_mm : Operand<OtherVT> {
139 let EncoderMethod = "getBranchTargetOpValueMM";
140 let OperandType = "OPERAND_PCREL";
141 let DecoderMethod = "DecodeBranchTargetMM";
142}
143
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000144class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
145 RegisterOperand RO> :
146 InstSE<(outs), (ins RO:$rs, opnd:$offset),
147 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
148 let isBranch = 1;
149 let isTerminator = 1;
150 let hasDelaySlot = 0;
151 let Defs = [AT];
152}
153
Jack Carter97700972013-08-13 20:19:16 +0000154let canFoldAsLoad = 1 in
155class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
156 Operand MemOpnd> :
157 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
158 !strconcat(opstr, "\t$rt, $addr"),
159 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
160 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000161 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000162 string Constraints = "$src = $rt";
163}
164
165class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
166 Operand MemOpnd>:
167 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
168 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000169 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
170 let DecoderMethod = "DecodeMemMMImm12";
171}
Jack Carter97700972013-08-13 20:19:16 +0000172
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000173/// A register pair used by load/store pair instructions.
174def RegPairAsmOperand : AsmOperandClass {
175 let Name = "RegPair";
176 let ParserMethod = "parseRegisterPair";
177}
178
179def regpair : Operand<i32> {
180 let EncoderMethod = "getRegisterPairOpValue";
181 let ParserMatchClass = RegPairAsmOperand;
182 let PrintMethod = "printRegisterPair";
183 let DecoderMethod = "DecodeRegPairOperand";
184 let MIOperandInfo = (ops GPR32Opnd, GPR32Opnd);
185}
186
187class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
188 ComplexPattern Addr = addr> :
189 InstSE<(outs), (ins regpair:$rt, mem_mm_12:$addr),
190 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
191 let DecoderMethod = "DecodeMemMMImm12";
192 let mayStore = 1;
193}
194
195class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
196 ComplexPattern Addr = addr> :
197 InstSE<(outs regpair:$rt), (ins mem_mm_12:$addr),
198 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
199 let DecoderMethod = "DecodeMemMMImm12";
200 let mayLoad = 1;
201}
202
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000203class LLBaseMM<string opstr, RegisterOperand RO> :
204 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
205 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000206 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000207 let mayLoad = 1;
208}
209
210class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000211 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000212 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000213 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000214 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000215 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000216}
217
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000218class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
219 InstrItinClass Itin = NoItinerary> :
220 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
221 !strconcat(opstr, "\t$rt, $addr"),
222 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
223 let DecoderMethod = "DecodeMemMMImm12";
224 let canFoldAsLoad = 1;
225 let mayLoad = 1;
226}
227
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000228class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
229 InstrItinClass Itin = NoItinerary,
230 SDPatternOperator OpNode = null_frag> :
231 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
232 !strconcat(opstr, "\t$rd, $rs, $rt"),
233 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
234 let isCommutable = isComm;
235}
236
Zoran Jovanovic88531712014-11-05 17:31:00 +0000237class AndImmMM16<string opstr, RegisterOperand RO,
238 InstrItinClass Itin = NoItinerary> :
239 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
240 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
241
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000242class LogicRMM16<string opstr, RegisterOperand RO,
243 InstrItinClass Itin = NoItinerary,
244 SDPatternOperator OpNode = null_frag> :
245 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
246 !strconcat(opstr, "\t$rt, $rs"),
247 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
248 let isCommutable = 1;
249 let Constraints = "$rt = $dst";
250}
251
252class NotMM16<string opstr, RegisterOperand RO> :
253 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
254 !strconcat(opstr, "\t$rt, $rs"),
255 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
256
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000257class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000258 InstrItinClass Itin = NoItinerary> :
259 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000260 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000261
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000262class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
263 InstrItinClass Itin, Operand MemOpnd> :
264 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
265 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000266 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000267 let canFoldAsLoad = 1;
268 let mayLoad = 1;
269}
270
271class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
272 SDPatternOperator OpNode, InstrItinClass Itin,
273 Operand MemOpnd> :
274 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
275 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000276 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000277 let mayStore = 1;
278}
279
Jozef Kolek12c69822014-12-23 16:16:33 +0000280class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
281 Operand MemOpnd> :
282 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
283 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
284 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
285 let canFoldAsLoad = 1;
286 let mayLoad = 1;
287}
288
289class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
290 Operand MemOpnd> :
291 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
292 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
293 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
294 let mayStore = 1;
295}
296
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000297class AddImmUR2<string opstr, RegisterOperand RO> :
298 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
299 !strconcat(opstr, "\t$rd, $rs, $imm"),
300 [], NoItinerary, FrmR> {
301 let isCommutable = 1;
302}
303
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000304class AddImmUS5<string opstr, RegisterOperand RO> :
305 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
306 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
307 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000308}
309
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000310class AddImmUR1SP<string opstr, RegisterOperand RO> :
311 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
312 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
313
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000314class AddImmUSP<string opstr> :
315 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
316 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
317
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000318class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
319 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
320 [], II_MFHI_MFLO, FrmR> {
321 let Uses = [UseReg];
322 let hasSideEffects = 0;
323}
324
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000325class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
326 InstrItinClass Itin = NoItinerary> :
327 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
328 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
329 let isCommutable = isComm;
330 let isReMaterializable = 1;
331}
332
Jozef Koleka330a472014-12-11 13:56:23 +0000333class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000334 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
335 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
336 let isReMaterializable = 1;
337}
338
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000339// 16-bit Jump and Link (Call)
340class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
341 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000342 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000343 let isCall = 1;
344 let hasDelaySlot = 1;
345 let Defs = [RA];
346}
347
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000348// 16-bit Jump Reg
349class JumpRegMM16<string opstr, RegisterOperand RO> :
350 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
351 [], IIBranch, FrmR> {
352 let hasDelaySlot = 1;
353 let isBranch = 1;
354 let isIndirectBranch = 1;
355}
356
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000357// Base class for JRADDIUSP instruction.
358class JumpRAddiuStackMM16 :
359 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
360 [], IIBranch, FrmR> {
361 let isTerminator = 1;
362 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000363 let isBranch = 1;
364 let isIndirectBranch = 1;
365}
366
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000367// 16-bit Jump and Link (Call) - Short Delay Slot
368class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
369 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
370 [], IIBranch, FrmR> {
371 let isCall = 1;
372 let hasDelaySlot = 1;
373 let Defs = [RA];
374}
375
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000376// 16-bit Jump Register Compact - No delay slot
377class JumpRegCMM16<string opstr, RegisterOperand RO> :
378 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
379 [], IIBranch, FrmR> {
380 let isTerminator = 1;
381 let isBarrier = 1;
382 let isBranch = 1;
383 let isIndirectBranch = 1;
384}
385
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000386// Break16 and Sdbbp16
387class BrkSdbbp16MM<string opstr> :
388 MicroMipsInst16<(outs), (ins uimm4:$code_),
389 !strconcat(opstr, "\t$code_"),
390 [], NoItinerary, FrmOther>;
391
Jozef Kolek9761e962015-01-12 12:03:34 +0000392class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
393 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
394 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
395 let isBranch = 1;
396 let isTerminator = 1;
397 let hasDelaySlot = 1;
398 let Defs = [AT];
399}
400
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000401// MicroMIPS Jump and Link (Call) - Short Delay Slot
402let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
403 class JumpLinkMM<string opstr, DAGOperand opnd> :
404 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
405 [], IIBranch, FrmJ, opstr> {
406 let DecoderMethod = "DecodeJumpTargetMM";
407 }
408
409 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
410 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
411 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000412
413 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
414 RegisterOperand RO> :
415 InstSE<(outs), (ins RO:$rs, opnd:$offset),
416 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000417}
418
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000419class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
420 InstrItinClass Itin = NoItinerary,
421 SDPatternOperator OpNode = null_frag> :
422 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
423 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
424
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000425/// A list of registers used by load/store multiple instructions.
426def RegListAsmOperand : AsmOperandClass {
427 let Name = "RegList";
428 let ParserMethod = "parseRegisterList";
429}
430
431def reglist : Operand<i32> {
432 let EncoderMethod = "getRegisterListOpValue";
433 let ParserMatchClass = RegListAsmOperand;
434 let PrintMethod = "printRegisterList";
435 let DecoderMethod = "DecodeRegListOperand";
436}
437
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000438def RegList16AsmOperand : AsmOperandClass {
439 let Name = "RegList16";
440 let ParserMethod = "parseRegisterList";
441 let PredicateMethod = "isRegList16";
442 let RenderMethod = "addRegListOperands";
443}
444
445def reglist16 : Operand<i32> {
446 let EncoderMethod = "getRegisterListOpValue16";
447 let DecoderMethod = "DecodeRegListOperand16";
448 let PrintMethod = "printRegisterList";
449 let ParserMatchClass = RegList16AsmOperand;
450}
451
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000452class StoreMultMM<string opstr,
453 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
454 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
455 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
456 let DecoderMethod = "DecodeMemMMImm12";
457 let mayStore = 1;
458}
459
460class LoadMultMM<string opstr,
461 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
462 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
463 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
464 let DecoderMethod = "DecodeMemMMImm12";
465 let mayLoad = 1;
466}
467
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000468class StoreMultMM16<string opstr,
469 InstrItinClass Itin = NoItinerary,
470 ComplexPattern Addr = addr> :
471 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
472 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
473 let mayStore = 1;
474}
475
476class LoadMultMM16<string opstr,
477 InstrItinClass Itin = NoItinerary,
478 ComplexPattern Addr = addr> :
479 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
480 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
481 let mayLoad = 1;
482}
483
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000484def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
485 ARITH_FM_MM16<0>;
486def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
487 ARITH_FM_MM16<1>;
Zoran Jovanovic88531712014-11-05 17:31:00 +0000488def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000489def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
490 LOGIC_FM_MM16<0x2>;
491def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
492 LOGIC_FM_MM16<0x3>;
493def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
494 LOGIC_FM_MM16<0x1>;
495def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000496def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
497 SHIFT_FM_MM16<0>;
498def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
499 SHIFT_FM_MM16<1>;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000500def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
501 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
502def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
503 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
504def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
505 LOAD_STORE_FM_MM16<0x1a>;
506def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
507 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
508def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
509 II_SH, mem_mm_4_lsl1>,
510 LOAD_STORE_FM_MM16<0x2a>;
511def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
512 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000513def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
514 LOAD_STORE_SP_FM_MM16<0x12>;
515def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
516 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000517def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000518def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000519def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000520def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000521def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
522def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000523def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Jozef Koleka330a472014-12-11 13:56:23 +0000524def LI16_MM : LoadImmMM16<"li16", li_simm7, GPRMM16Opnd>, LI_FM_MM16,
525 IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000526def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000527def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000528def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000529def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000530def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000531def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
532 BEQNEZ_FM_MM16<0x23>;
533def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
534 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000535def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>;
536def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000537
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000538class WaitMM<string opstr> :
539 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
540 NoItinerary, FrmOther, opstr>;
541
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000542let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000543 /// Compact Branch Instructions
544 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
545 COMPACT_BRANCH_FM_MM<0x7>;
546 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
547 COMPACT_BRANCH_FM_MM<0x5>;
548
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000549 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000550 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000551 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000552 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000553 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000554 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000555 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000556 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000557 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000558 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000559 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000560 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000561 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000562 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000563 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000564 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000565
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000566 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
567 LW_FM_MM<0xc>;
568
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000569 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000570 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
571 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
572 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
573 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
574 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
575 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
576 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000577 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000578 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000579 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000580 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000581 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000582 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000583 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000584 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000585 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000586 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000587 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000588 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000589 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000590 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000591 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000592 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000593
594 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000595 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000596 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000597 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000598 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000599 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000600 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000601 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000602 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000603 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000604 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000605 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000606 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000607 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000608 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000609 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000610 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000611
612 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000613 let DecoderMethod = "DecodeMemMMImm16" in {
614 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
615 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
616 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
617 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
618 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
619 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
620 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
621 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
622 }
Jack Carter97700972013-08-13 20:19:16 +0000623
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000624 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
625
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000626 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000627
Jack Carter97700972013-08-13 20:19:16 +0000628 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000629 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
630 LWL_FM_MM<0x0>;
631 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
632 LWL_FM_MM<0x1>;
633 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
634 LWL_FM_MM<0x8>;
635 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
636 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000637
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000638 /// Load and Store Instructions - multiple
639 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
640 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000641 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>;
642 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000643
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000644 /// Load and Store Pair Instructions
645 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
646 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
647
Vladimir Medice0fbb442013-09-06 12:41:17 +0000648 /// Move Conditional
649 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
650 NoItinerary>, ADD_FM_MM<0, 0x58>;
651 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
652 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000653 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000654 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000655 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000656 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000657
658 /// Move to/from HI/LO
659 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
660 MTLO_FM_MM<0x0b5>;
661 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
662 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000663 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000664 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000665 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000666 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000667
668 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000669 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
670 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
671 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
672 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000673
674 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000675 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
676 ISA_MIPS32;
677 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
678 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000679
680 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000681 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
682 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
683 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
684 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000685
686 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000687 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
688 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000689
690 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
691 EXT_FM_MM<0x2c>;
692 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
693 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000694
695 /// Jump Instructions
696 let DecoderMethod = "DecodeJumpTargetMM" in {
697 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
698 J_FM_MM<0x35>;
699 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000700 }
701 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000702 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000703
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000704 /// Jump Instructions - Short Delay Slot
705 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
706 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
707
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000708 /// Branch Instructions
709 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
710 BEQ_FM_MM<0x25>;
711 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
712 BEQ_FM_MM<0x2d>;
713 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
714 BGEZ_FM_MM<0x2>;
715 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
716 BGEZ_FM_MM<0x6>;
717 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
718 BGEZ_FM_MM<0x4>;
719 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
720 BGEZ_FM_MM<0x0>;
721 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
722 BGEZAL_FM_MM<0x03>;
723 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
724 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000725
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000726 /// Branch Instructions - Short Delay Slot
727 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
728 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
729 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
730 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
731
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000732 /// Control Instructions
733 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
734 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
735 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000736 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000737 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
738 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000739 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
740 ISA_MIPS32R2;
741 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
742 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000743
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000744 /// Trap Instructions
745 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
746 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
747 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
748 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
749 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
750 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000751
752 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
753 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
754 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
755 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
756 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
757 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000758
759 /// Load-linked, Store-conditional
760 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
761 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000762
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000763 let DecoderMethod = "DecodeCacheOpMM" in {
764 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>,
765 CACHE_PREF_FM_MM<0x08, 0x6>;
766 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>,
767 CACHE_PREF_FM_MM<0x18, 0x2>;
768 }
769 def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>;
770 def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>;
771 def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>;
772
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000773 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
774 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
775 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
776 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000777
778 def SDBBP_MM : MMRel, SYS_FT<"sdbbp">, SDBBP_FM_MM;
779 def RDHWR_MM : MMRel, ReadHardware<GPR32Opnd, HWRegsOpnd>, RDHWR_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000780}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000781
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000782let Predicates = [InMicroMips] in {
783
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000784//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000785// MicroMips arbitrary patterns that map to one or more instructions
786//===----------------------------------------------------------------------===//
787
Jozef Koleka330a472014-12-11 13:56:23 +0000788def : MipsPat<(i32 immLi16:$imm),
789 (LI16_MM immLi16:$imm)>;
790def : MipsPat<(i32 immSExt16:$imm),
791 (ADDiu_MM ZERO, immSExt16:$imm)>;
792def : MipsPat<(i32 immZExt16:$imm),
793 (ORi_MM ZERO, immZExt16:$imm)>;
794
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000795def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
796 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000797def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
798 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
799def : MipsPat<(add GPR32:$src, immSExt16:$imm),
800 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
801
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000802def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
803 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
804def : MipsPat<(and GPR32:$src, immZExt16:$imm),
805 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
806
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000807def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
808 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
809def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
810 (SLL_MM GPR32:$src, immZExt5:$imm)>;
811
812def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
813 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
814def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
815 (SRL_MM GPR32:$src, immZExt5:$imm)>;
816
817//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000818// MicroMips instruction aliases
819//===----------------------------------------------------------------------===//
820
Daniel Sanders7d290b02014-05-08 16:12:31 +0000821 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +0000822 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
823 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000824}