blob: 1dec72e6ad89e60c164a7e7756c3a3e27c1baff5 [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattnera2907782009-10-19 19:56:26 +000014#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000017#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000018#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000020#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000021#include "llvm/MC/MCRegisterInfo.h"
Craig Topperdaf2e3f2015-12-25 22:10:01 +000022#include "llvm/MC/MCSubtargetInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chandler Carruth84e68b22014-04-22 02:41:26 +000026#define DEBUG_TYPE "asm-printer"
27
Chris Lattnera2907782009-10-19 19:56:26 +000028#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000029
Owen Andersone33c95d2011-08-11 18:41:59 +000030/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
31///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000032/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000033static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000034 // lsr #32 and asr #32 exist, but should be encoded as a 0.
35 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
36
Owen Andersone33c95d2011-08-11 18:41:59 +000037 if (imm == 0)
38 return 32;
39 return imm;
40}
41
Tim Northover0c97e762012-09-22 11:18:12 +000042/// Prints the shift value with an immediate value.
43static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Akira Hatanakacfa1f612015-03-27 23:24:22 +000044 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000045 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
46 return;
47 O << ", ";
48
Akira Hatanakacfa1f612015-03-27 23:24:22 +000049 assert(!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
Tim Northover0c97e762012-09-22 11:18:12 +000050 O << getShiftOpcStr(ShOpc);
51
Kevin Enderbydccdac62012-10-23 22:52:52 +000052 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000053 O << " ";
54 if (UseMarkup)
55 O << "<imm:";
56 O << "#" << translateShiftImm(ShImm);
57 if (UseMarkup)
58 O << ">";
59 }
Tim Northover0c97e762012-09-22 11:18:12 +000060}
James Molloy4c493e82011-09-07 17:24:38 +000061
Akira Hatanakacfa1f612015-03-27 23:24:22 +000062ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, const MCInstrInfo &MII,
Eric Christopher7099d512015-03-30 21:52:28 +000063 const MCRegisterInfo &MRI)
Akira Hatanakaee974752015-03-27 23:41:42 +000064 : MCInstPrinter(MAI, MII, MRI) {}
James Molloy4c493e82011-09-07 17:24:38 +000065
Rafael Espindolad6860522011-06-02 02:34:55 +000066void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Akira Hatanakacfa1f612015-03-27 23:24:22 +000067 OS << markup("<reg:") << getRegisterName(RegNo) << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000068}
Chris Lattnerf20f7982010-10-28 21:37:33 +000069
Owen Andersona0c3b972011-09-15 23:38:46 +000070void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
Akira Hatanakab46d0232015-03-27 20:36:02 +000071 StringRef Annot, const MCSubtargetInfo &STI) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000072 unsigned Opcode = MI->getOpcode();
73
Akira Hatanakacfa1f612015-03-27 23:24:22 +000074 switch (Opcode) {
Richard Bartona661b442013-10-18 14:41:50 +000075
Jim Grosbachcb540f52012-06-18 19:45:50 +000076 // Check for HINT instructions w/ canonical names.
Richard Bartona661b442013-10-18 14:41:50 +000077 case ARM::HINT:
78 case ARM::tHINT:
79 case ARM::t2HINT:
Jim Grosbachcb540f52012-06-18 19:45:50 +000080 switch (MI->getOperand(0).getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +000081 case 0:
82 O << "\tnop";
83 break;
84 case 1:
85 O << "\tyield";
86 break;
87 case 2:
88 O << "\twfe";
89 break;
90 case 3:
91 O << "\twfi";
92 break;
93 case 4:
94 O << "\tsev";
95 break;
Joey Goulyad98f162013-10-01 12:39:11 +000096 case 5:
Michael Kupersteindb0712f2015-05-26 10:47:10 +000097 if (STI.getFeatureBits()[ARM::HasV8Ops]) {
Joey Goulyad98f162013-10-01 12:39:11 +000098 O << "\tsevl";
99 break;
100 } // Fallthrough for non-v8
Jim Grosbachcb540f52012-06-18 19:45:50 +0000101 default:
102 // Anything else should just print normally.
Akira Hatanakaee974752015-03-27 23:41:42 +0000103 printInstruction(MI, STI, O);
Jim Grosbachcb540f52012-06-18 19:45:50 +0000104 printAnnotation(O, Annot);
105 return;
106 }
Akira Hatanakaee974752015-03-27 23:41:42 +0000107 printPredicateOperand(MI, 1, STI, O);
Jim Grosbachcb540f52012-06-18 19:45:50 +0000108 if (Opcode == ARM::t2HINT)
109 O << ".w";
110 printAnnotation(O, Annot);
111 return;
Jim Grosbachcb540f52012-06-18 19:45:50 +0000112
Johnny Chen8f3004c2010-03-17 17:52:21 +0000113 // Check for MOVs and print canonical forms, instead.
Richard Bartona661b442013-10-18 14:41:50 +0000114 case ARM::MOVsr: {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000115 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000116 const MCOperand &Dst = MI->getOperand(0);
117 const MCOperand &MO1 = MI->getOperand(1);
118 const MCOperand &MO2 = MI->getOperand(2);
119 const MCOperand &MO3 = MI->getOperand(3);
120
121 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Akira Hatanakaee974752015-03-27 23:41:42 +0000122 printSBitModifierOperand(MI, 6, STI, O);
123 printPredicateOperand(MI, 4, STI, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000124
Kevin Enderby62183c42012-10-22 22:31:46 +0000125 O << '\t';
126 printRegName(O, Dst.getReg());
127 O << ", ";
128 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000129
Kevin Enderby62183c42012-10-22 22:31:46 +0000130 O << ", ";
131 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000132 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000133 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000134 return;
135 }
136
Richard Bartona661b442013-10-18 14:41:50 +0000137 case ARM::MOVsi: {
Owen Anderson04912702011-07-21 23:38:37 +0000138 // FIXME: Thumb variants?
139 const MCOperand &Dst = MI->getOperand(0);
140 const MCOperand &MO1 = MI->getOperand(1);
141 const MCOperand &MO2 = MI->getOperand(2);
142
143 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
Akira Hatanakaee974752015-03-27 23:41:42 +0000144 printSBitModifierOperand(MI, 5, STI, O);
145 printPredicateOperand(MI, 3, STI, O);
Owen Anderson04912702011-07-21 23:38:37 +0000146
Kevin Enderby62183c42012-10-22 22:31:46 +0000147 O << '\t';
148 printRegName(O, Dst.getReg());
149 O << ", ";
150 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000151
Owen Andersond1814792011-09-15 18:36:29 +0000152 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000153 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000154 return;
Owen Andersond1814792011-09-15 18:36:29 +0000155 }
Owen Anderson04912702011-07-21 23:38:37 +0000156
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000157 O << ", " << markup("<imm:") << "#"
158 << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())) << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000159 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000160 return;
161 }
162
Johnny Chen8f3004c2010-03-17 17:52:21 +0000163 // A8.6.123 PUSH
Richard Bartona661b442013-10-18 14:41:50 +0000164 case ARM::STMDB_UPD:
165 case ARM::t2STMDB_UPD:
166 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
167 // Should only print PUSH if there are at least two registers in the list.
168 O << '\t' << "push";
Akira Hatanakaee974752015-03-27 23:41:42 +0000169 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000170 if (Opcode == ARM::t2STMDB_UPD)
171 O << ".w";
172 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000173 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000174 printAnnotation(O, Annot);
175 return;
176 } else
177 break;
178
179 case ARM::STR_PRE_IMM:
180 if (MI->getOperand(2).getReg() == ARM::SP &&
181 MI->getOperand(3).getImm() == -4) {
182 O << '\t' << "push";
Akira Hatanakaee974752015-03-27 23:41:42 +0000183 printPredicateOperand(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000184 O << "\t{";
185 printRegName(O, MI->getOperand(1).getReg());
186 O << "}";
187 printAnnotation(O, Annot);
188 return;
189 } else
190 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000191
192 // A8.6.122 POP
Richard Bartona661b442013-10-18 14:41:50 +0000193 case ARM::LDMIA_UPD:
194 case ARM::t2LDMIA_UPD:
195 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
196 // Should only print POP if there are at least two registers in the list.
197 O << '\t' << "pop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000198 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000199 if (Opcode == ARM::t2LDMIA_UPD)
200 O << ".w";
201 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000202 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000203 printAnnotation(O, Annot);
204 return;
205 } else
206 break;
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000207
Richard Bartona661b442013-10-18 14:41:50 +0000208 case ARM::LDR_POST_IMM:
209 if (MI->getOperand(2).getReg() == ARM::SP &&
210 MI->getOperand(4).getImm() == 4) {
211 O << '\t' << "pop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000212 printPredicateOperand(MI, 5, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000213 O << "\t{";
214 printRegName(O, MI->getOperand(0).getReg());
215 O << "}";
216 printAnnotation(O, Annot);
217 return;
218 } else
219 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000220
221 // A8.6.355 VPUSH
Richard Bartona661b442013-10-18 14:41:50 +0000222 case ARM::VSTMSDB_UPD:
223 case ARM::VSTMDDB_UPD:
224 if (MI->getOperand(0).getReg() == ARM::SP) {
225 O << '\t' << "vpush";
Akira Hatanakaee974752015-03-27 23:41:42 +0000226 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000227 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000228 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000229 printAnnotation(O, Annot);
230 return;
231 } else
232 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000233
234 // A8.6.354 VPOP
Richard Bartona661b442013-10-18 14:41:50 +0000235 case ARM::VLDMSIA_UPD:
236 case ARM::VLDMDIA_UPD:
237 if (MI->getOperand(0).getReg() == ARM::SP) {
238 O << '\t' << "vpop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000239 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000240 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000241 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000242 printAnnotation(O, Annot);
243 return;
244 } else
245 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000246
Richard Bartona661b442013-10-18 14:41:50 +0000247 case ARM::tLDMIA: {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000248 bool Writeback = true;
249 unsigned BaseReg = MI->getOperand(0).getReg();
250 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
251 if (MI->getOperand(i).getReg() == BaseReg)
252 Writeback = false;
253 }
254
Jim Grosbache364ad52011-08-23 17:41:15 +0000255 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000256
Akira Hatanakaee974752015-03-27 23:41:42 +0000257 printPredicateOperand(MI, 1, STI, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000258 O << '\t';
259 printRegName(O, BaseReg);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000260 if (Writeback)
261 O << "!";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000262 O << ", ";
Akira Hatanakaee974752015-03-27 23:41:42 +0000263 printRegisterList(MI, 3, STI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000264 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000265 return;
266 }
267
Weiming Zhao8f56f882012-11-16 21:55:34 +0000268 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
269 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
270 // a single GPRPair reg operand is used in the .td file to replace the two
271 // GPRs. However, when decoding them, the two GRPs cannot be automatically
272 // expressed as a GPRPair, so we have to manually merge them.
273 // FIXME: We would really like to be able to tablegen'erate this.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000274 case ARM::LDREXD:
275 case ARM::STREXD:
276 case ARM::LDAEXD:
277 case ARM::STLEXD: {
278 const MCRegisterClass &MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000279 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000280 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
281 if (MRC.contains(Reg)) {
282 MCInst NewMI;
283 MCOperand NewReg;
284 NewMI.setOpcode(Opcode);
285
286 if (isStore)
287 NewMI.addOperand(MI->getOperand(0));
Jim Grosbache9119e42015-05-13 18:37:00 +0000288 NewReg = MCOperand::createReg(MRI.getMatchingSuperReg(
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000289 Reg, ARM::gsub_0, &MRI.getRegClass(ARM::GPRPairRegClassID)));
Weiming Zhao8f56f882012-11-16 21:55:34 +0000290 NewMI.addOperand(NewReg);
291
292 // Copy the rest operands into NewMI.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000293 for (unsigned i = isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
Weiming Zhao8f56f882012-11-16 21:55:34 +0000294 NewMI.addOperand(MI->getOperand(i));
Akira Hatanakaee974752015-03-27 23:41:42 +0000295 printInstruction(&NewMI, STI, O);
Weiming Zhao8f56f882012-11-16 21:55:34 +0000296 return;
297 }
Charlie Turner4d88ae22014-12-01 08:33:28 +0000298 break;
299 }
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000300 // B9.3.3 ERET (Thumb)
301 // For a target that has Virtualization Extensions, ERET is the preferred
302 // disassembly of SUBS PC, LR, #0
Charlie Turner7de905c2014-12-01 08:39:19 +0000303 case ARM::t2SUBS_PC_LR: {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000304 if (MI->getNumOperands() == 3 && MI->getOperand(0).isImm() &&
Charlie Turner7de905c2014-12-01 08:39:19 +0000305 MI->getOperand(0).getImm() == 0 &&
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000306 STI.getFeatureBits()[ARM::FeatureVirtualization]) {
Charlie Turner7de905c2014-12-01 08:39:19 +0000307 O << "\teret";
Akira Hatanakaee974752015-03-27 23:41:42 +0000308 printPredicateOperand(MI, 1, STI, O);
Charlie Turner7de905c2014-12-01 08:39:19 +0000309 printAnnotation(O, Annot);
310 return;
311 }
312 break;
313 }
Weiming Zhao8f56f882012-11-16 21:55:34 +0000314 }
315
Akira Hatanakaee974752015-03-27 23:41:42 +0000316 printInstruction(MI, STI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000317 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000318}
Chris Lattnera2907782009-10-19 19:56:26 +0000319
Chris Lattner93e3ef62009-10-19 20:59:55 +0000320void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Akira Hatanakaee974752015-03-27 23:41:42 +0000321 const MCSubtargetInfo &STI, raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000322 const MCOperand &Op = MI->getOperand(OpNo);
323 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000324 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000325 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000326 } else if (Op.isImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000327 O << markup("<imm:") << '#' << formatImm(Op.getImm()) << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000328 } else {
329 assert(Op.isExpr() && "unknown operand kind in printOperand");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000330 const MCExpr *Expr = Op.getExpr();
331 switch (Expr->getKind()) {
332 case MCExpr::Binary:
Matt Arsenault8b643552015-06-09 00:31:39 +0000333 O << '#';
334 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000335 break;
336 case MCExpr::Constant: {
337 // If a symbolic branch target was added as a constant expression then
338 // print that address in hex. And only print 32 unsigned bits for the
339 // address.
340 const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr);
341 int64_t TargetAddress;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000342 if (!Constant->evaluateAsAbsolute(TargetAddress)) {
Matt Arsenault8b643552015-06-09 00:31:39 +0000343 O << '#';
344 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000345 } else {
346 O << "0x";
347 O.write_hex(static_cast<uint32_t>(TargetAddress));
348 }
349 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000350 }
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000351 default:
352 // FIXME: Should we always treat this as if it is a constant literal and
353 // prefix it with '#'?
Matt Arsenault8b643552015-06-09 00:31:39 +0000354 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000355 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000356 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000357 }
358}
Chris Lattner89d47202009-10-19 21:21:39 +0000359
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000360void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000361 const MCSubtargetInfo &STI,
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000362 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000363 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000364 if (MO1.isExpr()) {
Matt Arsenault8b643552015-06-09 00:31:39 +0000365 MO1.getExpr()->print(O, &MAI);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000366 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000367 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000368
369 O << markup("<mem:") << "[pc, ";
370
371 int32_t OffImm = (int32_t)MO1.getImm();
372 bool isSub = OffImm < 0;
373
374 // Special value for #-0. All others are normal.
375 if (OffImm == INT32_MIN)
376 OffImm = 0;
377 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000378 O << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000379 } else {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000380 O << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000381 }
382 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000383}
384
Chris Lattner2f69ed82009-10-20 00:40:56 +0000385// so_reg is a 4-operand unit corresponding to register forms of the A5.1
386// "Addressing Mode 1 - Data-processing operands" forms. This includes:
387// REG 0 0 - e.g. R5
388// REG REG 0,SH_OPC - e.g. R5, ROR R3
389// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000390void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000391 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000392 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000393 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000394 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
395 const MCOperand &MO3 = MI->getOperand(OpNum + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000396
Kevin Enderby62183c42012-10-22 22:31:46 +0000397 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000398
Chris Lattner2f69ed82009-10-20 00:40:56 +0000399 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000400 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
401 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000402 if (ShOpc == ARM_AM::rrx)
403 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000404
Kevin Enderby62183c42012-10-22 22:31:46 +0000405 O << ' ';
406 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000407 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000408}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000409
Owen Anderson04912702011-07-21 23:38:37 +0000410void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000411 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000412 raw_ostream &O) {
Owen Anderson04912702011-07-21 23:38:37 +0000413 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000414 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Owen Anderson04912702011-07-21 23:38:37 +0000415
Kevin Enderby62183c42012-10-22 22:31:46 +0000416 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000417
418 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000419 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000420 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000421}
422
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000423//===--------------------------------------------------------------------===//
424// Addressing Mode #2
425//===--------------------------------------------------------------------===//
426
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000427void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000428 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000429 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000430 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000431 const MCOperand &MO2 = MI->getOperand(Op + 1);
432 const MCOperand &MO3 = MI->getOperand(Op + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000433
Kevin Enderbydccdac62012-10-23 22:52:52 +0000434 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000435 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000436
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000437 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000438 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000439 O << ", " << markup("<imm:") << "#"
Kevin Enderbydccdac62012-10-23 22:52:52 +0000440 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000441 << ARM_AM::getAM2Offset(MO3.getImm()) << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000442 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000443 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000444 return;
445 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000446
Kevin Enderby62183c42012-10-22 22:31:46 +0000447 O << ", ";
448 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
449 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000450
Tim Northover0c97e762012-09-22 11:18:12 +0000451 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000452 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000453 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000454}
Chris Lattneref2979b2009-10-19 22:09:23 +0000455
Jim Grosbach05541f42011-09-19 22:21:13 +0000456void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000457 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000458 raw_ostream &O) {
Jim Grosbach05541f42011-09-19 22:21:13 +0000459 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000460 const MCOperand &MO2 = MI->getOperand(Op + 1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000461 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000462 printRegName(O, MO1.getReg());
463 O << ", ";
464 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000465 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000466}
467
468void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000469 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000470 raw_ostream &O) {
Jim Grosbach05541f42011-09-19 22:21:13 +0000471 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000472 const MCOperand &MO2 = MI->getOperand(Op + 1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000473 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000474 printRegName(O, MO1.getReg());
475 O << ", ";
476 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000477 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000478}
479
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000480void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000481 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000482 raw_ostream &O) {
483 const MCOperand &MO1 = MI->getOperand(Op);
484
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000485 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +0000486 printOperand(MI, Op, STI, O);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000487 return;
488 }
489
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000490#ifndef NDEBUG
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000491 const MCOperand &MO3 = MI->getOperand(Op + 2);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000492 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000493 assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000494#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000495
Akira Hatanakaee974752015-03-27 23:41:42 +0000496 printAM2PreOrOffsetIndexOp(MI, Op, STI, O);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000497}
498
Chris Lattner60d51312009-10-20 06:15:28 +0000499void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000500 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000501 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000502 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000503 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000504 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000505
Chris Lattner60d51312009-10-20 06:15:28 +0000506 if (!MO1.getReg()) {
507 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000508 O << markup("<imm:") << '#'
509 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000510 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000511 return;
512 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000513
Kevin Enderby62183c42012-10-22 22:31:46 +0000514 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
515 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000516
Tim Northover0c97e762012-09-22 11:18:12 +0000517 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000518 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000519}
520
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000521//===--------------------------------------------------------------------===//
522// Addressing Mode #3
523//===--------------------------------------------------------------------===//
524
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000525void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000526 raw_ostream &O,
527 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000528 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000529 const MCOperand &MO2 = MI->getOperand(Op + 1);
530 const MCOperand &MO3 = MI->getOperand(Op + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000531
Kevin Enderbydccdac62012-10-23 22:52:52 +0000532 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000533 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000534
Chris Lattner60d51312009-10-20 06:15:28 +0000535 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000536 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000537 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000538 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000539 return;
540 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000541
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000542 // If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000543 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
544 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000545
Quentin Colombetc3132202013-04-12 18:47:25 +0000546 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000547 O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(op) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000548 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000549 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000550 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000551}
552
Quentin Colombetc3132202013-04-12 18:47:25 +0000553template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000554void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000555 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000556 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000557 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000558 if (!MO1.isReg()) { // For label symbolic references.
Akira Hatanakaee974752015-03-27 23:41:42 +0000559 printOperand(MI, Op, STI, O);
Jim Grosbach8648c102011-12-19 23:06:24 +0000560 return;
561 }
562
NAKAMURA Takumic62436c2014-10-06 23:48:04 +0000563 assert(ARM_AM::getAM3IdxMode(MI->getOperand(Op + 2).getImm()) !=
564 ARMII::IndexModePost &&
Tim Northoverea964f52014-10-06 17:26:36 +0000565 "unexpected idxmode");
Quentin Colombetc3132202013-04-12 18:47:25 +0000566 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000567}
568
Chris Lattner60d51312009-10-20 06:15:28 +0000569void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000570 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000571 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000572 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000573 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000574 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000575
Chris Lattner60d51312009-10-20 06:15:28 +0000576 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000577 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
578 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000579 return;
580 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000581
Chris Lattner60d51312009-10-20 06:15:28 +0000582 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000583 O << markup("<imm:") << '#'
584 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000585 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000586}
587
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000588void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000589 const MCSubtargetInfo &STI,
Jim Grosbachd3595712011-08-03 23:50:40 +0000590 raw_ostream &O) {
591 const MCOperand &MO = MI->getOperand(OpNum);
592 unsigned Imm = MO.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000593 O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000594 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000595}
596
Jim Grosbachbafce842011-08-05 15:48:21 +0000597void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000598 const MCSubtargetInfo &STI,
Jim Grosbachbafce842011-08-05 15:48:21 +0000599 raw_ostream &O) {
600 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000601 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbachbafce842011-08-05 15:48:21 +0000602
Kevin Enderby62183c42012-10-22 22:31:46 +0000603 O << (MO2.getImm() ? "" : "-");
604 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000605}
606
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000607void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000608 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000609 raw_ostream &O) {
Owen Andersonce519032011-08-04 18:24:14 +0000610 const MCOperand &MO = MI->getOperand(OpNum);
611 unsigned Imm = MO.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000612 O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000613 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000614}
615
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000616void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000617 const MCSubtargetInfo &STI,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000618 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000619 ARM_AM::AMSubMode Mode =
620 ARM_AM::getAM4SubMode(MI->getOperand(OpNum).getImm());
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000621 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000622}
623
Quentin Colombetc3132202013-04-12 18:47:25 +0000624template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000625void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000626 const MCSubtargetInfo &STI,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000627 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000628 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000629 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000630
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000631 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +0000632 printOperand(MI, OpNum, STI, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000633 return;
634 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000635
Kevin Enderbydccdac62012-10-23 22:52:52 +0000636 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000637 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000638
Owen Anderson967674d2011-08-29 19:36:44 +0000639 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
Andrew Kaylor51fcf0f2015-03-25 21:33:24 +0000640 ARM_AM::AddrOpc Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000641 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000642 O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(Op)
643 << ImmOffs * 4 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000644 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000645 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000646}
647
Oliver Stannard65b85382016-01-25 10:26:26 +0000648template <bool AlwaysPrintImm0>
649void ARMInstPrinter::printAddrMode5FP16Operand(const MCInst *MI, unsigned OpNum,
650 const MCSubtargetInfo &STI,
651 raw_ostream &O) {
652 const MCOperand &MO1 = MI->getOperand(OpNum);
653 const MCOperand &MO2 = MI->getOperand(OpNum+1);
654
655 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
656 printOperand(MI, OpNum, STI, O);
657 return;
658 }
659
660 O << markup("<mem:") << "[";
661 printRegName(O, MO1.getReg());
662
663 unsigned ImmOffs = ARM_AM::getAM5FP16Offset(MO2.getImm());
664 unsigned Op = ARM_AM::getAM5FP16Op(MO2.getImm());
665 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
666 O << ", "
667 << markup("<imm:")
668 << "#"
669 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5FP16Op(MO2.getImm()))
670 << ImmOffs * 2
671 << markup(">");
672 }
673 O << "]" << markup(">");
674}
675
Chris Lattner76c564b2010-04-04 04:47:45 +0000676void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000677 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000678 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000679 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000680 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000681
Kevin Enderbydccdac62012-10-23 22:52:52 +0000682 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000683 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000684 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000685 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000686 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000687 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000688}
689
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000690void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000691 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000692 raw_ostream &O) {
693 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000694 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000695 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000696 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000697}
698
Bob Wilsonae08a732010-03-20 22:13:40 +0000699void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000700 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000701 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000702 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000703 const MCOperand &MO = MI->getOperand(OpNum);
704 if (MO.getReg() == 0)
705 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000706 else {
707 O << ", ";
708 printRegName(O, MO.getReg());
709 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000710}
711
Bob Wilsonadd513112010-08-11 23:10:46 +0000712void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
713 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000714 const MCSubtargetInfo &STI,
Bob Wilsonadd513112010-08-11 23:10:46 +0000715 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000716 const MCOperand &MO = MI->getOperand(OpNum);
717 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000718 int32_t lsb = countTrailingZeros(v);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000719 int32_t width = (32 - countLeadingZeros(v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000720 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000721 O << markup("<imm:") << '#' << lsb << markup(">") << ", " << markup("<imm:")
722 << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000723}
Chris Lattner60d51312009-10-20 06:15:28 +0000724
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000725void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000726 const MCSubtargetInfo &STI,
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000727 raw_ostream &O) {
728 unsigned val = MI->getOperand(OpNum).getImm();
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000729 O << ARM_MB::MemBOptToString(val, STI.getFeatureBits()[ARM::HasV8Ops]);
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000730}
731
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000732void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000733 const MCSubtargetInfo &STI,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000734 raw_ostream &O) {
735 unsigned val = MI->getOperand(OpNum).getImm();
736 O << ARM_ISB::InstSyncBOptToString(val);
737}
738
Bob Wilson481d7a92010-08-16 18:27:34 +0000739void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000740 const MCSubtargetInfo &STI,
Bob Wilsonadd513112010-08-11 23:10:46 +0000741 raw_ostream &O) {
742 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000743 bool isASR = (ShiftOp & (1 << 5)) != 0;
744 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000745 if (isASR) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000746 O << ", asr " << markup("<imm:") << "#" << (Amt == 0 ? 32 : Amt)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000747 << markup(">");
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000748 } else if (Amt) {
749 O << ", lsl " << markup("<imm:") << "#" << Amt << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000750 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000751}
752
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000753void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000754 const MCSubtargetInfo &STI,
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000755 raw_ostream &O) {
756 unsigned Imm = MI->getOperand(OpNum).getImm();
757 if (Imm == 0)
758 return;
759 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000760 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000761}
762
763void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000764 const MCSubtargetInfo &STI,
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000765 raw_ostream &O) {
766 unsigned Imm = MI->getOperand(OpNum).getImm();
767 // A shift amount of 32 is encoded as 0.
768 if (Imm == 0)
769 Imm = 32;
770 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000771 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000772}
773
Chris Lattner76c564b2010-04-04 04:47:45 +0000774void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000775 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000776 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000777 O << "{";
Peter Collingbourne6679fc12015-06-05 18:01:28 +0000778 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
779 if (i != OpNum)
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000780 O << ", ";
Peter Collingbourne6679fc12015-06-05 18:01:28 +0000781 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000782 }
783 O << "}";
784}
Chris Lattneradd57492009-10-19 22:23:04 +0000785
Weiming Zhao8f56f882012-11-16 21:55:34 +0000786void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000787 const MCSubtargetInfo &STI,
Weiming Zhao8f56f882012-11-16 21:55:34 +0000788 raw_ostream &O) {
789 unsigned Reg = MI->getOperand(OpNum).getReg();
790 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
791 O << ", ";
792 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
793}
794
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000795void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000796 const MCSubtargetInfo &STI,
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000797 raw_ostream &O) {
798 const MCOperand &Op = MI->getOperand(OpNum);
799 if (Op.getImm())
800 O << "be";
801 else
802 O << "le";
803}
804
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000805void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000806 const MCSubtargetInfo &STI, raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000807 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000808 O << ARM_PROC::IModToString(Op.getImm());
809}
810
811void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000812 const MCSubtargetInfo &STI, raw_ostream &O) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000813 const MCOperand &Op = MI->getOperand(OpNum);
814 unsigned IFlags = Op.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000815 for (int i = 2; i >= 0; --i)
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000816 if (IFlags & (1 << i))
817 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000818
819 if (IFlags == 0)
820 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000821}
822
Chris Lattner76c564b2010-04-04 04:47:45 +0000823void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000824 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000825 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000826 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000827 unsigned SpecRegRBit = Op.getImm() >> 4;
828 unsigned Mask = Op.getImm() & 0xf;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000829 const FeatureBitset &FeatureBits = STI.getFeatureBits();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000830
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000831 if (FeatureBits[ARM::FeatureMClass]) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000832 unsigned SYSm = Op.getImm();
833 unsigned Opcode = MI->getOpcode();
Renato Golin92c816c2014-09-01 11:25:07 +0000834
835 // For writes, handle extended mask bits if the DSP extension is present.
Artyom Skrobovcf296442015-09-24 17:31:16 +0000836 if (Opcode == ARM::t2MSR_M && FeatureBits[ARM::FeatureDSP]) {
Renato Golin92c816c2014-09-01 11:25:07 +0000837 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000838 case 0x400:
839 O << "apsr_g";
840 return;
841 case 0xc00:
842 O << "apsr_nzcvqg";
843 return;
844 case 0x401:
845 O << "iapsr_g";
846 return;
847 case 0xc01:
848 O << "iapsr_nzcvqg";
849 return;
850 case 0x402:
851 O << "eapsr_g";
852 return;
853 case 0xc02:
854 O << "eapsr_nzcvqg";
855 return;
856 case 0x403:
857 O << "xpsr_g";
858 return;
859 case 0xc03:
860 O << "xpsr_nzcvqg";
861 return;
Renato Golin92c816c2014-09-01 11:25:07 +0000862 }
863 }
864
865 // Handle the basic 8-bit mask.
866 SYSm &= 0xff;
867
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000868 if (Opcode == ARM::t2MSR_M && FeatureBits [ARM::HasV7Ops]) {
Renato Golin92c816c2014-09-01 11:25:07 +0000869 // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
870 // alias for MSR APSR_nzcvq.
871 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000872 case 0:
873 O << "apsr_nzcvq";
874 return;
875 case 1:
876 O << "iapsr_nzcvq";
877 return;
878 case 2:
879 O << "eapsr_nzcvq";
880 return;
881 case 3:
882 O << "xpsr_nzcvq";
883 return;
Renato Golin92c816c2014-09-01 11:25:07 +0000884 }
885 }
886
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000887 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000888 default:
889 llvm_unreachable("Unexpected mask value!");
890 case 0:
891 O << "apsr";
892 return;
893 case 1:
894 O << "iapsr";
895 return;
896 case 2:
897 O << "eapsr";
898 return;
899 case 3:
900 O << "xpsr";
901 return;
902 case 5:
903 O << "ipsr";
904 return;
905 case 6:
906 O << "epsr";
907 return;
908 case 7:
909 O << "iepsr";
910 return;
911 case 8:
912 O << "msp";
913 return;
914 case 9:
915 O << "psp";
916 return;
917 case 16:
918 O << "primask";
919 return;
920 case 17:
921 O << "basepri";
922 return;
923 case 18:
924 O << "basepri_max";
925 return;
926 case 19:
927 O << "faultmask";
928 return;
929 case 20:
930 O << "control";
931 return;
Bradley Smithf277c8a2016-01-25 11:25:36 +0000932 case 10:
933 O << "msplim";
934 return;
935 case 11:
936 O << "psplim";
937 return;
938 case 0x88:
939 O << "msp_ns";
940 return;
941 case 0x89:
942 O << "psp_ns";
943 return;
944 case 0x8a:
945 O << "msplim_ns";
946 return;
947 case 0x8b:
948 O << "psplim_ns";
949 return;
950 case 0x90:
951 O << "primask_ns";
952 return;
953 case 0x91:
954 O << "basepri_ns";
955 return;
956 case 0x92:
957 O << "basepri_max_ns";
958 return;
959 case 0x93:
960 O << "faultmask_ns";
961 return;
962 case 0x94:
963 O << "control_ns";
964 return;
965 case 0x98:
966 O << "sp_ns";
967 return;
James Molloy21efa7d2011-09-28 14:21:38 +0000968 }
969 }
970
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000971 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
972 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
973 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
974 O << "APSR_";
975 switch (Mask) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000976 default:
977 llvm_unreachable("Unexpected mask value!");
978 case 4:
979 O << "g";
980 return;
981 case 8:
982 O << "nzcvq";
983 return;
984 case 12:
985 O << "nzcvqg";
986 return;
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000987 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000988 }
989
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000990 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000991 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000992 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000993 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000994
Johnny Chen8f3004c2010-03-17 17:52:21 +0000995 if (Mask) {
996 O << '_';
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000997 if (Mask & 8)
998 O << 'f';
999 if (Mask & 4)
1000 O << 's';
1001 if (Mask & 2)
1002 O << 'x';
1003 if (Mask & 1)
1004 O << 'c';
Johnny Chen8f3004c2010-03-17 17:52:21 +00001005 }
1006}
1007
Tim Northoveree843ef2014-08-15 10:47:12 +00001008void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001009 const MCSubtargetInfo &STI,
Tim Northoveree843ef2014-08-15 10:47:12 +00001010 raw_ostream &O) {
1011 uint32_t Banked = MI->getOperand(OpNum).getImm();
1012 uint32_t R = (Banked & 0x20) >> 5;
1013 uint32_t SysM = Banked & 0x1f;
1014
1015 // Nothing much we can do about this, the encodings are specified in B9.2.3 of
1016 // the ARM ARM v7C, and are all over the shop.
1017 if (R) {
1018 O << "SPSR_";
1019
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001020 switch (SysM) {
1021 case 0x0e:
1022 O << "fiq";
1023 return;
1024 case 0x10:
1025 O << "irq";
1026 return;
1027 case 0x12:
1028 O << "svc";
1029 return;
1030 case 0x14:
1031 O << "abt";
1032 return;
1033 case 0x16:
1034 O << "und";
1035 return;
1036 case 0x1c:
1037 O << "mon";
1038 return;
1039 case 0x1e:
1040 O << "hyp";
1041 return;
1042 default:
1043 llvm_unreachable("Invalid banked SPSR register");
Tim Northoveree843ef2014-08-15 10:47:12 +00001044 }
1045 }
1046
1047 assert(!R && "should have dealt with SPSR regs");
1048 const char *RegNames[] = {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001049 "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr",
1050 "", "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq",
1051 "lr_fiq", "", "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt",
1052 "sp_abt", "lr_und", "sp_und", "", "", "", "",
1053 "lr_mon", "sp_mon", "elr_hyp", "sp_hyp"};
Tim Northoveree843ef2014-08-15 10:47:12 +00001054 const char *Name = RegNames[SysM];
1055 assert(Name[0] && "invalid banked register operand");
1056
1057 O << Name;
1058}
1059
Chris Lattner76c564b2010-04-04 04:47:45 +00001060void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001061 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001062 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +00001063 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +00001064 // Handle the undefined 15 CC value here for printing so we don't abort().
1065 if ((unsigned)CC == 15)
1066 O << "<und>";
1067 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +00001068 O << ARMCondCodeToString(CC);
1069}
1070
Jim Grosbach29cad6c2010-09-14 22:27:15 +00001071void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001072 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001073 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001074 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +00001075 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
1076 O << ARMCondCodeToString(CC);
1077}
1078
Chris Lattner76c564b2010-04-04 04:47:45 +00001079void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001080 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001081 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +00001082 if (MI->getOperand(OpNum).getReg()) {
1083 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
1084 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +00001085 O << 's';
1086 }
1087}
1088
Chris Lattner76c564b2010-04-04 04:47:45 +00001089void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001090 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001091 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +00001092 O << MI->getOperand(OpNum).getImm();
1093}
1094
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001095void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001096 const MCSubtargetInfo &STI,
Jim Grosbach69664112011-10-12 16:34:37 +00001097 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001098 O << "p" << MI->getOperand(OpNum).getImm();
1099}
1100
1101void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001102 const MCSubtargetInfo &STI,
Jim Grosbach69664112011-10-12 16:34:37 +00001103 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001104 O << "c" << MI->getOperand(OpNum).getImm();
1105}
1106
Jim Grosbach48399582011-10-12 17:34:41 +00001107void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001108 const MCSubtargetInfo &STI,
Jim Grosbach48399582011-10-12 17:34:41 +00001109 raw_ostream &O) {
1110 O << "{" << MI->getOperand(OpNum).getImm() << "}";
1111}
1112
Chris Lattner76c564b2010-04-04 04:47:45 +00001113void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001114 const MCSubtargetInfo &STI, raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +00001115 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +00001116}
Evan Chengb1852592009-11-19 06:57:41 +00001117
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001118template <unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001119void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001120 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001121 raw_ostream &O) {
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001122 const MCOperand &MO = MI->getOperand(OpNum);
1123
1124 if (MO.isExpr()) {
Matt Arsenault8b643552015-06-09 00:31:39 +00001125 MO.getExpr()->print(O, &MAI);
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001126 return;
1127 }
1128
Mihai Popad36cbaa2013-07-03 09:21:44 +00001129 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001130
Kevin Enderbydccdac62012-10-23 22:52:52 +00001131 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001132 if (OffImm == INT32_MIN)
1133 O << "#-0";
1134 else if (OffImm < 0)
1135 O << "#-" << -OffImm;
1136 else
1137 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001138 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001139}
1140
Chris Lattner76c564b2010-04-04 04:47:45 +00001141void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001142 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001143 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001144 O << markup("<imm:") << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001145 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +00001146}
1147
1148void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001149 const MCSubtargetInfo &STI,
Jim Grosbach46dd4132011-08-17 21:51:27 +00001150 raw_ostream &O) {
1151 unsigned Imm = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001152 O << markup("<imm:") << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +00001153 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +00001154}
Johnny Chen8f3004c2010-03-17 17:52:21 +00001155
Chris Lattner76c564b2010-04-04 04:47:45 +00001156void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001157 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001158 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001159 // (3 - the number of trailing zeros) is the number of then / else.
1160 unsigned Mask = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001161 unsigned Firstcond = MI->getOperand(OpNum - 1).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +00001162 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001163 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001164 assert(NumTZ <= 3 && "Invalid IT mask!");
1165 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1166 bool T = ((Mask >> Pos) & 1) == CondBit0;
1167 if (T)
1168 O << 't';
1169 else
1170 O << 'e';
1171 }
1172}
1173
Chris Lattner76c564b2010-04-04 04:47:45 +00001174void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001175 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001176 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001177 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001178 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001179
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001180 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001181 printOperand(MI, Op, STI, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001182 return;
1183 }
1184
Kevin Enderbydccdac62012-10-23 22:52:52 +00001185 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001186 printRegName(O, MO1.getReg());
1187 if (unsigned RegNum = MO2.getReg()) {
1188 O << ", ";
1189 printRegName(O, RegNum);
1190 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001191 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +00001192}
1193
1194void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
Akira Hatanakaee974752015-03-27 23:41:42 +00001195 unsigned Op,
1196 const MCSubtargetInfo &STI,
1197 raw_ostream &O,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001198 unsigned Scale) {
1199 const MCOperand &MO1 = MI->getOperand(Op);
1200 const MCOperand &MO2 = MI->getOperand(Op + 1);
1201
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001202 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001203 printOperand(MI, Op, STI, O);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001204 return;
1205 }
1206
Kevin Enderbydccdac62012-10-23 22:52:52 +00001207 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001208 printRegName(O, MO1.getReg());
1209 if (unsigned ImmOffs = MO2.getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001210 O << ", " << markup("<imm:") << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001211 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001212 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001213 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001214}
1215
Bill Wendling092a7bd2010-12-14 03:36:38 +00001216void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1217 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001218 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001219 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001220 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001221}
1222
Bill Wendling092a7bd2010-12-14 03:36:38 +00001223void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1224 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001225 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001226 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001227 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001228}
1229
Bill Wendling092a7bd2010-12-14 03:36:38 +00001230void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1231 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001232 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001233 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001234 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001235}
1236
Chris Lattner76c564b2010-04-04 04:47:45 +00001237void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001238 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001239 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001240 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001241}
1242
Johnny Chen8f3004c2010-03-17 17:52:21 +00001243// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1244// register with shift forms.
1245// REG 0 0 - e.g. R5
1246// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001247void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001248 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001249 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001250 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001251 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001252
1253 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001254 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001255
1256 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001257 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001258 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001259 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001260}
1261
Quentin Colombetc3132202013-04-12 18:47:25 +00001262template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001263void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001264 const MCSubtargetInfo &STI,
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001265 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001266 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001267 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001268
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001269 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001270 printOperand(MI, OpNum, STI, O);
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001271 return;
1272 }
1273
Kevin Enderbydccdac62012-10-23 22:52:52 +00001274 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001275 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001276
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001277 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001278 bool isSub = OffImm < 0;
1279 // Special value for #-0. All others are normal.
1280 if (OffImm == INT32_MIN)
1281 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001282 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001283 O << ", " << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
1284 } else if (AlwaysPrintImm0 || OffImm > 0) {
1285 O << ", " << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001286 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001287 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001288}
1289
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001290template <bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001291void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001292 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001293 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001294 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001295 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001296 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001297
Kevin Enderbydccdac62012-10-23 22:52:52 +00001298 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001299 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001300
1301 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001302 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001303 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001304 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001305 OffImm = 0;
1306 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001307 O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001308 } else if (AlwaysPrintImm0 || OffImm > 0) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001309 O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001310 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001311 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001312}
1313
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001314template <bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001315void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001316 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001317 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001318 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001319 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001320 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001321
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001322 if (!MO1.isReg()) { // For label symbolic references.
Akira Hatanakaee974752015-03-27 23:41:42 +00001323 printOperand(MI, OpNum, STI, O);
Jim Grosbach8648c102011-12-19 23:06:24 +00001324 return;
1325 }
1326
Kevin Enderbydccdac62012-10-23 22:52:52 +00001327 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001328 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001329
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001330 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001331 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001332
1333 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1334
Johnny Chen8f3004c2010-03-17 17:52:21 +00001335 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001336 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001337 OffImm = 0;
1338 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001339 O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001340 } else if (AlwaysPrintImm0 || OffImm > 0) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001341 O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001342 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001343 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001344}
1345
Akira Hatanakaee974752015-03-27 23:41:42 +00001346void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(
1347 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1348 raw_ostream &O) {
Jim Grosbacha05627e2011-09-09 18:37:27 +00001349 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001350 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbacha05627e2011-09-09 18:37:27 +00001351
Kevin Enderbydccdac62012-10-23 22:52:52 +00001352 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001353 printRegName(O, MO1.getReg());
1354 if (MO2.getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001355 O << ", " << markup("<imm:") << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001356 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001357 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001358 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001359}
1360
Akira Hatanakaee974752015-03-27 23:41:42 +00001361void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(
1362 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1363 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001364 const MCOperand &MO1 = MI->getOperand(OpNum);
1365 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001366 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001367 if (OffImm == INT32_MIN)
1368 O << "#-0";
1369 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001370 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001371 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001372 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001373 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001374}
1375
Akira Hatanakaee974752015-03-27 23:41:42 +00001376void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(
1377 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1378 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001379 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001380 int32_t OffImm = (int32_t)MO1.getImm();
1381
1382 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1383
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001384 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001385 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001386 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001387 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001388 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001389 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001390 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001391 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001392}
1393
1394void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001395 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001396 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001397 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001398 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001399 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
1400 const MCOperand &MO3 = MI->getOperand(OpNum + 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001401
Kevin Enderbydccdac62012-10-23 22:52:52 +00001402 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001403 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001404
1405 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001406 O << ", ";
1407 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001408
1409 unsigned ShAmt = MO3.getImm();
1410 if (ShAmt) {
1411 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001412 O << ", lsl " << markup("<imm:") << "#" << ShAmt << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001413 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001414 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001415}
1416
Jim Grosbachefc761a2011-09-30 00:50:06 +00001417void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001418 const MCSubtargetInfo &STI,
Jim Grosbachefc761a2011-09-30 00:50:06 +00001419 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001420 const MCOperand &MO = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001421 O << markup("<imm:") << '#' << ARM_AM::getFPImmFloat(MO.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +00001422 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001423}
1424
Bob Wilson6eae5202010-06-11 21:34:50 +00001425void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001426 const MCSubtargetInfo &STI,
Bob Wilson6eae5202010-06-11 21:34:50 +00001427 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001428 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1429 unsigned EltBits;
1430 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001431 O << markup("<imm:") << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001432 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001433 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001434}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001435
Jim Grosbach475c6db2011-07-25 23:09:14 +00001436void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001437 const MCSubtargetInfo &STI,
Jim Grosbach475c6db2011-07-25 23:09:14 +00001438 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001439 unsigned Imm = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001440 O << markup("<imm:") << "#" << formatImm(Imm + 1) << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001441}
Jim Grosbachd2659132011-07-26 21:28:43 +00001442
1443void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001444 const MCSubtargetInfo &STI,
Jim Grosbachd2659132011-07-26 21:28:43 +00001445 raw_ostream &O) {
1446 unsigned Imm = MI->getOperand(OpNum).getImm();
1447 if (Imm == 0)
1448 return;
Benjamin Kramera44b37e2015-04-25 17:25:13 +00001449 assert(Imm <= 3 && "illegal ror immediate!");
1450 O << ", ror " << markup("<imm:") << "#" << 8 * Imm << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001451}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001452
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001453void ARMInstPrinter::printModImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001454 const MCSubtargetInfo &STI,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001455 raw_ostream &O) {
1456 MCOperand Op = MI->getOperand(OpNum);
1457
1458 // Support for fixups (MCFixup)
1459 if (Op.isExpr())
Akira Hatanakaee974752015-03-27 23:41:42 +00001460 return printOperand(MI, OpNum, STI, O);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001461
1462 unsigned Bits = Op.getImm() & 0xFF;
1463 unsigned Rot = (Op.getImm() & 0xF00) >> 7;
1464
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001465 bool PrintUnsigned = false;
1466 switch (MI->getOpcode()) {
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001467 case ARM::MOVi:
1468 // Movs to PC should be treated unsigned
1469 PrintUnsigned = (MI->getOperand(OpNum - 1).getReg() == ARM::PC);
1470 break;
1471 case ARM::MSRi:
1472 // Movs to special registers should be treated unsigned
1473 PrintUnsigned = true;
1474 break;
1475 }
1476
1477 int32_t Rotated = ARM_AM::rotr32(Bits, Rot);
1478 if (ARM_AM::getSOImmVal(Rotated) == Op.getImm()) {
1479 // #rot has the least possible value
1480 O << "#" << markup("<imm:");
1481 if (PrintUnsigned)
1482 O << static_cast<uint32_t>(Rotated);
1483 else
1484 O << Rotated;
1485 O << markup(">");
1486 return;
1487 }
1488
1489 // Explicit #bits, #rot implied
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001490 O << "#" << markup("<imm:") << Bits << markup(">") << ", #" << markup("<imm:")
1491 << Rot << markup(">");
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001492}
1493
Jim Grosbachea231912011-12-22 22:19:05 +00001494void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001495 const MCSubtargetInfo &STI, raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001496 O << markup("<imm:") << "#" << 16 - MI->getOperand(OpNum).getImm()
Kevin Enderbydccdac62012-10-23 22:52:52 +00001497 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001498}
1499
1500void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001501 const MCSubtargetInfo &STI, raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001502 O << markup("<imm:") << "#" << 32 - MI->getOperand(OpNum).getImm()
Kevin Enderbydccdac62012-10-23 22:52:52 +00001503 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001504}
1505
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001506void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001507 const MCSubtargetInfo &STI,
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001508 raw_ostream &O) {
1509 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1510}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001511
1512void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001513 const MCSubtargetInfo &STI,
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001514 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001515 O << "{";
1516 printRegName(O, MI->getOperand(OpNum).getReg());
1517 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001518}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001519
Jim Grosbach13a292c2012-03-06 22:01:44 +00001520void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001521 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001522 raw_ostream &O) {
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001523 unsigned Reg = MI->getOperand(OpNum).getReg();
1524 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1525 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001526 O << "{";
1527 printRegName(O, Reg0);
1528 O << ", ";
1529 printRegName(O, Reg1);
1530 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001531}
1532
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001533void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001534 const MCSubtargetInfo &STI,
Jim Grosbach13a292c2012-03-06 22:01:44 +00001535 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001536 unsigned Reg = MI->getOperand(OpNum).getReg();
1537 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1538 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001539 O << "{";
1540 printRegName(O, Reg0);
1541 O << ", ";
1542 printRegName(O, Reg1);
1543 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001544}
1545
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001546void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001547 const MCSubtargetInfo &STI,
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001548 raw_ostream &O) {
1549 // Normally, it's not safe to use register enum values directly with
1550 // addition to get the next register, but for VFP registers, the
1551 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001552 O << "{";
1553 printRegName(O, MI->getOperand(OpNum).getReg());
1554 O << ", ";
1555 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1556 O << ", ";
1557 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1558 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001559}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001560
1561void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001562 const MCSubtargetInfo &STI,
Jim Grosbach846bcff2011-10-21 20:35:01 +00001563 raw_ostream &O) {
1564 // Normally, it's not safe to use register enum values directly with
1565 // addition to get the next register, but for VFP registers, the
1566 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001567 O << "{";
1568 printRegName(O, MI->getOperand(OpNum).getReg());
1569 O << ", ";
1570 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1571 O << ", ";
1572 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1573 O << ", ";
1574 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1575 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001576}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001577
1578void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1579 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001580 const MCSubtargetInfo &STI,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001581 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001582 O << "{";
1583 printRegName(O, MI->getOperand(OpNum).getReg());
1584 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001585}
1586
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001587void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1588 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001589 const MCSubtargetInfo &STI,
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001590 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001591 unsigned Reg = MI->getOperand(OpNum).getReg();
1592 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1593 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001594 O << "{";
1595 printRegName(O, Reg0);
1596 O << "[], ";
1597 printRegName(O, Reg1);
1598 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001599}
Jim Grosbach8d246182011-12-14 19:35:22 +00001600
Jim Grosbachb78403c2012-01-24 23:47:04 +00001601void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1602 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001603 const MCSubtargetInfo &STI,
Jim Grosbachb78403c2012-01-24 23:47:04 +00001604 raw_ostream &O) {
1605 // Normally, it's not safe to use register enum values directly with
1606 // addition to get the next register, but for VFP registers, the
1607 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001608 O << "{";
1609 printRegName(O, MI->getOperand(OpNum).getReg());
1610 O << "[], ";
1611 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1612 O << "[], ";
1613 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1614 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001615}
1616
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001617void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001618 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001619 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001620 raw_ostream &O) {
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001621 // Normally, it's not safe to use register enum values directly with
1622 // addition to get the next register, but for VFP registers, the
1623 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001624 O << "{";
1625 printRegName(O, MI->getOperand(OpNum).getReg());
1626 O << "[], ";
1627 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1628 O << "[], ";
1629 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1630 O << "[], ";
1631 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1632 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001633}
1634
Akira Hatanakaee974752015-03-27 23:41:42 +00001635void ARMInstPrinter::printVectorListTwoSpacedAllLanes(
1636 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1637 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001638 unsigned Reg = MI->getOperand(OpNum).getReg();
1639 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1640 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001641 O << "{";
1642 printRegName(O, Reg0);
1643 O << "[], ";
1644 printRegName(O, Reg1);
1645 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001646}
1647
Akira Hatanakaee974752015-03-27 23:41:42 +00001648void ARMInstPrinter::printVectorListThreeSpacedAllLanes(
1649 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1650 raw_ostream &O) {
Jim Grosbachb78403c2012-01-24 23:47:04 +00001651 // Normally, it's not safe to use register enum values directly with
1652 // addition to get the next register, but for VFP registers, the
1653 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001654 O << "{";
1655 printRegName(O, MI->getOperand(OpNum).getReg());
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001656 O << "[], ";
Kevin Enderby62183c42012-10-22 22:31:46 +00001657 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1658 O << "[], ";
1659 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1660 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001661}
1662
Akira Hatanakaee974752015-03-27 23:41:42 +00001663void ARMInstPrinter::printVectorListFourSpacedAllLanes(
1664 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1665 raw_ostream &O) {
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001666 // Normally, it's not safe to use register enum values directly with
1667 // addition to get the next register, but for VFP registers, the
1668 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001669 O << "{";
1670 printRegName(O, MI->getOperand(OpNum).getReg());
1671 O << "[], ";
1672 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1673 O << "[], ";
1674 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1675 O << "[], ";
1676 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1677 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001678}
1679
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001680void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1681 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001682 const MCSubtargetInfo &STI,
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001683 raw_ostream &O) {
1684 // Normally, it's not safe to use register enum values directly with
1685 // addition to get the next register, but for VFP registers, the
1686 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001687 O << "{";
1688 printRegName(O, MI->getOperand(OpNum).getReg());
1689 O << ", ";
1690 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1691 O << ", ";
1692 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1693 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001694}
Jim Grosbached561fc2012-01-24 00:43:17 +00001695
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001696void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001697 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001698 raw_ostream &O) {
Jim Grosbached561fc2012-01-24 00:43:17 +00001699 // Normally, it's not safe to use register enum values directly with
1700 // addition to get the next register, but for VFP registers, the
1701 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001702 O << "{";
1703 printRegName(O, MI->getOperand(OpNum).getReg());
1704 O << ", ";
1705 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1706 O << ", ";
1707 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1708 O << ", ";
1709 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1710 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001711}