blob: 386a88b0520fb0a4b89c85dff30dd483acbd4a5e [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000018#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000019#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "AMDGPUInstructionSelector.h"
21#include "AMDGPULegalizerInfo.h"
22#ifdef LLVM_BUILD_GLOBAL_ISEL
23#include "AMDGPURegisterBankInfo.h"
24#endif
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000025#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000026#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000027#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000028#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000029#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000030#include "SIMachineScheduler.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000032#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellardca166212017-01-30 21:56:46 +000033#include "llvm/CodeGen/GlobalISel/Legalizer.h"
34#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000036#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037#include "llvm/Support/TargetRegistry.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000038#include "llvm/Transforms/IPO.h"
Chandler Carruth67fc52f2016-08-17 02:56:20 +000039#include "llvm/Transforms/IPO/AlwaysInliner.h"
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +000040#include "llvm/Transforms/IPO/PassManagerBuilder.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000041#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000042#include "llvm/Transforms/Scalar/GVN.h"
Matt Arsenault908b9e22016-07-01 03:33:52 +000043#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000044#include "llvm/IR/Attributes.h"
45#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000046#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000047#include "llvm/Pass.h"
48#include "llvm/Support/CommandLine.h"
49#include "llvm/Support/Compiler.h"
50#include "llvm/Target/TargetLoweringObjectFile.h"
51#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000052
53using namespace llvm;
54
Matt Arsenaultc5816112016-06-24 06:30:22 +000055static cl::opt<bool> EnableR600StructurizeCFG(
56 "r600-ir-structurize",
57 cl::desc("Use StructurizeCFG IR pass"),
58 cl::init(true));
59
Matt Arsenault03d85842016-06-27 20:32:13 +000060static cl::opt<bool> EnableSROA(
61 "amdgpu-sroa",
62 cl::desc("Run SROA after promote alloca pass"),
63 cl::ReallyHidden,
64 cl::init(true));
65
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000066static cl::opt<bool>
67EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
68 cl::desc("Run early if-conversion"),
69 cl::init(false));
70
Matt Arsenault03d85842016-06-27 20:32:13 +000071static cl::opt<bool> EnableR600IfConvert(
72 "r600-if-convert",
73 cl::desc("Use if conversion pass"),
74 cl::ReallyHidden,
75 cl::init(true));
76
Matt Arsenault908b9e22016-07-01 03:33:52 +000077// Option to disable vectorizer for tests.
78static cl::opt<bool> EnableLoadStoreVectorizer(
79 "amdgpu-load-store-vectorizer",
80 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000081 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000082 cl::Hidden);
83
Alexander Timofeev18009562016-12-08 17:28:47 +000084// Option to to control global loads scalarization
85static cl::opt<bool> ScalarizeGlobal(
86 "amdgpu-scalarize-global-loads",
87 cl::desc("Enable global load scalarization"),
88 cl::init(false),
89 cl::Hidden);
90
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000091// Option to run internalize pass.
92static cl::opt<bool> InternalizeSymbols(
93 "amdgpu-internalize-symbols",
94 cl::desc("Enable elimination of non-kernel functions and unused globals"),
95 cl::init(false),
96 cl::Hidden);
97
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +000098// Option to inline all early.
99static cl::opt<bool> EarlyInlineAll(
100 "amdgpu-early-inline-all",
101 cl::desc("Inline all functions early"),
102 cl::init(false),
103 cl::Hidden);
104
Sam Koltonf60ad582017-03-21 12:51:34 +0000105static cl::opt<bool> EnableSDWAPeephole(
106 "amdgpu-sdwa-peephole",
107 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000108 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000109
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000110// Enable address space based alias analysis
111static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
112 cl::desc("Enable AMDGPU Alias Analysis"),
113 cl::init(true));
114
Kannan Narayananacb089e2017-04-12 03:25:12 +0000115// Option to enable new waitcnt insertion pass.
116static cl::opt<bool> EnableSIInsertWaitcntsPass(
117 "enable-si-insert-waitcnts",
118 cl::desc("Use new waitcnt insertion pass"),
119 cl::init(false));
120
Jan Sjodina06bfe02017-05-15 20:18:37 +0000121// Option to run late CFG structurizer
122static cl::opt<bool> LateCFGStructurize(
123 "amdgpu-late-structurize",
124 cl::desc("Enable late CFG structurization"),
125 cl::init(false),
126 cl::Hidden);
127
Tom Stellard45bb48e2015-06-13 03:28:10 +0000128extern "C" void LLVMInitializeAMDGPUTarget() {
129 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000130 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
131 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000132
133 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000134 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000135 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000136 initializeSIFixVGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000137 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000138 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000139 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000140 initializeSIFixControlFlowLiveIntervalsPass(*PR);
141 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000142 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000143 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000144 initializeAMDGPULowerIntrinsicsPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000145 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000146 initializeAMDGPUCodeGenPreparePass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000147 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000148 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +0000149 initializeSIInsertWaitsPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000150 initializeSIInsertWaitcntsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000151 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000152 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000153 initializeSIInsertSkipsPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000154 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000155 initializeSIOptimizeExecMaskingPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000156 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000157 initializeAMDGPUAAWrapperPassPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000158}
159
Tom Stellarde135ffd2015-09-25 21:41:28 +0000160static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000161 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000162}
163
Tom Stellard45bb48e2015-06-13 03:28:10 +0000164static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000165 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000166}
167
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000168static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
169 return new SIScheduleDAGMI(C);
170}
171
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000172static ScheduleDAGInstrs *
173createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
174 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000175 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000176 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
177 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000178 return DAG;
179}
180
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000181static ScheduleDAGInstrs *
182createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
183 auto DAG = new GCNIterativeScheduler(C,
184 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
185 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
186 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
187 return DAG;
188}
189
190static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
191 return new GCNIterativeScheduler(C,
192 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
193}
194
Tom Stellard45bb48e2015-06-13 03:28:10 +0000195static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000196R600SchedRegistry("r600", "Run R600's custom scheduler",
197 createR600MachineScheduler);
198
199static MachineSchedRegistry
200SISchedRegistry("si", "Run SI's custom scheduler",
201 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000202
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000203static MachineSchedRegistry
204GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
205 "Run GCN scheduler to maximize occupancy",
206 createGCNMaxOccupancyMachineScheduler);
207
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000208static MachineSchedRegistry
209IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
210 "Run GCN scheduler to maximize occupancy (experimental)",
211 createIterativeGCNMaxOccupancyMachineScheduler);
212
213static MachineSchedRegistry
214GCNMinRegSchedRegistry("gcn-minreg",
215 "Run GCN iterative scheduler for minimal register usage (experimental)",
216 createMinRegScheduler);
217
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000218static StringRef computeDataLayout(const Triple &TT) {
219 if (TT.getArch() == Triple::r600) {
220 // 32-bit pointers.
221 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
222 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000223 }
224
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000225 // 32-bit private, local, and region pointers. 64-bit global, constant and
226 // flat.
Yaxun Liu14834c32017-03-25 02:05:44 +0000227 if (TT.getEnvironmentName() == "amdgiz" ||
228 TT.getEnvironmentName() == "amdgizcl")
Yaxun Liu76ae47c2017-04-06 19:17:32 +0000229 return "e-p:64:64-p1:64:64-p2:64:64-p3:32:32-p4:32:32-p5:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000230 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Yaxun Liue95df712017-04-11 17:18:13 +0000231 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-A5";
Yaxun Liu14834c32017-03-25 02:05:44 +0000232 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
233 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
234 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000235}
236
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000237LLVM_READNONE
238static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
239 if (!GPU.empty())
240 return GPU;
241
242 // HSA only supports CI+, so change the default GPU to a CI for HSA.
243 if (TT.getArch() == Triple::amdgcn)
244 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
245
Matt Arsenault8e001942016-06-02 18:37:16 +0000246 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000247}
248
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000249static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000250 // The AMDGPU toolchain only supports generating shared objects, so we
251 // must always use PIC.
252 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000253}
254
Tom Stellard45bb48e2015-06-13 03:28:10 +0000255AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
256 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000257 TargetOptions Options,
258 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000259 CodeModel::Model CM,
260 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000261 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
262 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000263 TLOF(createTLOF(getTargetTriple())) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000264 AS = AMDGPU::getAMDGPUAS(TT);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000265 initAsmInfo();
266}
267
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000268AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000269
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000270StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
271 Attribute GPUAttr = F.getFnAttribute("target-cpu");
272 return GPUAttr.hasAttribute(Attribute::None) ?
273 getTargetCPU() : GPUAttr.getValueAsString();
274}
275
276StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
277 Attribute FSAttr = F.getFnAttribute("target-features");
278
279 return FSAttr.hasAttribute(Attribute::None) ?
280 getTargetFeatureString() :
281 FSAttr.getValueAsString();
282}
283
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000284static ImmutablePass *createAMDGPUExternalAAWrapperPass() {
285 return createExternalAAWrapperPass([](Pass &P, Function &, AAResults &AAR) {
286 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
287 AAR.addAAResult(WrapperPass->getResult());
288 });
289}
290
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000291void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000292 Builder.DivergentTarget = true;
293
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000294 bool Internalize = InternalizeSymbols &&
295 (getOptLevel() > CodeGenOpt::None) &&
296 (getTargetTriple().getArch() == Triple::amdgcn);
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000297 bool EarlyInline = EarlyInlineAll &&
298 (getOptLevel() > CodeGenOpt::None);
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000299 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && getOptLevel() > CodeGenOpt::None;
300
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000301 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000302 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000303 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
304 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000305 if (AMDGPUAA) {
306 PM.add(createAMDGPUAAWrapperPass());
307 PM.add(createAMDGPUExternalAAWrapperPass());
308 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000309 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000310 if (Internalize) {
311 PM.add(createInternalizePass([=](const GlobalValue &GV) -> bool {
312 if (const Function *F = dyn_cast<Function>(&GV)) {
313 if (F->isDeclaration())
314 return true;
315 switch (F->getCallingConv()) {
316 default:
317 return false;
318 case CallingConv::AMDGPU_VS:
Marek Olsaka302a7362017-05-02 15:41:10 +0000319 case CallingConv::AMDGPU_HS:
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000320 case CallingConv::AMDGPU_GS:
321 case CallingConv::AMDGPU_PS:
322 case CallingConv::AMDGPU_CS:
323 case CallingConv::AMDGPU_KERNEL:
324 case CallingConv::SPIR_KERNEL:
325 return true;
326 }
327 }
328 return !GV.use_empty();
329 }));
330 PM.add(createGlobalDCEPass());
331 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000332 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000333 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000334 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000335
336 Builder.addExtension(
337 PassManagerBuilder::EP_EarlyAsPossible,
338 [AMDGPUAA](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
339 if (AMDGPUAA) {
340 PM.add(createAMDGPUAAWrapperPass());
341 PM.add(createAMDGPUExternalAAWrapperPass());
342 }
343 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000344}
345
Tom Stellard45bb48e2015-06-13 03:28:10 +0000346//===----------------------------------------------------------------------===//
347// R600 Target Machine (R600 -> Cayman)
348//===----------------------------------------------------------------------===//
349
350R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000351 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000352 TargetOptions Options,
353 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000354 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000355 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
356 setRequiresStructuredCFG(true);
357}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000358
359const R600Subtarget *R600TargetMachine::getSubtargetImpl(
360 const Function &F) const {
361 StringRef GPU = getGPUName(F);
362 StringRef FS = getFeatureString(F);
363
364 SmallString<128> SubtargetKey(GPU);
365 SubtargetKey.append(FS);
366
367 auto &I = SubtargetMap[SubtargetKey];
368 if (!I) {
369 // This needs to be done before we create a new subtarget since any
370 // creation will depend on the TM and the code generation flags on the
371 // function that reside in TargetOptions.
372 resetTargetOptions(F);
373 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
374 }
375
376 return I.get();
377}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000378
379//===----------------------------------------------------------------------===//
380// GCN Target Machine (SI+)
381//===----------------------------------------------------------------------===//
382
Matt Arsenault55dff272016-06-28 00:11:26 +0000383#ifdef LLVM_BUILD_GLOBAL_ISEL
384namespace {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000385
Matt Arsenault55dff272016-06-28 00:11:26 +0000386struct SIGISelActualAccessor : public GISelAccessor {
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000387 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
Tom Stellardca166212017-01-30 21:56:46 +0000388 std::unique_ptr<InstructionSelector> InstSelector;
389 std::unique_ptr<LegalizerInfo> Legalizer;
390 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000391 const AMDGPUCallLowering *getCallLowering() const override {
Matt Arsenault55dff272016-06-28 00:11:26 +0000392 return CallLoweringInfo.get();
393 }
Tom Stellardca166212017-01-30 21:56:46 +0000394 const InstructionSelector *getInstructionSelector() const override {
395 return InstSelector.get();
396 }
397 const LegalizerInfo *getLegalizerInfo() const override {
398 return Legalizer.get();
399 }
400 const RegisterBankInfo *getRegBankInfo() const override {
401 return RegBankInfo.get();
402 }
Matt Arsenault55dff272016-06-28 00:11:26 +0000403};
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000404
405} // end anonymous namespace
Matt Arsenault55dff272016-06-28 00:11:26 +0000406#endif
407
Tom Stellard45bb48e2015-06-13 03:28:10 +0000408GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000409 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000410 TargetOptions Options,
411 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000412 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000413 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
414
415const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
416 StringRef GPU = getGPUName(F);
417 StringRef FS = getFeatureString(F);
418
419 SmallString<128> SubtargetKey(GPU);
420 SubtargetKey.append(FS);
421
422 auto &I = SubtargetMap[SubtargetKey];
423 if (!I) {
424 // This needs to be done before we create a new subtarget since any
425 // creation will depend on the TM and the code generation flags on the
426 // function that reside in TargetOptions.
427 resetTargetOptions(F);
428 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
429
430#ifndef LLVM_BUILD_GLOBAL_ISEL
431 GISelAccessor *GISel = new GISelAccessor();
432#else
433 SIGISelActualAccessor *GISel = new SIGISelActualAccessor();
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000434 GISel->CallLoweringInfo.reset(
435 new AMDGPUCallLowering(*I->getTargetLowering()));
Tom Stellardca166212017-01-30 21:56:46 +0000436 GISel->Legalizer.reset(new AMDGPULegalizerInfo());
437
438 GISel->RegBankInfo.reset(new AMDGPURegisterBankInfo(*I->getRegisterInfo()));
439 GISel->InstSelector.reset(new AMDGPUInstructionSelector(*I,
440 *static_cast<AMDGPURegisterBankInfo*>(GISel->RegBankInfo.get())));
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000441#endif
442
443 I->setGISelAccessor(*GISel);
444 }
445
Alexander Timofeev18009562016-12-08 17:28:47 +0000446 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
447
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000448 return I.get();
449}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000450
451//===----------------------------------------------------------------------===//
452// AMDGPU Pass Setup
453//===----------------------------------------------------------------------===//
454
455namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000456
Tom Stellard45bb48e2015-06-13 03:28:10 +0000457class AMDGPUPassConfig : public TargetPassConfig {
458public:
459 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000460 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000461 // Exceptions and StackMaps are not supported, so these passes will never do
462 // anything.
463 disablePass(&StackMapLivenessID);
464 disablePass(&FuncletLayoutID);
465 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000466
467 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
468 return getTM<AMDGPUTargetMachine>();
469 }
470
Matthias Braun115efcd2016-11-28 20:11:54 +0000471 ScheduleDAGInstrs *
472 createMachineScheduler(MachineSchedContext *C) const override {
473 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
474 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
475 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
476 return DAG;
477 }
478
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000479 void addEarlyCSEOrGVNPass();
480 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000481 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000482 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000483 bool addPreISel() override;
484 bool addInstSelector() override;
485 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000486};
487
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000488class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000489public:
490 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000491 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000492
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000493 ScheduleDAGInstrs *createMachineScheduler(
494 MachineSchedContext *C) const override {
495 return createR600MachineScheduler(C);
496 }
497
Tom Stellard45bb48e2015-06-13 03:28:10 +0000498 bool addPreISel() override;
499 void addPreRegAlloc() override;
500 void addPreSched2() override;
501 void addPreEmitPass() override;
502};
503
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000504class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000505public:
506 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000507 : AMDGPUPassConfig(TM, PM) {}
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000508
509 GCNTargetMachine &getGCNTargetMachine() const {
510 return getTM<GCNTargetMachine>();
511 }
512
513 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000514 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000515
Tom Stellard45bb48e2015-06-13 03:28:10 +0000516 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000517 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000518 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000519 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000520#ifdef LLVM_BUILD_GLOBAL_ISEL
521 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000522 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000523 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000524 bool addGlobalInstructionSelect() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000525#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000526 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
527 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000528 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000529 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000530 void addPreSched2() override;
531 void addPreEmitPass() override;
532};
533
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000534} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000535
536TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000537 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000538 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000539 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000540}
541
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000542void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
543 if (getOptLevel() == CodeGenOpt::Aggressive)
544 addPass(createGVNPass());
545 else
546 addPass(createEarlyCSEPass());
547}
548
549void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
550 addPass(createSeparateConstOffsetFromGEPPass());
551 addPass(createSpeculativeExecutionPass());
552 // ReassociateGEPs exposes more opportunites for SLSR. See
553 // the example in reassociate-geps-and-slsr.ll.
554 addPass(createStraightLineStrengthReducePass());
555 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
556 // EarlyCSE can reuse.
557 addEarlyCSEOrGVNPass();
558 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
559 addPass(createNaryReassociatePass());
560 // NaryReassociate on GEPs creates redundant common expressions, so run
561 // EarlyCSE after it.
562 addPass(createEarlyCSEPass());
563}
564
Tom Stellard45bb48e2015-06-13 03:28:10 +0000565void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000566 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
567
Matt Arsenaultbde80342016-05-18 15:41:07 +0000568 // There is no reason to run these.
569 disablePass(&StackMapLivenessID);
570 disablePass(&FuncletLayoutID);
571 disablePass(&PatchableFunctionID);
572
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000573 addPass(createAMDGPULowerIntrinsicsPass(&TM));
Matt Arsenault0699ef32017-02-09 22:00:42 +0000574
Tom Stellard45bb48e2015-06-13 03:28:10 +0000575 // Function calls are not supported, so make sure we inline everything.
576 addPass(createAMDGPUAlwaysInlinePass());
Chandler Carruth67fc52f2016-08-17 02:56:20 +0000577 addPass(createAlwaysInlinerLegacyPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000578 // We need to add the barrier noop pass, otherwise adding the function
579 // inlining pass will cause all of the PassConfigs passes to be run
580 // one function at a time, which means if we have a nodule with two
581 // functions, then we will generate code for the first function
582 // without ever running any passes on the second.
583 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000584
Matt Arsenault0c329382017-01-30 18:40:29 +0000585 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
586 // TODO: May want to move later or split into an early and late one.
587
588 addPass(createAMDGPUCodeGenPreparePass(
589 static_cast<const GCNTargetMachine *>(&TM)));
590 }
591
Tom Stellardfd253952015-08-07 23:19:30 +0000592 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
593 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000594
Matt Arsenault03d85842016-06-27 20:32:13 +0000595 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000596 addPass(createInferAddressSpacesPass());
Matt Arsenaulte0132462016-01-30 05:19:45 +0000597 addPass(createAMDGPUPromoteAlloca(&TM));
Matt Arsenault03d85842016-06-27 20:32:13 +0000598
599 if (EnableSROA)
600 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000601
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000602 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000603
604 if (EnableAMDGPUAliasAnalysis) {
605 addPass(createAMDGPUAAWrapperPass());
606 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
607 AAResults &AAR) {
608 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
609 AAR.addAAResult(WrapperPass->getResult());
610 }));
611 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000612 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000613
614 TargetPassConfig::addIRPasses();
615
616 // EarlyCSE is not always strong enough to clean up what LSR produces. For
617 // example, GVN can combine
618 //
619 // %0 = add %a, %b
620 // %1 = add %b, %a
621 //
622 // and
623 //
624 // %0 = shl nsw %a, 2
625 // %1 = shl %a, 2
626 //
627 // but EarlyCSE can do neither of them.
628 if (getOptLevel() != CodeGenOpt::None)
629 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000630}
631
Matt Arsenault908b9e22016-07-01 03:33:52 +0000632void AMDGPUPassConfig::addCodeGenPrepare() {
633 TargetPassConfig::addCodeGenPrepare();
634
635 if (EnableLoadStoreVectorizer)
636 addPass(createLoadStoreVectorizerPass());
637}
638
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000639bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000640 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000641 return false;
642}
643
644bool AMDGPUPassConfig::addInstSelector() {
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000645 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000646 return false;
647}
648
Matt Arsenault0a109002015-09-25 17:41:20 +0000649bool AMDGPUPassConfig::addGCPasses() {
650 // Do nothing. GC is not supported.
651 return false;
652}
653
Tom Stellard45bb48e2015-06-13 03:28:10 +0000654//===----------------------------------------------------------------------===//
655// R600 Pass Setup
656//===----------------------------------------------------------------------===//
657
658bool R600PassConfig::addPreISel() {
659 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000660
661 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000662 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000663 return false;
664}
665
666void R600PassConfig::addPreRegAlloc() {
667 addPass(createR600VectorRegMerger(*TM));
668}
669
670void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000671 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000672 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000673 addPass(&IfConverterID, false);
674 addPass(createR600ClauseMergePass(*TM), false);
675}
676
677void R600PassConfig::addPreEmitPass() {
678 addPass(createAMDGPUCFGStructurizerPass(), false);
679 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
680 addPass(&FinalizeMachineBundlesID, false);
681 addPass(createR600Packetizer(*TM), false);
682 addPass(createR600ControlFlowFinalizer(*TM), false);
683}
684
685TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
686 return new R600PassConfig(this, PM);
687}
688
689//===----------------------------------------------------------------------===//
690// GCN Pass Setup
691//===----------------------------------------------------------------------===//
692
Matt Arsenault03d85842016-06-27 20:32:13 +0000693ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
694 MachineSchedContext *C) const {
695 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
696 if (ST.enableSIScheduler())
697 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000698 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000699}
700
Tom Stellard45bb48e2015-06-13 03:28:10 +0000701bool GCNPassConfig::addPreISel() {
702 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000703
704 // FIXME: We need to run a pass to propagate the attributes when calls are
705 // supported.
Matt Arsenaulte823d922017-02-18 18:29:53 +0000706 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
707 addPass(createAMDGPUAnnotateKernelFeaturesPass(&TM));
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000708
709 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
710 // regions formed by them.
711 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000712 if (!LateCFGStructurize) {
713 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
714 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000715 addPass(createSinkingPass());
716 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000717 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000718 if (!LateCFGStructurize) {
719 addPass(createSIAnnotateControlFlowPass());
720 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000721
Tom Stellard45bb48e2015-06-13 03:28:10 +0000722 return false;
723}
724
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000725void GCNPassConfig::addMachineSSAOptimization() {
726 TargetPassConfig::addMachineSSAOptimization();
727
728 // We want to fold operands after PeepholeOptimizer has run (or as part of
729 // it), because it will eliminate extra copies making it easier to fold the
730 // real source operand. We want to eliminate dead instructions after, so that
731 // we see fewer uses of the copies. We then need to clean up the dead
732 // instructions leftover after the operands are folded as well.
733 //
734 // XXX - Can we get away without running DeadMachineInstructionElim again?
735 addPass(&SIFoldOperandsID);
736 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000737 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000738 addPass(createSIShrinkInstructionsPass());
739 if (EnableSDWAPeephole) {
740 addPass(&SIPeepholeSDWAID);
741 addPass(&DeadMachineInstructionElimID);
742 }
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000743}
744
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000745bool GCNPassConfig::addILPOpts() {
746 if (EnableEarlyIfConversion)
747 addPass(&EarlyIfConverterID);
748
749 TargetPassConfig::addILPOpts();
750 return false;
751}
752
Tom Stellard45bb48e2015-06-13 03:28:10 +0000753bool GCNPassConfig::addInstSelector() {
754 AMDGPUPassConfig::addInstSelector();
755 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000756 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000757 return false;
758}
759
Tom Stellard000c5af2016-04-14 19:09:28 +0000760#ifdef LLVM_BUILD_GLOBAL_ISEL
761bool GCNPassConfig::addIRTranslator() {
762 addPass(new IRTranslator());
763 return false;
764}
765
Tim Northover33b07d62016-07-22 20:03:43 +0000766bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000767 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000768 return false;
769}
770
Tom Stellard000c5af2016-04-14 19:09:28 +0000771bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000772 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000773 return false;
774}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000775
776bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000777 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000778 return false;
779}
Tom Stellardca166212017-01-30 21:56:46 +0000780
Tom Stellard000c5af2016-04-14 19:09:28 +0000781#endif
782
Tom Stellard45bb48e2015-06-13 03:28:10 +0000783void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000784 if (LateCFGStructurize) {
785 addPass(createAMDGPUMachineCFGStructurizerPass());
786 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000787 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000788}
789
790void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000791 // FIXME: We have to disable the verifier here because of PHIElimination +
792 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000793
794 // This must be run immediately after phi elimination and before
795 // TwoAddressInstructions, otherwise the processing of the tied operand of
796 // SI_ELSE will introduce a copy of the tied operand source after the else.
797 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000798
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000799 TargetPassConfig::addFastRegAlloc(RegAllocPass);
800}
801
802void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000803 // This needs to be run directly before register allocation because earlier
804 // passes might recompute live intervals.
805 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
806
Matt Arsenaulte6740752016-09-29 01:44:16 +0000807 // This must be run immediately after phi elimination and before
808 // TwoAddressInstructions, otherwise the processing of the tied operand of
809 // SI_ELSE will introduce a copy of the tied operand source after the else.
810 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000811
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000812 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000813}
814
Matt Arsenaulte6740752016-09-29 01:44:16 +0000815void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000816 addPass(&SIFixVGPRCopiesID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000817 addPass(&SIOptimizeExecMaskingID);
818 TargetPassConfig::addPostRegAlloc();
819}
820
Tom Stellard45bb48e2015-06-13 03:28:10 +0000821void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000822}
823
824void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000825 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000826 // guarantee to be able handle all hazards correctly. This is because if there
827 // are multiple scheduling regions in a basic block, the regions are scheduled
828 // bottom up, so when we begin to schedule a region we don't know what
829 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000830 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000831 // Here we add a stand-alone hazard recognizer pass which can handle all
832 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000833 addPass(&PostRAHazardRecognizerID);
834
Kannan Narayananacb089e2017-04-12 03:25:12 +0000835 if (EnableSIInsertWaitcntsPass)
836 addPass(createSIInsertWaitcntsPass());
837 else
838 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000839 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000840 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000841 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000842 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000843}
844
845TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
846 return new GCNPassConfig(this, PM);
847}
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000848