blob: 4f28d6fa430a91a8b833796bb598b9d531282c45 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Stanislav Mekhanoshin06cab792017-08-30 03:03:38 +000045def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">;
46def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">;
47def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">;
48def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">;
49def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">;
50def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000051def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Jan Vesely39aeab42017-12-04 23:07:28 +000052def FMA : Predicate<"Subtarget->hasFMA()">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000053
Tom Stellard75aadc22012-12-11 21:25:42 +000054def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
55
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000056def u16ImmTarget : AsmOperandClass {
57 let Name = "U16Imm";
58 let RenderMethod = "addImmOperands";
59}
60
61def s16ImmTarget : AsmOperandClass {
62 let Name = "S16Imm";
63 let RenderMethod = "addImmOperands";
64}
65
Tom Stellardb02094e2014-07-21 15:45:01 +000066let OperandType = "OPERAND_IMMEDIATE" in {
67
Matt Arsenault4d7d3832014-04-15 22:32:49 +000068def u32imm : Operand<i32> {
69 let PrintMethod = "printU32ImmOperand";
70}
71
72def u16imm : Operand<i16> {
73 let PrintMethod = "printU16ImmOperand";
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000074 let ParserMatchClass = u16ImmTarget;
75}
76
77def s16imm : Operand<i16> {
78 let PrintMethod = "printU16ImmOperand";
79 let ParserMatchClass = s16ImmTarget;
Matt Arsenault4d7d3832014-04-15 22:32:49 +000080}
81
82def u8imm : Operand<i8> {
83 let PrintMethod = "printU8ImmOperand";
84}
85
Tom Stellardb02094e2014-07-21 15:45:01 +000086} // End OperandType = "OPERAND_IMMEDIATE"
87
Tom Stellardbc5b5372014-06-13 16:38:59 +000088//===--------------------------------------------------------------------===//
89// Custom Operands
90//===--------------------------------------------------------------------===//
91def brtarget : Operand<OtherVT>;
92
Tom Stellardc0845332013-11-22 23:07:58 +000093//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +000094// Misc. PatFrags
95//===----------------------------------------------------------------------===//
96
Matt Arsenaulteb522e62017-02-27 22:15:25 +000097class HasOneUseUnaryOp<SDPatternOperator op> : PatFrag<
98 (ops node:$src0),
99 (op $src0),
100 [{ return N->hasOneUse(); }]
101>;
102
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000103class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
104 (ops node:$src0, node:$src1),
105 (op $src0, $src1),
106 [{ return N->hasOneUse(); }]
107>;
108
109class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
110 (ops node:$src0, node:$src1, node:$src2),
111 (op $src0, $src1, $src2),
112 [{ return N->hasOneUse(); }]
113>;
114
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000115def trunc_oneuse : HasOneUseUnaryOp<trunc>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000116
117let Properties = [SDNPCommutative, SDNPAssociative] in {
118def smax_oneuse : HasOneUseBinOp<smax>;
119def smin_oneuse : HasOneUseBinOp<smin>;
120def umax_oneuse : HasOneUseBinOp<umax>;
121def umin_oneuse : HasOneUseBinOp<umin>;
122def fminnum_oneuse : HasOneUseBinOp<fminnum>;
123def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
124def and_oneuse : HasOneUseBinOp<and>;
125def or_oneuse : HasOneUseBinOp<or>;
126def xor_oneuse : HasOneUseBinOp<xor>;
127} // Properties = [SDNPCommutative, SDNPAssociative]
128
129def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000130
131def srl_oneuse : HasOneUseBinOp<srl>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000132def shl_oneuse : HasOneUseBinOp<shl>;
133
134def select_oneuse : HasOneUseTernaryOp<select>;
135
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000136def srl_16 : PatFrag<
137 (ops node:$src0), (srl_oneuse node:$src0, (i32 16))
138>;
139
140
141def hi_i16_elt : PatFrag<
142 (ops node:$src0), (i16 (trunc (i32 (srl_16 node:$src0))))
143>;
144
145
146def hi_f16_elt : PatLeaf<
147 (vt), [{
148 if (N->getOpcode() != ISD::BITCAST)
149 return false;
150 SDValue Tmp = N->getOperand(0);
151
152 if (Tmp.getOpcode() != ISD::SRL)
153 return false;
154 if (const auto *RHS = dyn_cast<ConstantSDNode>(Tmp.getOperand(1))
155 return RHS->getZExtValue() == 16;
156 return false;
157}]>;
158
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000159//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000160// PatLeafs for floating-point comparisons
161//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000162
Tom Stellard0351ea22013-09-28 02:50:50 +0000163def COND_OEQ : PatLeaf <
164 (cond),
165 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
166>;
167
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000168def COND_ONE : PatLeaf <
169 (cond),
170 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
171>;
172
Tom Stellard0351ea22013-09-28 02:50:50 +0000173def COND_OGT : PatLeaf <
174 (cond),
175 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
176>;
177
Tom Stellard0351ea22013-09-28 02:50:50 +0000178def COND_OGE : PatLeaf <
179 (cond),
180 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
181>;
182
Tom Stellardc0845332013-11-22 23:07:58 +0000183def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000184 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000185 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000186>;
187
Tom Stellardc0845332013-11-22 23:07:58 +0000188def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000189 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000190 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
191>;
192
Tom Stellardc0845332013-11-22 23:07:58 +0000193def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
194def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
195
196//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000197// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000198//===----------------------------------------------------------------------===//
199
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000200def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
201def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000202def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
203def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
204def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
205def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
206
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000207// XXX - For some reason R600 version is preferring to use unordered
208// for setne?
209def COND_UNE_NE : PatLeaf <
210 (cond),
211 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
212>;
213
Tom Stellardc0845332013-11-22 23:07:58 +0000214//===----------------------------------------------------------------------===//
215// PatLeafs for signed comparisons
216//===----------------------------------------------------------------------===//
217
218def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
219def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
220def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
221def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
222
223//===----------------------------------------------------------------------===//
224// PatLeafs for integer equality
225//===----------------------------------------------------------------------===//
226
227def COND_EQ : PatLeaf <
228 (cond),
229 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
230>;
231
232def COND_NE : PatLeaf <
233 (cond),
234 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000235>;
236
Christian Konigb19849a2013-02-21 15:17:04 +0000237def COND_NULL : PatLeaf <
238 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000239 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000240>;
241
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000242
243//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000244// Load/Store Pattern Fragments
245//===----------------------------------------------------------------------===//
246
Matt Arsenaultbc683832017-09-20 03:43:35 +0000247class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
248 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
249}]>;
250
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000251class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000252
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000253class StoreFrag<SDPatternOperator op> : PatFrag <
Tom Stellardb02094e2014-07-21 15:45:01 +0000254 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
255>;
256
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000257class StoreHi16<SDPatternOperator op> : PatFrag <
258 (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr)
259>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000260
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000261class PrivateAddress : CodePatPred<[{
262 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.PRIVATE_ADDRESS;
263}]>;
264
Matt Arsenaultbc683832017-09-20 03:43:35 +0000265class ConstantAddress : CodePatPred<[{
266 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
267}]>;
268
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000269class LocalAddress : CodePatPred<[{
270 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
271}]>;
272
273class GlobalAddress : CodePatPred<[{
274 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
275}]>;
276
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000277class GlobalLoadAddress : CodePatPred<[{
278 auto AS = cast<MemSDNode>(N)->getAddressSpace();
279 return AS == AMDGPUASI.GLOBAL_ADDRESS || AS == AMDGPUASI.CONSTANT_ADDRESS;
280}]>;
281
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000282class FlatLoadAddress : CodePatPred<[{
283 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
284 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultbc683832017-09-20 03:43:35 +0000285 AS == AMDGPUASI.GLOBAL_ADDRESS ||
286 AS == AMDGPUASI.CONSTANT_ADDRESS;
287}]>;
288
289class FlatStoreAddress : CodePatPred<[{
290 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
291 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000292 AS == AMDGPUASI.GLOBAL_ADDRESS;
293}]>;
294
Tom Stellard381a94a2015-05-12 15:00:49 +0000295class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
296 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000297 LoadSDNode *L = cast<LoadSDNode>(N);
298 return L->getExtensionType() == ISD::ZEXTLOAD ||
299 L->getExtensionType() == ISD::EXTLOAD;
300}]>;
301
Tom Stellard381a94a2015-05-12 15:00:49 +0000302def az_extload : AZExtLoadBase <unindexedload>;
303
Tom Stellard33dd04b2013-07-23 01:47:52 +0000304def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
305 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
306}]>;
307
Tom Stellard33dd04b2013-07-23 01:47:52 +0000308def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
309 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
310}]>;
311
Tom Stellard31209cc2013-07-15 19:00:09 +0000312def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
313 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
314}]>;
315
Matt Arsenaultbc683832017-09-20 03:43:35 +0000316class PrivateLoad <SDPatternOperator op> : LoadFrag <op>, PrivateAddress;
317class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000318
Matt Arsenaultbc683832017-09-20 03:43:35 +0000319class LocalLoad <SDPatternOperator op> : LoadFrag <op>, LocalAddress;
320class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress;
Matt Arsenault3f981402014-09-15 15:41:53 +0000321
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000322class GlobalLoad <SDPatternOperator op> : LoadFrag<op>, GlobalLoadAddress;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000323class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000324
Matt Arsenaultbc683832017-09-20 03:43:35 +0000325class FlatLoad <SDPatternOperator op> : LoadFrag <op>, FlatLoadAddress;
326class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress;
327
328class ConstantLoad <SDPatternOperator op> : LoadFrag <op>, ConstantAddress;
329
330
331def load_private : PrivateLoad <load>;
332def az_extloadi8_private : PrivateLoad <az_extloadi8>;
333def sextloadi8_private : PrivateLoad <sextloadi8>;
334def az_extloadi16_private : PrivateLoad <az_extloadi16>;
335def sextloadi16_private : PrivateLoad <sextloadi16>;
336
337def store_private : PrivateStore <store>;
338def truncstorei8_private : PrivateStore<truncstorei8>;
339def truncstorei16_private : PrivateStore <truncstorei16>;
340def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress;
341def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress;
342
343
344def load_global : GlobalLoad <load>;
345def sextloadi8_global : GlobalLoad <sextloadi8>;
346def az_extloadi8_global : GlobalLoad <az_extloadi8>;
347def sextloadi16_global : GlobalLoad <sextloadi16>;
348def az_extloadi16_global : GlobalLoad <az_extloadi16>;
349def atomic_load_global : GlobalLoad<atomic_load>;
350
351def store_global : GlobalStore <store>;
Tom Stellarda4b746d2016-07-05 16:10:44 +0000352def truncstorei8_global : GlobalStore <truncstorei8>;
353def truncstorei16_global : GlobalStore <truncstorei16>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000354def store_atomic_global : GlobalStore<atomic_store>;
355def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress;
356def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000357
Matt Arsenaultbc683832017-09-20 03:43:35 +0000358def load_local : LocalLoad <load>;
359def az_extloadi8_local : LocalLoad <az_extloadi8>;
360def sextloadi8_local : LocalLoad <sextloadi8>;
361def az_extloadi16_local : LocalLoad <az_extloadi16>;
362def sextloadi16_local : LocalLoad <sextloadi16>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000363
Matt Arsenaultbc683832017-09-20 03:43:35 +0000364def store_local : LocalStore <store>;
365def truncstorei8_local : LocalStore <truncstorei8>;
366def truncstorei16_local : LocalStore <truncstorei16>;
367def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress;
368def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000369
Matt Arsenaultbc683832017-09-20 03:43:35 +0000370def load_align8_local : Aligned8Bytes <
371 (ops node:$ptr), (load_local node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000372>;
373
Matt Arsenaultbc683832017-09-20 03:43:35 +0000374def store_align8_local : Aligned8Bytes <
375 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000376>;
Matt Arsenault72574102014-06-11 18:08:34 +0000377
Matt Arsenaultbc683832017-09-20 03:43:35 +0000378
379def load_flat : FlatLoad <load>;
380def az_extloadi8_flat : FlatLoad <az_extloadi8>;
381def sextloadi8_flat : FlatLoad <sextloadi8>;
382def az_extloadi16_flat : FlatLoad <az_extloadi16>;
383def sextloadi16_flat : FlatLoad <sextloadi16>;
384def atomic_load_flat : FlatLoad<atomic_load>;
385
386def store_flat : FlatStore <store>;
387def truncstorei8_flat : FlatStore <truncstorei8>;
388def truncstorei16_flat : FlatStore <truncstorei16>;
389def atomic_store_flat : FlatStore <atomic_store>;
390def truncstorei8_hi16_flat : StoreHi16<truncstorei8>, FlatStoreAddress;
391def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress;
392
393
394def constant_load : ConstantLoad<load>;
395def sextloadi8_constant : ConstantLoad <sextloadi8>;
396def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
397def sextloadi16_constant : ConstantLoad <sextloadi16>;
398def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
399
400
Matt Arsenault72574102014-06-11 18:08:34 +0000401class local_binary_atomic_op<SDNode atomic_op> :
402 PatFrag<(ops node:$ptr, node:$value),
403 (atomic_op node:$ptr, node:$value), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000404 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000405}]>;
406
Matt Arsenault72574102014-06-11 18:08:34 +0000407def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
408def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
409def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
410def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
411def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
412def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
413def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
414def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
415def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
416def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
417def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000418
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000419def mskor_global : PatFrag<(ops node:$val, node:$ptr),
420 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000421 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000422}]>;
423
Matt Arsenaulta030e262017-10-23 17:16:43 +0000424class AtomicCmpSwapLocal <SDNode cmp_swap_node> : PatFrag<
Tom Stellard381a94a2015-05-12 15:00:49 +0000425 (ops node:$ptr, node:$cmp, node:$swap),
426 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
427 AtomicSDNode *AN = cast<AtomicSDNode>(N);
Matt Arsenaulta030e262017-10-23 17:16:43 +0000428 return AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
429}]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000430
Matt Arsenaulta030e262017-10-23 17:16:43 +0000431def atomic_cmp_swap_local : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000432
Jan Vesely206a5102016-12-23 15:34:51 +0000433multiclass global_binary_atomic_op<SDNode atomic_op> {
434 def "" : PatFrag<
435 (ops node:$ptr, node:$value),
436 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000437 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000438
Jan Vesely206a5102016-12-23 15:34:51 +0000439 def _noret : PatFrag<
440 (ops node:$ptr, node:$value),
441 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000442 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000443
Jan Vesely206a5102016-12-23 15:34:51 +0000444 def _ret : PatFrag<
445 (ops node:$ptr, node:$value),
446 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000447 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000448}
449
450defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
451defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
452defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
453defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
454defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
455defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
456defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
457defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
458defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
459defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
460
Matt Arsenaultbc683832017-09-20 03:43:35 +0000461// Legacy.
Jan Vesely206a5102016-12-23 15:34:51 +0000462def AMDGPUatomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000463 (ops node:$ptr, node:$value),
464 (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress;
Jan Vesely206a5102016-12-23 15:34:51 +0000465
466def atomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000467 (ops node:$ptr, node:$cmp, node:$value),
468 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress;
469
Jan Vesely206a5102016-12-23 15:34:51 +0000470
471def atomic_cmp_swap_global_noret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000472 (ops node:$ptr, node:$cmp, node:$value),
473 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
474 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000475
476def atomic_cmp_swap_global_ret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000477 (ops node:$ptr, node:$cmp, node:$value),
478 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
479 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000480
Tom Stellardb4a313a2014-08-01 00:32:39 +0000481//===----------------------------------------------------------------------===//
482// Misc Pattern Fragments
483//===----------------------------------------------------------------------===//
484
Tom Stellard75aadc22012-12-11 21:25:42 +0000485class Constants {
486int TWO_PI = 0x40c90fdb;
487int PI = 0x40490fdb;
488int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000489int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000490int FP16_ONE = 0x3C00;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000491int V2FP16_ONE = 0x3C003C00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000492int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000493int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000494int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000495int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000496}
497def CONST : Constants;
498
499def FP_ZERO : PatLeaf <
500 (fpimm),
501 [{return N->getValueAPF().isZero();}]
502>;
503
504def FP_ONE : PatLeaf <
505 (fpimm),
506 [{return N->isExactlyValue(1.0);}]
507>;
508
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000509def FP_HALF : PatLeaf <
510 (fpimm),
511 [{return N->isExactlyValue(0.5);}]
512>;
513
Tom Stellard75aadc22012-12-11 21:25:42 +0000514/* Generic helper patterns for intrinsics */
515/* -------------------------------------- */
516
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000517class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
Matt Arsenault90c75932017-10-03 00:06:41 +0000518 : AMDGPUPat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000519 (fpow f32:$src0, f32:$src1),
520 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000521>;
522
523/* Other helper patterns */
524/* --------------------- */
525
526/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000527class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000528 SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000529 : AMDGPUPat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000530 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000531 (EXTRACT_SUBREG $src, sub_reg)
Matt Arsenault90c75932017-10-03 00:06:41 +0000532> {
533 let SubtargetPredicate = TruePredicate;
534}
Tom Stellard75aadc22012-12-11 21:25:42 +0000535
536/* Insert element pattern */
537class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000538 int sub_idx, SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000539 : AMDGPUPat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000540 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000541 (INSERT_SUBREG $vec, $elem, sub_reg)
Matt Arsenault90c75932017-10-03 00:06:41 +0000542> {
543 let SubtargetPredicate = TruePredicate;
544}
Tom Stellard75aadc22012-12-11 21:25:42 +0000545
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000546// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
547// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000548// bitconvert pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000549class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000550 (dt (bitconvert (st rc:$src0))),
551 (dt rc:$src0)
552>;
553
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000554// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
555// can handle COPY instructions.
Matt Arsenault90c75932017-10-03 00:06:41 +0000556class DwordAddrPat<ValueType vt, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000557 (vt (AMDGPUdwordaddr (vt rc:$addr))),
558 (vt rc:$addr)
559>;
560
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000561// BFI_INT patterns
562
Matt Arsenault7d858d82014-11-02 23:46:54 +0000563multiclass BFIPatterns <Instruction BFI_INT,
564 Instruction LoadImm32,
565 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000566 // Definition from ISA doc:
567 // (y & x) | (z & ~x)
Matt Arsenault90c75932017-10-03 00:06:41 +0000568 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000569 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
570 (BFI_INT $x, $y, $z)
571 >;
572
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000573 // 64-bit version
574 def : AMDGPUPat <
575 (or (and i64:$y, i64:$x), (and i64:$z, (not i64:$x))),
576 (REG_SEQUENCE RC64,
577 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
578 (i32 (EXTRACT_SUBREG $y, sub0)),
579 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
580 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
581 (i32 (EXTRACT_SUBREG $y, sub1)),
582 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
583 >;
584
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000585 // SHA-256 Ch function
586 // z ^ (x & (y ^ z))
Matt Arsenault90c75932017-10-03 00:06:41 +0000587 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000588 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
589 (BFI_INT $x, $y, $z)
590 >;
591
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000592 // 64-bit version
593 def : AMDGPUPat <
594 (xor i64:$z, (and i64:$x, (xor i64:$y, i64:$z))),
595 (REG_SEQUENCE RC64,
596 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
597 (i32 (EXTRACT_SUBREG $y, sub0)),
598 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
599 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
600 (i32 (EXTRACT_SUBREG $y, sub1)),
601 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
602 >;
603
Matt Arsenault90c75932017-10-03 00:06:41 +0000604 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000605 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000606 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000607 >;
608
Matt Arsenault90c75932017-10-03 00:06:41 +0000609 def : AMDGPUPat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000610 (f32 (fcopysign f32:$src0, f64:$src1)),
611 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
612 (i32 (EXTRACT_SUBREG $src1, sub1)))
613 >;
614
Matt Arsenault90c75932017-10-03 00:06:41 +0000615 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000616 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000617 (REG_SEQUENCE RC64,
618 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000619 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000620 (i32 (EXTRACT_SUBREG $src0, sub1)),
621 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
622 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000623
Matt Arsenault90c75932017-10-03 00:06:41 +0000624 def : AMDGPUPat <
Valery Pykhtine55fd412016-10-20 16:17:54 +0000625 (f64 (fcopysign f64:$src0, f32:$src1)),
626 (REG_SEQUENCE RC64,
627 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000628 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000629 (i32 (EXTRACT_SUBREG $src0, sub1)),
630 $src1), sub1)
631 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000632}
633
Tom Stellardeac65dd2013-05-03 17:21:20 +0000634// SHA-256 Ma patterns
635
636// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000637multiclass SHA256MaPattern <Instruction BFI_INT, Instruction XOR, RegisterClass RC64> {
638 def : AMDGPUPat <
639 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
640 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
641 >;
642
643 def : AMDGPUPat <
644 (or (and i64:$x, i64:$z), (and i64:$y, (or i64:$x, i64:$z))),
645 (REG_SEQUENCE RC64,
646 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub0)),
647 (i32 (EXTRACT_SUBREG $y, sub0))),
648 (i32 (EXTRACT_SUBREG $z, sub0)),
649 (i32 (EXTRACT_SUBREG $y, sub0))), sub0,
650 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub1)),
651 (i32 (EXTRACT_SUBREG $y, sub1))),
652 (i32 (EXTRACT_SUBREG $z, sub1)),
653 (i32 (EXTRACT_SUBREG $y, sub1))), sub1)
654 >;
655}
Tom Stellardeac65dd2013-05-03 17:21:20 +0000656
Tom Stellard2b971eb2013-05-10 02:09:45 +0000657// Bitfield extract patterns
658
Marek Olsak949f5da2015-03-24 13:40:34 +0000659def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
660 return isMask_32(N->getZExtValue());
661}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000662
Marek Olsak949f5da2015-03-24 13:40:34 +0000663def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000664 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000665 MVT::i32);
666}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000667
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000668multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000669 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000670 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
671 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
672 >;
673
Matt Arsenault90c75932017-10-03 00:06:41 +0000674 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000675 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
676 (UBFE $src, (i32 0), $width)
677 >;
678
Matt Arsenault90c75932017-10-03 00:06:41 +0000679 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000680 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
681 (SBFE $src, (i32 0), $width)
682 >;
683}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000684
Tom Stellard5643c4a2013-05-20 15:02:19 +0000685// rotr pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000686class ROTRPattern <Instruction BIT_ALIGN> : AMDGPUPat <
Tom Stellard5643c4a2013-05-20 15:02:19 +0000687 (rotr i32:$src0, i32:$src1),
688 (BIT_ALIGN $src0, $src0, $src1)
689>;
690
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000691// This matches 16 permutations of
692// max(min(x, y), min(max(x, y), z))
693class IntMed3Pat<Instruction med3Inst,
694 SDPatternOperator max,
695 SDPatternOperator max_oneuse,
Matt Arsenault10268f92017-02-27 22:40:39 +0000696 SDPatternOperator min_oneuse,
Matt Arsenault90c75932017-10-03 00:06:41 +0000697 ValueType vt = i32> : AMDGPUPat<
Matt Arsenault10268f92017-02-27 22:40:39 +0000698 (max (min_oneuse vt:$src0, vt:$src1),
699 (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)),
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000700 (med3Inst $src0, $src1, $src2)
701>;
702
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000703// Special conversion patterns
704
705def cvt_rpi_i32_f32 : PatFrag <
706 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000707 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
708 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000709>;
710
711def cvt_flr_i32_f32 : PatFrag <
712 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000713 (fp_to_sint (ffloor $src)),
714 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000715>;
716
Matt Arsenault90c75932017-10-03 00:06:41 +0000717class IMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000718 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000719 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
720 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000721>;
722
Matt Arsenault90c75932017-10-03 00:06:41 +0000723class UMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000724 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000725 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
726 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000727>;
728
Matt Arsenault90c75932017-10-03 00:06:41 +0000729class RcpPat<Instruction RcpInst, ValueType vt> : AMDGPUPat <
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000730 (fdiv FP_ONE, vt:$src),
731 (RcpInst $src)
732>;
733
Matt Arsenault90c75932017-10-03 00:06:41 +0000734class RsqPat<Instruction RsqInst, ValueType vt> : AMDGPUPat <
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000735 (AMDGPUrcp (fsqrt vt:$src)),
736 (RsqInst $src)
737>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000738
Tom Stellard75aadc22012-12-11 21:25:42 +0000739include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000740include "R700Instructions.td"
741include "EvergreenInstructions.td"
742include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000743
744include "SIInstrInfo.td"
745