blob: 08e9c16a7ed0ecda9869c10ee292b43c57f43c66 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000041 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000042 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Tom Stellard88e0b252015-10-06 15:57:53 +000044 // This bit tells the assembler to use the 32-bit encoding in case it
45 // is unable to infer the encoding from the operands.
46 field bits<1> VOPAsmPrefer32Bit = 0;
47
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000048 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000049 let TSFlags{0} = VM_CNT;
50 let TSFlags{1} = EXP_CNT;
51 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000052
53 let TSFlags{3} = SALU;
54 let TSFlags{4} = VALU;
55
56 let TSFlags{5} = SOP1;
57 let TSFlags{6} = SOP2;
58 let TSFlags{7} = SOPC;
59 let TSFlags{8} = SOPK;
60 let TSFlags{9} = SOPP;
61
62 let TSFlags{10} = VOP1;
63 let TSFlags{11} = VOP2;
64 let TSFlags{12} = VOP3;
65 let TSFlags{13} = VOPC;
66
67 let TSFlags{14} = MUBUF;
68 let TSFlags{15} = MTBUF;
69 let TSFlags{16} = SMRD;
70 let TSFlags{17} = DS;
71 let TSFlags{18} = MIMG;
72 let TSFlags{19} = FLAT;
Michel Danzer494391b2015-02-06 02:51:20 +000073 let TSFlags{20} = WQM;
Tom Stellarda77c3f72015-05-12 18:59:17 +000074 let TSFlags{21} = VGPRSpill;
Tom Stellard88e0b252015-10-06 15:57:53 +000075 let TSFlags{22} = VOPAsmPrefer32Bit;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000076
Tom Stellardae38f302015-01-14 01:13:19 +000077 let SchedRW = [Write32Bit];
Tom Stellard75aadc22012-12-11 21:25:42 +000078}
79
Tom Stellarde5a1cda2014-07-21 17:44:28 +000080class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000081 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000082 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000083}
84
Tom Stellarde5a1cda2014-07-21 17:44:28 +000085class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000086 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000087 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000088}
89
Tom Stellardc0503922015-03-12 21:34:22 +000090class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +000091
Marek Olsak5df00d62014-12-07 12:18:57 +000092let Uses = [EXEC] in {
93
Marek Olsakdc4d2022015-01-15 18:42:44 +000094class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
95 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +000096
Marek Olsak5df00d62014-12-07 12:18:57 +000097 let mayLoad = 0;
98 let mayStore = 0;
99 let hasSideEffects = 0;
100 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000101 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000102}
103
104class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Matt Arsenault46359152015-08-08 00:41:48 +0000105 VOPAnyCommon <(outs), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000106
Marek Olsakdc4d2022015-01-15 18:42:44 +0000107 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000108 let Size = 4;
Matt Arsenault46359152015-08-08 00:41:48 +0000109 let Defs = [VCC];
Marek Olsak5df00d62014-12-07 12:18:57 +0000110}
111
Tom Stellard94d2e992014-10-07 23:51:34 +0000112class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000113 VOPAnyCommon <outs, ins, asm, pattern> {
114
Tom Stellard94d2e992014-10-07 23:51:34 +0000115 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000116 let Size = 4;
117}
118
119class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000120 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000121
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000123 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000124}
125
Tom Stellarda90b9522016-02-11 03:28:15 +0000126class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern, bit HasMods = 0, bit VOP3Only = 0> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000127 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000128
Tom Stellardb4a313a2014-08-01 00:32:39 +0000129 // Using complex patterns gives VOP3 patterns a very high complexity rating,
130 // but standalone patterns are almost always prefered, so we need to adjust the
131 // priority lower. The goal is to use a high number to reduce complexity to
132 // zero (or less than zero).
133 let AddedComplexity = -1000;
134
Tom Stellard092f3322014-06-17 19:34:46 +0000135 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000136 let VALU = 1;
137
Tom Stellarda90b9522016-02-11 03:28:15 +0000138 let AsmMatchConverter =
139 !if(!eq(VOP3Only,1),
140 "cvtVOP3_only",
141 !if(!eq(HasMods,1), "cvtVOP3_2_mod", "cvtVOP3_2_nomod"));
Tom Stellardd7e6f132015-04-08 01:09:26 +0000142 let isCodeGenOnly = 0;
143
Tom Stellardbda32c92014-07-21 17:44:29 +0000144 int Size = 8;
Matt Arsenault1d36b712015-09-26 05:06:48 +0000145
146 // Because SGPRs may be allowed if there are multiple operands, we
147 // need a post-isel hook to insert copies in order to avoid
148 // violating constant bus requirements.
149 let hasPostISelHook = 1;
Tom Stellard092f3322014-06-17 19:34:46 +0000150}
151
Marek Olsak5df00d62014-12-07 12:18:57 +0000152} // End Uses = [EXEC]
153
Christian Konig72d5d5c2013-02-21 15:16:44 +0000154//===----------------------------------------------------------------------===//
155// Scalar operations
156//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000157
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000158class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000159 bits<7> sdst;
160 bits<8> ssrc0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000161
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000162 let Inst{7-0} = ssrc0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000163 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000164 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000165 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000166}
167
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000168class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000169 bits<7> sdst;
170 bits<8> ssrc0;
171 bits<8> ssrc1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000172
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000173 let Inst{7-0} = ssrc0;
174 let Inst{15-8} = ssrc1;
175 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000176 let Inst{29-23} = op;
177 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000178}
179
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000180class SOPCe <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000181 bits<8> ssrc0;
182 bits<8> ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000183
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000184 let Inst{7-0} = ssrc0;
185 let Inst{15-8} = ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000186 let Inst{22-16} = op;
187 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000188}
189
190class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000191 bits <7> sdst;
192 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000193
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000194 let Inst{15-0} = simm16;
195 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000196 let Inst{27-23} = op;
197 let Inst{31-28} = 0xb; //encoding
198}
199
Tom Stellard8980dc32015-04-08 01:09:22 +0000200class SOPK64e <bits<5> op> : Enc64 {
201 bits <7> sdst = 0;
202 bits <16> simm16;
203 bits <32> imm;
204
205 let Inst{15-0} = simm16;
206 let Inst{22-16} = sdst;
207 let Inst{27-23} = op;
208 let Inst{31-28} = 0xb;
209
210 let Inst{63-32} = imm;
211}
212
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000213class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000214 bits <16> simm16;
215
216 let Inst{15-0} = simm16;
217 let Inst{22-16} = op;
218 let Inst{31-23} = 0x17f; // encoding
219}
220
221class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000222 bits<7> sdst;
223 bits<7> sbase;
224 bits<8> offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000225
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000226 let Inst{7-0} = offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000227 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000228 let Inst{14-9} = sbase{6-1};
229 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000230 let Inst{26-22} = op;
231 let Inst{31-27} = 0x18; //encoding
232}
233
Tom Stellarddee26a22015-08-06 19:28:30 +0000234class SMRD_IMMe_ci <bits<5> op> : Enc64 {
235 bits<7> sdst;
236 bits<7> sbase;
237 bits<32> offset;
238
239 let Inst{7-0} = 0xff;
240 let Inst{8} = 0;
241 let Inst{14-9} = sbase{6-1};
242 let Inst{21-15} = sdst;
Tom Stellard217361c2015-08-06 19:28:38 +0000243 let Inst{26-22} = op;
244 let Inst{31-27} = 0x18; //encoding
Tom Stellarddee26a22015-08-06 19:28:30 +0000245 let Inst{63-32} = offset;
246}
247
Tom Stellardae38f302015-01-14 01:13:19 +0000248let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000249class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
250 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000251 let mayLoad = 0;
252 let mayStore = 0;
253 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000254 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000255 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000256 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000257}
258
Marek Olsak5df00d62014-12-07 12:18:57 +0000259class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
260 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000261
262 let mayLoad = 0;
263 let mayStore = 0;
264 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000265 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000266 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000267 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000268
269 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000270}
271
272class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
273 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000274
Christian Konig72d5d5c2013-02-21 15:16:44 +0000275 let mayLoad = 0;
276 let mayStore = 0;
277 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000278 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000279 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000280 let isCodeGenOnly = 0;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000281 let Defs = [SCC];
Matt Arsenault69612d62014-09-24 02:17:06 +0000282
283 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000284}
285
Marek Olsak5df00d62014-12-07 12:18:57 +0000286class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
287 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000288
289 let mayLoad = 0;
290 let mayStore = 0;
291 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000292 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000293 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000294
295 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000296}
297
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000298class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000299 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000300
301 let mayLoad = 0;
302 let mayStore = 0;
303 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000304 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000305 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000306
307 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000308}
309
Tom Stellardae38f302015-01-14 01:13:19 +0000310} // let SchedRW = [WriteSALU]
311
Tom Stellardc470c962014-10-01 14:44:42 +0000312class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
313 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000314
315 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000316 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000317 let mayStore = 0;
318 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000319 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000320 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000321 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000322}
323
324//===----------------------------------------------------------------------===//
325// Vector ALU operations
326//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000327
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000328class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000329 bits<8> vdst;
330 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000331
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000332 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000333 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000334 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000335 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000336}
337
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000338class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000339 bits<8> vdst;
340 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000341 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000342
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000343 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000344 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000345 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000346 let Inst{30-25} = op;
347 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000348}
349
Matt Arsenault70120fa2015-02-21 21:29:00 +0000350class VOP2_MADKe <bits<6> op> : Enc64 {
351
352 bits<8> vdst;
353 bits<9> src0;
354 bits<8> vsrc1;
355 bits<32> src2;
356
357 let Inst{8-0} = src0;
358 let Inst{16-9} = vsrc1;
359 let Inst{24-17} = vdst;
360 let Inst{30-25} = op;
361 let Inst{31} = 0x0; // encoding
362 let Inst{63-32} = src2;
363}
364
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000365class VOP3e <bits<9> op> : Enc64 {
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000366 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000367 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000368 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000369 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000370 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000371 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000372 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000373 bits<1> clamp;
374 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000375
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000376 let Inst{7-0} = vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000377 let Inst{8} = src0_modifiers{1};
378 let Inst{9} = src1_modifiers{1};
379 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000380 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000381 let Inst{25-17} = op;
382 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000383 let Inst{40-32} = src0;
384 let Inst{49-41} = src1;
385 let Inst{58-50} = src2;
386 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000387 let Inst{61} = src0_modifiers{0};
388 let Inst{62} = src1_modifiers{0};
389 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000390}
391
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000392class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000393 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000394 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000395 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000396 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000397 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000398 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000399 bits<9> src2;
400 bits<7> sdst;
401 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000402
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000403 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000404 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000405 let Inst{25-17} = op;
406 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000407 let Inst{40-32} = src0;
408 let Inst{49-41} = src1;
409 let Inst{58-50} = src2;
410 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000411 let Inst{61} = src0_modifiers{0};
412 let Inst{62} = src1_modifiers{0};
413 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000414}
415
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000416class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000417 bits<9> src0;
418 bits<8> vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000419
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000420 let Inst{8-0} = src0;
421 let Inst{16-9} = vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000422 let Inst{24-17} = op;
423 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000424}
425
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000426class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000427 bits<8> vdst;
428 bits<8> vsrc;
429 bits<2> attrchan;
430 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000431
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000432 let Inst{7-0} = vsrc;
433 let Inst{9-8} = attrchan;
434 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000435 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000436 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000437 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000438}
439
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000440class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000441 bits<8> vdst;
442 bits<1> gds;
443 bits<8> addr;
444 bits<8> data0;
445 bits<8> data1;
446 bits<8> offset0;
447 bits<8> offset1;
448
449 let Inst{7-0} = offset0;
450 let Inst{15-8} = offset1;
451 let Inst{17} = gds;
452 let Inst{25-18} = op;
453 let Inst{31-26} = 0x36; //encoding
454 let Inst{39-32} = addr;
455 let Inst{47-40} = data0;
456 let Inst{55-48} = data1;
457 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000458}
459
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000460class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000461 bits<12> offset;
462 bits<1> offen;
463 bits<1> idxen;
464 bits<1> glc;
465 bits<1> addr64;
466 bits<1> lds;
467 bits<8> vaddr;
468 bits<8> vdata;
469 bits<7> srsrc;
470 bits<1> slc;
471 bits<1> tfe;
472 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000473
Tom Stellard6db08eb2013-04-05 23:31:44 +0000474 let Inst{11-0} = offset;
475 let Inst{12} = offen;
476 let Inst{13} = idxen;
477 let Inst{14} = glc;
478 let Inst{15} = addr64;
479 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000480 let Inst{24-18} = op;
481 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000482 let Inst{39-32} = vaddr;
483 let Inst{47-40} = vdata;
484 let Inst{52-48} = srsrc{6-2};
485 let Inst{54} = slc;
486 let Inst{55} = tfe;
487 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000488}
489
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000490class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000491 bits<8> vdata;
492 bits<12> offset;
493 bits<1> offen;
494 bits<1> idxen;
495 bits<1> glc;
496 bits<1> addr64;
497 bits<4> dfmt;
498 bits<3> nfmt;
499 bits<8> vaddr;
500 bits<7> srsrc;
501 bits<1> slc;
502 bits<1> tfe;
503 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000504
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000505 let Inst{11-0} = offset;
506 let Inst{12} = offen;
507 let Inst{13} = idxen;
508 let Inst{14} = glc;
509 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000510 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000511 let Inst{22-19} = dfmt;
512 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000513 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000514 let Inst{39-32} = vaddr;
515 let Inst{47-40} = vdata;
516 let Inst{52-48} = srsrc{6-2};
517 let Inst{54} = slc;
518 let Inst{55} = tfe;
519 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000520}
521
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000522class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000523 bits<8> vdata;
524 bits<4> dmask;
525 bits<1> unorm;
526 bits<1> glc;
527 bits<1> da;
528 bits<1> r128;
529 bits<1> tfe;
530 bits<1> lwe;
531 bits<1> slc;
532 bits<8> vaddr;
533 bits<7> srsrc;
534 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000535
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000536 let Inst{11-8} = dmask;
537 let Inst{12} = unorm;
538 let Inst{13} = glc;
539 let Inst{14} = da;
540 let Inst{15} = r128;
541 let Inst{16} = tfe;
542 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000543 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000544 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000545 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000546 let Inst{39-32} = vaddr;
547 let Inst{47-40} = vdata;
548 let Inst{52-48} = srsrc{6-2};
549 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000550}
551
Matt Arsenault3f981402014-09-15 15:41:53 +0000552class FLATe<bits<7> op> : Enc64 {
553 bits<8> addr;
554 bits<8> data;
555 bits<8> vdst;
556 bits<1> slc;
557 bits<1> glc;
558 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000559
Matt Arsenault3f981402014-09-15 15:41:53 +0000560 // 15-0 is reserved.
561 let Inst{16} = glc;
562 let Inst{17} = slc;
563 let Inst{24-18} = op;
564 let Inst{31-26} = 0x37; // Encoding.
565 let Inst{39-32} = addr;
566 let Inst{47-40} = data;
567 // 54-48 is reserved.
568 let Inst{55} = tfe;
569 let Inst{63-56} = vdst;
570}
571
572class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000573 bits<4> en;
574 bits<6> tgt;
575 bits<1> compr;
576 bits<1> done;
577 bits<1> vm;
578 bits<8> vsrc0;
579 bits<8> vsrc1;
580 bits<8> vsrc2;
581 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000582
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000583 let Inst{3-0} = en;
584 let Inst{9-4} = tgt;
585 let Inst{10} = compr;
586 let Inst{11} = done;
587 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000588 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000589 let Inst{39-32} = vsrc0;
590 let Inst{47-40} = vsrc1;
591 let Inst{55-48} = vsrc2;
592 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000593}
594
595let Uses = [EXEC] in {
596
597class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000598 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000599 VOP1e<op> {
600 let isCodeGenOnly = 0;
601}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000602
603class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000604 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
605 let isCodeGenOnly = 0;
606}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000607
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000608class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000609 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000610
Marek Olsak5df00d62014-12-07 12:18:57 +0000611class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
612 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000613 let mayLoad = 1;
614 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000615 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000616}
617
618} // End Uses = [EXEC]
619
620//===----------------------------------------------------------------------===//
621// Vector I/O operations
622//===----------------------------------------------------------------------===//
623
Marek Olsak5df00d62014-12-07 12:18:57 +0000624class DS <dag outs, dag ins, string asm, list<dag> pattern> :
625 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000626
627 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000628 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000629 let UseNamedOperandTable = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000630 let Uses = [M0, EXEC];
Tom Stellardcf051f42015-03-09 18:49:45 +0000631
632 // Most instruction load and store data, so set this as the default.
633 let mayLoad = 1;
634 let mayStore = 1;
635
636 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000637 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000638 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000639}
640
Marek Olsak5df00d62014-12-07 12:18:57 +0000641class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
642 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000643
644 let VM_CNT = 1;
645 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000646 let MUBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000647 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000648
Matt Arsenault9a072c12014-11-18 23:57:33 +0000649 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000650 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000651 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000652 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000653}
654
Tom Stellard0c238c22014-10-01 14:44:43 +0000655class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
656 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000657
658 let VM_CNT = 1;
659 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000660 let MTBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000661 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000662
Craig Topperc50d64b2014-11-26 00:46:26 +0000663 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000664 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000665 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000666}
667
Matt Arsenault3f981402014-09-15 15:41:53 +0000668class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
669 InstSI<outs, ins, asm, pattern>, FLATe <op> {
670 let FLAT = 1;
671 // Internally, FLAT instruction are executed as both an LDS and a
672 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
673 // and are not considered done until both have been decremented.
674 let VM_CNT = 1;
675 let LGKM_CNT = 1;
676
677 let Uses = [EXEC, FLAT_SCR]; // M0
678
679 let UseNamedOperandTable = 1;
680 let hasSideEffects = 0;
Tom Stellard12a19102015-06-12 20:47:06 +0000681 let AsmMatchConverter = "cvtFlat";
Tom Stellard076ac952015-06-11 14:51:50 +0000682 let SchedRW = [WriteVMEM];
Matt Arsenault3f981402014-09-15 15:41:53 +0000683}
684
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000685class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
686 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
687
688 let VM_CNT = 1;
689 let EXP_CNT = 1;
690 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000691 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000692
693 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000694}