Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // SI Instruction format definitions. |
| 11 | // |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 14 | class InstSI <dag outs, dag ins, string asm, list<dag> pattern> : |
Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 15 | AMDGPUInst<outs, ins, asm, pattern>, PredicateControl { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 16 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 17 | field bits<1> VM_CNT = 0; |
| 18 | field bits<1> EXP_CNT = 0; |
| 19 | field bits<1> LGKM_CNT = 0; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 20 | |
| 21 | field bits<1> SALU = 0; |
| 22 | field bits<1> VALU = 0; |
| 23 | |
| 24 | field bits<1> SOP1 = 0; |
| 25 | field bits<1> SOP2 = 0; |
| 26 | field bits<1> SOPC = 0; |
| 27 | field bits<1> SOPK = 0; |
| 28 | field bits<1> SOPP = 0; |
| 29 | |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 30 | field bits<1> VOP1 = 0; |
| 31 | field bits<1> VOP2 = 0; |
| 32 | field bits<1> VOP3 = 0; |
| 33 | field bits<1> VOPC = 0; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 34 | |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 35 | field bits<1> MUBUF = 0; |
| 36 | field bits<1> MTBUF = 0; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 37 | field bits<1> SMRD = 0; |
| 38 | field bits<1> DS = 0; |
| 39 | field bits<1> MIMG = 0; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 40 | field bits<1> FLAT = 0; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 41 | field bits<1> WQM = 0; |
Tom Stellard | a77c3f7 | 2015-05-12 18:59:17 +0000 | [diff] [blame] | 42 | field bits<1> VGPRSpill = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 43 | |
Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 44 | // This bit tells the assembler to use the 32-bit encoding in case it |
| 45 | // is unable to infer the encoding from the operands. |
| 46 | field bits<1> VOPAsmPrefer32Bit = 0; |
| 47 | |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 48 | // These need to be kept in sync with the enum in SIInstrFlags. |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 49 | let TSFlags{0} = VM_CNT; |
| 50 | let TSFlags{1} = EXP_CNT; |
| 51 | let TSFlags{2} = LGKM_CNT; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 52 | |
| 53 | let TSFlags{3} = SALU; |
| 54 | let TSFlags{4} = VALU; |
| 55 | |
| 56 | let TSFlags{5} = SOP1; |
| 57 | let TSFlags{6} = SOP2; |
| 58 | let TSFlags{7} = SOPC; |
| 59 | let TSFlags{8} = SOPK; |
| 60 | let TSFlags{9} = SOPP; |
| 61 | |
| 62 | let TSFlags{10} = VOP1; |
| 63 | let TSFlags{11} = VOP2; |
| 64 | let TSFlags{12} = VOP3; |
| 65 | let TSFlags{13} = VOPC; |
| 66 | |
| 67 | let TSFlags{14} = MUBUF; |
| 68 | let TSFlags{15} = MTBUF; |
| 69 | let TSFlags{16} = SMRD; |
| 70 | let TSFlags{17} = DS; |
| 71 | let TSFlags{18} = MIMG; |
| 72 | let TSFlags{19} = FLAT; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 73 | let TSFlags{20} = WQM; |
Tom Stellard | a77c3f7 | 2015-05-12 18:59:17 +0000 | [diff] [blame] | 74 | let TSFlags{21} = VGPRSpill; |
Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 75 | let TSFlags{22} = VOPAsmPrefer32Bit; |
Matt Arsenault | cb0ac3d | 2014-09-26 17:54:59 +0000 | [diff] [blame] | 76 | |
Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 77 | let SchedRW = [Write32Bit]; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 78 | } |
| 79 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 80 | class Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 81 | field bits<32> Inst; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 82 | int Size = 4; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 85 | class Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 86 | field bits<64> Inst; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 87 | int Size = 8; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 88 | } |
| 89 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 90 | class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 91 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 92 | let Uses = [EXEC] in { |
| 93 | |
Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 94 | class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> : |
| 95 | InstSI <outs, ins, asm, pattern> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 96 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 97 | let mayLoad = 0; |
| 98 | let mayStore = 0; |
| 99 | let hasSideEffects = 0; |
| 100 | let UseNamedOperandTable = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 101 | let VALU = 1; |
Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 102 | } |
| 103 | |
| 104 | class VOPCCommon <dag ins, string asm, list<dag> pattern> : |
Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 105 | VOPAnyCommon <(outs), ins, asm, pattern> { |
Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 106 | |
Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 107 | let VOPC = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 108 | let Size = 4; |
Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 109 | let Defs = [VCC]; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 110 | } |
| 111 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 112 | class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> : |
Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 113 | VOPAnyCommon <outs, ins, asm, pattern> { |
| 114 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 115 | let VOP1 = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 116 | let Size = 4; |
| 117 | } |
| 118 | |
| 119 | class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> : |
Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 120 | VOPAnyCommon <outs, ins, asm, pattern> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 121 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 122 | let VOP2 = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 123 | let Size = 4; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 124 | } |
| 125 | |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame^] | 126 | class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern, bit HasMods = 0, bit VOP3Only = 0> : |
Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 127 | VOPAnyCommon <outs, ins, asm, pattern> { |
Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 128 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 129 | // Using complex patterns gives VOP3 patterns a very high complexity rating, |
| 130 | // but standalone patterns are almost always prefered, so we need to adjust the |
| 131 | // priority lower. The goal is to use a high number to reduce complexity to |
| 132 | // zero (or less than zero). |
| 133 | let AddedComplexity = -1000; |
| 134 | |
Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 135 | let VOP3 = 1; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 136 | let VALU = 1; |
| 137 | |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame^] | 138 | let AsmMatchConverter = |
| 139 | !if(!eq(VOP3Only,1), |
| 140 | "cvtVOP3_only", |
| 141 | !if(!eq(HasMods,1), "cvtVOP3_2_mod", "cvtVOP3_2_nomod")); |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 142 | let isCodeGenOnly = 0; |
| 143 | |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 144 | int Size = 8; |
Matt Arsenault | 1d36b71 | 2015-09-26 05:06:48 +0000 | [diff] [blame] | 145 | |
| 146 | // Because SGPRs may be allowed if there are multiple operands, we |
| 147 | // need a post-isel hook to insert copies in order to avoid |
| 148 | // violating constant bus requirements. |
| 149 | let hasPostISelHook = 1; |
Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 150 | } |
| 151 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 152 | } // End Uses = [EXEC] |
| 153 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 154 | //===----------------------------------------------------------------------===// |
| 155 | // Scalar operations |
| 156 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 157 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 158 | class SOP1e <bits<8> op> : Enc32 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 159 | bits<7> sdst; |
| 160 | bits<8> ssrc0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 161 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 162 | let Inst{7-0} = ssrc0; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 163 | let Inst{15-8} = op; |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 164 | let Inst{22-16} = sdst; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 165 | let Inst{31-23} = 0x17d; //encoding; |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 166 | } |
| 167 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 168 | class SOP2e <bits<7> op> : Enc32 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 169 | bits<7> sdst; |
| 170 | bits<8> ssrc0; |
| 171 | bits<8> ssrc1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 172 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 173 | let Inst{7-0} = ssrc0; |
| 174 | let Inst{15-8} = ssrc1; |
| 175 | let Inst{22-16} = sdst; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 176 | let Inst{29-23} = op; |
| 177 | let Inst{31-30} = 0x2; // encoding |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 178 | } |
| 179 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 180 | class SOPCe <bits<7> op> : Enc32 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 181 | bits<8> ssrc0; |
| 182 | bits<8> ssrc1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 183 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 184 | let Inst{7-0} = ssrc0; |
| 185 | let Inst{15-8} = ssrc1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 186 | let Inst{22-16} = op; |
| 187 | let Inst{31-23} = 0x17e; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 188 | } |
| 189 | |
| 190 | class SOPKe <bits<5> op> : Enc32 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 191 | bits <7> sdst; |
| 192 | bits <16> simm16; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 193 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 194 | let Inst{15-0} = simm16; |
| 195 | let Inst{22-16} = sdst; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 196 | let Inst{27-23} = op; |
| 197 | let Inst{31-28} = 0xb; //encoding |
| 198 | } |
| 199 | |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 200 | class SOPK64e <bits<5> op> : Enc64 { |
| 201 | bits <7> sdst = 0; |
| 202 | bits <16> simm16; |
| 203 | bits <32> imm; |
| 204 | |
| 205 | let Inst{15-0} = simm16; |
| 206 | let Inst{22-16} = sdst; |
| 207 | let Inst{27-23} = op; |
| 208 | let Inst{31-28} = 0xb; |
| 209 | |
| 210 | let Inst{63-32} = imm; |
| 211 | } |
| 212 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 213 | class SOPPe <bits<7> op> : Enc32 { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 214 | bits <16> simm16; |
| 215 | |
| 216 | let Inst{15-0} = simm16; |
| 217 | let Inst{22-16} = op; |
| 218 | let Inst{31-23} = 0x17f; // encoding |
| 219 | } |
| 220 | |
| 221 | class SMRDe <bits<5> op, bits<1> imm> : Enc32 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 222 | bits<7> sdst; |
| 223 | bits<7> sbase; |
| 224 | bits<8> offset; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 225 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 226 | let Inst{7-0} = offset; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 227 | let Inst{8} = imm; |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 228 | let Inst{14-9} = sbase{6-1}; |
| 229 | let Inst{21-15} = sdst; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 230 | let Inst{26-22} = op; |
| 231 | let Inst{31-27} = 0x18; //encoding |
| 232 | } |
| 233 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 234 | class SMRD_IMMe_ci <bits<5> op> : Enc64 { |
| 235 | bits<7> sdst; |
| 236 | bits<7> sbase; |
| 237 | bits<32> offset; |
| 238 | |
| 239 | let Inst{7-0} = 0xff; |
| 240 | let Inst{8} = 0; |
| 241 | let Inst{14-9} = sbase{6-1}; |
| 242 | let Inst{21-15} = sdst; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 243 | let Inst{26-22} = op; |
| 244 | let Inst{31-27} = 0x18; //encoding |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 245 | let Inst{63-32} = offset; |
| 246 | } |
| 247 | |
Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 248 | let SchedRW = [WriteSALU] in { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 249 | class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> : |
| 250 | InstSI<outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 251 | let mayLoad = 0; |
| 252 | let mayStore = 0; |
| 253 | let hasSideEffects = 0; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 254 | let isCodeGenOnly = 0; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 255 | let SALU = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 256 | let SOP1 = 1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 257 | } |
| 258 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 259 | class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> : |
| 260 | InstSI <outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 261 | |
| 262 | let mayLoad = 0; |
| 263 | let mayStore = 0; |
| 264 | let hasSideEffects = 0; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 265 | let isCodeGenOnly = 0; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 266 | let SALU = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 267 | let SOP2 = 1; |
Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 268 | |
| 269 | let UseNamedOperandTable = 1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 270 | } |
| 271 | |
| 272 | class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 273 | InstSI<outs, ins, asm, pattern>, SOPCe <op> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 274 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 275 | let mayLoad = 0; |
| 276 | let mayStore = 0; |
| 277 | let hasSideEffects = 0; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 278 | let SALU = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 279 | let SOPC = 1; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 280 | let isCodeGenOnly = 0; |
Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 281 | let Defs = [SCC]; |
Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 282 | |
| 283 | let UseNamedOperandTable = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 284 | } |
| 285 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 286 | class SOPK <dag outs, dag ins, string asm, list<dag> pattern> : |
| 287 | InstSI <outs, ins , asm, pattern> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 288 | |
| 289 | let mayLoad = 0; |
| 290 | let mayStore = 0; |
| 291 | let hasSideEffects = 0; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 292 | let SALU = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 293 | let SOPK = 1; |
Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 294 | |
| 295 | let UseNamedOperandTable = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 296 | } |
| 297 | |
Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 298 | class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> : |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 299 | InstSI <(outs), ins, asm, pattern >, SOPPe <op> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 300 | |
| 301 | let mayLoad = 0; |
| 302 | let mayStore = 0; |
| 303 | let hasSideEffects = 0; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 304 | let SALU = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 305 | let SOPP = 1; |
Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 306 | |
| 307 | let UseNamedOperandTable = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 308 | } |
| 309 | |
Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 310 | } // let SchedRW = [WriteSALU] |
| 311 | |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 312 | class SMRD <dag outs, dag ins, string asm, list<dag> pattern> : |
| 313 | InstSI<outs, ins, asm, pattern> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 314 | |
| 315 | let LGKM_CNT = 1; |
Michel Danzer | 20680b1 | 2013-08-16 16:19:24 +0000 | [diff] [blame] | 316 | let SMRD = 1; |
Matt Arsenault | 0040f18 | 2014-07-29 18:51:54 +0000 | [diff] [blame] | 317 | let mayStore = 0; |
| 318 | let mayLoad = 1; |
Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 319 | let hasSideEffects = 0; |
Matt Arsenault | 0040f18 | 2014-07-29 18:51:54 +0000 | [diff] [blame] | 320 | let UseNamedOperandTable = 1; |
Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 321 | let SchedRW = [WriteSMEM]; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 322 | } |
| 323 | |
| 324 | //===----------------------------------------------------------------------===// |
| 325 | // Vector ALU operations |
| 326 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 327 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 328 | class VOP1e <bits<8> op> : Enc32 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 329 | bits<8> vdst; |
| 330 | bits<9> src0; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 331 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 332 | let Inst{8-0} = src0; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 333 | let Inst{16-9} = op; |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 334 | let Inst{24-17} = vdst; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 335 | let Inst{31-25} = 0x3f; //encoding |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 336 | } |
| 337 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 338 | class VOP2e <bits<6> op> : Enc32 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 339 | bits<8> vdst; |
| 340 | bits<9> src0; |
Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 341 | bits<8> src1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 342 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 343 | let Inst{8-0} = src0; |
Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 344 | let Inst{16-9} = src1; |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 345 | let Inst{24-17} = vdst; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 346 | let Inst{30-25} = op; |
| 347 | let Inst{31} = 0x0; //encoding |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 348 | } |
| 349 | |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 350 | class VOP2_MADKe <bits<6> op> : Enc64 { |
| 351 | |
| 352 | bits<8> vdst; |
| 353 | bits<9> src0; |
| 354 | bits<8> vsrc1; |
| 355 | bits<32> src2; |
| 356 | |
| 357 | let Inst{8-0} = src0; |
| 358 | let Inst{16-9} = vsrc1; |
| 359 | let Inst{24-17} = vdst; |
| 360 | let Inst{30-25} = op; |
| 361 | let Inst{31} = 0x0; // encoding |
| 362 | let Inst{63-32} = src2; |
| 363 | } |
| 364 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 365 | class VOP3e <bits<9> op> : Enc64 { |
Matt Arsenault | 0ba644b | 2015-02-18 02:15:37 +0000 | [diff] [blame] | 366 | bits<8> vdst; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 367 | bits<2> src0_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 368 | bits<9> src0; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 369 | bits<2> src1_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 370 | bits<9> src1; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 371 | bits<2> src2_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 372 | bits<9> src2; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 373 | bits<1> clamp; |
| 374 | bits<2> omod; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 375 | |
Matt Arsenault | 0ba644b | 2015-02-18 02:15:37 +0000 | [diff] [blame] | 376 | let Inst{7-0} = vdst; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 377 | let Inst{8} = src0_modifiers{1}; |
| 378 | let Inst{9} = src1_modifiers{1}; |
| 379 | let Inst{10} = src2_modifiers{1}; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 380 | let Inst{11} = clamp; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 381 | let Inst{25-17} = op; |
| 382 | let Inst{31-26} = 0x34; //encoding |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 383 | let Inst{40-32} = src0; |
| 384 | let Inst{49-41} = src1; |
| 385 | let Inst{58-50} = src2; |
| 386 | let Inst{60-59} = omod; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 387 | let Inst{61} = src0_modifiers{0}; |
| 388 | let Inst{62} = src1_modifiers{0}; |
| 389 | let Inst{63} = src2_modifiers{0}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 390 | } |
| 391 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 392 | class VOP3be <bits<9> op> : Enc64 { |
Matt Arsenault | 1bcc8cb | 2015-02-14 03:54:29 +0000 | [diff] [blame] | 393 | bits<8> vdst; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 394 | bits<2> src0_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 395 | bits<9> src0; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 396 | bits<2> src1_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 397 | bits<9> src1; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 398 | bits<2> src2_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 399 | bits<9> src2; |
| 400 | bits<7> sdst; |
| 401 | bits<2> omod; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 402 | |
Matt Arsenault | 1bcc8cb | 2015-02-14 03:54:29 +0000 | [diff] [blame] | 403 | let Inst{7-0} = vdst; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 404 | let Inst{14-8} = sdst; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 405 | let Inst{25-17} = op; |
| 406 | let Inst{31-26} = 0x34; //encoding |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 407 | let Inst{40-32} = src0; |
| 408 | let Inst{49-41} = src1; |
| 409 | let Inst{58-50} = src2; |
| 410 | let Inst{60-59} = omod; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 411 | let Inst{61} = src0_modifiers{0}; |
| 412 | let Inst{62} = src1_modifiers{0}; |
| 413 | let Inst{63} = src2_modifiers{0}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 414 | } |
| 415 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 416 | class VOPCe <bits<8> op> : Enc32 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 417 | bits<9> src0; |
| 418 | bits<8> vsrc1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 419 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 420 | let Inst{8-0} = src0; |
| 421 | let Inst{16-9} = vsrc1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 422 | let Inst{24-17} = op; |
| 423 | let Inst{31-25} = 0x3e; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 424 | } |
| 425 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 426 | class VINTRPe <bits<2> op> : Enc32 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 427 | bits<8> vdst; |
| 428 | bits<8> vsrc; |
| 429 | bits<2> attrchan; |
| 430 | bits<6> attr; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 431 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 432 | let Inst{7-0} = vsrc; |
| 433 | let Inst{9-8} = attrchan; |
| 434 | let Inst{15-10} = attr; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 435 | let Inst{17-16} = op; |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 436 | let Inst{25-18} = vdst; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 437 | let Inst{31-26} = 0x32; // encoding |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 438 | } |
| 439 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 440 | class DSe <bits<8> op> : Enc64 { |
Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 441 | bits<8> vdst; |
| 442 | bits<1> gds; |
| 443 | bits<8> addr; |
| 444 | bits<8> data0; |
| 445 | bits<8> data1; |
| 446 | bits<8> offset0; |
| 447 | bits<8> offset1; |
| 448 | |
| 449 | let Inst{7-0} = offset0; |
| 450 | let Inst{15-8} = offset1; |
| 451 | let Inst{17} = gds; |
| 452 | let Inst{25-18} = op; |
| 453 | let Inst{31-26} = 0x36; //encoding |
| 454 | let Inst{39-32} = addr; |
| 455 | let Inst{47-40} = data0; |
| 456 | let Inst{55-48} = data1; |
| 457 | let Inst{63-56} = vdst; |
Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 458 | } |
| 459 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 460 | class MUBUFe <bits<7> op> : Enc64 { |
Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 461 | bits<12> offset; |
| 462 | bits<1> offen; |
| 463 | bits<1> idxen; |
| 464 | bits<1> glc; |
| 465 | bits<1> addr64; |
| 466 | bits<1> lds; |
| 467 | bits<8> vaddr; |
| 468 | bits<8> vdata; |
| 469 | bits<7> srsrc; |
| 470 | bits<1> slc; |
| 471 | bits<1> tfe; |
| 472 | bits<8> soffset; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 473 | |
Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 474 | let Inst{11-0} = offset; |
| 475 | let Inst{12} = offen; |
| 476 | let Inst{13} = idxen; |
| 477 | let Inst{14} = glc; |
| 478 | let Inst{15} = addr64; |
| 479 | let Inst{16} = lds; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 480 | let Inst{24-18} = op; |
| 481 | let Inst{31-26} = 0x38; //encoding |
Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 482 | let Inst{39-32} = vaddr; |
| 483 | let Inst{47-40} = vdata; |
| 484 | let Inst{52-48} = srsrc{6-2}; |
| 485 | let Inst{54} = slc; |
| 486 | let Inst{55} = tfe; |
| 487 | let Inst{63-56} = soffset; |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 488 | } |
| 489 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 490 | class MTBUFe <bits<3> op> : Enc64 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 491 | bits<8> vdata; |
| 492 | bits<12> offset; |
| 493 | bits<1> offen; |
| 494 | bits<1> idxen; |
| 495 | bits<1> glc; |
| 496 | bits<1> addr64; |
| 497 | bits<4> dfmt; |
| 498 | bits<3> nfmt; |
| 499 | bits<8> vaddr; |
| 500 | bits<7> srsrc; |
| 501 | bits<1> slc; |
| 502 | bits<1> tfe; |
| 503 | bits<8> soffset; |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 504 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 505 | let Inst{11-0} = offset; |
| 506 | let Inst{12} = offen; |
| 507 | let Inst{13} = idxen; |
| 508 | let Inst{14} = glc; |
| 509 | let Inst{15} = addr64; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 510 | let Inst{18-16} = op; |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 511 | let Inst{22-19} = dfmt; |
| 512 | let Inst{25-23} = nfmt; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 513 | let Inst{31-26} = 0x3a; //encoding |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 514 | let Inst{39-32} = vaddr; |
| 515 | let Inst{47-40} = vdata; |
| 516 | let Inst{52-48} = srsrc{6-2}; |
| 517 | let Inst{54} = slc; |
| 518 | let Inst{55} = tfe; |
| 519 | let Inst{63-56} = soffset; |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 520 | } |
| 521 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 522 | class MIMGe <bits<7> op> : Enc64 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 523 | bits<8> vdata; |
| 524 | bits<4> dmask; |
| 525 | bits<1> unorm; |
| 526 | bits<1> glc; |
| 527 | bits<1> da; |
| 528 | bits<1> r128; |
| 529 | bits<1> tfe; |
| 530 | bits<1> lwe; |
| 531 | bits<1> slc; |
| 532 | bits<8> vaddr; |
| 533 | bits<7> srsrc; |
| 534 | bits<7> ssamp; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 535 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 536 | let Inst{11-8} = dmask; |
| 537 | let Inst{12} = unorm; |
| 538 | let Inst{13} = glc; |
| 539 | let Inst{14} = da; |
| 540 | let Inst{15} = r128; |
| 541 | let Inst{16} = tfe; |
| 542 | let Inst{17} = lwe; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 543 | let Inst{24-18} = op; |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 544 | let Inst{25} = slc; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 545 | let Inst{31-26} = 0x3c; |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 546 | let Inst{39-32} = vaddr; |
| 547 | let Inst{47-40} = vdata; |
| 548 | let Inst{52-48} = srsrc{6-2}; |
| 549 | let Inst{57-53} = ssamp{6-2}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 550 | } |
| 551 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 552 | class FLATe<bits<7> op> : Enc64 { |
| 553 | bits<8> addr; |
| 554 | bits<8> data; |
| 555 | bits<8> vdst; |
| 556 | bits<1> slc; |
| 557 | bits<1> glc; |
| 558 | bits<1> tfe; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 559 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 560 | // 15-0 is reserved. |
| 561 | let Inst{16} = glc; |
| 562 | let Inst{17} = slc; |
| 563 | let Inst{24-18} = op; |
| 564 | let Inst{31-26} = 0x37; // Encoding. |
| 565 | let Inst{39-32} = addr; |
| 566 | let Inst{47-40} = data; |
| 567 | // 54-48 is reserved. |
| 568 | let Inst{55} = tfe; |
| 569 | let Inst{63-56} = vdst; |
| 570 | } |
| 571 | |
| 572 | class EXPe : Enc64 { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 573 | bits<4> en; |
| 574 | bits<6> tgt; |
| 575 | bits<1> compr; |
| 576 | bits<1> done; |
| 577 | bits<1> vm; |
| 578 | bits<8> vsrc0; |
| 579 | bits<8> vsrc1; |
| 580 | bits<8> vsrc2; |
| 581 | bits<8> vsrc3; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 582 | |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 583 | let Inst{3-0} = en; |
| 584 | let Inst{9-4} = tgt; |
| 585 | let Inst{10} = compr; |
| 586 | let Inst{11} = done; |
| 587 | let Inst{12} = vm; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 588 | let Inst{31-26} = 0x3e; |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 589 | let Inst{39-32} = vsrc0; |
| 590 | let Inst{47-40} = vsrc1; |
| 591 | let Inst{55-48} = vsrc2; |
| 592 | let Inst{63-56} = vsrc3; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 593 | } |
| 594 | |
| 595 | let Uses = [EXEC] in { |
| 596 | |
| 597 | class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> : |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 598 | VOP1Common <outs, ins, asm, pattern>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 599 | VOP1e<op> { |
| 600 | let isCodeGenOnly = 0; |
| 601 | } |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 602 | |
| 603 | class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> : |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 604 | VOP2Common <outs, ins, asm, pattern>, VOP2e<op> { |
| 605 | let isCodeGenOnly = 0; |
| 606 | } |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 607 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 608 | class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> : |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 609 | VOPCCommon <ins, asm, pattern>, VOPCe <op>; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 610 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 611 | class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> : |
| 612 | InstSI <outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 613 | let mayLoad = 1; |
| 614 | let mayStore = 0; |
Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 615 | let hasSideEffects = 0; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 616 | } |
| 617 | |
| 618 | } // End Uses = [EXEC] |
| 619 | |
| 620 | //===----------------------------------------------------------------------===// |
| 621 | // Vector I/O operations |
| 622 | //===----------------------------------------------------------------------===// |
| 623 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 624 | class DS <dag outs, dag ins, string asm, list<dag> pattern> : |
| 625 | InstSI <outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 626 | |
| 627 | let LGKM_CNT = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 628 | let DS = 1; |
Matt Arsenault | 1eb1830 | 2014-07-29 21:00:56 +0000 | [diff] [blame] | 629 | let UseNamedOperandTable = 1; |
Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 630 | let Uses = [M0, EXEC]; |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 631 | |
| 632 | // Most instruction load and store data, so set this as the default. |
| 633 | let mayLoad = 1; |
| 634 | let mayStore = 1; |
| 635 | |
| 636 | let hasSideEffects = 0; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 637 | let AsmMatchConverter = "cvtDS"; |
Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 638 | let SchedRW = [WriteLDS]; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 639 | } |
| 640 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 641 | class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> : |
| 642 | InstSI<outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 643 | |
| 644 | let VM_CNT = 1; |
| 645 | let EXP_CNT = 1; |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 646 | let MUBUF = 1; |
Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 647 | let Uses = [EXEC]; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 648 | |
Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 649 | let hasSideEffects = 0; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 650 | let UseNamedOperandTable = 1; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 651 | let AsmMatchConverter = "cvtMubuf"; |
Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 652 | let SchedRW = [WriteVMEM]; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 653 | } |
| 654 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 655 | class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> : |
| 656 | InstSI<outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 657 | |
| 658 | let VM_CNT = 1; |
| 659 | let EXP_CNT = 1; |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 660 | let MTBUF = 1; |
Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 661 | let Uses = [EXEC]; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 662 | |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 663 | let hasSideEffects = 0; |
Matt Arsenault | 5c4d840 | 2014-09-15 15:41:43 +0000 | [diff] [blame] | 664 | let UseNamedOperandTable = 1; |
Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 665 | let SchedRW = [WriteVMEM]; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 666 | } |
| 667 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 668 | class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 669 | InstSI<outs, ins, asm, pattern>, FLATe <op> { |
| 670 | let FLAT = 1; |
| 671 | // Internally, FLAT instruction are executed as both an LDS and a |
| 672 | // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT |
| 673 | // and are not considered done until both have been decremented. |
| 674 | let VM_CNT = 1; |
| 675 | let LGKM_CNT = 1; |
| 676 | |
| 677 | let Uses = [EXEC, FLAT_SCR]; // M0 |
| 678 | |
| 679 | let UseNamedOperandTable = 1; |
| 680 | let hasSideEffects = 0; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 681 | let AsmMatchConverter = "cvtFlat"; |
Tom Stellard | 076ac95 | 2015-06-11 14:51:50 +0000 | [diff] [blame] | 682 | let SchedRW = [WriteVMEM]; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 683 | } |
| 684 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 685 | class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 686 | InstSI <outs, ins, asm, pattern>, MIMGe <op> { |
| 687 | |
| 688 | let VM_CNT = 1; |
| 689 | let EXP_CNT = 1; |
| 690 | let MIMG = 1; |
Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 691 | let Uses = [EXEC]; |
Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 692 | |
| 693 | let hasSideEffects = 0; // XXX ???? |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 694 | } |