blob: 52d9d2821596f399318e5ece8ad012a238db022a [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Dan Gohman10e730a2015-06-29 23:51:55 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000011///
12//===----------------------------------------------------------------------===//
13
14#include "WebAssemblyISelLowering.h"
15#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
16#include "WebAssemblyMachineFunctionInfo.h"
17#include "WebAssemblySubtarget.h"
18#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000019#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000020#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Heejin Ahn24faf852018-10-25 23:55:10 +000023#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Heejin Ahnda419bd2018-11-14 02:46:21 +000026#include "llvm/CodeGen/WasmEHFuncInfo.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000027#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000028#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000029#include "llvm/IR/Function.h"
30#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
34#include "llvm/Target/TargetOptions.h"
35using namespace llvm;
36
37#define DEBUG_TYPE "wasm-lower"
38
39WebAssemblyTargetLowering::WebAssemblyTargetLowering(
40 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000041 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000042 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
43
JF Bastien71d29ac2015-08-12 17:53:29 +000044 // Booleans always contain 0 or 1.
45 setBooleanContents(ZeroOrOneBooleanContent);
Thomas Lively5ea17d42018-10-20 01:35:23 +000046 // Except in SIMD vectors
47 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000048 // WebAssembly does not produce floating-point exceptions on normal floating
49 // point operations.
50 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000051 // We don't know the microarchitecture here, so just reduce register pressure.
52 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000053 // Tell ISel that we have a stack pointer.
54 setStackPointerRegisterToSaveRestore(
55 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
56 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000057 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
58 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
59 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
60 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000061 if (Subtarget->hasSIMD128()) {
62 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
63 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
64 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
65 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Thomas Lively2b8b2972019-01-26 01:25:37 +000066 }
67 if (Subtarget->hasUnimplementedSIMD128()) {
68 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
69 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000070 }
JF Bastienb9073fb2015-07-22 21:28:15 +000071 // Compute derived properties from the register classes.
72 computeRegisterProperties(Subtarget->getRegisterInfo());
73
JF Bastienaf111db2015-08-24 22:16:48 +000074 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000075 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000076 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000077 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
78 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000079
Dan Gohman35bfb242015-12-04 23:22:35 +000080 // Take the default expansion for va_arg, va_copy, and va_end. There is no
81 // default action for va_start, so we do that custom.
82 setOperationAction(ISD::VASTART, MVT::Other, Custom);
83 setOperationAction(ISD::VAARG, MVT::Other, Expand);
84 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
85 setOperationAction(ISD::VAEND, MVT::Other, Expand);
86
Thomas Livelyebd4c902018-09-12 17:56:00 +000087 for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
JF Bastienda06bce2015-08-11 21:02:46 +000088 // Don't expand the floating-point types to constant pools.
89 setOperationAction(ISD::ConstantFP, T, Legal);
90 // Expand floating-point comparisons.
91 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
92 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
93 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000094 // Expand floating-point library function operators.
Heejin Ahnf208f632018-09-05 01:27:38 +000095 for (auto Op :
96 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000097 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000098 // Note supported floating-point library function operators that otherwise
99 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000100 for (auto Op :
101 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000102 setOperationAction(Op, T, Legal);
Thomas Lively30f1d692018-10-24 22:49:55 +0000103 // Support minimum and maximum, which otherwise default to expand.
104 setOperationAction(ISD::FMINIMUM, T, Legal);
105 setOperationAction(ISD::FMAXIMUM, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000106 // WebAssembly currently has no builtin f16 support.
107 setOperationAction(ISD::FP16_TO_FP, T, Expand);
108 setOperationAction(ISD::FP_TO_FP16, T, Expand);
109 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
110 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000111 }
Dan Gohman32907a62015-08-20 22:57:13 +0000112
Thomas Lively66ea30c2018-11-29 22:01:01 +0000113 // Expand unavailable integer operations.
114 for (auto Op :
115 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
116 ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
117 ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
Thomas Lively2b8b2972019-01-26 01:25:37 +0000118 for (auto T : {MVT::i32, MVT::i64})
Dan Gohman32907a62015-08-20 22:57:13 +0000119 setOperationAction(Op, T, Expand);
Thomas Lively2b8b2972019-01-26 01:25:37 +0000120 if (Subtarget->hasSIMD128())
121 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
Thomas Lively66ea30c2018-11-29 22:01:01 +0000122 setOperationAction(Op, T, Expand);
Thomas Lively64a39a12019-01-10 22:32:11 +0000123 if (Subtarget->hasUnimplementedSIMD128())
Thomas Lively2b8b2972019-01-26 01:25:37 +0000124 setOperationAction(Op, MVT::v2i64, Expand);
Thomas Livelyb2382c82018-11-02 00:39:57 +0000125 }
Thomas Lively55735d52018-10-20 01:31:18 +0000126
Thomas Lively2b8b2972019-01-26 01:25:37 +0000127 // SIMD-specific configuration
128 if (Subtarget->hasSIMD128()) {
129 // Support saturating add for i8x16 and i16x8
130 for (auto Op : {ISD::SADDSAT, ISD::UADDSAT})
131 for (auto T : {MVT::v16i8, MVT::v8i16})
132 setOperationAction(Op, T, Legal);
133
Thomas Lively079816e2019-01-30 02:23:29 +0000134 // Custom lower BUILD_VECTORs to minimize number of replace_lanes
135 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
136 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
137 if (Subtarget->hasUnimplementedSIMD128())
138 for (auto T : {MVT::v2i64, MVT::v2f64})
139 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
140
Thomas Lively2b8b2972019-01-26 01:25:37 +0000141 // We have custom shuffle lowering to expose the shuffle mask
142 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
143 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
144 if (Subtarget->hasUnimplementedSIMD128())
145 for (auto T: {MVT::v2i64, MVT::v2f64})
146 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
147
148 // Custom lowering since wasm shifts must have a scalar shift amount
149 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL}) {
150 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
151 setOperationAction(Op, T, Custom);
152 if (Subtarget->hasUnimplementedSIMD128())
153 setOperationAction(Op, MVT::v2i64, Custom);
154 }
155
156 // Custom lower lane accesses to expand out variable indices
157 for (auto Op : {ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT}) {
158 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
159 setOperationAction(Op, T, Custom);
160 if (Subtarget->hasUnimplementedSIMD128())
161 for (auto T : {MVT::v2i64, MVT::v2f64})
162 setOperationAction(Op, T, Custom);
163 }
164
165 // There is no i64x2.mul instruction
166 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
167
168 // There are no vector select instructions
Thomas Lively38c902b2018-11-09 01:38:44 +0000169 for (auto Op : {ISD::VSELECT, ISD::SELECT_CC, ISD::SELECT}) {
170 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
171 setOperationAction(Op, T, Expand);
Thomas Lively64a39a12019-01-10 22:32:11 +0000172 if (Subtarget->hasUnimplementedSIMD128())
Thomas Lively38c902b2018-11-09 01:38:44 +0000173 for (auto T : {MVT::v2i64, MVT::v2f64})
174 setOperationAction(Op, T, Expand);
175 }
Thomas Livelyd4891a12018-11-01 00:01:02 +0000176
Thomas Lively2b8b2972019-01-26 01:25:37 +0000177 // Expand additional SIMD ops that V8 hasn't implemented yet
178 if (!Subtarget->hasUnimplementedSIMD128()) {
179 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
180 setOperationAction(ISD::FDIV, MVT::v4f32, Expand);
181 }
182 }
183
Dan Gohman32907a62015-08-20 22:57:13 +0000184 // As a special case, these operators use the type to mean the type to
185 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000186 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000187 if (!Subtarget->hasSignExt()) {
Thomas Lively64a39a12019-01-10 22:32:11 +0000188 // Sign extends are legal only when extending a vector extract
189 auto Action = Subtarget->hasSIMD128() ? Custom : Expand;
Derek Schuffa519fe52017-09-13 00:29:06 +0000190 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
Thomas Lively64a39a12019-01-10 22:32:11 +0000191 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Action);
Derek Schuffa519fe52017-09-13 00:29:06 +0000192 }
Thomas Lively5ea17d42018-10-20 01:35:23 +0000193 for (auto T : MVT::integer_vector_valuetypes())
194 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000195
196 // Dynamic stack allocation: use the default expansion.
197 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
198 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000199 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000200
Derek Schuff9769deb2015-12-11 23:49:46 +0000201 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000202 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000203
Dan Gohman950a13c2015-09-16 16:51:30 +0000204 // Expand these forms; we pattern-match the forms that we can handle in isel.
205 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
206 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
207 setOperationAction(Op, T, Expand);
208
209 // We have custom switch handling.
210 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
211
JF Bastien73ff6af2015-08-31 22:24:11 +0000212 // WebAssembly doesn't have:
213 // - Floating-point extending loads.
214 // - Floating-point truncating stores.
215 // - i1 extending loads.
Thomas Lively325c9c52018-10-25 01:46:07 +0000216 // - extending/truncating SIMD loads/stores
Dan Gohman60bddf12015-12-10 02:07:53 +0000217 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000218 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
219 for (auto T : MVT::integer_valuetypes())
220 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
221 setLoadExtAction(Ext, T, MVT::i1, Promote);
Thomas Lively325c9c52018-10-25 01:46:07 +0000222 if (Subtarget->hasSIMD128()) {
223 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32,
224 MVT::v2f64}) {
225 for (auto MemT : MVT::vector_valuetypes()) {
226 if (MVT(T) != MemT) {
227 setTruncStoreAction(T, MemT, Expand);
228 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
229 setLoadExtAction(Ext, T, MemT, Expand);
230 }
231 }
232 }
233 }
Derek Schuffffa143c2015-11-10 00:30:57 +0000234
Thomas Lively33f87b82019-01-28 23:44:31 +0000235 // Don't do anything clever with build_pairs
236 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
237
Derek Schuffffa143c2015-11-10 00:30:57 +0000238 // Trap lowers to wasm unreachable
239 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000240
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000241 // Exception handling intrinsics
242 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000243 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000244
Derek Schuff18ba1922017-08-30 18:07:45 +0000245 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000246}
Dan Gohman10e730a2015-06-29 23:51:55 +0000247
Heejin Ahne8653bb2018-08-07 00:22:22 +0000248TargetLowering::AtomicExpansionKind
249WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
250 // We have wasm instructions for these
251 switch (AI->getOperation()) {
252 case AtomicRMWInst::Add:
253 case AtomicRMWInst::Sub:
254 case AtomicRMWInst::And:
255 case AtomicRMWInst::Or:
256 case AtomicRMWInst::Xor:
257 case AtomicRMWInst::Xchg:
258 return AtomicExpansionKind::None;
259 default:
260 break;
261 }
262 return AtomicExpansionKind::CmpXChg;
263}
264
Dan Gohman7b634842015-08-24 18:44:37 +0000265FastISel *WebAssemblyTargetLowering::createFastISel(
266 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
267 return WebAssembly::createFastISel(FuncInfo, LibInfo);
268}
269
JF Bastienaf111db2015-08-24 22:16:48 +0000270bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000271 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000272 // All offsets can be folded.
273 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000274}
275
Dan Gohman7a6b9822015-11-29 22:32:02 +0000276MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000277 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000278 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Heejin Ahnf208f632018-09-05 01:27:38 +0000279 if (BitWidth > 1 && BitWidth < 8)
280 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000281
282 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000283 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
284 // the count to be an i32.
285 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000286 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000287 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000288 }
289
Dan Gohmana8483752015-12-10 00:26:26 +0000290 MVT Result = MVT::getIntegerVT(BitWidth);
291 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
292 "Unable to represent scalar shift amount type");
293 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000294}
295
Dan Gohmancdd48b82017-11-28 01:13:40 +0000296// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
297// undefined result on invalid/overflow, to the WebAssembly opcode, which
298// traps on invalid/overflow.
Heejin Ahnf208f632018-09-05 01:27:38 +0000299static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
300 MachineBasicBlock *BB,
301 const TargetInstrInfo &TII,
302 bool IsUnsigned, bool Int64,
303 bool Float64, unsigned LoweredOpcode) {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000304 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
305
306 unsigned OutReg = MI.getOperand(0).getReg();
307 unsigned InReg = MI.getOperand(1).getReg();
308
309 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
310 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
311 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000312 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000313 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000314 unsigned Eqz = WebAssembly::EQZ_I32;
315 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000316 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
317 int64_t Substitute = IsUnsigned ? 0 : Limit;
318 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000319 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000320 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
321
322 const BasicBlock *LLVM_BB = BB->getBasicBlock();
323 MachineFunction *F = BB->getParent();
324 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
325 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
326 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
327
328 MachineFunction::iterator It = ++BB->getIterator();
329 F->insert(It, FalseMBB);
330 F->insert(It, TrueMBB);
331 F->insert(It, DoneMBB);
332
333 // Transfer the remainder of BB and its successor edges to DoneMBB.
334 DoneMBB->splice(DoneMBB->begin(), BB,
Heejin Ahnf208f632018-09-05 01:27:38 +0000335 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohmancdd48b82017-11-28 01:13:40 +0000336 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
337
338 BB->addSuccessor(TrueMBB);
339 BB->addSuccessor(FalseMBB);
340 TrueMBB->addSuccessor(DoneMBB);
341 FalseMBB->addSuccessor(DoneMBB);
342
Dan Gohman580c1022017-11-29 20:20:11 +0000343 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000344 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
345 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000346 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
347 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
348 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
349 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000350
351 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000352 // For signed numbers, we can do a single comparison to determine whether
353 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000354 if (IsUnsigned) {
355 Tmp0 = InReg;
356 } else {
Heejin Ahnf208f632018-09-05 01:27:38 +0000357 BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000358 }
359 BuildMI(BB, DL, TII.get(FConst), Tmp1)
360 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000361 BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000362
363 // For unsigned numbers, we have to do a separate comparison with zero.
364 if (IsUnsigned) {
365 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Heejin Ahnf208f632018-09-05 01:27:38 +0000366 unsigned SecondCmpReg =
367 MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Dan Gohman580c1022017-11-29 20:20:11 +0000368 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
369 BuildMI(BB, DL, TII.get(FConst), Tmp1)
370 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000371 BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
372 BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000373 CmpReg = AndReg;
374 }
375
Heejin Ahnf208f632018-09-05 01:27:38 +0000376 BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000377
378 // Create the CFG diamond to select between doing the conversion or using
379 // the substitute value.
Heejin Ahnf208f632018-09-05 01:27:38 +0000380 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
381 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
382 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
383 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000384 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000385 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000386 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000387 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000388 .addMBB(TrueMBB);
389
390 return DoneMBB;
391}
392
Heejin Ahnf208f632018-09-05 01:27:38 +0000393MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
394 MachineInstr &MI, MachineBasicBlock *BB) const {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000395 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
396 DebugLoc DL = MI.getDebugLoc();
397
398 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000399 default:
400 llvm_unreachable("Unexpected instr type to insert");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000401 case WebAssembly::FP_TO_SINT_I32_F32:
402 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
403 WebAssembly::I32_TRUNC_S_F32);
404 case WebAssembly::FP_TO_UINT_I32_F32:
405 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
406 WebAssembly::I32_TRUNC_U_F32);
407 case WebAssembly::FP_TO_SINT_I64_F32:
408 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
409 WebAssembly::I64_TRUNC_S_F32);
410 case WebAssembly::FP_TO_UINT_I64_F32:
411 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
412 WebAssembly::I64_TRUNC_U_F32);
413 case WebAssembly::FP_TO_SINT_I32_F64:
414 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
415 WebAssembly::I32_TRUNC_S_F64);
416 case WebAssembly::FP_TO_UINT_I32_F64:
417 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
418 WebAssembly::I32_TRUNC_U_F64);
419 case WebAssembly::FP_TO_SINT_I64_F64:
420 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
421 WebAssembly::I64_TRUNC_S_F64);
422 case WebAssembly::FP_TO_UINT_I64_F64:
423 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
424 WebAssembly::I64_TRUNC_U_F64);
Heejin Ahnf208f632018-09-05 01:27:38 +0000425 llvm_unreachable("Unexpected instruction to emit with custom inserter");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000426 }
427}
428
Heejin Ahnf208f632018-09-05 01:27:38 +0000429const char *
430WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000431 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000432 case WebAssemblyISD::FIRST_NUMBER:
433 break;
434#define HANDLE_NODETYPE(NODE) \
435 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000436 return "WebAssemblyISD::" #NODE;
437#include "WebAssemblyISD.def"
438#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000439 }
440 return nullptr;
441}
442
Dan Gohmanf19ed562015-11-13 01:42:29 +0000443std::pair<unsigned, const TargetRegisterClass *>
444WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
445 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
446 // First, see if this is a constraint that directly corresponds to a
447 // WebAssembly register class.
448 if (Constraint.size() == 1) {
449 switch (Constraint[0]) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000450 case 'r':
451 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
452 if (Subtarget->hasSIMD128() && VT.isVector()) {
453 if (VT.getSizeInBits() == 128)
454 return std::make_pair(0U, &WebAssembly::V128RegClass);
455 }
456 if (VT.isInteger() && !VT.isVector()) {
457 if (VT.getSizeInBits() <= 32)
458 return std::make_pair(0U, &WebAssembly::I32RegClass);
459 if (VT.getSizeInBits() <= 64)
460 return std::make_pair(0U, &WebAssembly::I64RegClass);
461 }
462 break;
463 default:
464 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000465 }
466 }
467
468 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
469}
470
Dan Gohman3192ddf2015-11-19 23:04:59 +0000471bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
472 // Assume ctz is a relatively cheap operation.
473 return true;
474}
475
476bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
477 // Assume clz is a relatively cheap operation.
478 return true;
479}
480
Dan Gohman4b9d7912015-12-15 22:01:29 +0000481bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
482 const AddrMode &AM,
Heejin Ahnf208f632018-09-05 01:27:38 +0000483 Type *Ty, unsigned AS,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000484 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000485 // WebAssembly offsets are added as unsigned without wrapping. The
486 // isLegalAddressingMode gives us no way to determine if wrapping could be
487 // happening, so we approximate this by accepting only non-negative offsets.
Heejin Ahnf208f632018-09-05 01:27:38 +0000488 if (AM.BaseOffs < 0)
489 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000490
491 // WebAssembly has no scale register operands.
Heejin Ahnf208f632018-09-05 01:27:38 +0000492 if (AM.Scale != 0)
493 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000494
495 // Everything else is legal.
496 return true;
497}
498
Dan Gohmanbb372242016-01-26 03:39:31 +0000499bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000500 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000501 // WebAssembly supports unaligned accesses, though it should be declared
502 // with the p2align attribute on loads and stores which do so, and there
503 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000504 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000505 // of constants, etc.), WebAssembly implementations will either want the
506 // unaligned access or they'll split anyway.
Heejin Ahnf208f632018-09-05 01:27:38 +0000507 if (Fast)
508 *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000509 return true;
510}
511
Reid Klecknerb5180542017-03-21 16:57:19 +0000512bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
513 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000514 // The current thinking is that wasm engines will perform this optimization,
515 // so we can save on code size.
516 return true;
517}
518
Simon Pilgrim99f70162018-06-28 17:27:09 +0000519EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
520 LLVMContext &C,
521 EVT VT) const {
522 if (VT.isVector())
523 return VT.changeVectorElementTypeToInteger();
524
525 return TargetLowering::getSetCCResultType(DL, C, VT);
526}
527
Heejin Ahn4128cb02018-08-02 21:44:24 +0000528bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
529 const CallInst &I,
530 MachineFunction &MF,
531 unsigned Intrinsic) const {
532 switch (Intrinsic) {
533 case Intrinsic::wasm_atomic_notify:
534 Info.opc = ISD::INTRINSIC_W_CHAIN;
535 Info.memVT = MVT::i32;
536 Info.ptrVal = I.getArgOperand(0);
537 Info.offset = 0;
538 Info.align = 4;
539 // atomic.notify instruction does not really load the memory specified with
540 // this argument, but MachineMemOperand should either be load or store, so
541 // we set this to a load.
542 // FIXME Volatile isn't really correct, but currently all LLVM atomic
543 // instructions are treated as volatiles in the backend, so we should be
544 // consistent. The same applies for wasm_atomic_wait intrinsics too.
545 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
546 return true;
547 case Intrinsic::wasm_atomic_wait_i32:
548 Info.opc = ISD::INTRINSIC_W_CHAIN;
549 Info.memVT = MVT::i32;
550 Info.ptrVal = I.getArgOperand(0);
551 Info.offset = 0;
552 Info.align = 4;
553 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
554 return true;
555 case Intrinsic::wasm_atomic_wait_i64:
556 Info.opc = ISD::INTRINSIC_W_CHAIN;
557 Info.memVT = MVT::i64;
558 Info.ptrVal = I.getArgOperand(0);
559 Info.offset = 0;
560 Info.align = 8;
561 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
562 return true;
563 default:
564 return false;
565 }
566}
567
Dan Gohman10e730a2015-06-29 23:51:55 +0000568//===----------------------------------------------------------------------===//
569// WebAssembly Lowering private implementation.
570//===----------------------------------------------------------------------===//
571
572//===----------------------------------------------------------------------===//
573// Lowering Code
574//===----------------------------------------------------------------------===//
575
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000576static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000577 MachineFunction &MF = DAG.getMachineFunction();
578 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000579 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000580}
581
Dan Gohman85dbdda2015-12-04 17:16:07 +0000582// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000583static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000584 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000585 // conventions. We don't yet have a way to annotate calls with properties like
586 // "cold", and we don't have any call-clobbered registers, so these are mostly
587 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000588 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000589 CallConv == CallingConv::Cold ||
590 CallConv == CallingConv::PreserveMost ||
591 CallConv == CallingConv::PreserveAll ||
592 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000593}
594
Heejin Ahnf208f632018-09-05 01:27:38 +0000595SDValue
596WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
597 SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000598 SelectionDAG &DAG = CLI.DAG;
599 SDLoc DL = CLI.DL;
600 SDValue Chain = CLI.Chain;
601 SDValue Callee = CLI.Callee;
602 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000603 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000604
605 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000606 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000607 fail(DL, DAG,
608 "WebAssembly doesn't support language-specific or target-specific "
609 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000610 if (CLI.IsPatchPoint)
611 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
612
Dan Gohman9cc692b2015-10-02 20:54:23 +0000613 // WebAssembly doesn't currently support explicit tail calls. If they are
614 // required, fail. Otherwise, just disable them.
615 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
616 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000617 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000618 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
619 CLI.IsTailCall = false;
620
JF Bastiend8a9d662015-08-24 21:59:51 +0000621 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000622 if (Ins.size() > 1)
623 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
624
Dan Gohman2d822e72015-12-04 17:12:52 +0000625 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000626 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000627 unsigned NumFixedArgs = 0;
Derek Schuff4dd67782016-01-27 21:17:39 +0000628 for (unsigned i = 0; i < Outs.size(); ++i) {
629 const ISD::OutputArg &Out = Outs[i];
630 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000631 if (Out.Flags.isNest())
632 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000633 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000634 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000635 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000636 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000637 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000638 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000639 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000640 auto &MFI = MF.getFrameInfo();
641 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
642 Out.Flags.getByValAlign(),
643 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000644 SDValue SizeNode =
645 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000646 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000647 Chain = DAG.getMemcpy(
648 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000649 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000650 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
651 OutVal = FINode;
652 }
Dan Gohman910ba332018-06-26 03:18:38 +0000653 // Count the number of fixed args *after* legalization.
654 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000655 }
656
JF Bastiend8a9d662015-08-24 21:59:51 +0000657 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000658 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000659
JF Bastiend8a9d662015-08-24 21:59:51 +0000660 // Analyze operands of the call, assigning locations to each operand.
661 SmallVector<CCValAssign, 16> ArgLocs;
662 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000663
Dan Gohman35bfb242015-12-04 23:22:35 +0000664 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000665 // Outgoing non-fixed arguments are placed in a buffer. First
666 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000667 for (SDValue Arg :
668 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
669 EVT VT = Arg.getValueType();
670 assert(VT != MVT::iPTR && "Legalized args should be concrete");
671 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000672 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
673 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000674 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
675 Offset, VT.getSimpleVT(),
676 CCValAssign::Full));
677 }
678 }
679
680 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
681
Derek Schuff27501e22016-02-10 19:51:04 +0000682 SDValue FINode;
683 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000684 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000685 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000686 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
687 Layout.getStackAlignment(),
688 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000689 unsigned ValNo = 0;
690 SmallVector<SDValue, 8> Chains;
691 for (SDValue Arg :
692 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
693 assert(ArgLocs[ValNo].getValNo() == ValNo &&
694 "ArgLocs should remain in order and only hold varargs args");
695 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000696 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000697 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000698 DAG.getConstant(Offset, DL, PtrVT));
Heejin Ahnf208f632018-09-05 01:27:38 +0000699 Chains.push_back(
700 DAG.getStore(Chain, DL, Arg, Add,
701 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000702 }
703 if (!Chains.empty())
704 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000705 } else if (IsVarArg) {
706 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000707 }
708
709 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000710 SmallVector<SDValue, 16> Ops;
711 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000712 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000713
714 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
715 // isn't reliable.
716 Ops.append(OutVals.begin(),
717 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000718 // Add a pointer to the vararg buffer.
Heejin Ahnf208f632018-09-05 01:27:38 +0000719 if (IsVarArg)
720 Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000721
Derek Schuff27501e22016-02-10 19:51:04 +0000722 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000723 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000724 assert(!In.Flags.isByVal() && "byval is not valid for return values");
725 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000726 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000727 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000728 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000729 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000730 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000731 fail(DL, DAG,
732 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000733 // Ignore In.getOrigAlign() because all our arguments are passed in
734 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000735 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000736 }
Derek Schuff27501e22016-02-10 19:51:04 +0000737 InTys.push_back(MVT::Other);
738 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000739 SDValue Res =
740 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000741 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000742 if (Ins.empty()) {
743 Chain = Res;
744 } else {
745 InVals.push_back(Res);
746 Chain = Res.getValue(1);
747 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000748
JF Bastiend8a9d662015-08-24 21:59:51 +0000749 return Chain;
750}
751
JF Bastienb9073fb2015-07-22 21:28:15 +0000752bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000753 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
754 const SmallVectorImpl<ISD::OutputArg> &Outs,
755 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000756 // WebAssembly can't currently handle returning tuples.
757 return Outs.size() <= 1;
758}
759
760SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000761 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000762 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000763 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000764 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000765 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000766 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000767 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
768
JF Bastien600aee92015-07-31 17:53:38 +0000769 SmallVector<SDValue, 4> RetOps(1, Chain);
770 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000771 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000772
Dan Gohman754cd112015-11-11 01:33:02 +0000773 // Record the number and types of the return values.
774 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000775 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
776 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000777 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000778 if (Out.Flags.isInAlloca())
779 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000780 if (Out.Flags.isInConsecutiveRegs())
781 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
782 if (Out.Flags.isInConsecutiveRegsLast())
783 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000784 }
785
JF Bastienb9073fb2015-07-22 21:28:15 +0000786 return Chain;
787}
788
789SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000790 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000791 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
792 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000793 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000794 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000795
Dan Gohman2726b882016-10-06 22:29:32 +0000796 MachineFunction &MF = DAG.getMachineFunction();
797 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
798
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000799 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
800 // of the incoming values before they're represented by virtual registers.
801 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
802
JF Bastien600aee92015-07-31 17:53:38 +0000803 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000804 if (In.Flags.isInAlloca())
805 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
806 if (In.Flags.isNest())
807 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000808 if (In.Flags.isInConsecutiveRegs())
809 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
810 if (In.Flags.isInConsecutiveRegsLast())
811 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000812 // Ignore In.getOrigAlign() because all our arguments are passed in
813 // registers.
Heejin Ahnf208f632018-09-05 01:27:38 +0000814 InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
815 DAG.getTargetConstant(InVals.size(),
816 DL, MVT::i32))
817 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000818
819 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000820 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000821 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000822
Derek Schuff27501e22016-02-10 19:51:04 +0000823 // Varargs are copied into a buffer allocated by the caller, and a pointer to
824 // the buffer is passed as an argument.
825 if (IsVarArg) {
826 MVT PtrVT = getPointerTy(MF.getDataLayout());
827 unsigned VarargVreg =
828 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
829 MFI->setVarargBufferVreg(VarargVreg);
830 Chain = DAG.getCopyToReg(
831 Chain, DL, VarargVreg,
832 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
833 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
834 MFI->addParam(PtrVT);
835 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000836
Derek Schuff77a7a382018-10-03 22:22:48 +0000837 // Record the number and types of arguments and results.
Dan Gohman2726b882016-10-06 22:29:32 +0000838 SmallVector<MVT, 4> Params;
839 SmallVector<MVT, 4> Results;
Derek Schuff77a7a382018-10-03 22:22:48 +0000840 ComputeSignatureVTs(MF.getFunction().getFunctionType(), MF.getFunction(),
841 DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000842 for (MVT VT : Results)
843 MFI->addResult(VT);
Derek Schuff77a7a382018-10-03 22:22:48 +0000844 // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
845 // the param logic here with ComputeSignatureVTs
846 assert(MFI->getParams().size() == Params.size() &&
847 std::equal(MFI->getParams().begin(), MFI->getParams().end(),
848 Params.begin()));
Dan Gohman2726b882016-10-06 22:29:32 +0000849
JF Bastienb9073fb2015-07-22 21:28:15 +0000850 return Chain;
851}
852
Dan Gohman10e730a2015-06-29 23:51:55 +0000853//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000854// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000855//===----------------------------------------------------------------------===//
856
JF Bastienaf111db2015-08-24 22:16:48 +0000857SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
858 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000859 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000860 switch (Op.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000861 default:
862 llvm_unreachable("unimplemented operation lowering");
863 return SDValue();
864 case ISD::FrameIndex:
865 return LowerFrameIndex(Op, DAG);
866 case ISD::GlobalAddress:
867 return LowerGlobalAddress(Op, DAG);
868 case ISD::ExternalSymbol:
869 return LowerExternalSymbol(Op, DAG);
870 case ISD::JumpTable:
871 return LowerJumpTable(Op, DAG);
872 case ISD::BR_JT:
873 return LowerBR_JT(Op, DAG);
874 case ISD::VASTART:
875 return LowerVASTART(Op, DAG);
876 case ISD::BlockAddress:
877 case ISD::BRIND:
878 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
879 return SDValue();
880 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
881 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
882 return SDValue();
883 case ISD::FRAMEADDR:
884 return LowerFRAMEADDR(Op, DAG);
885 case ISD::CopyToReg:
886 return LowerCopyToReg(Op, DAG);
Thomas Livelyfb84fd72018-11-02 00:06:56 +0000887 case ISD::EXTRACT_VECTOR_ELT:
888 case ISD::INSERT_VECTOR_ELT:
889 return LowerAccessVectorElement(Op, DAG);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000890 case ISD::INTRINSIC_VOID:
Heejin Ahnd6f48782019-01-30 03:21:57 +0000891 case ISD::INTRINSIC_WO_CHAIN:
892 case ISD::INTRINSIC_W_CHAIN:
893 return LowerIntrinsic(Op, DAG);
Thomas Lively64a39a12019-01-10 22:32:11 +0000894 case ISD::SIGN_EXTEND_INREG:
895 return LowerSIGN_EXTEND_INREG(Op, DAG);
Thomas Lively079816e2019-01-30 02:23:29 +0000896 case ISD::BUILD_VECTOR:
897 return LowerBUILD_VECTOR(Op, DAG);
Thomas Livelya0d25812018-09-07 21:54:46 +0000898 case ISD::VECTOR_SHUFFLE:
899 return LowerVECTOR_SHUFFLE(Op, DAG);
Thomas Lively55735d52018-10-20 01:31:18 +0000900 case ISD::SHL:
901 case ISD::SRA:
902 case ISD::SRL:
903 return LowerShift(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000904 }
905}
906
Derek Schuffaadc89c2016-02-16 18:18:36 +0000907SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
908 SelectionDAG &DAG) const {
909 SDValue Src = Op.getOperand(2);
910 if (isa<FrameIndexSDNode>(Src.getNode())) {
911 // CopyToReg nodes don't support FrameIndex operands. Other targets select
912 // the FI to some LEA-like instruction, but since we don't have that, we
913 // need to insert some kind of instruction that can take an FI operand and
914 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
Thomas Lively6a87dda2019-01-08 06:25:55 +0000915 // local.copy between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000916 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000917 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000918 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000919 EVT VT = Src.getValueType();
Heejin Ahnf208f632018-09-05 01:27:38 +0000920 SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
921 : WebAssembly::COPY_I64,
922 DL, VT, Src),
923 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000924 return Op.getNode()->getNumValues() == 1
925 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
Heejin Ahnf208f632018-09-05 01:27:38 +0000926 : DAG.getCopyToReg(Chain, DL, Reg, Copy,
927 Op.getNumOperands() == 4 ? Op.getOperand(3)
928 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000929 }
930 return SDValue();
931}
932
Derek Schuff9769deb2015-12-11 23:49:46 +0000933SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
934 SelectionDAG &DAG) const {
935 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
936 return DAG.getTargetFrameIndex(FI, Op.getValueType());
937}
938
Dan Gohman94c65662016-02-16 23:48:04 +0000939SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
940 SelectionDAG &DAG) const {
941 // Non-zero depths are not supported by WebAssembly currently. Use the
942 // legalizer's default expansion, which is to return 0 (what this function is
943 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000944 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000945 return SDValue();
946
Matthias Braun941a7052016-07-28 18:40:00 +0000947 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000948 EVT VT = Op.getValueType();
949 unsigned FP =
950 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
951 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
952}
953
JF Bastienaf111db2015-08-24 22:16:48 +0000954SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
955 SelectionDAG &DAG) const {
956 SDLoc DL(Op);
957 const auto *GA = cast<GlobalAddressSDNode>(Op);
958 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000959 assert(GA->getTargetFlags() == 0 &&
960 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000961 if (GA->getAddressSpace() != 0)
962 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000963 return DAG.getNode(
964 WebAssemblyISD::Wrapper, DL, VT,
965 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000966}
967
Heejin Ahnf208f632018-09-05 01:27:38 +0000968SDValue
969WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
970 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000971 SDLoc DL(Op);
972 const auto *ES = cast<ExternalSymbolSDNode>(Op);
973 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000974 assert(ES->getTargetFlags() == 0 &&
975 "Unexpected target flags on generic ExternalSymbolSDNode");
976 // Set the TargetFlags to 0x1 which indicates that this is a "function"
977 // symbol rather than a data symbol. We do this unconditionally even though
978 // we don't know anything about the symbol other than its name, because all
979 // external symbols used in target-independent SelectionDAG code are for
980 // functions.
Heejin Ahnf208f632018-09-05 01:27:38 +0000981 return DAG.getNode(
982 WebAssemblyISD::Wrapper, DL, VT,
983 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
984 WebAssemblyII::MO_SYMBOL_FUNCTION));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000985}
986
Dan Gohman950a13c2015-09-16 16:51:30 +0000987SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
988 SelectionDAG &DAG) const {
989 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000990 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000991 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000992 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
993 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
994 JT->getTargetFlags());
995}
996
997SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
998 SelectionDAG &DAG) const {
999 SDLoc DL(Op);
1000 SDValue Chain = Op.getOperand(0);
1001 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
1002 SDValue Index = Op.getOperand(2);
1003 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
1004
1005 SmallVector<SDValue, 8> Ops;
1006 Ops.push_back(Chain);
1007 Ops.push_back(Index);
1008
1009 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
1010 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
1011
Dan Gohman14026062016-03-08 03:18:12 +00001012 // Add an operand for each case.
Heejin Ahnf208f632018-09-05 01:27:38 +00001013 for (auto MBB : MBBs)
1014 Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman14026062016-03-08 03:18:12 +00001015
Dan Gohman950a13c2015-09-16 16:51:30 +00001016 // TODO: For now, we just pick something arbitrary for a default case for now.
1017 // We really want to sniff out the guard and put in the real default case (and
1018 // delete the guard).
1019 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
1020
Dan Gohman14026062016-03-08 03:18:12 +00001021 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +00001022}
1023
Dan Gohman35bfb242015-12-04 23:22:35 +00001024SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
1025 SelectionDAG &DAG) const {
1026 SDLoc DL(Op);
1027 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
1028
Derek Schuff27501e22016-02-10 19:51:04 +00001029 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +00001030 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +00001031
1032 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
1033 MFI->getVarargBufferVreg(), PtrVT);
1034 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +00001035 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +00001036}
1037
Heejin Ahnd6f48782019-01-30 03:21:57 +00001038SDValue WebAssemblyTargetLowering::LowerIntrinsic(SDValue Op,
1039 SelectionDAG &DAG) const {
1040 MachineFunction &MF = DAG.getMachineFunction();
1041 unsigned IntNo;
1042 switch (Op.getOpcode()) {
1043 case ISD::INTRINSIC_VOID:
1044 case ISD::INTRINSIC_W_CHAIN:
1045 IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1046 break;
1047 case ISD::INTRINSIC_WO_CHAIN:
1048 IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1049 break;
1050 default:
1051 llvm_unreachable("Invalid intrinsic");
1052 }
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001053 SDLoc DL(Op);
Heejin Ahnd6f48782019-01-30 03:21:57 +00001054
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001055 switch (IntNo) {
1056 default:
1057 return {}; // Don't custom lower most intrinsics.
Thomas Lively5d461c92018-10-03 23:02:23 +00001058
Heejin Ahn24faf852018-10-25 23:55:10 +00001059 case Intrinsic::wasm_lsda: {
Heejin Ahn24faf852018-10-25 23:55:10 +00001060 EVT VT = Op.getValueType();
1061 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1062 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1063 auto &Context = MF.getMMI().getContext();
1064 MCSymbol *S = Context.getOrCreateSymbol(Twine("GCC_except_table") +
1065 Twine(MF.getFunctionNumber()));
1066 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1067 DAG.getMCSymbol(S, PtrVT));
1068 }
Heejin Ahnda419bd2018-11-14 02:46:21 +00001069
1070 case Intrinsic::wasm_throw: {
Heejin Ahnd6f48782019-01-30 03:21:57 +00001071 // We only support C++ exceptions for now
Heejin Ahnda419bd2018-11-14 02:46:21 +00001072 int Tag = cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
Heejin Ahnd6f48782019-01-30 03:21:57 +00001073 if (Tag != CPP_EXCEPTION)
Heejin Ahnda419bd2018-11-14 02:46:21 +00001074 llvm_unreachable("Invalid tag!");
Heejin Ahnd6f48782019-01-30 03:21:57 +00001075 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1076 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1077 const char *SymName = MF.createExternalSymbolName("__cpp_exception");
1078 SDValue SymNode =
1079 DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
1080 DAG.getTargetExternalSymbol(
1081 SymName, PtrVT, WebAssemblyII::MO_SYMBOL_EVENT));
1082 return DAG.getNode(WebAssemblyISD::THROW, DL,
1083 MVT::Other, // outchain type
1084 {
1085 Op.getOperand(0), // inchain
1086 SymNode, // exception symbol
1087 Op.getOperand(3) // thrown value
1088 });
Heejin Ahnda419bd2018-11-14 02:46:21 +00001089 }
1090 }
1091}
1092
1093SDValue
Thomas Lively64a39a12019-01-10 22:32:11 +00001094WebAssemblyTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
1095 SelectionDAG &DAG) const {
1096 // If sign extension operations are disabled, allow sext_inreg only if operand
1097 // is a vector extract. SIMD does not depend on sign extension operations, but
1098 // allowing sext_inreg in this context lets us have simple patterns to select
1099 // extract_lane_s instructions. Expanding sext_inreg everywhere would be
1100 // simpler in this file, but would necessitate large and brittle patterns to
1101 // undo the expansion and select extract_lane_s instructions.
1102 assert(!Subtarget->hasSignExt() && Subtarget->hasSIMD128());
1103 if (Op.getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT)
1104 return Op;
1105 // Otherwise expand
1106 return SDValue();
1107}
1108
Thomas Lively079816e2019-01-30 02:23:29 +00001109SDValue WebAssemblyTargetLowering::LowerBUILD_VECTOR(SDValue Op,
1110 SelectionDAG &DAG) const {
1111 SDLoc DL(Op);
1112 const EVT VecT = Op.getValueType();
1113 const EVT LaneT = Op.getOperand(0).getValueType();
1114 const size_t Lanes = Op.getNumOperands();
1115 auto IsConstant = [](const SDValue &V) {
1116 return V.getOpcode() == ISD::Constant || V.getOpcode() == ISD::ConstantFP;
1117 };
1118
1119 // Find the most common operand, which is approximately the best to splat
1120 using Entry = std::pair<SDValue, size_t>;
1121 SmallVector<Entry, 16> ValueCounts;
1122 size_t NumConst = 0, NumDynamic = 0;
1123 for (const SDValue &Lane : Op->op_values()) {
1124 if (Lane.isUndef()) {
1125 continue;
1126 } else if (IsConstant(Lane)) {
1127 NumConst++;
1128 } else {
1129 NumDynamic++;
1130 }
1131 auto CountIt = std::find_if(ValueCounts.begin(), ValueCounts.end(),
1132 [&Lane](Entry A) { return A.first == Lane; });
1133 if (CountIt == ValueCounts.end()) {
1134 ValueCounts.emplace_back(Lane, 1);
1135 } else {
1136 CountIt->second++;
1137 }
1138 }
1139 auto CommonIt =
1140 std::max_element(ValueCounts.begin(), ValueCounts.end(),
1141 [](Entry A, Entry B) { return A.second < B.second; });
1142 assert(CommonIt != ValueCounts.end() && "Unexpected all-undef build_vector");
1143 SDValue SplatValue = CommonIt->first;
1144 size_t NumCommon = CommonIt->second;
1145
1146 // If v128.const is available, consider using it instead of a splat
1147 if (Subtarget->hasUnimplementedSIMD128()) {
1148 // {i32,i64,f32,f64}.const opcode, and value
1149 const size_t ConstBytes = 1 + std::max(size_t(4), 16 / Lanes);
1150 // SIMD prefix and opcode
1151 const size_t SplatBytes = 2;
1152 const size_t SplatConstBytes = SplatBytes + ConstBytes;
1153 // SIMD prefix, opcode, and lane index
1154 const size_t ReplaceBytes = 3;
1155 const size_t ReplaceConstBytes = ReplaceBytes + ConstBytes;
1156 // SIMD prefix, v128.const opcode, and 128-bit value
1157 const size_t VecConstBytes = 18;
1158 // Initial v128.const and a replace_lane for each non-const operand
1159 const size_t ConstInitBytes = VecConstBytes + NumDynamic * ReplaceBytes;
1160 // Initial splat and all necessary replace_lanes
1161 const size_t SplatInitBytes =
1162 IsConstant(SplatValue)
1163 // Initial constant splat
1164 ? (SplatConstBytes +
1165 // Constant replace_lanes
1166 (NumConst - NumCommon) * ReplaceConstBytes +
1167 // Dynamic replace_lanes
1168 (NumDynamic * ReplaceBytes))
1169 // Initial dynamic splat
1170 : (SplatBytes +
1171 // Constant replace_lanes
1172 (NumConst * ReplaceConstBytes) +
1173 // Dynamic replace_lanes
1174 (NumDynamic - NumCommon) * ReplaceBytes);
1175 if (ConstInitBytes < SplatInitBytes) {
1176 // Create build_vector that will lower to initial v128.const
1177 SmallVector<SDValue, 16> ConstLanes;
1178 for (const SDValue &Lane : Op->op_values()) {
1179 if (IsConstant(Lane)) {
1180 ConstLanes.push_back(Lane);
1181 } else if (LaneT.isFloatingPoint()) {
1182 ConstLanes.push_back(DAG.getConstantFP(0, DL, LaneT));
1183 } else {
1184 ConstLanes.push_back(DAG.getConstant(0, DL, LaneT));
1185 }
1186 }
1187 SDValue Result = DAG.getBuildVector(VecT, DL, ConstLanes);
1188 // Add replace_lane instructions for non-const lanes
1189 for (size_t I = 0; I < Lanes; ++I) {
1190 const SDValue &Lane = Op->getOperand(I);
1191 if (!Lane.isUndef() && !IsConstant(Lane))
1192 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane,
1193 DAG.getConstant(I, DL, MVT::i32));
1194 }
1195 return Result;
1196 }
1197 }
1198 // Use a splat for the initial vector
1199 SDValue Result = DAG.getSplatBuildVector(VecT, DL, SplatValue);
1200 // Add replace_lane instructions for other values
1201 for (size_t I = 0; I < Lanes; ++I) {
1202 const SDValue &Lane = Op->getOperand(I);
1203 if (Lane != SplatValue)
1204 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane,
1205 DAG.getConstant(I, DL, MVT::i32));
1206 }
1207 return Result;
1208}
1209
Thomas Lively64a39a12019-01-10 22:32:11 +00001210SDValue
Thomas Livelya0d25812018-09-07 21:54:46 +00001211WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
1212 SelectionDAG &DAG) const {
1213 SDLoc DL(Op);
1214 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
1215 MVT VecType = Op.getOperand(0).getSimpleValueType();
1216 assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
1217 size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
1218
1219 // Space for two vector args and sixteen mask indices
1220 SDValue Ops[18];
1221 size_t OpIdx = 0;
1222 Ops[OpIdx++] = Op.getOperand(0);
1223 Ops[OpIdx++] = Op.getOperand(1);
1224
1225 // Expand mask indices to byte indices and materialize them as operands
1226 for (size_t I = 0, Lanes = Mask.size(); I < Lanes; ++I) {
1227 for (size_t J = 0; J < LaneBytes; ++J) {
Thomas Lively11a332d02018-10-19 19:08:06 +00001228 // Lower undefs (represented by -1 in mask) to zero
1229 uint64_t ByteIndex =
1230 Mask[I] == -1 ? 0 : (uint64_t)Mask[I] * LaneBytes + J;
1231 Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
Thomas Livelya0d25812018-09-07 21:54:46 +00001232 }
1233 }
1234
Thomas Livelyed951342018-10-24 23:27:40 +00001235 return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
Thomas Livelya0d25812018-09-07 21:54:46 +00001236}
1237
Thomas Livelyfb84fd72018-11-02 00:06:56 +00001238SDValue
1239WebAssemblyTargetLowering::LowerAccessVectorElement(SDValue Op,
1240 SelectionDAG &DAG) const {
1241 // Allow constant lane indices, expand variable lane indices
1242 SDNode *IdxNode = Op.getOperand(Op.getNumOperands() - 1).getNode();
1243 if (isa<ConstantSDNode>(IdxNode) || IdxNode->isUndef())
1244 return Op;
1245 else
1246 // Perform default expansion
1247 return SDValue();
1248}
1249
Thomas Lively6bf2b402019-01-15 02:16:03 +00001250static SDValue UnrollVectorShift(SDValue Op, SelectionDAG &DAG) {
1251 EVT LaneT = Op.getSimpleValueType().getVectorElementType();
1252 // 32-bit and 64-bit unrolled shifts will have proper semantics
1253 if (LaneT.bitsGE(MVT::i32))
1254 return DAG.UnrollVectorOp(Op.getNode());
1255 // Otherwise mask the shift value to get proper semantics from 32-bit shift
1256 SDLoc DL(Op);
1257 SDValue ShiftVal = Op.getOperand(1);
1258 uint64_t MaskVal = LaneT.getSizeInBits() - 1;
1259 SDValue MaskedShiftVal = DAG.getNode(
1260 ISD::AND, // mask opcode
1261 DL, ShiftVal.getValueType(), // masked value type
1262 ShiftVal, // original shift value operand
1263 DAG.getConstant(MaskVal, DL, ShiftVal.getValueType()) // mask operand
1264 );
1265
1266 return DAG.UnrollVectorOp(
1267 DAG.getNode(Op.getOpcode(), // original shift opcode
1268 DL, Op.getValueType(), // original return type
1269 Op.getOperand(0), // original vector operand,
1270 MaskedShiftVal // new masked shift value operand
1271 )
1272 .getNode());
1273}
1274
Thomas Lively55735d52018-10-20 01:31:18 +00001275SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op,
1276 SelectionDAG &DAG) const {
1277 SDLoc DL(Op);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001278
1279 // Only manually lower vector shifts
1280 assert(Op.getSimpleValueType().isVector());
1281
Thomas Lively6bf2b402019-01-15 02:16:03 +00001282 // Expand all vector shifts until V8 fixes its implementation
1283 // TODO: remove this once V8 is fixed
1284 if (!Subtarget->hasUnimplementedSIMD128())
1285 return UnrollVectorShift(Op, DAG);
1286
Thomas Livelyb2382c82018-11-02 00:39:57 +00001287 // Unroll non-splat vector shifts
1288 BuildVectorSDNode *ShiftVec;
1289 SDValue SplatVal;
1290 if (!(ShiftVec = dyn_cast<BuildVectorSDNode>(Op.getOperand(1).getNode())) ||
1291 !(SplatVal = ShiftVec->getSplatValue()))
Thomas Lively6bf2b402019-01-15 02:16:03 +00001292 return UnrollVectorShift(Op, DAG);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001293
1294 // All splats except i64x2 const splats are handled by patterns
1295 ConstantSDNode *SplatConst = dyn_cast<ConstantSDNode>(SplatVal);
1296 if (!SplatConst || Op.getSimpleValueType() != MVT::v2i64)
Thomas Lively55735d52018-10-20 01:31:18 +00001297 return Op;
Thomas Livelyb2382c82018-11-02 00:39:57 +00001298
1299 // i64x2 const splats are custom lowered to avoid unnecessary wraps
Thomas Lively55735d52018-10-20 01:31:18 +00001300 unsigned Opcode;
1301 switch (Op.getOpcode()) {
1302 case ISD::SHL:
1303 Opcode = WebAssemblyISD::VEC_SHL;
1304 break;
1305 case ISD::SRA:
1306 Opcode = WebAssemblyISD::VEC_SHR_S;
1307 break;
1308 case ISD::SRL:
1309 Opcode = WebAssemblyISD::VEC_SHR_U;
1310 break;
1311 default:
1312 llvm_unreachable("unexpected opcode");
Thomas Lively55735d52018-10-20 01:31:18 +00001313 }
Thomas Livelyb2382c82018-11-02 00:39:57 +00001314 APInt Shift = SplatConst->getAPIntValue().zextOrTrunc(32);
Thomas Lively55735d52018-10-20 01:31:18 +00001315 return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0),
Thomas Livelyb2382c82018-11-02 00:39:57 +00001316 DAG.getConstant(Shift, DL, MVT::i32));
Thomas Lively55735d52018-10-20 01:31:18 +00001317}
1318
Dan Gohman10e730a2015-06-29 23:51:55 +00001319//===----------------------------------------------------------------------===//
1320// WebAssembly Optimization Hooks
1321//===----------------------------------------------------------------------===//