blob: 4b9f560597fead8ccd96b73456d3f58b3eb66453 [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
4 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
5 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
6 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
8 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
9 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
10 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
11 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
12 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
13 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
14 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
15 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
16 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
17
18 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
19 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
20 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
21 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
22 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
23 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
24 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
25 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
26 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
27 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
28 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
29 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
30 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
31 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
32 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
33 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
34 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
35 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
36 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
37 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
38 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
39 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
40 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
41 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
42 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
43 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
44 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
45 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
46 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
47 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
48
49// Bitcasts between 256-bit vector types. Return the original type since
50// no instruction is needed for the conversion
51 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
52 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
53 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
54 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
55 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
56 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
57 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
58 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
59 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
60 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
61 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
62 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
63 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
64 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
65 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
66 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
67 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
68 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
69 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
70 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
71 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
72 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
73 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
74 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
75 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
76 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
77 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
78 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
79 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
80 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
81}
82
83//
84// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
85//
86
87let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
88 isPseudo = 1, Predicates = [HasAVX512] in {
89def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
90 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
91}
92
Craig Topperfb1746b2014-01-30 06:03:19 +000093let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000094def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
95def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
96def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +000097}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000098
99//===----------------------------------------------------------------------===//
100// AVX-512 - VECTOR INSERT
101//
102// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000103let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000104def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
105 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
106 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
107 []>, EVEX_4V, EVEX_V512;
108let mayLoad = 1 in
109def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
110 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
111 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
112 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
113}
114
115// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000116let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000117def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
118 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
119 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
120 []>, EVEX_4V, EVEX_V512, VEX_W;
121let mayLoad = 1 in
122def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
123 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
124 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
125 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
126}
127// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000128let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000129def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
130 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
131 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
132 []>, EVEX_4V, EVEX_V512;
133let mayLoad = 1 in
134def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
135 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
136 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
137 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
138
139}
140
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000141let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000142// -- 64x4 form --
143def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
144 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
145 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
146 []>, EVEX_4V, EVEX_V512, VEX_W;
147let mayLoad = 1 in
148def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
149 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
150 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
151 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
152}
153
154def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
155 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
156 (INSERT_get_vinsert128_imm VR512:$ins))>;
157def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
158 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
159 (INSERT_get_vinsert128_imm VR512:$ins))>;
160def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
161 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
162 (INSERT_get_vinsert128_imm VR512:$ins))>;
163def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
164 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
165 (INSERT_get_vinsert128_imm VR512:$ins))>;
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000166
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000167def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
168 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
169 (INSERT_get_vinsert128_imm VR512:$ins))>;
170def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000171 (bc_v4i32 (loadv2i64 addr:$src2)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000172 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
173 (INSERT_get_vinsert128_imm VR512:$ins))>;
174def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
175 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
176 (INSERT_get_vinsert128_imm VR512:$ins))>;
177def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
178 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
179 (INSERT_get_vinsert128_imm VR512:$ins))>;
180
181def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
182 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
183 (INSERT_get_vinsert256_imm VR512:$ins))>;
184def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
185 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
186 (INSERT_get_vinsert256_imm VR512:$ins))>;
187def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
188 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
189 (INSERT_get_vinsert256_imm VR512:$ins))>;
190def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
191 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
192 (INSERT_get_vinsert256_imm VR512:$ins))>;
193
194def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
195 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
196 (INSERT_get_vinsert256_imm VR512:$ins))>;
197def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
198 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
199 (INSERT_get_vinsert256_imm VR512:$ins))>;
200def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
201 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
202 (INSERT_get_vinsert256_imm VR512:$ins))>;
203def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
204 (bc_v8i32 (loadv4i64 addr:$src2)),
205 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
206 (INSERT_get_vinsert256_imm VR512:$ins))>;
207
208// vinsertps - insert f32 to XMM
209def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
210 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000211 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000212 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000213 EVEX_4V;
214def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
215 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000216 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000217 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000218 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
219 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
220
221//===----------------------------------------------------------------------===//
222// AVX-512 VECTOR EXTRACT
223//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000224let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000225// -- 32x4 form --
226def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
227 (ins VR512:$src1, i8imm:$src2),
228 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
229 []>, EVEX, EVEX_V512;
230def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
231 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
232 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
233 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
234
235// -- 64x4 form --
236def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
237 (ins VR512:$src1, i8imm:$src2),
238 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
239 []>, EVEX, EVEX_V512, VEX_W;
240let mayStore = 1 in
241def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
242 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
243 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
244 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
245}
246
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000247let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000248// -- 32x4 form --
249def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
250 (ins VR512:$src1, i8imm:$src2),
251 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
252 []>, EVEX, EVEX_V512;
253def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
254 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
255 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
256 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
257
258// -- 64x4 form --
259def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
260 (ins VR512:$src1, i8imm:$src2),
261 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
262 []>, EVEX, EVEX_V512, VEX_W;
263let mayStore = 1 in
264def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
265 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
266 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
267 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
268}
269
270def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
271 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
272 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
273
274def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
275 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
276 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
277
278def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
279 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
280 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
281
282def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
283 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
284 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
285
286
287def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
288 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
289 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
290
291def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
292 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
293 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
294
295def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
296 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
297 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
298
299def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
300 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
301 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
302
303// A 256-bit subvector extract from the first 512-bit vector position
304// is a subregister copy that needs no instruction.
305def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
306 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
307def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
308 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
309def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
310 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
311def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
312 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
313
314// zmm -> xmm
315def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
316 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
317def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
318 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
319def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
320 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
321def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
322 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
323
324
325// A 128-bit subvector insert to the first 512-bit vector position
326// is a subregister copy that needs no instruction.
327def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
328 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
329 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
330 sub_ymm)>;
331def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
332 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
333 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
334 sub_ymm)>;
335def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
336 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
337 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
338 sub_ymm)>;
339def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
340 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
341 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
342 sub_ymm)>;
343
344def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
345 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
346def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
347 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
348def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
349 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
350def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
351 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
352
353// vextractps - extract 32 bits from XMM
354def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
355 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000356 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
358 EVEX;
359
360def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
361 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000362 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000363 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000364 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000365
366//===---------------------------------------------------------------------===//
367// AVX-512 BROADCAST
368//---
369multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
370 RegisterClass DestRC,
371 RegisterClass SrcRC, X86MemOperand x86memop> {
372 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000373 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000374 []>, EVEX;
375 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000376 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377}
378let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000379 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 VR128X, f32mem>,
381 EVEX_V512, EVEX_CD8<32, CD8VT1>;
382}
383
384let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000385 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386 VR128X, f64mem>,
387 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
388}
389
390def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
391 (VBROADCASTSSZrm addr:$src)>;
392def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
393 (VBROADCASTSDZrm addr:$src)>;
394
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000395def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
396 (VBROADCASTSSZrm addr:$src)>;
397def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
398 (VBROADCASTSDZrm addr:$src)>;
399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000400multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
401 RegisterClass SrcRC, RegisterClass KRC> {
402 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000403 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000404 []>, EVEX, EVEX_V512;
405 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
406 (ins KRC:$mask, SrcRC:$src),
407 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000408 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409 []>, EVEX, EVEX_V512, EVEX_KZ;
410}
411
412defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
413defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
414 VEX_W;
415
416def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
417 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
418
419def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
420 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
421
422def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
423 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000424def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
425 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
427 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000428def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
429 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000430
Cameron McInally394d5572013-10-31 13:56:31 +0000431def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
432 (VPBROADCASTDrZrr GR32:$src)>;
433def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
434 (VPBROADCASTQrZrr GR64:$src)>;
435
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000436def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
437 (v16i32 immAllZerosV), (i16 GR16:$mask))),
438 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
439def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
440 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
441 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
442
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
444 X86MemOperand x86memop, PatFrag ld_frag,
445 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
446 RegisterClass KRC> {
447 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000448 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449 [(set DstRC:$dst,
450 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
451 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
452 VR128X:$src),
453 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000454 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000455 [(set DstRC:$dst,
456 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
457 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000458 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000460 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000461 [(set DstRC:$dst,
462 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
463 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
464 x86memop:$src),
465 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000466 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
468 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000469 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470}
471
472defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
473 loadi32, VR512, v16i32, v4i32, VK16WM>,
474 EVEX_V512, EVEX_CD8<32, CD8VT1>;
475defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
476 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
477 EVEX_CD8<64, CD8VT1>;
478
Cameron McInally394d5572013-10-31 13:56:31 +0000479def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
480 (VPBROADCASTDZrr VR128X:$src)>;
481def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
482 (VPBROADCASTQZrr VR128X:$src)>;
483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
485 (VBROADCASTSSZrr VR128X:$src)>;
486def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
487 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000488
489def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
490 (VBROADCASTSSZrr VR128X:$src)>;
491def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
492 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000493
494// Provide fallback in case the load node that is used in the patterns above
495// is used by additional users, which prevents the pattern selection.
496def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
497 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
498def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
499 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
500
501
502let Predicates = [HasAVX512] in {
503def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
504 (EXTRACT_SUBREG
505 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
506 addr:$src)), sub_ymm)>;
507}
508//===----------------------------------------------------------------------===//
509// AVX-512 BROADCAST MASK TO VECTOR REGISTER
510//---
511
512multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
513 RegisterClass DstRC, RegisterClass KRC,
514 ValueType OpVT, ValueType SrcVT> {
515def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000516 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000517 []>, EVEX;
518}
519
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000520let Predicates = [HasCDI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000521defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
522 VK16, v16i32, v16i1>, EVEX_V512;
523defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
524 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000525}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000526
527//===----------------------------------------------------------------------===//
528// AVX-512 - VPERM
529//
530// -- immediate form --
531multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
532 SDNode OpNode, PatFrag mem_frag,
533 X86MemOperand x86memop, ValueType OpVT> {
534 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
535 (ins RC:$src1, i8imm:$src2),
536 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000537 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000538 [(set RC:$dst,
539 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
540 EVEX;
541 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
542 (ins x86memop:$src1, i8imm:$src2),
543 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000544 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000545 [(set RC:$dst,
546 (OpVT (OpNode (mem_frag addr:$src1),
547 (i8 imm:$src2))))]>, EVEX;
548}
549
550defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
551 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
552let ExeDomain = SSEPackedDouble in
553defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
554 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
555
556// -- VPERM - register form --
557multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
558 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
559
560 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
561 (ins RC:$src1, RC:$src2),
562 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000563 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564 [(set RC:$dst,
565 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
566
567 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
568 (ins RC:$src1, x86memop:$src2),
569 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000570 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000571 [(set RC:$dst,
572 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
573 EVEX_4V;
574}
575
576defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
577 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
578defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
579 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
580let ExeDomain = SSEPackedSingle in
581defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
582 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
583let ExeDomain = SSEPackedDouble in
584defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
585 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
586
587// -- VPERM2I - 3 source operands form --
588multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
589 PatFrag mem_frag, X86MemOperand x86memop,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000590 SDNode OpNode, ValueType OpVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591let Constraints = "$src1 = $dst" in {
592 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
593 (ins RC:$src1, RC:$src2, RC:$src3),
594 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000595 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000597 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000598 EVEX_4V;
599
600 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
601 (ins RC:$src1, RC:$src2, x86memop:$src3),
602 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000603 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000604 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000605 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000606 (mem_frag addr:$src3))))]>, EVEX_4V;
607 }
608}
609defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000610 X86VPermiv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000612 X86VPermiv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000614 X86VPermiv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000616 X86VPermiv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000618defm VPERMT2D : avx512_perm_3src<0x7E, "vpermt2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000619 X86VPermv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000620defm VPERMT2Q : avx512_perm_3src<0x7E, "vpermt2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000621 X86VPermv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000622defm VPERMT2PS : avx512_perm_3src<0x7F, "vpermt2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000623 X86VPermv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000624defm VPERMT2PD : avx512_perm_3src<0x7F, "vpermt2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000625 X86VPermv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000626
627def : Pat<(v16f32 (int_x86_avx512_mask_vpermt_ps_512 (v16i32 VR512:$idx),
628 (v16f32 VR512:$src1), (v16f32 VR512:$src2), (i16 -1))),
629 (VPERMT2PSrr VR512:$src1, VR512:$idx, VR512:$src2)>;
630
631def : Pat<(v16i32 (int_x86_avx512_mask_vpermt_d_512 (v16i32 VR512:$idx),
632 (v16i32 VR512:$src1), (v16i32 VR512:$src2), (i16 -1))),
633 (VPERMT2Drr VR512:$src1, VR512:$idx, VR512:$src2)>;
634
635def : Pat<(v8f64 (int_x86_avx512_mask_vpermt_pd_512 (v8i64 VR512:$idx),
636 (v8f64 VR512:$src1), (v8f64 VR512:$src2), (i8 -1))),
637 (VPERMT2PDrr VR512:$src1, VR512:$idx, VR512:$src2)>;
638
639def : Pat<(v8i64 (int_x86_avx512_mask_vpermt_q_512 (v8i64 VR512:$idx),
640 (v8i64 VR512:$src1), (v8i64 VR512:$src2), (i8 -1))),
641 (VPERMT2Qrr VR512:$src1, VR512:$idx, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000642//===----------------------------------------------------------------------===//
643// AVX-512 - BLEND using mask
644//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000645multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000646 RegisterClass KRC, RegisterClass RC,
647 X86MemOperand x86memop, PatFrag mem_frag,
648 SDNode OpNode, ValueType vt> {
649 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000650 (ins KRC:$mask, RC:$src1, RC:$src2),
651 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000652 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000653 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000654 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000655 let mayLoad = 1 in
656 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
657 (ins KRC:$mask, RC:$src1, x86memop:$src2),
658 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000659 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000660 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000661}
662
663let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000664defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000665 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000666 memopv16f32, vselect, v16f32>,
667 EVEX_CD8<32, CD8VF>, EVEX_V512;
668let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000669defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000670 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000671 memopv8f64, vselect, v8f64>,
672 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
673
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000674def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
675 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000676 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000677 VR512:$src1, VR512:$src2)>;
678
679def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
680 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000681 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000682 VR512:$src1, VR512:$src2)>;
683
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000684defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000685 VK16WM, VR512, f512mem,
686 memopv16i32, vselect, v16i32>,
687 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000688
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000689defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000690 VK8WM, VR512, f512mem,
691 memopv8i64, vselect, v8i64>,
692 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000693
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000694def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
695 (v16i32 VR512:$src2), (i16 GR16:$mask))),
696 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
697 VR512:$src1, VR512:$src2)>;
698
699def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
700 (v8i64 VR512:$src2), (i8 GR8:$mask))),
701 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
702 VR512:$src1, VR512:$src2)>;
703
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000704let Predicates = [HasAVX512] in {
705def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
706 (v8f32 VR256X:$src2))),
707 (EXTRACT_SUBREG
708 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
709 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
710 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
711
712def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
713 (v8i32 VR256X:$src2))),
714 (EXTRACT_SUBREG
715 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
716 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
717 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
718}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000719//===----------------------------------------------------------------------===//
720// Compare Instructions
721//===----------------------------------------------------------------------===//
722
723// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
724multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
725 Operand CC, SDNode OpNode, ValueType VT,
726 PatFrag ld_frag, string asm, string asm_alt> {
727 def rr : AVX512Ii8<0xC2, MRMSrcReg,
728 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
729 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
730 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
731 def rm : AVX512Ii8<0xC2, MRMSrcMem,
732 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
733 [(set VK1:$dst, (OpNode (VT RC:$src1),
734 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000735 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000736 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
737 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
738 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
739 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
740 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
741 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
742 }
743}
744
745let Predicates = [HasAVX512] in {
746defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
747 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
748 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
749 XS;
750defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
751 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
752 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
753 XD, VEX_W;
754}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755
756multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
757 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
758 SDNode OpNode, ValueType vt> {
759 def rr : AVX512BI<opc, MRMSrcReg,
760 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000761 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
763 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
764 def rm : AVX512BI<opc, MRMSrcMem,
765 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000766 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000767 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
768 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
769}
770
771defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000772 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512,
773 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000775 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512,
776 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000777
778defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000779 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512,
780 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000781defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000782 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512,
783 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784
785def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
786 (COPY_TO_REGCLASS (VPCMPGTDZrr
787 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
788 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
789
790def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
791 (COPY_TO_REGCLASS (VPCMPEQDZrr
792 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
793 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
794
795multiclass avx512_icmp_cc<bits<8> opc, RegisterClass KRC,
796 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
797 SDNode OpNode, ValueType vt, Operand CC, string asm,
798 string asm_alt> {
799 def rri : AVX512AIi8<opc, MRMSrcReg,
800 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
801 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
802 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
803 def rmi : AVX512AIi8<opc, MRMSrcMem,
804 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
805 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
806 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
807 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000808 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000810 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811 asm_alt, [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
812 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000813 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
815 }
816}
817
818defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16, VR512, i512mem, memopv16i32,
819 X86cmpm, v16i32, AVXCC,
820 "vpcmp${cc}d\t{$src2, $src1, $dst|$dst, $src1, $src2}",
821 "vpcmpd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
822 EVEX_V512, EVEX_CD8<32, CD8VF>;
823defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16, VR512, i512mem, memopv16i32,
824 X86cmpmu, v16i32, AVXCC,
825 "vpcmp${cc}ud\t{$src2, $src1, $dst|$dst, $src1, $src2}",
826 "vpcmpud\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
827 EVEX_V512, EVEX_CD8<32, CD8VF>;
828
829defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8, VR512, i512mem, memopv8i64,
830 X86cmpm, v8i64, AVXCC,
831 "vpcmp${cc}q\t{$src2, $src1, $dst|$dst, $src1, $src2}",
832 "vpcmpq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
833 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
834defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8, VR512, i512mem, memopv8i64,
835 X86cmpmu, v8i64, AVXCC,
836 "vpcmp${cc}uq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
837 "vpcmpuq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
838 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
839
840// avx512_cmp_packed - sse 1 & 2 compare packed instructions
841multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000842 X86MemOperand x86memop, ValueType vt,
843 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000844 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000845 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
846 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000847 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000848 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
849 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000850 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000851 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000852 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000853 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000854 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000855 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000856 !strconcat("vcmp${cc}", suffix,
857 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000859 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000860
861 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000862 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000863 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000864 (outs RC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000865 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000866 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000867 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000869 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000870 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000871 }
872}
873
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000874defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +0000875 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +0000876 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000877defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +0000878 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000879 EVEX_CD8<64, CD8VF>;
880
881def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
882 (COPY_TO_REGCLASS (VCMPPSZrri
883 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
884 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
885 imm:$cc), VK8)>;
886def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
887 (COPY_TO_REGCLASS (VPCMPDZrri
888 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
889 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
890 imm:$cc), VK8)>;
891def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
892 (COPY_TO_REGCLASS (VPCMPUDZrri
893 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
894 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
895 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000896
897def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
898 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
899 FROUND_NO_EXC)),
900 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000901 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000902
903def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
904 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
905 FROUND_NO_EXC)),
906 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000907 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000908
909def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
910 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
911 FROUND_CURRENT)),
912 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
913 (I8Imm imm:$cc)), GR16)>;
914
915def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
916 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
917 FROUND_CURRENT)),
918 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
919 (I8Imm imm:$cc)), GR8)>;
920
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921// Mask register copy, including
922// - copy between mask registers
923// - load/store mask registers
924// - copy from GPR to mask register and vice versa
925//
926multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
927 string OpcodeStr, RegisterClass KRC,
928 ValueType vt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000929 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000930 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000931 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932 let mayLoad = 1 in
933 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000934 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000935 [(set KRC:$dst, (vt (load addr:$src)))]>;
936 let mayStore = 1 in
937 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000938 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000939 }
940}
941
942multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
943 string OpcodeStr,
944 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000945 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000946 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000947 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000949 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950 }
951}
952
953let Predicates = [HasAVX512] in {
954 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000955 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000956 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000957 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000958}
959
960let Predicates = [HasAVX512] in {
961 // GR16 from/to 16-bit mask
962 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
963 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
964 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
965 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
966
967 // Store kreg in memory
968 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
969 (KMOVWmk addr:$dst, VK16:$src)>;
970
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000971 def : Pat<(store VK8:$src, addr:$dst),
972 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
973
974 def : Pat<(i1 (load addr:$src)),
975 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
976
977 def : Pat<(v8i1 (load addr:$src)),
978 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000979
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000980 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000981 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000982
983 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000984 (COPY_TO_REGCLASS
985 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
986 VK1)>;
987 def : Pat<(i1 (trunc (i16 GR16:$src))),
988 (COPY_TO_REGCLASS
989 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
990 VK1)>;
Elena Demikhovskyfe24a302013-12-22 10:13:18 +0000991
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000992 def : Pat<(i32 (zext VK1:$src)),
993 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000994 def : Pat<(i8 (zext VK1:$src)),
995 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000996 (AND32ri (KMOVWrk
997 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000998 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000999 (AND64ri8 (SUBREG_TO_REG (i64 0),
1000 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001001 def : Pat<(i16 (zext VK1:$src)),
1002 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001003 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1004 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001005 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1006 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1007 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1008 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009}
1010// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1011let Predicates = [HasAVX512] in {
1012 // GR from/to 8-bit mask without native support
1013 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1014 (COPY_TO_REGCLASS
1015 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1016 VK8)>;
1017 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1018 (EXTRACT_SUBREG
1019 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1020 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001021
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001022 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001023 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001024 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001025 (COPY_TO_REGCLASS VK8:$src, VK1)>;
1026
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001027}
1028
1029// Mask unary operation
1030// - KNOT
1031multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
1032 RegisterClass KRC, SDPatternOperator OpNode> {
1033 let Predicates = [HasAVX512] in
1034 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001035 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036 [(set KRC:$dst, (OpNode KRC:$src))]>;
1037}
1038
1039multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
1040 SDPatternOperator OpNode> {
1041 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001042 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001043}
1044
1045defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
1046
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001047multiclass avx512_mask_unop_int<string IntName, string InstName> {
1048 let Predicates = [HasAVX512] in
1049 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1050 (i16 GR16:$src)),
1051 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1052 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1053}
1054defm : avx512_mask_unop_int<"knot", "KNOT">;
1055
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001056def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
1057def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1058 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1059
1060// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1061def : Pat<(not VK8:$src),
1062 (COPY_TO_REGCLASS
1063 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
1064
1065// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001066// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001067multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
1068 RegisterClass KRC, SDPatternOperator OpNode> {
1069 let Predicates = [HasAVX512] in
1070 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1071 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001072 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001073 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1074}
1075
1076multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
1077 SDPatternOperator OpNode> {
1078 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001079 VEX_4V, VEX_L, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001080}
1081
1082def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1083def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1084
1085let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001086 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
1087 let isCommutable = 0 in
1088 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
1089 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
1090 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
1091 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
1092}
1093
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001094def : Pat<(xor VK1:$src1, VK1:$src2),
1095 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1096 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1097
1098def : Pat<(or VK1:$src1, VK1:$src2),
1099 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1100 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1101
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001102def : Pat<(and VK1:$src1, VK1:$src2),
1103 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1104 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1105
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001106multiclass avx512_mask_binop_int<string IntName, string InstName> {
1107 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001108 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1109 (i16 GR16:$src1), (i16 GR16:$src2)),
1110 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1111 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1112 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001113}
1114
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001115defm : avx512_mask_binop_int<"kand", "KAND">;
1116defm : avx512_mask_binop_int<"kandn", "KANDN">;
1117defm : avx512_mask_binop_int<"kor", "KOR">;
1118defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1119defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001120
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001121// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1122multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1123 let Predicates = [HasAVX512] in
1124 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1125 (COPY_TO_REGCLASS
1126 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1127 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1128}
1129
1130defm : avx512_binop_pat<and, KANDWrr>;
1131defm : avx512_binop_pat<andn, KANDNWrr>;
1132defm : avx512_binop_pat<or, KORWrr>;
1133defm : avx512_binop_pat<xnor, KXNORWrr>;
1134defm : avx512_binop_pat<xor, KXORWrr>;
1135
1136// Mask unpacking
1137multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001138 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001139 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001140 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001142 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001143}
1144
1145multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001146 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001147 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001148}
1149
1150defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001151def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1152 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1153 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1154
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001155
1156multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1157 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001158 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1159 (i16 GR16:$src1), (i16 GR16:$src2)),
1160 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1161 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1162 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001163}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001164defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001165
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001166// Mask bit testing
1167multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1168 SDNode OpNode> {
1169 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1170 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001171 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001172 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1173}
1174
1175multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1176 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001177 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001178}
1179
1180defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001181
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001182def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001183 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001184 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001185
1186// Mask shift
1187multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1188 SDNode OpNode> {
1189 let Predicates = [HasAVX512] in
1190 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1191 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001192 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001193 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1194}
1195
1196multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1197 SDNode OpNode> {
1198 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001199 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001200}
1201
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001202defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1203defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001204
1205// Mask setting all 0s or 1s
1206multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1207 let Predicates = [HasAVX512] in
1208 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1209 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1210 [(set KRC:$dst, (VT Val))]>;
1211}
1212
1213multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001214 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001215 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1216}
1217
1218defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1219defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1220
1221// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1222let Predicates = [HasAVX512] in {
1223 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1224 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001225 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1226 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1227 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001228}
1229def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1230 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1231
1232def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1233 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1234
1235def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1236 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1237
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001238def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1239 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1240
1241def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1242 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243//===----------------------------------------------------------------------===//
1244// AVX-512 - Aligned and unaligned load and store
1245//
1246
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001247multiclass avx512_load<bits<8> opc, RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248 X86MemOperand x86memop, PatFrag ld_frag,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001249 string asm, Domain d,
1250 ValueType vt, bit IsReMaterializable = 1> {
1251let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001252 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001253 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001254 EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001255 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
1256 !strconcat(asm,
1257 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1258 [], d>, EVEX, EVEX_KZ;
1259 }
1260 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001261 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001262 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001263 [(set (vt RC:$dst), (ld_frag addr:$src))], d>, EVEX;
1264 let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1266 (ins RC:$src1, KRC:$mask, RC:$src2),
1267 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001268 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269 EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001270 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001271 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1272 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1273 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001274 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001275 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001276 }
1277 let mayLoad = 1 in
1278 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1279 (ins KRC:$mask, x86memop:$src2),
1280 !strconcat(asm,
1281 " \t{$src2, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src2}"),
1282 [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001283}
1284
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001285multiclass avx512_store<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1286 X86MemOperand x86memop, PatFrag store_frag,
1287 string asm, Domain d, ValueType vt> {
1288 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1289 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
1290 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
1291 EVEX;
1292 let Constraints = "$src1 = $dst" in
1293 def alt_rrk : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1294 (ins RC:$src1, KRC:$mask, RC:$src2),
1295 !strconcat(asm,
1296 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
1297 EVEX, EVEX_K;
1298 def alt_rrkz : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1299 (ins KRC:$mask, RC:$src),
1300 !strconcat(asm,
1301 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1302 [], d>, EVEX, EVEX_KZ;
1303 }
1304 let mayStore = 1 in {
1305 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
1306 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
1307 [(store_frag (vt RC:$src), addr:$dst)], d>, EVEX;
1308 def mrk : AVX512PI<opc, MRMDestMem, (outs),
1309 (ins x86memop:$dst, KRC:$mask, RC:$src),
1310 !strconcat(asm,
1311 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
1312 [], d>, EVEX, EVEX_K;
1313 def mrkz : AVX512PI<opc, MRMDestMem, (outs),
1314 (ins x86memop:$dst, KRC:$mask, RC:$src),
1315 !strconcat(asm,
1316 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1317 [], d>, EVEX, EVEX_KZ;
1318 }
1319}
1320
1321defm VMOVAPSZ : avx512_load<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1322 "vmovaps", SSEPackedSingle, v16f32>,
1323 avx512_store<0x29, VR512, VK16WM, f512mem, alignedstore512,
1324 "vmovaps", SSEPackedSingle, v16f32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001325 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001326defm VMOVAPDZ : avx512_load<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1327 "vmovapd", SSEPackedDouble, v8f64>,
1328 avx512_store<0x29, VR512, VK8WM, f512mem, alignedstore512,
1329 "vmovapd", SSEPackedDouble, v8f64>,
Craig Topperae11aed2014-01-14 07:41:20 +00001330 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001332defm VMOVUPSZ : avx512_load<0x10, VR512, VK16WM, f512mem, loadv16f32,
1333 "vmovups", SSEPackedSingle, v16f32>,
1334 avx512_store<0x11, VR512, VK16WM, f512mem, store,
1335 "vmovups", SSEPackedSingle, v16f32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001336 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001337defm VMOVUPDZ : avx512_load<0x10, VR512, VK8WM, f512mem, loadv8f64,
1338 "vmovupd", SSEPackedDouble, v8f64, 0>,
1339 avx512_store<0x11, VR512, VK8WM, f512mem, store,
1340 "vmovupd", SSEPackedDouble, v8f64>,
Craig Topperae11aed2014-01-14 07:41:20 +00001341 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001343def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
1344 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
1345 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001346
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001347def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1348 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1349 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001350
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001351def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1352 GR16:$mask),
1353 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1354 VR512:$src)>;
1355def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1356 GR8:$mask),
1357 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1358 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001359
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001360defm VMOVDQA32: avx512_load<0x6F, VR512, VK16WM, i512mem, alignedloadv16i32,
1361 "vmovdqa32", SSEPackedInt, v16i32>,
1362 avx512_store<0x7F, VR512, VK16WM, i512mem, alignedstore512,
1363 "vmovdqa32", SSEPackedInt, v16i32>,
1364 PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
1365defm VMOVDQA64: avx512_load<0x6F, VR512, VK8WM, i512mem, alignedloadv8i64,
1366 "vmovdqa64", SSEPackedInt, v8i64>,
1367 avx512_store<0x7F, VR512, VK8WM, i512mem, alignedstore512,
1368 "vmovdqa64", SSEPackedInt, v8i64>,
1369 PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
1370defm VMOVDQU32: avx512_load<0x6F, VR512, VK16WM, i512mem, load,
1371 "vmovdqu32", SSEPackedInt, v16i32>,
1372 avx512_store<0x7F, VR512, VK16WM, i512mem, store,
1373 "vmovdqu32", SSEPackedInt, v16i32>,
1374 XS, EVEX_V512, EVEX_CD8<32, CD8VF>;
1375defm VMOVDQU64: avx512_load<0x6F, VR512, VK8WM, i512mem, load,
1376 "vmovdqu64", SSEPackedInt, v8i64>,
1377 avx512_store<0x7F, VR512, VK8WM, i512mem, store,
1378 "vmovdqu64", SSEPackedInt, v8i64>,
1379 XS, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001380
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001381def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
1382 (v16i32 immAllZerosV), GR16:$mask)),
1383 (VMOVDQU32rmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
1384
1385def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
1386 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
1387 (VMOVDQU64rmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
1388
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001389def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
1390 GR16:$mask),
1391 (VMOVDQU32mrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1392 VR512:$src)>;
1393def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
1394 GR8:$mask),
1395 (VMOVDQU64mrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1396 VR512:$src)>;
1397
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001398let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001399def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
1400 (bc_v8i64 (v16i32 immAllZerosV)))),
1401 (VMOVDQU64rrkz VK8WM:$mask, VR512:$src)>;
1402
1403def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
1404 (v8i64 VR512:$src))),
1405 (VMOVDQU64rrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
1406 VK8), VR512:$src)>;
1407
1408def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1409 (v16i32 immAllZerosV))),
1410 (VMOVDQU32rrkz VK16WM:$mask, VR512:$src)>;
1411
1412def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
1413 (v16i32 VR512:$src))),
1414 (VMOVDQU32rrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
1415
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001416def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1417 (v16f32 VR512:$src2))),
1418 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1419def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1420 (v8f64 VR512:$src2))),
1421 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1422def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1423 (v16i32 VR512:$src2))),
1424 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1425def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1426 (v8i64 VR512:$src2))),
1427 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1428}
1429// Move Int Doubleword to Packed Double Int
1430//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001431def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001432 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433 [(set VR128X:$dst,
1434 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1435 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001436def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001437 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001438 [(set VR128X:$dst,
1439 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1440 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001441def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001442 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001443 [(set VR128X:$dst,
1444 (v2i64 (scalar_to_vector GR64:$src)))],
1445 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001446let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001447def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001448 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001449 [(set FR64:$dst, (bitconvert GR64:$src))],
1450 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001451def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001452 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001453 [(set GR64:$dst, (bitconvert FR64:$src))],
1454 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001455}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001456def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001457 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001458 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1459 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1460 EVEX_CD8<64, CD8VT1>;
1461
1462// Move Int Doubleword to Single Scalar
1463//
Craig Topper88adf2a2013-10-12 05:41:08 +00001464let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001465def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001466 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001467 [(set FR32X:$dst, (bitconvert GR32:$src))],
1468 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1469
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001470def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001471 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001472 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1473 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001474}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001476// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001477//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001478def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001479 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1481 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1482 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001483def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001485 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001486 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1487 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1488 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1489
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001490// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001491//
1492def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001493 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001494 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1495 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001496 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497 Requires<[HasAVX512, In64BitMode]>;
1498
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001499def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001501 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001502 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1503 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001504 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001505 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1506
1507// Move Scalar Single to Double Int
1508//
Craig Topper88adf2a2013-10-12 05:41:08 +00001509let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001510def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001511 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001512 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001513 [(set GR32:$dst, (bitconvert FR32X:$src))],
1514 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001515def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001516 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001517 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1519 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001520}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001521
1522// Move Quadword Int to Packed Quadword Int
1523//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001524def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001525 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001526 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001527 [(set VR128X:$dst,
1528 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1529 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1530
1531//===----------------------------------------------------------------------===//
1532// AVX-512 MOVSS, MOVSD
1533//===----------------------------------------------------------------------===//
1534
1535multiclass avx512_move_scalar <string asm, RegisterClass RC,
1536 SDNode OpNode, ValueType vt,
1537 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001538 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001539 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001540 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1542 (scalar_to_vector RC:$src2))))],
1543 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001544 let Constraints = "$src1 = $dst" in
1545 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1546 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1547 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001548 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001549 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001551 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001552 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1553 EVEX, VEX_LIG;
1554 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001555 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001556 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1557 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001558 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001559}
1560
1561let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001562defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001563 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1564
1565let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001566defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001567 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1568
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001569def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1570 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1571 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1572
1573def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1574 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1575 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001576
1577// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001578let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001579 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1580 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001581 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582 IIC_SSE_MOV_S_RR>,
1583 XS, EVEX_4V, VEX_LIG;
1584 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1585 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001586 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587 IIC_SSE_MOV_S_RR>,
1588 XD, EVEX_4V, VEX_LIG, VEX_W;
1589}
1590
1591let Predicates = [HasAVX512] in {
1592 let AddedComplexity = 15 in {
1593 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1594 // MOVS{S,D} to the lower bits.
1595 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1596 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1597 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1598 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1599 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1600 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1601 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1602 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1603
1604 // Move low f32 and clear high bits.
1605 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1606 (SUBREG_TO_REG (i32 0),
1607 (VMOVSSZrr (v4f32 (V_SET0)),
1608 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1609 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1610 (SUBREG_TO_REG (i32 0),
1611 (VMOVSSZrr (v4i32 (V_SET0)),
1612 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1613 }
1614
1615 let AddedComplexity = 20 in {
1616 // MOVSSrm zeros the high parts of the register; represent this
1617 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1618 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1619 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1620 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1621 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1622 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1623 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1624
1625 // MOVSDrm zeros the high parts of the register; represent this
1626 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1627 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1628 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1629 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1630 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1631 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1632 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1633 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1634 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1635 def : Pat<(v2f64 (X86vzload addr:$src)),
1636 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1637
1638 // Represent the same patterns above but in the form they appear for
1639 // 256-bit types
1640 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1641 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001642 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001643 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1644 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1645 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1646 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1647 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1648 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1649 }
1650 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1651 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1652 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1653 FR32X:$src)), sub_xmm)>;
1654 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1655 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1656 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1657 FR64X:$src)), sub_xmm)>;
1658 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1659 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001660 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001661
1662 // Move low f64 and clear high bits.
1663 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1664 (SUBREG_TO_REG (i32 0),
1665 (VMOVSDZrr (v2f64 (V_SET0)),
1666 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1667
1668 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1669 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1670 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1671
1672 // Extract and store.
1673 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1674 addr:$dst),
1675 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1676 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1677 addr:$dst),
1678 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1679
1680 // Shuffle with VMOVSS
1681 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1682 (VMOVSSZrr (v4i32 VR128X:$src1),
1683 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1684 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1685 (VMOVSSZrr (v4f32 VR128X:$src1),
1686 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1687
1688 // 256-bit variants
1689 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1690 (SUBREG_TO_REG (i32 0),
1691 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1692 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1693 sub_xmm)>;
1694 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1695 (SUBREG_TO_REG (i32 0),
1696 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1697 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1698 sub_xmm)>;
1699
1700 // Shuffle with VMOVSD
1701 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1702 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1703 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1704 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1705 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1706 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1707 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1708 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1709
1710 // 256-bit variants
1711 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1712 (SUBREG_TO_REG (i32 0),
1713 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1714 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1715 sub_xmm)>;
1716 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1717 (SUBREG_TO_REG (i32 0),
1718 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1719 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1720 sub_xmm)>;
1721
1722 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1723 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1724 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1725 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1726 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1727 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1728 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1729 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1730}
1731
1732let AddedComplexity = 15 in
1733def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1734 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001735 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736 [(set VR128X:$dst, (v2i64 (X86vzmovl
1737 (v2i64 VR128X:$src))))],
1738 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1739
1740let AddedComplexity = 20 in
1741def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1742 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001743 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001744 [(set VR128X:$dst, (v2i64 (X86vzmovl
1745 (loadv2i64 addr:$src))))],
1746 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1747 EVEX_CD8<8, CD8VT8>;
1748
1749let Predicates = [HasAVX512] in {
1750 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1751 let AddedComplexity = 20 in {
1752 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1753 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001754 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1755 (VMOV64toPQIZrr GR64:$src)>;
1756 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1757 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001758
1759 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1760 (VMOVDI2PDIZrm addr:$src)>;
1761 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1762 (VMOVDI2PDIZrm addr:$src)>;
1763 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1764 (VMOVZPQILo2PQIZrm addr:$src)>;
1765 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1766 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001767 def : Pat<(v2i64 (X86vzload addr:$src)),
1768 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001769 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001770
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1772 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1773 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1774 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1775 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1776 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1777 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1778}
1779
1780def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1781 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1782
1783def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1784 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1785
1786def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1787 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1788
1789def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1790 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1791
1792//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00001793// AVX-512 - Non-temporals
1794//===----------------------------------------------------------------------===//
1795
1796def VMOVNTDQAZrm : AVX5128I<0x2A, MRMSrcMem, (outs VR512:$dst),
1797 (ins i512mem:$src),
1798 "vmovntdqa\t{$src, $dst|$dst, $src}",
1799 [(set VR512:$dst,
1800 (int_x86_avx512_movntdqa addr:$src))]>,
1801 EVEX, EVEX_V512;
1802
1803//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001804// AVX-512 - Integer arithmetic
1805//
1806multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001807 ValueType OpVT, RegisterClass KRC,
1808 RegisterClass RC, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001809 X86MemOperand x86memop, PatFrag scalar_mfrag,
1810 X86MemOperand x86scalar_mop, string BrdcstStr,
1811 OpndItins itins, bit IsCommutable = 0> {
1812 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001813 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1814 (ins RC:$src1, RC:$src2),
1815 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1816 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1817 itins.rr>, EVEX_4V;
1818 let AddedComplexity = 30 in {
1819 let Constraints = "$src0 = $dst" in
1820 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1821 (ins RC:$src0, KRC:$mask, RC:$src1, RC:$src2),
1822 !strconcat(OpcodeStr,
1823 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1824 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1825 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
1826 RC:$src0)))],
1827 itins.rr>, EVEX_4V, EVEX_K;
1828 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1829 (ins KRC:$mask, RC:$src1, RC:$src2),
1830 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
1831 "|$dst {${mask}} {z}, $src1, $src2}"),
1832 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1833 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
1834 (OpVT immAllZerosV))))],
1835 itins.rr>, EVEX_4V, EVEX_KZ;
1836 }
1837
1838 let mayLoad = 1 in {
1839 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1840 (ins RC:$src1, x86memop:$src2),
1841 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1842 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1843 itins.rm>, EVEX_4V;
1844 let AddedComplexity = 30 in {
1845 let Constraints = "$src0 = $dst" in
1846 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1847 (ins RC:$src0, KRC:$mask, RC:$src1, x86memop:$src2),
1848 !strconcat(OpcodeStr,
1849 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1850 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1851 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
1852 RC:$src0)))],
1853 itins.rm>, EVEX_4V, EVEX_K;
1854 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1855 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1856 !strconcat(OpcodeStr,
1857 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
1858 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1859 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
1860 (OpVT immAllZerosV))))],
1861 itins.rm>, EVEX_4V, EVEX_KZ;
1862 }
1863 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1864 (ins RC:$src1, x86scalar_mop:$src2),
1865 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1866 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1867 [(set RC:$dst, (OpNode RC:$src1,
1868 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
1869 itins.rm>, EVEX_4V, EVEX_B;
1870 let AddedComplexity = 30 in {
1871 let Constraints = "$src0 = $dst" in
1872 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1873 (ins RC:$src0, KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1874 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1875 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
1876 BrdcstStr, "}"),
1877 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1878 (OpNode (OpVT RC:$src1),
1879 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
1880 RC:$src0)))],
1881 itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
1882 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1883 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1884 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1885 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
1886 BrdcstStr, "}"),
1887 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1888 (OpNode (OpVT RC:$src1),
1889 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
1890 (OpVT immAllZerosV))))],
1891 itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
1892 }
1893 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001894}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001895
1896multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
1897 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
1898 PatFrag memop_frag, X86MemOperand x86memop,
1899 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
1900 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001901 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001902 {
1903 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001904 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001905 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001906 []>, EVEX_4V;
1907 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1908 (ins KRC:$mask, RC:$src1, RC:$src2),
1909 !strconcat(OpcodeStr,
1910 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1911 [], itins.rr>, EVEX_4V, EVEX_K;
1912 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1913 (ins KRC:$mask, RC:$src1, RC:$src2),
1914 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
1915 "|$dst {${mask}} {z}, $src1, $src2}"),
1916 [], itins.rr>, EVEX_4V, EVEX_KZ;
1917 }
1918 let mayLoad = 1 in {
1919 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1920 (ins RC:$src1, x86memop:$src2),
1921 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1922 []>, EVEX_4V;
1923 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1924 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1925 !strconcat(OpcodeStr,
1926 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1927 [], itins.rm>, EVEX_4V, EVEX_K;
1928 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1929 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1930 !strconcat(OpcodeStr,
1931 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
1932 [], itins.rm>, EVEX_4V, EVEX_KZ;
1933 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1934 (ins RC:$src1, x86scalar_mop:$src2),
1935 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1936 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1937 [], itins.rm>, EVEX_4V, EVEX_B;
1938 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1939 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1940 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1941 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
1942 BrdcstStr, "}"),
1943 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
1944 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1945 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1946 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1947 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
1948 BrdcstStr, "}"),
1949 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
1950 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001951}
1952
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001953defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VK16WM, VR512,
1954 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1955 SSE_INTALU_ITINS_P, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001956
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001957defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VK16WM, VR512,
1958 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1959 SSE_INTALU_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001960
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001961defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VK16WM, VR512,
1962 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1963 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001964
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001965defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VK8WM, VR512,
1966 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1967 SSE_INTALU_ITINS_P, 1>, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001968
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001969defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VK8WM, VR512,
1970 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1971 SSE_INTALU_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001972
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001973defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
1974 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1975 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
1976 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001977
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001978defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
1979 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1980 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001981
1982def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
1983 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1984
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001985def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
1986 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1987 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1988def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
1989 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1990 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
1991
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001992defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VK16WM, VR512,
1993 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1994 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001995 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001996defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VK8WM, VR512,
1997 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1998 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001999 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002000
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002001defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VK16WM, VR512,
2002 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2003 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002004 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002005defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VK8WM, VR512,
2006 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2007 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002008 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002009
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002010defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VK16WM, VR512,
2011 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2012 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002013 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002014defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VK8WM, VR512,
2015 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2016 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002017 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002018
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002019defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VK16WM, VR512,
2020 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2021 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002022 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002023defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VK8WM, VR512,
2024 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2025 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002026 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002027
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002028def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2029 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2030 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2031def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2032 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2033 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2034def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2035 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2036 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2037def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2038 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2039 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2040def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2041 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2042 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2043def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2044 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2045 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2046def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2047 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2048 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2049def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2050 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2051 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052//===----------------------------------------------------------------------===//
2053// AVX-512 - Unpack Instructions
2054//===----------------------------------------------------------------------===//
2055
2056multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2057 PatFrag mem_frag, RegisterClass RC,
2058 X86MemOperand x86memop, string asm,
2059 Domain d> {
2060 def rr : AVX512PI<opc, MRMSrcReg,
2061 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2062 asm, [(set RC:$dst,
2063 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002064 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002065 def rm : AVX512PI<opc, MRMSrcMem,
2066 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2067 asm, [(set RC:$dst,
2068 (vt (OpNode RC:$src1,
2069 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002070 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002071}
2072
2073defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2074 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002075 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002076defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2077 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002078 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2080 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002081 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002082defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2083 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002084 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002085
2086multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2087 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2088 X86MemOperand x86memop> {
2089 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2090 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002091 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002092 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2093 IIC_SSE_UNPCK>, EVEX_4V;
2094 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2095 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002096 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002097 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2098 (bitconvert (memop_frag addr:$src2)))))],
2099 IIC_SSE_UNPCK>, EVEX_4V;
2100}
2101defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2102 VR512, memopv16i32, i512mem>, EVEX_V512,
2103 EVEX_CD8<32, CD8VF>;
2104defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2105 VR512, memopv8i64, i512mem>, EVEX_V512,
2106 VEX_W, EVEX_CD8<64, CD8VF>;
2107defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2108 VR512, memopv16i32, i512mem>, EVEX_V512,
2109 EVEX_CD8<32, CD8VF>;
2110defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2111 VR512, memopv8i64, i512mem>, EVEX_V512,
2112 VEX_W, EVEX_CD8<64, CD8VF>;
2113//===----------------------------------------------------------------------===//
2114// AVX-512 - PSHUFD
2115//
2116
2117multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2118 SDNode OpNode, PatFrag mem_frag,
2119 X86MemOperand x86memop, ValueType OpVT> {
2120 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2121 (ins RC:$src1, i8imm:$src2),
2122 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002123 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002124 [(set RC:$dst,
2125 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2126 EVEX;
2127 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2128 (ins x86memop:$src1, i8imm:$src2),
2129 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002130 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002131 [(set RC:$dst,
2132 (OpVT (OpNode (mem_frag addr:$src1),
2133 (i8 imm:$src2))))]>, EVEX;
2134}
2135
2136defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002137 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002138
2139let ExeDomain = SSEPackedSingle in
2140defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002141 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002142 EVEX_CD8<32, CD8VF>;
2143let ExeDomain = SSEPackedDouble in
2144defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002145 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002146 VEX_W, EVEX_CD8<32, CD8VF>;
2147
2148def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2149 (VPERMILPSZri VR512:$src1, imm:$imm)>;
2150def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2151 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2152
2153//===----------------------------------------------------------------------===//
2154// AVX-512 Logical Instructions
2155//===----------------------------------------------------------------------===//
2156
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002157defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002158 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2159 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002160defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002161 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2162 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002163defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002164 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2165 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002166defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2168 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002169defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002170 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2171 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002172defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002173 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2174 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002175defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VK16WM, VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2177 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002178defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VK8WM, VR512,
2179 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2180 SSE_BIT_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002181
2182//===----------------------------------------------------------------------===//
2183// AVX-512 FP arithmetic
2184//===----------------------------------------------------------------------===//
2185
2186multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2187 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002188 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002189 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2190 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002191 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2193 EVEX_CD8<64, CD8VT1>;
2194}
2195
2196let isCommutable = 1 in {
2197defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2198defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2199defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2200defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2201}
2202let isCommutable = 0 in {
2203defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2204defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2205}
2206
2207multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002208 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209 RegisterClass RC, ValueType vt,
2210 X86MemOperand x86memop, PatFrag mem_frag,
2211 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2212 string BrdcstStr,
2213 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002214 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002216 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002218 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002219
2220 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2221 !strconcat(OpcodeStr,
2222 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2223 [], itins.rr, d>, EVEX_4V, EVEX_K;
2224
2225 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2226 !strconcat(OpcodeStr,
2227 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2228 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2229 }
2230
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002231 let mayLoad = 1 in {
2232 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002233 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002234 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002235 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002236
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002237 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2238 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002239 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002240 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002241 [(set RC:$dst, (OpNode RC:$src1,
2242 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002243 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002244
2245 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2246 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2247 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2248 [], itins.rm, d>, EVEX_4V, EVEX_K;
2249
2250 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2251 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2252 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2253 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2254
2255 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2256 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2257 " \t{${src2}", BrdcstStr,
2258 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2259 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2260
2261 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2262 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2263 " \t{${src2}", BrdcstStr,
2264 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2265 BrdcstStr, "}"),
2266 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2267 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002268}
2269
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002270defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002271 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002272 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002273
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002274defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2276 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002277 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002278
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002279defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002281 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002282defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2284 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002285 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002286
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002287defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002288 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2289 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002290 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002291defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002292 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2293 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002294 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002295
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002296defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002297 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2298 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002299 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002300defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002301 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2302 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002303 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002304
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002305defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002306 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002307 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002308defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002309 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002310 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002311
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002312defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002313 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2314 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002315 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002316defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2318 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002319 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002320
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002321def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2322 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2323 (i16 -1), FROUND_CURRENT)),
2324 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2325
2326def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2327 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2328 (i8 -1), FROUND_CURRENT)),
2329 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2330
2331def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2332 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2333 (i16 -1), FROUND_CURRENT)),
2334 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2335
2336def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2337 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2338 (i8 -1), FROUND_CURRENT)),
2339 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002340//===----------------------------------------------------------------------===//
2341// AVX-512 VPTESTM instructions
2342//===----------------------------------------------------------------------===//
2343
2344multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2345 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2346 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002347 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002348 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002349 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002350 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2351 SSEPackedInt>, EVEX_4V;
2352 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002353 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002354 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002355 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002356 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357}
2358
2359defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002360 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002361 EVEX_CD8<32, CD8VF>;
2362defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002363 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002364 EVEX_CD8<64, CD8VF>;
2365
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002366let Predicates = [HasCDI] in {
2367defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2368 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2369 EVEX_CD8<32, CD8VF>;
2370defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002371 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002372 EVEX_CD8<64, CD8VF>;
2373}
2374
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002375def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2376 (v16i32 VR512:$src2), (i16 -1))),
2377 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2378
2379def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2380 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002381 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002382//===----------------------------------------------------------------------===//
2383// AVX-512 Shift instructions
2384//===----------------------------------------------------------------------===//
2385multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2386 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2387 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2388 RegisterClass KRC> {
2389 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002390 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002391 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002392 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2394 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002395 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002396 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002397 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2399 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002400 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002401 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002403 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002405 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002407 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2409}
2410
2411multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2412 RegisterClass RC, ValueType vt, ValueType SrcVT,
2413 PatFrag bc_frag, RegisterClass KRC> {
2414 // src2 is always 128-bit
2415 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2416 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002417 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2419 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2420 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2421 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2422 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002423 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002424 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2425 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2426 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002427 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002428 [(set RC:$dst, (vt (OpNode RC:$src1,
2429 (bc_frag (memopv2i64 addr:$src2)))))],
2430 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2431 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2432 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2433 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002434 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002435 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2436}
2437
2438defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2439 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2440 EVEX_V512, EVEX_CD8<32, CD8VF>;
2441defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2442 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2443 EVEX_CD8<32, CD8VQ>;
2444
2445defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2446 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2447 EVEX_CD8<64, CD8VF>, VEX_W;
2448defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2449 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2450 EVEX_CD8<64, CD8VQ>, VEX_W;
2451
2452defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2453 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2454 EVEX_CD8<32, CD8VF>;
2455defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2456 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2457 EVEX_CD8<32, CD8VQ>;
2458
2459defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2460 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2461 EVEX_CD8<64, CD8VF>, VEX_W;
2462defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2463 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2464 EVEX_CD8<64, CD8VQ>, VEX_W;
2465
2466defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2467 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2468 EVEX_V512, EVEX_CD8<32, CD8VF>;
2469defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2470 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2471 EVEX_CD8<32, CD8VQ>;
2472
2473defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2474 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2475 EVEX_CD8<64, CD8VF>, VEX_W;
2476defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2477 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2478 EVEX_CD8<64, CD8VQ>, VEX_W;
2479
2480//===-------------------------------------------------------------------===//
2481// Variable Bit Shifts
2482//===-------------------------------------------------------------------===//
2483multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2484 RegisterClass RC, ValueType vt,
2485 X86MemOperand x86memop, PatFrag mem_frag> {
2486 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2487 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002488 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489 [(set RC:$dst,
2490 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2491 EVEX_4V;
2492 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2493 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002494 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495 [(set RC:$dst,
2496 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2497 EVEX_4V;
2498}
2499
2500defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2501 i512mem, memopv16i32>, EVEX_V512,
2502 EVEX_CD8<32, CD8VF>;
2503defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2504 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2505 EVEX_CD8<64, CD8VF>;
2506defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2507 i512mem, memopv16i32>, EVEX_V512,
2508 EVEX_CD8<32, CD8VF>;
2509defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2510 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2511 EVEX_CD8<64, CD8VF>;
2512defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2513 i512mem, memopv16i32>, EVEX_V512,
2514 EVEX_CD8<32, CD8VF>;
2515defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2516 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2517 EVEX_CD8<64, CD8VF>;
2518
2519//===----------------------------------------------------------------------===//
2520// AVX-512 - MOVDDUP
2521//===----------------------------------------------------------------------===//
2522
2523multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2524 X86MemOperand x86memop, PatFrag memop_frag> {
2525def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002526 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2528def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002529 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530 [(set RC:$dst,
2531 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2532}
2533
2534defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2535 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2536def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2537 (VMOVDDUPZrm addr:$src)>;
2538
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002539//===---------------------------------------------------------------------===//
2540// Replicate Single FP - MOVSHDUP and MOVSLDUP
2541//===---------------------------------------------------------------------===//
2542multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2543 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2544 X86MemOperand x86memop> {
2545 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002546 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002547 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2548 let mayLoad = 1 in
2549 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002550 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002551 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2552}
2553
2554defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2555 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2556 EVEX_CD8<32, CD8VF>;
2557defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2558 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2559 EVEX_CD8<32, CD8VF>;
2560
2561def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2562def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2563 (VMOVSHDUPZrm addr:$src)>;
2564def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2565def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2566 (VMOVSLDUPZrm addr:$src)>;
2567
2568//===----------------------------------------------------------------------===//
2569// Move Low to High and High to Low packed FP Instructions
2570//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2572 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002573 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2575 IIC_SSE_MOV_LH>, EVEX_4V;
2576def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2577 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002578 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2580 IIC_SSE_MOV_LH>, EVEX_4V;
2581
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002582let Predicates = [HasAVX512] in {
2583 // MOVLHPS patterns
2584 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2585 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2586 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2587 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002589 // MOVHLPS patterns
2590 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2591 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2592}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593
2594//===----------------------------------------------------------------------===//
2595// FMA - Fused Multiply Operations
2596//
2597let Constraints = "$src1 = $dst" in {
2598multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2599 RegisterClass RC, X86MemOperand x86memop,
2600 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2601 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2602 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2603 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002604 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2606
2607 let mayLoad = 1 in
2608 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2609 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002610 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2612 (mem_frag addr:$src3))))]>;
2613 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2614 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002615 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002616 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2617 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2618 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2619}
2620} // Constraints = "$src1 = $dst"
2621
2622let ExeDomain = SSEPackedSingle in {
2623 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2624 memopv16f32, f32mem, loadf32, "{1to16}",
2625 X86Fmadd, v16f32>, EVEX_V512,
2626 EVEX_CD8<32, CD8VF>;
2627 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2628 memopv16f32, f32mem, loadf32, "{1to16}",
2629 X86Fmsub, v16f32>, EVEX_V512,
2630 EVEX_CD8<32, CD8VF>;
2631 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2632 memopv16f32, f32mem, loadf32, "{1to16}",
2633 X86Fmaddsub, v16f32>,
2634 EVEX_V512, EVEX_CD8<32, CD8VF>;
2635 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2636 memopv16f32, f32mem, loadf32, "{1to16}",
2637 X86Fmsubadd, v16f32>,
2638 EVEX_V512, EVEX_CD8<32, CD8VF>;
2639 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2640 memopv16f32, f32mem, loadf32, "{1to16}",
2641 X86Fnmadd, v16f32>, EVEX_V512,
2642 EVEX_CD8<32, CD8VF>;
2643 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2644 memopv16f32, f32mem, loadf32, "{1to16}",
2645 X86Fnmsub, v16f32>, EVEX_V512,
2646 EVEX_CD8<32, CD8VF>;
2647}
2648let ExeDomain = SSEPackedDouble in {
2649 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2650 memopv8f64, f64mem, loadf64, "{1to8}",
2651 X86Fmadd, v8f64>, EVEX_V512,
2652 VEX_W, EVEX_CD8<64, CD8VF>;
2653 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2654 memopv8f64, f64mem, loadf64, "{1to8}",
2655 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2656 EVEX_CD8<64, CD8VF>;
2657 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2658 memopv8f64, f64mem, loadf64, "{1to8}",
2659 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2660 EVEX_CD8<64, CD8VF>;
2661 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2662 memopv8f64, f64mem, loadf64, "{1to8}",
2663 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2664 EVEX_CD8<64, CD8VF>;
2665 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2666 memopv8f64, f64mem, loadf64, "{1to8}",
2667 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2668 EVEX_CD8<64, CD8VF>;
2669 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2670 memopv8f64, f64mem, loadf64, "{1to8}",
2671 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2672 EVEX_CD8<64, CD8VF>;
2673}
2674
2675let Constraints = "$src1 = $dst" in {
2676multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2677 RegisterClass RC, X86MemOperand x86memop,
2678 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2679 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2680 let mayLoad = 1 in
2681 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2682 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002683 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002684 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2685 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2686 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002687 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002688 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2689 [(set RC:$dst, (OpNode RC:$src1,
2690 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2691}
2692} // Constraints = "$src1 = $dst"
2693
2694
2695let ExeDomain = SSEPackedSingle in {
2696 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2697 memopv16f32, f32mem, loadf32, "{1to16}",
2698 X86Fmadd, v16f32>, EVEX_V512,
2699 EVEX_CD8<32, CD8VF>;
2700 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2701 memopv16f32, f32mem, loadf32, "{1to16}",
2702 X86Fmsub, v16f32>, EVEX_V512,
2703 EVEX_CD8<32, CD8VF>;
2704 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2705 memopv16f32, f32mem, loadf32, "{1to16}",
2706 X86Fmaddsub, v16f32>,
2707 EVEX_V512, EVEX_CD8<32, CD8VF>;
2708 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2709 memopv16f32, f32mem, loadf32, "{1to16}",
2710 X86Fmsubadd, v16f32>,
2711 EVEX_V512, EVEX_CD8<32, CD8VF>;
2712 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2713 memopv16f32, f32mem, loadf32, "{1to16}",
2714 X86Fnmadd, v16f32>, EVEX_V512,
2715 EVEX_CD8<32, CD8VF>;
2716 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2717 memopv16f32, f32mem, loadf32, "{1to16}",
2718 X86Fnmsub, v16f32>, EVEX_V512,
2719 EVEX_CD8<32, CD8VF>;
2720}
2721let ExeDomain = SSEPackedDouble in {
2722 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2723 memopv8f64, f64mem, loadf64, "{1to8}",
2724 X86Fmadd, v8f64>, EVEX_V512,
2725 VEX_W, EVEX_CD8<64, CD8VF>;
2726 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2727 memopv8f64, f64mem, loadf64, "{1to8}",
2728 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2729 EVEX_CD8<64, CD8VF>;
2730 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2731 memopv8f64, f64mem, loadf64, "{1to8}",
2732 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2733 EVEX_CD8<64, CD8VF>;
2734 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2735 memopv8f64, f64mem, loadf64, "{1to8}",
2736 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2737 EVEX_CD8<64, CD8VF>;
2738 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2739 memopv8f64, f64mem, loadf64, "{1to8}",
2740 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2741 EVEX_CD8<64, CD8VF>;
2742 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2743 memopv8f64, f64mem, loadf64, "{1to8}",
2744 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2745 EVEX_CD8<64, CD8VF>;
2746}
2747
2748// Scalar FMA
2749let Constraints = "$src1 = $dst" in {
2750multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2751 RegisterClass RC, ValueType OpVT,
2752 X86MemOperand x86memop, Operand memop,
2753 PatFrag mem_frag> {
2754 let isCommutable = 1 in
2755 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2756 (ins RC:$src1, RC:$src2, RC:$src3),
2757 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002758 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002759 [(set RC:$dst,
2760 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2761 let mayLoad = 1 in
2762 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2763 (ins RC:$src1, RC:$src2, f128mem:$src3),
2764 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002765 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002766 [(set RC:$dst,
2767 (OpVT (OpNode RC:$src2, RC:$src1,
2768 (mem_frag addr:$src3))))]>;
2769}
2770
2771} // Constraints = "$src1 = $dst"
2772
Elena Demikhovskycf088092013-12-11 14:31:04 +00002773defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002774 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002775defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002776 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002777defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002778 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002779defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002780 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002781defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002782 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002783defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002784 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002785defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002786 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002787defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2789
2790//===----------------------------------------------------------------------===//
2791// AVX-512 Scalar convert from sign integer to float/double
2792//===----------------------------------------------------------------------===//
2793
2794multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2795 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002796let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002798 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002799 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002800 let mayLoad = 1 in
2801 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2802 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002803 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002804 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002805} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002806}
Andrew Trick15a47742013-10-09 05:11:10 +00002807let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002808defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002810defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002811 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002812defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002813 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002814defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002815 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2816
2817def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2818 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2819def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002820 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002821def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2822 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2823def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002824 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002825
2826def : Pat<(f32 (sint_to_fp GR32:$src)),
2827 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2828def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002829 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830def : Pat<(f64 (sint_to_fp GR32:$src)),
2831 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2832def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002833 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2834
Elena Demikhovskycf088092013-12-11 14:31:04 +00002835defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002836 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002837defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002838 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002839defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002840 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002841defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002842 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2843
2844def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2845 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2846def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2847 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2848def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2849 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2850def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2851 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2852
2853def : Pat<(f32 (uint_to_fp GR32:$src)),
2854 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2855def : Pat<(f32 (uint_to_fp GR64:$src)),
2856 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2857def : Pat<(f64 (uint_to_fp GR32:$src)),
2858 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2859def : Pat<(f64 (uint_to_fp GR64:$src)),
2860 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002861}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862
2863//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002864// AVX-512 Scalar convert from float/double to integer
2865//===----------------------------------------------------------------------===//
2866multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2867 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
2868 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002869let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002870 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002871 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002872 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
2873 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002874 let mayLoad = 1 in
2875 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002876 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002877 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002878} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002879}
2880let Predicates = [HasAVX512] in {
2881// Convert float/double to signed/unsigned int 32/64
2882defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002883 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002884 XS, EVEX_CD8<32, CD8VT1>;
2885defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002886 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002887 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
2888defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002889 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002890 XS, EVEX_CD8<32, CD8VT1>;
2891defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2892 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002893 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002894 EVEX_CD8<32, CD8VT1>;
2895defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002896 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002897 XD, EVEX_CD8<64, CD8VT1>;
2898defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002899 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002900 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2901defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002902 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002903 XD, EVEX_CD8<64, CD8VT1>;
2904defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2905 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002906 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002907 EVEX_CD8<64, CD8VT1>;
2908
Craig Topper9dd48c82014-01-02 17:28:14 +00002909let isCodeGenOnly = 1 in {
2910 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2911 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
2912 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2913 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2914 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
2915 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2916 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2917 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
2918 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2919 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2920 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
2921 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002922
Craig Topper9dd48c82014-01-02 17:28:14 +00002923 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2924 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
2925 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2926 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2927 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
2928 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2929 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2930 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
2931 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2932 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2933 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
2934 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2935} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002936
2937// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00002938let isCodeGenOnly = 1 in {
2939 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
2940 ssmem, sse_load_f32, "cvttss2si">,
2941 XS, EVEX_CD8<32, CD8VT1>;
2942 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2943 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
2944 "cvttss2si">, XS, VEX_W,
2945 EVEX_CD8<32, CD8VT1>;
2946 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
2947 sdmem, sse_load_f64, "cvttsd2si">, XD,
2948 EVEX_CD8<64, CD8VT1>;
2949 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2950 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
2951 "cvttsd2si">, XD, VEX_W,
2952 EVEX_CD8<64, CD8VT1>;
2953 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2954 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
2955 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
2956 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2957 int_x86_avx512_cvttss2usi64, ssmem,
2958 sse_load_f32, "cvttss2usi">, XS, VEX_W,
2959 EVEX_CD8<32, CD8VT1>;
2960 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2961 int_x86_avx512_cvttsd2usi,
2962 sdmem, sse_load_f64, "cvttsd2usi">, XD,
2963 EVEX_CD8<64, CD8VT1>;
2964 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2965 int_x86_avx512_cvttsd2usi64, sdmem,
2966 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
2967 EVEX_CD8<64, CD8VT1>;
2968} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002969
2970multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2971 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
2972 string asm> {
2973 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002974 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002975 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
2976 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002977 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002978 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
2979}
2980
2981defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002982 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002983 EVEX_CD8<32, CD8VT1>;
2984defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002985 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002986 EVEX_CD8<32, CD8VT1>;
2987defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002988 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002989 EVEX_CD8<32, CD8VT1>;
2990defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002991 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002992 EVEX_CD8<32, CD8VT1>;
2993defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002994 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002995 EVEX_CD8<64, CD8VT1>;
2996defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002997 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002998 EVEX_CD8<64, CD8VT1>;
2999defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003000 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003001 EVEX_CD8<64, CD8VT1>;
3002defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003003 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003004 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003005} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003006//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003007// AVX-512 Convert form float to double and back
3008//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003009let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3011 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003012 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3014let mayLoad = 1 in
3015def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3016 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003017 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003018 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3019 EVEX_CD8<32, CD8VT1>;
3020
3021// Convert scalar double to scalar single
3022def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3023 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003024 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003025 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3026let mayLoad = 1 in
3027def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3028 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003029 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030 []>, EVEX_4V, VEX_LIG, VEX_W,
3031 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3032}
3033
3034def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3035 Requires<[HasAVX512]>;
3036def : Pat<(fextend (loadf32 addr:$src)),
3037 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3038
3039def : Pat<(extloadf32 addr:$src),
3040 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3041 Requires<[HasAVX512, OptForSize]>;
3042
3043def : Pat<(extloadf32 addr:$src),
3044 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3045 Requires<[HasAVX512, OptForSpeed]>;
3046
3047def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3048 Requires<[HasAVX512]>;
3049
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003050multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003051 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3052 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3053 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003054let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003056 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057 [(set DstRC:$dst,
3058 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003059 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003060 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003061 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003062 let mayLoad = 1 in
3063 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003064 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065 [(set DstRC:$dst,
3066 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003067} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068}
3069
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003070multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003071 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3072 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3073 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003074let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003075 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003076 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003077 [(set DstRC:$dst,
3078 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3079 let mayLoad = 1 in
3080 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003081 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003082 [(set DstRC:$dst,
3083 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003084} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003085}
3086
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003087defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003088 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003089 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003090 EVEX_CD8<64, CD8VF>;
3091
3092defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3093 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003094 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003095 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003096def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3097 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003098
3099def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3100 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3101 (VCVTPD2PSZrr VR512:$src)>;
3102
3103def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3104 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3105 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106
3107//===----------------------------------------------------------------------===//
3108// AVX-512 Vector convert from sign integer to float/double
3109//===----------------------------------------------------------------------===//
3110
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003111defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003113 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003114 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003115
3116defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3117 memopv4i64, i256mem, v8f64, v8i32,
3118 SSEPackedDouble>, EVEX_V512, XS,
3119 EVEX_CD8<32, CD8VH>;
3120
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003121defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122 memopv16f32, f512mem, v16i32, v16f32,
3123 SSEPackedSingle>, EVEX_V512, XS,
3124 EVEX_CD8<32, CD8VF>;
3125
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003126defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003128 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129 EVEX_CD8<64, CD8VF>;
3130
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003131defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003133 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003134 EVEX_CD8<32, CD8VF>;
3135
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003136// cvttps2udq (src, 0, mask-all-ones, sae-current)
3137def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3138 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3139 (VCVTTPS2UDQZrr VR512:$src)>;
3140
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003141defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003143 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003144 EVEX_CD8<64, CD8VF>;
3145
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003146// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3147def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3148 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3149 (VCVTTPD2UDQZrr VR512:$src)>;
3150
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3152 memopv4i64, f256mem, v8f64, v8i32,
3153 SSEPackedDouble>, EVEX_V512, XS,
3154 EVEX_CD8<32, CD8VH>;
3155
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003156defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 memopv16i32, f512mem, v16f32, v16i32,
3158 SSEPackedSingle>, EVEX_V512, XD,
3159 EVEX_CD8<32, CD8VF>;
3160
3161def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3162 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3163 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3164
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003165def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3166 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3167 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3168
3169def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3170 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3171 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3172
3173def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3174 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3175 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003176
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003177def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3178 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3179 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3180
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003181def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003182 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003183 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003184def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3185 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3186 (VCVTDQ2PDZrr VR256X:$src)>;
3187def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3188 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3189 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3190def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3191 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3192 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003193
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003194multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3195 RegisterClass DstRC, PatFrag mem_frag,
3196 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003197let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003198 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003199 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003200 [], d>, EVEX;
3201 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003202 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003203 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003204 let mayLoad = 1 in
3205 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003206 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003207 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003208} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003209}
3210
3211defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003212 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003213 EVEX_V512, EVEX_CD8<32, CD8VF>;
3214defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3215 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3216 EVEX_V512, EVEX_CD8<64, CD8VF>;
3217
3218def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3219 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3220 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3221
3222def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3223 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3224 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3225
3226defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3227 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003228 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003229defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3230 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003231 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003232
3233def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3234 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3235 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3236
3237def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3238 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3239 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240
3241let Predicates = [HasAVX512] in {
3242 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3243 (VCVTPD2PSZrm addr:$src)>;
3244 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3245 (VCVTPS2PDZrm addr:$src)>;
3246}
3247
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003248//===----------------------------------------------------------------------===//
3249// Half precision conversion instructions
3250//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003251multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3252 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003253 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3254 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003255 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003256 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003257 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3258 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3259}
3260
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003261multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3262 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003263 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3264 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003265 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3266 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003267 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003268 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3269 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003270 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003271}
3272
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003273defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003274 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003275defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003276 EVEX_CD8<32, CD8VH>;
3277
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003278def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3279 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3280 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3281
3282def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3283 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3284 (VCVTPH2PSZrr VR256X:$src)>;
3285
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3287 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003288 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003289 EVEX_CD8<32, CD8VT1>;
3290 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003291 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003292 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3293 let Pattern = []<dag> in {
3294 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003295 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003296 EVEX_CD8<32, CD8VT1>;
3297 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003298 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003299 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3300 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003301 let isCodeGenOnly = 1 in {
3302 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003303 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003304 EVEX_CD8<32, CD8VT1>;
3305 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003306 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003307 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003308
Craig Topper9dd48c82014-01-02 17:28:14 +00003309 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003310 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003311 EVEX_CD8<32, CD8VT1>;
3312 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003313 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003314 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3315 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003316}
3317
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003318/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3319multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3320 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003322 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3323 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003324 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003325 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003326 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003327 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3328 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003329 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003330 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003331 }
3332}
3333}
3334
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003335defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3336 EVEX_CD8<32, CD8VT1>;
3337defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3338 VEX_W, EVEX_CD8<64, CD8VT1>;
3339defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3340 EVEX_CD8<32, CD8VT1>;
3341defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3342 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003343
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003344def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3345 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3346 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3347 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003348
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003349def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3350 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3351 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3352 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003353
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003354def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3355 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3356 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3357 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003358
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003359def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3360 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3361 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3362 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003363
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003364/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3365multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3366 RegisterClass RC, X86MemOperand x86memop,
3367 PatFrag mem_frag, ValueType OpVt> {
3368 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3369 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003370 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003371 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3372 EVEX;
3373 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003374 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003375 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3376 EVEX;
3377}
3378defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3379 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3380defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3381 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3382defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3383 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3384defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3385 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3386
3387def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3388 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3389 (VRSQRT14PSZr VR512:$src)>;
3390def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3391 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3392 (VRSQRT14PDZr VR512:$src)>;
3393
3394def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3395 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3396 (VRCP14PSZr VR512:$src)>;
3397def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3398 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3399 (VRCP14PDZr VR512:$src)>;
3400
3401/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3402multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3403 X86MemOperand x86memop> {
3404 let hasSideEffects = 0, Predicates = [HasERI] in {
3405 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3406 (ins RC:$src1, RC:$src2),
3407 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003408 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003409 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3410 (ins RC:$src1, RC:$src2),
3411 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003412 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003413 []>, EVEX_4V, EVEX_B;
3414 let mayLoad = 1 in {
3415 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3416 (ins RC:$src1, x86memop:$src2),
3417 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003418 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003419 }
3420}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003421}
3422
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003423defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3424 EVEX_CD8<32, CD8VT1>;
3425defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3426 VEX_W, EVEX_CD8<64, CD8VT1>;
3427defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3428 EVEX_CD8<32, CD8VT1>;
3429defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3430 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003431
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003432def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3433 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3434 FROUND_NO_EXC)),
3435 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3436 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3437
3438def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3439 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3440 FROUND_NO_EXC)),
3441 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3442 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3443
3444def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3445 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3446 FROUND_NO_EXC)),
3447 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3448 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3449
3450def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3451 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3452 FROUND_NO_EXC)),
3453 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3454 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3455
3456/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3457multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3458 RegisterClass RC, X86MemOperand x86memop> {
3459 let hasSideEffects = 0, Predicates = [HasERI] in {
3460 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3461 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003462 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003463 []>, EVEX;
3464 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3465 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003466 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003467 []>, EVEX, EVEX_B;
3468 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003469 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003470 []>, EVEX;
3471 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003472}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003473defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3474 EVEX_V512, EVEX_CD8<32, CD8VF>;
3475defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3476 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3477defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3478 EVEX_V512, EVEX_CD8<32, CD8VF>;
3479defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3480 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3481
3482def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3483 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3484 (VRSQRT28PSZrb VR512:$src)>;
3485def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3486 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3487 (VRSQRT28PDZrb VR512:$src)>;
3488
3489def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3490 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3491 (VRCP28PSZrb VR512:$src)>;
3492def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3493 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3494 (VRCP28PDZrb VR512:$src)>;
3495
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003496multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
3497 Intrinsic V16F32Int, Intrinsic V8F64Int,
3498 OpndItins itins_s, OpndItins itins_d> {
3499 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003500 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003501 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3502 EVEX, EVEX_V512;
3503
3504 let mayLoad = 1 in
3505 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003506 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003507 [(set VR512:$dst,
3508 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3509 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3510
3511 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003512 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003513 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3514 EVEX, EVEX_V512;
3515
3516 let mayLoad = 1 in
3517 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003518 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003519 [(set VR512:$dst, (OpNode
3520 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3521 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3522
Craig Topper9dd48c82014-01-02 17:28:14 +00003523let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003524 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3525 !strconcat(OpcodeStr,
3526 "ps\t{$src, $dst|$dst, $src}"),
3527 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3528 EVEX, EVEX_V512;
3529 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3530 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
3531 [(set VR512:$dst,
3532 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3533 EVEX_V512, EVEX_CD8<32, CD8VF>;
3534 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3535 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
3536 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3537 EVEX, EVEX_V512, VEX_W;
3538 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3539 !strconcat(OpcodeStr,
3540 "pd\t{$src, $dst|$dst, $src}"),
3541 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
Craig Topper9dd48c82014-01-02 17:28:14 +00003542 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3543} // isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003544}
3545
3546multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3547 Intrinsic F32Int, Intrinsic F64Int,
3548 OpndItins itins_s, OpndItins itins_d> {
3549 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3550 (ins FR32X:$src1, FR32X:$src2),
3551 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003552 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003554 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003555 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3556 (ins VR128X:$src1, VR128X:$src2),
3557 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003558 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559 [(set VR128X:$dst,
3560 (F32Int VR128X:$src1, VR128X:$src2))],
3561 itins_s.rr>, XS, EVEX_4V;
3562 let mayLoad = 1 in {
3563 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3564 (ins FR32X:$src1, f32mem:$src2),
3565 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003566 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003567 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003568 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3570 (ins VR128X:$src1, ssmem:$src2),
3571 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003572 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003573 [(set VR128X:$dst,
3574 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3575 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3576 }
3577 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3578 (ins FR64X:$src1, FR64X:$src2),
3579 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003580 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003581 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003582 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003583 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3584 (ins VR128X:$src1, VR128X:$src2),
3585 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003586 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003587 [(set VR128X:$dst,
3588 (F64Int VR128X:$src1, VR128X:$src2))],
3589 itins_s.rr>, XD, EVEX_4V, VEX_W;
3590 let mayLoad = 1 in {
3591 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3592 (ins FR64X:$src1, f64mem:$src2),
3593 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003594 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003595 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003596 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003597 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3598 (ins VR128X:$src1, sdmem:$src2),
3599 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003600 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003601 [(set VR128X:$dst,
3602 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3603 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3604 }
3605}
3606
3607
3608defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3609 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3610 SSE_SQRTSS, SSE_SQRTSD>,
3611 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3612 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3613 SSE_SQRTPS, SSE_SQRTPD>;
3614
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003615let Predicates = [HasAVX512] in {
3616 def : Pat<(f32 (fsqrt FR32X:$src)),
3617 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3618 def : Pat<(f32 (fsqrt (load addr:$src))),
3619 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3620 Requires<[OptForSize]>;
3621 def : Pat<(f64 (fsqrt FR64X:$src)),
3622 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3623 def : Pat<(f64 (fsqrt (load addr:$src))),
3624 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3625 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003627 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003628 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003629 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003630 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003631 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003632
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003633 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003634 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003635 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003636 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003637 Requires<[OptForSize]>;
3638
3639 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3640 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3641 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3642 VR128X)>;
3643 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3644 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3645
3646 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3647 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3648 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3649 VR128X)>;
3650 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3651 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3652}
3653
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003654
3655multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3656 X86MemOperand x86memop, RegisterClass RC,
3657 PatFrag mem_frag32, PatFrag mem_frag64,
3658 Intrinsic V4F32Int, Intrinsic V2F64Int,
3659 CD8VForm VForm> {
3660let ExeDomain = SSEPackedSingle in {
3661 // Intrinsic operation, reg.
3662 // Vector intrinsic operation, reg
3663 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3664 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3665 !strconcat(OpcodeStr,
3666 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3667 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3668
3669 // Vector intrinsic operation, mem
3670 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3671 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3672 !strconcat(OpcodeStr,
3673 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3674 [(set RC:$dst,
3675 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3676 EVEX_CD8<32, VForm>;
3677} // ExeDomain = SSEPackedSingle
3678
3679let ExeDomain = SSEPackedDouble in {
3680 // Vector intrinsic operation, reg
3681 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3682 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3683 !strconcat(OpcodeStr,
3684 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3685 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3686
3687 // Vector intrinsic operation, mem
3688 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3689 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3690 !strconcat(OpcodeStr,
3691 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3692 [(set RC:$dst,
3693 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3694 EVEX_CD8<64, VForm>;
3695} // ExeDomain = SSEPackedDouble
3696}
3697
3698multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3699 string OpcodeStr,
3700 Intrinsic F32Int,
3701 Intrinsic F64Int> {
3702let ExeDomain = GenericDomain in {
3703 // Operation, reg.
3704 let hasSideEffects = 0 in
3705 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3706 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3707 !strconcat(OpcodeStr,
3708 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3709 []>;
3710
3711 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003712 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003713 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3714 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3715 !strconcat(OpcodeStr,
3716 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3717 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3718
3719 // Intrinsic operation, mem.
3720 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3721 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3722 !strconcat(OpcodeStr,
3723 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3724 [(set VR128X:$dst, (F32Int VR128X:$src1,
3725 sse_load_f32:$src2, imm:$src3))]>,
3726 EVEX_CD8<32, CD8VT1>;
3727
3728 // Operation, reg.
3729 let hasSideEffects = 0 in
3730 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3731 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3732 !strconcat(OpcodeStr,
3733 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3734 []>, VEX_W;
3735
3736 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003737 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003738 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3739 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3740 !strconcat(OpcodeStr,
3741 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3742 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3743 VEX_W;
3744
3745 // Intrinsic operation, mem.
3746 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3747 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3748 !strconcat(OpcodeStr,
3749 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3750 [(set VR128X:$dst,
3751 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3752 VEX_W, EVEX_CD8<64, CD8VT1>;
3753} // ExeDomain = GenericDomain
3754}
3755
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003756multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
3757 X86MemOperand x86memop, RegisterClass RC,
3758 PatFrag mem_frag, Domain d> {
3759let ExeDomain = d in {
3760 // Intrinsic operation, reg.
3761 // Vector intrinsic operation, reg
3762 def r : AVX512AIi8<opc, MRMSrcReg,
3763 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3764 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003765 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003766 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003767
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003768 // Vector intrinsic operation, mem
3769 def m : AVX512AIi8<opc, MRMSrcMem,
3770 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3771 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003772 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003773 []>, EVEX;
3774} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003775}
3776
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003777
3778defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
3779 memopv16f32, SSEPackedSingle>, EVEX_V512,
3780 EVEX_CD8<32, CD8VF>;
3781
3782def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00003783 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003784 FROUND_CURRENT)),
3785 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
3786
3787
3788defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
3789 memopv8f64, SSEPackedDouble>, EVEX_V512,
3790 VEX_W, EVEX_CD8<64, CD8VF>;
3791
3792def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00003793 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003794 FROUND_CURRENT)),
3795 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
3796
3797multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
3798 Operand x86memop, RegisterClass RC, Domain d> {
3799let ExeDomain = d in {
3800 def r : AVX512AIi8<opc, MRMSrcReg,
3801 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
3802 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003803 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003804 []>, EVEX_4V;
3805
3806 def m : AVX512AIi8<opc, MRMSrcMem,
3807 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
3808 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003809 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003810 []>, EVEX_4V;
3811} // ExeDomain
3812}
3813
3814defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
3815 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
3816
3817defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
3818 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
3819
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003820def : Pat<(ffloor FR32X:$src),
3821 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3822def : Pat<(f64 (ffloor FR64X:$src)),
3823 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3824def : Pat<(f32 (fnearbyint FR32X:$src)),
3825 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3826def : Pat<(f64 (fnearbyint FR64X:$src)),
3827 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3828def : Pat<(f32 (fceil FR32X:$src)),
3829 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3830def : Pat<(f64 (fceil FR64X:$src)),
3831 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3832def : Pat<(f32 (frint FR32X:$src)),
3833 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3834def : Pat<(f64 (frint FR64X:$src)),
3835 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3836def : Pat<(f32 (ftrunc FR32X:$src)),
3837 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3838def : Pat<(f64 (ftrunc FR64X:$src)),
3839 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3840
3841def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003842 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003843def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003844 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003845def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003846 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003847def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003848 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003850 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003851
3852def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003853 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003855 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003856def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003857 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003858def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003859 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003860def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003861 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003862
3863//-------------------------------------------------
3864// Integer truncate and extend operations
3865//-------------------------------------------------
3866
3867multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
3868 RegisterClass dstRC, RegisterClass srcRC,
3869 RegisterClass KRC, X86MemOperand x86memop> {
3870 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3871 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003872 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003873 []>, EVEX;
3874
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003875 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3876 (ins KRC:$mask, srcRC:$src),
3877 !strconcat(OpcodeStr,
3878 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
3879 []>, EVEX, EVEX_K;
3880
3881 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003882 (ins KRC:$mask, srcRC:$src),
3883 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003884 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003885 []>, EVEX, EVEX_KZ;
3886
3887 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003888 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003889 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003890
3891 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
3892 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
3893 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
3894 []>, EVEX, EVEX_K;
3895
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003896}
3897defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
3898 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3899defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
3900 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3901defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
3902 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3903defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
3904 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3905defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
3906 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3907defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
3908 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3909defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
3910 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3911defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
3912 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3913defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
3914 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3915defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
3916 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3917defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
3918 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3919defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
3920 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3921defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
3922 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3923defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
3924 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3925defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
3926 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3927
3928def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
3929def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
3930def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
3931def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
3932def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
3933
3934def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003935 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003936def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003937 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003938def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003939 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003940def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003941 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003942
3943
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003944multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3945 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
3946 PatFrag mem_frag, X86MemOperand x86memop,
3947 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003948
3949 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3950 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003951 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003952 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003953
3954 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3955 (ins KRC:$mask, SrcRC:$src),
3956 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
3957 []>, EVEX, EVEX_K;
3958
3959 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3960 (ins KRC:$mask, SrcRC:$src),
3961 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
3962 []>, EVEX, EVEX_KZ;
3963
3964 let mayLoad = 1 in {
3965 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003966 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003967 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003968 [(set DstRC:$dst,
3969 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
3970 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003971
3972 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3973 (ins KRC:$mask, x86memop:$src),
3974 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
3975 []>,
3976 EVEX, EVEX_K;
3977
3978 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3979 (ins KRC:$mask, x86memop:$src),
3980 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
3981 []>,
3982 EVEX, EVEX_KZ;
3983 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003984}
3985
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003986defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003987 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3988 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003989defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003990 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3991 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003992defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003993 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3994 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003995defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003996 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3997 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003998defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003999 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4000 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004001
4002defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004003 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4004 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004005defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004006 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4007 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004008defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004009 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4010 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004011defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004012 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4013 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004014defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004015 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4016 EVEX_CD8<32, CD8VH>;
4017
4018//===----------------------------------------------------------------------===//
4019// GATHER - SCATTER Operations
4020
4021multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4022 RegisterClass RC, X86MemOperand memop> {
4023let mayLoad = 1,
4024 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4025 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4026 (ins RC:$src1, KRC:$mask, memop:$src2),
4027 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004028 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004029 []>, EVEX, EVEX_K;
4030}
Cameron McInally45325962014-03-26 13:50:50 +00004031
4032let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004033defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4034 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004035defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4036 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004037}
4038
4039let ExeDomain = SSEPackedSingle in {
4040defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4041 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004042defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4043 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004044}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004045
4046defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4047 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4048defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4049 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4050
4051defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4052 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4053defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4054 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4055
4056multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4057 RegisterClass RC, X86MemOperand memop> {
4058let mayStore = 1, Constraints = "$mask = $mask_wb" in
4059 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4060 (ins memop:$dst, KRC:$mask, RC:$src2),
4061 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004062 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004063 []>, EVEX, EVEX_K;
4064}
4065
Cameron McInally45325962014-03-26 13:50:50 +00004066let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004067defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4068 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004069defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4070 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004071}
4072
4073let ExeDomain = SSEPackedSingle in {
4074defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4075 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004076defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4077 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004078}
4079
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004080defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4081 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4082defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4083 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4084
4085defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4086 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4087defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4088 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4089
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004090// prefetch
4091multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4092 RegisterClass KRC, X86MemOperand memop> {
4093 let Predicates = [HasPFI], hasSideEffects = 1 in
4094 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4095 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4096 []>, EVEX, EVEX_K;
4097}
4098
4099defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4100 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4101
4102defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4103 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4104
4105defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4106 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4107
4108defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4109 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4110
4111defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4112 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4113
4114defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4115 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4116
4117defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4118 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4119
4120defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4121 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4122
4123defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4124 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4125
4126defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4127 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4128
4129defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4130 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4131
4132defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4133 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4134
4135defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4136 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4137
4138defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4139 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4140
4141defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4142 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4143
4144defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4145 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004146//===----------------------------------------------------------------------===//
4147// VSHUFPS - VSHUFPD Operations
4148
4149multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4150 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4151 Domain d> {
4152 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4153 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4154 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004155 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004156 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4157 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004158 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004159 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4160 (ins RC:$src1, RC:$src2, i8imm:$src3),
4161 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004162 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004163 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4164 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004165 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166}
4167
4168defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004169 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004170defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004171 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004172
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004173def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4174 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4175def : Pat<(v16i32 (X86Shufp VR512:$src1,
4176 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4177 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4178
4179def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4180 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4181def : Pat<(v8i64 (X86Shufp VR512:$src1,
4182 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4183 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004184
4185multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
4186 X86MemOperand x86memop> {
4187 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
4188 (ins RC:$src1, RC:$src2, i8imm:$src3),
4189 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004190 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004191 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004192 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
4194 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4195 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004196 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004197 []>, EVEX_4V;
4198}
4199defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
4200 EVEX_V512, EVEX_CD8<32, CD8VF>;
4201defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
4202 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4203
4204def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4205 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
4206def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4207 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
4208def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4209 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
4210def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4211 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
4212
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004213// Helper fragments to match sext vXi1 to vXiY.
4214def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4215def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4216
4217multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4218 RegisterClass KRC, RegisterClass RC,
4219 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4220 string BrdcstStr> {
4221 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4222 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4223 []>, EVEX;
4224 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4225 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4226 []>, EVEX, EVEX_K;
4227 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4228 !strconcat(OpcodeStr,
4229 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4230 []>, EVEX, EVEX_KZ;
4231 let mayLoad = 1 in {
4232 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4233 (ins x86memop:$src),
4234 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4235 []>, EVEX;
4236 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4237 (ins KRC:$mask, x86memop:$src),
4238 !strconcat(OpcodeStr,
4239 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4240 []>, EVEX, EVEX_K;
4241 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4242 (ins KRC:$mask, x86memop:$src),
4243 !strconcat(OpcodeStr,
4244 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4245 []>, EVEX, EVEX_KZ;
4246 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4247 (ins x86scalar_mop:$src),
4248 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4249 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4250 []>, EVEX, EVEX_B;
4251 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4252 (ins KRC:$mask, x86scalar_mop:$src),
4253 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4254 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4255 []>, EVEX, EVEX_B, EVEX_K;
4256 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4257 (ins KRC:$mask, x86scalar_mop:$src),
4258 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4259 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4260 BrdcstStr, "}"),
4261 []>, EVEX, EVEX_B, EVEX_KZ;
4262 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263}
4264
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004265defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4266 i512mem, i32mem, "{1to16}">, EVEX_V512,
4267 EVEX_CD8<32, CD8VF>;
4268defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4269 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4270 EVEX_CD8<64, CD8VF>;
4271
4272def : Pat<(xor
4273 (bc_v16i32 (v16i1sextv16i32)),
4274 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4275 (VPABSDZrr VR512:$src)>;
4276def : Pat<(xor
4277 (bc_v8i64 (v8i1sextv8i64)),
4278 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4279 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004280
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004281def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4282 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004283 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004284def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4285 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004286 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004287
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004288multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004289 RegisterClass RC, RegisterClass KRC,
4290 X86MemOperand x86memop,
4291 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004292 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4293 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004294 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004295 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004296 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4297 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004298 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004299 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004300 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4301 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004302 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004303 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4304 []>, EVEX, EVEX_B;
4305 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4306 (ins KRC:$mask, RC:$src),
4307 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004308 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004309 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004310 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4311 (ins KRC:$mask, x86memop:$src),
4312 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004313 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004314 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004315 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4316 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004317 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004318 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4319 BrdcstStr, "}"),
4320 []>, EVEX, EVEX_KZ, EVEX_B;
4321
4322 let Constraints = "$src1 = $dst" in {
4323 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4324 (ins RC:$src1, KRC:$mask, RC:$src2),
4325 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004326 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004327 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004328 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4329 (ins RC:$src1, KRC:$mask, x86memop:$src2),
4330 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004331 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004332 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004333 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4334 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004335 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004336 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
4337 []>, EVEX, EVEX_K, EVEX_B;
4338 }
4339}
4340
4341let Predicates = [HasCDI] in {
4342defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004343 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004344 EVEX_V512, EVEX_CD8<32, CD8VF>;
4345
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004346
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004347defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004348 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004349 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004350
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004351}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004352
4353def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
4354 GR16:$mask),
4355 (VPCONFLICTDrrk VR512:$src1,
4356 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4357
4358def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
4359 GR8:$mask),
4360 (VPCONFLICTQrrk VR512:$src1,
4361 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004362
Cameron McInally5d1b7b92014-06-11 12:54:45 +00004363let Predicates = [HasCDI] in {
4364defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
4365 i512mem, i32mem, "{1to16}">,
4366 EVEX_V512, EVEX_CD8<32, CD8VF>;
4367
4368
4369defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
4370 i512mem, i64mem, "{1to8}">,
4371 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4372
4373}
4374
4375def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
4376 GR16:$mask),
4377 (VPLZCNTDrrk VR512:$src1,
4378 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4379
4380def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
4381 GR8:$mask),
4382 (VPLZCNTQrrk VR512:$src1,
4383 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
4384
Cameron McInally0d0489c2014-06-16 14:12:28 +00004385def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
4386 (VPLZCNTDrm addr:$src)>;
4387def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
4388 (VPLZCNTDrr VR512:$src)>;
4389def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
4390 (VPLZCNTQrm addr:$src)>;
4391def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
4392 (VPLZCNTQrr VR512:$src)>;
4393
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004394def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4395def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4396def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00004397
4398def : Pat<(store VK1:$src, addr:$dst),
4399 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
4400
4401def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
4402 (truncstore node:$val, node:$ptr), [{
4403 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
4404}]>;
4405
4406def : Pat<(truncstorei1 GR8:$src, addr:$dst),
4407 (MOV8mr addr:$dst, GR8:$src)>;
4408