blob: 6718e0d800171f5fae24ccc59025c3f3ac275450 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
Craig Topper0d1fd552014-02-19 05:34:21 +000026 MAP(C0, 32) \
Sean Callanandde9c122010-02-12 23:39:46 +000027 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000028 MAP(C2, 34) \
29 MAP(C3, 35) \
30 MAP(C4, 36) \
31 MAP(C8, 37) \
32 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000033 MAP(CA, 39) \
34 MAP(CB, 40) \
Kevin Enderby0d928a12014-07-31 23:57:38 +000035 MAP(CF, 41) \
36 MAP(D0, 42) \
37 MAP(D1, 43) \
38 MAP(D4, 44) \
39 MAP(D5, 45) \
40 MAP(D6, 46) \
41 MAP(D7, 47) \
42 MAP(D8, 48) \
43 MAP(D9, 49) \
44 MAP(DA, 50) \
45 MAP(DB, 51) \
46 MAP(DC, 52) \
47 MAP(DD, 53) \
48 MAP(DE, 54) \
49 MAP(DF, 55) \
50 MAP(E0, 56) \
51 MAP(E1, 57) \
52 MAP(E2, 58) \
53 MAP(E3, 59) \
54 MAP(E4, 60) \
55 MAP(E5, 61) \
56 MAP(E8, 62) \
57 MAP(E9, 63) \
58 MAP(EA, 64) \
59 MAP(EB, 65) \
60 MAP(EC, 66) \
61 MAP(ED, 67) \
62 MAP(EE, 68) \
63 MAP(F0, 69) \
64 MAP(F1, 70) \
65 MAP(F2, 71) \
66 MAP(F3, 72) \
67 MAP(F4, 73) \
68 MAP(F5, 74) \
69 MAP(F6, 75) \
70 MAP(F7, 76) \
71 MAP(F8, 77) \
72 MAP(F9, 78) \
73 MAP(FA, 79) \
74 MAP(FB, 80) \
75 MAP(FC, 81) \
76 MAP(FD, 82) \
77 MAP(FE, 83) \
78 MAP(FF, 84)
Sean Callanandde9c122010-02-12 23:39:46 +000079
Sean Callanan04cc3072009-12-19 02:59:52 +000080// A clone of X86 since we can't depend on something that is generated.
81namespace X86Local {
82 enum {
83 Pseudo = 0,
84 RawFrm = 1,
85 AddRegFrm = 2,
86 MRMDestReg = 3,
87 MRMDestMem = 4,
88 MRMSrcReg = 5,
89 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000090 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000091 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +000092 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +000093 RawFrmDstSrc = 10,
Craig Topper2fb696b2014-02-19 06:59:13 +000094 RawFrmImm8 = 11,
95 RawFrmImm16 = 12,
Craig Toppera0869dc2014-02-10 06:55:41 +000096 MRMXr = 14, MRMXm = 15,
Craig Topperac172e22012-07-30 04:48:12 +000097 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000098 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
99 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
100 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanandde9c122010-02-12 23:39:46 +0000101#define MAP(from, to) MRM_##from = to,
102 MRM_MAPPING
103#undef MAP
104 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +0000105 };
Craig Topperac172e22012-07-30 04:48:12 +0000106
Sean Callanan04cc3072009-12-19 02:59:52 +0000107 enum {
Craig Topper56f0ed812014-02-19 08:25:02 +0000108 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6
Craig Topper10243c82014-01-31 08:47:06 +0000109 };
110
111 enum {
Craig Topper5ccb6172014-02-18 00:21:49 +0000112 PS = 1, PD = 2, XS = 3, XD = 4
Sean Callanan04cc3072009-12-19 02:59:52 +0000113 };
Craig Topperd402df32014-02-02 07:08:01 +0000114
115 enum {
116 VEX = 1, XOP = 2, EVEX = 3
117 };
Craig Topperfa6298a2014-02-02 09:25:09 +0000118
119 enum {
120 OpSize16 = 1, OpSize32 = 2
121 };
Sean Callanan04cc3072009-12-19 02:59:52 +0000122}
Sean Callanandde9c122010-02-12 23:39:46 +0000123
Sean Callanan04cc3072009-12-19 02:59:52 +0000124using namespace X86Disassembler;
125
Sean Callanan04cc3072009-12-19 02:59:52 +0000126/// isRegFormat - Indicates whether a particular form requires the Mod field of
127/// the ModR/M byte to be 0b11.
128///
129/// @param form - The form of the instruction.
130/// @return - true if the form implies that Mod must be 0b11, false
131/// otherwise.
132static bool isRegFormat(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000133 return (form == X86Local::MRMDestReg ||
134 form == X86Local::MRMSrcReg ||
Craig Toppera0869dc2014-02-10 06:55:41 +0000135 form == X86Local::MRMXr ||
Craig Topper10243c82014-01-31 08:47:06 +0000136 (form >= X86Local::MRM0r && form <= X86Local::MRM7r));
Sean Callanan04cc3072009-12-19 02:59:52 +0000137}
138
139/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
140/// Useful for switch statements and the like.
141///
142/// @param init - A reference to the BitsInit to be decoded.
143/// @return - The field, with the first bit in the BitsInit as the lowest
144/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000145static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000146 int width = init.getNumBits();
147
148 assert(width <= 8 && "Field is too large for uint8_t!");
149
150 int index;
151 uint8_t mask = 0x01;
152
153 uint8_t ret = 0;
154
155 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000156 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000157 ret |= mask;
158
159 mask <<= 1;
160 }
161
162 return ret;
163}
164
165/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
166/// name of the field.
167///
168/// @param rec - The record from which to extract the value.
169/// @param name - The name of the field in the record.
170/// @return - The field, as translated by byteFromBitsInit().
171static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000172 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000173 return byteFromBitsInit(*bits);
174}
175
176RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
177 const CodeGenInstruction &insn,
178 InstrUID uid) {
179 UID = uid;
180
181 Rec = insn.TheDef;
182 Name = Rec->getName();
183 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000184
Sean Callanan04cc3072009-12-19 02:59:52 +0000185 if (!Rec->isSubClassOf("X86Inst")) {
186 ShouldBeEmitted = false;
187 return;
188 }
Craig Topperac172e22012-07-30 04:48:12 +0000189
Craig Toppere413b622014-02-26 06:01:21 +0000190 OpPrefix = byteFromRec(Rec, "OpPrefixBits");
191 OpMap = byteFromRec(Rec, "OpMapBits");
Sean Callanan04cc3072009-12-19 02:59:52 +0000192 Opcode = byteFromRec(Rec, "Opcode");
193 Form = byteFromRec(Rec, "FormBits");
Craig Toppere413b622014-02-26 06:01:21 +0000194 Encoding = byteFromRec(Rec, "OpEncBits");
Craig Topperac172e22012-07-30 04:48:12 +0000195
Craig Toppere413b622014-02-26 06:01:21 +0000196 OpSize = byteFromRec(Rec, "OpSizeBits");
Craig Topper6491c802012-02-27 01:54:29 +0000197 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000198 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000199 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
200 HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3");
Sean Callananc3fd5232011-03-15 01:23:15 +0000201 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000202 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000203 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000204 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
205 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000206 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000207 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000208 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000209 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Adam Nemet5933c2f2014-07-17 17:04:56 +0000210 CD8_Scale = byteFromRec(Rec, "CD8_Scale");
Craig Topperac172e22012-07-30 04:48:12 +0000211
Sean Callanan04cc3072009-12-19 02:59:52 +0000212 Name = Rec->getName();
213 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000214
Chris Lattnerd8adec72010-11-01 04:03:32 +0000215 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000216
Craig Topper3f23c1a2012-09-19 06:37:45 +0000217 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000218
Eli Friedman03180362011-07-16 02:41:28 +0000219 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000220 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000221 Is64Bit = false;
222 // FIXME: Is there some better way to check for In64BitMode?
223 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
224 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000225 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
226 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000227 Is32Bit = true;
228 break;
229 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000230 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000231 Is64Bit = true;
232 break;
233 }
234 }
Eli Friedman03180362011-07-16 02:41:28 +0000235
Craig Topper69e245c2014-02-13 07:07:16 +0000236 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) {
237 ShouldBeEmitted = false;
238 return;
239 }
240
241 // Special case since there is no attribute class for 64-bit and VEX
242 if (Name == "VMASKMOVDQU64") {
243 ShouldBeEmitted = false;
244 return;
245 }
246
Sean Callanan04cc3072009-12-19 02:59:52 +0000247 ShouldBeEmitted = true;
248}
Craig Topperac172e22012-07-30 04:48:12 +0000249
Sean Callanan04cc3072009-12-19 02:59:52 +0000250void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000251 const CodeGenInstruction &insn,
252 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000253{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000254 // Ignore "asm parser only" instructions.
255 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
256 return;
Craig Topperac172e22012-07-30 04:48:12 +0000257
Sean Callanan04cc3072009-12-19 02:59:52 +0000258 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000259
Craig Topper69e245c2014-02-13 07:07:16 +0000260 if (recogInstr.shouldBeEmitted()) {
261 recogInstr.emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000262 recogInstr.emitDecodePath(tables);
Craig Topper69e245c2014-02-13 07:07:16 +0000263 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000264}
265
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000266#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
267 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
268 (HasEVEX_KZ ? n##_KZ : \
269 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000270
Sean Callanan04cc3072009-12-19 02:59:52 +0000271InstructionContext RecognizableInstr::insnContext() const {
272 InstructionContext insnContext;
273
Craig Topperd402df32014-02-02 07:08:01 +0000274 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000275 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000276 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
277 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000278 }
279 // VEX_L & VEX_W
280 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000281 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000282 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000283 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000284 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000285 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000286 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000287 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000288 insnContext = EVEX_KB(IC_EVEX_L_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000289 else {
290 errs() << "Instruction does not use a prefix: " << Name << "\n";
291 llvm_unreachable("Invalid prefix");
292 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000293 } else if (HasVEX_LPrefix) {
294 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000295 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000296 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000297 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000298 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000299 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000300 insnContext = EVEX_KB(IC_EVEX_L_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000301 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000302 insnContext = EVEX_KB(IC_EVEX_L);
Craig Topper5ccb6172014-02-18 00:21:49 +0000303 else {
304 errs() << "Instruction does not use a prefix: " << Name << "\n";
305 llvm_unreachable("Invalid prefix");
306 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000307 }
308 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
309 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000310 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000311 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000312 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000313 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000314 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000315 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000316 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000317 insnContext = EVEX_KB(IC_EVEX_L2_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000318 else {
319 errs() << "Instruction does not use a prefix: " << Name << "\n";
320 llvm_unreachable("Invalid prefix");
321 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000322 } else if (HasEVEX_L2Prefix) {
323 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000324 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000325 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000326 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000327 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000328 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000329 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper5ccb6172014-02-18 00:21:49 +0000330 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000331 insnContext = EVEX_KB(IC_EVEX_L2);
Craig Topper5ccb6172014-02-18 00:21:49 +0000332 else {
333 errs() << "Instruction does not use a prefix: " << Name << "\n";
334 llvm_unreachable("Invalid prefix");
335 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000336 }
337 else if (HasVEX_WPrefix) {
338 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000339 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000340 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000341 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000342 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000343 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000344 insnContext = EVEX_KB(IC_EVEX_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000345 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000346 insnContext = EVEX_KB(IC_EVEX_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000347 else {
348 errs() << "Instruction does not use a prefix: " << Name << "\n";
349 llvm_unreachable("Invalid prefix");
350 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000351 }
352 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000353 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000354 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000355 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000356 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000357 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000358 insnContext = EVEX_KB(IC_EVEX_XS);
359 else
360 insnContext = EVEX_KB(IC_EVEX);
361 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000362 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000363 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000364 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000365 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000366 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000367 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000368 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000369 insnContext = IC_VEX_L_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000370 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000371 insnContext = IC_VEX_L_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000372 else {
373 errs() << "Instruction does not use a prefix: " << Name << "\n";
374 llvm_unreachable("Invalid prefix");
375 }
Craig Topper8e92e852014-02-02 07:46:05 +0000376 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000377 insnContext = IC_VEX_L_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000378 else if (OpPrefix == X86Local::PD && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000379 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000380 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000381 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000382 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000383 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000384 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000385 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000386 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000387 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000388 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000389 insnContext = IC_VEX_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000390 else if (HasVEX_WPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000391 insnContext = IC_VEX_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000392 else if (HasVEX_LPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000393 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000394 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000395 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000396 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000397 insnContext = IC_VEX_XS;
Craig Topper5ccb6172014-02-18 00:21:49 +0000398 else if (OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000399 insnContext = IC_VEX;
Craig Topper5ccb6172014-02-18 00:21:49 +0000400 else {
401 errs() << "Instruction does not use a prefix: " << Name << "\n";
402 llvm_unreachable("Invalid prefix");
403 }
Eli Friedman03180362011-07-16 02:41:28 +0000404 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000405 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000406 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000407 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000408 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000409 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000410 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000411 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000412 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000413 else if (HasAdSizePrefix)
414 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000415 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000416 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000417 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000418 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000419 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000420 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000421 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000422 insnContext = IC_64BIT_XS;
423 else if (HasREX_WPrefix)
424 insnContext = IC_64BIT_REXW;
425 else
426 insnContext = IC_64BIT;
427 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000428 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000429 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000430 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000431 insnContext = IC_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000432 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000433 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000434 else if (HasAdSizePrefix)
435 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000436 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000437 insnContext = IC_XD;
Craig Toppere2347df2014-02-20 07:59:43 +0000438 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000439 insnContext = IC_XS;
440 else
441 insnContext = IC;
442 }
443
444 return insnContext;
445}
Craig Topperac172e22012-07-30 04:48:12 +0000446
Adam Nemet5933c2f2014-07-17 17:04:56 +0000447void RecognizableInstr::adjustOperandEncoding(OperandEncoding &encoding) {
448 // The scaling factor for AVX512 compressed displacement encoding is an
449 // instruction attribute. Adjust the ModRM encoding type to include the
450 // scale for compressed displacement.
451 if (encoding != ENCODING_RM || CD8_Scale == 0)
452 return;
453 encoding = (OperandEncoding)(encoding + Log2_32(CD8_Scale));
454 assert(encoding <= ENCODING_RM_CD64 && "Invalid CDisp scaling");
455}
456
Craig Topperf7755df2012-07-12 06:52:41 +0000457void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
458 unsigned &physicalOperandIndex,
459 unsigned &numPhysicalOperands,
460 const unsigned *operandMapping,
461 OperandEncoding (*encodingFromString)
462 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000463 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000464 if (optional) {
465 if (physicalOperandIndex >= numPhysicalOperands)
466 return;
467 } else {
468 assert(physicalOperandIndex < numPhysicalOperands);
469 }
Craig Topperac172e22012-07-30 04:48:12 +0000470
Sean Callanan04cc3072009-12-19 02:59:52 +0000471 while (operandMapping[operandIndex] != operandIndex) {
472 Spec->operands[operandIndex].encoding = ENCODING_DUP;
473 Spec->operands[operandIndex].type =
474 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
475 ++operandIndex;
476 }
Craig Topperac172e22012-07-30 04:48:12 +0000477
Sean Callanan04cc3072009-12-19 02:59:52 +0000478 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000479
Adam Nemet5933c2f2014-07-17 17:04:56 +0000480 OperandEncoding encoding = encodingFromString(typeName, OpSize);
481 // Adjust the encoding type for an operand based on the instruction.
482 adjustOperandEncoding(encoding);
483 Spec->operands[operandIndex].encoding = encoding;
Craig Topperac172e22012-07-30 04:48:12 +0000484 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000485 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000486
Sean Callanan04cc3072009-12-19 02:59:52 +0000487 ++operandIndex;
488 ++physicalOperandIndex;
489}
490
Craig Topper83b7e242014-01-02 03:58:45 +0000491void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000492 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000493
Sean Callanan04cc3072009-12-19 02:59:52 +0000494 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000495
Chris Lattnerd8adec72010-11-01 04:03:32 +0000496 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000497
Sean Callanan04cc3072009-12-19 02:59:52 +0000498 unsigned numOperands = OperandList.size();
499 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000500
Sean Callanan04cc3072009-12-19 02:59:52 +0000501 // operandMapping maps from operands in OperandList to their originals.
502 // If operandMapping[i] != i, then the entry is a duplicate.
503 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000504 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000505
Craig Topperf7755df2012-07-12 06:52:41 +0000506 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000507 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000508 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000509 OperandList[operandIndex].Constraints[0];
510 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000511 operandMapping[operandIndex] = operandIndex;
512 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000513 } else {
514 ++numPhysicalOperands;
515 operandMapping[operandIndex] = operandIndex;
516 }
517 } else {
518 ++numPhysicalOperands;
519 operandMapping[operandIndex] = operandIndex;
520 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000521 }
Craig Topperac172e22012-07-30 04:48:12 +0000522
Sean Callanan04cc3072009-12-19 02:59:52 +0000523#define HANDLE_OPERAND(class) \
524 handleOperand(false, \
525 operandIndex, \
526 physicalOperandIndex, \
527 numPhysicalOperands, \
528 operandMapping, \
529 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000530
Sean Callanan04cc3072009-12-19 02:59:52 +0000531#define HANDLE_OPTIONAL(class) \
532 handleOperand(true, \
533 operandIndex, \
534 physicalOperandIndex, \
535 numPhysicalOperands, \
536 operandMapping, \
537 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000538
Sean Callanan04cc3072009-12-19 02:59:52 +0000539 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000540 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000541 // physicalOperandIndex should always be < numPhysicalOperands
542 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000543
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000544 // Given the set of prefix bits, how many additional operands does the
545 // instruction have?
546 unsigned additionalOperands = 0;
547 if (HasVEX_4V || HasVEX_4VOp3)
548 ++additionalOperands;
549 if (HasEVEX_K)
550 ++additionalOperands;
551
Sean Callanan04cc3072009-12-19 02:59:52 +0000552 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000553 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000554 case X86Local::RawFrmSrc:
555 HANDLE_OPERAND(relocation);
556 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000557 case X86Local::RawFrmDst:
558 HANDLE_OPERAND(relocation);
559 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000560 case X86Local::RawFrmDstSrc:
561 HANDLE_OPERAND(relocation);
562 HANDLE_OPERAND(relocation);
563 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000564 case X86Local::RawFrm:
565 // Operand 1 (optional) is an address or immediate.
566 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000567 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000568 "Unexpected number of operands for RawFrm");
569 HANDLE_OPTIONAL(relocation)
570 HANDLE_OPTIONAL(immediate)
571 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000572 case X86Local::RawFrmMemOffs:
573 // Operand 1 is an address.
574 HANDLE_OPERAND(relocation);
575 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000576 case X86Local::AddRegFrm:
577 // Operand 1 is added to the opcode.
578 // Operand 2 (optional) is an address.
579 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
580 "Unexpected number of operands for AddRegFrm");
581 HANDLE_OPERAND(opcodeModifier)
582 HANDLE_OPTIONAL(relocation)
583 break;
584 case X86Local::MRMDestReg:
585 // Operand 1 is a register operand in the R/M field.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000586 // - In AVX512 there may be a mask operand here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000587 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000588 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000589 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000590 assert(numPhysicalOperands >= 2 + additionalOperands &&
591 numPhysicalOperands <= 3 + additionalOperands &&
592 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000593
Sean Callanan04cc3072009-12-19 02:59:52 +0000594 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000595
Craig Topperd402df32014-02-02 07:08:01 +0000596 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000597 // FIXME: In AVX, the register below becomes the one encoded
598 // in ModRMVEX and the one above the one in the VEX.VVVV field
599 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000600
Sean Callanan04cc3072009-12-19 02:59:52 +0000601 HANDLE_OPERAND(roRegister)
602 HANDLE_OPTIONAL(immediate)
603 break;
604 case X86Local::MRMDestMem:
605 // Operand 1 is a memory operand (possibly SIB-extended)
606 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000607 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000608 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000609 assert(numPhysicalOperands >= 2 + additionalOperands &&
610 numPhysicalOperands <= 3 + additionalOperands &&
611 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
612
Sean Callanan04cc3072009-12-19 02:59:52 +0000613 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000614
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000615 if (HasEVEX_K)
616 HANDLE_OPERAND(writemaskRegister)
617
Craig Topperd402df32014-02-02 07:08:01 +0000618 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000619 // FIXME: In AVX, the register below becomes the one encoded
620 // in ModRMVEX and the one above the one in the VEX.VVVV field
621 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000622
Sean Callanan04cc3072009-12-19 02:59:52 +0000623 HANDLE_OPERAND(roRegister)
624 HANDLE_OPTIONAL(immediate)
625 break;
626 case X86Local::MRMSrcReg:
627 // Operand 1 is a register operand in the Reg/Opcode field.
628 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000629 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000630 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000631 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000632
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000633 assert(numPhysicalOperands >= 2 + additionalOperands &&
634 numPhysicalOperands <= 4 + additionalOperands &&
635 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000636
Sean Callananc3fd5232011-03-15 01:23:15 +0000637 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000638
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000639 if (HasEVEX_K)
640 HANDLE_OPERAND(writemaskRegister)
641
Craig Topperd402df32014-02-02 07:08:01 +0000642 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000643 // FIXME: In AVX, the register below becomes the one encoded
644 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000645 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000646
Craig Topper03a0bed2011-12-30 05:20:36 +0000647 if (HasMemOp4Prefix)
648 HANDLE_OPERAND(immediate)
649
Sean Callananc3fd5232011-03-15 01:23:15 +0000650 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000651
Craig Topperd402df32014-02-02 07:08:01 +0000652 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000653 HANDLE_OPERAND(vvvvRegister)
654
Craig Topper2ba766a2011-12-30 06:23:39 +0000655 if (!HasMemOp4Prefix)
656 HANDLE_OPTIONAL(immediate)
657 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000658 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000659 break;
660 case X86Local::MRMSrcMem:
661 // Operand 1 is a register operand in the Reg/Opcode field.
662 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000663 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000664 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000665
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000666 assert(numPhysicalOperands >= 2 + additionalOperands &&
667 numPhysicalOperands <= 4 + additionalOperands &&
668 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000669
Sean Callanan04cc3072009-12-19 02:59:52 +0000670 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000671
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000672 if (HasEVEX_K)
673 HANDLE_OPERAND(writemaskRegister)
674
Craig Topperd402df32014-02-02 07:08:01 +0000675 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000676 // FIXME: In AVX, the register below becomes the one encoded
677 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000678 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000679
Craig Topper03a0bed2011-12-30 05:20:36 +0000680 if (HasMemOp4Prefix)
681 HANDLE_OPERAND(immediate)
682
Sean Callanan04cc3072009-12-19 02:59:52 +0000683 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000684
Craig Topperd402df32014-02-02 07:08:01 +0000685 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000686 HANDLE_OPERAND(vvvvRegister)
687
Craig Topper2ba766a2011-12-30 06:23:39 +0000688 if (!HasMemOp4Prefix)
689 HANDLE_OPTIONAL(immediate)
690 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000691 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000692 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000693 case X86Local::MRM0r:
694 case X86Local::MRM1r:
695 case X86Local::MRM2r:
696 case X86Local::MRM3r:
697 case X86Local::MRM4r:
698 case X86Local::MRM5r:
699 case X86Local::MRM6r:
700 case X86Local::MRM7r:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000701 // Operand 1 is a register operand in the R/M field.
702 // Operand 2 (optional) is an immediate or relocation.
703 // Operand 3 (optional) is an immediate.
704 assert(numPhysicalOperands >= 0 + additionalOperands &&
705 numPhysicalOperands <= 3 + additionalOperands &&
706 "Unexpected number of operands for MRMnr");
707
Craig Topperd402df32014-02-02 07:08:01 +0000708 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000709 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000710
711 if (HasEVEX_K)
712 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000713 HANDLE_OPTIONAL(rmRegister)
714 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000715 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000716 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000717 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000718 case X86Local::MRM0m:
719 case X86Local::MRM1m:
720 case X86Local::MRM2m:
721 case X86Local::MRM3m:
722 case X86Local::MRM4m:
723 case X86Local::MRM5m:
724 case X86Local::MRM6m:
725 case X86Local::MRM7m:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000726 // Operand 1 is a memory operand (possibly SIB-extended)
727 // Operand 2 (optional) is an immediate or relocation.
728 assert(numPhysicalOperands >= 1 + additionalOperands &&
729 numPhysicalOperands <= 2 + additionalOperands &&
730 "Unexpected number of operands for MRMnm");
731
Craig Topperd402df32014-02-02 07:08:01 +0000732 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000733 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000734 if (HasEVEX_K)
735 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000736 HANDLE_OPERAND(memory)
737 HANDLE_OPTIONAL(relocation)
738 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000739 case X86Local::RawFrmImm8:
740 // operand 1 is a 16-bit immediate
741 // operand 2 is an 8-bit immediate
742 assert(numPhysicalOperands == 2 &&
743 "Unexpected number of operands for X86Local::RawFrmImm8");
744 HANDLE_OPERAND(immediate)
745 HANDLE_OPERAND(immediate)
746 break;
747 case X86Local::RawFrmImm16:
748 // operand 1 is a 16-bit immediate
749 // operand 2 is a 16-bit immediate
750 HANDLE_OPERAND(immediate)
751 HANDLE_OPERAND(immediate)
752 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000753 case X86Local::MRM_F8:
754 if (Opcode == 0xc6) {
755 assert(numPhysicalOperands == 1 &&
756 "Unexpected number of operands for X86Local::MRM_F8");
757 HANDLE_OPERAND(immediate)
758 } else if (Opcode == 0xc7) {
759 assert(numPhysicalOperands == 1 &&
760 "Unexpected number of operands for X86Local::MRM_F8");
761 HANDLE_OPERAND(relocation)
762 }
763 break;
Craig Topper56f0ed812014-02-19 08:25:02 +0000764 case X86Local::MRM_C0: case X86Local::MRM_C1: case X86Local::MRM_C2:
765 case X86Local::MRM_C3: case X86Local::MRM_C4: case X86Local::MRM_C8:
766 case X86Local::MRM_C9: case X86Local::MRM_CA: case X86Local::MRM_CB:
Kevin Enderby0d928a12014-07-31 23:57:38 +0000767 case X86Local::MRM_CF: case X86Local::MRM_D0: case X86Local::MRM_D1:
768 case X86Local::MRM_D4: case X86Local::MRM_D5: case X86Local::MRM_D6:
769 case X86Local::MRM_D7: case X86Local::MRM_D8: case X86Local::MRM_D9:
770 case X86Local::MRM_DA: case X86Local::MRM_DB: case X86Local::MRM_DC:
771 case X86Local::MRM_DD: case X86Local::MRM_DE: case X86Local::MRM_DF:
772 case X86Local::MRM_E0: case X86Local::MRM_E1: case X86Local::MRM_E2:
773 case X86Local::MRM_E3: case X86Local::MRM_E4: case X86Local::MRM_E5:
774 case X86Local::MRM_E8: case X86Local::MRM_E9: case X86Local::MRM_EA:
775 case X86Local::MRM_EB: case X86Local::MRM_EC: case X86Local::MRM_ED:
776 case X86Local::MRM_EE: case X86Local::MRM_F0: case X86Local::MRM_F1:
777 case X86Local::MRM_F2: case X86Local::MRM_F3: case X86Local::MRM_F4:
778 case X86Local::MRM_F5: case X86Local::MRM_F6: case X86Local::MRM_F7:
779 case X86Local::MRM_F9: case X86Local::MRM_FA: case X86Local::MRM_FB:
780 case X86Local::MRM_FC: case X86Local::MRM_FD: case X86Local::MRM_FE:
781 case X86Local::MRM_FF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000782 // Ignored.
783 break;
784 }
Craig Topperac172e22012-07-30 04:48:12 +0000785
Sean Callanan04cc3072009-12-19 02:59:52 +0000786 #undef HANDLE_OPERAND
787 #undef HANDLE_OPTIONAL
788}
789
790void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
791 // Special cases where the LLVM tables are not complete
792
Sean Callanandde9c122010-02-12 23:39:46 +0000793#define MAP(from, to) \
794 case X86Local::MRM_##from: \
795 filter = new ExactFilter(0x##from); \
796 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000797
798 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000799
Craig Topper24064772014-04-15 07:20:03 +0000800 ModRMFilter* filter = nullptr;
Sean Callanan04cc3072009-12-19 02:59:52 +0000801 uint8_t opcodeToSet = 0;
802
Craig Topper10243c82014-01-31 08:47:06 +0000803 switch (OpMap) {
804 default: llvm_unreachable("Invalid map!");
Craig Toppera0869dc2014-02-10 06:55:41 +0000805 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +0000806 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000807 case X86Local::T8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000808 case X86Local::TA:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000809 case X86Local::XOP8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000810 case X86Local::XOP9:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000811 case X86Local::XOPA:
Craig Toppera0869dc2014-02-10 06:55:41 +0000812 switch (OpMap) {
813 default: llvm_unreachable("Unexpected map!");
814 case X86Local::OB: opcodeType = ONEBYTE; break;
815 case X86Local::TB: opcodeType = TWOBYTE; break;
816 case X86Local::T8: opcodeType = THREEBYTE_38; break;
817 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000818 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
819 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
820 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
821 }
822
823 switch (Form) {
824 default:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000825 filter = new DumbFilter();
Craig Toppera0869dc2014-02-10 06:55:41 +0000826 break;
827 case X86Local::MRMDestReg: case X86Local::MRMDestMem:
828 case X86Local::MRMSrcReg: case X86Local::MRMSrcMem:
829 case X86Local::MRMXr: case X86Local::MRMXm:
830 filter = new ModFilter(isRegFormat(Form));
831 break;
832 case X86Local::MRM0r: case X86Local::MRM1r:
833 case X86Local::MRM2r: case X86Local::MRM3r:
834 case X86Local::MRM4r: case X86Local::MRM5r:
835 case X86Local::MRM6r: case X86Local::MRM7r:
836 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
837 break;
838 case X86Local::MRM0m: case X86Local::MRM1m:
839 case X86Local::MRM2m: case X86Local::MRM3m:
840 case X86Local::MRM4m: case X86Local::MRM5m:
841 case X86Local::MRM6m: case X86Local::MRM7m:
842 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
843 break;
844 MRM_MAPPING
845 } // switch (Form)
846
Craig Topper9e3e38a2013-10-03 05:17:48 +0000847 opcodeToSet = Opcode;
848 break;
Craig Topper10243c82014-01-31 08:47:06 +0000849 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +0000850
851 assert(opcodeType != (OpcodeType)-1 &&
852 "Opcode type not set");
853 assert(filter && "Filter not set");
854
855 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000856 assert(((opcodeToSet & 7) == 0) &&
857 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000858
Craig Topper623b0d62014-01-01 14:22:37 +0000859 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000860
Craig Topper623b0d62014-01-01 14:22:37 +0000861 for (currentOpcode = opcodeToSet;
862 currentOpcode < opcodeToSet + 8;
863 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +0000864 tables.setTableFields(opcodeType,
865 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +0000866 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +0000867 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +0000868 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +0000869 } else {
870 tables.setTableFields(opcodeType,
871 insnContext(),
872 opcodeToSet,
873 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +0000874 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +0000875 }
Craig Topperac172e22012-07-30 04:48:12 +0000876
Sean Callanan04cc3072009-12-19 02:59:52 +0000877 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +0000878
Sean Callanandde9c122010-02-12 23:39:46 +0000879#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000880}
881
882#define TYPE(str, type) if (s == str) return type;
883OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000884 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000885 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000886 if(hasREX_WPrefix) {
887 // For instructions with a REX_W prefix, a declared 32-bit register encoding
888 // is special.
889 TYPE("GR32", TYPE_R32)
890 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000891 if(OpSize == X86Local::OpSize16) {
892 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000893 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000894 TYPE("GR16", TYPE_Rv)
895 TYPE("i16imm", TYPE_IMMv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000896 } else if(OpSize == X86Local::OpSize32) {
897 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000898 // immediate encoding is special.
899 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000900 }
901 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000902 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000903 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000904 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000905 TYPE("i32mem", TYPE_Mv)
906 TYPE("i32imm", TYPE_IMMv)
907 TYPE("i32i8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +0000908 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000909 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000910 TYPE("i64mem", TYPE_Mv)
911 TYPE("i64i32imm", TYPE_IMM64)
912 TYPE("i64i8imm", TYPE_IMM64)
913 TYPE("GR64", TYPE_R64)
914 TYPE("i8mem", TYPE_M8)
915 TYPE("i8imm", TYPE_IMM8)
916 TYPE("GR8", TYPE_R8)
917 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000918 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000919 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000920 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000921 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000922 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000923 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000924 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000925 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000926 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000927 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000928 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000929 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000930 TYPE("RST", TYPE_ST)
931 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +0000932 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000933 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000934 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +0000935 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000936 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +0000937 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000938 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000939 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000940 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +0000941 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000942 TYPE("brtarget8", TYPE_REL8)
943 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +0000944 TYPE("lea32mem", TYPE_LEA)
945 TYPE("lea64_32mem", TYPE_LEA)
946 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +0000947 TYPE("VR64", TYPE_MM64)
948 TYPE("i64imm", TYPE_IMMv)
949 TYPE("opaque32mem", TYPE_M1616)
950 TYPE("opaque48mem", TYPE_M1632)
951 TYPE("opaque80mem", TYPE_M1664)
952 TYPE("opaque512mem", TYPE_M512)
953 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
954 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +0000955 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000956 TYPE("srcidx8", TYPE_SRCIDX8)
957 TYPE("srcidx16", TYPE_SRCIDX16)
958 TYPE("srcidx32", TYPE_SRCIDX32)
959 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000960 TYPE("dstidx8", TYPE_DSTIDX8)
961 TYPE("dstidx16", TYPE_DSTIDX16)
962 TYPE("dstidx32", TYPE_DSTIDX32)
963 TYPE("dstidx64", TYPE_DSTIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000964 TYPE("offset8", TYPE_MOFFS8)
965 TYPE("offset16", TYPE_MOFFS16)
966 TYPE("offset32", TYPE_MOFFS32)
967 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +0000968 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000969 TYPE("VR256X", TYPE_XMM256)
970 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000971 TYPE("VK1", TYPE_VK1)
972 TYPE("VK1WM", TYPE_VK1)
Robert Khasanovbfa01312014-07-21 14:54:21 +0000973 TYPE("VK2", TYPE_VK2)
974 TYPE("VK2WM", TYPE_VK2)
975 TYPE("VK4", TYPE_VK4)
976 TYPE("VK4WM", TYPE_VK4)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000977 TYPE("VK8", TYPE_VK8)
978 TYPE("VK8WM", TYPE_VK8)
979 TYPE("VK16", TYPE_VK16)
980 TYPE("VK16WM", TYPE_VK16)
Robert Khasanovbfa01312014-07-21 14:54:21 +0000981 TYPE("VK32", TYPE_VK32)
982 TYPE("VK32WM", TYPE_VK32)
983 TYPE("VK64", TYPE_VK64)
984 TYPE("VK64WM", TYPE_VK64)
Craig Topper23eb4682011-10-06 06:44:41 +0000985 TYPE("GR16_NOAX", TYPE_Rv)
986 TYPE("GR32_NOAX", TYPE_Rv)
987 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +0000988 TYPE("vx32mem", TYPE_M32)
989 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000990 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +0000991 TYPE("vx64mem", TYPE_M64)
992 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000993 TYPE("vy64xmem", TYPE_M64)
994 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000995 errs() << "Unhandled type string " << s << "\n";
996 llvm_unreachable("Unhandled type string");
997}
998#undef TYPE
999
1000#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +00001001OperandEncoding
1002RecognizableInstr::immediateEncodingFromString(const std::string &s,
1003 uint8_t OpSize) {
1004 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001005 // For instructions without an OpSize prefix, a declared 16-bit register or
1006 // immediate encoding is special.
1007 ENCODING("i16imm", ENCODING_IW)
1008 }
1009 ENCODING("i32i8imm", ENCODING_IB)
1010 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001011 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001012 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001013 ENCODING("i16imm", ENCODING_Iv)
1014 ENCODING("i16i8imm", ENCODING_IB)
1015 ENCODING("i32imm", ENCODING_Iv)
1016 ENCODING("i64i32imm", ENCODING_ID)
1017 ENCODING("i64i8imm", ENCODING_IB)
1018 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001019 // This is not a typo. Instructions like BLENDVPD put
1020 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001021 ENCODING("FR32", ENCODING_IB)
1022 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001023 ENCODING("VR128", ENCODING_IB)
1024 ENCODING("VR256", ENCODING_IB)
1025 ENCODING("FR32X", ENCODING_IB)
1026 ENCODING("FR64X", ENCODING_IB)
1027 ENCODING("VR128X", ENCODING_IB)
1028 ENCODING("VR256X", ENCODING_IB)
1029 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001030 errs() << "Unhandled immediate encoding " << s << "\n";
1031 llvm_unreachable("Unhandled immediate encoding");
1032}
1033
Craig Topperfa6298a2014-02-02 09:25:09 +00001034OperandEncoding
1035RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
1036 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +00001037 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001038 ENCODING("GR16", ENCODING_RM)
1039 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001040 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001041 ENCODING("GR64", ENCODING_RM)
1042 ENCODING("GR8", ENCODING_RM)
1043 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001044 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001045 ENCODING("FR64", ENCODING_RM)
1046 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001047 ENCODING("FR64X", ENCODING_RM)
1048 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001049 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001050 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001051 ENCODING("VR256X", ENCODING_RM)
1052 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001053 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001054 ENCODING("VK8", ENCODING_RM)
1055 ENCODING("VK16", ENCODING_RM)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001056 ENCODING("VK32", ENCODING_RM)
1057 ENCODING("VK64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001058 errs() << "Unhandled R/M register encoding " << s << "\n";
1059 llvm_unreachable("Unhandled R/M register encoding");
1060}
1061
Craig Topperfa6298a2014-02-02 09:25:09 +00001062OperandEncoding
1063RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1064 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001065 ENCODING("GR16", ENCODING_REG)
1066 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001067 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001068 ENCODING("GR64", ENCODING_REG)
1069 ENCODING("GR8", ENCODING_REG)
1070 ENCODING("VR128", ENCODING_REG)
1071 ENCODING("FR64", ENCODING_REG)
1072 ENCODING("FR32", ENCODING_REG)
1073 ENCODING("VR64", ENCODING_REG)
1074 ENCODING("SEGMENT_REG", ENCODING_REG)
1075 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001076 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001077 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001078 ENCODING("VR256X", ENCODING_REG)
1079 ENCODING("VR128X", ENCODING_REG)
1080 ENCODING("FR64X", ENCODING_REG)
1081 ENCODING("FR32X", ENCODING_REG)
1082 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001083 ENCODING("VK1", ENCODING_REG)
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001084 ENCODING("VK2", ENCODING_REG)
1085 ENCODING("VK4", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001086 ENCODING("VK8", ENCODING_REG)
1087 ENCODING("VK16", ENCODING_REG)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001088 ENCODING("VK32", ENCODING_REG)
1089 ENCODING("VK64", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001090 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001091 ENCODING("VK8WM", ENCODING_REG)
1092 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001093 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1094 llvm_unreachable("Unhandled reg/opcode register encoding");
1095}
1096
Craig Topperfa6298a2014-02-02 09:25:09 +00001097OperandEncoding
1098RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1099 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001100 ENCODING("GR32", ENCODING_VVVV)
1101 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001102 ENCODING("FR32", ENCODING_VVVV)
1103 ENCODING("FR64", ENCODING_VVVV)
1104 ENCODING("VR128", ENCODING_VVVV)
1105 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001106 ENCODING("FR32X", ENCODING_VVVV)
1107 ENCODING("FR64X", ENCODING_VVVV)
1108 ENCODING("VR128X", ENCODING_VVVV)
1109 ENCODING("VR256X", ENCODING_VVVV)
1110 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001111 ENCODING("VK1", ENCODING_VVVV)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001112 ENCODING("VK2", ENCODING_VVVV)
1113 ENCODING("VK4", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001114 ENCODING("VK8", ENCODING_VVVV)
1115 ENCODING("VK16", ENCODING_VVVV)
Robert Khasanov595683d2014-07-28 13:46:45 +00001116 ENCODING("VK32", ENCODING_VVVV)
1117 ENCODING("VK64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001118 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1119 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1120}
1121
Craig Topperfa6298a2014-02-02 09:25:09 +00001122OperandEncoding
1123RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1124 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001125 ENCODING("VK1WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001126 ENCODING("VK2WM", ENCODING_WRITEMASK)
1127 ENCODING("VK4WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001128 ENCODING("VK8WM", ENCODING_WRITEMASK)
1129 ENCODING("VK16WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001130 ENCODING("VK32WM", ENCODING_WRITEMASK)
1131 ENCODING("VK64WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001132 errs() << "Unhandled mask register encoding " << s << "\n";
1133 llvm_unreachable("Unhandled mask register encoding");
1134}
1135
Craig Topperfa6298a2014-02-02 09:25:09 +00001136OperandEncoding
1137RecognizableInstr::memoryEncodingFromString(const std::string &s,
1138 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001139 ENCODING("i16mem", ENCODING_RM)
1140 ENCODING("i32mem", ENCODING_RM)
1141 ENCODING("i64mem", ENCODING_RM)
1142 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001143 ENCODING("ssmem", ENCODING_RM)
1144 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001145 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001146 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001147 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001148 ENCODING("f64mem", ENCODING_RM)
1149 ENCODING("f32mem", ENCODING_RM)
1150 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001151 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001152 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001153 ENCODING("f80mem", ENCODING_RM)
1154 ENCODING("lea32mem", ENCODING_RM)
1155 ENCODING("lea64_32mem", ENCODING_RM)
1156 ENCODING("lea64mem", ENCODING_RM)
1157 ENCODING("opaque32mem", ENCODING_RM)
1158 ENCODING("opaque48mem", ENCODING_RM)
1159 ENCODING("opaque80mem", ENCODING_RM)
1160 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001161 ENCODING("vx32mem", ENCODING_RM)
1162 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001163 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001164 ENCODING("vx64mem", ENCODING_RM)
1165 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001166 ENCODING("vy64xmem", ENCODING_RM)
1167 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001168 errs() << "Unhandled memory encoding " << s << "\n";
1169 llvm_unreachable("Unhandled memory encoding");
1170}
1171
Craig Topperfa6298a2014-02-02 09:25:09 +00001172OperandEncoding
1173RecognizableInstr::relocationEncodingFromString(const std::string &s,
1174 uint8_t OpSize) {
1175 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001176 // For instructions without an OpSize prefix, a declared 16-bit register or
1177 // immediate encoding is special.
1178 ENCODING("i16imm", ENCODING_IW)
1179 }
1180 ENCODING("i16imm", ENCODING_Iv)
1181 ENCODING("i16i8imm", ENCODING_IB)
1182 ENCODING("i32imm", ENCODING_Iv)
1183 ENCODING("i32i8imm", ENCODING_IB)
1184 ENCODING("i64i32imm", ENCODING_ID)
1185 ENCODING("i64i8imm", ENCODING_IB)
1186 ENCODING("i8imm", ENCODING_IB)
1187 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001188 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001189 ENCODING("i32imm_pcrel", ENCODING_ID)
1190 ENCODING("brtarget", ENCODING_Iv)
1191 ENCODING("brtarget8", ENCODING_IB)
1192 ENCODING("i64imm", ENCODING_IO)
1193 ENCODING("offset8", ENCODING_Ia)
1194 ENCODING("offset16", ENCODING_Ia)
1195 ENCODING("offset32", ENCODING_Ia)
1196 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001197 ENCODING("srcidx8", ENCODING_SI)
1198 ENCODING("srcidx16", ENCODING_SI)
1199 ENCODING("srcidx32", ENCODING_SI)
1200 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001201 ENCODING("dstidx8", ENCODING_DI)
1202 ENCODING("dstidx16", ENCODING_DI)
1203 ENCODING("dstidx32", ENCODING_DI)
1204 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001205 errs() << "Unhandled relocation encoding " << s << "\n";
1206 llvm_unreachable("Unhandled relocation encoding");
1207}
1208
Craig Topperfa6298a2014-02-02 09:25:09 +00001209OperandEncoding
1210RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1211 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001212 ENCODING("GR32", ENCODING_Rv)
1213 ENCODING("GR64", ENCODING_RO)
1214 ENCODING("GR16", ENCODING_Rv)
1215 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001216 ENCODING("GR16_NOAX", ENCODING_Rv)
1217 ENCODING("GR32_NOAX", ENCODING_Rv)
1218 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001219 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1220 llvm_unreachable("Unhandled opcode modifier encoding");
1221}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001222#undef ENCODING