blob: 13ec2087938af89003d1b7fd074dfeeb20d8e41d [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach837c28a2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/Constants.h"
34#include "llvm/IR/DataLayout.h"
35#include "llvm/IR/Module.h"
36#include "llvm/IR/Type.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000038#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000039#include "llvm/MC/MCContext.h"
Jack Carter97130e22013-01-30 02:24:33 +000040#include "llvm/MC/MCELFStreamer.h"
Chris Lattner97f06932009-10-19 20:20:46 +000041#include "llvm/MC/MCInst.h"
Benjamin Kramer391271f2012-11-26 13:34:22 +000042#include "llvm/MC/MCInstBuilder.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000043#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000044#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000045#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000046#include "llvm/MC/MCSymbol.h"
Chris Lattner97f06932009-10-19 20:20:46 +000047#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Jack Carter97130e22013-01-30 02:24:33 +000049#include "llvm/Support/ELF.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000053#include "llvm/Target/Mangler.h"
54#include "llvm/Target/TargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner95b2c7d2006-12-19 22:59:26 +000058namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000068 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000069 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
Jason W Kimf009a962011-02-07 00:49:53 +000085 void EmitTextAttribute(unsigned Attribute, StringRef String) {
86 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000087 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000088 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000094 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000095 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 }
97 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000098 void Finish() { }
99 };
100
101 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000102 // This structure holds all attributes, accounting for
103 // their string/numeric value, so we can later emmit them
104 // in declaration order, keeping all in the same vector
105 struct AttributeItemType {
106 enum {
107 HiddenAttribute = 0,
108 NumericAttribute,
109 TextAttribute
110 } Type;
111 unsigned Tag;
112 unsigned IntValue;
113 StringRef StringValue;
114 } AttributeItem;
115
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000116 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000117 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000118 SmallVector<AttributeItemType, 64> Contents;
119
120 // Account for the ULEB/String size of each item,
121 // not just the number of items
122 size_t ContentsSize;
123 // FIXME: this should be in a more generic place, but
124 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
125 size_t getULEBSize(int Value) {
126 size_t Size = 0;
127 do {
128 Value >>= 7;
129 Size += sizeof(int8_t); // Is this really necessary?
130 } while (Value);
131 return Size;
132 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 public:
135 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000136 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000137
138 void MaybeSwitchVendor(StringRef Vendor) {
139 assert(!Vendor.empty() && "Vendor cannot be empty.");
140
141 if (CurrentVendor.empty())
142 CurrentVendor = Vendor;
143 else if (CurrentVendor == Vendor)
144 return;
145 else
146 Finish();
147
148 CurrentVendor = Vendor;
149
Rafael Espindola33363842010-10-25 22:26:55 +0000150 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000151 }
152
153 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000154 AttributeItemType attr = {
155 AttributeItemType::NumericAttribute,
156 Attribute,
157 Value,
158 StringRef("")
159 };
160 ContentsSize += getULEBSize(Attribute);
161 ContentsSize += getULEBSize(Value);
162 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000163 }
164
Jason W Kimf009a962011-02-07 00:49:53 +0000165 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000166 AttributeItemType attr = {
167 AttributeItemType::TextAttribute,
168 Attribute,
169 0,
170 String
171 };
172 ContentsSize += getULEBSize(Attribute);
173 // String + \0
174 ContentsSize += String.size()+1;
175
176 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000177 }
178
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Vendor size + Vendor name + '\0'
181 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000182
Rafael Espindola33363842010-10-25 22:26:55 +0000183 // Tag + Tag Size
184 const size_t TagHeaderSize = 1 + 4;
185
186 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
Eric Christopher68ca5622013-01-09 01:57:54 +0000187 Streamer.EmitBytes(CurrentVendor);
Rafael Espindola33363842010-10-25 22:26:55 +0000188 Streamer.EmitIntValue(0, 1); // '\0'
189
190 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
191 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000192
Renato Golin719927a2011-08-09 09:50:10 +0000193 // Size should have been accounted for already, now
194 // emit each field as its type (ULEB or String)
195 for (unsigned int i=0; i<Contents.size(); ++i) {
196 AttributeItemType item = Contents[i];
Eric Christopher1ced2082013-01-09 03:52:05 +0000197 Streamer.EmitULEB128IntValue(item.Tag);
Renato Golin719927a2011-08-09 09:50:10 +0000198 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000199 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000200 case AttributeItemType::NumericAttribute:
Eric Christopher1ced2082013-01-09 03:52:05 +0000201 Streamer.EmitULEB128IntValue(item.IntValue);
Renato Golin719927a2011-08-09 09:50:10 +0000202 break;
203 case AttributeItemType::TextAttribute:
Eric Christopher68ca5622013-01-09 01:57:54 +0000204 Streamer.EmitBytes(item.StringValue.upper());
Renato Golin719927a2011-08-09 09:50:10 +0000205 Streamer.EmitIntValue(0, 1); // '\0'
206 break;
Renato Golin719927a2011-08-09 09:50:10 +0000207 }
208 }
Rafael Espindola33363842010-10-25 22:26:55 +0000209
210 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000211 }
212 };
213
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000214} // end of anonymous namespace
215
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000216MachineLocation ARMAsmPrinter::
217getDebugValueLocation(const MachineInstr *MI) const {
218 MachineLocation Location;
219 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
220 // Frame address. Currently handles register +- offset only.
221 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
222 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
223 else {
224 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
225 }
226 return Location;
227}
228
Devang Patel27f5acb2011-04-21 22:48:26 +0000229/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000230void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000231 const TargetRegisterInfo *RI = TM.getRegisterInfo();
232 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000233 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000234 else {
235 unsigned Reg = MLoc.getReg();
236 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000237 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000238 // S registers are described as bit-pieces of a register
239 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
240 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000241
Devang Patel27f5acb2011-04-21 22:48:26 +0000242 unsigned SReg = Reg - ARM::S0;
243 bool odd = SReg & 0x1;
244 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000245
246 OutStreamer.AddComment("DW_OP_regx for S register");
247 EmitInt8(dwarf::DW_OP_regx);
248
249 OutStreamer.AddComment(Twine(SReg));
250 EmitULEB128(Rx);
251
252 if (odd) {
253 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
254 EmitInt8(dwarf::DW_OP_bit_piece);
255 EmitULEB128(32);
256 EmitULEB128(32);
257 } else {
258 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
259 EmitInt8(dwarf::DW_OP_bit_piece);
260 EmitULEB128(32);
261 EmitULEB128(0);
262 }
Devang Patel71f3f112011-04-21 23:22:35 +0000263 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000264 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000265 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000266 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
267 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000268
269 unsigned QReg = Reg - ARM::Q0;
270 unsigned D1 = 256 + 2 * QReg;
271 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000272
Devang Patel71f3f112011-04-21 23:22:35 +0000273 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
274 EmitInt8(dwarf::DW_OP_regx);
275 EmitULEB128(D1);
276 OutStreamer.AddComment("DW_OP_piece 8");
277 EmitInt8(dwarf::DW_OP_piece);
278 EmitULEB128(8);
279
280 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
281 EmitInt8(dwarf::DW_OP_regx);
282 EmitULEB128(D2);
283 OutStreamer.AddComment("DW_OP_piece 8");
284 EmitInt8(dwarf::DW_OP_piece);
285 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000286 }
287 }
288}
289
Jim Grosbach3e965312012-05-18 19:12:01 +0000290void ARMAsmPrinter::EmitFunctionBodyEnd() {
291 // Make sure to terminate any constant pools that were at the end
292 // of the function.
293 if (!InConstantPool)
294 return;
295 InConstantPool = false;
296 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
297}
Owen Anderson2fec6c52011-10-04 23:26:17 +0000298
Jim Grosbach3e965312012-05-18 19:12:01 +0000299void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner953ebb72010-01-27 23:58:11 +0000300 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000301 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000302 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000303 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000304
Chris Lattner953ebb72010-01-27 23:58:11 +0000305 OutStreamer.EmitLabel(CurrentFnSym);
306}
307
James Molloy34982572012-01-26 09:25:43 +0000308void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000309 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy34982572012-01-26 09:25:43 +0000310 assert(Size && "C++ constructor pointer had zero size!");
311
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000312 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000313 assert(GV && "C++ constructor pointer was not a GlobalValue!");
314
315 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
316 (Subtarget->isTargetDarwin()
317 ? MCSymbolRefExpr::VK_None
318 : MCSymbolRefExpr::VK_ARM_TARGET1),
319 OutContext);
320
321 OutStreamer.EmitValue(E, Size);
322}
323
Jim Grosbach2317e402010-09-30 01:57:53 +0000324/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000325/// method to print assembly for each instruction.
326///
327bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000328 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000329 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000330
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000331 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000332}
333
Evan Cheng055b0312009-06-29 07:51:04 +0000334void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000335 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000336 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000337 unsigned TF = MO.getTargetFlags();
338
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000339 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000340 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000341 case MachineOperand::MO_Register: {
342 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000343 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000344 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhao72484512013-02-14 18:10:21 +0000345 if(ARM::GPRPairRegClass.contains(Reg)) {
346 const MachineFunction &MF = *MI->getParent()->getParent();
347 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
348 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
349 }
Jim Grosbach35636282010-10-06 21:22:32 +0000350 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000351 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000352 }
Evan Chenga8e29892007-01-19 07:51:42 +0000353 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000354 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000355 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000356 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000357 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000358 O << ":lower16:";
359 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000360 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000361 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000362 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000363 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000365 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000366 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000367 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000368 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000369 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000370 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
371 (TF & ARMII::MO_LO16))
372 O << ":lower16:";
373 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
374 (TF & ARMII::MO_HI16))
375 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000376 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000377
Chris Lattner0c08d092010-04-03 22:28:33 +0000378 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000379 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000380 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000381 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000382 }
Evan Chenga8e29892007-01-19 07:51:42 +0000383 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000384 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000385 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000386 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000387 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000388 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000389 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000390 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000391 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000392 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000393 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000394 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000395 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000396}
397
Evan Cheng055b0312009-06-29 07:51:04 +0000398//===--------------------------------------------------------------------===//
399
Chris Lattner0890cf12010-01-25 19:51:38 +0000400MCSymbol *ARMAsmPrinter::
Chris Lattner0890cf12010-01-25 19:51:38 +0000401GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
402 SmallString<60> Name;
403 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000404 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000405 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000406}
407
Jim Grosbach433a5782010-09-24 20:47:58 +0000408
Dmitri Gribenko79c07d22012-11-15 16:51:49 +0000409MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Jim Grosbach433a5782010-09-24 20:47:58 +0000410 SmallString<60> Name;
411 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
412 << getFunctionNumber();
413 return OutContext.GetOrCreateSymbol(Name.str());
414}
415
Evan Cheng055b0312009-06-29 07:51:04 +0000416bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000417 unsigned AsmVariant, const char *ExtraCode,
418 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000419 // Does this asm operand have a single letter operand modifier?
420 if (ExtraCode && ExtraCode[0]) {
421 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000422
Evan Chenga8e29892007-01-19 07:51:42 +0000423 switch (ExtraCode[0]) {
Jack Carter0518fca2012-06-26 13:49:27 +0000424 default:
425 // See if this is a generic print operand
426 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000427 case 'a': // Print as a memory address.
428 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000429 O << "["
430 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
431 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000432 return false;
433 }
434 // Fallthrough
435 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000436 if (!MI->getOperand(OpNum).isImm())
437 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000438 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000439 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000440 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000441 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000442 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000443 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000444 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher0628d382011-05-24 22:10:34 +0000445 if (MI->getOperand(OpNum).isReg()) {
446 unsigned Reg = MI->getOperand(OpNum).getReg();
447 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen4c91bda2012-05-30 23:00:43 +0000448 // Find the 'd' register that has this 's' register as a sub-register,
449 // and determine the lane number.
450 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
451 if (!ARM::DPRRegClass.contains(*SR))
452 continue;
453 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
454 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
455 return false;
456 }
Eric Christopher0628d382011-05-24 22:10:34 +0000457 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000458 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000459 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000460 if (!MI->getOperand(OpNum).isImm())
461 return true;
462 O << ~(MI->getOperand(OpNum).getImm());
463 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000464 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000465 if (!MI->getOperand(OpNum).isImm())
466 return true;
467 O << (MI->getOperand(OpNum).getImm() & 0xffff);
468 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000469 case 'M': { // A register range suitable for LDM/STM.
470 if (!MI->getOperand(OpNum).isReg())
471 return true;
472 const MachineOperand &MO = MI->getOperand(OpNum);
473 unsigned RegBegin = MO.getReg();
474 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
475 // already got the operands in registers that are operands to the
476 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000477
Eric Christopher3c14f242011-05-28 01:40:44 +0000478 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000479
Eric Christopher3c14f242011-05-28 01:40:44 +0000480 // FIXME: The register allocator not only may not have given us the
481 // registers in sequence, but may not be in ascending registers. This
482 // will require changes in the register allocator that'll need to be
483 // propagated down here if the operands change.
484 unsigned RegOps = OpNum + 1;
485 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000486 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000487 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
488 RegOps++;
489 }
490
491 O << "}";
492
493 return false;
494 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000495 case 'R': // The most significant register of a pair.
496 case 'Q': { // The least significant register of a pair.
497 if (OpNum == 0)
498 return true;
499 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
500 if (!FlagsOP.isImm())
501 return true;
502 unsigned Flags = FlagsOP.getImm();
503 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
504 if (NumVals != 2)
505 return true;
506 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
507 if (RegOp >= MI->getNumOperands())
508 return true;
509 const MachineOperand &MO = MI->getOperand(RegOp);
510 if (!MO.isReg())
511 return true;
512 unsigned Reg = MO.getReg();
513 O << ARMInstPrinter::getRegisterName(Reg);
514 return false;
515 }
516
Eric Christopherfef50062011-05-24 22:27:43 +0000517 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000518 case 'f': { // The high doubleword register of a NEON quad register.
519 if (!MI->getOperand(OpNum).isReg())
520 return true;
521 unsigned Reg = MI->getOperand(OpNum).getReg();
522 if (!ARM::QPRRegClass.contains(Reg))
523 return true;
524 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
525 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
526 ARM::dsub_0 : ARM::dsub_1);
527 O << ARMInstPrinter::getRegisterName(SubReg);
528 return false;
529 }
530
Eric Christopher001d2192012-08-13 18:18:52 +0000531 // This modifier is not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000532 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilsond984eb62010-05-27 20:23:42 +0000533 return true;
Eric Christopher6eef0e22012-08-14 23:32:15 +0000534 case 'H': { // The highest-numbered register of a pair.
Eric Christopher001d2192012-08-13 18:18:52 +0000535 const MachineOperand &MO = MI->getOperand(OpNum);
536 if (!MO.isReg())
537 return true;
Eric Christopher001d2192012-08-13 18:18:52 +0000538 const MachineFunction &MF = *MI->getParent()->getParent();
539 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
Weiming Zhao72484512013-02-14 18:10:21 +0000540 unsigned Reg = MO.getReg();
541 if(!ARM::GPRPairRegClass.contains(Reg))
542 return false;
543 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher001d2192012-08-13 18:18:52 +0000544 O << ARMInstPrinter::getRegisterName(Reg);
545 return false;
Evan Cheng84f60b72010-05-27 22:08:38 +0000546 }
Eric Christopher6eef0e22012-08-14 23:32:15 +0000547 }
Evan Chenga8e29892007-01-19 07:51:42 +0000548 }
Jim Grosbache9952212009-09-04 01:38:51 +0000549
Chris Lattner35c33bd2010-04-04 04:47:45 +0000550 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000551 return false;
552}
553
Bob Wilson224c2442009-05-19 05:53:42 +0000554bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000555 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000556 const char *ExtraCode,
557 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000558 // Does this asm operand have a single letter operand modifier?
559 if (ExtraCode && ExtraCode[0]) {
560 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000561
Eric Christopher8f894632011-05-25 20:51:58 +0000562 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000563 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000564 default: return true; // Unknown modifier.
565 case 'm': // The base register of a memory operand.
566 if (!MI->getOperand(OpNum).isReg())
567 return true;
568 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
569 return false;
570 }
571 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000572
Bob Wilson765cc0b2009-10-13 20:50:28 +0000573 const MachineOperand &MO = MI->getOperand(OpNum);
574 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000575 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000576 return false;
577}
578
Bob Wilson812209a2009-09-30 22:06:26 +0000579void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000580 if (Subtarget->isTargetDarwin()) {
581 Reloc::Model RelocM = TM.getRelocationModel();
582 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
583 // Declare all the text sections up front (before the DWARF sections
584 // emitted by AsmPrinter::doInitialization) so the assembler will keep
585 // them together at the beginning of the object file. This helps
586 // avoid out-of-range branches that are due a fundamental limitation of
587 // the way symbol offsets are encoded with the current Darwin ARM
588 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000589 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000590 static_cast<const TargetLoweringObjectFileMachO &>(
591 getObjFileLowering());
Jim Grosbach837c28a2012-10-04 21:33:24 +0000592
593 // Collect the set of sections our functions will go into.
594 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
595 SmallPtrSet<const MCSection *, 8> > TextSections;
596 // Default text section comes first.
597 TextSections.insert(TLOFMacho.getTextSection());
598 // Now any user defined text sections from function attributes.
599 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
600 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
601 TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM));
602 // Now the coalescable sections.
603 TextSections.insert(TLOFMacho.getTextCoalSection());
604 TextSections.insert(TLOFMacho.getConstTextCoalSection());
605
606 // Emit the sections in the .s file header to fix the order.
607 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
608 OutStreamer.SwitchSection(TextSections[i]);
609
Bob Wilson29e06692009-09-30 22:25:37 +0000610 if (RelocM == Reloc::DynamicNoPIC) {
611 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000612 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
613 MCSectionMachO::S_SYMBOL_STUBS,
614 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000615 OutStreamer.SwitchSection(sect);
616 } else {
617 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000618 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
619 MCSectionMachO::S_SYMBOL_STUBS,
620 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000621 OutStreamer.SwitchSection(sect);
622 }
Bob Wilson63db5942010-07-30 19:55:47 +0000623 const MCSection *StaticInitSect =
624 OutContext.getMachOSection("__TEXT", "__StaticInit",
625 MCSectionMachO::S_REGULAR |
626 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
627 SectionKind::getText());
628 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000629 }
630 }
631
Jim Grosbache5165492009-11-09 00:11:35 +0000632 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000633 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000634
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000635 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000636 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000637 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000638}
639
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000640
Chris Lattner4a071d62009-10-19 17:59:19 +0000641void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000642 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000643 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000644 const TargetLoweringObjectFileMachO &TLOFMacho =
645 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000646 MachineModuleInfoMachO &MMIMacho =
647 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000648
Evan Chenga8e29892007-01-19 07:51:42 +0000649 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000650 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000651
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000652 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000653 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000654 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000655 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000656 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000657 // L_foo$stub:
658 OutStreamer.EmitLabel(Stubs[i].first);
659 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000660 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
661 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000662
Bill Wendling52a50e52010-03-11 01:18:13 +0000663 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000664 // External to current translation unit.
Eric Christopher1ced2082013-01-09 03:52:05 +0000665 OutStreamer.EmitIntValue(0, 4/*size*/);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000666 else
667 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000668 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000669 // When we place the LSDA into the TEXT section, the type info
670 // pointers need to be indirect and pc-rel. We accomplish this by
671 // using NLPs; however, sometimes the types are local to the file.
672 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000673 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
674 OutContext),
Eric Christopher1ced2082013-01-09 03:52:05 +0000675 4/*size*/);
Evan Chengae94e592008-12-05 01:06:39 +0000676 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000677
678 Stubs.clear();
679 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000680 }
681
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000682 Stubs = MMIMacho.GetHiddenGVStubList();
683 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000684 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000685 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000686 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
687 // L_foo$stub:
688 OutStreamer.EmitLabel(Stubs[i].first);
689 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000690 OutStreamer.EmitValue(MCSymbolRefExpr::
691 Create(Stubs[i].second.getPointer(),
692 OutContext),
Eric Christopher1ced2082013-01-09 03:52:05 +0000693 4/*size*/);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000694 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000695
696 Stubs.clear();
697 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000698 }
699
Evan Chenga8e29892007-01-19 07:51:42 +0000700 // Funny Darwin hack: This flag tells the linker that no global symbols
701 // contain code that falls through to other global symbols (e.g. the obvious
702 // implementation of multiple entry points). If this doesn't occur, the
703 // linker can safely perform dead code stripping. Since LLVM never
704 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000705 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000706 }
Jack Carter97130e22013-01-30 02:24:33 +0000707 // FIXME: This should eventually end up somewhere else where more
708 // intelligent flag decisions can be made. For now we are just maintaining
709 // the status quo for ARM and setting EF_ARM_EABI_VER5 as the default.
Chandler Carruth27aaced2013-01-31 23:43:14 +0000710 if (MCELFStreamer *MES = dyn_cast<MCELFStreamer>(&OutStreamer))
711 MES->getAssembler().setELFHeaderEFlags(ELF::EF_ARM_EABI_VER5);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000712}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000713
Chris Lattner97f06932009-10-19 20:20:46 +0000714//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000715// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
716// FIXME:
717// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000718// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000719// Instead of subclassing the MCELFStreamer, we do the work here.
720
721void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000722
Jason W Kim17b443d2010-10-11 23:01:44 +0000723 emitARMAttributeSection();
724
Renato Golin728ff0d2011-02-28 22:04:27 +0000725 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
726 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000727 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000728 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000729 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000730 emitFPU = true;
731 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000732 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
733 AttrEmitter = new ObjectAttributeEmitter(O);
734 }
735
736 AttrEmitter->MaybeSwitchVendor("aeabi");
737
Jason W Kimdef9ac42010-10-06 22:36:46 +0000738 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000739
740 if (CPUString == "cortex-a8" ||
741 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000742 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000743 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
744 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
745 ARMBuildAttrs::ApplicationProfile);
746 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
747 ARMBuildAttrs::Allowed);
748 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
749 ARMBuildAttrs::AllowThumb32);
750 // Fixme: figure out when this is emitted.
751 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
752 // ARMBuildAttrs::AllowWMMXv1);
753 //
754
755 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000756 } else if (CPUString == "xscale") {
757 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
758 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
759 ARMBuildAttrs::Allowed);
760 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
761 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000762 } else if (CPUString == "generic") {
Amara Emerson214fd3d2012-11-08 09:51:45 +0000763 // For a generic CPU, we assume a standard v7a architecture in Subtarget.
764 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
765 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
766 ARMBuildAttrs::ApplicationProfile);
Jason W Kimf009a962011-02-07 00:49:53 +0000767 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
768 ARMBuildAttrs::Allowed);
769 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
Amara Emerson214fd3d2012-11-08 09:51:45 +0000770 ARMBuildAttrs::AllowThumb32);
771 } else if (Subtarget->hasV7Ops()) {
772 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
773 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
774 ARMBuildAttrs::AllowThumb32);
775 } else if (Subtarget->hasV6T2Ops())
776 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6T2);
777 else if (Subtarget->hasV6Ops())
778 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6);
779 else if (Subtarget->hasV5TEOps())
780 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TE);
781 else if (Subtarget->hasV5TOps())
782 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5T);
783 else if (Subtarget->hasV4TOps())
784 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000785
Renato Goline89a0532011-03-02 21:20:09 +0000786 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000787 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000788 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Chengbee78fe2012-04-11 05:33:07 +0000789 if (Subtarget->hasVFP4())
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000790 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
791 "neon-vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000792 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000793 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000794 /* If emitted for NEON, omit from VFP below, since you can have both
795 * NEON and VFP in build attributes but only one .fpu */
796 emitFPU = false;
797 }
798
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000799 /* VFPv4 + .fpu */
800 if (Subtarget->hasVFP4()) {
801 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
802 ARMBuildAttrs::AllowFPv4A);
803 if (emitFPU)
804 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
805
Renato Golin728ff0d2011-02-28 22:04:27 +0000806 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000807 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000808 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
809 ARMBuildAttrs::AllowFPv3A);
810 if (emitFPU)
811 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
812
813 /* VFPv2 + .fpu */
814 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000815 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
816 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000817 if (emitFPU)
818 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
819 }
820
821 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000822 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000823 if (Subtarget->hasNEON()) {
824 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
825 ARMBuildAttrs::Allowed);
826 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000827
828 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000829 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000830 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
831 ARMBuildAttrs::Allowed);
832 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
833 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000834 }
835
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000836 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000837 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
838 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000839 else
Jason W Kimf009a962011-02-07 00:49:53 +0000840 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
841 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000842
Jason W Kimf009a962011-02-07 00:49:53 +0000843 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000844 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000845 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
846 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000847
848 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000849 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000850 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
851 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000852 }
853 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000854
Jason W Kimf009a962011-02-07 00:49:53 +0000855 if (Subtarget->hasDivide())
856 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000857
858 AttrEmitter->Finish();
859 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000860}
861
Jason W Kim17b443d2010-10-11 23:01:44 +0000862void ARMAsmPrinter::emitARMAttributeSection() {
863 // <format-version>
864 // [ <section-length> "vendor-name"
865 // [ <file-tag> <size> <attribute>*
866 // | <section-tag> <size> <section-number>* 0 <attribute>*
867 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
868 // ]+
869 // ]*
870
871 if (OutStreamer.hasRawTextSupport())
872 return;
873
874 const ARMElfTargetObjectFile &TLOFELF =
875 static_cast<const ARMElfTargetObjectFile &>
876 (getObjFileLowering());
877
878 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000879
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000880 // Format version
881 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000882}
883
Jason W Kimdef9ac42010-10-06 22:36:46 +0000884//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000885
Jim Grosbach988ce092010-09-18 00:05:05 +0000886static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
887 unsigned LabelId, MCContext &Ctx) {
888
889 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
890 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
891 return Label;
892}
893
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000894static MCSymbolRefExpr::VariantKind
895getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
896 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000897 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
898 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
899 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
900 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
901 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
902 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
903 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000904 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000905}
906
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000907MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
908 bool isIndirect = Subtarget->isTargetDarwin() &&
909 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
910 if (!isIndirect)
911 return Mang->getSymbol(GV);
912
913 // FIXME: Remove this when Darwin transition to @GOT like syntax.
914 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
915 MachineModuleInfoMachO &MMIMachO =
916 MMI->getObjFileInfo<MachineModuleInfoMachO>();
917 MachineModuleInfoImpl::StubValueTy &StubSym =
918 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
919 MMIMachO.getGVStubEntry(MCSym);
920 if (StubSym.getPointer() == 0)
921 StubSym = MachineModuleInfoImpl::
922 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
923 return MCSym;
924}
925
Jim Grosbach5df08d82010-11-09 18:45:04 +0000926void ARMAsmPrinter::
927EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000928 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000929
930 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000931
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000932 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000933 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000934 SmallString<128> Str;
935 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000936 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000937 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000938 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000939 const BlockAddress *BA =
940 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
941 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000942 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000943 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000944 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000945 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000946 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000947 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000948 } else {
949 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000950 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
951 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000952 }
953
954 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000955 const MCExpr *Expr =
956 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
957 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000958
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000959 if (ACPV->getPCAdjustment()) {
960 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
961 getFunctionNumber(),
962 ACPV->getLabelId(),
963 OutContext);
964 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
965 PCRelExpr =
966 MCBinaryExpr::CreateAdd(PCRelExpr,
967 MCConstantExpr::Create(ACPV->getPCAdjustment(),
968 OutContext),
969 OutContext);
970 if (ACPV->mustAddCurrentAddress()) {
971 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
972 // label, so just emit a local label end reference that instead.
973 MCSymbol *DotSym = OutContext.CreateTempSymbol();
974 OutStreamer.EmitLabel(DotSym);
975 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
976 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000977 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000978 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000979 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000980 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000981}
982
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000983void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
984 unsigned Opcode = MI->getOpcode();
985 int OpNum = 1;
986 if (Opcode == ARM::BR_JTadd)
987 OpNum = 2;
988 else if (Opcode == ARM::BR_JTm)
989 OpNum = 3;
990
991 const MachineOperand &MO1 = MI->getOperand(OpNum);
992 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
993 unsigned JTI = MO1.getIndex();
994
995 // Emit a label for the jump table.
996 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
997 OutStreamer.EmitLabel(JTISymbol);
998
Jim Grosbach3e965312012-05-18 19:12:01 +0000999 // Mark the jump table as data-in-code.
1000 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
1001
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001002 // Emit each entry of the table.
1003 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1004 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1005 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1006
1007 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1008 MachineBasicBlock *MBB = JTBBs[i];
1009 // Construct an MCExpr for the entry. We want a value of the form:
1010 // (BasicBlockAddr - TableBeginAddr)
1011 //
1012 // For example, a table with entries jumping to basic blocks BB0 and BB1
1013 // would look like:
1014 // LJTI_0_0:
1015 // .word (LBB0 - LJTI_0_0)
1016 // .word (LBB1 - LJTI_0_0)
1017 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1018
1019 if (TM.getRelocationModel() == Reloc::PIC_)
1020 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1021 OutContext),
1022 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +00001023 // If we're generating a table of Thumb addresses in static relocation
1024 // model, we need to add one to keep interworking correctly.
1025 else if (AFI->isThumbFunction())
1026 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1027 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001028 OutStreamer.EmitValue(Expr, 4);
1029 }
Jim Grosbach3e965312012-05-18 19:12:01 +00001030 // Mark the end of jump table data-in-code region.
1031 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001032}
1033
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001034void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1035 unsigned Opcode = MI->getOpcode();
1036 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1037 const MachineOperand &MO1 = MI->getOperand(OpNum);
1038 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1039 unsigned JTI = MO1.getIndex();
1040
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001041 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1042 OutStreamer.EmitLabel(JTISymbol);
1043
1044 // Emit each entry of the table.
1045 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1046 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1047 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001048 unsigned OffsetWidth = 4;
Jim Grosbach3e965312012-05-18 19:12:01 +00001049 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001050 OffsetWidth = 1;
Jim Grosbach3e965312012-05-18 19:12:01 +00001051 // Mark the jump table as data-in-code.
1052 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1053 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001054 OffsetWidth = 2;
Jim Grosbach3e965312012-05-18 19:12:01 +00001055 // Mark the jump table as data-in-code.
1056 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1057 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001058
1059 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1060 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001061 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1062 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001063 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001064 if (OffsetWidth == 4) {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001065 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2B)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001066 .addExpr(MBBSymbolExpr)
1067 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001068 .addReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001069 continue;
1070 }
1071 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001072 // MCExpr for the entry. We want a value of the form:
1073 // (BasicBlockAddr - TableBeginAddr) / 2
1074 //
1075 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1076 // would look like:
1077 // LJTI_0_0:
1078 // .byte (LBB0 - LJTI_0_0) / 2
1079 // .byte (LBB1 - LJTI_0_0) / 2
1080 const MCExpr *Expr =
1081 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1082 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1083 OutContext);
1084 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1085 OutContext);
1086 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001087 }
Jim Grosbachb3a119a2012-05-21 23:34:42 +00001088 // Mark the end of jump table data-in-code region. 32-bit offsets use
1089 // actual branch instructions here, so we don't mark those as a data-region
1090 // at all.
1091 if (OffsetWidth != 4)
1092 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001093}
1094
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001095void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1096 raw_ostream &OS) {
1097 unsigned NOps = MI->getNumOperands();
1098 assert(NOps==4);
1099 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1100 // cast away const; DIetc do not take const operands for some reason.
1101 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1102 OS << V.getName();
1103 OS << " <- ";
1104 // Frame address. Currently handles register +- offset only.
1105 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1106 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1107 OS << ']';
1108 OS << "+";
1109 printOperand(MI, NOps-2, OS);
1110}
1111
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001112void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1113 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1114 "Only instruction which are involved into frame setup code are allowed");
1115
1116 const MachineFunction &MF = *MI->getParent()->getParent();
1117 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001118 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001119
1120 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001121 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001122 unsigned SrcReg, DstReg;
1123
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001124 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1125 // Two special cases:
1126 // 1) tPUSH does not have src/dst regs.
1127 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1128 // load. Yes, this is pretty fragile, but for now I don't see better
1129 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001130 SrcReg = DstReg = ARM::SP;
1131 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001132 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001133 DstReg = MI->getOperand(0).getReg();
1134 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001135
1136 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001137 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001138 // Register saves.
1139 assert(DstReg == ARM::SP &&
1140 "Only stack pointer as a destination reg is supported");
1141
1142 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001143 // Skip src & dst reg, and pred ops.
1144 unsigned StartOp = 2 + 2;
1145 // Use all the operands.
1146 unsigned NumOffset = 0;
1147
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001148 switch (Opc) {
1149 default:
1150 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001151 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001152 case ARM::tPUSH:
1153 // Special case here: no src & dst reg, but two extra imp ops.
1154 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001155 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001156 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001157 case ARM::VSTMDDB_UPD:
1158 assert(SrcReg == ARM::SP &&
1159 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001160 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovad62e922012-08-04 13:25:58 +00001161 i != NumOps; ++i) {
1162 const MachineOperand &MO = MI->getOperand(i);
1163 // Actually, there should never be any impdef stuff here. Skip it
1164 // temporary to workaround PR11902.
1165 if (MO.isImplicit())
1166 continue;
1167 RegList.push_back(MO.getReg());
1168 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001169 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001170 case ARM::STR_PRE_IMM:
1171 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001172 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001173 assert(MI->getOperand(2).getReg() == ARM::SP &&
1174 "Only stack pointer as a source reg is supported");
1175 RegList.push_back(SrcReg);
1176 break;
1177 }
1178 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1179 } else {
1180 // Changes of stack / frame pointer.
1181 if (SrcReg == ARM::SP) {
1182 int64_t Offset = 0;
1183 switch (Opc) {
1184 default:
1185 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001186 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001187 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001188 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001189 Offset = 0;
1190 break;
1191 case ARM::ADDri:
1192 Offset = -MI->getOperand(2).getImm();
1193 break;
1194 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001195 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001196 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001197 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001198 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001199 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001200 break;
1201 case ARM::tADDspi:
1202 case ARM::tADDrSPi:
1203 Offset = -MI->getOperand(2).getImm()*4;
1204 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001205 case ARM::tLDRpci: {
1206 // Grab the constpool index and check, whether it corresponds to
1207 // original or cloned constpool entry.
1208 unsigned CPI = MI->getOperand(1).getIndex();
1209 const MachineConstantPool *MCP = MF.getConstantPool();
1210 if (CPI >= MCP->getConstants().size())
1211 CPI = AFI.getOriginalCPIdx(CPI);
1212 assert(CPI != -1U && "Invalid constpool index");
1213
1214 // Derive the actual offset.
1215 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1216 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1217 // FIXME: Check for user, it should be "add" instruction!
1218 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001219 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001220 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001221 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001222
1223 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001224 // Set-up of the frame pointer. Positive values correspond to "add"
1225 // instruction.
1226 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001227 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001228 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001229 // instruction.
1230 OutStreamer.EmitPad(Offset);
1231 } else {
1232 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001233 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001234 }
1235 } else if (DstReg == ARM::SP) {
1236 // FIXME: .movsp goes here
1237 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001238 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001239 }
1240 else {
1241 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001242 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001243 }
1244 }
1245}
1246
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001247extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001248
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001249// Simple pseudo-instructions have their lowering (with expansion to real
1250// instructions) auto-generated.
1251#include "ARMGenMCPseudoLowering.inc"
1252
Jim Grosbachb454cda2010-09-29 15:23:40 +00001253void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach3e965312012-05-18 19:12:01 +00001254 // If we just ended a constant pool, mark it as such.
1255 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1256 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1257 InConstantPool = false;
1258 }
Owen Anderson2fec6c52011-10-04 23:26:17 +00001259
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001260 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001261 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001262 EmitUnwindingInstruction(MI);
1263
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001264 // Do any auto-generated pseudo lowerings.
1265 if (emitPseudoExpansionLowering(OutStreamer, MI))
1266 return;
1267
Andrew Trick3be654f2011-09-21 02:20:46 +00001268 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1269 "Pseudo flag setting opcode should be expanded early");
1270
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001271 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001272 unsigned Opc = MI->getOpcode();
1273 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001274 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001275 case ARM::DBG_VALUE: {
1276 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1277 SmallString<128> TmpStr;
1278 raw_svector_ostream OS(TmpStr);
1279 PrintDebugValueComment(MI, OS);
1280 OutStreamer.EmitRawText(StringRef(OS.str()));
1281 }
1282 return;
1283 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001284 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001285 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001286 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001287 // FIXME: Need to also handle globals and externals
Benjamin Kramer391271f2012-11-26 13:34:22 +00001288 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Benjamin Kramered9e4422012-11-26 18:05:52 +00001289 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1290 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer391271f2012-11-26 13:34:22 +00001291 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1292 : ARM::ADR))
1293 .addReg(MI->getOperand(0).getReg())
1294 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1295 // Add predicate operands.
1296 .addImm(MI->getOperand(2).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001297 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdff84b02010-12-02 00:28:45 +00001298 return;
1299 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001300 case ARM::LEApcrelJT:
1301 case ARM::tLEApcrelJT:
1302 case ARM::t2LEApcrelJT: {
Benjamin Kramer391271f2012-11-26 13:34:22 +00001303 MCSymbol *JTIPICSymbol =
1304 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1305 MI->getOperand(2).getImm());
Benjamin Kramered9e4422012-11-26 18:05:52 +00001306 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1307 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer391271f2012-11-26 13:34:22 +00001308 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1309 : ARM::ADR))
1310 .addReg(MI->getOperand(0).getReg())
1311 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1312 // Add predicate operands.
1313 .addImm(MI->getOperand(3).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001314 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001315 return;
1316 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001317 // Darwin call instructions are just normal call instructions with different
1318 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001319 case ARM::BX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001320 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001321 .addReg(ARM::LR)
1322 .addReg(ARM::PC)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001323 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001324 .addImm(ARMCC::AL)
1325 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001326 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001327 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001328
Benjamin Kramered9e4422012-11-26 18:05:52 +00001329 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
1330 .addReg(MI->getOperand(0).getReg()));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001331 return;
1332 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001333 case ARM::tBX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001334 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001335 .addReg(ARM::LR)
1336 .addReg(ARM::PC)
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001337 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001338 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001339 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001340
Benjamin Kramered9e4422012-11-26 18:05:52 +00001341 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001342 .addReg(MI->getOperand(0).getReg())
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001343 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001344 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001345 .addReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001346 return;
1347 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001348 case ARM::BMOVPCRX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001349 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001350 .addReg(ARM::LR)
1351 .addReg(ARM::PC)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001352 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001353 .addImm(ARMCC::AL)
1354 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001355 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001356 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001357
Benjamin Kramered9e4422012-11-26 18:05:52 +00001358 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001359 .addReg(ARM::PC)
Benjamin Kramer133c0d32013-03-15 17:27:39 +00001360 .addReg(MI->getOperand(0).getReg())
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001361 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001362 .addImm(ARMCC::AL)
1363 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001364 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001365 .addReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001366 return;
1367 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001368 case ARM::BMOVPCB_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001369 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001370 .addReg(ARM::LR)
1371 .addReg(ARM::PC)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001372 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001373 .addImm(ARMCC::AL)
1374 .addReg(0)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001375 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001376 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001377
1378 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1379 MCSymbol *GVSym = Mang->getSymbol(GV);
1380 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Benjamin Kramered9e4422012-11-26 18:05:52 +00001381 OutStreamer.EmitInstruction(MCInstBuilder(ARM::Bcc)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001382 .addExpr(GVSymExpr)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001383 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001384 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001385 .addReg(0));
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001386 return;
1387 }
Evan Cheng53519f02011-01-21 18:55:51 +00001388 case ARM::MOVi16_ga_pcrel:
1389 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001390 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001391 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001392 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1393
Evan Cheng53519f02011-01-21 18:55:51 +00001394 unsigned TF = MI->getOperand(1).getTargetFlags();
1395 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001396 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1397 MCSymbol *GVSym = GetARMGVSymbol(GV);
1398 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001399 if (isPIC) {
1400 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1401 getFunctionNumber(),
1402 MI->getOperand(2).getImm(), OutContext);
1403 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1404 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1405 const MCExpr *PCRelExpr =
1406 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1407 MCBinaryExpr::CreateAdd(LabelSymExpr,
1408 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001409 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001410 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1411 } else {
1412 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1413 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1414 }
1415
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001416 // Add predicate operands.
1417 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1418 TmpInst.addOperand(MCOperand::CreateReg(0));
1419 // Add 's' bit operand (always reg0 for this)
1420 TmpInst.addOperand(MCOperand::CreateReg(0));
1421 OutStreamer.EmitInstruction(TmpInst);
1422 return;
1423 }
Evan Cheng53519f02011-01-21 18:55:51 +00001424 case ARM::MOVTi16_ga_pcrel:
1425 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001426 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001427 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1428 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001429 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1430 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1431
Evan Cheng53519f02011-01-21 18:55:51 +00001432 unsigned TF = MI->getOperand(2).getTargetFlags();
1433 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001434 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1435 MCSymbol *GVSym = GetARMGVSymbol(GV);
1436 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001437 if (isPIC) {
1438 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1439 getFunctionNumber(),
1440 MI->getOperand(3).getImm(), OutContext);
1441 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1442 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1443 const MCExpr *PCRelExpr =
1444 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1445 MCBinaryExpr::CreateAdd(LabelSymExpr,
1446 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001447 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001448 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1449 } else {
1450 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1451 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1452 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001453 // Add predicate operands.
1454 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1455 TmpInst.addOperand(MCOperand::CreateReg(0));
1456 // Add 's' bit operand (always reg0 for this)
1457 TmpInst.addOperand(MCOperand::CreateReg(0));
1458 OutStreamer.EmitInstruction(TmpInst);
1459 return;
1460 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001461 case ARM::tPICADD: {
1462 // This is a pseudo op for a label + instruction sequence, which looks like:
1463 // LPC0:
1464 // add r0, pc
1465 // This adds the address of LPC0 to r0.
1466
1467 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001468 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1469 getFunctionNumber(), MI->getOperand(2).getImm(),
1470 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001471
1472 // Form and emit the add.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001473 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001474 .addReg(MI->getOperand(0).getReg())
1475 .addReg(MI->getOperand(0).getReg())
1476 .addReg(ARM::PC)
1477 // Add predicate operands.
1478 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001479 .addReg(0));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001480 return;
1481 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001482 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001483 // This is a pseudo op for a label + instruction sequence, which looks like:
1484 // LPC0:
1485 // add r0, pc, r0
1486 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001487
Chris Lattner4d152222009-10-19 22:23:04 +00001488 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001489 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1490 getFunctionNumber(), MI->getOperand(2).getImm(),
1491 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001492
Jim Grosbachf3f09522010-09-14 21:05:34 +00001493 // Form and emit the add.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001494 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001495 .addReg(MI->getOperand(0).getReg())
1496 .addReg(ARM::PC)
1497 .addReg(MI->getOperand(1).getReg())
1498 // Add predicate operands.
1499 .addImm(MI->getOperand(3).getImm())
1500 .addReg(MI->getOperand(4).getReg())
1501 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001502 .addReg(0));
Chris Lattner4d152222009-10-19 22:23:04 +00001503 return;
1504 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001505 case ARM::PICSTR:
1506 case ARM::PICSTRB:
1507 case ARM::PICSTRH:
1508 case ARM::PICLDR:
1509 case ARM::PICLDRB:
1510 case ARM::PICLDRH:
1511 case ARM::PICLDRSB:
1512 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001513 // This is a pseudo op for a label + instruction sequence, which looks like:
1514 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001515 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001516 // The LCP0 label is referenced by a constant pool entry in order to get
1517 // a PC-relative address at the ldr instruction.
1518
1519 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001520 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1521 getFunctionNumber(), MI->getOperand(2).getImm(),
1522 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001523
1524 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001525 unsigned Opcode;
1526 switch (MI->getOpcode()) {
1527 default:
1528 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001529 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1530 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001531 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001532 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001533 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001534 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1535 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1536 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1537 }
Benjamin Kramered9e4422012-11-26 18:05:52 +00001538 OutStreamer.EmitInstruction(MCInstBuilder(Opcode)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001539 .addReg(MI->getOperand(0).getReg())
1540 .addReg(ARM::PC)
1541 .addReg(MI->getOperand(1).getReg())
1542 .addImm(0)
1543 // Add predicate operands.
1544 .addImm(MI->getOperand(3).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001545 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001546
1547 return;
1548 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001549 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001550 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1551 /// in the function. The first operand is the ID# for this instruction, the
1552 /// second is the index into the MachineConstantPool that this is, the third
1553 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001554 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001555 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1556 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1557
Jim Grosbach3e965312012-05-18 19:12:01 +00001558 // If this is the first entry of the pool, mark it.
1559 if (!InConstantPool) {
1560 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1561 InConstantPool = true;
1562 }
1563
Chris Lattner1b46f432010-01-23 07:00:21 +00001564 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001565
1566 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1567 if (MCPE.isMachineConstantPoolEntry())
1568 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1569 else
1570 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001571 return;
1572 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001573 case ARM::t2BR_JT: {
1574 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001575 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001576 .addReg(ARM::PC)
1577 .addReg(MI->getOperand(0).getReg())
1578 // Add predicate operands.
1579 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001580 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001581
Jim Grosbach5ca66692010-11-29 22:37:40 +00001582 // Output the data for the jump table itself
1583 EmitJump2Table(MI);
1584 return;
1585 }
1586 case ARM::t2TBB_JT: {
1587 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001588 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBB)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001589 .addReg(ARM::PC)
1590 .addReg(MI->getOperand(0).getReg())
1591 // Add predicate operands.
1592 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001593 .addReg(0));
Jim Grosbach5ca66692010-11-29 22:37:40 +00001594
Jim Grosbach5ca66692010-11-29 22:37:40 +00001595 // Output the data for the jump table itself
1596 EmitJump2Table(MI);
1597 // Make sure the next instruction is 2-byte aligned.
1598 EmitAlignment(1);
1599 return;
1600 }
1601 case ARM::t2TBH_JT: {
1602 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001603 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBH)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001604 .addReg(ARM::PC)
1605 .addReg(MI->getOperand(0).getReg())
1606 // Add predicate operands.
1607 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001608 .addReg(0));
Jim Grosbach5ca66692010-11-29 22:37:40 +00001609
Jim Grosbach5ca66692010-11-29 22:37:40 +00001610 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001611 EmitJump2Table(MI);
1612 return;
1613 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001614 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001615 case ARM::BR_JTr: {
1616 // Lower and emit the instruction itself, then the jump table following it.
1617 // mov pc, target
1618 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001619 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001620 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001621 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001622 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1623 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1624 // Add predicate operands.
1625 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1626 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001627 // Add 's' bit operand (always reg0 for this)
1628 if (Opc == ARM::MOVr)
1629 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001630 OutStreamer.EmitInstruction(TmpInst);
1631
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001632 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001633 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001634 EmitAlignment(2);
1635
Jim Grosbach2dc77682010-11-29 18:37:44 +00001636 // Output the data for the jump table itself
1637 EmitJumpTable(MI);
1638 return;
1639 }
1640 case ARM::BR_JTm: {
1641 // Lower and emit the instruction itself, then the jump table following it.
1642 // ldr pc, target
1643 MCInst TmpInst;
1644 if (MI->getOperand(1).getReg() == 0) {
1645 // literal offset
1646 TmpInst.setOpcode(ARM::LDRi12);
1647 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1648 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1649 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1650 } else {
1651 TmpInst.setOpcode(ARM::LDRrs);
1652 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1653 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1654 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1655 TmpInst.addOperand(MCOperand::CreateImm(0));
1656 }
1657 // Add predicate operands.
1658 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1659 TmpInst.addOperand(MCOperand::CreateReg(0));
1660 OutStreamer.EmitInstruction(TmpInst);
1661
1662 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001663 EmitJumpTable(MI);
1664 return;
1665 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001666 case ARM::BR_JTadd: {
1667 // Lower and emit the instruction itself, then the jump table following it.
1668 // add pc, target, idx
Benjamin Kramered9e4422012-11-26 18:05:52 +00001669 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001670 .addReg(ARM::PC)
1671 .addReg(MI->getOperand(0).getReg())
1672 .addReg(MI->getOperand(1).getReg())
1673 // Add predicate operands.
1674 .addImm(ARMCC::AL)
1675 .addReg(0)
1676 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001677 .addReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001678
1679 // Output the data for the jump table itself
1680 EmitJumpTable(MI);
1681 return;
1682 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001683 case ARM::TRAP: {
1684 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1685 // FIXME: Remove this special case when they do.
1686 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001687 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001688 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001689 OutStreamer.AddComment("trap");
1690 OutStreamer.EmitIntValue(Val, 4);
1691 return;
1692 }
1693 break;
1694 }
Eli Bendersky0f156af2013-01-30 16:30:19 +00001695 case ARM::TRAPNaCl: {
1696 //.long 0xe7fedef0 @ trap
1697 uint32_t Val = 0xe7fedef0UL;
1698 OutStreamer.AddComment("trap");
1699 OutStreamer.EmitIntValue(Val, 4);
1700 return;
1701 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001702 case ARM::tTRAP: {
1703 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1704 // FIXME: Remove this special case when they do.
1705 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001706 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001707 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001708 OutStreamer.AddComment("trap");
1709 OutStreamer.EmitIntValue(Val, 2);
1710 return;
1711 }
1712 break;
1713 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001714 case ARM::t2Int_eh_sjlj_setjmp:
1715 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001716 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001717 // Two incoming args: GPR:$src, GPR:$val
1718 // mov $val, pc
1719 // adds $val, #7
1720 // str $val, [$src, #4]
1721 // movs r0, #0
1722 // b 1f
1723 // movs r0, #1
1724 // 1:
1725 unsigned SrcReg = MI->getOperand(0).getReg();
1726 unsigned ValReg = MI->getOperand(1).getReg();
1727 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer391271f2012-11-26 13:34:22 +00001728 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001729 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001730 .addReg(ValReg)
1731 .addReg(ARM::PC)
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001732 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001733 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001734 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001735
Benjamin Kramered9e4422012-11-26 18:05:52 +00001736 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDi3)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001737 .addReg(ValReg)
Jim Grosbach433a5782010-09-24 20:47:58 +00001738 // 's' bit operand
Benjamin Kramer391271f2012-11-26 13:34:22 +00001739 .addReg(ARM::CPSR)
1740 .addReg(ValReg)
1741 .addImm(7)
Jim Grosbach433a5782010-09-24 20:47:58 +00001742 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001743 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001744 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001745
Benjamin Kramered9e4422012-11-26 18:05:52 +00001746 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tSTRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001747 .addReg(ValReg)
1748 .addReg(SrcReg)
Jim Grosbach433a5782010-09-24 20:47:58 +00001749 // The offset immediate is #4. The operand value is scaled by 4 for the
1750 // tSTR instruction.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001751 .addImm(1)
Jim Grosbach433a5782010-09-24 20:47:58 +00001752 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001753 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001754 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001755
Benjamin Kramered9e4422012-11-26 18:05:52 +00001756 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001757 .addReg(ARM::R0)
1758 .addReg(ARM::CPSR)
1759 .addImm(0)
Jim Grosbach433a5782010-09-24 20:47:58 +00001760 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001761 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001762 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001763
1764 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
Benjamin Kramered9e4422012-11-26 18:05:52 +00001765 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tB)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001766 .addExpr(SymbolExpr)
1767 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001768 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001769
1770 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001771 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001772 .addReg(ARM::R0)
1773 .addReg(ARM::CPSR)
1774 .addImm(1)
Jim Grosbach433a5782010-09-24 20:47:58 +00001775 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001776 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001777 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001778
Jim Grosbach433a5782010-09-24 20:47:58 +00001779 OutStreamer.EmitLabel(Label);
1780 return;
1781 }
1782
Jim Grosbach45390082010-09-23 23:33:56 +00001783 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001784 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001785 // Two incoming args: GPR:$src, GPR:$val
1786 // add $val, pc, #8
1787 // str $val, [$src, #+4]
1788 // mov r0, #0
1789 // add pc, pc, #0
1790 // mov r0, #1
1791 unsigned SrcReg = MI->getOperand(0).getReg();
1792 unsigned ValReg = MI->getOperand(1).getReg();
1793
Benjamin Kramer391271f2012-11-26 13:34:22 +00001794 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001795 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001796 .addReg(ValReg)
1797 .addReg(ARM::PC)
1798 .addImm(8)
Jim Grosbach45390082010-09-23 23:33:56 +00001799 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001800 .addImm(ARMCC::AL)
1801 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001802 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001803 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001804
Benjamin Kramered9e4422012-11-26 18:05:52 +00001805 OutStreamer.EmitInstruction(MCInstBuilder(ARM::STRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001806 .addReg(ValReg)
1807 .addReg(SrcReg)
1808 .addImm(4)
Jim Grosbach45390082010-09-23 23:33:56 +00001809 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001810 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001811 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001812
Benjamin Kramered9e4422012-11-26 18:05:52 +00001813 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001814 .addReg(ARM::R0)
1815 .addImm(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001816 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001817 .addImm(ARMCC::AL)
1818 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001819 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001820 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001821
Benjamin Kramered9e4422012-11-26 18:05:52 +00001822 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001823 .addReg(ARM::PC)
1824 .addReg(ARM::PC)
1825 .addImm(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001826 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001827 .addImm(ARMCC::AL)
1828 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001829 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001830 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001831
1832 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001833 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001834 .addReg(ARM::R0)
1835 .addImm(1)
Jim Grosbach45390082010-09-23 23:33:56 +00001836 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001837 .addImm(ARMCC::AL)
1838 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001839 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001840 .addReg(0));
Jim Grosbach45390082010-09-23 23:33:56 +00001841 return;
1842 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001843 case ARM::Int_eh_sjlj_longjmp: {
1844 // ldr sp, [$src, #8]
1845 // ldr $scratch, [$src, #4]
1846 // ldr r7, [$src]
1847 // bx $scratch
1848 unsigned SrcReg = MI->getOperand(0).getReg();
1849 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramered9e4422012-11-26 18:05:52 +00001850 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001851 .addReg(ARM::SP)
1852 .addReg(SrcReg)
1853 .addImm(8)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001854 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001855 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001856 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001857
Benjamin Kramered9e4422012-11-26 18:05:52 +00001858 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001859 .addReg(ScratchReg)
1860 .addReg(SrcReg)
1861 .addImm(4)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001862 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001863 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001864 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001865
Benjamin Kramered9e4422012-11-26 18:05:52 +00001866 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001867 .addReg(ARM::R7)
1868 .addReg(SrcReg)
1869 .addImm(0)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001870 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001871 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001872 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001873
Benjamin Kramered9e4422012-11-26 18:05:52 +00001874 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001875 .addReg(ScratchReg)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001876 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001877 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001878 .addReg(0));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001879 return;
1880 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001881 case ARM::tInt_eh_sjlj_longjmp: {
1882 // ldr $scratch, [$src, #8]
1883 // mov sp, $scratch
1884 // ldr $scratch, [$src, #4]
1885 // ldr r7, [$src]
1886 // bx $scratch
1887 unsigned SrcReg = MI->getOperand(0).getReg();
1888 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramered9e4422012-11-26 18:05:52 +00001889 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001890 .addReg(ScratchReg)
1891 .addReg(SrcReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001892 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001893 // tLDR instruction.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001894 .addImm(2)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001895 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001896 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001897 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001898
Benjamin Kramered9e4422012-11-26 18:05:52 +00001899 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001900 .addReg(ARM::SP)
1901 .addReg(ScratchReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001902 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001903 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001904 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001905
Benjamin Kramered9e4422012-11-26 18:05:52 +00001906 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001907 .addReg(ScratchReg)
1908 .addReg(SrcReg)
1909 .addImm(1)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001910 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001911 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001912 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001913
Benjamin Kramered9e4422012-11-26 18:05:52 +00001914 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001915 .addReg(ARM::R7)
1916 .addReg(SrcReg)
1917 .addImm(0)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001918 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001919 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001920 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001921
Benjamin Kramered9e4422012-11-26 18:05:52 +00001922 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001923 .addReg(ScratchReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001924 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001925 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001926 .addReg(0));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001927 return;
1928 }
Chris Lattner97f06932009-10-19 20:20:46 +00001929 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001930
Chris Lattner97f06932009-10-19 20:20:46 +00001931 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001932 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001933
Chris Lattner850d2e22010-02-03 01:16:28 +00001934 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001935}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001936
1937//===----------------------------------------------------------------------===//
1938// Target Registry Stuff
1939//===----------------------------------------------------------------------===//
1940
Daniel Dunbar2685a292009-10-20 05:15:36 +00001941// Force static initialization.
1942extern "C" void LLVMInitializeARMAsmPrinter() {
1943 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1944 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001945}