blob: c95d4c8f3f410d0fdddf36173e54083795fd6e6d [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000017#include "ARMConstantPoolValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000020#include "ARMRegisterInfo.h"
Evan Chengfdc83402009-11-08 00:15:23 +000021#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000024#include "llvm/ADT/STLExtras.h"
25#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000026#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000030#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000032#include "llvm/MC/MCAsmInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000033#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000036using namespace llvm;
37
38static cl::opt<bool>
39EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
40 cl::desc("Enable ARM 2-addr to 3-addr conv"));
41
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000042ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
43 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
44 Subtarget(STI) {
David Goodwin334c2642009-07-08 16:09:28 +000045}
46
47MachineInstr *
48ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
49 MachineBasicBlock::iterator &MBBI,
50 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +000051 // FIXME: Thumb2 support.
52
David Goodwin334c2642009-07-08 16:09:28 +000053 if (!EnableARM3Addr)
54 return NULL;
55
56 MachineInstr *MI = MBBI;
57 MachineFunction &MF = *MI->getParent()->getParent();
58 unsigned TSFlags = MI->getDesc().TSFlags;
59 bool isPre = false;
60 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
61 default: return NULL;
62 case ARMII::IndexModePre:
63 isPre = true;
64 break;
65 case ARMII::IndexModePost:
66 break;
67 }
68
69 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
70 // operation.
71 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
72 if (MemOpc == 0)
73 return NULL;
74
75 MachineInstr *UpdateMI = NULL;
76 MachineInstr *MemMI = NULL;
77 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
78 const TargetInstrDesc &TID = MI->getDesc();
79 unsigned NumOps = TID.getNumOperands();
80 bool isLoad = !TID.mayStore();
81 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
82 const MachineOperand &Base = MI->getOperand(2);
83 const MachineOperand &Offset = MI->getOperand(NumOps-3);
84 unsigned WBReg = WB.getReg();
85 unsigned BaseReg = Base.getReg();
86 unsigned OffReg = Offset.getReg();
87 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
88 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
89 switch (AddrMode) {
90 default:
91 assert(false && "Unknown indexed op!");
92 return NULL;
93 case ARMII::AddrMode2: {
94 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
95 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
96 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000097 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000098 // Can't encode it in a so_imm operand. This transformation will
99 // add more than 1 instruction. Abandon!
100 return NULL;
101 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000102 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000103 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000104 .addImm(Pred).addReg(0).addReg(0);
105 } else if (Amt != 0) {
106 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
107 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
108 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000109 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000110 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
111 .addImm(Pred).addReg(0).addReg(0);
112 } else
113 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000114 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000115 .addReg(BaseReg).addReg(OffReg)
116 .addImm(Pred).addReg(0).addReg(0);
117 break;
118 }
119 case ARMII::AddrMode3 : {
120 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
121 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
122 if (OffReg == 0)
123 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
124 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000125 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000126 .addReg(BaseReg).addImm(Amt)
127 .addImm(Pred).addReg(0).addReg(0);
128 else
129 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000130 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000131 .addReg(BaseReg).addReg(OffReg)
132 .addImm(Pred).addReg(0).addReg(0);
133 break;
134 }
135 }
136
137 std::vector<MachineInstr*> NewMIs;
138 if (isPre) {
139 if (isLoad)
140 MemMI = BuildMI(MF, MI->getDebugLoc(),
141 get(MemOpc), MI->getOperand(0).getReg())
142 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
143 else
144 MemMI = BuildMI(MF, MI->getDebugLoc(),
145 get(MemOpc)).addReg(MI->getOperand(1).getReg())
146 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
147 NewMIs.push_back(MemMI);
148 NewMIs.push_back(UpdateMI);
149 } else {
150 if (isLoad)
151 MemMI = BuildMI(MF, MI->getDebugLoc(),
152 get(MemOpc), MI->getOperand(0).getReg())
153 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
154 else
155 MemMI = BuildMI(MF, MI->getDebugLoc(),
156 get(MemOpc)).addReg(MI->getOperand(1).getReg())
157 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
158 if (WB.isDead())
159 UpdateMI->getOperand(0).setIsDead();
160 NewMIs.push_back(UpdateMI);
161 NewMIs.push_back(MemMI);
162 }
163
164 // Transfer LiveVariables states, kill / dead info.
165 if (LV) {
166 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
167 MachineOperand &MO = MI->getOperand(i);
168 if (MO.isReg() && MO.getReg() &&
169 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
170 unsigned Reg = MO.getReg();
171
172 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
173 if (MO.isDef()) {
174 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
175 if (MO.isDead())
176 LV->addVirtualRegisterDead(Reg, NewMI);
177 }
178 if (MO.isUse() && MO.isKill()) {
179 for (unsigned j = 0; j < 2; ++j) {
180 // Look at the two new MI's in reverse order.
181 MachineInstr *NewMI = NewMIs[j];
182 if (!NewMI->readsRegister(Reg))
183 continue;
184 LV->addVirtualRegisterKilled(Reg, NewMI);
185 if (VI.removeKill(MI))
186 VI.Kills.push_back(NewMI);
187 break;
188 }
189 }
190 }
191 }
192 }
193
194 MFI->insert(MBBI, NewMIs[1]);
195 MFI->insert(MBBI, NewMIs[0]);
196 return NewMIs[0];
197}
198
199// Branch analysis.
200bool
201ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
202 MachineBasicBlock *&FBB,
203 SmallVectorImpl<MachineOperand> &Cond,
204 bool AllowModify) const {
205 // If the block has no terminators, it just falls into the block after it.
206 MachineBasicBlock::iterator I = MBB.end();
207 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
208 return false;
209
210 // Get the last instruction in the block.
211 MachineInstr *LastInst = I;
212
213 // If there is only one terminator instruction, process it.
214 unsigned LastOpc = LastInst->getOpcode();
215 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000216 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000217 TBB = LastInst->getOperand(0).getMBB();
218 return false;
219 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000220 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000221 // Block ends with fall-through condbranch.
222 TBB = LastInst->getOperand(0).getMBB();
223 Cond.push_back(LastInst->getOperand(1));
224 Cond.push_back(LastInst->getOperand(2));
225 return false;
226 }
227 return true; // Can't handle indirect branch.
228 }
229
230 // Get the instruction before it if it is a terminator.
231 MachineInstr *SecondLastInst = I;
232
233 // If there are three terminators, we don't know what sort of block this is.
234 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
235 return true;
236
Evan Cheng5ca53a72009-07-27 18:20:05 +0000237 // If the block ends with a B and a Bcc, handle it.
David Goodwin334c2642009-07-08 16:09:28 +0000238 unsigned SecondLastOpc = SecondLastInst->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000239 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000240 TBB = SecondLastInst->getOperand(0).getMBB();
241 Cond.push_back(SecondLastInst->getOperand(1));
242 Cond.push_back(SecondLastInst->getOperand(2));
243 FBB = LastInst->getOperand(0).getMBB();
244 return false;
245 }
246
247 // If the block ends with two unconditional branches, handle it. The second
248 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000249 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000250 TBB = SecondLastInst->getOperand(0).getMBB();
251 I = LastInst;
252 if (AllowModify)
253 I->eraseFromParent();
254 return false;
255 }
256
257 // ...likewise if it ends with a branch table followed by an unconditional
258 // branch. The branch folder can create these, and we must get rid of them for
259 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000260 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
261 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000262 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000263 I = LastInst;
264 if (AllowModify)
265 I->eraseFromParent();
266 return true;
267 }
268
269 // Otherwise, can't handle this.
270 return true;
271}
272
273
274unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000275 MachineBasicBlock::iterator I = MBB.end();
276 if (I == MBB.begin()) return 0;
277 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000278 if (!isUncondBranchOpcode(I->getOpcode()) &&
279 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000280 return 0;
281
282 // Remove the branch.
283 I->eraseFromParent();
284
285 I = MBB.end();
286
287 if (I == MBB.begin()) return 1;
288 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000289 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000290 return 1;
291
292 // Remove the branch.
293 I->eraseFromParent();
294 return 2;
295}
296
297unsigned
298ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
299 MachineBasicBlock *FBB,
300 const SmallVectorImpl<MachineOperand> &Cond) const {
301 // FIXME this should probably have a DebugLoc argument
302 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Cheng6495f632009-07-28 05:48:47 +0000303
304 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
305 int BOpc = !AFI->isThumbFunction()
306 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
307 int BccOpc = !AFI->isThumbFunction()
308 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000309
310 // Shouldn't be a fall through.
311 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
312 assert((Cond.size() == 2 || Cond.size() == 0) &&
313 "ARM branch conditions have two components!");
314
315 if (FBB == 0) {
316 if (Cond.empty()) // Unconditional branch?
317 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
318 else
319 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
320 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
321 return 1;
322 }
323
324 // Two-way conditional branch.
325 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
326 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
327 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
328 return 2;
329}
330
331bool ARMBaseInstrInfo::
332ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
333 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
334 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
335 return false;
336}
337
David Goodwin334c2642009-07-08 16:09:28 +0000338bool ARMBaseInstrInfo::
339PredicateInstruction(MachineInstr *MI,
340 const SmallVectorImpl<MachineOperand> &Pred) const {
341 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000342 if (isUncondBranchOpcode(Opc)) {
343 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000344 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
345 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
346 return true;
347 }
348
349 int PIdx = MI->findFirstPredOperandIdx();
350 if (PIdx != -1) {
351 MachineOperand &PMO = MI->getOperand(PIdx);
352 PMO.setImm(Pred[0].getImm());
353 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
354 return true;
355 }
356 return false;
357}
358
359bool ARMBaseInstrInfo::
360SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
361 const SmallVectorImpl<MachineOperand> &Pred2) const {
362 if (Pred1.size() > 2 || Pred2.size() > 2)
363 return false;
364
365 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
366 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
367 if (CC1 == CC2)
368 return true;
369
370 switch (CC1) {
371 default:
372 return false;
373 case ARMCC::AL:
374 return true;
375 case ARMCC::HS:
376 return CC2 == ARMCC::HI;
377 case ARMCC::LS:
378 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
379 case ARMCC::GE:
380 return CC2 == ARMCC::GT;
381 case ARMCC::LE:
382 return CC2 == ARMCC::LT;
383 }
384}
385
386bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
387 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000388 // FIXME: This confuses implicit_def with optional CPSR def.
David Goodwin334c2642009-07-08 16:09:28 +0000389 const TargetInstrDesc &TID = MI->getDesc();
390 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
391 return false;
392
393 bool Found = false;
394 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
395 const MachineOperand &MO = MI->getOperand(i);
396 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
397 Pred.push_back(MO);
398 Found = true;
399 }
400 }
401
402 return Found;
403}
404
Evan Chengac0869d2009-11-21 06:21:52 +0000405/// isPredicable - Return true if the specified instruction can be predicated.
406/// By default, this returns true for every instruction with a
407/// PredicateOperand.
408bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
409 const TargetInstrDesc &TID = MI->getDesc();
410 if (!TID.isPredicable())
411 return false;
412
413 if ((TID.TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
414 ARMFunctionInfo *AFI =
415 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Chengd7f08102009-11-24 08:06:15 +0000416 return AFI->isThumb2Function();
Evan Chengac0869d2009-11-21 06:21:52 +0000417 }
418 return true;
419}
David Goodwin334c2642009-07-08 16:09:28 +0000420
421/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
422static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
423 unsigned JTI) DISABLE_INLINE;
424static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
425 unsigned JTI) {
426 return JT[JTI].MBBs.size();
427}
428
429/// GetInstSize - Return the size of the specified MachineInstr.
430///
431unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
432 const MachineBasicBlock &MBB = *MI->getParent();
433 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000434 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000435
436 // Basic size info comes from the TSFlags field.
437 const TargetInstrDesc &TID = MI->getDesc();
438 unsigned TSFlags = TID.TSFlags;
439
Evan Chenga0ee8622009-07-31 22:22:22 +0000440 unsigned Opc = MI->getOpcode();
David Goodwin334c2642009-07-08 16:09:28 +0000441 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
442 default: {
443 // If this machine instr is an inline asm, measure it.
444 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000445 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000446 if (MI->isLabel())
447 return 0;
Evan Chenga0ee8622009-07-31 22:22:22 +0000448 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000449 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000450 llvm_unreachable("Unknown or unset size field for instr!");
David Goodwin334c2642009-07-08 16:09:28 +0000451 case TargetInstrInfo::IMPLICIT_DEF:
Jakob Stoklund Olesen26207e52009-09-28 20:32:26 +0000452 case TargetInstrInfo::KILL:
David Goodwin334c2642009-07-08 16:09:28 +0000453 case TargetInstrInfo::DBG_LABEL:
454 case TargetInstrInfo::EH_LABEL:
455 return 0;
456 }
457 break;
458 }
Evan Cheng78947622009-07-24 18:20:44 +0000459 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
460 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
461 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000462 case ARMII::SizeSpecial: {
Evan Chenga0ee8622009-07-31 22:22:22 +0000463 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000464 case ARM::CONSTPOOL_ENTRY:
465 // If this machine instr is a constant pool entry, its size is recorded as
466 // operand #2.
467 return MI->getOperand(2).getImm();
Evan Cheng78947622009-07-24 18:20:44 +0000468 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachcdc17eb2009-08-11 17:08:15 +0000469 return 24;
Jim Grosbach5aa16842009-08-11 19:42:21 +0000470 case ARM::t2Int_eh_sjlj_setjmp:
Evan Cheng5a1cd362009-11-03 23:13:34 +0000471 return 22;
David Goodwin334c2642009-07-08 16:09:28 +0000472 case ARM::BR_JTr:
473 case ARM::BR_JTm:
474 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000475 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000476 case ARM::t2BR_JT:
477 case ARM::t2TBB:
478 case ARM::t2TBH: {
David Goodwin334c2642009-07-08 16:09:28 +0000479 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000480 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
481 // entry is one byte; TBH two byte each.
Evan Chenga0ee8622009-07-31 22:22:22 +0000482 unsigned EntrySize = (Opc == ARM::t2TBB)
483 ? 1 : ((Opc == ARM::t2TBH) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000484 unsigned NumOps = TID.getNumOperands();
485 MachineOperand JTOP =
486 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
487 unsigned JTI = JTOP.getIndex();
488 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
489 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
490 assert(JTI < JT.size());
491 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
492 // 4 aligned. The assembler / linker may add 2 byte padding just before
493 // the JT entries. The size does not include this padding; the
494 // constant islands pass does separate bookkeeping for it.
495 // FIXME: If we know the size of the function is less than (1 << 16) *2
496 // bytes, we can use 16-bit entries instead. Then there won't be an
497 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000498 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
499 unsigned NumEntries = getNumJTEntries(JT, JTI);
500 if (Opc == ARM::t2TBB && (NumEntries & 1))
501 // Make sure the instruction that follows TBB is 2-byte aligned.
502 // FIXME: Constant island pass should insert an "ALIGN" instruction
503 // instead.
504 ++NumEntries;
505 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000506 }
507 default:
508 // Otherwise, pseudo-instruction sizes are zero.
509 return 0;
510 }
511 }
512 }
513 return 0; // Not reached
514}
515
516/// Return true if the instruction is a register to register move and
517/// leave the source and dest operands in the passed parameters.
518///
519bool
520ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
521 unsigned &SrcReg, unsigned &DstReg,
522 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
523 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
524
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000525 switch (MI.getOpcode()) {
Evan Chengdced03f2009-07-27 00:24:36 +0000526 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000527 case ARM::VMOVS:
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000528 case ARM::VMOVD:
Jim Grosbache5165492009-11-09 00:11:35 +0000529 case ARM::VMOVDneon:
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000530 case ARM::VMOVQ: {
David Goodwin334c2642009-07-08 16:09:28 +0000531 SrcReg = MI.getOperand(1).getReg();
532 DstReg = MI.getOperand(0).getReg();
533 return true;
534 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000535 case ARM::MOVr:
536 case ARM::tMOVr:
537 case ARM::tMOVgpr2tgpr:
538 case ARM::tMOVtgpr2gpr:
539 case ARM::tMOVgpr2gpr:
540 case ARM::t2MOVr: {
David Goodwin334c2642009-07-08 16:09:28 +0000541 assert(MI.getDesc().getNumOperands() >= 2 &&
542 MI.getOperand(0).isReg() &&
543 MI.getOperand(1).isReg() &&
544 "Invalid ARM MOV instruction");
545 SrcReg = MI.getOperand(1).getReg();
546 DstReg = MI.getOperand(0).getReg();
547 return true;
548 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000549 }
David Goodwin334c2642009-07-08 16:09:28 +0000550
551 return false;
552}
553
Jim Grosbach764ab522009-08-11 15:33:49 +0000554unsigned
David Goodwin334c2642009-07-08 16:09:28 +0000555ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
556 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000557 switch (MI->getOpcode()) {
558 default: break;
559 case ARM::LDR:
560 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000561 if (MI->getOperand(1).isFI() &&
562 MI->getOperand(2).isReg() &&
563 MI->getOperand(3).isImm() &&
564 MI->getOperand(2).getReg() == 0 &&
565 MI->getOperand(3).getImm() == 0) {
566 FrameIndex = MI->getOperand(1).getIndex();
567 return MI->getOperand(0).getReg();
568 }
Evan Chengdced03f2009-07-27 00:24:36 +0000569 break;
570 case ARM::t2LDRi12:
571 case ARM::tRestore:
David Goodwin5ff58b52009-07-24 00:16:18 +0000572 if (MI->getOperand(1).isFI() &&
573 MI->getOperand(2).isImm() &&
574 MI->getOperand(2).getImm() == 0) {
575 FrameIndex = MI->getOperand(1).getIndex();
576 return MI->getOperand(0).getReg();
577 }
Evan Chengdced03f2009-07-27 00:24:36 +0000578 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000579 case ARM::VLDRD:
580 case ARM::VLDRS:
David Goodwin334c2642009-07-08 16:09:28 +0000581 if (MI->getOperand(1).isFI() &&
582 MI->getOperand(2).isImm() &&
583 MI->getOperand(2).getImm() == 0) {
584 FrameIndex = MI->getOperand(1).getIndex();
585 return MI->getOperand(0).getReg();
586 }
Evan Chengdced03f2009-07-27 00:24:36 +0000587 break;
David Goodwin334c2642009-07-08 16:09:28 +0000588 }
589
590 return 0;
591}
592
593unsigned
594ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
595 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000596 switch (MI->getOpcode()) {
597 default: break;
598 case ARM::STR:
599 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000600 if (MI->getOperand(1).isFI() &&
601 MI->getOperand(2).isReg() &&
602 MI->getOperand(3).isImm() &&
603 MI->getOperand(2).getReg() == 0 &&
604 MI->getOperand(3).getImm() == 0) {
605 FrameIndex = MI->getOperand(1).getIndex();
606 return MI->getOperand(0).getReg();
607 }
Evan Chengdced03f2009-07-27 00:24:36 +0000608 break;
609 case ARM::t2STRi12:
610 case ARM::tSpill:
David Goodwin5ff58b52009-07-24 00:16:18 +0000611 if (MI->getOperand(1).isFI() &&
612 MI->getOperand(2).isImm() &&
613 MI->getOperand(2).getImm() == 0) {
614 FrameIndex = MI->getOperand(1).getIndex();
615 return MI->getOperand(0).getReg();
616 }
Evan Chengdced03f2009-07-27 00:24:36 +0000617 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000618 case ARM::VSTRD:
619 case ARM::VSTRS:
David Goodwin334c2642009-07-08 16:09:28 +0000620 if (MI->getOperand(1).isFI() &&
621 MI->getOperand(2).isImm() &&
622 MI->getOperand(2).getImm() == 0) {
623 FrameIndex = MI->getOperand(1).getIndex();
624 return MI->getOperand(0).getReg();
625 }
Evan Chengdced03f2009-07-27 00:24:36 +0000626 break;
David Goodwin334c2642009-07-08 16:09:28 +0000627 }
628
629 return 0;
630}
631
632bool
633ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
634 MachineBasicBlock::iterator I,
635 unsigned DestReg, unsigned SrcReg,
636 const TargetRegisterClass *DestRC,
637 const TargetRegisterClass *SrcRC) const {
638 DebugLoc DL = DebugLoc::getUnknownLoc();
639 if (I != MBB.end()) DL = I->getDebugLoc();
640
641 if (DestRC != SrcRC) {
Evan Chengb4db6a42009-11-03 05:51:39 +0000642 if (DestRC->getSize() != SrcRC->getSize())
643 return false;
644
645 // Allow DPR / DPR_VFP2 / DPR_8 cross-class copies.
646 // Allow QPR / QPR_VFP2 / QPR_8 cross-class copies.
647 if (DestRC->getSize() != 8 && DestRC->getSize() != 16)
David Goodwin7bfdca02009-08-05 21:02:22 +0000648 return false;
David Goodwin334c2642009-07-08 16:09:28 +0000649 }
650
David Goodwin7bfdca02009-08-05 21:02:22 +0000651 if (DestRC == ARM::GPRRegisterClass) {
Evan Cheng08b93c62009-07-27 00:33:08 +0000652 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr),
Evan Chengdd6f6322009-07-11 06:37:27 +0000653 DestReg).addReg(SrcReg)));
David Goodwin7bfdca02009-08-05 21:02:22 +0000654 } else if (DestRC == ARM::SPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000655 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VMOVS), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000656 .addReg(SrcReg));
Evan Chengb4db6a42009-11-03 05:51:39 +0000657 } else if (DestRC == ARM::DPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000658 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VMOVD), DestReg)
Evan Chengb4db6a42009-11-03 05:51:39 +0000659 .addReg(SrcReg));
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000660 } else if (DestRC == ARM::DPR_VFP2RegisterClass ||
661 DestRC == ARM::DPR_8RegisterClass ||
662 SrcRC == ARM::DPR_VFP2RegisterClass ||
663 SrcRC == ARM::DPR_8RegisterClass) {
664 // Always use neon reg-reg move if source or dest is NEON-only regclass.
Evan Chengac0869d2009-11-21 06:21:52 +0000665 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VMOVDneon),
666 DestReg).addReg(SrcReg));
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000667 } else if (DestRC == ARM::QPRRegisterClass ||
Evan Chengb4db6a42009-11-03 05:51:39 +0000668 DestRC == ARM::QPR_VFP2RegisterClass ||
669 DestRC == ARM::QPR_8RegisterClass) {
Evan Chengac0869d2009-11-21 06:21:52 +0000670 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VMOVQ),
671 DestReg).addReg(SrcReg));
David Goodwin7bfdca02009-08-05 21:02:22 +0000672 } else {
David Goodwin334c2642009-07-08 16:09:28 +0000673 return false;
David Goodwin7bfdca02009-08-05 21:02:22 +0000674 }
David Goodwin334c2642009-07-08 16:09:28 +0000675
676 return true;
677}
678
679void ARMBaseInstrInfo::
680storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
681 unsigned SrcReg, bool isKill, int FI,
682 const TargetRegisterClass *RC) const {
683 DebugLoc DL = DebugLoc::getUnknownLoc();
684 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000685 MachineFunction &MF = *MBB.getParent();
686 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000687 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000688
689 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000690 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000691 MachineMemOperand::MOStore, 0,
692 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000693 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000694
695 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000696 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000697 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000698 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000699 } else if (RC == ARM::DPRRegisterClass ||
700 RC == ARM::DPR_VFP2RegisterClass ||
701 RC == ARM::DPR_8RegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000702 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000703 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000704 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000705 } else if (RC == ARM::SPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000706 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
David Goodwin334c2642009-07-08 16:09:28 +0000707 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000708 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000709 } else {
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000710 assert((RC == ARM::QPRRegisterClass ||
711 RC == ARM::QPR_VFP2RegisterClass) && "Unknown regclass!");
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000712 // FIXME: Neon instructions should support predicates
Jim Grosbach31bc8492009-11-08 00:27:19 +0000713 if (Align >= 16
714 && (getRegisterInfo().needsStackRealignment(MF))) {
Evan Chengac0869d2009-11-21 06:21:52 +0000715 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64))
716 .addFrameIndex(FI).addImm(0).addImm(0).addImm(128)
717 .addMemOperand(MMO)
718 .addReg(SrcReg, getKillRegState(isKill)));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000719 } else {
Evan Chengac0869d2009-11-21 06:21:52 +0000720 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRQ)).
721 addReg(SrcReg, getKillRegState(isKill))
722 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000723 }
David Goodwin334c2642009-07-08 16:09:28 +0000724 }
725}
726
David Goodwin334c2642009-07-08 16:09:28 +0000727void ARMBaseInstrInfo::
728loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
729 unsigned DestReg, int FI,
730 const TargetRegisterClass *RC) const {
731 DebugLoc DL = DebugLoc::getUnknownLoc();
732 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000733 MachineFunction &MF = *MBB.getParent();
734 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000735 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000736
737 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000738 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000739 MachineMemOperand::MOLoad, 0,
740 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000741 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000742
743 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000744 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000745 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000746 } else if (RC == ARM::DPRRegisterClass ||
747 RC == ARM::DPR_VFP2RegisterClass ||
748 RC == ARM::DPR_8RegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000749 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000750 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000751 } else if (RC == ARM::SPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000752 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000753 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000754 } else {
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000755 assert((RC == ARM::QPRRegisterClass ||
Evan Chengb4db6a42009-11-03 05:51:39 +0000756 RC == ARM::QPR_VFP2RegisterClass ||
757 RC == ARM::QPR_8RegisterClass) && "Unknown regclass!");
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000758 // FIXME: Neon instructions should support predicates
Jim Grosbach31bc8492009-11-08 00:27:19 +0000759 if (Align >= 16
760 && (getRegisterInfo().needsStackRealignment(MF))) {
Evan Chengac0869d2009-11-21 06:21:52 +0000761 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64), DestReg)
762 .addFrameIndex(FI).addImm(0).addImm(0).addImm(128)
763 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000764 } else {
Evan Chengac0869d2009-11-21 06:21:52 +0000765 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRQ), DestReg)
766 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000767 }
David Goodwin334c2642009-07-08 16:09:28 +0000768 }
769}
770
David Goodwin334c2642009-07-08 16:09:28 +0000771MachineInstr *ARMBaseInstrInfo::
772foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
773 const SmallVectorImpl<unsigned> &Ops, int FI) const {
774 if (Ops.size() != 1) return NULL;
775
776 unsigned OpNum = Ops[0];
777 unsigned Opc = MI->getOpcode();
778 MachineInstr *NewMI = NULL;
Evan Cheng19068ba2009-08-10 06:32:05 +0000779 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000780 // If it is updating CPSR, then it cannot be folded.
Evan Cheng19068ba2009-08-10 06:32:05 +0000781 if (MI->getOperand(4).getReg() == ARM::CPSR && !MI->getOperand(4).isDead())
782 return NULL;
783 unsigned Pred = MI->getOperand(2).getImm();
784 unsigned PredReg = MI->getOperand(3).getReg();
785 if (OpNum == 0) { // move -> store
786 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000787 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000788 bool isKill = MI->getOperand(1).isKill();
789 bool isUndef = MI->getOperand(1).isUndef();
790 if (Opc == ARM::MOVr)
791 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
Evan Chenged3ad212009-10-25 07:52:27 +0000792 .addReg(SrcReg,
793 getKillRegState(isKill) | getUndefRegState(isUndef),
794 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000795 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
796 else // ARM::t2MOVr
797 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000798 .addReg(SrcReg,
799 getKillRegState(isKill) | getUndefRegState(isUndef),
800 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000801 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
802 } else { // move -> load
803 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000804 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000805 bool isDead = MI->getOperand(0).isDead();
806 bool isUndef = MI->getOperand(0).isUndef();
807 if (Opc == ARM::MOVr)
808 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
809 .addReg(DstReg,
810 RegState::Define |
811 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000812 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000813 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
814 else // ARM::t2MOVr
815 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
816 .addReg(DstReg,
817 RegState::Define |
818 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000819 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000820 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000821 }
Evan Cheng19068ba2009-08-10 06:32:05 +0000822 } else if (Opc == ARM::tMOVgpr2gpr ||
823 Opc == ARM::tMOVtgpr2gpr ||
824 Opc == ARM::tMOVgpr2tgpr) {
825 if (OpNum == 0) { // move -> store
826 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000827 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000828 bool isKill = MI->getOperand(1).isKill();
829 bool isUndef = MI->getOperand(1).isUndef();
830 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000831 .addReg(SrcReg,
832 getKillRegState(isKill) | getUndefRegState(isUndef),
833 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000834 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
835 } else { // move -> load
836 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000837 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000838 bool isDead = MI->getOperand(0).isDead();
839 bool isUndef = MI->getOperand(0).isUndef();
840 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
841 .addReg(DstReg,
842 RegState::Define |
843 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000844 getUndefRegState(isUndef),
845 DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000846 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
847 }
Jim Grosbache5165492009-11-09 00:11:35 +0000848 } else if (Opc == ARM::VMOVS) {
David Goodwin334c2642009-07-08 16:09:28 +0000849 unsigned Pred = MI->getOperand(2).getImm();
850 unsigned PredReg = MI->getOperand(3).getReg();
851 if (OpNum == 0) { // move -> store
852 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000853 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000854 bool isKill = MI->getOperand(1).isKill();
855 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000856 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRS))
Evan Chenged3ad212009-10-25 07:52:27 +0000857 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef),
858 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000859 .addFrameIndex(FI)
860 .addImm(0).addImm(Pred).addReg(PredReg);
861 } else { // move -> load
862 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000863 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000864 bool isDead = MI->getOperand(0).isDead();
865 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000866 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRS))
David Goodwin334c2642009-07-08 16:09:28 +0000867 .addReg(DstReg,
868 RegState::Define |
869 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000870 getUndefRegState(isUndef),
871 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000872 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
873 }
874 }
Jim Grosbache5165492009-11-09 00:11:35 +0000875 else if (Opc == ARM::VMOVD) {
David Goodwin334c2642009-07-08 16:09:28 +0000876 unsigned Pred = MI->getOperand(2).getImm();
877 unsigned PredReg = MI->getOperand(3).getReg();
878 if (OpNum == 0) { // move -> store
879 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000880 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000881 bool isKill = MI->getOperand(1).isKill();
882 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000883 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRD))
Evan Chenged3ad212009-10-25 07:52:27 +0000884 .addReg(SrcReg,
885 getKillRegState(isKill) | getUndefRegState(isUndef),
886 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000887 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
888 } else { // move -> load
889 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000890 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000891 bool isDead = MI->getOperand(0).isDead();
892 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000893 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRD))
David Goodwin334c2642009-07-08 16:09:28 +0000894 .addReg(DstReg,
895 RegState::Define |
896 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000897 getUndefRegState(isUndef),
898 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000899 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
900 }
901 }
902
903 return NewMI;
904}
905
Jim Grosbach764ab522009-08-11 15:33:49 +0000906MachineInstr*
David Goodwin334c2642009-07-08 16:09:28 +0000907ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
908 MachineInstr* MI,
909 const SmallVectorImpl<unsigned> &Ops,
910 MachineInstr* LoadMI) const {
Evan Cheng1f5c9882009-07-27 04:18:04 +0000911 // FIXME
David Goodwin334c2642009-07-08 16:09:28 +0000912 return 0;
913}
914
915bool
916ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
Evan Cheng22946452009-08-10 05:51:48 +0000917 const SmallVectorImpl<unsigned> &Ops) const {
David Goodwin334c2642009-07-08 16:09:28 +0000918 if (Ops.size() != 1) return false;
919
920 unsigned Opc = MI->getOpcode();
Evan Cheng5732ca02009-07-27 03:14:20 +0000921 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000922 // If it is updating CPSR, then it cannot be folded.
Evan Cheng22946452009-08-10 05:51:48 +0000923 return MI->getOperand(4).getReg() != ARM::CPSR ||
924 MI->getOperand(4).isDead();
Evan Cheng19068ba2009-08-10 06:32:05 +0000925 } else if (Opc == ARM::tMOVgpr2gpr ||
926 Opc == ARM::tMOVtgpr2gpr ||
927 Opc == ARM::tMOVgpr2tgpr) {
928 return true;
Jim Grosbache5165492009-11-09 00:11:35 +0000929 } else if (Opc == ARM::VMOVS || Opc == ARM::VMOVD) {
David Goodwin334c2642009-07-08 16:09:28 +0000930 return true;
Jim Grosbache5165492009-11-09 00:11:35 +0000931 } else if (Opc == ARM::VMOVDneon || Opc == ARM::VMOVQ) {
David Goodwin334c2642009-07-08 16:09:28 +0000932 return false; // FIXME
933 }
934
935 return false;
936}
Evan Cheng5ca53a72009-07-27 18:20:05 +0000937
Evan Chengfdc83402009-11-08 00:15:23 +0000938void ARMBaseInstrInfo::
939reMaterialize(MachineBasicBlock &MBB,
940 MachineBasicBlock::iterator I,
941 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +0000942 const MachineInstr *Orig,
943 const TargetRegisterInfo *TRI) const {
Evan Chengfdc83402009-11-08 00:15:23 +0000944 DebugLoc dl = Orig->getDebugLoc();
Evan Chengd57cdd52009-11-14 02:55:43 +0000945
946 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
947 DestReg = TRI->getSubReg(DestReg, SubIdx);
948 SubIdx = 0;
949 }
950
Evan Chengfdc83402009-11-08 00:15:23 +0000951 unsigned Opcode = Orig->getOpcode();
952 switch (Opcode) {
953 default: {
954 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
955 MI->getOperand(0).setReg(DestReg);
956 MBB.insert(I, MI);
957 break;
958 }
959 case ARM::tLDRpci_pic:
960 case ARM::t2LDRpci_pic: {
961 MachineFunction &MF = *MBB.getParent();
962 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
963 MachineConstantPool *MCP = MF.getConstantPool();
964 unsigned CPI = Orig->getOperand(1).getIndex();
965 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
966 assert(MCPE.isMachineConstantPoolEntry() &&
967 "Expecting a machine constantpool entry!");
968 ARMConstantPoolValue *ACPV =
969 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
970 unsigned PCLabelId = AFI->createConstPoolEntryUId();
971 ARMConstantPoolValue *NewCPV = 0;
972 if (ACPV->isGlobalValue())
973 NewCPV = new ARMConstantPoolValue(ACPV->getGV(), PCLabelId,
974 ARMCP::CPValue, 4);
975 else if (ACPV->isExtSymbol())
976 NewCPV = new ARMConstantPoolValue(MF.getFunction()->getContext(),
977 ACPV->getSymbol(), PCLabelId, 4);
978 else if (ACPV->isBlockAddress())
979 NewCPV = new ARMConstantPoolValue(ACPV->getBlockAddress(), PCLabelId,
980 ARMCP::CPBlockAddress, 4);
981 else
982 llvm_unreachable("Unexpected ARM constantpool value type!!");
983 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
984 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
985 DestReg)
986 .addConstantPoolIndex(CPI).addImm(PCLabelId);
987 (*MIB).setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
988 break;
989 }
990 }
991
992 MachineInstr *NewMI = prior(I);
993 NewMI->getOperand(0).setSubReg(SubIdx);
994}
995
Evan Chengd457e6e2009-11-07 04:04:34 +0000996bool ARMBaseInstrInfo::isIdentical(const MachineInstr *MI0,
997 const MachineInstr *MI1,
998 const MachineRegisterInfo *MRI) const {
999 int Opcode = MI0->getOpcode();
Evan Cheng9b824252009-11-20 02:10:27 +00001000 if (Opcode == ARM::t2LDRpci ||
1001 Opcode == ARM::t2LDRpci_pic ||
1002 Opcode == ARM::tLDRpci ||
1003 Opcode == ARM::tLDRpci_pic) {
Evan Chengd457e6e2009-11-07 04:04:34 +00001004 if (MI1->getOpcode() != Opcode)
1005 return false;
1006 if (MI0->getNumOperands() != MI1->getNumOperands())
1007 return false;
1008
1009 const MachineOperand &MO0 = MI0->getOperand(1);
1010 const MachineOperand &MO1 = MI1->getOperand(1);
1011 if (MO0.getOffset() != MO1.getOffset())
1012 return false;
1013
1014 const MachineFunction *MF = MI0->getParent()->getParent();
1015 const MachineConstantPool *MCP = MF->getConstantPool();
1016 int CPI0 = MO0.getIndex();
1017 int CPI1 = MO1.getIndex();
1018 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1019 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
1020 ARMConstantPoolValue *ACPV0 =
1021 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1022 ARMConstantPoolValue *ACPV1 =
1023 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1024 return ACPV0->hasSameValue(ACPV1);
1025 }
1026
1027 return TargetInstrInfoImpl::isIdentical(MI0, MI1, MRI);
1028}
1029
Evan Cheng8fb90362009-08-08 03:20:32 +00001030/// getInstrPredicate - If instruction is predicated, returns its predicate
1031/// condition, otherwise returns AL. It also returns the condition code
1032/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001033ARMCC::CondCodes
1034llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001035 int PIdx = MI->findFirstPredOperandIdx();
1036 if (PIdx == -1) {
1037 PredReg = 0;
1038 return ARMCC::AL;
1039 }
1040
1041 PredReg = MI->getOperand(PIdx+1).getReg();
1042 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1043}
1044
1045
Evan Cheng6495f632009-07-28 05:48:47 +00001046int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001047 if (Opc == ARM::B)
1048 return ARM::Bcc;
1049 else if (Opc == ARM::tB)
1050 return ARM::tBcc;
1051 else if (Opc == ARM::t2B)
1052 return ARM::t2Bcc;
1053
1054 llvm_unreachable("Unknown unconditional branch opcode!");
1055 return 0;
1056}
1057
Evan Cheng6495f632009-07-28 05:48:47 +00001058
1059void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1060 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1061 unsigned DestReg, unsigned BaseReg, int NumBytes,
1062 ARMCC::CondCodes Pred, unsigned PredReg,
1063 const ARMBaseInstrInfo &TII) {
1064 bool isSub = NumBytes < 0;
1065 if (isSub) NumBytes = -NumBytes;
1066
1067 while (NumBytes) {
1068 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1069 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1070 assert(ThisVal && "Didn't extract field correctly");
1071
1072 // We will handle these bits from offset, clear them.
1073 NumBytes &= ~ThisVal;
1074
1075 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1076
1077 // Build the new ADD / SUB.
1078 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1079 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1080 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
1081 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
1082 BaseReg = DestReg;
1083 }
1084}
1085
Evan Chengcdbb3f52009-08-27 01:23:50 +00001086bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1087 unsigned FrameReg, int &Offset,
1088 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001089 unsigned Opcode = MI.getOpcode();
1090 const TargetInstrDesc &Desc = MI.getDesc();
1091 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1092 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001093
Evan Cheng6495f632009-07-28 05:48:47 +00001094 // Memory operands in inline assembly always use AddrMode2.
1095 if (Opcode == ARM::INLINEASM)
1096 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001097
Evan Cheng6495f632009-07-28 05:48:47 +00001098 if (Opcode == ARM::ADDri) {
1099 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1100 if (Offset == 0) {
1101 // Turn it into a move.
1102 MI.setDesc(TII.get(ARM::MOVr));
1103 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1104 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001105 Offset = 0;
1106 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001107 } else if (Offset < 0) {
1108 Offset = -Offset;
1109 isSub = true;
1110 MI.setDesc(TII.get(ARM::SUBri));
1111 }
1112
1113 // Common case: small offset, fits into instruction.
1114 if (ARM_AM::getSOImmVal(Offset) != -1) {
1115 // Replace the FrameIndex with sp / fp
1116 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1117 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001118 Offset = 0;
1119 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001120 }
1121
1122 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1123 // as possible.
1124 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1125 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1126
1127 // We will handle these bits from offset, clear them.
1128 Offset &= ~ThisImmVal;
1129
1130 // Get the properly encoded SOImmVal field.
1131 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1132 "Bit extraction didn't work?");
1133 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1134 } else {
1135 unsigned ImmIdx = 0;
1136 int InstrOffs = 0;
1137 unsigned NumBits = 0;
1138 unsigned Scale = 1;
1139 switch (AddrMode) {
1140 case ARMII::AddrMode2: {
1141 ImmIdx = FrameRegIdx+2;
1142 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1143 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1144 InstrOffs *= -1;
1145 NumBits = 12;
1146 break;
1147 }
1148 case ARMII::AddrMode3: {
1149 ImmIdx = FrameRegIdx+2;
1150 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1151 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1152 InstrOffs *= -1;
1153 NumBits = 8;
1154 break;
1155 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001156 case ARMII::AddrMode4:
Jim Grosbacha4432172009-11-15 21:45:34 +00001157 case ARMII::AddrMode6:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001158 // Can't fold any offset even if it's zero.
1159 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001160 case ARMII::AddrMode5: {
1161 ImmIdx = FrameRegIdx+1;
1162 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1163 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1164 InstrOffs *= -1;
1165 NumBits = 8;
1166 Scale = 4;
1167 break;
1168 }
1169 default:
1170 llvm_unreachable("Unsupported addressing mode!");
1171 break;
1172 }
1173
1174 Offset += InstrOffs * Scale;
1175 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1176 if (Offset < 0) {
1177 Offset = -Offset;
1178 isSub = true;
1179 }
1180
1181 // Attempt to fold address comp. if opcode has offset bits
1182 if (NumBits > 0) {
1183 // Common case: small offset, fits into instruction.
1184 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1185 int ImmedOffset = Offset / Scale;
1186 unsigned Mask = (1 << NumBits) - 1;
1187 if ((unsigned)Offset <= Mask * Scale) {
1188 // Replace the FrameIndex with sp
1189 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1190 if (isSub)
1191 ImmedOffset |= 1 << NumBits;
1192 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001193 Offset = 0;
1194 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001195 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001196
Evan Cheng6495f632009-07-28 05:48:47 +00001197 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1198 ImmedOffset = ImmedOffset & Mask;
1199 if (isSub)
1200 ImmedOffset |= 1 << NumBits;
1201 ImmOp.ChangeToImmediate(ImmedOffset);
1202 Offset &= ~(Mask*Scale);
1203 }
1204 }
1205
Evan Chengcdbb3f52009-08-27 01:23:50 +00001206 Offset = (isSub) ? -Offset : Offset;
1207 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001208}