blob: 9cad3d00945555ade015112aff8f0f032743647b [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Owen Anderson5de6d842010-11-12 21:12:40 +000047def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000049}
Anton Korobeynikov52237112009-06-17 18:13:58 +000050
Jim Grosbach64171712010-02-16 21:07:46 +000051// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000052// of a t2_so_imm.
53def t2_so_imm_not : Operand<i32>,
54 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000055 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
56}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000057
58// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
59def t2_so_imm_neg : Operand<i32>,
60 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000061 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000062}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000063
Evan Chenga67efd12009-06-23 19:39:13 +000064/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
65def imm1_31 : PatLeaf<(i32 imm), [{
66 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
67}]>;
68
Evan Chengf49810c2009-06-23 17:48:47 +000069/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000070def imm0_4095 : Operand<i32>,
71 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +000072 return (uint32_t)N->getZExtValue() < 4096;
73}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000074
Jim Grosbach64171712010-02-16 21:07:46 +000075def imm0_4095_neg : PatLeaf<(i32 imm), [{
76 return (uint32_t)(-N->getZExtValue()) < 4096;
77}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000078
Evan Chengfa2ea1a2009-08-04 01:41:15 +000079def imm0_255_neg : PatLeaf<(i32 imm), [{
80 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000081}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000082
Jim Grosbach502e0aa2010-07-14 17:45:16 +000083def imm0_255_not : PatLeaf<(i32 imm), [{
84 return (uint32_t)(~N->getZExtValue()) < 255;
85}], imm_comp_XFORM>;
86
Evan Cheng055b0312009-06-29 07:51:04 +000087// Define Thumb2 specific addressing modes.
88
89// t2addrmode_imm12 := reg + imm12
90def t2addrmode_imm12 : Operand<i32>,
91 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +000092 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +000093 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +000094 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +000095 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +000096}
97
Owen Andersonc9bd4962011-03-18 17:42:55 +000098// t2ldrlabel := imm12
99def t2ldrlabel : Operand<i32> {
100 let EncoderMethod = "getAddrModeImm12OpValue";
101}
102
103
Owen Andersona838a252010-12-14 00:36:49 +0000104// ADR instruction labels.
105def t2adrlabel : Operand<i32> {
106 let EncoderMethod = "getT2AdrLabelOpValue";
107}
108
109
Johnny Chen0635fc52010-03-04 17:40:44 +0000110// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000111def t2addrmode_imm8 : Operand<i32>,
112 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
113 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000114 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000115 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000116 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000117}
118
Evan Cheng6d94f112009-07-03 00:06:39 +0000119def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000120 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
121 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000122 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000123 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000124 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000125}
126
Evan Cheng5c874172009-07-09 22:21:59 +0000127// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000128def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000129 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000130 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000132 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000133}
134
Johnny Chenae1757b2010-03-11 01:13:36 +0000135def t2am_imm8s4_offset : Operand<i32> {
136 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
137}
138
Evan Chengcba962d2009-07-09 20:40:44 +0000139// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000140def t2addrmode_so_reg : Operand<i32>,
141 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
142 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000143 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000144 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000145 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000146}
147
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000148// t2addrmode_reg := reg
149// Used by load/store exclusive instructions. Useful to enable right assembly
150// parsing and printing. Not used for any codegen matching.
151//
152def t2addrmode_reg : Operand<i32> {
153 let PrintMethod = "printAddrMode7Operand";
154 let MIOperandInfo = (ops tGPR);
155 let ParserMatchClass = MemMode7AsmOperand;
156}
Evan Cheng055b0312009-06-29 07:51:04 +0000157
Anton Korobeynikov52237112009-06-17 18:13:58 +0000158//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000159// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000160//
161
Owen Andersona99e7782010-11-15 18:45:17 +0000162
163class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000164 string opc, string asm, list<dag> pattern>
165 : T2I<oops, iops, itin, opc, asm, pattern> {
166 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000167 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000168
Jim Grosbach86386922010-12-08 22:10:43 +0000169 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000170 let Inst{26} = imm{11};
171 let Inst{14-12} = imm{10-8};
172 let Inst{7-0} = imm{7-0};
173}
174
Owen Andersonbb6315d2010-11-15 19:58:36 +0000175
Owen Andersona99e7782010-11-15 18:45:17 +0000176class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
177 string opc, string asm, list<dag> pattern>
178 : T2sI<oops, iops, itin, opc, asm, pattern> {
179 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000180 bits<4> Rn;
181 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000182
Jim Grosbach86386922010-12-08 22:10:43 +0000183 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000184 let Inst{26} = imm{11};
185 let Inst{14-12} = imm{10-8};
186 let Inst{7-0} = imm{7-0};
187}
188
Owen Andersonbb6315d2010-11-15 19:58:36 +0000189class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
190 string opc, string asm, list<dag> pattern>
191 : T2I<oops, iops, itin, opc, asm, pattern> {
192 bits<4> Rn;
193 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000194
Jim Grosbach86386922010-12-08 22:10:43 +0000195 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000196 let Inst{26} = imm{11};
197 let Inst{14-12} = imm{10-8};
198 let Inst{7-0} = imm{7-0};
199}
200
201
Owen Andersona99e7782010-11-15 18:45:17 +0000202class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
203 string opc, string asm, list<dag> pattern>
204 : T2I<oops, iops, itin, opc, asm, pattern> {
205 bits<4> Rd;
206 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000207
Jim Grosbach86386922010-12-08 22:10:43 +0000208 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000209 let Inst{3-0} = ShiftedRm{3-0};
210 let Inst{5-4} = ShiftedRm{6-5};
211 let Inst{14-12} = ShiftedRm{11-9};
212 let Inst{7-6} = ShiftedRm{8-7};
213}
214
215class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
216 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000217 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000218 bits<4> Rd;
219 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000220
Jim Grosbach86386922010-12-08 22:10:43 +0000221 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000222 let Inst{3-0} = ShiftedRm{3-0};
223 let Inst{5-4} = ShiftedRm{6-5};
224 let Inst{14-12} = ShiftedRm{11-9};
225 let Inst{7-6} = ShiftedRm{8-7};
226}
227
Owen Andersonbb6315d2010-11-15 19:58:36 +0000228class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
229 string opc, string asm, list<dag> pattern>
230 : T2I<oops, iops, itin, opc, asm, pattern> {
231 bits<4> Rn;
232 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000233
Jim Grosbach86386922010-12-08 22:10:43 +0000234 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000235 let Inst{3-0} = ShiftedRm{3-0};
236 let Inst{5-4} = ShiftedRm{6-5};
237 let Inst{14-12} = ShiftedRm{11-9};
238 let Inst{7-6} = ShiftedRm{8-7};
239}
240
Owen Andersona99e7782010-11-15 18:45:17 +0000241class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
242 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000243 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000244 bits<4> Rd;
245 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000246
Jim Grosbach86386922010-12-08 22:10:43 +0000247 let Inst{11-8} = Rd;
248 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000249}
250
251class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
252 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000253 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000254 bits<4> Rd;
255 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000256
Jim Grosbach86386922010-12-08 22:10:43 +0000257 let Inst{11-8} = Rd;
258 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000259}
260
Owen Andersonbb6315d2010-11-15 19:58:36 +0000261class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
262 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000263 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000264 bits<4> Rn;
265 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000266
Jim Grosbach86386922010-12-08 22:10:43 +0000267 let Inst{19-16} = Rn;
268 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000269}
270
Owen Andersona99e7782010-11-15 18:45:17 +0000271
272class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
273 string opc, string asm, list<dag> pattern>
274 : T2I<oops, iops, itin, opc, asm, pattern> {
275 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000276 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000277 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000278
Jim Grosbach86386922010-12-08 22:10:43 +0000279 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000280 let Inst{19-16} = Rn;
281 let Inst{26} = imm{11};
282 let Inst{14-12} = imm{10-8};
283 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000284}
285
Owen Anderson83da6cd2010-11-14 05:37:38 +0000286class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000287 string opc, string asm, list<dag> pattern>
288 : T2sI<oops, iops, itin, opc, asm, pattern> {
289 bits<4> Rd;
290 bits<4> Rn;
291 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000292
Jim Grosbach86386922010-12-08 22:10:43 +0000293 let Inst{11-8} = Rd;
294 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000295 let Inst{26} = imm{11};
296 let Inst{14-12} = imm{10-8};
297 let Inst{7-0} = imm{7-0};
298}
299
Owen Andersonbb6315d2010-11-15 19:58:36 +0000300class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
301 string opc, string asm, list<dag> pattern>
302 : T2I<oops, iops, itin, opc, asm, pattern> {
303 bits<4> Rd;
304 bits<4> Rm;
305 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000306
Jim Grosbach86386922010-12-08 22:10:43 +0000307 let Inst{11-8} = Rd;
308 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000309 let Inst{14-12} = imm{4-2};
310 let Inst{7-6} = imm{1-0};
311}
312
313class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
314 string opc, string asm, list<dag> pattern>
315 : T2sI<oops, iops, itin, opc, asm, pattern> {
316 bits<4> Rd;
317 bits<4> Rm;
318 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000319
Jim Grosbach86386922010-12-08 22:10:43 +0000320 let Inst{11-8} = Rd;
321 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000322 let Inst{14-12} = imm{4-2};
323 let Inst{7-6} = imm{1-0};
324}
325
Owen Anderson5de6d842010-11-12 21:12:40 +0000326class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000328 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000329 bits<4> Rd;
330 bits<4> Rn;
331 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000332
Jim Grosbach86386922010-12-08 22:10:43 +0000333 let Inst{11-8} = Rd;
334 let Inst{19-16} = Rn;
335 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000336}
337
338class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
339 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000340 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000341 bits<4> Rd;
342 bits<4> Rn;
343 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000344
Jim Grosbach86386922010-12-08 22:10:43 +0000345 let Inst{11-8} = Rd;
346 let Inst{19-16} = Rn;
347 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000348}
349
350class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000352 : T2I<oops, iops, itin, opc, asm, pattern> {
353 bits<4> Rd;
354 bits<4> Rn;
355 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000356
Jim Grosbach86386922010-12-08 22:10:43 +0000357 let Inst{11-8} = Rd;
358 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000359 let Inst{3-0} = ShiftedRm{3-0};
360 let Inst{5-4} = ShiftedRm{6-5};
361 let Inst{14-12} = ShiftedRm{11-9};
362 let Inst{7-6} = ShiftedRm{8-7};
363}
364
365class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
366 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000367 : T2sI<oops, iops, itin, opc, asm, pattern> {
368 bits<4> Rd;
369 bits<4> Rn;
370 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000371
Jim Grosbach86386922010-12-08 22:10:43 +0000372 let Inst{11-8} = Rd;
373 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000374 let Inst{3-0} = ShiftedRm{3-0};
375 let Inst{5-4} = ShiftedRm{6-5};
376 let Inst{14-12} = ShiftedRm{11-9};
377 let Inst{7-6} = ShiftedRm{8-7};
378}
379
Owen Anderson35141a92010-11-18 01:08:42 +0000380class T2FourReg<dag oops, dag iops, InstrItinClass itin,
381 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000382 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000383 bits<4> Rd;
384 bits<4> Rn;
385 bits<4> Rm;
386 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000387
Jim Grosbach86386922010-12-08 22:10:43 +0000388 let Inst{19-16} = Rn;
389 let Inst{15-12} = Ra;
390 let Inst{11-8} = Rd;
391 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000392}
393
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000394class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
395 dag oops, dag iops, InstrItinClass itin,
396 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000397 : T2I<oops, iops, itin, opc, asm, pattern> {
398 bits<4> RdLo;
399 bits<4> RdHi;
400 bits<4> Rn;
401 bits<4> Rm;
402
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000403 let Inst{31-23} = 0b111110111;
404 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000405 let Inst{19-16} = Rn;
406 let Inst{15-12} = RdLo;
407 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000408 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000409 let Inst{3-0} = Rm;
410}
411
Owen Anderson35141a92010-11-18 01:08:42 +0000412
Evan Chenga67efd12009-06-23 19:39:13 +0000413/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000414/// unary operation that produces a value. These are predicable and can be
415/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000416multiclass T2I_un_irs<bits<4> opcod, string opc,
417 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
418 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000419 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000420 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
421 opc, "\t$Rd, $imm",
422 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000423 let isAsCheapAsAMove = Cheap;
424 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000425 let Inst{31-27} = 0b11110;
426 let Inst{25} = 0;
427 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000428 let Inst{19-16} = 0b1111; // Rn
429 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000430 }
431 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000432 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
433 opc, ".w\t$Rd, $Rm",
434 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000435 let Inst{31-27} = 0b11101;
436 let Inst{26-25} = 0b01;
437 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000438 let Inst{19-16} = 0b1111; // Rn
439 let Inst{14-12} = 0b000; // imm3
440 let Inst{7-6} = 0b00; // imm2
441 let Inst{5-4} = 0b00; // type
442 }
Evan Chenga67efd12009-06-23 19:39:13 +0000443 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000444 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
445 opc, ".w\t$Rd, $ShiftedRm",
446 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{31-27} = 0b11101;
448 let Inst{26-25} = 0b01;
449 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000450 let Inst{19-16} = 0b1111; // Rn
451 }
Evan Chenga67efd12009-06-23 19:39:13 +0000452}
453
454/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000455/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000456/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000457multiclass T2I_bin_irs<bits<4> opcod, string opc,
458 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
459 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000460 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000461 def ri : T2sTwoRegImm<
462 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
463 opc, "\t$Rd, $Rn, $imm",
464 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000465 let Inst{31-27} = 0b11110;
466 let Inst{25} = 0;
467 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000468 let Inst{15} = 0;
469 }
Evan Chenga67efd12009-06-23 19:39:13 +0000470 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000471 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
472 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
473 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000474 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000475 let Inst{31-27} = 0b11101;
476 let Inst{26-25} = 0b01;
477 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000478 let Inst{14-12} = 0b000; // imm3
479 let Inst{7-6} = 0b00; // imm2
480 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000481 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000482 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000483 def rs : T2sTwoRegShiftedReg<
484 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
485 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
486 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000487 let Inst{31-27} = 0b11101;
488 let Inst{26-25} = 0b01;
489 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000490 }
491}
492
David Goodwin1f096272009-07-27 23:34:12 +0000493/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
494// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000495multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
496 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
497 PatFrag opnode, bit Commutable = 0> :
498 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000499
Evan Cheng1e249e32009-06-25 20:59:23 +0000500/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000501/// reversed. The 'rr' form is only defined for the disassembler; for codegen
502/// it is equivalent to the T2I_bin_irs counterpart.
503multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000504 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000505 def ri : T2sTwoRegImm<
506 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
507 opc, ".w\t$Rd, $Rn, $imm",
508 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000509 let Inst{31-27} = 0b11110;
510 let Inst{25} = 0;
511 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000512 let Inst{15} = 0;
513 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000514 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000515 def rr : T2sThreeReg<
516 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
517 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000518 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000519 let Inst{31-27} = 0b11101;
520 let Inst{26-25} = 0b01;
521 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000522 let Inst{14-12} = 0b000; // imm3
523 let Inst{7-6} = 0b00; // imm2
524 let Inst{5-4} = 0b00; // type
525 }
Evan Chengf49810c2009-06-23 17:48:47 +0000526 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000527 def rs : T2sTwoRegShiftedReg<
528 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
529 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
530 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000531 let Inst{31-27} = 0b11101;
532 let Inst{26-25} = 0b01;
533 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000534 }
Evan Chengf49810c2009-06-23 17:48:47 +0000535}
536
Evan Chenga67efd12009-06-23 19:39:13 +0000537/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000538/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000539let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000540multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
541 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
542 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000543 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000544 def ri : T2TwoRegImm<
545 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
546 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
547 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000548 let Inst{31-27} = 0b11110;
549 let Inst{25} = 0;
550 let Inst{24-21} = opcod;
551 let Inst{20} = 1; // The S bit.
552 let Inst{15} = 0;
553 }
Evan Chenga67efd12009-06-23 19:39:13 +0000554 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000555 def rr : T2ThreeReg<
556 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
557 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
558 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000559 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000560 let Inst{31-27} = 0b11101;
561 let Inst{26-25} = 0b01;
562 let Inst{24-21} = opcod;
563 let Inst{20} = 1; // The S bit.
564 let Inst{14-12} = 0b000; // imm3
565 let Inst{7-6} = 0b00; // imm2
566 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000567 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000568 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000569 def rs : T2TwoRegShiftedReg<
570 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
571 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
572 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000573 let Inst{31-27} = 0b11101;
574 let Inst{26-25} = 0b01;
575 let Inst{24-21} = opcod;
576 let Inst{20} = 1; // The S bit.
577 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000578}
579}
580
Evan Chenga67efd12009-06-23 19:39:13 +0000581/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
582/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000583multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
584 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000585 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000586 // The register-immediate version is re-materializable. This is useful
587 // in particular for taking the address of a local.
588 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000589 def ri : T2sTwoRegImm<
590 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
591 opc, ".w\t$Rd, $Rn, $imm",
592 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000593 let Inst{31-27} = 0b11110;
594 let Inst{25} = 0;
595 let Inst{24} = 1;
596 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000597 let Inst{15} = 0;
598 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000599 }
Evan Chengf49810c2009-06-23 17:48:47 +0000600 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000601 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000602 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
603 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
604 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000605 bits<4> Rd;
606 bits<4> Rn;
607 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000608 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000609 let Inst{26} = imm{11};
610 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000611 let Inst{23-21} = op23_21;
612 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000613 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000614 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000615 let Inst{14-12} = imm{10-8};
616 let Inst{11-8} = Rd;
617 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000618 }
Evan Chenga67efd12009-06-23 19:39:13 +0000619 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000620 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
621 opc, ".w\t$Rd, $Rn, $Rm",
622 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000623 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000624 let Inst{31-27} = 0b11101;
625 let Inst{26-25} = 0b01;
626 let Inst{24} = 1;
627 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000628 let Inst{14-12} = 0b000; // imm3
629 let Inst{7-6} = 0b00; // imm2
630 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000631 }
Evan Chengf49810c2009-06-23 17:48:47 +0000632 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000633 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000634 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000635 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
636 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000637 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000638 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000639 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000640 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000641 }
Evan Chengf49810c2009-06-23 17:48:47 +0000642}
643
Jim Grosbach6935efc2009-11-24 00:20:27 +0000644/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000645/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000646/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000647let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000648multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
649 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000650 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000651 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000652 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
653 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000654 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000655 let Inst{31-27} = 0b11110;
656 let Inst{25} = 0;
657 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000658 let Inst{15} = 0;
659 }
Evan Chenga67efd12009-06-23 19:39:13 +0000660 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000661 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000662 opc, ".w\t$Rd, $Rn, $Rm",
663 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000664 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000665 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000666 let Inst{31-27} = 0b11101;
667 let Inst{26-25} = 0b01;
668 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000669 let Inst{14-12} = 0b000; // imm3
670 let Inst{7-6} = 0b00; // imm2
671 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000672 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000673 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000674 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000675 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000676 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
677 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000678 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000679 let Inst{31-27} = 0b11101;
680 let Inst{26-25} = 0b01;
681 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000682 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000683}
Andrew Trick1c3af772011-04-23 03:55:32 +0000684}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000685
686// Carry setting variants
Andrew Trick1c3af772011-04-23 03:55:32 +0000687// NOTE: CPSR def omitted because it will be handled by the custom inserter.
688let usesCustomInserter = 1 in {
689multiclass T2I_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000690 // shifted imm
Andrew Trick1c3af772011-04-23 03:55:32 +0000691 def ri : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
692 Size4Bytes, IIC_iALUi,
693 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>;
Evan Cheng62674222009-06-25 23:34:10 +0000694 // register
Andrew Trick1c3af772011-04-23 03:55:32 +0000695 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
696 Size4Bytes, IIC_iALUr,
697 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000698 let isCommutable = Commutable;
Evan Cheng8de898a2009-06-26 00:19:44 +0000699 }
Evan Cheng62674222009-06-25 23:34:10 +0000700 // shifted register
Andrew Trick1c3af772011-04-23 03:55:32 +0000701 def rs : t2PseudoInst<
702 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
703 Size4Bytes, IIC_iALUsi,
704 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000705}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000706}
Evan Chengf49810c2009-06-23 17:48:47 +0000707
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000708/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
709/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000710let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000711multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000712 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000713 def ri : T2TwoRegImm<
714 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
715 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
716 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000717 let Inst{31-27} = 0b11110;
718 let Inst{25} = 0;
719 let Inst{24-21} = opcod;
720 let Inst{20} = 1; // The S bit.
721 let Inst{15} = 0;
722 }
Evan Chengf49810c2009-06-23 17:48:47 +0000723 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000724 def rs : T2TwoRegShiftedReg<
725 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
726 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
727 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000728 let Inst{31-27} = 0b11101;
729 let Inst{26-25} = 0b01;
730 let Inst{24-21} = opcod;
731 let Inst{20} = 1; // The S bit.
732 }
Evan Chengf49810c2009-06-23 17:48:47 +0000733}
734}
735
Evan Chenga67efd12009-06-23 19:39:13 +0000736/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
737// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000738multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000739 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000740 def ri : T2sTwoRegShiftImm<
741 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
742 opc, ".w\t$Rd, $Rm, $imm",
743 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000744 let Inst{31-27} = 0b11101;
745 let Inst{26-21} = 0b010010;
746 let Inst{19-16} = 0b1111; // Rn
747 let Inst{5-4} = opcod;
748 }
Evan Chenga67efd12009-06-23 19:39:13 +0000749 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000750 def rr : T2sThreeReg<
751 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
752 opc, ".w\t$Rd, $Rn, $Rm",
753 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000754 let Inst{31-27} = 0b11111;
755 let Inst{26-23} = 0b0100;
756 let Inst{22-21} = opcod;
757 let Inst{15-12} = 0b1111;
758 let Inst{7-4} = 0b0000;
759 }
Evan Chenga67efd12009-06-23 19:39:13 +0000760}
Evan Chengf49810c2009-06-23 17:48:47 +0000761
Johnny Chend68e1192009-12-15 17:24:14 +0000762/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000763/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000764/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000765let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000766multiclass T2I_cmp_irs<bits<4> opcod, string opc,
767 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
768 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000769 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000770 def ri : T2OneRegCmpImm<
771 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
772 opc, ".w\t$Rn, $imm",
773 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000774 let Inst{31-27} = 0b11110;
775 let Inst{25} = 0;
776 let Inst{24-21} = opcod;
777 let Inst{20} = 1; // The S bit.
778 let Inst{15} = 0;
779 let Inst{11-8} = 0b1111; // Rd
780 }
Evan Chenga67efd12009-06-23 19:39:13 +0000781 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000782 def rr : T2TwoRegCmp<
783 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000784 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000785 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000786 let Inst{31-27} = 0b11101;
787 let Inst{26-25} = 0b01;
788 let Inst{24-21} = opcod;
789 let Inst{20} = 1; // The S bit.
790 let Inst{14-12} = 0b000; // imm3
791 let Inst{11-8} = 0b1111; // Rd
792 let Inst{7-6} = 0b00; // imm2
793 let Inst{5-4} = 0b00; // type
794 }
Evan Chengf49810c2009-06-23 17:48:47 +0000795 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000796 def rs : T2OneRegCmpShiftedReg<
797 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
798 opc, ".w\t$Rn, $ShiftedRm",
799 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000800 let Inst{31-27} = 0b11101;
801 let Inst{26-25} = 0b01;
802 let Inst{24-21} = opcod;
803 let Inst{20} = 1; // The S bit.
804 let Inst{11-8} = 0b1111; // Rd
805 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000806}
807}
808
Evan Chengf3c21b82009-06-30 02:15:48 +0000809/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000810multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000811 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000812 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
813 opc, ".w\t$Rt, $addr",
814 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000815 let Inst{31-27} = 0b11111;
816 let Inst{26-25} = 0b00;
817 let Inst{24} = signed;
818 let Inst{23} = 1;
819 let Inst{22-21} = opcod;
820 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000821
Owen Anderson75579f72010-11-29 22:44:32 +0000822 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000823 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000824
Owen Anderson80dd3e02010-11-30 22:45:47 +0000825 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000826 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000827 let Inst{19-16} = addr{16-13}; // Rn
828 let Inst{23} = addr{12}; // U
829 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000830 }
Owen Anderson75579f72010-11-29 22:44:32 +0000831 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
832 opc, "\t$Rt, $addr",
833 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000834 let Inst{31-27} = 0b11111;
835 let Inst{26-25} = 0b00;
836 let Inst{24} = signed;
837 let Inst{23} = 0;
838 let Inst{22-21} = opcod;
839 let Inst{20} = 1; // load
840 let Inst{11} = 1;
841 // Offset: index==TRUE, wback==FALSE
842 let Inst{10} = 1; // The P bit.
843 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000844
Owen Anderson75579f72010-11-29 22:44:32 +0000845 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000846 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000847
Owen Anderson75579f72010-11-29 22:44:32 +0000848 bits<13> addr;
849 let Inst{19-16} = addr{12-9}; // Rn
850 let Inst{9} = addr{8}; // U
851 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000852 }
Owen Anderson75579f72010-11-29 22:44:32 +0000853 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
854 opc, ".w\t$Rt, $addr",
855 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000856 let Inst{31-27} = 0b11111;
857 let Inst{26-25} = 0b00;
858 let Inst{24} = signed;
859 let Inst{23} = 0;
860 let Inst{22-21} = opcod;
861 let Inst{20} = 1; // load
862 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000863
Owen Anderson75579f72010-11-29 22:44:32 +0000864 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000865 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000866
Owen Anderson75579f72010-11-29 22:44:32 +0000867 bits<10> addr;
868 let Inst{19-16} = addr{9-6}; // Rn
869 let Inst{3-0} = addr{5-2}; // Rm
870 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000871 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000872
Owen Anderson971b83b2011-02-08 22:39:40 +0000873 // FIXME: Is the pci variant actually needed?
Owen Andersonc9bd4962011-03-18 17:42:55 +0000874 def pci : T2Ipc <(outs GPR:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000875 opc, ".w\t$Rt, $addr",
876 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
877 let isReMaterializable = 1;
878 let Inst{31-27} = 0b11111;
879 let Inst{26-25} = 0b00;
880 let Inst{24} = signed;
881 let Inst{23} = ?; // add = (U == '1')
882 let Inst{22-21} = opcod;
883 let Inst{20} = 1; // load
884 let Inst{19-16} = 0b1111; // Rn
885 bits<4> Rt;
886 bits<12> addr;
887 let Inst{15-12} = Rt{3-0};
888 let Inst{11-0} = addr{11-0};
889 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000890}
891
David Goodwin73b8f162009-06-30 22:11:34 +0000892/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000893multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000894 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000895 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
896 opc, ".w\t$Rt, $addr",
897 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000898 let Inst{31-27} = 0b11111;
899 let Inst{26-23} = 0b0001;
900 let Inst{22-21} = opcod;
901 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000902
Owen Anderson75579f72010-11-29 22:44:32 +0000903 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000904 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000905
Owen Anderson80dd3e02010-11-30 22:45:47 +0000906 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000907 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000908 let Inst{19-16} = addr{16-13}; // Rn
909 let Inst{23} = addr{12}; // U
910 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000911 }
Owen Anderson75579f72010-11-29 22:44:32 +0000912 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
913 opc, "\t$Rt, $addr",
914 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000915 let Inst{31-27} = 0b11111;
916 let Inst{26-23} = 0b0000;
917 let Inst{22-21} = opcod;
918 let Inst{20} = 0; // !load
919 let Inst{11} = 1;
920 // Offset: index==TRUE, wback==FALSE
921 let Inst{10} = 1; // The P bit.
922 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000923
Owen Anderson75579f72010-11-29 22:44:32 +0000924 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000925 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000926
Owen Anderson75579f72010-11-29 22:44:32 +0000927 bits<13> addr;
928 let Inst{19-16} = addr{12-9}; // Rn
929 let Inst{9} = addr{8}; // U
930 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000931 }
Owen Anderson75579f72010-11-29 22:44:32 +0000932 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
933 opc, ".w\t$Rt, $addr",
934 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000935 let Inst{31-27} = 0b11111;
936 let Inst{26-23} = 0b0000;
937 let Inst{22-21} = opcod;
938 let Inst{20} = 0; // !load
939 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000940
Owen Anderson75579f72010-11-29 22:44:32 +0000941 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000942 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000943
Owen Anderson75579f72010-11-29 22:44:32 +0000944 bits<10> addr;
945 let Inst{19-16} = addr{9-6}; // Rn
946 let Inst{3-0} = addr{5-2}; // Rm
947 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000948 }
David Goodwin73b8f162009-06-30 22:11:34 +0000949}
950
Evan Cheng0e55fd62010-09-30 01:08:25 +0000951/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000952/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000953multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000954 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
955 opc, ".w\t$Rd, $Rm",
956 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000957 let Inst{31-27} = 0b11111;
958 let Inst{26-23} = 0b0100;
959 let Inst{22-20} = opcod;
960 let Inst{19-16} = 0b1111; // Rn
961 let Inst{15-12} = 0b1111;
962 let Inst{7} = 1;
963 let Inst{5-4} = 0b00; // rotate
964 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000965 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000966 opc, ".w\t$Rd, $Rm, ror $rot",
967 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000968 let Inst{31-27} = 0b11111;
969 let Inst{26-23} = 0b0100;
970 let Inst{22-20} = opcod;
971 let Inst{19-16} = 0b1111; // Rn
972 let Inst{15-12} = 0b1111;
973 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000974
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000975 bits<2> rot;
976 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000977 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000978}
979
Eli Friedman761fa7a2010-06-24 18:20:04 +0000980// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000981multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000982 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
983 opc, "\t$Rd, $Rm",
984 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000985 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000986 let Inst{31-27} = 0b11111;
987 let Inst{26-23} = 0b0100;
988 let Inst{22-20} = opcod;
989 let Inst{19-16} = 0b1111; // Rn
990 let Inst{15-12} = 0b1111;
991 let Inst{7} = 1;
992 let Inst{5-4} = 0b00; // rotate
993 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000994 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
995 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000996 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000997 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000998 let Inst{31-27} = 0b11111;
999 let Inst{26-23} = 0b0100;
1000 let Inst{22-20} = opcod;
1001 let Inst{19-16} = 0b1111; // Rn
1002 let Inst{15-12} = 0b1111;
1003 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001004
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001005 bits<2> rot;
1006 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001007 }
1008}
1009
Eli Friedman761fa7a2010-06-24 18:20:04 +00001010// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1011// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001012multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001013 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1014 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001015 let Inst{31-27} = 0b11111;
1016 let Inst{26-23} = 0b0100;
1017 let Inst{22-20} = opcod;
1018 let Inst{19-16} = 0b1111; // Rn
1019 let Inst{15-12} = 0b1111;
1020 let Inst{7} = 1;
1021 let Inst{5-4} = 0b00; // rotate
1022 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001023 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1024 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001025 let Inst{31-27} = 0b11111;
1026 let Inst{26-23} = 0b0100;
1027 let Inst{22-20} = opcod;
1028 let Inst{19-16} = 0b1111; // Rn
1029 let Inst{15-12} = 0b1111;
1030 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001031
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001032 bits<2> rot;
1033 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001034 }
1035}
1036
Evan Cheng0e55fd62010-09-30 01:08:25 +00001037/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001038/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001039multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001040 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1041 opc, "\t$Rd, $Rn, $Rm",
1042 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001043 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001044 let Inst{31-27} = 0b11111;
1045 let Inst{26-23} = 0b0100;
1046 let Inst{22-20} = opcod;
1047 let Inst{15-12} = 0b1111;
1048 let Inst{7} = 1;
1049 let Inst{5-4} = 0b00; // rotate
1050 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001051 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1052 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001053 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1054 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1055 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001056 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001057 let Inst{31-27} = 0b11111;
1058 let Inst{26-23} = 0b0100;
1059 let Inst{22-20} = opcod;
1060 let Inst{15-12} = 0b1111;
1061 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001062
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001063 bits<2> rot;
1064 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001065 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001066}
1067
Johnny Chen93042d12010-03-02 18:14:57 +00001068// DO variant - disassembly only, no pattern
1069
Evan Cheng0e55fd62010-09-30 01:08:25 +00001070multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001071 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1072 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001073 let Inst{31-27} = 0b11111;
1074 let Inst{26-23} = 0b0100;
1075 let Inst{22-20} = opcod;
1076 let Inst{15-12} = 0b1111;
1077 let Inst{7} = 1;
1078 let Inst{5-4} = 0b00; // rotate
1079 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001080 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1081 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001082 let Inst{31-27} = 0b11111;
1083 let Inst{26-23} = 0b0100;
1084 let Inst{22-20} = opcod;
1085 let Inst{15-12} = 0b1111;
1086 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001087
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001088 bits<2> rot;
1089 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001090 }
1091}
1092
Anton Korobeynikov52237112009-06-17 18:13:58 +00001093//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001094// Instructions
1095//===----------------------------------------------------------------------===//
1096
1097//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001098// Miscellaneous Instructions.
1099//
1100
Owen Andersonda663f72010-11-15 21:30:39 +00001101class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1102 string asm, list<dag> pattern>
1103 : T2XI<oops, iops, itin, asm, pattern> {
1104 bits<4> Rd;
1105 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001106
Jim Grosbach86386922010-12-08 22:10:43 +00001107 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001108 let Inst{26} = label{11};
1109 let Inst{14-12} = label{10-8};
1110 let Inst{7-0} = label{7-0};
1111}
1112
Evan Chenga09b9ca2009-06-24 23:47:58 +00001113// LEApcrel - Load a pc-relative address into a register without offending the
1114// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001115def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1116 (ins t2adrlabel:$addr, pred:$p),
1117 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001118 let Inst{31-27} = 0b11110;
1119 let Inst{25-24} = 0b10;
1120 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1121 let Inst{22} = 0;
1122 let Inst{20} = 0;
1123 let Inst{19-16} = 0b1111; // Rn
1124 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001125
Owen Andersona838a252010-12-14 00:36:49 +00001126 bits<4> Rd;
1127 bits<13> addr;
1128 let Inst{11-8} = Rd;
1129 let Inst{23} = addr{12};
1130 let Inst{21} = addr{12};
1131 let Inst{26} = addr{11};
1132 let Inst{14-12} = addr{10-8};
1133 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001134}
Owen Andersona838a252010-12-14 00:36:49 +00001135
1136let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001137def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1138 Size4Bytes, IIC_iALUi, []>;
1139def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1140 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1141 Size4Bytes, IIC_iALUi,
1142 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001143
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001144
1145// FIXME: None of these add/sub SP special instructions should be necessary
1146// at all for thumb2 since they use the same encodings as the generic
1147// add/sub instructions. In thumb1 we need them since they have dedicated
1148// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001149// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001150let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001151def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1152 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001153 let Inst{31-27} = 0b11110;
1154 let Inst{25} = 0;
1155 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001156 let Inst{15} = 0;
1157}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001158def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1159 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001160 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001161 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001162 let Inst{15} = 0;
1163}
Evan Cheng86198642009-08-07 00:34:42 +00001164
1165// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001166def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001167 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1168 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001169 let Inst{31-27} = 0b11101;
1170 let Inst{26-25} = 0b01;
1171 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001172 let Inst{15} = 0;
1173}
Evan Cheng86198642009-08-07 00:34:42 +00001174
1175// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001176def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1177 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001178 let Inst{31-27} = 0b11110;
1179 let Inst{25} = 0;
1180 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001181 let Inst{15} = 0;
1182}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001183def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1184 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001185 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001186 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001187 let Inst{15} = 0;
1188}
Evan Cheng86198642009-08-07 00:34:42 +00001189
1190// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001191def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001192 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001193 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001194 let Inst{31-27} = 0b11101;
1195 let Inst{26-25} = 0b01;
1196 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001197 let Inst{19-16} = 0b1101; // Rn = sp
1198 let Inst{15} = 0;
1199}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001200} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001201
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001202// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001203def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001204 "sdiv", "\t$Rd, $Rn, $Rm",
1205 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001206 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001207 let Inst{31-27} = 0b11111;
1208 let Inst{26-21} = 0b011100;
1209 let Inst{20} = 0b1;
1210 let Inst{15-12} = 0b1111;
1211 let Inst{7-4} = 0b1111;
1212}
1213
Jim Grosbach7a088642010-11-19 17:11:02 +00001214def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001215 "udiv", "\t$Rd, $Rn, $Rm",
1216 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001217 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001218 let Inst{31-27} = 0b11111;
1219 let Inst{26-21} = 0b011101;
1220 let Inst{20} = 0b1;
1221 let Inst{15-12} = 0b1111;
1222 let Inst{7-4} = 0b1111;
1223}
1224
Evan Chenga09b9ca2009-06-24 23:47:58 +00001225//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001226// Load / store Instructions.
1227//
1228
Evan Cheng055b0312009-06-29 07:51:04 +00001229// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001230let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001231defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001232 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001233
Evan Chengf3c21b82009-06-30 02:15:48 +00001234// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001235defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001236 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001237defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001238 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001239
Evan Chengf3c21b82009-06-30 02:15:48 +00001240// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001241defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001242 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001243defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001244 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001245
Owen Anderson9d63d902010-12-01 19:18:46 +00001246let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001247// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001248def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001249 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001250 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001251} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001252
1253// zextload i1 -> zextload i8
1254def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1255 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1256def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1257 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1258def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1259 (t2LDRBs t2addrmode_so_reg:$addr)>;
1260def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1261 (t2LDRBpci tconstpool:$addr)>;
1262
1263// extload -> zextload
1264// FIXME: Reduce the number of patterns by legalizing extload to zextload
1265// earlier?
1266def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1267 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1268def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1269 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1270def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1271 (t2LDRBs t2addrmode_so_reg:$addr)>;
1272def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1273 (t2LDRBpci tconstpool:$addr)>;
1274
1275def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1276 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1277def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1278 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1279def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1280 (t2LDRBs t2addrmode_so_reg:$addr)>;
1281def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1282 (t2LDRBpci tconstpool:$addr)>;
1283
1284def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1285 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1286def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1287 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1288def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1289 (t2LDRHs t2addrmode_so_reg:$addr)>;
1290def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1291 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001292
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001293// FIXME: The destination register of the loads and stores can't be PC, but
1294// can be SP. We need another regclass (similar to rGPR) to represent
1295// that. Not a pressing issue since these are selected manually,
1296// not via pattern.
1297
Evan Chenge88d5ce2009-07-02 07:28:31 +00001298// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001299
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001300let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001301def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001302 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001303 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001304 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001305 []>;
1306
Owen Anderson6b0fa632010-12-09 02:56:12 +00001307def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1308 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001309 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001310 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001311 []>;
1312
Owen Anderson6b0fa632010-12-09 02:56:12 +00001313def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001314 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001315 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001316 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001317 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001318def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1319 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001320 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001321 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001322 []>;
1323
Owen Anderson6b0fa632010-12-09 02:56:12 +00001324def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001325 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001326 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001327 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001328 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001329def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1330 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001331 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001332 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001333 []>;
1334
Owen Anderson6b0fa632010-12-09 02:56:12 +00001335def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001336 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001338 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001339 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001340def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1341 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001343 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001344 []>;
1345
Owen Anderson6b0fa632010-12-09 02:56:12 +00001346def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001347 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001348 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001349 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001350 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001351def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1352 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001353 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001354 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001355 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001356} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001357
Johnny Chene54a3ef2010-03-03 18:45:36 +00001358// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1359// for disassembly only.
1360// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001361class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001362 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001363 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001364 let Inst{31-27} = 0b11111;
1365 let Inst{26-25} = 0b00;
1366 let Inst{24} = signed;
1367 let Inst{23} = 0;
1368 let Inst{22-21} = type;
1369 let Inst{20} = 1; // load
1370 let Inst{11} = 1;
1371 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001372
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001373 bits<4> Rt;
1374 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001375 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001376 let Inst{19-16} = addr{12-9};
1377 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001378}
1379
Evan Cheng0e55fd62010-09-30 01:08:25 +00001380def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1381def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1382def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1383def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1384def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001385
David Goodwin73b8f162009-06-30 22:11:34 +00001386// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001387defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001388 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001389defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001390 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001391defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001392 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001393
David Goodwin6647cea2009-06-30 22:50:01 +00001394// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001395let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001396def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001397 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1398 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001399
Evan Cheng6d94f112009-07-03 00:06:39 +00001400// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001401def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001402 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001403 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001404 "str", "\t$Rt, [$Rn, $addr]!",
1405 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001406 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001407 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001408
Owen Anderson6b0fa632010-12-09 02:56:12 +00001409def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001410 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001411 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001412 "str", "\t$Rt, [$Rn], $addr",
1413 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001414 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001415 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001416
Owen Anderson6b0fa632010-12-09 02:56:12 +00001417def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001418 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001419 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001420 "strh", "\t$Rt, [$Rn, $addr]!",
1421 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001422 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001423 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001424
Owen Anderson6b0fa632010-12-09 02:56:12 +00001425def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001426 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001428 "strh", "\t$Rt, [$Rn], $addr",
1429 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001430 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001431 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001432
Owen Anderson6b0fa632010-12-09 02:56:12 +00001433def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001434 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001435 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001436 "strb", "\t$Rt, [$Rn, $addr]!",
1437 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001438 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001439 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001440
Owen Anderson6b0fa632010-12-09 02:56:12 +00001441def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001442 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001443 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001444 "strb", "\t$Rt, [$Rn], $addr",
1445 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001446 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001447 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001448
Johnny Chene54a3ef2010-03-03 18:45:36 +00001449// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1450// only.
1451// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001452class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001453 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001454 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001455 let Inst{31-27} = 0b11111;
1456 let Inst{26-25} = 0b00;
1457 let Inst{24} = 0; // not signed
1458 let Inst{23} = 0;
1459 let Inst{22-21} = type;
1460 let Inst{20} = 0; // store
1461 let Inst{11} = 1;
1462 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001463
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001464 bits<4> Rt;
1465 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001466 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001467 let Inst{19-16} = addr{12-9};
1468 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001469}
1470
Evan Cheng0e55fd62010-09-30 01:08:25 +00001471def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1472def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1473def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001474
Johnny Chenae1757b2010-03-11 01:13:36 +00001475// ldrd / strd pre / post variants
1476// For disassembly only.
1477
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001478def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001479 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001480 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001481
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001482def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001483 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001484 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001485
1486def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001487 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001488 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001489
1490def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001491 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001492 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001493
Johnny Chen0635fc52010-03-04 17:40:44 +00001494// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1495// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001496// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1497// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001498multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001499
Evan Chengdfed19f2010-11-03 06:34:55 +00001500 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001501 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001502 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001503 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001504 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001505 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001506 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001507 let Inst{20} = 1;
1508 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001509
Owen Anderson80dd3e02010-11-30 22:45:47 +00001510 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001511 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001512 let Inst{19-16} = addr{16-13}; // Rn
1513 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001514 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001515 }
1516
Evan Chengdfed19f2010-11-03 06:34:55 +00001517 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001518 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001519 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001520 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001521 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001522 let Inst{23} = 0; // U = 0
1523 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001524 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001525 let Inst{20} = 1;
1526 let Inst{15-12} = 0b1111;
1527 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001528
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001529 bits<13> addr;
1530 let Inst{19-16} = addr{12-9}; // Rn
1531 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001532 }
1533
Evan Chengdfed19f2010-11-03 06:34:55 +00001534 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001535 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001536 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001537 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001538 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001539 let Inst{23} = 0; // add = TRUE for T1
1540 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001541 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001542 let Inst{20} = 1;
1543 let Inst{15-12} = 0b1111;
1544 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001545
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001546 bits<10> addr;
1547 let Inst{19-16} = addr{9-6}; // Rn
1548 let Inst{3-0} = addr{5-2}; // Rm
1549 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001550 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001551}
1552
Evan Cheng416941d2010-11-04 05:19:35 +00001553defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1554defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1555defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001556
Evan Cheng2889cce2009-07-03 00:18:36 +00001557//===----------------------------------------------------------------------===//
1558// Load / store multiple Instructions.
1559//
1560
Bill Wendling6c470b82010-11-13 09:09:38 +00001561multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1562 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001563 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001564 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001565 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001566 bits<4> Rn;
1567 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001568
Bill Wendling6c470b82010-11-13 09:09:38 +00001569 let Inst{31-27} = 0b11101;
1570 let Inst{26-25} = 0b00;
1571 let Inst{24-23} = 0b01; // Increment After
1572 let Inst{22} = 0;
1573 let Inst{21} = 0; // No writeback
1574 let Inst{20} = L_bit;
1575 let Inst{19-16} = Rn;
1576 let Inst{15-0} = regs;
1577 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001578 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001579 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001580 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001581 bits<4> Rn;
1582 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001583
Bill Wendling6c470b82010-11-13 09:09:38 +00001584 let Inst{31-27} = 0b11101;
1585 let Inst{26-25} = 0b00;
1586 let Inst{24-23} = 0b01; // Increment After
1587 let Inst{22} = 0;
1588 let Inst{21} = 1; // Writeback
1589 let Inst{20} = L_bit;
1590 let Inst{19-16} = Rn;
1591 let Inst{15-0} = regs;
1592 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001593 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001594 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1595 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1596 bits<4> Rn;
1597 bits<16> regs;
1598
1599 let Inst{31-27} = 0b11101;
1600 let Inst{26-25} = 0b00;
1601 let Inst{24-23} = 0b10; // Decrement Before
1602 let Inst{22} = 0;
1603 let Inst{21} = 0; // No writeback
1604 let Inst{20} = L_bit;
1605 let Inst{19-16} = Rn;
1606 let Inst{15-0} = regs;
1607 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001608 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001609 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1610 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1611 bits<4> Rn;
1612 bits<16> regs;
1613
1614 let Inst{31-27} = 0b11101;
1615 let Inst{26-25} = 0b00;
1616 let Inst{24-23} = 0b10; // Decrement Before
1617 let Inst{22} = 0;
1618 let Inst{21} = 1; // Writeback
1619 let Inst{20} = L_bit;
1620 let Inst{19-16} = Rn;
1621 let Inst{15-0} = regs;
1622 }
1623}
1624
Bill Wendlingc93989a2010-11-13 11:20:05 +00001625let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001626
1627let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1628defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1629
1630let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1631defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1632
1633} // neverHasSideEffects
1634
Bob Wilson815baeb2010-03-13 01:08:20 +00001635
Evan Cheng9cb9e672009-06-27 02:26:13 +00001636//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001637// Move Instructions.
1638//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001639
Evan Chengf49810c2009-06-23 17:48:47 +00001640let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001641def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1642 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001643 let Inst{31-27} = 0b11101;
1644 let Inst{26-25} = 0b01;
1645 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001646 let Inst{19-16} = 0b1111; // Rn
1647 let Inst{14-12} = 0b000;
1648 let Inst{7-4} = 0b0000;
1649}
Evan Chengf49810c2009-06-23 17:48:47 +00001650
Evan Cheng5adb66a2009-09-28 09:14:39 +00001651// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001652let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1653 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001654def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1655 "mov", ".w\t$Rd, $imm",
1656 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001657 let Inst{31-27} = 0b11110;
1658 let Inst{25} = 0;
1659 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001660 let Inst{19-16} = 0b1111; // Rn
1661 let Inst{15} = 0;
1662}
David Goodwin83b35932009-06-26 16:10:07 +00001663
Evan Chengc4af4632010-11-17 20:13:28 +00001664let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001665def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001666 "movw", "\t$Rd, $imm",
1667 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001668 let Inst{31-27} = 0b11110;
1669 let Inst{25} = 1;
1670 let Inst{24-21} = 0b0010;
1671 let Inst{20} = 0; // The S bit.
1672 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001673
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001674 bits<4> Rd;
1675 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001676
Jim Grosbach86386922010-12-08 22:10:43 +00001677 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001678 let Inst{19-16} = imm{15-12};
1679 let Inst{26} = imm{11};
1680 let Inst{14-12} = imm{10-8};
1681 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001682}
Evan Chengf49810c2009-06-23 17:48:47 +00001683
Evan Cheng53519f02011-01-21 18:55:51 +00001684def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001685 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1686
1687let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001688def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1689 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001690 "movt", "\t$Rd, $imm",
1691 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001692 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001693 let Inst{31-27} = 0b11110;
1694 let Inst{25} = 1;
1695 let Inst{24-21} = 0b0110;
1696 let Inst{20} = 0; // The S bit.
1697 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001698
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001699 bits<4> Rd;
1700 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001701
Jim Grosbach86386922010-12-08 22:10:43 +00001702 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001703 let Inst{19-16} = imm{15-12};
1704 let Inst{26} = imm{11};
1705 let Inst{14-12} = imm{10-8};
1706 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001707}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001708
Evan Cheng53519f02011-01-21 18:55:51 +00001709def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001710 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1711} // Constraints
1712
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001713def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001714
Anton Korobeynikov52237112009-06-17 18:13:58 +00001715//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001716// Extend Instructions.
1717//
1718
1719// Sign extenders
1720
Evan Cheng0e55fd62010-09-30 01:08:25 +00001721defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001722 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001723defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001724 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001725defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001726
Evan Cheng0e55fd62010-09-30 01:08:25 +00001727defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001728 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001729defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001730 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001731defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001732
Johnny Chen93042d12010-03-02 18:14:57 +00001733// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001734
1735// Zero extenders
1736
1737let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001738defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001739 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001740defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001741 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001742defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001743 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001744
Jim Grosbach79464942010-07-28 23:17:45 +00001745// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1746// The transformation should probably be done as a combiner action
1747// instead so we can include a check for masking back in the upper
1748// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001749//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001750// (t2UXTB16r_rot rGPR:$Src, 24)>,
1751// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001752def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001753 (t2UXTB16r_rot rGPR:$Src, 8)>,
1754 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001755
Evan Cheng0e55fd62010-09-30 01:08:25 +00001756defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001757 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001758defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001759 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001760defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001761}
1762
1763//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001764// Arithmetic Instructions.
1765//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001766
Johnny Chend68e1192009-12-15 17:24:14 +00001767defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1768 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1769defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1770 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001771
Evan Chengf49810c2009-06-23 17:48:47 +00001772// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001773defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001774 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001775 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1776defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001777 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001778 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001779
Johnny Chend68e1192009-12-15 17:24:14 +00001780defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001781 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001782defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001783 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001784defm t2ADCS : T2I_adde_sube_s_irs<BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
1785defm t2SBCS : T2I_adde_sube_s_irs<BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001786
David Goodwin752aa7d2009-07-27 16:39:05 +00001787// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001788defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001789 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1790defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1791 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001792
1793// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001794// The assume-no-carry-in form uses the negation of the input since add/sub
1795// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1796// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1797// details.
1798// The AddedComplexity preferences the first variant over the others since
1799// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001800let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001801def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1802 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1803def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1804 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1805def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1806 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1807let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001808def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1809 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1810def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1811 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001812// The with-carry-in form matches bitwise not instead of the negation.
1813// Effectively, the inverse interpretation of the carry flag already accounts
1814// for part of the negation.
1815let AddedComplexity = 1 in
Andrew Trick1c3af772011-04-23 03:55:32 +00001816def : T2Pat<(adde_dead_carry rGPR:$src, imm0_255_not:$imm),
1817 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
1818def : T2Pat<(adde_dead_carry rGPR:$src, t2_so_imm_not:$imm),
1819 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
1820let AddedComplexity = 1 in
1821def : T2Pat<(adde_live_carry rGPR:$src, imm0_255_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001822 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001823def : T2Pat<(adde_live_carry rGPR:$src, t2_so_imm_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001824 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001825
Johnny Chen93042d12010-03-02 18:14:57 +00001826// Select Bytes -- for disassembly only
1827
Owen Andersonc7373f82010-11-30 20:00:01 +00001828def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1829 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001830 let Inst{31-27} = 0b11111;
1831 let Inst{26-24} = 0b010;
1832 let Inst{23} = 0b1;
1833 let Inst{22-20} = 0b010;
1834 let Inst{15-12} = 0b1111;
1835 let Inst{7} = 0b1;
1836 let Inst{6-4} = 0b000;
1837}
1838
Johnny Chenadc77332010-02-26 22:04:29 +00001839// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1840// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001841class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001842 list<dag> pat = [/* For disassembly only; pattern left blank */],
1843 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1844 string asm = "\t$Rd, $Rn, $Rm">
1845 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001846 let Inst{31-27} = 0b11111;
1847 let Inst{26-23} = 0b0101;
1848 let Inst{22-20} = op22_20;
1849 let Inst{15-12} = 0b1111;
1850 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001851
Owen Anderson46c478e2010-11-17 19:57:38 +00001852 bits<4> Rd;
1853 bits<4> Rn;
1854 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001855
Jim Grosbach86386922010-12-08 22:10:43 +00001856 let Inst{11-8} = Rd;
1857 let Inst{19-16} = Rn;
1858 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001859}
1860
1861// Saturating add/subtract -- for disassembly only
1862
Nate Begeman692433b2010-07-29 17:56:55 +00001863def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001864 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1865 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001866def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1867def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1868def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001869def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1870 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1871def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1872 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001873def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001874def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001875 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1876 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001877def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1878def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1879def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1880def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1881def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1882def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1883def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1884def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1885
1886// Signed/Unsigned add/subtract -- for disassembly only
1887
1888def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1889def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1890def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1891def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1892def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1893def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1894def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1895def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1896def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1897def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1898def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1899def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1900
1901// Signed/Unsigned halving add/subtract -- for disassembly only
1902
1903def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1904def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1905def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1906def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1907def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1908def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1909def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1910def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1911def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1912def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1913def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1914def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1915
Owen Anderson821752e2010-11-18 20:32:18 +00001916// Helper class for disassembly only
1917// A6.3.16 & A6.3.17
1918// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1919class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1920 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1921 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1922 let Inst{31-27} = 0b11111;
1923 let Inst{26-24} = 0b011;
1924 let Inst{23} = long;
1925 let Inst{22-20} = op22_20;
1926 let Inst{7-4} = op7_4;
1927}
1928
1929class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1930 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1931 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1932 let Inst{31-27} = 0b11111;
1933 let Inst{26-24} = 0b011;
1934 let Inst{23} = long;
1935 let Inst{22-20} = op22_20;
1936 let Inst{7-4} = op7_4;
1937}
1938
Johnny Chenadc77332010-02-26 22:04:29 +00001939// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1940
Owen Anderson821752e2010-11-18 20:32:18 +00001941def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1942 (ins rGPR:$Rn, rGPR:$Rm),
1943 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001944 let Inst{15-12} = 0b1111;
1945}
Owen Anderson821752e2010-11-18 20:32:18 +00001946def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001947 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001948 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001949
1950// Signed/Unsigned saturate -- for disassembly only
1951
Owen Anderson46c478e2010-11-17 19:57:38 +00001952class T2SatI<dag oops, dag iops, InstrItinClass itin,
1953 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001954 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001955 bits<4> Rd;
1956 bits<4> Rn;
1957 bits<5> sat_imm;
1958 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001959
Jim Grosbach86386922010-12-08 22:10:43 +00001960 let Inst{11-8} = Rd;
1961 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001962 let Inst{4-0} = sat_imm{4-0};
1963 let Inst{21} = sh{6};
1964 let Inst{14-12} = sh{4-2};
1965 let Inst{7-6} = sh{1-0};
1966}
1967
Owen Andersonc7373f82010-11-30 20:00:01 +00001968def t2SSAT: T2SatI<
1969 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001970 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001971 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001972 let Inst{31-27} = 0b11110;
1973 let Inst{25-22} = 0b1100;
1974 let Inst{20} = 0;
1975 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001976}
1977
Owen Andersonc7373f82010-11-30 20:00:01 +00001978def t2SSAT16: T2SatI<
1979 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001980 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001981 [/* For disassembly only; pattern left blank */]> {
1982 let Inst{31-27} = 0b11110;
1983 let Inst{25-22} = 0b1100;
1984 let Inst{20} = 0;
1985 let Inst{15} = 0;
1986 let Inst{21} = 1; // sh = '1'
1987 let Inst{14-12} = 0b000; // imm3 = '000'
1988 let Inst{7-6} = 0b00; // imm2 = '00'
1989}
1990
Owen Andersonc7373f82010-11-30 20:00:01 +00001991def t2USAT: T2SatI<
1992 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1993 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001994 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001995 let Inst{31-27} = 0b11110;
1996 let Inst{25-22} = 0b1110;
1997 let Inst{20} = 0;
1998 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001999}
2000
Owen Andersonc7373f82010-11-30 20:00:01 +00002001def t2USAT16: T2SatI<
2002 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2003 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002004 [/* For disassembly only; pattern left blank */]> {
2005 let Inst{31-27} = 0b11110;
2006 let Inst{25-22} = 0b1110;
2007 let Inst{20} = 0;
2008 let Inst{15} = 0;
2009 let Inst{21} = 1; // sh = '1'
2010 let Inst{14-12} = 0b000; // imm3 = '000'
2011 let Inst{7-6} = 0b00; // imm2 = '00'
2012}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002013
Bob Wilson38aa2872010-08-13 21:48:10 +00002014def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2015def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002016
Evan Chengf49810c2009-06-23 17:48:47 +00002017//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002018// Shift and rotate Instructions.
2019//
2020
Johnny Chend68e1192009-12-15 17:24:14 +00002021defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2022defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2023defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2024defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002025
David Goodwinca01a8d2009-09-01 18:32:09 +00002026let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002027def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2028 "rrx", "\t$Rd, $Rm",
2029 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002030 let Inst{31-27} = 0b11101;
2031 let Inst{26-25} = 0b01;
2032 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002033 let Inst{19-16} = 0b1111; // Rn
2034 let Inst{14-12} = 0b000;
2035 let Inst{7-4} = 0b0011;
2036}
David Goodwinca01a8d2009-09-01 18:32:09 +00002037}
Evan Chenga67efd12009-06-23 19:39:13 +00002038
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002039let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002040def t2MOVsrl_flag : T2TwoRegShiftImm<
2041 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2042 "lsrs", ".w\t$Rd, $Rm, #1",
2043 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002044 let Inst{31-27} = 0b11101;
2045 let Inst{26-25} = 0b01;
2046 let Inst{24-21} = 0b0010;
2047 let Inst{20} = 1; // The S bit.
2048 let Inst{19-16} = 0b1111; // Rn
2049 let Inst{5-4} = 0b01; // Shift type.
2050 // Shift amount = Inst{14-12:7-6} = 1.
2051 let Inst{14-12} = 0b000;
2052 let Inst{7-6} = 0b01;
2053}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002054def t2MOVsra_flag : T2TwoRegShiftImm<
2055 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2056 "asrs", ".w\t$Rd, $Rm, #1",
2057 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002058 let Inst{31-27} = 0b11101;
2059 let Inst{26-25} = 0b01;
2060 let Inst{24-21} = 0b0010;
2061 let Inst{20} = 1; // The S bit.
2062 let Inst{19-16} = 0b1111; // Rn
2063 let Inst{5-4} = 0b10; // Shift type.
2064 // Shift amount = Inst{14-12:7-6} = 1.
2065 let Inst{14-12} = 0b000;
2066 let Inst{7-6} = 0b01;
2067}
David Goodwin3583df72009-07-28 17:06:49 +00002068}
2069
Evan Chenga67efd12009-06-23 19:39:13 +00002070//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002071// Bitwise Instructions.
2072//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002073
Johnny Chend68e1192009-12-15 17:24:14 +00002074defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002075 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002076 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2077defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002078 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002079 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2080defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002081 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002082 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002083
Johnny Chend68e1192009-12-15 17:24:14 +00002084defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002085 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002086 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002087
Owen Anderson2f7aed32010-11-17 22:16:31 +00002088class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2089 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002090 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002091 bits<4> Rd;
2092 bits<5> msb;
2093 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002094
Jim Grosbach86386922010-12-08 22:10:43 +00002095 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002096 let Inst{4-0} = msb{4-0};
2097 let Inst{14-12} = lsb{4-2};
2098 let Inst{7-6} = lsb{1-0};
2099}
2100
2101class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2102 string opc, string asm, list<dag> pattern>
2103 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2104 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002105
Jim Grosbach86386922010-12-08 22:10:43 +00002106 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002107}
2108
2109let Constraints = "$src = $Rd" in
2110def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2111 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2112 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002113 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002114 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002115 let Inst{25} = 1;
2116 let Inst{24-20} = 0b10110;
2117 let Inst{19-16} = 0b1111; // Rn
2118 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002119 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002120
Owen Anderson2f7aed32010-11-17 22:16:31 +00002121 bits<10> imm;
2122 let msb{4-0} = imm{9-5};
2123 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002124}
Evan Chengf49810c2009-06-23 17:48:47 +00002125
Owen Anderson2f7aed32010-11-17 22:16:31 +00002126def t2SBFX: T2TwoRegBitFI<
2127 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2128 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002129 let Inst{31-27} = 0b11110;
2130 let Inst{25} = 1;
2131 let Inst{24-20} = 0b10100;
2132 let Inst{15} = 0;
2133}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002134
Owen Anderson2f7aed32010-11-17 22:16:31 +00002135def t2UBFX: T2TwoRegBitFI<
2136 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2137 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002138 let Inst{31-27} = 0b11110;
2139 let Inst{25} = 1;
2140 let Inst{24-20} = 0b11100;
2141 let Inst{15} = 0;
2142}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002143
Johnny Chen9474d552010-02-02 19:31:58 +00002144// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002145let Constraints = "$src = $Rd" in {
2146 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2147 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2148 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2149 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2150 bf_inv_mask_imm:$imm))]> {
2151 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002152 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002153 let Inst{25} = 1;
2154 let Inst{24-20} = 0b10110;
2155 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002156 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002157
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002158 bits<10> imm;
2159 let msb{4-0} = imm{9-5};
2160 let lsb{4-0} = imm{4-0};
2161 }
2162
2163 // GNU as only supports this form of bfi (w/ 4 arguments)
2164 let isAsmParserOnly = 1 in
2165 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2166 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2167 width_imm:$width),
2168 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2169 []> {
2170 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002171 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002172 let Inst{25} = 1;
2173 let Inst{24-20} = 0b10110;
2174 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002175 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002176
2177 bits<5> lsbit;
2178 bits<5> width;
2179 let msb{4-0} = width; // Custom encoder => lsb+width-1
2180 let lsb{4-0} = lsbit;
2181 }
Johnny Chen9474d552010-02-02 19:31:58 +00002182}
Evan Chengf49810c2009-06-23 17:48:47 +00002183
Evan Cheng7e1bf302010-09-29 00:27:46 +00002184defm t2ORN : T2I_bin_irs<0b0011, "orn",
2185 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2186 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002187
2188// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2189let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002190defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002191 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002192 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002193
2194
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002195let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002196def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2197 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002198
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002199// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002200def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2201 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002202 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002203
2204def : T2Pat<(t2_so_imm_not:$src),
2205 (t2MVNi t2_so_imm_not:$src)>;
2206
Evan Chengf49810c2009-06-23 17:48:47 +00002207//===----------------------------------------------------------------------===//
2208// Multiply Instructions.
2209//
Evan Cheng8de898a2009-06-26 00:19:44 +00002210let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002211def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2212 "mul", "\t$Rd, $Rn, $Rm",
2213 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002214 let Inst{31-27} = 0b11111;
2215 let Inst{26-23} = 0b0110;
2216 let Inst{22-20} = 0b000;
2217 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2218 let Inst{7-4} = 0b0000; // Multiply
2219}
Evan Chengf49810c2009-06-23 17:48:47 +00002220
Owen Anderson35141a92010-11-18 01:08:42 +00002221def t2MLA: T2FourReg<
2222 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2223 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2224 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002225 let Inst{31-27} = 0b11111;
2226 let Inst{26-23} = 0b0110;
2227 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002228 let Inst{7-4} = 0b0000; // Multiply
2229}
Evan Chengf49810c2009-06-23 17:48:47 +00002230
Owen Anderson35141a92010-11-18 01:08:42 +00002231def t2MLS: T2FourReg<
2232 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2233 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2234 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002235 let Inst{31-27} = 0b11111;
2236 let Inst{26-23} = 0b0110;
2237 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002238 let Inst{7-4} = 0b0001; // Multiply and Subtract
2239}
Evan Chengf49810c2009-06-23 17:48:47 +00002240
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002241// Extra precision multiplies with low / high results
2242let neverHasSideEffects = 1 in {
2243let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002244def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002245 (outs rGPR:$Rd, rGPR:$Ra),
2246 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002247 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002248
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002249def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002250 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002251 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002252 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002253} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002254
2255// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002256def t2SMLAL : T2MulLong<0b100, 0b0000,
2257 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002258 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002259 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002260
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002261def t2UMLAL : T2MulLong<0b110, 0b0000,
2262 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002263 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002264 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002265
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002266def t2UMAAL : T2MulLong<0b110, 0b0110,
2267 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002268 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002269 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002270} // neverHasSideEffects
2271
Johnny Chen93042d12010-03-02 18:14:57 +00002272// Rounding variants of the below included for disassembly only
2273
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002274// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002275def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2276 "smmul", "\t$Rd, $Rn, $Rm",
2277 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002278 let Inst{31-27} = 0b11111;
2279 let Inst{26-23} = 0b0110;
2280 let Inst{22-20} = 0b101;
2281 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2282 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2283}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002284
Owen Anderson821752e2010-11-18 20:32:18 +00002285def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2286 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002287 let Inst{31-27} = 0b11111;
2288 let Inst{26-23} = 0b0110;
2289 let Inst{22-20} = 0b101;
2290 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2291 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2292}
2293
Owen Anderson821752e2010-11-18 20:32:18 +00002294def t2SMMLA : T2FourReg<
2295 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2296 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2297 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002298 let Inst{31-27} = 0b11111;
2299 let Inst{26-23} = 0b0110;
2300 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002301 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2302}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002303
Owen Anderson821752e2010-11-18 20:32:18 +00002304def t2SMMLAR: T2FourReg<
2305 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2306 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002307 let Inst{31-27} = 0b11111;
2308 let Inst{26-23} = 0b0110;
2309 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002310 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2311}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002312
Owen Anderson821752e2010-11-18 20:32:18 +00002313def t2SMMLS: T2FourReg<
2314 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2315 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2316 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002317 let Inst{31-27} = 0b11111;
2318 let Inst{26-23} = 0b0110;
2319 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002320 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2321}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002322
Owen Anderson821752e2010-11-18 20:32:18 +00002323def t2SMMLSR:T2FourReg<
2324 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2325 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002326 let Inst{31-27} = 0b11111;
2327 let Inst{26-23} = 0b0110;
2328 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002329 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2330}
2331
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002332multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002333 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2334 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2335 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2336 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002337 let Inst{31-27} = 0b11111;
2338 let Inst{26-23} = 0b0110;
2339 let Inst{22-20} = 0b001;
2340 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2341 let Inst{7-6} = 0b00;
2342 let Inst{5-4} = 0b00;
2343 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002344
Owen Anderson821752e2010-11-18 20:32:18 +00002345 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2346 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2347 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2348 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002349 let Inst{31-27} = 0b11111;
2350 let Inst{26-23} = 0b0110;
2351 let Inst{22-20} = 0b001;
2352 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2353 let Inst{7-6} = 0b00;
2354 let Inst{5-4} = 0b01;
2355 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002356
Owen Anderson821752e2010-11-18 20:32:18 +00002357 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2358 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2359 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2360 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002361 let Inst{31-27} = 0b11111;
2362 let Inst{26-23} = 0b0110;
2363 let Inst{22-20} = 0b001;
2364 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2365 let Inst{7-6} = 0b00;
2366 let Inst{5-4} = 0b10;
2367 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002368
Owen Anderson821752e2010-11-18 20:32:18 +00002369 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2370 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2371 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2372 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002373 let Inst{31-27} = 0b11111;
2374 let Inst{26-23} = 0b0110;
2375 let Inst{22-20} = 0b001;
2376 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2377 let Inst{7-6} = 0b00;
2378 let Inst{5-4} = 0b11;
2379 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002380
Owen Anderson821752e2010-11-18 20:32:18 +00002381 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2382 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2383 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2384 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002385 let Inst{31-27} = 0b11111;
2386 let Inst{26-23} = 0b0110;
2387 let Inst{22-20} = 0b011;
2388 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2389 let Inst{7-6} = 0b00;
2390 let Inst{5-4} = 0b00;
2391 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002392
Owen Anderson821752e2010-11-18 20:32:18 +00002393 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2394 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2395 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2396 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002397 let Inst{31-27} = 0b11111;
2398 let Inst{26-23} = 0b0110;
2399 let Inst{22-20} = 0b011;
2400 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2401 let Inst{7-6} = 0b00;
2402 let Inst{5-4} = 0b01;
2403 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002404}
2405
2406
2407multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002408 def BB : T2FourReg<
2409 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2410 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2411 [(set rGPR:$Rd, (add rGPR:$Ra,
2412 (opnode (sext_inreg rGPR:$Rn, i16),
2413 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002414 let Inst{31-27} = 0b11111;
2415 let Inst{26-23} = 0b0110;
2416 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002417 let Inst{7-6} = 0b00;
2418 let Inst{5-4} = 0b00;
2419 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002420
Owen Anderson821752e2010-11-18 20:32:18 +00002421 def BT : T2FourReg<
2422 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2423 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2424 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2425 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002426 let Inst{31-27} = 0b11111;
2427 let Inst{26-23} = 0b0110;
2428 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002429 let Inst{7-6} = 0b00;
2430 let Inst{5-4} = 0b01;
2431 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002432
Owen Anderson821752e2010-11-18 20:32:18 +00002433 def TB : T2FourReg<
2434 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2435 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2436 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2437 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002438 let Inst{31-27} = 0b11111;
2439 let Inst{26-23} = 0b0110;
2440 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002441 let Inst{7-6} = 0b00;
2442 let Inst{5-4} = 0b10;
2443 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002444
Owen Anderson821752e2010-11-18 20:32:18 +00002445 def TT : T2FourReg<
2446 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2447 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2448 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2449 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002450 let Inst{31-27} = 0b11111;
2451 let Inst{26-23} = 0b0110;
2452 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002453 let Inst{7-6} = 0b00;
2454 let Inst{5-4} = 0b11;
2455 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002456
Owen Anderson821752e2010-11-18 20:32:18 +00002457 def WB : T2FourReg<
2458 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2459 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2460 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2461 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002462 let Inst{31-27} = 0b11111;
2463 let Inst{26-23} = 0b0110;
2464 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002465 let Inst{7-6} = 0b00;
2466 let Inst{5-4} = 0b00;
2467 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002468
Owen Anderson821752e2010-11-18 20:32:18 +00002469 def WT : T2FourReg<
2470 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2471 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2472 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2473 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002474 let Inst{31-27} = 0b11111;
2475 let Inst{26-23} = 0b0110;
2476 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002477 let Inst{7-6} = 0b00;
2478 let Inst{5-4} = 0b01;
2479 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002480}
2481
2482defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2483defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2484
Johnny Chenadc77332010-02-26 22:04:29 +00002485// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002486def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2487 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002488 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002489def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2490 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002491 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002492def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2493 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002494 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002495def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2496 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002497 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002498
Johnny Chenadc77332010-02-26 22:04:29 +00002499// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2500// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002501
Owen Anderson821752e2010-11-18 20:32:18 +00002502def t2SMUAD: T2ThreeReg_mac<
2503 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2504 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002505 let Inst{15-12} = 0b1111;
2506}
Owen Anderson821752e2010-11-18 20:32:18 +00002507def t2SMUADX:T2ThreeReg_mac<
2508 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2509 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002510 let Inst{15-12} = 0b1111;
2511}
Owen Anderson821752e2010-11-18 20:32:18 +00002512def t2SMUSD: T2ThreeReg_mac<
2513 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2514 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002515 let Inst{15-12} = 0b1111;
2516}
Owen Anderson821752e2010-11-18 20:32:18 +00002517def t2SMUSDX:T2ThreeReg_mac<
2518 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2519 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002520 let Inst{15-12} = 0b1111;
2521}
Owen Anderson821752e2010-11-18 20:32:18 +00002522def t2SMLAD : T2ThreeReg_mac<
2523 0, 0b010, 0b0000, (outs rGPR:$Rd),
2524 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2525 "\t$Rd, $Rn, $Rm, $Ra", []>;
2526def t2SMLADX : T2FourReg_mac<
2527 0, 0b010, 0b0001, (outs rGPR:$Rd),
2528 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2529 "\t$Rd, $Rn, $Rm, $Ra", []>;
2530def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2531 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2532 "\t$Rd, $Rn, $Rm, $Ra", []>;
2533def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2534 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2535 "\t$Rd, $Rn, $Rm, $Ra", []>;
2536def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2537 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2538 "\t$Ra, $Rd, $Rm, $Rn", []>;
2539def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2540 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2541 "\t$Ra, $Rd, $Rm, $Rn", []>;
2542def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2543 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2544 "\t$Ra, $Rd, $Rm, $Rn", []>;
2545def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2546 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2547 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002548
2549//===----------------------------------------------------------------------===//
2550// Misc. Arithmetic Instructions.
2551//
2552
Jim Grosbach80dc1162010-02-16 21:23:02 +00002553class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2554 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002555 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002556 let Inst{31-27} = 0b11111;
2557 let Inst{26-22} = 0b01010;
2558 let Inst{21-20} = op1;
2559 let Inst{15-12} = 0b1111;
2560 let Inst{7-6} = 0b10;
2561 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002562 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002563}
Evan Chengf49810c2009-06-23 17:48:47 +00002564
Owen Anderson612fb5b2010-11-18 21:15:19 +00002565def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2566 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002567
Owen Anderson612fb5b2010-11-18 21:15:19 +00002568def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2569 "rbit", "\t$Rd, $Rm",
2570 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002571
Owen Anderson612fb5b2010-11-18 21:15:19 +00002572def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2573 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002574
Owen Anderson612fb5b2010-11-18 21:15:19 +00002575def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2576 "rev16", ".w\t$Rd, $Rm",
2577 [(set rGPR:$Rd,
2578 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2579 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2580 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2581 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002582
Owen Anderson612fb5b2010-11-18 21:15:19 +00002583def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2584 "revsh", ".w\t$Rd, $Rm",
2585 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002586 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00002587 (or (srl rGPR:$Rm, (i32 8)),
Owen Anderson612fb5b2010-11-18 21:15:19 +00002588 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002589
Evan Cheng3f30af32011-03-18 21:52:42 +00002590def : T2Pat<(sext_inreg (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2591 (shl rGPR:$Rm, (i32 8))), i16),
2592 (t2REVSH rGPR:$Rm)>;
2593
2594def : T2Pat<(sra (bswap rGPR:$Rm), (i32 16)), (t2REVSH rGPR:$Rm)>;
2595
Owen Anderson612fb5b2010-11-18 21:15:19 +00002596def t2PKHBT : T2ThreeReg<
2597 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2598 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2599 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2600 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002601 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002602 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002603 let Inst{31-27} = 0b11101;
2604 let Inst{26-25} = 0b01;
2605 let Inst{24-20} = 0b01100;
2606 let Inst{5} = 0; // BT form
2607 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002608
Owen Anderson71c11822010-11-18 23:29:56 +00002609 bits<8> sh;
2610 let Inst{14-12} = sh{7-5};
2611 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002612}
Evan Cheng40289b02009-07-07 05:35:52 +00002613
2614// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002615def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2616 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002617 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002618def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2619 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002620 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002621
Bob Wilsondc66eda2010-08-16 22:26:55 +00002622// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2623// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002624def t2PKHTB : T2ThreeReg<
2625 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2626 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2627 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2628 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002629 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002630 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002631 let Inst{31-27} = 0b11101;
2632 let Inst{26-25} = 0b01;
2633 let Inst{24-20} = 0b01100;
2634 let Inst{5} = 1; // TB form
2635 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002636
Owen Anderson71c11822010-11-18 23:29:56 +00002637 bits<8> sh;
2638 let Inst{14-12} = sh{7-5};
2639 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002640}
Evan Cheng40289b02009-07-07 05:35:52 +00002641
2642// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2643// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002644def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002645 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002646 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002647def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002648 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2649 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002650 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002651
2652//===----------------------------------------------------------------------===//
2653// Comparison Instructions...
2654//
Johnny Chend68e1192009-12-15 17:24:14 +00002655defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002656 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002657 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002658
2659def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2660 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2661def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2662 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2663def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2664 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002665
Dan Gohman4b7dff92010-08-26 15:50:25 +00002666//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2667// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002668//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2669// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002670defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002671 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002672 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2673
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002674//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2675// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002676
2677def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2678 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002679
Johnny Chend68e1192009-12-15 17:24:14 +00002680defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002681 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002682 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002683defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002684 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002685 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002686
Evan Chenge253c952009-07-07 20:39:03 +00002687// Conditional moves
2688// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002689// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002690let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002691def t2MOVCCr : T2TwoReg<
2692 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2693 "mov", ".w\t$Rd, $Rm",
2694 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2695 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002696 let Inst{31-27} = 0b11101;
2697 let Inst{26-25} = 0b01;
2698 let Inst{24-21} = 0b0010;
2699 let Inst{20} = 0; // The S bit.
2700 let Inst{19-16} = 0b1111; // Rn
2701 let Inst{14-12} = 0b000;
2702 let Inst{7-4} = 0b0000;
2703}
Evan Chenge253c952009-07-07 20:39:03 +00002704
Evan Chengc4af4632010-11-17 20:13:28 +00002705let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002706def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2707 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2708[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2709 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002710 let Inst{31-27} = 0b11110;
2711 let Inst{25} = 0;
2712 let Inst{24-21} = 0b0010;
2713 let Inst{20} = 0; // The S bit.
2714 let Inst{19-16} = 0b1111; // Rn
2715 let Inst{15} = 0;
2716}
Evan Chengf49810c2009-06-23 17:48:47 +00002717
Evan Chengc4af4632010-11-17 20:13:28 +00002718let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002719def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002720 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002721 "movw", "\t$Rd, $imm", []>,
2722 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002723 let Inst{31-27} = 0b11110;
2724 let Inst{25} = 1;
2725 let Inst{24-21} = 0b0010;
2726 let Inst{20} = 0; // The S bit.
2727 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002728
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002729 bits<4> Rd;
2730 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002731
Jim Grosbach86386922010-12-08 22:10:43 +00002732 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002733 let Inst{19-16} = imm{15-12};
2734 let Inst{26} = imm{11};
2735 let Inst{14-12} = imm{10-8};
2736 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002737}
2738
Evan Chengc4af4632010-11-17 20:13:28 +00002739let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002740def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2741 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002742 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002743
Evan Chengc4af4632010-11-17 20:13:28 +00002744let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002745def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2746 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2747[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002748 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002749 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002750 let Inst{31-27} = 0b11110;
2751 let Inst{25} = 0;
2752 let Inst{24-21} = 0b0011;
2753 let Inst{20} = 0; // The S bit.
2754 let Inst{19-16} = 0b1111; // Rn
2755 let Inst{15} = 0;
2756}
2757
Johnny Chend68e1192009-12-15 17:24:14 +00002758class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2759 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002760 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002761 let Inst{31-27} = 0b11101;
2762 let Inst{26-25} = 0b01;
2763 let Inst{24-21} = 0b0010;
2764 let Inst{20} = 0; // The S bit.
2765 let Inst{19-16} = 0b1111; // Rn
2766 let Inst{5-4} = opcod; // Shift type.
2767}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002768def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2769 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2770 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2771 RegConstraint<"$false = $Rd">;
2772def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2773 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2774 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2775 RegConstraint<"$false = $Rd">;
2776def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2777 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2778 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2779 RegConstraint<"$false = $Rd">;
2780def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2781 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2782 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2783 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002784} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002785
David Goodwin5e47a9a2009-06-30 18:04:13 +00002786//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002787// Atomic operations intrinsics
2788//
2789
2790// memory barriers protect the atomic sequences
2791let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002792def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2793 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2794 Requires<[IsThumb, HasDB]> {
2795 bits<4> opt;
2796 let Inst{31-4} = 0xf3bf8f5;
2797 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002798}
2799}
2800
Bob Wilsonf74a4292010-10-30 00:54:37 +00002801def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2802 "dsb", "\t$opt",
2803 [/* For disassembly only; pattern left blank */]>,
2804 Requires<[IsThumb, HasDB]> {
2805 bits<4> opt;
2806 let Inst{31-4} = 0xf3bf8f4;
2807 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002808}
2809
Johnny Chena4339822010-03-03 00:16:28 +00002810// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002811def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002812 [/* For disassembly only; pattern left blank */]>,
2813 Requires<[IsThumb2, HasV7]> {
2814 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002815 let Inst{3-0} = 0b1111;
2816}
2817
Johnny Chend68e1192009-12-15 17:24:14 +00002818class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2819 InstrItinClass itin, string opc, string asm, string cstr,
2820 list<dag> pattern, bits<4> rt2 = 0b1111>
2821 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2822 let Inst{31-27} = 0b11101;
2823 let Inst{26-20} = 0b0001101;
2824 let Inst{11-8} = rt2;
2825 let Inst{7-6} = 0b01;
2826 let Inst{5-4} = opcod;
2827 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002828
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002829 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002830 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002831 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002832 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002833}
2834class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2835 InstrItinClass itin, string opc, string asm, string cstr,
2836 list<dag> pattern, bits<4> rt2 = 0b1111>
2837 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2838 let Inst{31-27} = 0b11101;
2839 let Inst{26-20} = 0b0001100;
2840 let Inst{11-8} = rt2;
2841 let Inst{7-6} = 0b01;
2842 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002843
Owen Anderson91a7c592010-11-19 00:28:38 +00002844 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002845 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002846 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002847 let Inst{3-0} = Rd;
2848 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002849 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002850}
2851
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002852let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002853def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr), AddrModeNone,
2854 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +00002855 "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002856def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr), AddrModeNone,
2857 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +00002858 "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002859def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002860 Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002861 "ldrex", "\t$Rt, $addr", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002862 []> {
2863 let Inst{31-27} = 0b11101;
2864 let Inst{26-20} = 0b0000101;
2865 let Inst{11-8} = 0b1111;
2866 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002867
Owen Anderson808c7d12010-12-10 21:52:38 +00002868 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002869 bits<4> addr;
2870 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002871 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002872}
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002873def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002874 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002875 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002876 [], {?, ?, ?, ?}> {
2877 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002878 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002879}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002880}
2881
Owen Anderson91a7c592010-11-19 00:28:38 +00002882let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002883def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2884 AddrModeNone, Size4Bytes, NoItinerary,
2885 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2886def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2887 AddrModeNone, Size4Bytes, NoItinerary,
2888 "strexh", "\t$Rd, $Rt, $addr", "", []>;
2889def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2890 AddrModeNone, Size4Bytes, NoItinerary,
2891 "strex", "\t$Rd, $Rt, $addr", "",
2892 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002893 let Inst{31-27} = 0b11101;
2894 let Inst{26-20} = 0b0000100;
2895 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002896
Owen Anderson808c7d12010-12-10 21:52:38 +00002897 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002898 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002899 bits<4> Rt;
2900 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002901 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002902 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002903}
Owen Anderson91a7c592010-11-19 00:28:38 +00002904def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002905 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002906 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002907 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002908 {?, ?, ?, ?}> {
2909 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002910 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002911}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002912}
2913
Johnny Chen10a77e12010-03-02 22:11:06 +00002914// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002915def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2916 [/* For disassembly only; pattern left blank */]>,
2917 Requires<[IsThumb2, HasV7]> {
2918 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002919 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002920 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002921 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002922 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002923 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002924 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002925}
2926
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002927//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002928// TLS Instructions
2929//
2930
2931// __aeabi_read_tp preserves the registers r1-r3.
2932let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002933 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002934 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002935 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002936 [(set R0, ARMthread_pointer)]> {
2937 let Inst{31-27} = 0b11110;
2938 let Inst{15-14} = 0b11;
2939 let Inst{12} = 1;
2940 }
David Goodwin334c2642009-07-08 16:09:28 +00002941}
2942
2943//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002944// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002945// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002946// address and save #0 in R0 for the non-longjmp case.
2947// Since by its nature we may be coming from some other function to get
2948// here, and we're using the stack frame for the containing function to
2949// save/restore registers, we can't keep anything live in regs across
2950// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002951// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002952// except for our own input by listing the relevant registers in Defs. By
2953// doing so, we also cause the prologue/epilogue code to actively preserve
2954// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002955// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002956let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002957 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2958 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002959 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002960 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002961 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002962 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002963 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002964 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002965}
2966
Bob Wilsonec80e262010-04-09 20:41:18 +00002967let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002968 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002969 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002970 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002971 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002972 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002973 Requires<[IsThumb2, NoVFP]>;
2974}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002975
2976
2977//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002978// Control-Flow Instructions
2979//
2980
Evan Chengc50a1cb2009-07-09 22:58:39 +00002981// FIXME: remove when we have a way to marking a MI with these properties.
2982// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2983// operand list.
2984// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002985let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002986 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002987def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002988 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002989 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002990 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002991 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002992 bits<4> Rn;
2993 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002994
Bill Wendling7b718782010-11-16 02:08:45 +00002995 let Inst{31-27} = 0b11101;
2996 let Inst{26-25} = 0b00;
2997 let Inst{24-23} = 0b01; // Increment After
2998 let Inst{22} = 0;
2999 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00003000 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00003001 let Inst{19-16} = Rn;
3002 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00003003}
Evan Chengc50a1cb2009-07-09 22:58:39 +00003004
David Goodwin5e47a9a2009-06-30 18:04:13 +00003005let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3006let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00003007def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003008 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003009 [(br bb:$target)]> {
3010 let Inst{31-27} = 0b11110;
3011 let Inst{15-14} = 0b10;
3012 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003013
3014 bits<20> target;
3015 let Inst{26} = target{19};
3016 let Inst{11} = target{18};
3017 let Inst{13} = target{17};
3018 let Inst{21-16} = target{16-11};
3019 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003020}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003021
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003022let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003023def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003024 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003025 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003026 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003027
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003028// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003029def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003030 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3031 SizeSpecial, IIC_Br, []>;
3032
Jim Grosbachd4811102010-12-15 19:03:16 +00003033def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003034 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3035 SizeSpecial, IIC_Br, []>;
3036
3037def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3038 "tbb", "\t[$Rn, $Rm]", []> {
3039 bits<4> Rn;
3040 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003041 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003042 let Inst{19-16} = Rn;
3043 let Inst{15-5} = 0b11110000000;
3044 let Inst{4} = 0; // B form
3045 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003046}
Evan Cheng5657c012009-07-29 02:18:14 +00003047
Jim Grosbach5ca66692010-11-29 22:37:40 +00003048def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3049 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3050 bits<4> Rn;
3051 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003052 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003053 let Inst{19-16} = Rn;
3054 let Inst{15-5} = 0b11110000000;
3055 let Inst{4} = 1; // H form
3056 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003057}
Evan Cheng5657c012009-07-29 02:18:14 +00003058} // isNotDuplicable, isIndirectBranch
3059
David Goodwinc9a59b52009-06-30 19:50:22 +00003060} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003061
3062// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3063// a two-value operand where a dag node expects two operands. :(
3064let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003065def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003066 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003067 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3068 let Inst{31-27} = 0b11110;
3069 let Inst{15-14} = 0b10;
3070 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003071
Owen Andersonfb20d892010-12-09 00:27:41 +00003072 bits<4> p;
3073 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003074
Owen Andersonfb20d892010-12-09 00:27:41 +00003075 bits<21> target;
3076 let Inst{26} = target{20};
3077 let Inst{11} = target{19};
3078 let Inst{13} = target{18};
3079 let Inst{21-16} = target{17-12};
3080 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003081}
Evan Chengf49810c2009-06-23 17:48:47 +00003082
Evan Cheng06e16582009-07-10 01:54:42 +00003083
3084// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003085let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003086def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003087 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003088 "it$mask\t$cc", "", []> {
3089 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003090 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003091 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003092
3093 bits<4> cc;
3094 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003095 let Inst{7-4} = cc;
3096 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003097}
Evan Cheng06e16582009-07-10 01:54:42 +00003098
Johnny Chence6275f2010-02-25 19:05:29 +00003099// Branch and Exchange Jazelle -- for disassembly only
3100// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003101def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003102 [/* For disassembly only; pattern left blank */]> {
3103 let Inst{31-27} = 0b11110;
3104 let Inst{26} = 0;
3105 let Inst{25-20} = 0b111100;
3106 let Inst{15-14} = 0b10;
3107 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003108
Owen Anderson05bf5952010-11-29 18:54:38 +00003109 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003110 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003111}
3112
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003113// Change Processor State is a system instruction -- for disassembly and
3114// parsing only.
3115// FIXME: Since the asm parser has currently no clean way to handle optional
3116// operands, create 3 versions of the same instruction. Once there's a clean
3117// framework to represent optional operands, change this behavior.
3118class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3119 !strconcat("cps", asm_op),
3120 [/* For disassembly only; pattern left blank */]> {
3121 bits<2> imod;
3122 bits<3> iflags;
3123 bits<5> mode;
3124 bit M;
3125
Johnny Chen93042d12010-03-02 18:14:57 +00003126 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003127 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003128 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003129 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003130 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003131 let Inst{12} = 0;
3132 let Inst{10-9} = imod;
3133 let Inst{8} = M;
3134 let Inst{7-5} = iflags;
3135 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003136}
3137
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003138let M = 1 in
3139 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3140 "$imod.w\t$iflags, $mode">;
3141let mode = 0, M = 0 in
3142 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3143 "$imod.w\t$iflags">;
3144let imod = 0, iflags = 0, M = 1 in
3145 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3146
Johnny Chen0f7866e2010-03-03 02:09:43 +00003147// A6.3.4 Branches and miscellaneous control
3148// Table A6-14 Change Processor State, and hint instructions
3149// Helper class for disassembly only.
3150class T2I_hint<bits<8> op7_0, string opc, string asm>
3151 : T2I<(outs), (ins), NoItinerary, opc, asm,
3152 [/* For disassembly only; pattern left blank */]> {
3153 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003154 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003155 let Inst{15-14} = 0b10;
3156 let Inst{12} = 0;
3157 let Inst{10-8} = 0b000;
3158 let Inst{7-0} = op7_0;
3159}
3160
3161def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3162def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3163def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3164def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3165def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3166
3167def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3168 [/* For disassembly only; pattern left blank */]> {
3169 let Inst{31-20} = 0xf3a;
3170 let Inst{15-14} = 0b10;
3171 let Inst{12} = 0;
3172 let Inst{10-8} = 0b000;
3173 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003174
Owen Andersonc7373f82010-11-30 20:00:01 +00003175 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003176 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003177}
3178
Johnny Chen6341c5a2010-02-25 20:25:24 +00003179// Secure Monitor Call is a system instruction -- for disassembly only
3180// Option = Inst{19-16}
3181def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3182 [/* For disassembly only; pattern left blank */]> {
3183 let Inst{31-27} = 0b11110;
3184 let Inst{26-20} = 0b1111111;
3185 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003186
Owen Andersond18a9c92010-11-29 19:22:08 +00003187 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003188 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003189}
3190
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003191class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003192 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003193 string opc, string asm, list<dag> pattern>
3194 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003195 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003196
Owen Andersond18a9c92010-11-29 19:22:08 +00003197 bits<5> mode;
3198 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003199}
3200
3201// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003202def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003203 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003204 [/* For disassembly only; pattern left blank */]>;
3205def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003206 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003207 [/* For disassembly only; pattern left blank */]>;
3208def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003209 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003210 [/* For disassembly only; pattern left blank */]>;
3211def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003212 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003213 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003214
3215// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003216
Owen Anderson5404c2b2010-11-29 20:38:48 +00003217class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003218 string opc, string asm, list<dag> pattern>
3219 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003220 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003221
Owen Andersond18a9c92010-11-29 19:22:08 +00003222 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003223 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003224 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003225}
3226
Owen Anderson5404c2b2010-11-29 20:38:48 +00003227def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003228 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003229 [/* For disassembly only; pattern left blank */]>;
3230def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003231 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003232 [/* For disassembly only; pattern left blank */]>;
3233def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003234 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003235 [/* For disassembly only; pattern left blank */]>;
3236def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003237 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003238 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003239
Evan Chengf49810c2009-06-23 17:48:47 +00003240//===----------------------------------------------------------------------===//
3241// Non-Instruction Patterns
3242//
3243
Evan Cheng5adb66a2009-09-28 09:14:39 +00003244// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003245// This is a single pseudo instruction to make it re-materializable.
3246// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003247let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003248def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003249 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003250 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003251
Evan Cheng53519f02011-01-21 18:55:51 +00003252// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003253// It also makes it possible to rematerialize the instructions.
3254// FIXME: Remove this when we can do generalized remat and when machine licm
3255// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003256let isReMaterializable = 1 in {
3257def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3258 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003259 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3260 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003261
Evan Cheng53519f02011-01-21 18:55:51 +00003262def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3263 IIC_iMOVix2,
3264 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3265 Requires<[IsThumb2, UseMovt]>;
3266}
3267
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003268// ConstantPool, GlobalAddress, and JumpTable
3269def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3270 Requires<[IsThumb2, DontUseMovt]>;
3271def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3272def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3273 Requires<[IsThumb2, UseMovt]>;
3274
3275def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3276 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3277
Evan Chengb9803a82009-11-06 23:52:48 +00003278// Pseudo instruction that combines ldr from constpool and add pc. This should
3279// be expanded into two instructions late to allow if-conversion and
3280// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003281let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003282def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003283 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003284 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003285 imm:$cp))]>,
3286 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003287
3288//===----------------------------------------------------------------------===//
3289// Move between special register and ARM core register -- for disassembly only
3290//
3291
Owen Anderson5404c2b2010-11-29 20:38:48 +00003292class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3293 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003294 string opc, string asm, list<dag> pattern>
3295 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003296 let Inst{31-20} = op31_20{11-0};
3297 let Inst{15-14} = op15_14{1-0};
3298 let Inst{12} = op12{0};
3299}
3300
3301class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3302 dag oops, dag iops, InstrItinClass itin,
3303 string opc, string asm, list<dag> pattern>
3304 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003305 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003306 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003307 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003308}
3309
Owen Anderson5404c2b2010-11-29 20:38:48 +00003310def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3311 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3312 [/* For disassembly only; pattern left blank */]>;
3313def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003314 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003315 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003316
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003317// Move from ARM core register to Special Register
3318//
3319// No need to have both system and application versions, the encodings are the
3320// same and the assembly parser has no way to distinguish between them. The mask
3321// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3322// the mask with the fields to be accessed in the special register.
3323def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3324 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3325 NoItinerary, "msr", "\t$mask, $Rn",
3326 [/* For disassembly only; pattern left blank */]> {
3327 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003328 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003329 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003330 let Inst{20} = mask{4}; // R Bit
3331 let Inst{13} = 0b0;
3332 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003333}
3334
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003335//===----------------------------------------------------------------------===//
3336// Move between coprocessor and ARM core register -- for disassembly only
3337//
3338
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003339class t2MovRCopro<string opc, bit direction, dag oops, dag iops>
3340 : T2Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003341 [/* For disassembly only; pattern left blank */]> {
3342 let Inst{27-24} = 0b1110;
3343 let Inst{20} = direction;
3344 let Inst{4} = 1;
3345
3346 bits<4> Rt;
3347 bits<4> cop;
3348 bits<3> opc1;
3349 bits<3> opc2;
3350 bits<4> CRm;
3351 bits<4> CRn;
3352
3353 let Inst{15-12} = Rt;
3354 let Inst{11-8} = cop;
3355 let Inst{23-21} = opc1;
3356 let Inst{7-5} = opc2;
3357 let Inst{3-0} = CRm;
3358 let Inst{19-16} = CRn;
3359}
3360
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003361def t2MCR2 : t2MovRCopro<"mcr2", 0 /* from ARM core register to coprocessor */,
3362 (outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3363 c_imm:$CRm, i32imm:$opc2)>;
3364def t2MRC2 : t2MovRCopro<"mrc2", 1 /* from coprocessor to ARM core register */,
3365 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn,
3366 c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003367
3368class t2MovRRCopro<string opc, bit direction>
3369 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3370 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3371 [/* For disassembly only; pattern left blank */]> {
3372 let Inst{27-24} = 0b1100;
3373 let Inst{23-21} = 0b010;
3374 let Inst{20} = direction;
3375
3376 bits<4> Rt;
3377 bits<4> Rt2;
3378 bits<4> cop;
3379 bits<4> opc1;
3380 bits<4> CRm;
3381
3382 let Inst{15-12} = Rt;
3383 let Inst{19-16} = Rt2;
3384 let Inst{11-8} = cop;
3385 let Inst{7-4} = opc1;
3386 let Inst{3-0} = CRm;
3387}
3388
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003389def t2MCRR2 : t2MovRRCopro<"mcrr2",
3390 0 /* from ARM core register to coprocessor */>;
3391def t2MRRC2 : t2MovRRCopro<"mrrc2",
3392 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003393
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003394//===----------------------------------------------------------------------===//
3395// Other Coprocessor Instructions. For disassembly only.
3396//
3397
3398def t2CDP2 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3399 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3400 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3401 [/* For disassembly only; pattern left blank */]> {
3402 let Inst{27-24} = 0b1110;
3403
3404 bits<4> opc1;
3405 bits<4> CRn;
3406 bits<4> CRd;
3407 bits<4> cop;
3408 bits<3> opc2;
3409 bits<4> CRm;
3410
3411 let Inst{3-0} = CRm;
3412 let Inst{4} = 0;
3413 let Inst{7-5} = opc2;
3414 let Inst{11-8} = cop;
3415 let Inst{15-12} = CRd;
3416 let Inst{19-16} = CRn;
3417 let Inst{23-20} = opc1;
3418}