blob: 827e62bb8152e898857c4f759b1e7d6555465935 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000028#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000029#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000031#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineBasicBlock.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineFunction.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000038#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000039#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000041#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000042#include "llvm/Support/MathExtras.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000043#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000044using namespace llvm;
45
Owen Andersone50ed302009-08-10 22:56:29 +000046static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000050static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000051 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000054static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000055 CCValAssign::LocInfo &LocInfo,
56 ISD::ArgFlagsTy &ArgFlags,
57 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000058static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000059 CCValAssign::LocInfo &LocInfo,
60 ISD::ArgFlagsTy &ArgFlags,
61 CCState &State);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
64 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000065 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000066 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000067 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
68 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000069
Owen Anderson70671842009-08-10 20:18:46 +000070 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000071 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000072 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000073 }
74
Owen Andersone50ed302009-08-10 22:56:29 +000075 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000076 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000077 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000078 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
80 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
81 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000083 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000084 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000085 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
86 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
87 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000088 }
89
90 // Promote all bit-wise operations.
91 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000092 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000093 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
94 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000096 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000097 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000098 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000099 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000100 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 }
102}
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000105 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000107}
108
Owen Andersone50ed302009-08-10 22:56:29 +0000109void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112}
113
Chris Lattnerf0144122009-07-28 03:13:23 +0000114static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
115 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000116 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000117 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000118}
119
Evan Chenga8e29892007-01-19 07:51:42 +0000120ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000121 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000122 Subtarget = &TM.getSubtarget<ARMSubtarget>();
123
Evan Chengb1df8f22007-04-27 08:15:43 +0000124 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000125 // Uses VFP for Thumb libfuncs if available.
126 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
127 // Single-precision floating-point arithmetic.
128 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
129 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
130 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
131 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000132
Evan Chengb1df8f22007-04-27 08:15:43 +0000133 // Double-precision floating-point arithmetic.
134 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
135 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
136 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
137 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000138
Evan Chengb1df8f22007-04-27 08:15:43 +0000139 // Single-precision comparisons.
140 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
141 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
142 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
143 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
144 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
145 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
146 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
147 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000148
Evan Chengb1df8f22007-04-27 08:15:43 +0000149 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
150 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
151 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
152 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
153 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
154 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
155 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
156 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 // Double-precision comparisons.
159 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
160 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
161 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
162 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
163 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
164 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
165 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
166 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
174 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
175 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Evan Chengb1df8f22007-04-27 08:15:43 +0000177 // Floating-point to integer conversions.
178 // i64 conversions are done via library routines even when generating VFP
179 // instructions, so use the same ones.
180 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
181 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
182 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
183 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Conversions between floating types.
186 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
187 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
188
189 // Integer to floating-point conversions.
190 // i64 conversions are done via library routines even when generating VFP
191 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000192 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
193 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
195 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
196 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
197 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
198 }
Evan Chenga8e29892007-01-19 07:51:42 +0000199 }
200
Bob Wilson2f954612009-05-22 17:38:41 +0000201 // These libcalls are not available in 32-bit.
202 setLibcallName(RTLIB::SHL_I128, 0);
203 setLibcallName(RTLIB::SRL_I128, 0);
204 setLibcallName(RTLIB::SRA_I128, 0);
205
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000206 // Libcalls should use the AAPCS base standard ABI, even if hard float
207 // is in effect, as per the ARM RTABI specification, section 4.1.2.
208 if (Subtarget->isAAPCS_ABI()) {
209 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
210 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
211 CallingConv::ARM_AAPCS);
212 }
213 }
214
David Goodwinf1daf7d2009-07-08 23:10:31 +0000215 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000217 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000219 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
221 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000222
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000224 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000225
226 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addDRTypeForNEON(MVT::v2f32);
228 addDRTypeForNEON(MVT::v8i8);
229 addDRTypeForNEON(MVT::v4i16);
230 addDRTypeForNEON(MVT::v2i32);
231 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addQRTypeForNEON(MVT::v4f32);
234 addQRTypeForNEON(MVT::v2f64);
235 addQRTypeForNEON(MVT::v16i8);
236 addQRTypeForNEON(MVT::v8i16);
237 addQRTypeForNEON(MVT::v4i32);
238 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000239
240 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
241 setTargetDAGCombine(ISD::SHL);
242 setTargetDAGCombine(ISD::SRL);
243 setTargetDAGCombine(ISD::SRA);
244 setTargetDAGCombine(ISD::SIGN_EXTEND);
245 setTargetDAGCombine(ISD::ZERO_EXTEND);
246 setTargetDAGCombine(ISD::ANY_EXTEND);
247 }
248
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000249 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000250
251 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000253
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000254 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000256
Evan Chenga8e29892007-01-19 07:51:42 +0000257 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000258 if (!Subtarget->isThumb1Only()) {
259 for (unsigned im = (unsigned)ISD::PRE_INC;
260 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setIndexedLoadAction(im, MVT::i1, Legal);
262 setIndexedLoadAction(im, MVT::i8, Legal);
263 setIndexedLoadAction(im, MVT::i16, Legal);
264 setIndexedLoadAction(im, MVT::i32, Legal);
265 setIndexedStoreAction(im, MVT::i1, Legal);
266 setIndexedStoreAction(im, MVT::i8, Legal);
267 setIndexedStoreAction(im, MVT::i16, Legal);
268 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000269 }
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
271
272 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000273 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::MUL, MVT::i64, Expand);
275 setOperationAction(ISD::MULHU, MVT::i32, Expand);
276 setOperationAction(ISD::MULHS, MVT::i32, Expand);
277 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
278 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::MUL, MVT::i64, Expand);
281 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000282 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000284 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
286 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
287 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
288 setOperationAction(ISD::SRL, MVT::i64, Custom);
289 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000290
291 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::ROTL, MVT::i32, Expand);
293 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
294 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000295 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000297
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000298 // Only ARMv6 has BSWAP.
299 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000301
Evan Chenga8e29892007-01-19 07:51:42 +0000302 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SDIV, MVT::i32, Expand);
304 setOperationAction(ISD::UDIV, MVT::i32, Expand);
305 setOperationAction(ISD::SREM, MVT::i32, Expand);
306 setOperationAction(ISD::UREM, MVT::i32, Expand);
307 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
308 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000309
Evan Chenga8e29892007-01-19 07:51:42 +0000310 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
312 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000313
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
315 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
316 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
317 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000318
Evan Chenga8e29892007-01-19 07:51:42 +0000319 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::VASTART, MVT::Other, Custom);
321 setOperationAction(ISD::VAARG, MVT::Other, Expand);
322 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
323 setOperationAction(ISD::VAEND, MVT::Other, Expand);
324 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
325 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000326 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
327 // FIXME: Shouldn't need this, since no register is used, but the legalizer
328 // doesn't yet know how to not do that for SjLj.
329 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000330 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000332 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
334 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000335
Evan Chengd27c9fc2009-07-03 01:43:10 +0000336 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
338 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000339 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000341
David Goodwinf1daf7d2009-07-08 23:10:31 +0000342 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000343 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000345
346 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
348 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
349 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SETCC, MVT::i32, Expand);
352 setOperationAction(ISD::SETCC, MVT::f32, Expand);
353 setOperationAction(ISD::SETCC, MVT::f64, Expand);
354 setOperationAction(ISD::SELECT, MVT::i32, Expand);
355 setOperationAction(ISD::SELECT, MVT::f32, Expand);
356 setOperationAction(ISD::SELECT, MVT::f64, Expand);
357 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
358 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
359 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
362 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
363 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
364 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
365 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000366
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000367 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::FSIN, MVT::f64, Expand);
369 setOperationAction(ISD::FSIN, MVT::f32, Expand);
370 setOperationAction(ISD::FCOS, MVT::f32, Expand);
371 setOperationAction(ISD::FCOS, MVT::f64, Expand);
372 setOperationAction(ISD::FREM, MVT::f64, Expand);
373 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000374 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
376 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000377 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::FPOW, MVT::f64, Expand);
379 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000380
Evan Chenga8e29892007-01-19 07:51:42 +0000381 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000382 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
384 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
385 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
386 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000387 }
Evan Chenga8e29892007-01-19 07:51:42 +0000388
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000389 // We have target-specific dag combine patterns for the following nodes:
390 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000391 setTargetDAGCombine(ISD::ADD);
392 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000393
Evan Chenga8e29892007-01-19 07:51:42 +0000394 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000395 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000396
Evan Chengbc9b7542009-08-15 07:59:10 +0000397 // FIXME: If-converter should use instruction latency to determine
398 // profitability rather than relying on fixed limits.
399 if (Subtarget->getCPUString() == "generic") {
400 // Generic (and overly aggressive) if-conversion limits.
401 setIfCvtBlockSizeLimit(10);
402 setIfCvtDupBlockSizeLimit(2);
403 } else if (Subtarget->hasV6Ops()) {
404 setIfCvtBlockSizeLimit(2);
405 setIfCvtDupBlockSizeLimit(1);
406 } else {
407 setIfCvtBlockSizeLimit(3);
408 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000409 }
410
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000411 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000412 // Do not enable CodePlacementOpt for now: it currently runs after the
413 // ARMConstantIslandPass and messes up branch relaxation and placement
414 // of constant islands.
415 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000416}
417
Evan Chenga8e29892007-01-19 07:51:42 +0000418const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
419 switch (Opcode) {
420 default: return 0;
421 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000422 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
423 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000424 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000425 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
426 case ARMISD::tCALL: return "ARMISD::tCALL";
427 case ARMISD::BRCOND: return "ARMISD::BRCOND";
428 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000429 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000430 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
431 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
432 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000433 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000434 case ARMISD::CMPFP: return "ARMISD::CMPFP";
435 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
436 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
437 case ARMISD::CMOV: return "ARMISD::CMOV";
438 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Evan Chenga8e29892007-01-19 07:51:42 +0000440 case ARMISD::FTOSI: return "ARMISD::FTOSI";
441 case ARMISD::FTOUI: return "ARMISD::FTOUI";
442 case ARMISD::SITOF: return "ARMISD::SITOF";
443 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000444
445 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
446 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
447 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000448
Evan Chenga8e29892007-01-19 07:51:42 +0000449 case ARMISD::FMRRD: return "ARMISD::FMRRD";
450 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000451
452 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000453
Evan Cheng86198642009-08-07 00:34:42 +0000454 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
455
Bob Wilson5bafff32009-06-22 23:27:02 +0000456 case ARMISD::VCEQ: return "ARMISD::VCEQ";
457 case ARMISD::VCGE: return "ARMISD::VCGE";
458 case ARMISD::VCGEU: return "ARMISD::VCGEU";
459 case ARMISD::VCGT: return "ARMISD::VCGT";
460 case ARMISD::VCGTU: return "ARMISD::VCGTU";
461 case ARMISD::VTST: return "ARMISD::VTST";
462
463 case ARMISD::VSHL: return "ARMISD::VSHL";
464 case ARMISD::VSHRs: return "ARMISD::VSHRs";
465 case ARMISD::VSHRu: return "ARMISD::VSHRu";
466 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
467 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
468 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
469 case ARMISD::VSHRN: return "ARMISD::VSHRN";
470 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
471 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
472 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
473 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
474 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
475 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
476 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
477 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
478 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
479 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
480 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
481 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
482 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
483 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000484 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000485 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000486 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000487 case ARMISD::VREV64: return "ARMISD::VREV64";
488 case ARMISD::VREV32: return "ARMISD::VREV32";
489 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000490 case ARMISD::VZIP: return "ARMISD::VZIP";
491 case ARMISD::VUZP: return "ARMISD::VUZP";
492 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000493 }
494}
495
Bill Wendlingb4202b82009-07-01 18:50:55 +0000496/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000497unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
498 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
499}
500
Evan Chenga8e29892007-01-19 07:51:42 +0000501//===----------------------------------------------------------------------===//
502// Lowering Code
503//===----------------------------------------------------------------------===//
504
Evan Chenga8e29892007-01-19 07:51:42 +0000505/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
506static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
507 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000508 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000509 case ISD::SETNE: return ARMCC::NE;
510 case ISD::SETEQ: return ARMCC::EQ;
511 case ISD::SETGT: return ARMCC::GT;
512 case ISD::SETGE: return ARMCC::GE;
513 case ISD::SETLT: return ARMCC::LT;
514 case ISD::SETLE: return ARMCC::LE;
515 case ISD::SETUGT: return ARMCC::HI;
516 case ISD::SETUGE: return ARMCC::HS;
517 case ISD::SETULT: return ARMCC::LO;
518 case ISD::SETULE: return ARMCC::LS;
519 }
520}
521
522/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
523/// returns true if the operands should be inverted to form the proper
524/// comparison.
525static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
526 ARMCC::CondCodes &CondCode2) {
527 bool Invert = false;
528 CondCode2 = ARMCC::AL;
529 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000530 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000531 case ISD::SETEQ:
532 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
533 case ISD::SETGT:
534 case ISD::SETOGT: CondCode = ARMCC::GT; break;
535 case ISD::SETGE:
536 case ISD::SETOGE: CondCode = ARMCC::GE; break;
537 case ISD::SETOLT: CondCode = ARMCC::MI; break;
538 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
539 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
540 case ISD::SETO: CondCode = ARMCC::VC; break;
541 case ISD::SETUO: CondCode = ARMCC::VS; break;
542 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
543 case ISD::SETUGT: CondCode = ARMCC::HI; break;
544 case ISD::SETUGE: CondCode = ARMCC::PL; break;
545 case ISD::SETLT:
546 case ISD::SETULT: CondCode = ARMCC::LT; break;
547 case ISD::SETLE:
548 case ISD::SETULE: CondCode = ARMCC::LE; break;
549 case ISD::SETNE:
550 case ISD::SETUNE: CondCode = ARMCC::NE; break;
551 }
552 return Invert;
553}
554
Bob Wilson1f595bb2009-04-17 19:07:39 +0000555//===----------------------------------------------------------------------===//
556// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000557//===----------------------------------------------------------------------===//
558
559#include "ARMGenCallingConv.inc"
560
561// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000562static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000563 CCValAssign::LocInfo &LocInfo,
564 CCState &State, bool CanFail) {
565 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
566
567 // Try to get the first register.
568 if (unsigned Reg = State.AllocateReg(RegList, 4))
569 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
570 else {
571 // For the 2nd half of a v2f64, do not fail.
572 if (CanFail)
573 return false;
574
575 // Put the whole thing on the stack.
576 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
577 State.AllocateStack(8, 4),
578 LocVT, LocInfo));
579 return true;
580 }
581
582 // Try to get the second register.
583 if (unsigned Reg = State.AllocateReg(RegList, 4))
584 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
585 else
586 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
587 State.AllocateStack(4, 4),
588 LocVT, LocInfo));
589 return true;
590}
591
Owen Andersone50ed302009-08-10 22:56:29 +0000592static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000593 CCValAssign::LocInfo &LocInfo,
594 ISD::ArgFlagsTy &ArgFlags,
595 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000596 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
597 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000599 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
600 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000601 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000602}
603
604// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000605static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000606 CCValAssign::LocInfo &LocInfo,
607 CCState &State, bool CanFail) {
608 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
609 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
610
611 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
612 if (Reg == 0) {
613 // For the 2nd half of a v2f64, do not just fail.
614 if (CanFail)
615 return false;
616
617 // Put the whole thing on the stack.
618 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
619 State.AllocateStack(8, 8),
620 LocVT, LocInfo));
621 return true;
622 }
623
624 unsigned i;
625 for (i = 0; i < 2; ++i)
626 if (HiRegList[i] == Reg)
627 break;
628
629 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
630 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
631 LocVT, LocInfo));
632 return true;
633}
634
Owen Andersone50ed302009-08-10 22:56:29 +0000635static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000636 CCValAssign::LocInfo &LocInfo,
637 ISD::ArgFlagsTy &ArgFlags,
638 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000639 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
640 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000642 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
643 return false;
644 return true; // we handled it
645}
646
Owen Andersone50ed302009-08-10 22:56:29 +0000647static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000648 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000649 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
650 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
651
Bob Wilsone65586b2009-04-17 20:40:45 +0000652 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
653 if (Reg == 0)
654 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000655
Bob Wilsone65586b2009-04-17 20:40:45 +0000656 unsigned i;
657 for (i = 0; i < 2; ++i)
658 if (HiRegList[i] == Reg)
659 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000660
Bob Wilson5bafff32009-06-22 23:27:02 +0000661 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000662 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000663 LocVT, LocInfo));
664 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000665}
666
Owen Andersone50ed302009-08-10 22:56:29 +0000667static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000668 CCValAssign::LocInfo &LocInfo,
669 ISD::ArgFlagsTy &ArgFlags,
670 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000671 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
672 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000674 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000675 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000676}
677
Owen Andersone50ed302009-08-10 22:56:29 +0000678static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000679 CCValAssign::LocInfo &LocInfo,
680 ISD::ArgFlagsTy &ArgFlags,
681 CCState &State) {
682 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
683 State);
684}
685
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000686/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
687/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000688CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000689 bool Return,
690 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000691 switch (CC) {
692 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000693 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000694 case CallingConv::C:
695 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000696 // Use target triple & subtarget features to do actual dispatch.
697 if (Subtarget->isAAPCS_ABI()) {
698 if (Subtarget->hasVFP2() &&
699 FloatABIType == FloatABI::Hard && !isVarArg)
700 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
701 else
702 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
703 } else
704 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000705 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000706 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000707 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000708 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000709 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000710 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000711 }
712}
713
Dan Gohman98ca4f22009-08-05 01:29:28 +0000714/// LowerCallResult - Lower the result values of a call into the
715/// appropriate copies out of appropriate physical registers.
716SDValue
717ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000718 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000719 const SmallVectorImpl<ISD::InputArg> &Ins,
720 DebugLoc dl, SelectionDAG &DAG,
721 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000722
Bob Wilson1f595bb2009-04-17 19:07:39 +0000723 // Assign locations to each value returned by this call.
724 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000725 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000726 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000727 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000728 CCAssignFnForNode(CallConv, /* Return*/ true,
729 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000730
731 // Copy all of the result registers out of their specified physreg.
732 for (unsigned i = 0; i != RVLocs.size(); ++i) {
733 CCValAssign VA = RVLocs[i];
734
Bob Wilson80915242009-04-25 00:33:20 +0000735 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000736 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000737 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000738 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000739 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000740 Chain = Lo.getValue(1);
741 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000742 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000744 InFlag);
745 Chain = Hi.getValue(1);
746 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000748
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 if (VA.getLocVT() == MVT::v2f64) {
750 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
751 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
752 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000753
754 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000756 Chain = Lo.getValue(1);
757 InFlag = Lo.getValue(2);
758 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000760 Chain = Hi.getValue(1);
761 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
763 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
764 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000765 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000766 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000767 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
768 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000769 Chain = Val.getValue(1);
770 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000771 }
Bob Wilson80915242009-04-25 00:33:20 +0000772
773 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000774 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000775 case CCValAssign::Full: break;
776 case CCValAssign::BCvt:
777 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
778 break;
779 }
780
Dan Gohman98ca4f22009-08-05 01:29:28 +0000781 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000782 }
783
Dan Gohman98ca4f22009-08-05 01:29:28 +0000784 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000785}
786
787/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
788/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000789/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000790/// a byval function parameter.
791/// Sometimes what we are copying is the end of a larger object, the part that
792/// does not fit in registers.
793static SDValue
794CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
795 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
796 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000798 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
799 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
800}
801
Bob Wilsondee46d72009-04-17 20:35:10 +0000802/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000803SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000804ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
805 SDValue StackPtr, SDValue Arg,
806 DebugLoc dl, SelectionDAG &DAG,
807 const CCValAssign &VA,
808 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000809 unsigned LocMemOffset = VA.getLocMemOffset();
810 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
811 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
812 if (Flags.isByVal()) {
813 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
814 }
815 return DAG.getStore(Chain, dl, Arg, PtrOff,
816 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000817}
818
Dan Gohman98ca4f22009-08-05 01:29:28 +0000819void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000820 SDValue Chain, SDValue &Arg,
821 RegsToPassVector &RegsToPass,
822 CCValAssign &VA, CCValAssign &NextVA,
823 SDValue &StackPtr,
824 SmallVector<SDValue, 8> &MemOpChains,
825 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000826
827 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000829 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
830
831 if (NextVA.isRegLoc())
832 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
833 else {
834 assert(NextVA.isMemLoc());
835 if (StackPtr.getNode() == 0)
836 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
837
Dan Gohman98ca4f22009-08-05 01:29:28 +0000838 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
839 dl, DAG, NextVA,
840 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000841 }
842}
843
Dan Gohman98ca4f22009-08-05 01:29:28 +0000844/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000845/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
846/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000847SDValue
848ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000849 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000850 bool isTailCall,
851 const SmallVectorImpl<ISD::OutputArg> &Outs,
852 const SmallVectorImpl<ISD::InputArg> &Ins,
853 DebugLoc dl, SelectionDAG &DAG,
854 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000855
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856 // Analyze operands of the call, assigning locations to each operand.
857 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000858 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
859 *DAG.getContext());
860 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000861 CCAssignFnForNode(CallConv, /* Return*/ false,
862 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000863
Bob Wilson1f595bb2009-04-17 19:07:39 +0000864 // Get a count of how many bytes are to be pushed on the stack.
865 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000866
867 // Adjust the stack pointer for the new arguments...
868 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000869 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000872
Bob Wilson5bafff32009-06-22 23:27:02 +0000873 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000875
Bob Wilson1f595bb2009-04-17 19:07:39 +0000876 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000877 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000878 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
879 i != e;
880 ++i, ++realArgIdx) {
881 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000882 SDValue Arg = Outs[realArgIdx].Val;
883 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000884
Bob Wilson1f595bb2009-04-17 19:07:39 +0000885 // Promote the value if needed.
886 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000887 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000888 case CCValAssign::Full: break;
889 case CCValAssign::SExt:
890 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
891 break;
892 case CCValAssign::ZExt:
893 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
894 break;
895 case CCValAssign::AExt:
896 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
897 break;
898 case CCValAssign::BCvt:
899 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
900 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000901 }
902
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000903 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000904 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 if (VA.getLocVT() == MVT::v2f64) {
906 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
907 DAG.getConstant(0, MVT::i32));
908 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
909 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000910
Dan Gohman98ca4f22009-08-05 01:29:28 +0000911 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000912 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
913
914 VA = ArgLocs[++i]; // skip ahead to next loc
915 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000917 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
918 } else {
919 assert(VA.isMemLoc());
920 if (StackPtr.getNode() == 0)
921 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
922
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
924 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000925 }
926 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000927 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000928 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000929 }
930 } else if (VA.isRegLoc()) {
931 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
932 } else {
933 assert(VA.isMemLoc());
934 if (StackPtr.getNode() == 0)
935 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
936
Dan Gohman98ca4f22009-08-05 01:29:28 +0000937 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
938 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000939 }
Evan Chenga8e29892007-01-19 07:51:42 +0000940 }
941
942 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000944 &MemOpChains[0], MemOpChains.size());
945
946 // Build a sequence of copy-to-reg nodes chained together with token chain
947 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000948 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000949 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000950 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000951 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000952 InFlag = Chain.getValue(1);
953 }
954
Bill Wendling056292f2008-09-16 21:48:12 +0000955 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
956 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
957 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000958 bool isDirect = false;
959 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000960 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000961 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
962 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000963 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000964 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000965 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000966 getTargetMachine().getRelocationModel() != Reloc::Static;
967 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000968 // ARM call to a local ARM function is predicable.
969 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000970 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000971 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge4e4ed32009-08-28 23:18:09 +0000972 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000973 ARMPCLabelIndex,
974 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000975 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000977 Callee = DAG.getLoad(getPointerTy(), dl,
978 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000980 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000981 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000982 } else
983 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000984 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000985 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000986 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000987 getTargetMachine().getRelocationModel() != Reloc::Static;
988 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000989 // tBX takes a register source operand.
990 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000991 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Owen Anderson1d0be152009-08-13 21:58:54 +0000992 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +0000993 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000994 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000996 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000997 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000999 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001000 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001001 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001002 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001003 }
1004
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001005 // FIXME: handle tail calls differently.
1006 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001007 if (Subtarget->isThumb()) {
1008 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001009 CallOpc = ARMISD::CALL_NOLINK;
1010 else
1011 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1012 } else {
1013 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001014 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1015 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001016 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001017 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001018 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001020 InFlag = Chain.getValue(1);
1021 }
1022
Dan Gohman475871a2008-07-27 21:46:04 +00001023 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001024 Ops.push_back(Chain);
1025 Ops.push_back(Callee);
1026
1027 // Add argument registers to the end of the list so that they are known live
1028 // into the call.
1029 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1030 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1031 RegsToPass[i].second.getValueType()));
1032
Gabor Greifba36cb52008-08-28 21:40:38 +00001033 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001034 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001035 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001037 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001038 InFlag = Chain.getValue(1);
1039
Chris Lattnere563bbc2008-10-11 22:08:30 +00001040 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1041 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001042 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001043 InFlag = Chain.getValue(1);
1044
Bob Wilson1f595bb2009-04-17 19:07:39 +00001045 // Handle result values, copying them out of physregs into vregs that we
1046 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001047 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1048 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001049}
1050
Dan Gohman98ca4f22009-08-05 01:29:28 +00001051SDValue
1052ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001053 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001054 const SmallVectorImpl<ISD::OutputArg> &Outs,
1055 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001056
Bob Wilsondee46d72009-04-17 20:35:10 +00001057 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001058 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059
Bob Wilsondee46d72009-04-17 20:35:10 +00001060 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1062 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001063
Dan Gohman98ca4f22009-08-05 01:29:28 +00001064 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001065 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1066 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001067
1068 // If this is the first return lowered for this function, add
1069 // the regs to the liveout set for the function.
1070 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1071 for (unsigned i = 0; i != RVLocs.size(); ++i)
1072 if (RVLocs[i].isRegLoc())
1073 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001074 }
1075
Bob Wilson1f595bb2009-04-17 19:07:39 +00001076 SDValue Flag;
1077
1078 // Copy the result values into the output registers.
1079 for (unsigned i = 0, realRVLocIdx = 0;
1080 i != RVLocs.size();
1081 ++i, ++realRVLocIdx) {
1082 CCValAssign &VA = RVLocs[i];
1083 assert(VA.isRegLoc() && "Can only return in registers!");
1084
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001086
1087 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001088 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089 case CCValAssign::Full: break;
1090 case CCValAssign::BCvt:
1091 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1092 break;
1093 }
1094
Bob Wilson1f595bb2009-04-17 19:07:39 +00001095 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001097 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001098 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1099 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001100 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001102
1103 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1104 Flag = Chain.getValue(1);
1105 VA = RVLocs[++i]; // skip ahead to next loc
1106 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1107 HalfGPRs.getValue(1), Flag);
1108 Flag = Chain.getValue(1);
1109 VA = RVLocs[++i]; // skip ahead to next loc
1110
1111 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1113 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001114 }
1115 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1116 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001118 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001120 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001121 VA = RVLocs[++i]; // skip ahead to next loc
1122 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1123 Flag);
1124 } else
1125 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1126
Bob Wilsondee46d72009-04-17 20:35:10 +00001127 // Guarantee that all emitted copies are
1128 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001129 Flag = Chain.getValue(1);
1130 }
1131
1132 SDValue result;
1133 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001135 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001136 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001137
1138 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001139}
1140
Bob Wilson2dc4f542009-03-20 22:42:55 +00001141// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001142// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001143// one of the above mentioned nodes. It has to be wrapped because otherwise
1144// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1145// be used to form addressing mode. These wrapped nodes will be selected
1146// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001147static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001148 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001149 // FIXME there is no actual debug info here
1150 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001151 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001152 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001153 if (CP->isMachineConstantPoolEntry())
1154 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1155 CP->getAlignment());
1156 else
1157 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1158 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001160}
1161
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001162// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001163SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001164ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1165 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001166 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001167 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001168 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1169 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001170 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001171 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001172 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001174 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001175 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001176
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001178 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001179
1180 // call __tls_get_addr.
1181 ArgListTy Args;
1182 ArgListEntry Entry;
1183 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001184 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001185 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001186 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001187 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001188 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1189 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001191 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001192 return CallResult.first;
1193}
1194
1195// Lower ISD::GlobalTLSAddress using the "initial exec" or
1196// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001197SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001198ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001199 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001200 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001201 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001202 SDValue Offset;
1203 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001204 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001205 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001206 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001207
Chris Lattner4fb63d02009-07-15 04:12:33 +00001208 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001209 // initial exec model
1210 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1211 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001212 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001213 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001214 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001216 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001217 Chain = Offset.getValue(1);
1218
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001220 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001221
Dale Johannesen33c960f2009-02-04 20:06:27 +00001222 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001223 } else {
1224 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001225 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001226 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001228 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001229 }
1230
1231 // The address of the thread local variable is the add of the thread
1232 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001233 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001234}
1235
Dan Gohman475871a2008-07-27 21:46:04 +00001236SDValue
1237ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001238 // TODO: implement the "local dynamic" model
1239 assert(Subtarget->isTargetELF() &&
1240 "TLS not implemented for non-ELF targets");
1241 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1242 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1243 // otherwise use the "Local Exec" TLS Model
1244 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1245 return LowerToTLSGeneralDynamicModel(GA, DAG);
1246 else
1247 return LowerToTLSExecModels(GA, DAG);
1248}
1249
Dan Gohman475871a2008-07-27 21:46:04 +00001250SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001251 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001252 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001253 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001254 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1255 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1256 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001257 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001258 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001259 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001260 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001262 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001263 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001264 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001265 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001266 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001267 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001268 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001269 return Result;
1270 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001271 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001272 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001273 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001274 }
1275}
1276
Dan Gohman475871a2008-07-27 21:46:04 +00001277SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001278 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001280 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001281 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1282 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001283 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001284 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001285 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001286 else {
Evan Chenge4e4ed32009-08-28 23:18:09 +00001287 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1288 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001289 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001290 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001291 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001292 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001293
Dale Johannesen33c960f2009-02-04 20:06:27 +00001294 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001295 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001296
1297 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001298 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001299 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001300 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001301
Evan Cheng63476a82009-09-03 07:04:02 +00001302 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Dale Johannesen33c960f2009-02-04 20:06:27 +00001303 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001304
1305 return Result;
1306}
1307
Dan Gohman475871a2008-07-27 21:46:04 +00001308SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001309 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001310 assert(Subtarget->isTargetELF() &&
1311 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001312 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001313 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001314 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001315 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1316 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001317 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001318 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001320 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001322 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001323}
1324
Bob Wilsona599bff2009-08-04 00:36:16 +00001325static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson31fb12f2009-08-26 17:39:53 +00001326 unsigned NumVecs) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001327 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001328 EVT VT = Node->getValueType(0);
Bob Wilsona599bff2009-08-04 00:36:16 +00001329
Bob Wilson31fb12f2009-08-26 17:39:53 +00001330 // No expansion needed for 64-bit vectors.
1331 if (VT.is64BitVector())
1332 return SDValue();
Bob Wilsona599bff2009-08-04 00:36:16 +00001333
Bob Wilson31fb12f2009-08-26 17:39:53 +00001334 // FIXME: We need to expand VLD3 and VLD4 of 128-bit vectors into separate
1335 // operations to load the even and odd registers.
1336 return SDValue();
Bob Wilsona599bff2009-08-04 00:36:16 +00001337}
1338
Bob Wilsonb36ec862009-08-06 18:47:44 +00001339static SDValue LowerNeonVSTIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson31fb12f2009-08-26 17:39:53 +00001340 unsigned NumVecs) {
Bob Wilsonb36ec862009-08-06 18:47:44 +00001341 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001342 EVT VT = Node->getOperand(3).getValueType();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001343
Bob Wilson31fb12f2009-08-26 17:39:53 +00001344 // No expansion needed for 64-bit vectors.
1345 if (VT.is64BitVector())
1346 return SDValue();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001347
Bob Wilson31fb12f2009-08-26 17:39:53 +00001348 // FIXME: We need to expand VST3 and VST4 of 128-bit vectors into separate
1349 // operations to store the even and odd registers.
1350 return SDValue();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001351}
1352
Bob Wilson243fcc52009-09-01 04:26:28 +00001353static SDValue LowerNeonVLDLaneIntrinsic(SDValue Op, SelectionDAG &DAG,
1354 unsigned NumVecs) {
1355 SDNode *Node = Op.getNode();
1356 EVT VT = Node->getValueType(0);
1357
1358 if (!VT.is64BitVector())
1359 return SDValue(); // unimplemented
1360
1361 // Change the lane number operand to be a TargetConstant; otherwise it
1362 // will be legalized into a register.
1363 ConstantSDNode *Lane = dyn_cast<ConstantSDNode>(Node->getOperand(NumVecs+3));
1364 if (!Lane) {
1365 assert(false && "vld lane number must be a constant");
1366 return SDValue();
1367 }
1368 SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
1369 Ops[NumVecs+3] = DAG.getTargetConstant(Lane->getZExtValue(), MVT::i32);
1370 return DAG.UpdateNodeOperands(Op, &Ops[0], Ops.size());
1371}
1372
Bob Wilson8a3198b2009-09-01 18:51:56 +00001373static SDValue LowerNeonVSTLaneIntrinsic(SDValue Op, SelectionDAG &DAG,
1374 unsigned NumVecs) {
1375 SDNode *Node = Op.getNode();
1376 EVT VT = Node->getOperand(3).getValueType();
1377
1378 if (!VT.is64BitVector())
1379 return SDValue(); // unimplemented
1380
1381 // Change the lane number operand to be a TargetConstant; otherwise it
1382 // will be legalized into a register.
1383 ConstantSDNode *Lane = dyn_cast<ConstantSDNode>(Node->getOperand(NumVecs+3));
1384 if (!Lane) {
1385 assert(false && "vst lane number must be a constant");
1386 return SDValue();
1387 }
1388 SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
1389 Ops[NumVecs+3] = DAG.getTargetConstant(Lane->getZExtValue(), MVT::i32);
1390 return DAG.UpdateNodeOperands(Op, &Ops[0], Ops.size());
1391}
1392
Bob Wilsona599bff2009-08-04 00:36:16 +00001393SDValue
1394ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1395 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1396 switch (IntNo) {
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001397 case Intrinsic::arm_neon_vld3:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001398 return LowerNeonVLDIntrinsic(Op, DAG, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001399 case Intrinsic::arm_neon_vld4:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001400 return LowerNeonVLDIntrinsic(Op, DAG, 4);
Bob Wilson243fcc52009-09-01 04:26:28 +00001401 case Intrinsic::arm_neon_vld2lane:
1402 return LowerNeonVLDLaneIntrinsic(Op, DAG, 2);
1403 case Intrinsic::arm_neon_vld3lane:
1404 return LowerNeonVLDLaneIntrinsic(Op, DAG, 3);
1405 case Intrinsic::arm_neon_vld4lane:
1406 return LowerNeonVLDLaneIntrinsic(Op, DAG, 4);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001407 case Intrinsic::arm_neon_vst3:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001408 return LowerNeonVSTIntrinsic(Op, DAG, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001409 case Intrinsic::arm_neon_vst4:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001410 return LowerNeonVSTIntrinsic(Op, DAG, 4);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001411 case Intrinsic::arm_neon_vst2lane:
1412 return LowerNeonVSTLaneIntrinsic(Op, DAG, 2);
1413 case Intrinsic::arm_neon_vst3lane:
1414 return LowerNeonVSTLaneIntrinsic(Op, DAG, 3);
1415 case Intrinsic::arm_neon_vst4lane:
1416 return LowerNeonVSTLaneIntrinsic(Op, DAG, 4);
Bob Wilsona599bff2009-08-04 00:36:16 +00001417 default: return SDValue(); // Don't custom lower most intrinsics.
1418 }
1419}
1420
Jim Grosbach0e0da732009-05-12 23:59:14 +00001421SDValue
1422ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001423 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001424 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001425 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001426 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001427 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001428 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001429 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1430 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001431 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001432 MachineFunction &MF = DAG.getMachineFunction();
1433 EVT PtrVT = getPointerTy();
1434 DebugLoc dl = Op.getDebugLoc();
1435 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1436 SDValue CPAddr;
1437 unsigned PCAdj = (RelocM != Reloc::PIC_)
1438 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001439 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001440 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1441 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001442 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001443 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001444 SDValue Result =
1445 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1446 SDValue Chain = Result.getValue(1);
1447
1448 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001450 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1451 }
1452 return Result;
1453 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001454 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001456 }
1457}
1458
Dan Gohman475871a2008-07-27 21:46:04 +00001459static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001460 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001461 // vastart just stores the address of the VarArgsFrameIndex slot into the
1462 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001463 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001464 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001465 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001466 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001467 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001468}
1469
Dan Gohman475871a2008-07-27 21:46:04 +00001470SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001471ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1472 SDNode *Node = Op.getNode();
1473 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001474 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001475 SDValue Chain = Op.getOperand(0);
1476 SDValue Size = Op.getOperand(1);
1477 SDValue Align = Op.getOperand(2);
1478
1479 // Chain the dynamic stack allocation so that it doesn't modify the stack
1480 // pointer when other instructions are using the stack.
1481 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1482
1483 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1484 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1485 if (AlignVal > StackAlign)
1486 // Do this now since selection pass cannot introduce new target
1487 // independent node.
1488 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1489
1490 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1491 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1492 // do even more horrible hack later.
1493 MachineFunction &MF = DAG.getMachineFunction();
1494 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1495 if (AFI->isThumb1OnlyFunction()) {
1496 bool Negate = true;
1497 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1498 if (C) {
1499 uint32_t Val = C->getZExtValue();
1500 if (Val <= 508 && ((Val & 3) == 0))
1501 Negate = false;
1502 }
1503 if (Negate)
1504 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1505 }
1506
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001508 SDValue Ops1[] = { Chain, Size, Align };
1509 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1510 Chain = Res.getValue(1);
1511 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1512 DAG.getIntPtrConstant(0, true), SDValue());
1513 SDValue Ops2[] = { Res, Chain };
1514 return DAG.getMergeValues(Ops2, 2, dl);
1515}
1516
1517SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001518ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1519 SDValue &Root, SelectionDAG &DAG,
1520 DebugLoc dl) {
1521 MachineFunction &MF = DAG.getMachineFunction();
1522 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1523
1524 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001525 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001526 RC = ARM::tGPRRegisterClass;
1527 else
1528 RC = ARM::GPRRegisterClass;
1529
1530 // Transform the arguments stored in physical registers into virtual ones.
1531 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001533
1534 SDValue ArgValue2;
1535 if (NextVA.isMemLoc()) {
1536 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1537 MachineFrameInfo *MFI = MF.getFrameInfo();
1538 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1539
1540 // Create load node to retrieve arguments from the stack.
1541 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001543 } else {
1544 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001546 }
1547
Owen Anderson825b72b2009-08-11 20:47:22 +00001548 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001549}
1550
1551SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001552ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001553 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001554 const SmallVectorImpl<ISD::InputArg>
1555 &Ins,
1556 DebugLoc dl, SelectionDAG &DAG,
1557 SmallVectorImpl<SDValue> &InVals) {
1558
Bob Wilson1f595bb2009-04-17 19:07:39 +00001559 MachineFunction &MF = DAG.getMachineFunction();
1560 MachineFrameInfo *MFI = MF.getFrameInfo();
1561
Bob Wilson1f595bb2009-04-17 19:07:39 +00001562 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1563
1564 // Assign locations to all of the incoming arguments.
1565 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1567 *DAG.getContext());
1568 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001569 CCAssignFnForNode(CallConv, /* Return*/ false,
1570 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001571
1572 SmallVector<SDValue, 16> ArgValues;
1573
1574 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1575 CCValAssign &VA = ArgLocs[i];
1576
Bob Wilsondee46d72009-04-17 20:35:10 +00001577 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001578 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001579 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001580
Bob Wilson5bafff32009-06-22 23:27:02 +00001581 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001582 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001583 // f64 and vector types are split up into multiple registers or
1584 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001586
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001588 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001589 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001590 VA = ArgLocs[++i]; // skip ahead to next loc
1591 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1594 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001595 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001597 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1598 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001600
Bob Wilson5bafff32009-06-22 23:27:02 +00001601 } else {
1602 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001603
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001605 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001607 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001609 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001610 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001611 RC = (AFI->isThumb1OnlyFunction() ?
1612 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001613 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001614 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001615
1616 // Transform the arguments in physical registers into virtual ones.
1617 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001619 }
1620
1621 // If this is an 8 or 16-bit value, it is really passed promoted
1622 // to 32 bits. Insert an assert[sz]ext to capture this, then
1623 // truncate to the right size.
1624 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001625 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001626 case CCValAssign::Full: break;
1627 case CCValAssign::BCvt:
1628 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1629 break;
1630 case CCValAssign::SExt:
1631 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1632 DAG.getValueType(VA.getValVT()));
1633 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1634 break;
1635 case CCValAssign::ZExt:
1636 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1637 DAG.getValueType(VA.getValVT()));
1638 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1639 break;
1640 }
1641
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001643
1644 } else { // VA.isRegLoc()
1645
1646 // sanity check
1647 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001649
1650 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1651 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1652
Bob Wilsondee46d72009-04-17 20:35:10 +00001653 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001655 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001656 }
1657 }
1658
1659 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001660 if (isVarArg) {
1661 static const unsigned GPRArgRegs[] = {
1662 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1663 };
1664
Bob Wilsondee46d72009-04-17 20:35:10 +00001665 unsigned NumGPRs = CCInfo.getFirstUnallocated
1666 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001667
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001668 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1669 unsigned VARegSize = (4 - NumGPRs) * 4;
1670 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001671 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001672 if (VARegSaveSize) {
1673 // If this function is vararg, store any remaining integer argument regs
1674 // to their spots on the stack so that they may be loaded by deferencing
1675 // the result of va_next.
1676 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001677 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001678 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1679 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001680 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001681
Dan Gohman475871a2008-07-27 21:46:04 +00001682 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001683 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001684 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001685 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001686 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001687 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001688 RC = ARM::GPRRegisterClass;
1689
Bob Wilson998e1252009-04-20 18:36:57 +00001690 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001692 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001693 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001694 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001695 DAG.getConstant(4, getPointerTy()));
1696 }
1697 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001698 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001700 } else
1701 // This will point to the next argument passed via stack.
1702 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1703 }
1704
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001706}
1707
1708/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001709static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001710 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001711 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001712 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001713 // Maybe this has already been legalized into the constant pool?
1714 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001715 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001716 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1717 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001718 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001719 }
1720 }
1721 return false;
1722}
1723
David Goodwinf1daf7d2009-07-08 23:10:31 +00001724static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1725 return ( isThumb1Only && (C & ~255U) == 0) ||
1726 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001727}
1728
1729/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1730/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001731static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001732 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001733 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001734 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001735 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001736 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001737 // Constant does not fit, try adjusting it by one?
1738 switch (CC) {
1739 default: break;
1740 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001741 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001742 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001743 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001745 }
1746 break;
1747 case ISD::SETULT:
1748 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001749 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001750 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001751 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001752 }
1753 break;
1754 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001755 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001756 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001757 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001759 }
1760 break;
1761 case ISD::SETULE:
1762 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001763 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001764 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001766 }
1767 break;
1768 }
1769 }
1770 }
1771
1772 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001773 ARMISD::NodeType CompareType;
1774 switch (CondCode) {
1775 default:
1776 CompareType = ARMISD::CMP;
1777 break;
1778 case ARMCC::EQ:
1779 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001780 // Uses only Z Flag
1781 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001782 break;
1783 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1785 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001786}
1787
1788/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001789static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001790 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001791 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001792 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001793 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001794 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001795 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1796 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001797}
1798
Dan Gohman475871a2008-07-27 21:46:04 +00001799static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001800 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001801 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001802 SDValue LHS = Op.getOperand(0);
1803 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001804 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001805 SDValue TrueVal = Op.getOperand(2);
1806 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001807 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001808
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001810 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001812 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001813 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001814 }
1815
1816 ARMCC::CondCodes CondCode, CondCode2;
1817 if (FPCCToARMCC(CC, CondCode, CondCode2))
1818 std::swap(TrueVal, FalseVal);
1819
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1821 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001822 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1823 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001824 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001825 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001827 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001828 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001829 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001830 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001831 }
1832 return Result;
1833}
1834
Dan Gohman475871a2008-07-27 21:46:04 +00001835static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001836 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001837 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001838 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001839 SDValue LHS = Op.getOperand(2);
1840 SDValue RHS = Op.getOperand(3);
1841 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001842 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001843
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001845 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001847 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001849 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001850 }
1851
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001853 ARMCC::CondCodes CondCode, CondCode2;
1854 if (FPCCToARMCC(CC, CondCode, CondCode2))
1855 // Swap the LHS/RHS of the comparison if needed.
1856 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001857
Dale Johannesende064702009-02-06 21:50:26 +00001858 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1860 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1861 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001862 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001863 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001864 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001865 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001866 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001867 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001868 }
1869 return Res;
1870}
1871
Dan Gohman475871a2008-07-27 21:46:04 +00001872SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1873 SDValue Chain = Op.getOperand(0);
1874 SDValue Table = Op.getOperand(1);
1875 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001876 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001877
Owen Andersone50ed302009-08-10 22:56:29 +00001878 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001879 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1880 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001881 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001882 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001883 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001884 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1885 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001886 if (Subtarget->isThumb2()) {
1887 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1888 // which does another jump to the destination. This also makes it easier
1889 // to translate it to TBB / TBH later.
1890 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001892 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001893 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001894 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001895 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001896 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001897 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001899 } else {
1900 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1901 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001903 }
Evan Chenga8e29892007-01-19 07:51:42 +00001904}
1905
Dan Gohman475871a2008-07-27 21:46:04 +00001906static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001907 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001908 unsigned Opc =
1909 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1911 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001912}
1913
Dan Gohman475871a2008-07-27 21:46:04 +00001914static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001915 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001916 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001917 unsigned Opc =
1918 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1919
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001921 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001922}
1923
Dan Gohman475871a2008-07-27 21:46:04 +00001924static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001925 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001926 SDValue Tmp0 = Op.getOperand(0);
1927 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001928 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001929 EVT VT = Op.getValueType();
1930 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001931 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1932 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1934 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001935 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001936}
1937
Jim Grosbach0e0da732009-05-12 23:59:14 +00001938SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1939 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1940 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001941 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001942 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1943 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001944 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001945 ? ARM::R7 : ARM::R11;
1946 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1947 while (Depth--)
1948 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1949 return FrameAddr;
1950}
1951
Dan Gohman475871a2008-07-27 21:46:04 +00001952SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001953ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001954 SDValue Chain,
1955 SDValue Dst, SDValue Src,
1956 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001957 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001958 const Value *DstSV, uint64_t DstSVOff,
1959 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001960 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001961 // This requires 4-byte alignment.
1962 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001963 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001964 // This requires the copy size to be a constant, preferrably
1965 // within a subtarget-specific limit.
1966 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1967 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001968 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001969 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001970 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001971 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001972
1973 unsigned BytesLeft = SizeVal & 3;
1974 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001975 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001977 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001978 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001979 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001980 SDValue TFOps[MAX_LOADS_IN_LDM];
1981 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001982 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001983
Evan Cheng4102eb52007-10-22 22:11:27 +00001984 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1985 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001986 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001987 while (EmittedNumMemOps < NumMemOps) {
1988 for (i = 0;
1989 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001990 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1992 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001993 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001994 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001995 SrcOff += VTSize;
1996 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001998
Evan Cheng4102eb52007-10-22 22:11:27 +00001999 for (i = 0;
2000 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002001 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2003 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002004 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002005 DstOff += VTSize;
2006 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002008
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002009 EmittedNumMemOps += i;
2010 }
2011
Bob Wilson2dc4f542009-03-20 22:42:55 +00002012 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002013 return Chain;
2014
2015 // Issue loads / stores for the trailing (1 - 3) bytes.
2016 unsigned BytesLeftSave = BytesLeft;
2017 i = 0;
2018 while (BytesLeft) {
2019 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002021 VTSize = 2;
2022 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002024 VTSize = 1;
2025 }
2026
Dale Johannesen0f502f62009-02-03 22:26:09 +00002027 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2029 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002030 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002031 TFOps[i] = Loads[i].getValue(1);
2032 ++i;
2033 SrcOff += VTSize;
2034 BytesLeft -= VTSize;
2035 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002037
2038 i = 0;
2039 BytesLeft = BytesLeftSave;
2040 while (BytesLeft) {
2041 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002043 VTSize = 2;
2044 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002046 VTSize = 1;
2047 }
2048
Dale Johannesen0f502f62009-02-03 22:26:09 +00002049 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2051 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002052 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002053 ++i;
2054 DstOff += VTSize;
2055 BytesLeft -= VTSize;
2056 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002058}
2059
Duncan Sands1607f052008-12-01 11:39:25 +00002060static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002061 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002062 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002063 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002064 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2066 DAG.getConstant(0, MVT::i32));
2067 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2068 DAG.getConstant(1, MVT::i32));
2069 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002070 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002071
Evan Chengc7c77292008-11-04 19:57:48 +00002072 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002073 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002074 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002075
Chris Lattner27a6c732007-11-24 07:07:01 +00002076 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002078}
2079
Bob Wilson5bafff32009-06-22 23:27:02 +00002080/// getZeroVector - Returns a vector of specified type with all zero elements.
2081///
Owen Andersone50ed302009-08-10 22:56:29 +00002082static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002083 assert(VT.isVector() && "Expected a vector type");
2084
2085 // Zero vectors are used to represent vector negation and in those cases
2086 // will be implemented with the NEON VNEG instruction. However, VNEG does
2087 // not support i64 elements, so sometimes the zero vectors will need to be
2088 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002089 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002090 // to their dest type. This ensures they get CSE'd.
2091 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002092 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2093 SmallVector<SDValue, 8> Ops;
2094 MVT TVT;
2095
2096 if (VT.getSizeInBits() == 64) {
2097 Ops.assign(8, Cst); TVT = MVT::v8i8;
2098 } else {
2099 Ops.assign(16, Cst); TVT = MVT::v16i8;
2100 }
2101 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002102
2103 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2104}
2105
2106/// getOnesVector - Returns a vector of specified type with all bits set.
2107///
Owen Andersone50ed302009-08-10 22:56:29 +00002108static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002109 assert(VT.isVector() && "Expected a vector type");
2110
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002111 // Always build ones vectors as <16 x i32> or <8 x i32> bitcasted to their
2112 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002113 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002114 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2115 SmallVector<SDValue, 8> Ops;
2116 MVT TVT;
2117
2118 if (VT.getSizeInBits() == 64) {
2119 Ops.assign(8, Cst); TVT = MVT::v8i8;
2120 } else {
2121 Ops.assign(16, Cst); TVT = MVT::v16i8;
2122 }
2123 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002124
2125 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2126}
2127
2128static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2129 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002130 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002131 DebugLoc dl = N->getDebugLoc();
2132
2133 // Lower vector shifts on NEON to use VSHL.
2134 if (VT.isVector()) {
2135 assert(ST->hasNEON() && "unexpected vector shift");
2136
2137 // Left shifts translate directly to the vshiftu intrinsic.
2138 if (N->getOpcode() == ISD::SHL)
2139 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002141 N->getOperand(0), N->getOperand(1));
2142
2143 assert((N->getOpcode() == ISD::SRA ||
2144 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2145
2146 // NEON uses the same intrinsics for both left and right shifts. For
2147 // right shifts, the shift amounts are negative, so negate the vector of
2148 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002149 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002150 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2151 getZeroVector(ShiftVT, DAG, dl),
2152 N->getOperand(1));
2153 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2154 Intrinsic::arm_neon_vshifts :
2155 Intrinsic::arm_neon_vshiftu);
2156 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002158 N->getOperand(0), NegatedCount);
2159 }
2160
Eli Friedmance392eb2009-08-22 03:13:10 +00002161 // We can get here for a node like i32 = ISD::SHL i32, i64
2162 if (VT != MVT::i64)
2163 return SDValue();
2164
2165 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002166 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002167
Chris Lattner27a6c732007-11-24 07:07:01 +00002168 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2169 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002170 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002171 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002172
Chris Lattner27a6c732007-11-24 07:07:01 +00002173 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002174 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002175
Chris Lattner27a6c732007-11-24 07:07:01 +00002176 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002177 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2178 DAG.getConstant(0, MVT::i32));
2179 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2180 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002181
Chris Lattner27a6c732007-11-24 07:07:01 +00002182 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2183 // captures the result into a carry flag.
2184 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002185 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002186
Chris Lattner27a6c732007-11-24 07:07:01 +00002187 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002189
Chris Lattner27a6c732007-11-24 07:07:01 +00002190 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002191 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002192}
2193
Bob Wilson5bafff32009-06-22 23:27:02 +00002194static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2195 SDValue TmpOp0, TmpOp1;
2196 bool Invert = false;
2197 bool Swap = false;
2198 unsigned Opc = 0;
2199
2200 SDValue Op0 = Op.getOperand(0);
2201 SDValue Op1 = Op.getOperand(1);
2202 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002203 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002204 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2205 DebugLoc dl = Op.getDebugLoc();
2206
2207 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2208 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002209 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002210 case ISD::SETUNE:
2211 case ISD::SETNE: Invert = true; // Fallthrough
2212 case ISD::SETOEQ:
2213 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2214 case ISD::SETOLT:
2215 case ISD::SETLT: Swap = true; // Fallthrough
2216 case ISD::SETOGT:
2217 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2218 case ISD::SETOLE:
2219 case ISD::SETLE: Swap = true; // Fallthrough
2220 case ISD::SETOGE:
2221 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2222 case ISD::SETUGE: Swap = true; // Fallthrough
2223 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2224 case ISD::SETUGT: Swap = true; // Fallthrough
2225 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2226 case ISD::SETUEQ: Invert = true; // Fallthrough
2227 case ISD::SETONE:
2228 // Expand this to (OLT | OGT).
2229 TmpOp0 = Op0;
2230 TmpOp1 = Op1;
2231 Opc = ISD::OR;
2232 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2233 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2234 break;
2235 case ISD::SETUO: Invert = true; // Fallthrough
2236 case ISD::SETO:
2237 // Expand this to (OLT | OGE).
2238 TmpOp0 = Op0;
2239 TmpOp1 = Op1;
2240 Opc = ISD::OR;
2241 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2242 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2243 break;
2244 }
2245 } else {
2246 // Integer comparisons.
2247 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002248 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002249 case ISD::SETNE: Invert = true;
2250 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2251 case ISD::SETLT: Swap = true;
2252 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2253 case ISD::SETLE: Swap = true;
2254 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2255 case ISD::SETULT: Swap = true;
2256 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2257 case ISD::SETULE: Swap = true;
2258 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2259 }
2260
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002261 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002262 if (Opc == ARMISD::VCEQ) {
2263
2264 SDValue AndOp;
2265 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2266 AndOp = Op0;
2267 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2268 AndOp = Op1;
2269
2270 // Ignore bitconvert.
2271 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2272 AndOp = AndOp.getOperand(0);
2273
2274 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2275 Opc = ARMISD::VTST;
2276 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2277 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2278 Invert = !Invert;
2279 }
2280 }
2281 }
2282
2283 if (Swap)
2284 std::swap(Op0, Op1);
2285
2286 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2287
2288 if (Invert)
2289 Result = DAG.getNOT(dl, Result, VT);
2290
2291 return Result;
2292}
2293
2294/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2295/// VMOV instruction, and if so, return the constant being splatted.
2296static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2297 unsigned SplatBitSize, SelectionDAG &DAG) {
2298 switch (SplatBitSize) {
2299 case 8:
2300 // Any 1-byte value is OK.
2301 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002303
2304 case 16:
2305 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2306 if ((SplatBits & ~0xff) == 0 ||
2307 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002309 break;
2310
2311 case 32:
2312 // NEON's 32-bit VMOV supports splat values where:
2313 // * only one byte is nonzero, or
2314 // * the least significant byte is 0xff and the second byte is nonzero, or
2315 // * the least significant 2 bytes are 0xff and the third is nonzero.
2316 if ((SplatBits & ~0xff) == 0 ||
2317 (SplatBits & ~0xff00) == 0 ||
2318 (SplatBits & ~0xff0000) == 0 ||
2319 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002320 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002321
2322 if ((SplatBits & ~0xffff) == 0 &&
2323 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002324 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002325
2326 if ((SplatBits & ~0xffffff) == 0 &&
2327 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002329
2330 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2331 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2332 // VMOV.I32. A (very) minor optimization would be to replicate the value
2333 // and fall through here to test for a valid 64-bit splat. But, then the
2334 // caller would also need to check and handle the change in size.
2335 break;
2336
2337 case 64: {
2338 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2339 uint64_t BitMask = 0xff;
2340 uint64_t Val = 0;
2341 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2342 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2343 Val |= BitMask;
2344 else if ((SplatBits & BitMask) != 0)
2345 return SDValue();
2346 BitMask <<= 8;
2347 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002349 }
2350
2351 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002352 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002353 break;
2354 }
2355
2356 return SDValue();
2357}
2358
2359/// getVMOVImm - If this is a build_vector of constants which can be
2360/// formed by using a VMOV instruction of the specified element size,
2361/// return the constant being splatted. The ByteSize field indicates the
2362/// number of bytes of each element [1248].
2363SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2364 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2365 APInt SplatBits, SplatUndef;
2366 unsigned SplatBitSize;
2367 bool HasAnyUndefs;
2368 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2369 HasAnyUndefs, ByteSize * 8))
2370 return SDValue();
2371
2372 if (SplatBitSize > ByteSize * 8)
2373 return SDValue();
2374
2375 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2376 SplatBitSize, DAG);
2377}
2378
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002379static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2380 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002381 unsigned NumElts = VT.getVectorNumElements();
2382 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002383 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002384
2385 // If this is a VEXT shuffle, the immediate value is the index of the first
2386 // element. The other shuffle indices must be the successive elements after
2387 // the first one.
2388 unsigned ExpectedElt = Imm;
2389 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002390 // Increment the expected index. If it wraps around, it may still be
2391 // a VEXT but the source vectors must be swapped.
2392 ExpectedElt += 1;
2393 if (ExpectedElt == NumElts * 2) {
2394 ExpectedElt = 0;
2395 ReverseVEXT = true;
2396 }
2397
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002398 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002399 return false;
2400 }
2401
2402 // Adjust the index value if the source operands will be swapped.
2403 if (ReverseVEXT)
2404 Imm -= NumElts;
2405
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002406 return true;
2407}
2408
Bob Wilson8bb9e482009-07-26 00:39:34 +00002409/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2410/// instruction with the specified blocksize. (The order of the elements
2411/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002412static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2413 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002414 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2415 "Only possible block sizes for VREV are: 16, 32, 64");
2416
Bob Wilson8bb9e482009-07-26 00:39:34 +00002417 unsigned NumElts = VT.getVectorNumElements();
2418 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002419 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002420
2421 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2422 return false;
2423
2424 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002425 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002426 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2427 return false;
2428 }
2429
2430 return true;
2431}
2432
Bob Wilsonc692cb72009-08-21 20:54:19 +00002433static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2434 unsigned &WhichResult) {
2435 unsigned NumElts = VT.getVectorNumElements();
2436 WhichResult = (M[0] == 0 ? 0 : 1);
2437 for (unsigned i = 0; i < NumElts; i += 2) {
2438 if ((unsigned) M[i] != i + WhichResult ||
2439 (unsigned) M[i+1] != i + NumElts + WhichResult)
2440 return false;
2441 }
2442 return true;
2443}
2444
2445static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2446 unsigned &WhichResult) {
2447 unsigned NumElts = VT.getVectorNumElements();
2448 WhichResult = (M[0] == 0 ? 0 : 1);
2449 for (unsigned i = 0; i != NumElts; ++i) {
2450 if ((unsigned) M[i] != 2 * i + WhichResult)
2451 return false;
2452 }
2453
2454 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2455 if (VT.is64BitVector() && VT.getVectorElementType().getSizeInBits() == 32)
2456 return false;
2457
2458 return true;
2459}
2460
2461static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2462 unsigned &WhichResult) {
2463 unsigned NumElts = VT.getVectorNumElements();
2464 WhichResult = (M[0] == 0 ? 0 : 1);
2465 unsigned Idx = WhichResult * NumElts / 2;
2466 for (unsigned i = 0; i != NumElts; i += 2) {
2467 if ((unsigned) M[i] != Idx ||
2468 (unsigned) M[i+1] != Idx + NumElts)
2469 return false;
2470 Idx += 1;
2471 }
2472
2473 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2474 if (VT.is64BitVector() && VT.getVectorElementType().getSizeInBits() == 32)
2475 return false;
2476
2477 return true;
2478}
2479
Owen Andersone50ed302009-08-10 22:56:29 +00002480static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002481 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002482 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002483 if (ConstVal->isNullValue())
2484 return getZeroVector(VT, DAG, dl);
2485 if (ConstVal->isAllOnesValue())
2486 return getOnesVector(VT, DAG, dl);
2487
Owen Andersone50ed302009-08-10 22:56:29 +00002488 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002489 if (VT.is64BitVector()) {
2490 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 case 8: CanonicalVT = MVT::v8i8; break;
2492 case 16: CanonicalVT = MVT::v4i16; break;
2493 case 32: CanonicalVT = MVT::v2i32; break;
2494 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002495 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 }
2497 } else {
2498 assert(VT.is128BitVector() && "unknown splat vector size");
2499 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 case 8: CanonicalVT = MVT::v16i8; break;
2501 case 16: CanonicalVT = MVT::v8i16; break;
2502 case 32: CanonicalVT = MVT::v4i32; break;
2503 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002504 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002505 }
2506 }
2507
2508 // Build a canonical splat for this value.
2509 SmallVector<SDValue, 8> Ops;
2510 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2511 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2512 Ops.size());
2513 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2514}
2515
2516// If this is a case we can't handle, return null and let the default
2517// expansion code take care of it.
2518static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002519 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002520 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002521 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002522
2523 APInt SplatBits, SplatUndef;
2524 unsigned SplatBitSize;
2525 bool HasAnyUndefs;
2526 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002527 if (SplatBitSize <= 64) {
2528 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2529 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2530 if (Val.getNode())
2531 return BuildSplat(Val, VT, DAG, dl);
2532 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002533 }
2534
2535 // If there are only 2 elements in a 128-bit vector, insert them into an
2536 // undef vector. This handles the common case for 128-bit vector argument
2537 // passing, where the insertions should be translated to subreg accesses
2538 // with no real instructions.
2539 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2540 SDValue Val = DAG.getUNDEF(VT);
2541 SDValue Op0 = Op.getOperand(0);
2542 SDValue Op1 = Op.getOperand(1);
2543 if (Op0.getOpcode() != ISD::UNDEF)
2544 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2545 DAG.getIntPtrConstant(0));
2546 if (Op1.getOpcode() != ISD::UNDEF)
2547 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2548 DAG.getIntPtrConstant(1));
2549 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002550 }
2551
2552 return SDValue();
2553}
2554
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002555/// isShuffleMaskLegal - Targets can use this to indicate that they only
2556/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2557/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2558/// are assumed to be legal.
2559bool
2560ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2561 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002562 if (VT.getVectorNumElements() == 4 &&
2563 (VT.is128BitVector() || VT.is64BitVector())) {
2564 unsigned PFIndexes[4];
2565 for (unsigned i = 0; i != 4; ++i) {
2566 if (M[i] < 0)
2567 PFIndexes[i] = 8;
2568 else
2569 PFIndexes[i] = M[i];
2570 }
2571
2572 // Compute the index in the perfect shuffle table.
2573 unsigned PFTableIndex =
2574 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2575 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2576 unsigned Cost = (PFEntry >> 30);
2577
2578 if (Cost <= 4)
2579 return true;
2580 }
2581
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002582 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002583 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002584
2585 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2586 isVREVMask(M, VT, 64) ||
2587 isVREVMask(M, VT, 32) ||
2588 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002589 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2590 isVTRNMask(M, VT, WhichResult) ||
2591 isVUZPMask(M, VT, WhichResult) ||
2592 isVZIPMask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002593}
2594
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002595/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2596/// the specified operations to build the shuffle.
2597static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2598 SDValue RHS, SelectionDAG &DAG,
2599 DebugLoc dl) {
2600 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2601 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2602 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2603
2604 enum {
2605 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2606 OP_VREV,
2607 OP_VDUP0,
2608 OP_VDUP1,
2609 OP_VDUP2,
2610 OP_VDUP3,
2611 OP_VEXT1,
2612 OP_VEXT2,
2613 OP_VEXT3,
2614 OP_VUZPL, // VUZP, left result
2615 OP_VUZPR, // VUZP, right result
2616 OP_VZIPL, // VZIP, left result
2617 OP_VZIPR, // VZIP, right result
2618 OP_VTRNL, // VTRN, left result
2619 OP_VTRNR // VTRN, right result
2620 };
2621
2622 if (OpNum == OP_COPY) {
2623 if (LHSID == (1*9+2)*9+3) return LHS;
2624 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2625 return RHS;
2626 }
2627
2628 SDValue OpLHS, OpRHS;
2629 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2630 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2631 EVT VT = OpLHS.getValueType();
2632
2633 switch (OpNum) {
2634 default: llvm_unreachable("Unknown shuffle opcode!");
2635 case OP_VREV:
2636 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2637 case OP_VDUP0:
2638 case OP_VDUP1:
2639 case OP_VDUP2:
2640 case OP_VDUP3:
2641 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002642 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002643 case OP_VEXT1:
2644 case OP_VEXT2:
2645 case OP_VEXT3:
2646 return DAG.getNode(ARMISD::VEXT, dl, VT,
2647 OpLHS, OpRHS,
2648 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2649 case OP_VUZPL:
2650 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002651 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002652 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2653 case OP_VZIPL:
2654 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002655 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002656 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2657 case OP_VTRNL:
2658 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002659 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2660 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002661 }
2662}
2663
Bob Wilson5bafff32009-06-22 23:27:02 +00002664static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002665 SDValue V1 = Op.getOperand(0);
2666 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002667 DebugLoc dl = Op.getDebugLoc();
2668 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002669 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002670 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002671
Bob Wilson28865062009-08-13 02:13:04 +00002672 // Convert shuffles that are directly supported on NEON to target-specific
2673 // DAG nodes, instead of keeping them as shuffles and matching them again
2674 // during code selection. This is more efficient and avoids the possibility
2675 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002676 // FIXME: floating-point vectors should be canonicalized to integer vectors
2677 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002678 SVN->getMask(ShuffleMask);
2679
2680 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002681 int Lane = SVN->getSplatIndex();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002682 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2683 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002684 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002685 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002686 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002687 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002688
2689 bool ReverseVEXT;
2690 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002691 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002692 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002693 std::swap(V1, V2);
2694 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002695 DAG.getConstant(Imm, MVT::i32));
2696 }
2697
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002698 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002699 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002700 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002701 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002702 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002703 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2704
Bob Wilsonc692cb72009-08-21 20:54:19 +00002705 // Check for Neon shuffles that modify both input vectors in place.
2706 // If both results are used, i.e., if there are two shuffles with the same
2707 // source operands and with masks corresponding to both results of one of
2708 // these operations, DAG memoization will ensure that a single node is
2709 // used for both shuffles.
2710 unsigned WhichResult;
2711 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2712 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2713 V1, V2).getValue(WhichResult);
2714 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2715 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2716 V1, V2).getValue(WhichResult);
2717 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2718 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2719 V1, V2).getValue(WhichResult);
2720
2721 // If the shuffle is not directly supported and it has 4 elements, use
2722 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002723 if (VT.getVectorNumElements() == 4 &&
2724 (VT.is128BitVector() || VT.is64BitVector())) {
2725 unsigned PFIndexes[4];
2726 for (unsigned i = 0; i != 4; ++i) {
2727 if (ShuffleMask[i] < 0)
2728 PFIndexes[i] = 8;
2729 else
2730 PFIndexes[i] = ShuffleMask[i];
2731 }
2732
2733 // Compute the index in the perfect shuffle table.
2734 unsigned PFTableIndex =
2735 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2736
2737 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2738 unsigned Cost = (PFEntry >> 30);
2739
2740 if (Cost <= 4)
2741 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2742 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002743
Bob Wilson22cac0d2009-08-14 05:16:33 +00002744 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002745}
2746
Bob Wilson5bafff32009-06-22 23:27:02 +00002747static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002748 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002749 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002750 SDValue Vec = Op.getOperand(0);
2751 SDValue Lane = Op.getOperand(1);
Anton Korobeynikovb00c03b2009-08-30 17:14:54 +00002752
2753 // FIXME: This is invalid for 8 and 16-bit elements - the information about
2754 // sign / zero extension is lost!
Owen Anderson825b72b2009-08-11 20:47:22 +00002755 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2756 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
Anton Korobeynikovb00c03b2009-08-30 17:14:54 +00002757
2758 if (VT.bitsLT(MVT::i32))
2759 Op = DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2760 else if (VT.bitsGT(MVT::i32))
2761 Op = DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op);
2762
2763 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00002764}
2765
Bob Wilsona6d65862009-08-03 20:36:38 +00002766static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2767 // The only time a CONCAT_VECTORS operation can have legal types is when
2768 // two 64-bit vectors are concatenated to a 128-bit vector.
2769 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2770 "unexpected CONCAT_VECTORS");
2771 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002772 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002773 SDValue Op0 = Op.getOperand(0);
2774 SDValue Op1 = Op.getOperand(1);
2775 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002776 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2777 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002778 DAG.getIntPtrConstant(0));
2779 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002780 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2781 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002782 DAG.getIntPtrConstant(1));
2783 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002784}
2785
Dan Gohman475871a2008-07-27 21:46:04 +00002786SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002787 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002788 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002789 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002790 case ISD::GlobalAddress:
2791 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2792 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002793 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002794 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2795 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2796 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002797 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002798 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2799 case ISD::SINT_TO_FP:
2800 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2801 case ISD::FP_TO_SINT:
2802 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2803 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002804 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002805 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002806 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsonb36ec862009-08-06 18:47:44 +00002807 case ISD::INTRINSIC_VOID:
Bob Wilsona599bff2009-08-04 00:36:16 +00002808 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002809 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002810 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002811 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002812 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002813 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2814 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2815 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2816 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002817 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002818 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002819 }
Dan Gohman475871a2008-07-27 21:46:04 +00002820 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002821}
2822
Duncan Sands1607f052008-12-01 11:39:25 +00002823/// ReplaceNodeResults - Replace the results of node with an illegal result
2824/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002825void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2826 SmallVectorImpl<SDValue>&Results,
2827 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002828 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002829 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002830 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002831 return;
2832 case ISD::BIT_CONVERT:
2833 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2834 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002835 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002836 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002837 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002838 if (Res.getNode())
2839 Results.push_back(Res);
2840 return;
2841 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002842 }
2843}
Chris Lattner27a6c732007-11-24 07:07:01 +00002844
Evan Chenga8e29892007-01-19 07:51:42 +00002845//===----------------------------------------------------------------------===//
2846// ARM Scheduler Hooks
2847//===----------------------------------------------------------------------===//
2848
2849MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002850ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002851 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002852 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002853 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002854 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002855 default:
2856 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002857 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002858 // To "insert" a SELECT_CC instruction, we actually have to insert the
2859 // diamond control-flow pattern. The incoming instruction knows the
2860 // destination vreg to set, the condition code register to branch on, the
2861 // true/false values to select between, and a branch opcode to use.
2862 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002863 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002864 ++It;
2865
2866 // thisMBB:
2867 // ...
2868 // TrueVal = ...
2869 // cmpTY ccX, r1, r2
2870 // bCC copy1MBB
2871 // fallthrough --> copy0MBB
2872 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002873 MachineFunction *F = BB->getParent();
2874 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2875 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002876 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002877 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002878 F->insert(It, copy0MBB);
2879 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002880 // Update machine-CFG edges by first adding all successors of the current
2881 // block to the new block which will contain the Phi node for the select.
2882 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2883 e = BB->succ_end(); i != e; ++i)
2884 sinkMBB->addSuccessor(*i);
2885 // Next, remove all successors of the current block, and add the true
2886 // and fallthrough blocks as its successors.
2887 while(!BB->succ_empty())
2888 BB->removeSuccessor(BB->succ_begin());
2889 BB->addSuccessor(copy0MBB);
2890 BB->addSuccessor(sinkMBB);
2891
2892 // copy0MBB:
2893 // %FalseValue = ...
2894 // # fallthrough to sinkMBB
2895 BB = copy0MBB;
2896
2897 // Update machine-CFG edges
2898 BB->addSuccessor(sinkMBB);
2899
2900 // sinkMBB:
2901 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2902 // ...
2903 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002904 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002905 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2906 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2907
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002908 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002909 return BB;
2910 }
Evan Cheng86198642009-08-07 00:34:42 +00002911
2912 case ARM::tANDsp:
2913 case ARM::tADDspr_:
2914 case ARM::tSUBspi_:
2915 case ARM::t2SUBrSPi_:
2916 case ARM::t2SUBrSPi12_:
2917 case ARM::t2SUBrSPs_: {
2918 MachineFunction *MF = BB->getParent();
2919 unsigned DstReg = MI->getOperand(0).getReg();
2920 unsigned SrcReg = MI->getOperand(1).getReg();
2921 bool DstIsDead = MI->getOperand(0).isDead();
2922 bool SrcIsKill = MI->getOperand(1).isKill();
2923
2924 if (SrcReg != ARM::SP) {
2925 // Copy the source to SP from virtual register.
2926 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2927 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2928 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2929 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2930 .addReg(SrcReg, getKillRegState(SrcIsKill));
2931 }
2932
2933 unsigned OpOpc = 0;
2934 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2935 switch (MI->getOpcode()) {
2936 default:
2937 llvm_unreachable("Unexpected pseudo instruction!");
2938 case ARM::tANDsp:
2939 OpOpc = ARM::tAND;
2940 NeedPred = true;
2941 break;
2942 case ARM::tADDspr_:
2943 OpOpc = ARM::tADDspr;
2944 break;
2945 case ARM::tSUBspi_:
2946 OpOpc = ARM::tSUBspi;
2947 break;
2948 case ARM::t2SUBrSPi_:
2949 OpOpc = ARM::t2SUBrSPi;
2950 NeedPred = true; NeedCC = true;
2951 break;
2952 case ARM::t2SUBrSPi12_:
2953 OpOpc = ARM::t2SUBrSPi12;
2954 NeedPred = true;
2955 break;
2956 case ARM::t2SUBrSPs_:
2957 OpOpc = ARM::t2SUBrSPs;
2958 NeedPred = true; NeedCC = true; NeedOp3 = true;
2959 break;
2960 }
2961 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
2962 if (OpOpc == ARM::tAND)
2963 AddDefaultT1CC(MIB);
2964 MIB.addReg(ARM::SP);
2965 MIB.addOperand(MI->getOperand(2));
2966 if (NeedOp3)
2967 MIB.addOperand(MI->getOperand(3));
2968 if (NeedPred)
2969 AddDefaultPred(MIB);
2970 if (NeedCC)
2971 AddDefaultCC(MIB);
2972
2973 // Copy the result from SP to virtual register.
2974 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
2975 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2976 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
2977 BuildMI(BB, dl, TII->get(CopyOpc))
2978 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
2979 .addReg(ARM::SP);
2980 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
2981 return BB;
2982 }
Evan Chenga8e29892007-01-19 07:51:42 +00002983 }
2984}
2985
2986//===----------------------------------------------------------------------===//
2987// ARM Optimization Hooks
2988//===----------------------------------------------------------------------===//
2989
Chris Lattnerd1980a52009-03-12 06:52:53 +00002990static
2991SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2992 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002993 SelectionDAG &DAG = DCI.DAG;
2994 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00002995 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00002996 unsigned Opc = N->getOpcode();
2997 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2998 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2999 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3000 ISD::CondCode CC = ISD::SETCC_INVALID;
3001
3002 if (isSlctCC) {
3003 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3004 } else {
3005 SDValue CCOp = Slct.getOperand(0);
3006 if (CCOp.getOpcode() == ISD::SETCC)
3007 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3008 }
3009
3010 bool DoXform = false;
3011 bool InvCC = false;
3012 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3013 "Bad input!");
3014
3015 if (LHS.getOpcode() == ISD::Constant &&
3016 cast<ConstantSDNode>(LHS)->isNullValue()) {
3017 DoXform = true;
3018 } else if (CC != ISD::SETCC_INVALID &&
3019 RHS.getOpcode() == ISD::Constant &&
3020 cast<ConstantSDNode>(RHS)->isNullValue()) {
3021 std::swap(LHS, RHS);
3022 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003023 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003024 Op0.getOperand(0).getValueType();
3025 bool isInt = OpVT.isInteger();
3026 CC = ISD::getSetCCInverse(CC, isInt);
3027
3028 if (!TLI.isCondCodeLegal(CC, OpVT))
3029 return SDValue(); // Inverse operator isn't legal.
3030
3031 DoXform = true;
3032 InvCC = true;
3033 }
3034
3035 if (DoXform) {
3036 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3037 if (isSlctCC)
3038 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3039 Slct.getOperand(0), Slct.getOperand(1), CC);
3040 SDValue CCOp = Slct.getOperand(0);
3041 if (InvCC)
3042 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3043 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3044 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3045 CCOp, OtherOp, Result);
3046 }
3047 return SDValue();
3048}
3049
3050/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3051static SDValue PerformADDCombine(SDNode *N,
3052 TargetLowering::DAGCombinerInfo &DCI) {
3053 // added by evan in r37685 with no testcase.
3054 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003055
Chris Lattnerd1980a52009-03-12 06:52:53 +00003056 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3057 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3058 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3059 if (Result.getNode()) return Result;
3060 }
3061 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3062 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3063 if (Result.getNode()) return Result;
3064 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003065
Chris Lattnerd1980a52009-03-12 06:52:53 +00003066 return SDValue();
3067}
3068
3069/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3070static SDValue PerformSUBCombine(SDNode *N,
3071 TargetLowering::DAGCombinerInfo &DCI) {
3072 // added by evan in r37685 with no testcase.
3073 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003074
Chris Lattnerd1980a52009-03-12 06:52:53 +00003075 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3076 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3077 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3078 if (Result.getNode()) return Result;
3079 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003080
Chris Lattnerd1980a52009-03-12 06:52:53 +00003081 return SDValue();
3082}
3083
3084
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003085/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003086static SDValue PerformFMRRDCombine(SDNode *N,
3087 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003088 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003089 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003090 if (InDouble.getOpcode() == ARMISD::FMDRR)
3091 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003092 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003093}
3094
Bob Wilson5bafff32009-06-22 23:27:02 +00003095/// getVShiftImm - Check if this is a valid build_vector for the immediate
3096/// operand of a vector shift operation, where all the elements of the
3097/// build_vector must have the same constant integer value.
3098static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3099 // Ignore bit_converts.
3100 while (Op.getOpcode() == ISD::BIT_CONVERT)
3101 Op = Op.getOperand(0);
3102 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3103 APInt SplatBits, SplatUndef;
3104 unsigned SplatBitSize;
3105 bool HasAnyUndefs;
3106 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3107 HasAnyUndefs, ElementBits) ||
3108 SplatBitSize > ElementBits)
3109 return false;
3110 Cnt = SplatBits.getSExtValue();
3111 return true;
3112}
3113
3114/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3115/// operand of a vector shift left operation. That value must be in the range:
3116/// 0 <= Value < ElementBits for a left shift; or
3117/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003118static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003119 assert(VT.isVector() && "vector shift count is not a vector type");
3120 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3121 if (! getVShiftImm(Op, ElementBits, Cnt))
3122 return false;
3123 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3124}
3125
3126/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3127/// operand of a vector shift right operation. For a shift opcode, the value
3128/// is positive, but for an intrinsic the value count must be negative. The
3129/// absolute value must be in the range:
3130/// 1 <= |Value| <= ElementBits for a right shift; or
3131/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003132static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003133 int64_t &Cnt) {
3134 assert(VT.isVector() && "vector shift count is not a vector type");
3135 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3136 if (! getVShiftImm(Op, ElementBits, Cnt))
3137 return false;
3138 if (isIntrinsic)
3139 Cnt = -Cnt;
3140 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3141}
3142
3143/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3144static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3145 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3146 switch (IntNo) {
3147 default:
3148 // Don't do anything for most intrinsics.
3149 break;
3150
3151 // Vector shifts: check for immediate versions and lower them.
3152 // Note: This is done during DAG combining instead of DAG legalizing because
3153 // the build_vectors for 64-bit vector element shift counts are generally
3154 // not legal, and it is hard to see their values after they get legalized to
3155 // loads from a constant pool.
3156 case Intrinsic::arm_neon_vshifts:
3157 case Intrinsic::arm_neon_vshiftu:
3158 case Intrinsic::arm_neon_vshiftls:
3159 case Intrinsic::arm_neon_vshiftlu:
3160 case Intrinsic::arm_neon_vshiftn:
3161 case Intrinsic::arm_neon_vrshifts:
3162 case Intrinsic::arm_neon_vrshiftu:
3163 case Intrinsic::arm_neon_vrshiftn:
3164 case Intrinsic::arm_neon_vqshifts:
3165 case Intrinsic::arm_neon_vqshiftu:
3166 case Intrinsic::arm_neon_vqshiftsu:
3167 case Intrinsic::arm_neon_vqshiftns:
3168 case Intrinsic::arm_neon_vqshiftnu:
3169 case Intrinsic::arm_neon_vqshiftnsu:
3170 case Intrinsic::arm_neon_vqrshiftns:
3171 case Intrinsic::arm_neon_vqrshiftnu:
3172 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003173 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 int64_t Cnt;
3175 unsigned VShiftOpc = 0;
3176
3177 switch (IntNo) {
3178 case Intrinsic::arm_neon_vshifts:
3179 case Intrinsic::arm_neon_vshiftu:
3180 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3181 VShiftOpc = ARMISD::VSHL;
3182 break;
3183 }
3184 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3185 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3186 ARMISD::VSHRs : ARMISD::VSHRu);
3187 break;
3188 }
3189 return SDValue();
3190
3191 case Intrinsic::arm_neon_vshiftls:
3192 case Intrinsic::arm_neon_vshiftlu:
3193 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3194 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003195 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003196
3197 case Intrinsic::arm_neon_vrshifts:
3198 case Intrinsic::arm_neon_vrshiftu:
3199 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3200 break;
3201 return SDValue();
3202
3203 case Intrinsic::arm_neon_vqshifts:
3204 case Intrinsic::arm_neon_vqshiftu:
3205 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3206 break;
3207 return SDValue();
3208
3209 case Intrinsic::arm_neon_vqshiftsu:
3210 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3211 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003212 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003213
3214 case Intrinsic::arm_neon_vshiftn:
3215 case Intrinsic::arm_neon_vrshiftn:
3216 case Intrinsic::arm_neon_vqshiftns:
3217 case Intrinsic::arm_neon_vqshiftnu:
3218 case Intrinsic::arm_neon_vqshiftnsu:
3219 case Intrinsic::arm_neon_vqrshiftns:
3220 case Intrinsic::arm_neon_vqrshiftnu:
3221 case Intrinsic::arm_neon_vqrshiftnsu:
3222 // Narrowing shifts require an immediate right shift.
3223 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3224 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003225 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003226
3227 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003228 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003229 }
3230
3231 switch (IntNo) {
3232 case Intrinsic::arm_neon_vshifts:
3233 case Intrinsic::arm_neon_vshiftu:
3234 // Opcode already set above.
3235 break;
3236 case Intrinsic::arm_neon_vshiftls:
3237 case Intrinsic::arm_neon_vshiftlu:
3238 if (Cnt == VT.getVectorElementType().getSizeInBits())
3239 VShiftOpc = ARMISD::VSHLLi;
3240 else
3241 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3242 ARMISD::VSHLLs : ARMISD::VSHLLu);
3243 break;
3244 case Intrinsic::arm_neon_vshiftn:
3245 VShiftOpc = ARMISD::VSHRN; break;
3246 case Intrinsic::arm_neon_vrshifts:
3247 VShiftOpc = ARMISD::VRSHRs; break;
3248 case Intrinsic::arm_neon_vrshiftu:
3249 VShiftOpc = ARMISD::VRSHRu; break;
3250 case Intrinsic::arm_neon_vrshiftn:
3251 VShiftOpc = ARMISD::VRSHRN; break;
3252 case Intrinsic::arm_neon_vqshifts:
3253 VShiftOpc = ARMISD::VQSHLs; break;
3254 case Intrinsic::arm_neon_vqshiftu:
3255 VShiftOpc = ARMISD::VQSHLu; break;
3256 case Intrinsic::arm_neon_vqshiftsu:
3257 VShiftOpc = ARMISD::VQSHLsu; break;
3258 case Intrinsic::arm_neon_vqshiftns:
3259 VShiftOpc = ARMISD::VQSHRNs; break;
3260 case Intrinsic::arm_neon_vqshiftnu:
3261 VShiftOpc = ARMISD::VQSHRNu; break;
3262 case Intrinsic::arm_neon_vqshiftnsu:
3263 VShiftOpc = ARMISD::VQSHRNsu; break;
3264 case Intrinsic::arm_neon_vqrshiftns:
3265 VShiftOpc = ARMISD::VQRSHRNs; break;
3266 case Intrinsic::arm_neon_vqrshiftnu:
3267 VShiftOpc = ARMISD::VQRSHRNu; break;
3268 case Intrinsic::arm_neon_vqrshiftnsu:
3269 VShiftOpc = ARMISD::VQRSHRNsu; break;
3270 }
3271
3272 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003274 }
3275
3276 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003277 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003278 int64_t Cnt;
3279 unsigned VShiftOpc = 0;
3280
3281 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3282 VShiftOpc = ARMISD::VSLI;
3283 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3284 VShiftOpc = ARMISD::VSRI;
3285 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003286 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003287 }
3288
3289 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3290 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003291 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003292 }
3293
3294 case Intrinsic::arm_neon_vqrshifts:
3295 case Intrinsic::arm_neon_vqrshiftu:
3296 // No immediate versions of these to check for.
3297 break;
3298 }
3299
3300 return SDValue();
3301}
3302
3303/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3304/// lowers them. As with the vector shift intrinsics, this is done during DAG
3305/// combining instead of DAG legalizing because the build_vectors for 64-bit
3306/// vector element shift counts are generally not legal, and it is hard to see
3307/// their values after they get legalized to loads from a constant pool.
3308static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3309 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003310 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003311
3312 // Nothing to be done for scalar shifts.
3313 if (! VT.isVector())
3314 return SDValue();
3315
3316 assert(ST->hasNEON() && "unexpected vector shift");
3317 int64_t Cnt;
3318
3319 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003320 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003321
3322 case ISD::SHL:
3323 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3324 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003325 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003326 break;
3327
3328 case ISD::SRA:
3329 case ISD::SRL:
3330 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3331 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3332 ARMISD::VSHRs : ARMISD::VSHRu);
3333 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003335 }
3336 }
3337 return SDValue();
3338}
3339
3340/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3341/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3342static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3343 const ARMSubtarget *ST) {
3344 SDValue N0 = N->getOperand(0);
3345
3346 // Check for sign- and zero-extensions of vector extract operations of 8-
3347 // and 16-bit vector elements. NEON supports these directly. They are
3348 // handled during DAG combining because type legalization will promote them
3349 // to 32-bit types and it is messy to recognize the operations after that.
3350 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3351 SDValue Vec = N0.getOperand(0);
3352 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003353 EVT VT = N->getValueType(0);
3354 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003355 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3356
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 if (VT == MVT::i32 &&
3358 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003359 TLI.isTypeLegal(Vec.getValueType())) {
3360
3361 unsigned Opc = 0;
3362 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003363 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003364 case ISD::SIGN_EXTEND:
3365 Opc = ARMISD::VGETLANEs;
3366 break;
3367 case ISD::ZERO_EXTEND:
3368 case ISD::ANY_EXTEND:
3369 Opc = ARMISD::VGETLANEu;
3370 break;
3371 }
3372 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3373 }
3374 }
3375
3376 return SDValue();
3377}
3378
Dan Gohman475871a2008-07-27 21:46:04 +00003379SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003380 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003381 switch (N->getOpcode()) {
3382 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003383 case ISD::ADD: return PerformADDCombine(N, DCI);
3384 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003385 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003386 case ISD::INTRINSIC_WO_CHAIN:
3387 return PerformIntrinsicCombine(N, DCI.DAG);
3388 case ISD::SHL:
3389 case ISD::SRA:
3390 case ISD::SRL:
3391 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3392 case ISD::SIGN_EXTEND:
3393 case ISD::ZERO_EXTEND:
3394 case ISD::ANY_EXTEND:
3395 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003396 }
Dan Gohman475871a2008-07-27 21:46:04 +00003397 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003398}
3399
Bill Wendlingaf566342009-08-15 21:21:19 +00003400bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3401 if (!Subtarget->hasV6Ops())
3402 // Pre-v6 does not support unaligned mem access.
3403 return false;
3404 else if (!Subtarget->hasV6Ops()) {
3405 // v6 may or may not support unaligned mem access.
3406 if (!Subtarget->isTargetDarwin())
3407 return false;
3408 }
3409
3410 switch (VT.getSimpleVT().SimpleTy) {
3411 default:
3412 return false;
3413 case MVT::i8:
3414 case MVT::i16:
3415 case MVT::i32:
3416 return true;
3417 // FIXME: VLD1 etc with standard alignment is legal.
3418 }
3419}
3420
Evan Chenge6c835f2009-08-14 20:09:37 +00003421static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3422 if (V < 0)
3423 return false;
3424
3425 unsigned Scale = 1;
3426 switch (VT.getSimpleVT().SimpleTy) {
3427 default: return false;
3428 case MVT::i1:
3429 case MVT::i8:
3430 // Scale == 1;
3431 break;
3432 case MVT::i16:
3433 // Scale == 2;
3434 Scale = 2;
3435 break;
3436 case MVT::i32:
3437 // Scale == 4;
3438 Scale = 4;
3439 break;
3440 }
3441
3442 if ((V & (Scale - 1)) != 0)
3443 return false;
3444 V /= Scale;
3445 return V == (V & ((1LL << 5) - 1));
3446}
3447
3448static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3449 const ARMSubtarget *Subtarget) {
3450 bool isNeg = false;
3451 if (V < 0) {
3452 isNeg = true;
3453 V = - V;
3454 }
3455
3456 switch (VT.getSimpleVT().SimpleTy) {
3457 default: return false;
3458 case MVT::i1:
3459 case MVT::i8:
3460 case MVT::i16:
3461 case MVT::i32:
3462 // + imm12 or - imm8
3463 if (isNeg)
3464 return V == (V & ((1LL << 8) - 1));
3465 return V == (V & ((1LL << 12) - 1));
3466 case MVT::f32:
3467 case MVT::f64:
3468 // Same as ARM mode. FIXME: NEON?
3469 if (!Subtarget->hasVFP2())
3470 return false;
3471 if ((V & 3) != 0)
3472 return false;
3473 V >>= 2;
3474 return V == (V & ((1LL << 8) - 1));
3475 }
3476}
3477
Evan Chengb01fad62007-03-12 23:30:29 +00003478/// isLegalAddressImmediate - Return true if the integer value can be used
3479/// as the offset of the target addressing mode for load / store of the
3480/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003481static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003482 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003483 if (V == 0)
3484 return true;
3485
Evan Cheng65011532009-03-09 19:15:00 +00003486 if (!VT.isSimple())
3487 return false;
3488
Evan Chenge6c835f2009-08-14 20:09:37 +00003489 if (Subtarget->isThumb1Only())
3490 return isLegalT1AddressImmediate(V, VT);
3491 else if (Subtarget->isThumb2())
3492 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003493
Evan Chenge6c835f2009-08-14 20:09:37 +00003494 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003495 if (V < 0)
3496 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003498 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 case MVT::i1:
3500 case MVT::i8:
3501 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003502 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003503 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003505 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003506 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 case MVT::f32:
3508 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003509 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003510 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003511 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003512 return false;
3513 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003514 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003515 }
Evan Chenga8e29892007-01-19 07:51:42 +00003516}
3517
Evan Chenge6c835f2009-08-14 20:09:37 +00003518bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3519 EVT VT) const {
3520 int Scale = AM.Scale;
3521 if (Scale < 0)
3522 return false;
3523
3524 switch (VT.getSimpleVT().SimpleTy) {
3525 default: return false;
3526 case MVT::i1:
3527 case MVT::i8:
3528 case MVT::i16:
3529 case MVT::i32:
3530 if (Scale == 1)
3531 return true;
3532 // r + r << imm
3533 Scale = Scale & ~1;
3534 return Scale == 2 || Scale == 4 || Scale == 8;
3535 case MVT::i64:
3536 // r + r
3537 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3538 return true;
3539 return false;
3540 case MVT::isVoid:
3541 // Note, we allow "void" uses (basically, uses that aren't loads or
3542 // stores), because arm allows folding a scale into many arithmetic
3543 // operations. This should be made more precise and revisited later.
3544
3545 // Allow r << imm, but the imm has to be a multiple of two.
3546 if (Scale & 1) return false;
3547 return isPowerOf2_32(Scale);
3548 }
3549}
3550
Chris Lattner37caf8c2007-04-09 23:33:39 +00003551/// isLegalAddressingMode - Return true if the addressing mode represented
3552/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003553bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003554 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003555 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003556 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003557 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003558
Chris Lattner37caf8c2007-04-09 23:33:39 +00003559 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003560 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003561 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003562
Chris Lattner37caf8c2007-04-09 23:33:39 +00003563 switch (AM.Scale) {
3564 case 0: // no scale reg, must be "r+i" or "r", or "i".
3565 break;
3566 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00003567 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00003568 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003569 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003570 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003571 // ARM doesn't support any R+R*scale+imm addr modes.
3572 if (AM.BaseOffs)
3573 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003574
Bob Wilson2c7dab12009-04-08 17:55:28 +00003575 if (!VT.isSimple())
3576 return false;
3577
Evan Chenge6c835f2009-08-14 20:09:37 +00003578 if (Subtarget->isThumb2())
3579 return isLegalT2ScaledAddressingMode(AM, VT);
3580
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003581 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003583 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 case MVT::i1:
3585 case MVT::i8:
3586 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003587 if (Scale < 0) Scale = -Scale;
3588 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003589 return true;
3590 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003591 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00003593 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003594 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003595 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003596 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003597 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003598
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003600 // Note, we allow "void" uses (basically, uses that aren't loads or
3601 // stores), because arm allows folding a scale into many arithmetic
3602 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003603
Chris Lattner37caf8c2007-04-09 23:33:39 +00003604 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00003605 if (Scale & 1) return false;
3606 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00003607 }
3608 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003609 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003610 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003611}
3612
Owen Andersone50ed302009-08-10 22:56:29 +00003613static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003614 bool isSEXTLoad, SDValue &Base,
3615 SDValue &Offset, bool &isInc,
3616 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003617 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3618 return false;
3619
Owen Anderson825b72b2009-08-11 20:47:22 +00003620 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003621 // AddressingMode 3
3622 Base = Ptr->getOperand(0);
3623 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003624 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003625 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003626 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003627 isInc = false;
3628 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3629 return true;
3630 }
3631 }
3632 isInc = (Ptr->getOpcode() == ISD::ADD);
3633 Offset = Ptr->getOperand(1);
3634 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003636 // AddressingMode 2
3637 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003638 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003639 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003640 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003641 isInc = false;
3642 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3643 Base = Ptr->getOperand(0);
3644 return true;
3645 }
3646 }
3647
3648 if (Ptr->getOpcode() == ISD::ADD) {
3649 isInc = true;
3650 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3651 if (ShOpcVal != ARM_AM::no_shift) {
3652 Base = Ptr->getOperand(1);
3653 Offset = Ptr->getOperand(0);
3654 } else {
3655 Base = Ptr->getOperand(0);
3656 Offset = Ptr->getOperand(1);
3657 }
3658 return true;
3659 }
3660
3661 isInc = (Ptr->getOpcode() == ISD::ADD);
3662 Base = Ptr->getOperand(0);
3663 Offset = Ptr->getOperand(1);
3664 return true;
3665 }
3666
3667 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3668 return false;
3669}
3670
Owen Andersone50ed302009-08-10 22:56:29 +00003671static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003672 bool isSEXTLoad, SDValue &Base,
3673 SDValue &Offset, bool &isInc,
3674 SelectionDAG &DAG) {
3675 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3676 return false;
3677
3678 Base = Ptr->getOperand(0);
3679 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3680 int RHSC = (int)RHS->getZExtValue();
3681 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3682 assert(Ptr->getOpcode() == ISD::ADD);
3683 isInc = false;
3684 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3685 return true;
3686 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3687 isInc = Ptr->getOpcode() == ISD::ADD;
3688 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3689 return true;
3690 }
3691 }
3692
3693 return false;
3694}
3695
Evan Chenga8e29892007-01-19 07:51:42 +00003696/// getPreIndexedAddressParts - returns true by value, base pointer and
3697/// offset pointer and addressing mode by reference if the node's address
3698/// can be legally represented as pre-indexed load / store address.
3699bool
Dan Gohman475871a2008-07-27 21:46:04 +00003700ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3701 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003702 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003703 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003704 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003705 return false;
3706
Owen Andersone50ed302009-08-10 22:56:29 +00003707 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003708 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003709 bool isSEXTLoad = false;
3710 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3711 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003712 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003713 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3714 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3715 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003716 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003717 } else
3718 return false;
3719
3720 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003721 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003722 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003723 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3724 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003725 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003726 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003727 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003728 if (!isLegal)
3729 return false;
3730
3731 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3732 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003733}
3734
3735/// getPostIndexedAddressParts - returns true by value, base pointer and
3736/// offset pointer and addressing mode by reference if this node can be
3737/// combined with a load / store to form a post-indexed load / store.
3738bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003739 SDValue &Base,
3740 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003741 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003742 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003743 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003744 return false;
3745
Owen Andersone50ed302009-08-10 22:56:29 +00003746 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003747 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003748 bool isSEXTLoad = false;
3749 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003750 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003751 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3752 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003753 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003754 } else
3755 return false;
3756
3757 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003758 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003759 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003760 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003761 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003762 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003763 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3764 isInc, DAG);
3765 if (!isLegal)
3766 return false;
3767
3768 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3769 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003770}
3771
Dan Gohman475871a2008-07-27 21:46:04 +00003772void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003773 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003774 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003775 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003776 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003777 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003778 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003779 switch (Op.getOpcode()) {
3780 default: break;
3781 case ARMISD::CMOV: {
3782 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003783 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003784 if (KnownZero == 0 && KnownOne == 0) return;
3785
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003786 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003787 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3788 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003789 KnownZero &= KnownZeroRHS;
3790 KnownOne &= KnownOneRHS;
3791 return;
3792 }
3793 }
3794}
3795
3796//===----------------------------------------------------------------------===//
3797// ARM Inline Assembly Support
3798//===----------------------------------------------------------------------===//
3799
3800/// getConstraintType - Given a constraint letter, return the type of
3801/// constraint it is for this target.
3802ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003803ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3804 if (Constraint.size() == 1) {
3805 switch (Constraint[0]) {
3806 default: break;
3807 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003808 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003809 }
Evan Chenga8e29892007-01-19 07:51:42 +00003810 }
Chris Lattner4234f572007-03-25 02:14:49 +00003811 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003812}
3813
Bob Wilson2dc4f542009-03-20 22:42:55 +00003814std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003815ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003816 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003817 if (Constraint.size() == 1) {
3818 // GCC RS6000 Constraint Letters
3819 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003820 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003821 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003822 return std::make_pair(0U, ARM::tGPRRegisterClass);
3823 else
3824 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003825 case 'r':
3826 return std::make_pair(0U, ARM::GPRRegisterClass);
3827 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003829 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003831 return std::make_pair(0U, ARM::DPRRegisterClass);
3832 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003833 }
3834 }
3835 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3836}
3837
3838std::vector<unsigned> ARMTargetLowering::
3839getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003840 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003841 if (Constraint.size() != 1)
3842 return std::vector<unsigned>();
3843
3844 switch (Constraint[0]) { // GCC ARM Constraint Letters
3845 default: break;
3846 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003847 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3848 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3849 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003850 case 'r':
3851 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3852 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3853 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3854 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003855 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003857 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3858 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3859 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3860 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3861 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3862 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3863 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3864 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003866 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3867 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3868 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3869 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3870 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003871 }
3872
3873 return std::vector<unsigned>();
3874}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003875
3876/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3877/// vector. If it is invalid, don't add anything to Ops.
3878void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3879 char Constraint,
3880 bool hasMemory,
3881 std::vector<SDValue>&Ops,
3882 SelectionDAG &DAG) const {
3883 SDValue Result(0, 0);
3884
3885 switch (Constraint) {
3886 default: break;
3887 case 'I': case 'J': case 'K': case 'L':
3888 case 'M': case 'N': case 'O':
3889 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3890 if (!C)
3891 return;
3892
3893 int64_t CVal64 = C->getSExtValue();
3894 int CVal = (int) CVal64;
3895 // None of these constraints allow values larger than 32 bits. Check
3896 // that the value fits in an int.
3897 if (CVal != CVal64)
3898 return;
3899
3900 switch (Constraint) {
3901 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003902 if (Subtarget->isThumb1Only()) {
3903 // This must be a constant between 0 and 255, for ADD
3904 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003905 if (CVal >= 0 && CVal <= 255)
3906 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003907 } else if (Subtarget->isThumb2()) {
3908 // A constant that can be used as an immediate value in a
3909 // data-processing instruction.
3910 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3911 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003912 } else {
3913 // A constant that can be used as an immediate value in a
3914 // data-processing instruction.
3915 if (ARM_AM::getSOImmVal(CVal) != -1)
3916 break;
3917 }
3918 return;
3919
3920 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003921 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003922 // This must be a constant between -255 and -1, for negated ADD
3923 // immediates. This can be used in GCC with an "n" modifier that
3924 // prints the negated value, for use with SUB instructions. It is
3925 // not useful otherwise but is implemented for compatibility.
3926 if (CVal >= -255 && CVal <= -1)
3927 break;
3928 } else {
3929 // This must be a constant between -4095 and 4095. It is not clear
3930 // what this constraint is intended for. Implemented for
3931 // compatibility with GCC.
3932 if (CVal >= -4095 && CVal <= 4095)
3933 break;
3934 }
3935 return;
3936
3937 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003938 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003939 // A 32-bit value where only one byte has a nonzero value. Exclude
3940 // zero to match GCC. This constraint is used by GCC internally for
3941 // constants that can be loaded with a move/shift combination.
3942 // It is not useful otherwise but is implemented for compatibility.
3943 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3944 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003945 } else if (Subtarget->isThumb2()) {
3946 // A constant whose bitwise inverse can be used as an immediate
3947 // value in a data-processing instruction. This can be used in GCC
3948 // with a "B" modifier that prints the inverted value, for use with
3949 // BIC and MVN instructions. It is not useful otherwise but is
3950 // implemented for compatibility.
3951 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3952 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003953 } else {
3954 // A constant whose bitwise inverse can be used as an immediate
3955 // value in a data-processing instruction. This can be used in GCC
3956 // with a "B" modifier that prints the inverted value, for use with
3957 // BIC and MVN instructions. It is not useful otherwise but is
3958 // implemented for compatibility.
3959 if (ARM_AM::getSOImmVal(~CVal) != -1)
3960 break;
3961 }
3962 return;
3963
3964 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003965 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003966 // This must be a constant between -7 and 7,
3967 // for 3-operand ADD/SUB immediate instructions.
3968 if (CVal >= -7 && CVal < 7)
3969 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003970 } else if (Subtarget->isThumb2()) {
3971 // A constant whose negation can be used as an immediate value in a
3972 // data-processing instruction. This can be used in GCC with an "n"
3973 // modifier that prints the negated value, for use with SUB
3974 // instructions. It is not useful otherwise but is implemented for
3975 // compatibility.
3976 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3977 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003978 } else {
3979 // A constant whose negation can be used as an immediate value in a
3980 // data-processing instruction. This can be used in GCC with an "n"
3981 // modifier that prints the negated value, for use with SUB
3982 // instructions. It is not useful otherwise but is implemented for
3983 // compatibility.
3984 if (ARM_AM::getSOImmVal(-CVal) != -1)
3985 break;
3986 }
3987 return;
3988
3989 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003990 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003991 // This must be a multiple of 4 between 0 and 1020, for
3992 // ADD sp + immediate.
3993 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3994 break;
3995 } else {
3996 // A power of two or a constant between 0 and 32. This is used in
3997 // GCC for the shift amount on shifted register operands, but it is
3998 // useful in general for any shift amounts.
3999 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4000 break;
4001 }
4002 return;
4003
4004 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004005 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004006 // This must be a constant between 0 and 31, for shift amounts.
4007 if (CVal >= 0 && CVal <= 31)
4008 break;
4009 }
4010 return;
4011
4012 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004013 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004014 // This must be a multiple of 4 between -508 and 508, for
4015 // ADD/SUB sp = sp + immediate.
4016 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4017 break;
4018 }
4019 return;
4020 }
4021 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4022 break;
4023 }
4024
4025 if (Result.getNode()) {
4026 Ops.push_back(Result);
4027 return;
4028 }
4029 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4030 Ops, DAG);
4031}