blob: 1742e63b0dffc7de3d53288760d2d13e8bd89d0d [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Chris Lattner3c3fe462005-09-21 04:19:09 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "LiveRangeCalc.h"
20#include "llvm/ADT/DenseSet.h"
21#include "llvm/ADT/STLExtras.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
Stephen Hines36b56882014-04-23 16:57:46 -070024#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000025#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen1ead68d2012-11-28 19:13:06 +000029#include "llvm/CodeGen/VirtRegMap.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/Value.h"
Benjamin Kramer4eed7562013-06-17 19:00:36 +000031#include "llvm/Support/BlockFrequency.h"
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000032#include "llvm/Support/CommandLine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000033#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000036#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000037#include "llvm/Target/TargetRegisterInfo.h"
Stephen Hines37ed9c12014-12-01 14:51:49 -080038#include "llvm/Target/TargetSubtargetInfo.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000039#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000040#include <cmath>
Chandler Carruthd04a8d42012-12-03 16:50:05 +000041#include <limits>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000042using namespace llvm;
43
Stephen Hinesdce4a402014-05-29 02:49:00 -070044#define DEBUG_TYPE "regalloc"
45
Devang Patel19974732007-05-03 01:11:54 +000046char LiveIntervals::ID = 0;
Jakob Stoklund Olesendcc44362012-08-03 22:12:54 +000047char &llvm::LiveIntervalsID = LiveIntervals::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
49 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000050INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000051INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000052INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000053INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000055 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000056
Andrew Trickc6bae792013-06-21 18:33:23 +000057#ifndef NDEBUG
58static cl::opt<bool> EnablePrecomputePhysRegs(
59 "precompute-phys-liveness", cl::Hidden,
60 cl::desc("Eagerly compute live intervals for all physreg units."));
61#else
62static bool EnablePrecomputePhysRegs = false;
63#endif // NDEBUG
64
Chris Lattnerf7da2c72006-08-24 22:43:55 +000065void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000066 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000067 AU.addRequired<AliasAnalysis>();
68 AU.addPreserved<AliasAnalysis>();
Jakob Stoklund Olesenec7b25d2013-02-09 00:04:07 +000069 // LiveVariables isn't really required by this analysis, it is only required
70 // here to make sure it is live during TwoAddressInstructionPass and
71 // PHIElimination. This is temporary.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000072 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000073 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000074 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000075 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000076 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000077 AU.addPreserved<SlotIndexes>();
78 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000079 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000080}
81
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000082LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
Stephen Hinesdce4a402014-05-29 02:49:00 -070083 DomTree(nullptr), LRCalc(nullptr) {
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000084 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
85}
86
87LiveIntervals::~LiveIntervals() {
88 delete LRCalc;
89}
90
Chris Lattnerf7da2c72006-08-24 22:43:55 +000091void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000092 // Free the live intervals themselves.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +000093 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
94 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
95 VirtRegIntervals.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000096 RegMaskSlots.clear();
97 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000098 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000099
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000100 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
101 delete RegUnitRanges[i];
102 RegUnitRanges.clear();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000103
Benjamin Kramerce9a20b2010-06-26 11:30:59 +0000104 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
105 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000106}
107
Jakob Stoklund Olesen2aeef002013-08-14 17:28:46 +0000108/// runOnMachineFunction - calculates LiveIntervals
Owen Anderson80b3ce62008-05-28 20:54:50 +0000109///
110bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000111 MF = &fn;
112 MRI = &MF->getRegInfo();
Stephen Hines37ed9c12014-12-01 14:51:49 -0800113 TRI = MF->getSubtarget().getRegisterInfo();
114 TII = MF->getSubtarget().getInstrInfo();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000115 AA = &getAnalysis<AliasAnalysis>();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000116 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000117 DomTree = &getAnalysis<MachineDominatorTree>();
118 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000119 LRCalc = new LiveRangeCalc();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000120
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000121 // Allocate space for all virtual registers.
122 VirtRegIntervals.resize(MRI->getNumVirtRegs());
123
Jakob Stoklund Olesenec7b25d2013-02-09 00:04:07 +0000124 computeVirtRegs();
125 computeRegMasks();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000126 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000127
Andrew Trickc6bae792013-06-21 18:33:23 +0000128 if (EnablePrecomputePhysRegs) {
129 // For stress testing, precompute live ranges of all physical register
130 // units, including reserved registers.
131 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
132 getRegUnit(i);
133 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000134 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000135 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000136}
137
Chris Lattner70ca3582004-09-30 15:59:17 +0000138/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000139void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000140 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000141
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000142 // Dump the regunits.
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000143 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
144 if (LiveRange *LR = RegUnitRanges[i])
Matthias Braun03d96092013-10-10 21:29:05 +0000145 OS << PrintRegUnit(i, TRI) << ' ' << *LR << '\n';
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000146
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000147 // Dump the virtregs.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000148 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
149 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
150 if (hasInterval(Reg))
Matthias Braun03d96092013-10-10 21:29:05 +0000151 OS << getInterval(Reg) << '\n';
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000152 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000153
Jakob Stoklund Olesen722c9a72012-11-09 19:18:49 +0000154 OS << "RegMasks:";
155 for (unsigned i = 0, e = RegMaskSlots.size(); i != e; ++i)
156 OS << ' ' << RegMaskSlots[i];
157 OS << '\n';
158
Evan Cheng752195e2009-09-14 21:33:42 +0000159 printInstrs(OS);
160}
161
162void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000163 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000164 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000165}
166
Manman Renb720be62012-09-11 22:23:19 +0000167#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Evan Cheng752195e2009-09-14 21:33:42 +0000168void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000169 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000170}
Manman Ren77e300e2012-09-06 19:06:06 +0000171#endif
Evan Cheng752195e2009-09-14 21:33:42 +0000172
Owen Anderson03857b22008-08-13 21:49:13 +0000173LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Aaron Ballmaneb360242013-11-13 00:15:44 +0000174 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
175 llvm::huge_valf : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000176 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000177}
Evan Chengf2fbca62007-11-12 06:35:08 +0000178
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000179
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000180/// computeVirtRegInterval - Compute the live interval of a virtual register,
181/// based on defs and uses.
Matthias Braune25dde52013-10-10 21:28:57 +0000182void LiveIntervals::computeVirtRegInterval(LiveInterval &LI) {
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000183 assert(LRCalc && "LRCalc not initialized.");
Matthias Braune25dde52013-10-10 21:28:57 +0000184 assert(LI.empty() && "Should only compute empty intervals.");
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000185 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
186 LRCalc->createDeadDefs(LI);
187 LRCalc->extendToUses(LI);
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -0700188 computeDeadValues(&LI, LI, nullptr, nullptr);
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000189}
190
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000191void LiveIntervals::computeVirtRegs() {
192 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
193 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
194 if (MRI->reg_nodbg_empty(Reg))
195 continue;
Mark Laceye742d682013-08-14 23:50:16 +0000196 createAndComputeVirtRegInterval(Reg);
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000197 }
198}
199
200void LiveIntervals::computeRegMasks() {
201 RegMaskBlocks.resize(MF->getNumBlockIDs());
202
203 // Find all instructions with regmask operands.
204 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
205 MBBI != E; ++MBBI) {
206 MachineBasicBlock *MBB = MBBI;
207 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
208 RMB.first = RegMaskSlots.size();
209 for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end();
210 MI != ME; ++MI)
211 for (MIOperands MO(MI); MO.isValid(); ++MO) {
212 if (!MO->isRegMask())
213 continue;
214 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
215 RegMaskBits.push_back(MO->getRegMask());
216 }
217 // Compute the number of register mask instructions in this block.
Dmitri Gribenko2de05722012-09-10 21:26:47 +0000218 RMB.second = RegMaskSlots.size() - RMB.first;
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000219 }
220}
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000221
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000222//===----------------------------------------------------------------------===//
223// Register Unit Liveness
224//===----------------------------------------------------------------------===//
225//
226// Fixed interference typically comes from ABI boundaries: Function arguments
227// and return values are passed in fixed registers, and so are exception
228// pointers entering landing pads. Certain instructions require values to be
229// present in specific registers. That is also represented through fixed
230// interference.
231//
232
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000233/// computeRegUnitInterval - Compute the live range of a register unit, based
234/// on the uses and defs of aliasing registers. The range should be empty,
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000235/// or contain only dead phi-defs from ABI blocks.
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000236void LiveIntervals::computeRegUnitRange(LiveRange &LR, unsigned Unit) {
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000237 assert(LRCalc && "LRCalc not initialized.");
238 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
239
240 // The physregs aliasing Unit are the roots and their super-registers.
241 // Create all values as dead defs before extending to uses. Note that roots
242 // may share super-registers. That's OK because createDeadDefs() is
243 // idempotent. It is very rare for a register unit to have multiple roots, so
244 // uniquing super-registers is probably not worthwhile.
245 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
Chad Rosierb018bab2013-05-22 22:36:55 +0000246 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
247 Supers.isValid(); ++Supers) {
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000248 if (!MRI->reg_empty(*Supers))
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000249 LRCalc->createDeadDefs(LR, *Supers);
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000250 }
251 }
252
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000253 // Now extend LR to reach all uses.
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000254 // Ignore uses of reserved registers. We only track defs of those.
255 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
Chad Rosierb018bab2013-05-22 22:36:55 +0000256 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
257 Supers.isValid(); ++Supers) {
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000258 unsigned Reg = *Supers;
Jakob Stoklund Olesen79004762012-10-15 22:14:34 +0000259 if (!MRI->isReserved(Reg) && !MRI->reg_empty(Reg))
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000260 LRCalc->extendToUses(LR, Reg);
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000261 }
262 }
263}
264
265
266/// computeLiveInRegUnits - Precompute the live ranges of any register units
267/// that are live-in to an ABI block somewhere. Register values can appear
268/// without a corresponding def when entering the entry block or a landing pad.
269///
270void LiveIntervals::computeLiveInRegUnits() {
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000271 RegUnitRanges.resize(TRI->getNumRegUnits());
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000272 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
273
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000274 // Keep track of the live range sets allocated.
275 SmallVector<unsigned, 8> NewRanges;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000276
277 // Check all basic blocks for live-ins.
278 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
279 MFI != MFE; ++MFI) {
280 const MachineBasicBlock *MBB = MFI;
281
282 // We only care about ABI blocks: Entry + landing pads.
283 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
284 continue;
285
286 // Create phi-defs at Begin for all live-in registers.
287 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
288 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
289 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
290 LIE = MBB->livein_end(); LII != LIE; ++LII) {
291 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
292 unsigned Unit = *Units;
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000293 LiveRange *LR = RegUnitRanges[Unit];
294 if (!LR) {
295 LR = RegUnitRanges[Unit] = new LiveRange();
296 NewRanges.push_back(Unit);
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000297 }
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000298 VNInfo *VNI = LR->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000299 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000300 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
301 }
302 }
303 DEBUG(dbgs() << '\n');
304 }
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000305 DEBUG(dbgs() << "Created " << NewRanges.size() << " new intervals.\n");
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000306
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000307 // Compute the 'normal' part of the ranges.
308 for (unsigned i = 0, e = NewRanges.size(); i != e; ++i) {
309 unsigned Unit = NewRanges[i];
310 computeRegUnitRange(*RegUnitRanges[Unit], Unit);
311 }
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000312}
313
314
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000315/// shrinkToUses - After removing some uses of a register, shrink its live
316/// range to just the remaining uses. This method does not compute reaching
317/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000318bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000319 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000320 DEBUG(dbgs() << "Shrink: " << *li << '\n');
321 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000322 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000323 // Find all the values used, including PHI kills.
324 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
325
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000326 // Blocks that have already been added to WorkList as live-out.
327 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
328
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000329 // Visit all instructions reading li->reg.
Stephen Hines36b56882014-04-23 16:57:46 -0700330 for (MachineRegisterInfo::reg_instr_iterator
331 I = MRI->reg_instr_begin(li->reg), E = MRI->reg_instr_end();
332 I != E; ) {
333 MachineInstr *UseMI = &*(I++);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000334 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
335 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000336 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Matthias Braun5649e252013-10-10 21:28:52 +0000337 LiveQueryResult LRQ = li->Query(Idx);
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000338 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000339 if (!VNI) {
340 // This shouldn't happen: readsVirtualRegister returns true, but there is
341 // no live value. It is likely caused by a target getting <undef> flags
342 // wrong.
343 DEBUG(dbgs() << Idx << '\t' << *UseMI
344 << "Warning: Instr claims to read non-existent value in "
345 << *li << '\n');
346 continue;
347 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000348 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000349 // register one slot early.
350 if (VNInfo *DefVNI = LRQ.valueDefined())
351 Idx = DefVNI->def;
352
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000353 WorkList.push_back(std::make_pair(Idx, VNI));
354 }
355
Matthias Braun87a86052013-10-10 21:28:47 +0000356 // Create new live ranges with only minimal live segments per def.
357 LiveRange NewLR;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000358 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
359 I != E; ++I) {
360 VNInfo *VNI = *I;
361 if (VNI->isUnused())
362 continue;
Matthias Braun87a86052013-10-10 21:28:47 +0000363 NewLR.addSegment(LiveRange::Segment(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000364 }
365
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000366 // Keep track of the PHIs that are in use.
367 SmallPtrSet<VNInfo*, 8> UsedPHIs;
368
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000369 // Extend intervals to reach all uses in WorkList.
370 while (!WorkList.empty()) {
371 SlotIndex Idx = WorkList.back().first;
372 VNInfo *VNI = WorkList.back().second;
373 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000374 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000375 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000376
377 // Extend the live range for VNI to be live at Idx.
Matthias Braun87a86052013-10-10 21:28:47 +0000378 if (VNInfo *ExtVNI = NewLR.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000379 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000380 assert(ExtVNI == VNI && "Unexpected existing value number");
381 // Is this a PHIDef we haven't seen before?
Stephen Hines37ed9c12014-12-01 14:51:49 -0800382 if (!VNI->isPHIDef() || VNI->def != BlockStart ||
383 !UsedPHIs.insert(VNI).second)
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000384 continue;
385 // The PHI is live, make sure the predecessors are live-out.
386 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
387 PE = MBB->pred_end(); PI != PE; ++PI) {
Stephen Hines37ed9c12014-12-01 14:51:49 -0800388 if (!LiveOut.insert(*PI).second)
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000389 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000390 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000391 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000392 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000393 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000394 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000395 continue;
396 }
397
398 // VNI is live-in to MBB.
399 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Matthias Braun87a86052013-10-10 21:28:47 +0000400 NewLR.addSegment(LiveRange::Segment(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000401
402 // Make sure VNI is live-out from the predecessors.
403 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
404 PE = MBB->pred_end(); PI != PE; ++PI) {
Stephen Hines37ed9c12014-12-01 14:51:49 -0800405 if (!LiveOut.insert(*PI).second)
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000406 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000407 SlotIndex Stop = getMBBEndIdx(*PI);
408 assert(li->getVNInfoBefore(Stop) == VNI &&
409 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000410 WorkList.push_back(std::make_pair(Stop, VNI));
411 }
412 }
413
414 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000415 bool CanSeparate = false;
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -0700416 computeDeadValues(li, NewLR, &CanSeparate, dead);
417
418 // Move the trimmed segments back.
419 li->segments.swap(NewLR.segments);
420 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
421 return CanSeparate;
422}
423
424void LiveIntervals::computeDeadValues(LiveInterval *li,
425 LiveRange &LR,
426 bool *CanSeparate,
427 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000428 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
429 I != E; ++I) {
430 VNInfo *VNI = *I;
431 if (VNI->isUnused())
432 continue;
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -0700433 LiveRange::iterator LRI = LR.FindSegmentContaining(VNI->def);
434 assert(LRI != LR.end() && "Missing segment for PHI");
Matthias Braun87a86052013-10-10 21:28:47 +0000435 if (LRI->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000436 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000437 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000438 // This is a dead PHI. Remove it.
Jakob Stoklund Olesenb2beac22012-08-03 20:59:32 +0000439 VNI->markUnused();
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -0700440 LR.removeSegment(LRI->start, LRI->end);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000441 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -0700442 if (CanSeparate)
443 *CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000444 } else {
445 // This is a dead def. Make sure the instruction knows.
446 MachineInstr *MI = getInstructionFromIndex(VNI->def);
447 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000448 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000449 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000450 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000451 dead->push_back(MI);
452 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000453 }
454 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000455}
456
Matthias Braune25dde52013-10-10 21:28:57 +0000457void LiveIntervals::extendToIndices(LiveRange &LR,
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000458 ArrayRef<SlotIndex> Indices) {
459 assert(LRCalc && "LRCalc not initialized.");
460 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
461 for (unsigned i = 0, e = Indices.size(); i != e; ++i)
Matthias Braune25dde52013-10-10 21:28:57 +0000462 LRCalc->extend(LR, Indices[i]);
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000463}
464
465void LiveIntervals::pruneValue(LiveInterval *LI, SlotIndex Kill,
466 SmallVectorImpl<SlotIndex> *EndPoints) {
Matthias Braun5649e252013-10-10 21:28:52 +0000467 LiveQueryResult LRQ = LI->Query(Kill);
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000468 VNInfo *VNI = LRQ.valueOut();
469 if (!VNI)
470 return;
471
472 MachineBasicBlock *KillMBB = Indexes->getMBBFromIndex(Kill);
473 SlotIndex MBBStart, MBBEnd;
Stephen Hines36b56882014-04-23 16:57:46 -0700474 std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(KillMBB);
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000475
476 // If VNI isn't live out from KillMBB, the value is trivially pruned.
477 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun331de112013-10-10 21:28:43 +0000478 LI->removeSegment(Kill, LRQ.endPoint());
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000479 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
480 return;
481 }
482
483 // VNI is live out of KillMBB.
Matthias Braun331de112013-10-10 21:28:43 +0000484 LI->removeSegment(Kill, MBBEnd);
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000485 if (EndPoints) EndPoints->push_back(MBBEnd);
486
Jakob Stoklund Olesenaf896902012-10-13 16:15:31 +0000487 // Find all blocks that are reachable from KillMBB without leaving VNI's live
488 // range. It is possible that KillMBB itself is reachable, so start a DFS
489 // from each successor.
490 typedef SmallPtrSet<MachineBasicBlock*, 9> VisitedTy;
491 VisitedTy Visited;
492 for (MachineBasicBlock::succ_iterator
493 SuccI = KillMBB->succ_begin(), SuccE = KillMBB->succ_end();
494 SuccI != SuccE; ++SuccI) {
495 for (df_ext_iterator<MachineBasicBlock*, VisitedTy>
496 I = df_ext_begin(*SuccI, Visited), E = df_ext_end(*SuccI, Visited);
497 I != E;) {
498 MachineBasicBlock *MBB = *I;
499
500 // Check if VNI is live in to MBB.
Stephen Hines36b56882014-04-23 16:57:46 -0700501 std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(MBB);
Matthias Braun5649e252013-10-10 21:28:52 +0000502 LiveQueryResult LRQ = LI->Query(MBBStart);
Jakob Stoklund Olesenaf896902012-10-13 16:15:31 +0000503 if (LRQ.valueIn() != VNI) {
Matthias Braun331de112013-10-10 21:28:43 +0000504 // This block isn't part of the VNI segment. Prune the search.
Jakob Stoklund Olesenaf896902012-10-13 16:15:31 +0000505 I.skipChildren();
506 continue;
507 }
508
509 // Prune the search if VNI is killed in MBB.
510 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun331de112013-10-10 21:28:43 +0000511 LI->removeSegment(MBBStart, LRQ.endPoint());
Jakob Stoklund Olesenaf896902012-10-13 16:15:31 +0000512 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
513 I.skipChildren();
514 continue;
515 }
516
517 // VNI is live through MBB.
Matthias Braun331de112013-10-10 21:28:43 +0000518 LI->removeSegment(MBBStart, MBBEnd);
Jakob Stoklund Olesenaf896902012-10-13 16:15:31 +0000519 if (EndPoints) EndPoints->push_back(MBBEnd);
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000520 ++I;
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000521 }
Jakob Stoklund Olesen87f78642012-09-17 23:03:25 +0000522 }
523}
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000524
Evan Chengf2fbca62007-11-12 06:35:08 +0000525//===----------------------------------------------------------------------===//
526// Register allocator hooks.
527//
528
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000529void LiveIntervals::addKillFlags(const VirtRegMap *VRM) {
530 // Keep track of regunit ranges.
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000531 SmallVector<std::pair<LiveRange*, LiveRange::iterator>, 8> RU;
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000532
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000533 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
534 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000535 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000536 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000537 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000538 if (LI->empty())
539 continue;
540
541 // Find the regunit intervals for the assigned register. They may overlap
542 // the virtual register live range, cancelling any kills.
543 RU.clear();
544 for (MCRegUnitIterator Units(VRM->getPhys(Reg), TRI); Units.isValid();
545 ++Units) {
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000546 LiveRange &RURanges = getRegUnit(*Units);
547 if (RURanges.empty())
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000548 continue;
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000549 RU.push_back(std::make_pair(&RURanges, RURanges.find(LI->begin()->end)));
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000550 }
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000551
Matthias Braun331de112013-10-10 21:28:43 +0000552 // Every instruction that kills Reg corresponds to a segment range end
553 // point.
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000554 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
555 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000556 // A block index indicates an MBB edge.
557 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000558 continue;
559 MachineInstr *MI = getInstructionFromIndex(RI->end);
560 if (!MI)
561 continue;
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000562
Matthias Braunb1aa5e42013-10-04 16:52:58 +0000563 // Check if any of the regunits are live beyond the end of RI. That could
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000564 // happen when a physreg is defined as a copy of a virtreg:
565 //
566 // %EAX = COPY %vreg5
567 // FOO %vreg5 <--- MI, cancel kill because %EAX is live.
568 // BAR %EAX<kill>
569 //
570 // There should be no kill flag on FOO when %vreg5 is rewritten as %EAX.
571 bool CancelKill = false;
572 for (unsigned u = 0, e = RU.size(); u != e; ++u) {
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000573 LiveRange &RRanges = *RU[u].first;
574 LiveRange::iterator &I = RU[u].second;
575 if (I == RRanges.end())
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000576 continue;
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000577 I = RRanges.advanceTo(I, RI->end);
578 if (I == RRanges.end() || I->start >= RI->end)
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000579 continue;
580 // I is overlapping RI.
581 CancelKill = true;
582 break;
583 }
584 if (CancelKill)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700585 MI->clearRegisterKills(Reg, nullptr);
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000586 else
Stephen Hinesdce4a402014-05-29 02:49:00 -0700587 MI->addRegisterKilled(Reg, nullptr);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000588 }
589 }
590}
591
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000592MachineBasicBlock*
593LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
594 // A local live range must be fully contained inside the block, meaning it is
595 // defined and killed at instructions, not at block boundaries. It is not
596 // live in or or out of any block.
597 //
598 // It is technically possible to have a PHI-defined live range identical to a
599 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000600
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000601 SlotIndex Start = LI.beginIndex();
602 if (Start.isBlock())
Stephen Hinesdce4a402014-05-29 02:49:00 -0700603 return nullptr;
Lang Hames233a60e2009-11-03 23:52:08 +0000604
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000605 SlotIndex Stop = LI.endIndex();
606 if (Stop.isBlock())
Stephen Hinesdce4a402014-05-29 02:49:00 -0700607 return nullptr;
Lang Hames233a60e2009-11-03 23:52:08 +0000608
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000609 // getMBBFromIndex doesn't need to search the MBB table when both indexes
610 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000611 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
612 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Stephen Hinesdce4a402014-05-29 02:49:00 -0700613 return MBB1 == MBB2 ? MBB1 : nullptr;
Evan Cheng81a03822007-11-17 00:40:40 +0000614}
615
Jakob Stoklund Olesen0ab71032012-08-03 20:10:24 +0000616bool
617LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
618 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), E = LI.vni_end();
619 I != E; ++I) {
620 const VNInfo *PHI = *I;
621 if (PHI->isUnused() || !PHI->isPHIDef())
622 continue;
623 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
624 // Conservatively return true instead of scanning huge predecessor lists.
625 if (PHIMBB->pred_size() > 100)
626 return true;
627 for (MachineBasicBlock::const_pred_iterator
628 PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI)
629 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI)))
630 return true;
631 }
632 return false;
633}
634
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000635float
Stephen Hines36b56882014-04-23 16:57:46 -0700636LiveIntervals::getSpillWeight(bool isDef, bool isUse,
637 const MachineBlockFrequencyInfo *MBFI,
638 const MachineInstr *MI) {
639 BlockFrequency Freq = MBFI->getBlockFreq(MI->getParent());
640 const float Scale = 1.0f / MBFI->getEntryFreq();
641 return (isDef + isUse) * (Freq.getFrequency() * Scale);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000642}
643
Matthias Braun87a86052013-10-10 21:28:47 +0000644LiveRange::Segment
Matthias Braun331de112013-10-10 21:28:43 +0000645LiveIntervals::addSegmentToEndOfBlock(unsigned reg, MachineInstr* startInst) {
Mark Laceye742d682013-08-14 23:50:16 +0000646 LiveInterval& Interval = createEmptyInterval(reg);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000647 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000648 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000649 getVNInfoAllocator());
Matthias Braun87a86052013-10-10 21:28:47 +0000650 LiveRange::Segment S(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000651 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000652 getMBBEndIdx(startInst->getParent()), VN);
Matthias Braun331de112013-10-10 21:28:43 +0000653 Interval.addSegment(S);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000654
Matthias Braun331de112013-10-10 21:28:43 +0000655 return S;
Owen Andersonc4dc1322008-06-05 17:15:43 +0000656}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000657
658
659//===----------------------------------------------------------------------===//
660// Register mask functions
661//===----------------------------------------------------------------------===//
662
663bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
664 BitVector &UsableRegs) {
665 if (LI.empty())
666 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000667 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
668
669 // Use a smaller arrays for local live ranges.
670 ArrayRef<SlotIndex> Slots;
671 ArrayRef<const uint32_t*> Bits;
672 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
673 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
674 Bits = getRegMaskBitsInBlock(MBB->getNumber());
675 } else {
676 Slots = getRegMaskSlots();
677 Bits = getRegMaskBits();
678 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000679
680 // We are going to enumerate all the register mask slots contained in LI.
681 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000682 ArrayRef<SlotIndex>::iterator SlotI =
683 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
684 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
685
686 // No slots in range, LI begins after the last call.
687 if (SlotI == SlotE)
688 return false;
689
690 bool Found = false;
691 for (;;) {
692 assert(*SlotI >= LiveI->start);
693 // Loop over all slots overlapping this segment.
694 while (*SlotI < LiveI->end) {
695 // *SlotI overlaps LI. Collect mask bits.
696 if (!Found) {
697 // This is the first overlap. Initialize UsableRegs to all ones.
698 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000699 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000700 Found = true;
701 }
702 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000703 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000704 if (++SlotI == SlotE)
705 return Found;
706 }
707 // *SlotI is beyond the current LI segment.
708 LiveI = LI.advanceTo(LiveI, *SlotI);
709 if (LiveI == LiveE)
710 return Found;
711 // Advance SlotI until it overlaps.
712 while (*SlotI < LiveI->start)
713 if (++SlotI == SlotE)
714 return Found;
715 }
716}
Lang Hames3dc7c512012-02-17 18:44:18 +0000717
718//===----------------------------------------------------------------------===//
719// IntervalUpdate class.
720//===----------------------------------------------------------------------===//
721
Lang Hamesfd6d3212012-02-21 00:00:36 +0000722// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +0000723class LiveIntervals::HMEditor {
724private:
Lang Hamesecb50622012-02-17 23:43:40 +0000725 LiveIntervals& LIS;
726 const MachineRegisterInfo& MRI;
727 const TargetRegisterInfo& TRI;
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000728 SlotIndex OldIdx;
Lang Hamesecb50622012-02-17 23:43:40 +0000729 SlotIndex NewIdx;
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000730 SmallPtrSet<LiveRange*, 8> Updated;
Andrew Trick27c28ce2012-10-16 00:22:51 +0000731 bool UpdateFlags;
Lang Hames6aceab12012-02-19 07:13:05 +0000732
Lang Hames3dc7c512012-02-17 18:44:18 +0000733public:
Lang Hamesecb50622012-02-17 23:43:40 +0000734 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000735 const TargetRegisterInfo& TRI,
Andrew Trick27c28ce2012-10-16 00:22:51 +0000736 SlotIndex OldIdx, SlotIndex NewIdx, bool UpdateFlags)
737 : LIS(LIS), MRI(MRI), TRI(TRI), OldIdx(OldIdx), NewIdx(NewIdx),
738 UpdateFlags(UpdateFlags) {}
739
740 // FIXME: UpdateFlags is a workaround that creates live intervals for all
741 // physregs, even those that aren't needed for regalloc, in order to update
742 // kill flags. This is wasteful. Eventually, LiveVariables will strip all kill
743 // flags, and postRA passes will use a live register utility instead.
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000744 LiveRange *getRegUnitLI(unsigned Unit) {
Andrew Trick27c28ce2012-10-16 00:22:51 +0000745 if (UpdateFlags)
746 return &LIS.getRegUnit(Unit);
747 return LIS.getCachedRegUnit(Unit);
748 }
Lang Hames3dc7c512012-02-17 18:44:18 +0000749
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000750 /// Update all live ranges touched by MI, assuming a move from OldIdx to
751 /// NewIdx.
752 void updateAllRanges(MachineInstr *MI) {
753 DEBUG(dbgs() << "handleMove " << OldIdx << " -> " << NewIdx << ": " << *MI);
754 bool hasRegMask = false;
755 for (MIOperands MO(MI); MO.isValid(); ++MO) {
756 if (MO->isRegMask())
757 hasRegMask = true;
758 if (!MO->isReg())
Lang Hames4586d252012-02-21 22:29:38 +0000759 continue;
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000760 // Aggressively clear all kill flags.
761 // They are reinserted by VirtRegRewriter.
762 if (MO->isUse())
763 MO->setIsKill(false);
764
765 unsigned Reg = MO->getReg();
766 if (!Reg)
767 continue;
768 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000769 LiveInterval &LI = LIS.getInterval(Reg);
770 updateRange(LI, Reg);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000771 continue;
772 }
773
774 // For physregs, only update the regunits that actually have a
775 // precomputed live range.
776 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000777 if (LiveRange *LR = getRegUnitLI(*Units))
778 updateRange(*LR, *Units);
Lang Hames4586d252012-02-21 22:29:38 +0000779 }
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000780 if (hasRegMask)
781 updateRegMaskSlots();
Lang Hames6aceab12012-02-19 07:13:05 +0000782 }
783
Lang Hames55fed622012-02-19 03:00:30 +0000784private:
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000785 /// Update a single live range, assuming an instruction has been moved from
786 /// OldIdx to NewIdx.
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000787 void updateRange(LiveRange &LR, unsigned Reg) {
Stephen Hines37ed9c12014-12-01 14:51:49 -0800788 if (!Updated.insert(&LR).second)
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000789 return;
790 DEBUG({
791 dbgs() << " ";
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000792 if (TargetRegisterInfo::isVirtualRegister(Reg))
793 dbgs() << PrintReg(Reg);
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +0000794 else
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000795 dbgs() << PrintRegUnit(Reg, &TRI);
796 dbgs() << ":\t" << LR << '\n';
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000797 });
798 if (SlotIndex::isEarlierInstr(OldIdx, NewIdx))
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000799 handleMoveDown(LR);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000800 else
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000801 handleMoveUp(LR, Reg);
802 DEBUG(dbgs() << " -->\t" << LR << '\n');
803 LR.verify();
Lang Hames3dc7c512012-02-17 18:44:18 +0000804 }
805
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000806 /// Update LR to reflect an instruction has been moved downwards from OldIdx
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000807 /// to NewIdx.
808 ///
809 /// 1. Live def at OldIdx:
810 /// Move def to NewIdx, assert endpoint after NewIdx.
811 ///
812 /// 2. Live def at OldIdx, killed at NewIdx:
813 /// Change to dead def at NewIdx.
814 /// (Happens when bundling def+kill together).
815 ///
816 /// 3. Dead def at OldIdx:
817 /// Move def to NewIdx, possibly across another live value.
818 ///
819 /// 4. Def at OldIdx AND at NewIdx:
Matthias Braun331de112013-10-10 21:28:43 +0000820 /// Remove segment [OldIdx;NewIdx) and value defined at OldIdx.
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000821 /// (Happens when bundling multiple defs together).
822 ///
823 /// 5. Value read at OldIdx, killed before NewIdx:
824 /// Extend kill to NewIdx.
825 ///
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000826 void handleMoveDown(LiveRange &LR) {
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000827 // First look for a kill at OldIdx.
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000828 LiveRange::iterator I = LR.find(OldIdx.getBaseIndex());
829 LiveRange::iterator E = LR.end();
830 // Is LR even live at OldIdx?
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000831 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
832 return;
Lang Hames6aceab12012-02-19 07:13:05 +0000833
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000834 // Handle a live-in value.
835 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
836 bool isKill = SlotIndex::isSameInstr(OldIdx, I->end);
837 // If the live-in value already extends to NewIdx, there is nothing to do.
838 if (!SlotIndex::isEarlierInstr(I->end, NewIdx))
839 return;
840 // Aggressively remove all kill flags from the old kill point.
841 // Kill flags shouldn't be used while live intervals exist, they will be
842 // reinserted by VirtRegRewriter.
843 if (MachineInstr *KillMI = LIS.getInstructionFromIndex(I->end))
844 for (MIBundleOperands MO(KillMI); MO.isValid(); ++MO)
845 if (MO->isReg() && MO->isUse())
846 MO->setIsKill(false);
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000847 // Adjust I->end to reach NewIdx. This may temporarily make LR invalid by
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000848 // overlapping ranges. Case 5 above.
849 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
850 // If this was a kill, there may also be a def. Otherwise we're done.
851 if (!isKill)
852 return;
853 ++I;
Lang Hames6aceab12012-02-19 07:13:05 +0000854 }
855
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000856 // Check for a def at OldIdx.
857 if (I == E || !SlotIndex::isSameInstr(OldIdx, I->start))
858 return;
859 // We have a def at OldIdx.
860 VNInfo *DefVNI = I->valno;
861 assert(DefVNI->def == I->start && "Inconsistent def");
862 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
863 // If the defined value extends beyond NewIdx, just move the def down.
864 // This is case 1 above.
865 if (SlotIndex::isEarlierInstr(NewIdx, I->end)) {
866 I->start = DefVNI->def;
867 return;
868 }
869 // The remaining possibilities are now:
870 // 2. Live def at OldIdx, killed at NewIdx: isSameInstr(I->end, NewIdx).
871 // 3. Dead def at OldIdx: I->end = OldIdx.getDeadSlot().
872 // In either case, it is possible that there is an existing def at NewIdx.
873 assert((I->end == OldIdx.getDeadSlot() ||
874 SlotIndex::isSameInstr(I->end, NewIdx)) &&
875 "Cannot move def below kill");
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000876 LiveRange::iterator NewI = LR.advanceTo(I, NewIdx.getRegSlot());
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000877 if (NewI != E && SlotIndex::isSameInstr(NewI->start, NewIdx)) {
878 // There is an existing def at NewIdx, case 4 above. The def at OldIdx is
879 // coalesced into that value.
880 assert(NewI->valno != DefVNI && "Multiple defs of value?");
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000881 LR.removeValNo(DefVNI);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000882 return;
883 }
884 // There was no existing def at NewIdx. Turn *I into a dead def at NewIdx.
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000885 // If the def at OldIdx was dead, we allow it to be moved across other LR
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000886 // values. The new range should be placed immediately before NewI, move any
887 // intermediate ranges up.
888 assert(NewI != I && "Inconsistent iterators");
Stephen Hines36b56882014-04-23 16:57:46 -0700889 std::copy(std::next(I), NewI, I);
890 *std::prev(NewI)
Matthias Braun87a86052013-10-10 21:28:47 +0000891 = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000892 }
893
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000894 /// Update LR to reflect an instruction has been moved upwards from OldIdx
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000895 /// to NewIdx.
896 ///
897 /// 1. Live def at OldIdx:
898 /// Hoist def to NewIdx.
899 ///
900 /// 2. Dead def at OldIdx:
901 /// Hoist def+end to NewIdx, possibly move across other values.
902 ///
903 /// 3. Dead def at OldIdx AND existing def at NewIdx:
904 /// Remove value defined at OldIdx, coalescing it with existing value.
905 ///
906 /// 4. Live def at OldIdx AND existing def at NewIdx:
907 /// Remove value defined at NewIdx, hoist OldIdx def to NewIdx.
908 /// (Happens when bundling multiple defs together).
909 ///
910 /// 5. Value killed at OldIdx:
911 /// Hoist kill to NewIdx, then scan for last kill between NewIdx and
912 /// OldIdx.
913 ///
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000914 void handleMoveUp(LiveRange &LR, unsigned Reg) {
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000915 // First look for a kill at OldIdx.
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000916 LiveRange::iterator I = LR.find(OldIdx.getBaseIndex());
917 LiveRange::iterator E = LR.end();
918 // Is LR even live at OldIdx?
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000919 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
920 return;
921
922 // Handle a live-in value.
923 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
924 // If the live-in value isn't killed here, there is nothing to do.
925 if (!SlotIndex::isSameInstr(OldIdx, I->end))
926 return;
927 // Adjust I->end to end at NewIdx. If we are hoisting a kill above
928 // another use, we need to search for that use. Case 5 above.
929 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
930 ++I;
931 // If OldIdx also defines a value, there couldn't have been another use.
932 if (I == E || !SlotIndex::isSameInstr(I->start, OldIdx)) {
933 // No def, search for the new kill.
934 // This can never be an early clobber kill since there is no def.
Stephen Hines36b56882014-04-23 16:57:46 -0700935 std::prev(I)->end = findLastUseBefore(Reg).getRegSlot();
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000936 return;
Lang Hames6aceab12012-02-19 07:13:05 +0000937 }
938 }
939
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000940 // Now deal with the def at OldIdx.
941 assert(I != E && SlotIndex::isSameInstr(I->start, OldIdx) && "No def?");
942 VNInfo *DefVNI = I->valno;
943 assert(DefVNI->def == I->start && "Inconsistent def");
944 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
945
946 // Check for an existing def at NewIdx.
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000947 LiveRange::iterator NewI = LR.find(NewIdx.getRegSlot());
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000948 if (SlotIndex::isSameInstr(NewI->start, NewIdx)) {
949 assert(NewI->valno != DefVNI && "Same value defined more than once?");
950 // There is an existing def at NewIdx.
951 if (I->end.isDead()) {
952 // Case 3: Remove the dead def at OldIdx.
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000953 LR.removeValNo(DefVNI);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000954 return;
955 }
956 // Case 4: Replace def at NewIdx with live def at OldIdx.
957 I->start = DefVNI->def;
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000958 LR.removeValNo(NewI->valno);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000959 return;
Lang Hames6aceab12012-02-19 07:13:05 +0000960 }
961
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000962 // There is no existing def at NewIdx. Hoist DefVNI.
963 if (!I->end.isDead()) {
964 // Leave the end point of a live def.
965 I->start = DefVNI->def;
966 return;
967 }
968
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000969 // DefVNI is a dead def. It may have been moved across other values in LR,
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000970 // so move I up to NewI. Slide [NewI;I) down one position.
Stephen Hines36b56882014-04-23 16:57:46 -0700971 std::copy_backward(NewI, I, std::next(I));
Matthias Braun87a86052013-10-10 21:28:47 +0000972 *NewI = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Lang Hames6aceab12012-02-19 07:13:05 +0000973 }
974
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000975 void updateRegMaskSlots() {
Lang Hamesecb50622012-02-17 23:43:40 +0000976 SmallVectorImpl<SlotIndex>::iterator RI =
977 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
978 OldIdx);
Jakob Stoklund Olesen722c9a72012-11-09 19:18:49 +0000979 assert(RI != LIS.RegMaskSlots.end() && *RI == OldIdx.getRegSlot() &&
980 "No RegMask at OldIdx.");
981 *RI = NewIdx.getRegSlot();
982 assert((RI == LIS.RegMaskSlots.begin() ||
Stephen Hines36b56882014-04-23 16:57:46 -0700983 SlotIndex::isEarlierInstr(*std::prev(RI), *RI)) &&
984 "Cannot move regmask instruction above another call");
985 assert((std::next(RI) == LIS.RegMaskSlots.end() ||
986 SlotIndex::isEarlierInstr(*RI, *std::next(RI))) &&
987 "Cannot move regmask instruction below another call");
Lang Hamesfbc8dd32012-02-17 21:29:41 +0000988 }
Lang Hames55fed622012-02-19 03:00:30 +0000989
990 // Return the last use of reg between NewIdx and OldIdx.
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +0000991 SlotIndex findLastUseBefore(unsigned Reg) {
Lang Hames6d742cc2012-09-12 06:56:16 +0000992
993 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Jakob Stoklund Olesen778ef972013-03-08 18:08:57 +0000994 SlotIndex LastUse = NewIdx;
Stephen Hines36b56882014-04-23 16:57:46 -0700995 for (MachineRegisterInfo::use_instr_nodbg_iterator
996 UI = MRI.use_instr_nodbg_begin(Reg),
997 UE = MRI.use_instr_nodbg_end();
998 UI != UE; ++UI) {
Lang Hames6d742cc2012-09-12 06:56:16 +0000999 const MachineInstr* MI = &*UI;
1000 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1001 if (InstSlot > LastUse && InstSlot < OldIdx)
1002 LastUse = InstSlot;
1003 }
Jakob Stoklund Olesen778ef972013-03-08 18:08:57 +00001004 return LastUse;
Lang Hames55fed622012-02-19 03:00:30 +00001005 }
Jakob Stoklund Olesen778ef972013-03-08 18:08:57 +00001006
1007 // This is a regunit interval, so scanning the use list could be very
1008 // expensive. Scan upwards from OldIdx instead.
1009 assert(NewIdx < OldIdx && "Expected upwards move");
1010 SlotIndexes *Indexes = LIS.getSlotIndexes();
1011 MachineBasicBlock *MBB = Indexes->getMBBFromIndex(NewIdx);
1012
1013 // OldIdx may not correspond to an instruction any longer, so set MII to
1014 // point to the next instruction after OldIdx, or MBB->end().
1015 MachineBasicBlock::iterator MII = MBB->end();
1016 if (MachineInstr *MI = Indexes->getInstructionFromIndex(
1017 Indexes->getNextNonNullIndex(OldIdx)))
1018 if (MI->getParent() == MBB)
1019 MII = MI;
1020
1021 MachineBasicBlock::iterator Begin = MBB->begin();
1022 while (MII != Begin) {
1023 if ((--MII)->isDebugValue())
1024 continue;
1025 SlotIndex Idx = Indexes->getInstructionIndex(MII);
1026
1027 // Stop searching when NewIdx is reached.
1028 if (!SlotIndex::isEarlierInstr(NewIdx, Idx))
1029 return NewIdx;
1030
1031 // Check if MII uses Reg.
1032 for (MIBundleOperands MO(MII); MO.isValid(); ++MO)
1033 if (MO->isReg() &&
1034 TargetRegisterInfo::isPhysicalRegister(MO->getReg()) &&
1035 TRI.hasRegUnit(MO->getReg(), Reg))
1036 return Idx;
1037 }
1038 // Didn't reach NewIdx. It must be the first instruction in the block.
1039 return NewIdx;
Lang Hames55fed622012-02-19 03:00:30 +00001040 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001041};
1042
Andrew Trick27c28ce2012-10-16 00:22:51 +00001043void LiveIntervals::handleMove(MachineInstr* MI, bool UpdateFlags) {
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001044 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001045 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1046 Indexes->removeMachineInstrFromMaps(MI);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001047 SlotIndex NewIndex = Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001048 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1049 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001050 "Cannot handle moves across basic block boundaries.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001051
Andrew Trick27c28ce2012-10-16 00:22:51 +00001052 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001053 HME.updateAllRanges(MI);
Lang Hames4586d252012-02-21 22:29:38 +00001054}
1055
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001056void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
Andrew Trick27c28ce2012-10-16 00:22:51 +00001057 MachineInstr* BundleStart,
1058 bool UpdateFlags) {
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001059 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001060 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
Andrew Trick27c28ce2012-10-16 00:22:51 +00001061 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Jakob Stoklund Olesenad5e9692012-10-12 21:31:57 +00001062 HME.updateAllRanges(MI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001063}
Cameron Zwarichf0b25352013-02-17 00:10:44 +00001064
1065void
1066LiveIntervals::repairIntervalsInRange(MachineBasicBlock *MBB,
Cameron Zwarich680c98f2013-02-17 11:09:00 +00001067 MachineBasicBlock::iterator Begin,
1068 MachineBasicBlock::iterator End,
Cameron Zwarich7324d4e2013-02-17 03:48:23 +00001069 ArrayRef<unsigned> OrigRegs) {
Cameron Zwarichc5b61352013-02-20 22:10:00 +00001070 // Find anchor points, which are at the beginning/end of blocks or at
1071 // instructions that already have indexes.
1072 while (Begin != MBB->begin() && !Indexes->hasIndex(Begin))
1073 --Begin;
1074 while (End != MBB->end() && !Indexes->hasIndex(End))
1075 ++End;
1076
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001077 SlotIndex endIdx;
1078 if (End == MBB->end())
1079 endIdx = getMBBEndIdx(MBB).getPrevSlot();
Cameron Zwarich680c98f2013-02-17 11:09:00 +00001080 else
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001081 endIdx = getInstructionIndex(End);
Cameron Zwarich680c98f2013-02-17 11:09:00 +00001082
Cameron Zwarich349cf342013-02-20 06:46:41 +00001083 Indexes->repairIndexesInRange(MBB, Begin, End);
1084
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001085 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1086 --I;
1087 MachineInstr *MI = I;
Cameron Zwarich79f5ab12013-02-23 10:25:25 +00001088 if (MI->isDebugValue())
1089 continue;
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001090 for (MachineInstr::const_mop_iterator MOI = MI->operands_begin(),
1091 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
1092 if (MOI->isReg() &&
1093 TargetRegisterInfo::isVirtualRegister(MOI->getReg()) &&
1094 !hasInterval(MOI->getReg())) {
Mark Laceye742d682013-08-14 23:50:16 +00001095 createAndComputeVirtRegInterval(MOI->getReg());
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001096 }
1097 }
1098 }
1099
Cameron Zwarichf0b25352013-02-17 00:10:44 +00001100 for (unsigned i = 0, e = OrigRegs.size(); i != e; ++i) {
1101 unsigned Reg = OrigRegs[i];
1102 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1103 continue;
1104
1105 LiveInterval &LI = getInterval(Reg);
Cameron Zwarich0e827eb2013-02-20 22:09:57 +00001106 // FIXME: Should we support undefs that gain defs?
1107 if (!LI.hasAtLeastOneValue())
1108 continue;
1109
1110 LiveInterval::iterator LII = LI.find(endIdx);
1111 SlotIndex lastUseIdx;
1112 if (LII != LI.end() && LII->start < endIdx)
1113 lastUseIdx = LII->end;
1114 else
1115 --LII;
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001116
Cameron Zwarich680c98f2013-02-17 11:09:00 +00001117 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1118 --I;
1119 MachineInstr *MI = I;
Cameron Zwarich79f5ab12013-02-23 10:25:25 +00001120 if (MI->isDebugValue())
1121 continue;
Cameron Zwarichf0b25352013-02-17 00:10:44 +00001122
Cameron Zwarich79f5ab12013-02-23 10:25:25 +00001123 SlotIndex instrIdx = getInstructionIndex(MI);
Cameron Zwarich0e827eb2013-02-20 22:09:57 +00001124 bool isStartValid = getInstructionFromIndex(LII->start);
1125 bool isEndValid = getInstructionFromIndex(LII->end);
1126
1127 // FIXME: This doesn't currently handle early-clobber or multiple removed
1128 // defs inside of the region to repair.
Cameron Zwarichf0b25352013-02-17 00:10:44 +00001129 for (MachineInstr::mop_iterator OI = MI->operands_begin(),
1130 OE = MI->operands_end(); OI != OE; ++OI) {
1131 const MachineOperand &MO = *OI;
1132 if (!MO.isReg() || MO.getReg() != Reg)
1133 continue;
1134
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001135 if (MO.isDef()) {
Cameron Zwarich0e827eb2013-02-20 22:09:57 +00001136 if (!isStartValid) {
1137 if (LII->end.isDead()) {
1138 SlotIndex prevStart;
1139 if (LII != LI.begin())
Stephen Hines36b56882014-04-23 16:57:46 -07001140 prevStart = std::prev(LII)->start;
Cameron Zwarich0e827eb2013-02-20 22:09:57 +00001141
Matthias Braun331de112013-10-10 21:28:43 +00001142 // FIXME: This could be more efficient if there was a
1143 // removeSegment method that returned an iterator.
1144 LI.removeSegment(*LII, true);
Cameron Zwarich0e827eb2013-02-20 22:09:57 +00001145 if (prevStart.isValid())
1146 LII = LI.find(prevStart);
1147 else
1148 LII = LI.begin();
1149 } else {
1150 LII->start = instrIdx.getRegSlot();
1151 LII->valno->def = instrIdx.getRegSlot();
1152 if (MO.getSubReg() && !MO.isUndef())
1153 lastUseIdx = instrIdx.getRegSlot();
1154 else
1155 lastUseIdx = SlotIndex();
1156 continue;
1157 }
1158 }
1159
1160 if (!lastUseIdx.isValid()) {
1161 VNInfo *VNI = LI.getNextValue(instrIdx.getRegSlot(),
1162 VNInfoAllocator);
Matthias Braun87a86052013-10-10 21:28:47 +00001163 LiveRange::Segment S(instrIdx.getRegSlot(),
1164 instrIdx.getDeadSlot(), VNI);
Matthias Braun331de112013-10-10 21:28:43 +00001165 LII = LI.addSegment(S);
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001166 } else if (LII->start != instrIdx.getRegSlot()) {
Cameron Zwarich0e827eb2013-02-20 22:09:57 +00001167 VNInfo *VNI = LI.getNextValue(instrIdx.getRegSlot(),
1168 VNInfoAllocator);
Matthias Braun87a86052013-10-10 21:28:47 +00001169 LiveRange::Segment S(instrIdx.getRegSlot(), lastUseIdx, VNI);
Matthias Braun331de112013-10-10 21:28:43 +00001170 LII = LI.addSegment(S);
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001171 }
Cameron Zwarichf0b25352013-02-17 00:10:44 +00001172
Cameron Zwarich0e827eb2013-02-20 22:09:57 +00001173 if (MO.getSubReg() && !MO.isUndef())
1174 lastUseIdx = instrIdx.getRegSlot();
1175 else
1176 lastUseIdx = SlotIndex();
1177 } else if (MO.isUse()) {
1178 // FIXME: This should probably be handled outside of this branch,
1179 // either as part of the def case (for defs inside of the region) or
1180 // after the loop over the region.
1181 if (!isEndValid && !LII->end.isBlock())
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001182 LII->end = instrIdx.getRegSlot();
Cameron Zwarich0e827eb2013-02-20 22:09:57 +00001183 if (!lastUseIdx.isValid())
1184 lastUseIdx = instrIdx.getRegSlot();
Cameron Zwarichf0b25352013-02-17 00:10:44 +00001185 }
1186 }
1187 }
1188 }
1189}