blob: b854a13f0aadcf01ca1fa5bb2868efa667e39362 [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszak760fa5d2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick1f8b48a2013-06-21 18:32:58 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000025#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000026#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000027#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000028#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
Andrew Trick30849792013-01-25 07:45:29 +000032#include "llvm/Support/GraphWriter.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000033#include "llvm/Support/raw_ostream.h"
Jakub Staszak38084db2013-06-14 00:00:13 +000034#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000035#include <queue>
36
Andrew Trick96f678f2012-01-13 06:30:30 +000037using namespace llvm;
38
Andrew Trick78e5efe2012-09-11 00:39:15 +000039namespace llvm {
40cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
41 cl::desc("Force top-down list scheduling"));
42cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
43 cl::desc("Force bottom-up list scheduling"));
44}
Andrew Trick17d35e52012-03-14 04:00:41 +000045
Andrew Trick0df7f882012-03-07 00:18:25 +000046#ifndef NDEBUG
47static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
48 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000049
50static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
51 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000052#else
53static bool ViewMISchedDAGs = false;
54#endif // NDEBUG
55
Andrew Trick42ebb3a2013-09-04 20:59:59 +000056static cl::opt<bool> EnableRegPressure("misched-regpressure", cl::Hidden,
57 cl::desc("Enable register pressure scheduling."), cl::init(true));
58
Andrew Trickea574332013-08-23 17:48:43 +000059static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
60 cl::desc("Enable cyclic critical path analysis."), cl::init(false));
61
Andrew Trick9b5caaa2012-11-12 19:40:10 +000062static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000063 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000064
Andrew Trick6996fd02012-11-12 19:52:20 +000065// Experimental heuristics
66static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000067 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000068
Andrew Trickfff2d3a2013-03-08 05:40:34 +000069static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
70 cl::desc("Verify machine instrs before and after machine scheduling"));
71
Andrew Trick178f7d02013-01-25 04:01:04 +000072// DAG subtrees must have at least this many nodes.
73static const unsigned MinSubtreeSize = 8;
74
Andrew Trick5edf2f02012-01-14 02:17:06 +000075//===----------------------------------------------------------------------===//
76// Machine Instruction Scheduling Pass and Registry
77//===----------------------------------------------------------------------===//
78
Andrew Trick86b7e2a2012-04-24 20:36:19 +000079MachineSchedContext::MachineSchedContext():
80 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
81 RegClassInfo = new RegisterClassInfo();
82}
83
84MachineSchedContext::~MachineSchedContext() {
85 delete RegClassInfo;
86}
87
Andrew Trick96f678f2012-01-13 06:30:30 +000088namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000089/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000090class MachineScheduler : public MachineSchedContext,
91 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000092public:
Andrew Trick42b7a712012-01-17 06:55:03 +000093 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000094
95 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
96
97 virtual void releaseMemory() {}
98
99 virtual bool runOnMachineFunction(MachineFunction&);
100
101 virtual void print(raw_ostream &O, const Module* = 0) const;
102
103 static char ID; // Class identification, replacement for typeinfo
104};
105} // namespace
106
Andrew Trick42b7a712012-01-17 06:55:03 +0000107char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000108
Andrew Trick42b7a712012-01-17 06:55:03 +0000109char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000110
Andrew Trick42b7a712012-01-17 06:55:03 +0000111INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000112 "Machine Instruction Scheduler", false, false)
113INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
114INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
115INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000116INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000117 "Machine Instruction Scheduler", false, false)
118
Andrew Trick42b7a712012-01-17 06:55:03 +0000119MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000120: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000121 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000122}
123
Andrew Trick42b7a712012-01-17 06:55:03 +0000124void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000125 AU.setPreservesCFG();
126 AU.addRequiredID(MachineDominatorsID);
127 AU.addRequired<MachineLoopInfo>();
128 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000129 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000130 AU.addRequired<SlotIndexes>();
131 AU.addPreserved<SlotIndexes>();
132 AU.addRequired<LiveIntervals>();
133 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000134 MachineFunctionPass::getAnalysisUsage(AU);
135}
136
Andrew Trick96f678f2012-01-13 06:30:30 +0000137MachinePassRegistry MachineSchedRegistry::Registry;
138
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000139/// A dummy default scheduler factory indicates whether the scheduler
140/// is overridden on the command line.
141static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
142 return 0;
143}
Andrew Trick96f678f2012-01-13 06:30:30 +0000144
145/// MachineSchedOpt allows command line selection of the scheduler.
146static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
147 RegisterPassParser<MachineSchedRegistry> >
148MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000149 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000150 cl::desc("Machine instruction scheduler to use"));
151
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000152static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000153DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000154 useDefaultMachineSched);
155
Andrew Trick17d35e52012-03-14 04:00:41 +0000156/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000157/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000158static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000159
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000160
161/// Decrement this iterator until reaching the top or a non-debug instr.
Andrew Trick663bd992013-08-30 04:36:57 +0000162static MachineBasicBlock::const_iterator
163priorNonDebug(MachineBasicBlock::const_iterator I,
164 MachineBasicBlock::const_iterator Beg) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000165 assert(I != Beg && "reached the top of the region, cannot decrement");
166 while (--I != Beg) {
167 if (!I->isDebugValue())
168 break;
169 }
170 return I;
171}
172
Andrew Trick663bd992013-08-30 04:36:57 +0000173/// Non-const version.
174static MachineBasicBlock::iterator
175priorNonDebug(MachineBasicBlock::iterator I,
176 MachineBasicBlock::const_iterator Beg) {
177 return const_cast<MachineInstr*>(
178 &*priorNonDebug(MachineBasicBlock::const_iterator(I), Beg));
179}
180
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000181/// If this iterator is a debug value, increment until reaching the End or a
182/// non-debug instruction.
Andrew Trickc94e7b52013-08-31 05:17:58 +0000183static MachineBasicBlock::const_iterator
184nextIfDebug(MachineBasicBlock::const_iterator I,
185 MachineBasicBlock::const_iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000186 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000187 if (!I->isDebugValue())
188 break;
189 }
190 return I;
191}
192
Andrew Trickc94e7b52013-08-31 05:17:58 +0000193/// Non-const version.
194static MachineBasicBlock::iterator
195nextIfDebug(MachineBasicBlock::iterator I,
196 MachineBasicBlock::const_iterator End) {
197 // Cast the return value to nonconst MachineInstr, then cast to an
198 // instr_iterator, which does not check for null, finally return a
199 // bundle_iterator.
200 return MachineBasicBlock::instr_iterator(
201 const_cast<MachineInstr*>(
202 &*nextIfDebug(MachineBasicBlock::const_iterator(I), End)));
203}
204
Andrew Trickcb058d52012-03-14 04:00:38 +0000205/// Top-level MachineScheduler pass driver.
206///
207/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000208/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
209/// consistent with the DAG builder, which traverses the interior of the
210/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000211///
212/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000213/// simplifying the DAG builder's support for "special" target instructions.
214/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000215/// scheduling boundaries, for example to bundle the boudary instructions
216/// without reordering them. This creates complexity, because the target
217/// scheduler must update the RegionBegin and RegionEnd positions cached by
218/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
219/// design would be to split blocks at scheduling boundaries, but LLVM has a
220/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000221bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000222 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
223
Andrew Trick96f678f2012-01-13 06:30:30 +0000224 // Initialize the context of the pass.
225 MF = &mf;
226 MLI = &getAnalysis<MachineLoopInfo>();
227 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000228 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000229 AA = &getAnalysis<AliasAnalysis>();
230
Lang Hames907cc8f2012-01-27 22:36:19 +0000231 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000232 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000233
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000234 if (VerifyScheduling) {
Andrew Trick5dca6132013-07-25 07:26:26 +0000235 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000236 MF->verify(this, "Before machine scheduling.");
237 }
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000238 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000239
Andrew Trick96f678f2012-01-13 06:30:30 +0000240 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000241 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
242 if (Ctor == useDefaultMachineSched) {
243 // Get the default scheduler set by the target.
244 Ctor = MachineSchedRegistry::getDefault();
245 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000246 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000247 MachineSchedRegistry::setDefault(Ctor);
248 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000249 }
250 // Instantiate the selected scheduler.
251 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
252
253 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000254 //
255 // TODO: Visit blocks in global postorder or postorder within the bottom-up
256 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000257 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
258 MBB != MBBEnd; ++MBB) {
259
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000260 Scheduler->startBlock(MBB);
261
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000262 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000263 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000264 // boundary at the bottom of the region. The DAG does not include RegionEnd,
265 // but the region does (i.e. the next RegionEnd is above the previous
266 // RegionBegin). If the current block has no terminator then RegionEnd ==
267 // MBB->end() for the bottom region.
268 //
269 // The Scheduler may insert instructions during either schedule() or
270 // exitRegion(), even for empty regions. So the local iterators 'I' and
271 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000272 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000273 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000274 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000275
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000276 // Avoid decrementing RegionEnd for blocks with no terminator.
277 if (RegionEnd != MBB->end()
278 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
279 --RegionEnd;
280 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000281 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000282 }
283
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000284 // The next region starts above the previous region. Look backward in the
285 // instruction stream until we find the nearest boundary.
Andrew Trickd2763f62013-08-23 17:48:33 +0000286 unsigned NumRegionInstrs = 0;
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000287 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trickd2763f62013-08-23 17:48:33 +0000288 for(;I != MBB->begin(); --I, --RemainingInstrs, ++NumRegionInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000289 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
290 break;
291 }
Andrew Trick47c14452012-03-07 05:21:52 +0000292 // Notify the scheduler of the region, even if we may skip scheduling
293 // it. Perhaps it still needs to be bundled.
Andrew Trickd2763f62013-08-23 17:48:33 +0000294 Scheduler->enterRegion(MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000295
296 // Skip empty scheduling regions (0 or 1 schedulable instructions).
297 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000298 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000299 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000300 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000301 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000302 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000303 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000304 DEBUG(dbgs() << MF->getName()
Andrew Trickc8554232013-01-25 07:45:31 +0000305 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
306 << "\n From: " << *I << " To: ";
Andrew Trick291411c2012-02-08 02:17:21 +0000307 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
308 else dbgs() << "End";
Andrew Trickd2763f62013-08-23 17:48:33 +0000309 dbgs() << " RegionInstrs: " << NumRegionInstrs
310 << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000311
Andrew Trickd24da972012-03-09 03:46:42 +0000312 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000313 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000314 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000315
316 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000317 Scheduler->exitRegion();
318
319 // Scheduling has invalidated the current iterator 'I'. Ask the
320 // scheduler for the top of it's scheduled region.
321 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000322 }
Andrew Trick22764532012-11-06 07:10:34 +0000323 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000324 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000325 }
Andrew Trick830da402012-04-01 07:24:23 +0000326 Scheduler->finalizeSchedule();
Andrew Trick5dca6132013-07-25 07:26:26 +0000327 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000328 if (VerifyScheduling)
329 MF->verify(this, "After machine scheduling.");
Andrew Trick96f678f2012-01-13 06:30:30 +0000330 return true;
331}
332
Andrew Trick42b7a712012-01-17 06:55:03 +0000333void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000334 // unimplemented
335}
336
Manman Renb720be62012-09-11 22:23:19 +0000337#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000338void ReadyQueue::dump() {
Andrew Tricke52d5022013-06-17 21:45:05 +0000339 dbgs() << Name << ": ";
Andrew Trick78e5efe2012-09-11 00:39:15 +0000340 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
341 dbgs() << Queue[i]->NodeNum << " ";
342 dbgs() << "\n";
343}
344#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000345
346//===----------------------------------------------------------------------===//
347// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
348// preservation.
349//===----------------------------------------------------------------------===//
350
Andrew Trick178f7d02013-01-25 04:01:04 +0000351ScheduleDAGMI::~ScheduleDAGMI() {
352 delete DFSResult;
353 DeleteContainerPointers(Mutations);
354 delete SchedImpl;
355}
356
Andrew Tricke38afe12013-04-24 15:54:43 +0000357bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
358 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
359}
360
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000361bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000362 if (SuccSU != &ExitSU) {
363 // Do not use WillCreateCycle, it assumes SD scheduling.
364 // If Pred is reachable from Succ, then the edge creates a cycle.
365 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
366 return false;
367 Topo.AddPred(SuccSU, PredDep.getSUnit());
368 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000369 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
370 // Return true regardless of whether a new edge needed to be inserted.
371 return true;
372}
373
Andrew Trickc174eaf2012-03-08 01:41:12 +0000374/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
375/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000376///
377/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000378void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000379 SUnit *SuccSU = SuccEdge->getSUnit();
380
Andrew Trickae692f22012-11-12 19:28:57 +0000381 if (SuccEdge->isWeak()) {
382 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000383 if (SuccEdge->isCluster())
384 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000385 return;
386 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000387#ifndef NDEBUG
388 if (SuccSU->NumPredsLeft == 0) {
389 dbgs() << "*** Scheduling failed! ***\n";
390 SuccSU->dump(this);
391 dbgs() << " has been released too many times!\n";
392 llvm_unreachable(0);
393 }
394#endif
395 --SuccSU->NumPredsLeft;
396 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000397 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000398}
399
400/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000401void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000402 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
403 I != E; ++I) {
404 releaseSucc(SU, &*I);
405 }
406}
407
Andrew Trick17d35e52012-03-14 04:00:41 +0000408/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
409/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000410///
411/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000412void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
413 SUnit *PredSU = PredEdge->getSUnit();
414
Andrew Trickae692f22012-11-12 19:28:57 +0000415 if (PredEdge->isWeak()) {
416 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000417 if (PredEdge->isCluster())
418 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000419 return;
420 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000421#ifndef NDEBUG
422 if (PredSU->NumSuccsLeft == 0) {
423 dbgs() << "*** Scheduling failed! ***\n";
424 PredSU->dump(this);
425 dbgs() << " has been released too many times!\n";
426 llvm_unreachable(0);
427 }
428#endif
429 --PredSU->NumSuccsLeft;
430 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
431 SchedImpl->releaseBottomNode(PredSU);
432}
433
434/// releasePredecessors - Call releasePred on each of SU's predecessors.
435void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
436 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
437 I != E; ++I) {
438 releasePred(SU, &*I);
439 }
440}
441
Andrew Trick4392f0f2013-04-13 06:07:40 +0000442/// This is normally called from the main scheduler loop but may also be invoked
443/// by the scheduling strategy to perform additional code motion.
Andrew Trick17d35e52012-03-14 04:00:41 +0000444void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
445 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000446 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000447 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000448 ++RegionBegin;
449
450 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000451 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000452
453 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000454 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000455
456 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000457 if (RegionBegin == InsertPos)
458 RegionBegin = MI;
459}
460
Andrew Trick0b0d8992012-03-21 04:12:07 +0000461bool ScheduleDAGMI::checkSchedLimit() {
462#ifndef NDEBUG
463 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
464 CurrentTop = CurrentBottom;
465 return false;
466 }
467 ++NumInstrsScheduled;
468#endif
469 return true;
470}
471
Andrew Trick006e1ab2012-04-24 17:56:43 +0000472/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
473/// crossing a scheduling boundary. [begin, end) includes all instructions in
474/// the region, including the boundary itself and single-instruction regions
475/// that don't get scheduled.
476void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
477 MachineBasicBlock::iterator begin,
478 MachineBasicBlock::iterator end,
Andrew Trickd2763f62013-08-23 17:48:33 +0000479 unsigned regioninstrs)
Andrew Trick006e1ab2012-04-24 17:56:43 +0000480{
Andrew Trickd2763f62013-08-23 17:48:33 +0000481 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000482
483 // For convenience remember the end of the liveness region.
484 LiveRegionEnd =
485 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
Andrew Trick38e61122013-09-06 17:32:34 +0000486
487 SchedImpl->initPolicy(begin, end, regioninstrs);
488
489 ShouldTrackPressure = SchedImpl->shouldTrackPressure();
Andrew Trick7f8ab782012-05-10 21:06:10 +0000490}
491
492// Setup the register pressure trackers for the top scheduled top and bottom
493// scheduled regions.
494void ScheduleDAGMI::initRegPressure() {
495 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
496 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
497
498 // Close the RPTracker to finalize live ins.
499 RPTracker.closeRegion();
500
Andrew Trickd71efff2013-07-30 19:59:12 +0000501 DEBUG(RPTracker.dump());
Andrew Trickbb0a2422012-05-24 22:11:14 +0000502
Andrew Trick7f8ab782012-05-10 21:06:10 +0000503 // Initialize the live ins and live outs.
504 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
505 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
506
507 // Close one end of the tracker so we can call
508 // getMaxUpward/DownwardPressureDelta before advancing across any
509 // instructions. This converts currently live regs into live ins/outs.
510 TopRPTracker.closeTop();
511 BotRPTracker.closeBottom();
512
Andrew Trickd71efff2013-07-30 19:59:12 +0000513 BotRPTracker.initLiveThru(RPTracker);
514 if (!BotRPTracker.getLiveThru().empty()) {
515 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
516 DEBUG(dbgs() << "Live Thru: ";
517 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
518 };
519
Andrew Trick663bd992013-08-30 04:36:57 +0000520 // For each live out vreg reduce the pressure change associated with other
521 // uses of the same vreg below the live-out reaching def.
522 updatePressureDiffs(RPTracker.getPressure().LiveOutRegs);
523
Andrew Trick7f8ab782012-05-10 21:06:10 +0000524 // Account for liveness generated by the region boundary.
Andrew Trick663bd992013-08-30 04:36:57 +0000525 if (LiveRegionEnd != RegionEnd) {
526 SmallVector<unsigned, 8> LiveUses;
527 BotRPTracker.recede(&LiveUses);
528 updatePressureDiffs(LiveUses);
529 }
Andrew Trick7f8ab782012-05-10 21:06:10 +0000530
531 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000532
533 // Cache the list of excess pressure sets in this region. This will also track
534 // the max pressure in the scheduled code for these sets.
535 RegionCriticalPSets.clear();
Jakub Staszakb74564a2013-01-25 21:44:27 +0000536 const std::vector<unsigned> &RegionPressure =
537 RPTracker.getPressure().MaxSetPressure;
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000538 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000539 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick3bf23302013-06-21 18:33:01 +0000540 if (RegionPressure[i] > Limit) {
541 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
542 << " Limit " << Limit
543 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000544 RegionCriticalPSets.push_back(PressureChange(i));
Andrew Trick3bf23302013-06-21 18:33:01 +0000545 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000546 }
547 DEBUG(dbgs() << "Excess PSets: ";
548 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
549 dbgs() << TRI->getRegPressureSetName(
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000550 RegionCriticalPSets[i].getPSet()) << " ";
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000551 dbgs() << "\n");
552}
553
554// FIXME: When the pressure tracker deals in pressure differences then we won't
555// iterate over all RegionCriticalPSets[i].
556void ScheduleDAGMI::
Jakub Staszakb717a502013-02-16 15:47:26 +0000557updateScheduledPressure(const std::vector<unsigned> &NewMaxPressure) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000558 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000559 unsigned ID = RegionCriticalPSets[i].getPSet();
560 if ((int)NewMaxPressure[ID] > RegionCriticalPSets[i].getUnitInc()
561 && NewMaxPressure[ID] <= INT16_MAX)
562 RegionCriticalPSets[i].setUnitInc(NewMaxPressure[ID]);
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000563 }
Andrew Trick811a3722013-04-24 15:54:36 +0000564 DEBUG(
565 for (unsigned i = 0, e = NewMaxPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000566 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick811a3722013-04-24 15:54:36 +0000567 if (NewMaxPressure[i] > Limit ) {
568 dbgs() << " " << TRI->getRegPressureSetName(i) << ": "
569 << NewMaxPressure[i] << " > " << Limit << "\n";
570 }
571 });
Andrew Trick006e1ab2012-04-24 17:56:43 +0000572}
573
Andrew Trick663bd992013-08-30 04:36:57 +0000574/// Update the PressureDiff array for liveness after scheduling this
575/// instruction.
576void ScheduleDAGMI::updatePressureDiffs(ArrayRef<unsigned> LiveUses) {
577 for (unsigned LUIdx = 0, LUEnd = LiveUses.size(); LUIdx != LUEnd; ++LUIdx) {
578 /// FIXME: Currently assuming single-use physregs.
579 unsigned Reg = LiveUses[LUIdx];
580 if (!TRI->isVirtualRegister(Reg))
581 continue;
582 // This may be called before CurrentBottom has been initialized. However,
583 // BotRPTracker must have a valid position. We want the value live into the
584 // instruction or live out of the block, so ask for the previous
585 // instruction's live-out.
586 const LiveInterval &LI = LIS->getInterval(Reg);
587 VNInfo *VNI;
Andrew Trickc94e7b52013-08-31 05:17:58 +0000588 MachineBasicBlock::const_iterator I =
589 nextIfDebug(BotRPTracker.getPos(), BB->end());
590 if (I == BB->end())
Andrew Trick663bd992013-08-30 04:36:57 +0000591 VNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
592 else {
Andrew Trickc94e7b52013-08-31 05:17:58 +0000593 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(I));
Andrew Trick663bd992013-08-30 04:36:57 +0000594 VNI = LRQ.valueIn();
595 }
596 // RegisterPressureTracker guarantees that readsReg is true for LiveUses.
597 assert(VNI && "No live value at use.");
598 for (VReg2UseMap::iterator
599 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
600 SUnit *SU = UI->SU;
601 // If this use comes before the reaching def, it cannot be a last use, so
602 // descrease its pressure change.
603 if (!SU->isScheduled && SU != &ExitSU) {
604 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(SU->getInstr()));
605 if (LRQ.valueIn() == VNI)
606 getPressureDiff(SU).addPressureChange(Reg, true, &MRI);
607 }
608 }
609 }
610}
611
Andrew Trick17d35e52012-03-14 04:00:41 +0000612/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000613/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
614/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000615///
616/// This is a skeletal driver, with all the functionality pushed into helpers,
617/// so that it can be easilly extended by experimental schedulers. Generally,
618/// implementing MachineSchedStrategy should be sufficient to implement a new
619/// scheduling algorithm. However, if a scheduler further subclasses
620/// ScheduleDAGMI then it will want to override this virtual method in order to
621/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000622void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000623 buildDAGWithRegPressure();
624
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000625 Topo.InitDAGTopologicalSorting();
626
Andrew Trickd039b382012-09-14 17:22:42 +0000627 postprocessDAG();
628
Andrew Trick4e1fb182013-01-25 06:33:57 +0000629 SmallVector<SUnit*, 8> TopRoots, BotRoots;
630 findRootsAndBiasEdges(TopRoots, BotRoots);
631
632 // Initialize the strategy before modifying the DAG.
633 // This may initialize a DFSResult to be used for queue priority.
634 SchedImpl->initialize(this);
635
Andrew Trick78e5efe2012-09-11 00:39:15 +0000636 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
637 SUnits[su].dumpAll(this));
Andrew Trick4e1fb182013-01-25 06:33:57 +0000638 if (ViewMISchedDAGs) viewGraph();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000639
Andrew Trick4e1fb182013-01-25 06:33:57 +0000640 // Initialize ready queues now that the DAG and priority data are finalized.
641 initQueues(TopRoots, BotRoots);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000642
643 bool IsTopNode = false;
644 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000645 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000646 if (!checkSchedLimit())
647 break;
648
649 scheduleMI(SU, IsTopNode);
650
651 updateQueues(SU, IsTopNode);
652 }
653 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
654
655 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000656
657 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000658 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000659 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
660 dumpSchedule();
661 dbgs() << '\n';
662 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000663}
664
665/// Build the DAG and setup three register pressure trackers.
666void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000667 if (!ShouldTrackPressure) {
668 RPTracker.reset();
669 RegionCriticalPSets.clear();
670 buildSchedGraph(AA);
671 return;
672 }
673
Andrew Trick7f8ab782012-05-10 21:06:10 +0000674 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trickd71efff2013-07-30 19:59:12 +0000675 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
676 /*TrackUntiedDefs=*/true);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000677
Andrew Trick7f8ab782012-05-10 21:06:10 +0000678 // Account for liveness generate by the region boundary.
679 if (LiveRegionEnd != RegionEnd)
680 RPTracker.recede();
681
682 // Build the DAG, and compute current register pressure.
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000683 buildSchedGraph(AA, &RPTracker, &SUPressureDiffs);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000684
Andrew Trick7f8ab782012-05-10 21:06:10 +0000685 // Initialize top/bottom trackers after computing region pressure.
686 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000687}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000688
Andrew Trickd039b382012-09-14 17:22:42 +0000689/// Apply each ScheduleDAGMutation step in order.
690void ScheduleDAGMI::postprocessDAG() {
691 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
692 Mutations[i]->apply(this);
693 }
694}
695
Andrew Trick4e1fb182013-01-25 06:33:57 +0000696void ScheduleDAGMI::computeDFSResult() {
Andrew Trick178f7d02013-01-25 04:01:04 +0000697 if (!DFSResult)
698 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
699 DFSResult->clear();
Andrew Trick178f7d02013-01-25 04:01:04 +0000700 ScheduledTrees.clear();
Andrew Trick4e1fb182013-01-25 06:33:57 +0000701 DFSResult->resize(SUnits.size());
702 DFSResult->compute(SUnits);
Andrew Trick178f7d02013-01-25 04:01:04 +0000703 ScheduledTrees.resize(DFSResult->getNumSubtrees());
704}
705
Andrew Trick4e1fb182013-01-25 06:33:57 +0000706void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
707 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick1e94e982012-10-15 18:02:27 +0000708 for (std::vector<SUnit>::iterator
709 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000710 SUnit *SU = &(*I);
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000711 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickdb417062013-01-24 02:09:57 +0000712
713 // Order predecessors so DFSResult follows the critical path.
714 SU->biasCriticalPath();
715
Andrew Trick1e94e982012-10-15 18:02:27 +0000716 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000717 if (!I->NumPredsLeft)
Andrew Trick4e1fb182013-01-25 06:33:57 +0000718 TopRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000719 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000720 if (!I->NumSuccsLeft)
Andrew Trickae692f22012-11-12 19:28:57 +0000721 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000722 }
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000723 ExitSU.biasCriticalPath();
Andrew Trick1e94e982012-10-15 18:02:27 +0000724}
725
Andrew Trick851bb2c2013-08-29 18:04:49 +0000726/// Compute the max cyclic critical path through the DAG. The scheduling DAG
727/// only provides the critical path for single block loops. To handle loops that
728/// span blocks, we could use the vreg path latencies provided by
729/// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
730/// available for use in the scheduler.
731///
732/// The cyclic path estimation identifies a def-use pair that crosses the back
Andrew Trick6dc6a892013-08-30 02:02:12 +0000733/// edge and considers the depth and height of the nodes. For example, consider
Andrew Trick851bb2c2013-08-29 18:04:49 +0000734/// the following instruction sequence where each instruction has unit latency
735/// and defines an epomymous virtual register:
736///
737/// a->b(a,c)->c(b)->d(c)->exit
738///
739/// The cyclic critical path is a two cycles: b->c->b
740/// The acyclic critical path is four cycles: a->b->c->d->exit
741/// LiveOutHeight = height(c) = len(c->d->exit) = 2
742/// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
743/// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
744/// LiveInDepth = depth(b) = len(a->b) = 1
745///
746/// LiveOutDepth - LiveInDepth = 3 - 1 = 2
747/// LiveInHeight - LiveOutHeight = 4 - 2 = 2
748/// CyclicCriticalPath = min(2, 2) = 2
749unsigned ScheduleDAGMI::computeCyclicCriticalPath() {
750 // This only applies to single block loop.
751 if (!BB->isSuccessor(BB))
752 return 0;
753
754 unsigned MaxCyclicLatency = 0;
755 // Visit each live out vreg def to find def/use pairs that cross iterations.
756 ArrayRef<unsigned> LiveOuts = RPTracker.getPressure().LiveOutRegs;
757 for (ArrayRef<unsigned>::iterator RI = LiveOuts.begin(), RE = LiveOuts.end();
758 RI != RE; ++RI) {
759 unsigned Reg = *RI;
760 if (!TRI->isVirtualRegister(Reg))
761 continue;
762 const LiveInterval &LI = LIS->getInterval(Reg);
763 const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
764 if (!DefVNI)
765 continue;
766
767 MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
768 const SUnit *DefSU = getSUnit(DefMI);
769 if (!DefSU)
770 continue;
771
772 unsigned LiveOutHeight = DefSU->getHeight();
773 unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
774 // Visit all local users of the vreg def.
775 for (VReg2UseMap::iterator
776 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
777 if (UI->SU == &ExitSU)
778 continue;
779
780 // Only consider uses of the phi.
781 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(UI->SU->getInstr()));
782 if (!LRQ.valueIn()->isPHIDef())
783 continue;
784
785 // Assume that a path spanning two iterations is a cycle, which could
786 // overestimate in strange cases. This allows cyclic latency to be
787 // estimated as the minimum slack of the vreg's depth or height.
788 unsigned CyclicLatency = 0;
789 if (LiveOutDepth > UI->SU->getDepth())
790 CyclicLatency = LiveOutDepth - UI->SU->getDepth();
791
792 unsigned LiveInHeight = UI->SU->getHeight() + DefSU->Latency;
793 if (LiveInHeight > LiveOutHeight) {
794 if (LiveInHeight - LiveOutHeight < CyclicLatency)
795 CyclicLatency = LiveInHeight - LiveOutHeight;
796 }
797 else
798 CyclicLatency = 0;
799
800 DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
801 << UI->SU->NodeNum << ") = " << CyclicLatency << "c\n");
802 if (CyclicLatency > MaxCyclicLatency)
803 MaxCyclicLatency = CyclicLatency;
804 }
805 }
806 DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
807 return MaxCyclicLatency;
808}
809
Andrew Trick78e5efe2012-09-11 00:39:15 +0000810/// Identify DAG roots and setup scheduler queues.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000811void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
812 ArrayRef<SUnit*> BotRoots) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000813 NextClusterSucc = NULL;
814 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000815
Andrew Trickae692f22012-11-12 19:28:57 +0000816 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000817 //
818 // Nodes with unreleased weak edges can still be roots.
819 // Release top roots in forward order.
820 for (SmallVectorImpl<SUnit*>::const_iterator
821 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
822 SchedImpl->releaseTopNode(*I);
823 }
824 // Release bottom roots in reverse order so the higher priority nodes appear
825 // first. This is more natural and slightly more efficient.
826 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
827 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
828 SchedImpl->releaseBottomNode(*I);
829 }
Andrew Trickae692f22012-11-12 19:28:57 +0000830
Andrew Trickc174eaf2012-03-08 01:41:12 +0000831 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000832 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000833
Andrew Trick1e94e982012-10-15 18:02:27 +0000834 SchedImpl->registerRoots();
835
Andrew Trick657b75b2012-12-01 01:22:49 +0000836 // Advance past initial DebugValues.
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000837 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick17d35e52012-03-14 04:00:41 +0000838 CurrentBottom = RegionEnd;
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000839
840 if (ShouldTrackPressure) {
841 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
842 TopRPTracker.setPos(CurrentTop);
843 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000844}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000845
Andrew Trick78e5efe2012-09-11 00:39:15 +0000846/// Move an instruction and update register pressure.
847void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
848 // Move the instruction to its new location in the instruction stream.
849 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000850
Andrew Trick78e5efe2012-09-11 00:39:15 +0000851 if (IsTopNode) {
852 assert(SU->isTopReady() && "node still has unscheduled dependencies");
853 if (&*CurrentTop == MI)
854 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000855 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000856 moveInstruction(MI, CurrentTop);
857 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000858 }
Andrew Trick000b2502012-04-24 18:04:37 +0000859
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000860 if (ShouldTrackPressure) {
861 // Update top scheduled pressure.
862 TopRPTracker.advance();
863 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
864 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
865 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000866 }
867 else {
868 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
869 MachineBasicBlock::iterator priorII =
870 priorNonDebug(CurrentBottom, CurrentTop);
871 if (&*priorII == MI)
872 CurrentBottom = priorII;
873 else {
874 if (&*CurrentTop == MI) {
875 CurrentTop = nextIfDebug(++CurrentTop, priorII);
876 TopRPTracker.setPos(CurrentTop);
877 }
878 moveInstruction(MI, CurrentBottom);
879 CurrentBottom = MI;
880 }
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000881 if (ShouldTrackPressure) {
882 // Update bottom scheduled pressure.
883 SmallVector<unsigned, 8> LiveUses;
884 BotRPTracker.recede(&LiveUses);
885 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
886 updatePressureDiffs(LiveUses);
887 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
888 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000889 }
890}
891
892/// Update scheduler queues after scheduling an instruction.
893void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
894 // Release dependent instructions for scheduling.
895 if (IsTopNode)
896 releaseSuccessors(SU);
897 else
898 releasePredecessors(SU);
899
900 SU->isScheduled = true;
901
Andrew Trick178f7d02013-01-25 04:01:04 +0000902 if (DFSResult) {
903 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
904 if (!ScheduledTrees.test(SubtreeID)) {
905 ScheduledTrees.set(SubtreeID);
906 DFSResult->scheduleTree(SubtreeID);
907 SchedImpl->scheduleTree(SubtreeID);
908 }
909 }
910
Andrew Trick78e5efe2012-09-11 00:39:15 +0000911 // Notify the scheduling strategy after updating the DAG.
912 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000913}
914
915/// Reinsert any remaining debug_values, just like the PostRA scheduler.
916void ScheduleDAGMI::placeDebugValues() {
917 // If first instruction was a DBG_VALUE then put it back.
918 if (FirstDbgValue) {
919 BB->splice(RegionBegin, BB, FirstDbgValue);
920 RegionBegin = FirstDbgValue;
921 }
922
923 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
924 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
925 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
926 MachineInstr *DbgValue = P.first;
927 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000928 if (&*RegionBegin == DbgValue)
929 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000930 BB->splice(++OrigPrevMI, BB, DbgValue);
931 if (OrigPrevMI == llvm::prior(RegionEnd))
932 RegionEnd = DbgValue;
933 }
934 DbgValues.clear();
935 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000936}
937
Andrew Trick3b87f622012-11-07 07:05:09 +0000938#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
939void ScheduleDAGMI::dumpSchedule() const {
940 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
941 if (SUnit *SU = getSUnit(&(*MI)))
942 SU->dump(this);
943 else
944 dbgs() << "Missing SUnit\n";
945 }
946}
947#endif
948
Andrew Trick6996fd02012-11-12 19:52:20 +0000949//===----------------------------------------------------------------------===//
950// LoadClusterMutation - DAG post-processing to cluster loads.
951//===----------------------------------------------------------------------===//
952
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000953namespace {
954/// \brief Post-process the DAG to create cluster edges between neighboring
955/// loads.
956class LoadClusterMutation : public ScheduleDAGMutation {
957 struct LoadInfo {
958 SUnit *SU;
959 unsigned BaseReg;
960 unsigned Offset;
961 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
962 : SU(su), BaseReg(reg), Offset(ofs) {}
963 };
964 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
965 const LoadClusterMutation::LoadInfo &RHS);
966
967 const TargetInstrInfo *TII;
968 const TargetRegisterInfo *TRI;
969public:
970 LoadClusterMutation(const TargetInstrInfo *tii,
971 const TargetRegisterInfo *tri)
972 : TII(tii), TRI(tri) {}
973
974 virtual void apply(ScheduleDAGMI *DAG);
975protected:
976 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
977};
978} // anonymous
979
980bool LoadClusterMutation::LoadInfoLess(
981 const LoadClusterMutation::LoadInfo &LHS,
982 const LoadClusterMutation::LoadInfo &RHS) {
983 if (LHS.BaseReg != RHS.BaseReg)
984 return LHS.BaseReg < RHS.BaseReg;
985 return LHS.Offset < RHS.Offset;
986}
987
988void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
989 ScheduleDAGMI *DAG) {
990 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
991 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
992 SUnit *SU = Loads[Idx];
993 unsigned BaseReg;
994 unsigned Offset;
995 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
996 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
997 }
998 if (LoadRecords.size() < 2)
999 return;
1000 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
1001 unsigned ClusterLength = 1;
1002 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
1003 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
1004 ClusterLength = 1;
1005 continue;
1006 }
1007
1008 SUnit *SUa = LoadRecords[Idx].SU;
1009 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +00001010 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001011 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
1012
1013 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
1014 << SUb->NodeNum << ")\n");
1015 // Copy successor edges from SUa to SUb. Interleaving computation
1016 // dependent on SUa can prevent load combining due to register reuse.
1017 // Predecessor edges do not need to be copied from SUb to SUa since nearby
1018 // loads should have effectively the same inputs.
1019 for (SUnit::const_succ_iterator
1020 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
1021 if (SI->getSUnit() == SUb)
1022 continue;
1023 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
1024 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
1025 }
1026 ++ClusterLength;
1027 }
1028 else
1029 ClusterLength = 1;
1030 }
1031}
1032
1033/// \brief Callback from DAG postProcessing to create cluster edges for loads.
1034void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
1035 // Map DAG NodeNum to store chain ID.
1036 DenseMap<unsigned, unsigned> StoreChainIDs;
1037 // Map each store chain to a set of dependent loads.
1038 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
1039 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1040 SUnit *SU = &DAG->SUnits[Idx];
1041 if (!SU->getInstr()->mayLoad())
1042 continue;
1043 unsigned ChainPredID = DAG->SUnits.size();
1044 for (SUnit::const_pred_iterator
1045 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1046 if (PI->isCtrl()) {
1047 ChainPredID = PI->getSUnit()->NodeNum;
1048 break;
1049 }
1050 }
1051 // Check if this chain-like pred has been seen
1052 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
1053 unsigned NumChains = StoreChainDependents.size();
1054 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
1055 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
1056 if (Result.second)
1057 StoreChainDependents.resize(NumChains + 1);
1058 StoreChainDependents[Result.first->second].push_back(SU);
1059 }
1060 // Iterate over the store chains.
1061 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
1062 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
1063}
1064
Andrew Trickc174eaf2012-03-08 01:41:12 +00001065//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +00001066// MacroFusion - DAG post-processing to encourage fusion of macro ops.
1067//===----------------------------------------------------------------------===//
1068
1069namespace {
1070/// \brief Post-process the DAG to create cluster edges between instructions
1071/// that may be fused by the processor into a single operation.
1072class MacroFusion : public ScheduleDAGMutation {
1073 const TargetInstrInfo *TII;
1074public:
1075 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
1076
1077 virtual void apply(ScheduleDAGMI *DAG);
1078};
1079} // anonymous
1080
1081/// \brief Callback from DAG postProcessing to create cluster edges to encourage
1082/// fused operations.
1083void MacroFusion::apply(ScheduleDAGMI *DAG) {
1084 // For now, assume targets can only fuse with the branch.
1085 MachineInstr *Branch = DAG->ExitSU.getInstr();
1086 if (!Branch)
1087 return;
1088
1089 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
1090 SUnit *SU = &DAG->SUnits[--Idx];
1091 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
1092 continue;
1093
1094 // Create a single weak edge from SU to ExitSU. The only effect is to cause
1095 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
1096 // need to copy predecessor edges from ExitSU to SU, since top-down
1097 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
1098 // of SU, we could create an artificial edge from the deepest root, but it
1099 // hasn't been needed yet.
1100 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
1101 (void)Success;
1102 assert(Success && "No DAG nodes should be reachable from ExitSU");
1103
1104 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
1105 break;
1106 }
1107}
1108
1109//===----------------------------------------------------------------------===//
Andrew Tricke38afe12013-04-24 15:54:43 +00001110// CopyConstrain - DAG post-processing to encourage copy elimination.
1111//===----------------------------------------------------------------------===//
1112
1113namespace {
1114/// \brief Post-process the DAG to create weak edges from all uses of a copy to
1115/// the one use that defines the copy's source vreg, most likely an induction
1116/// variable increment.
1117class CopyConstrain : public ScheduleDAGMutation {
1118 // Transient state.
1119 SlotIndex RegionBeginIdx;
Andrew Tricka264a202013-04-24 23:19:56 +00001120 // RegionEndIdx is the slot index of the last non-debug instruction in the
1121 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Tricke38afe12013-04-24 15:54:43 +00001122 SlotIndex RegionEndIdx;
1123public:
1124 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1125
1126 virtual void apply(ScheduleDAGMI *DAG);
1127
1128protected:
1129 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
1130};
1131} // anonymous
1132
1133/// constrainLocalCopy handles two possibilities:
1134/// 1) Local src:
1135/// I0: = dst
1136/// I1: src = ...
1137/// I2: = dst
1138/// I3: dst = src (copy)
1139/// (create pred->succ edges I0->I1, I2->I1)
1140///
1141/// 2) Local copy:
1142/// I0: dst = src (copy)
1143/// I1: = dst
1144/// I2: src = ...
1145/// I3: = dst
1146/// (create pred->succ edges I1->I2, I3->I2)
1147///
1148/// Although the MachineScheduler is currently constrained to single blocks,
1149/// this algorithm should handle extended blocks. An EBB is a set of
1150/// contiguously numbered blocks such that the previous block in the EBB is
1151/// always the single predecessor.
1152void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
1153 LiveIntervals *LIS = DAG->getLIS();
1154 MachineInstr *Copy = CopySU->getInstr();
1155
1156 // Check for pure vreg copies.
1157 unsigned SrcReg = Copy->getOperand(1).getReg();
1158 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
1159 return;
1160
1161 unsigned DstReg = Copy->getOperand(0).getReg();
1162 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
1163 return;
1164
1165 // Check if either the dest or source is local. If it's live across a back
1166 // edge, it's not local. Note that if both vregs are live across the back
1167 // edge, we cannot successfully contrain the copy without cyclic scheduling.
1168 unsigned LocalReg = DstReg;
1169 unsigned GlobalReg = SrcReg;
1170 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1171 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
1172 LocalReg = SrcReg;
1173 GlobalReg = DstReg;
1174 LocalLI = &LIS->getInterval(LocalReg);
1175 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1176 return;
1177 }
1178 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1179
1180 // Find the global segment after the start of the local LI.
1181 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1182 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1183 // local live range. We could create edges from other global uses to the local
1184 // start, but the coalescer should have already eliminated these cases, so
1185 // don't bother dealing with it.
1186 if (GlobalSegment == GlobalLI->end())
1187 return;
1188
1189 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1190 // returned the next global segment. But if GlobalSegment overlaps with
1191 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1192 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1193 if (GlobalSegment->contains(LocalLI->beginIndex()))
1194 ++GlobalSegment;
1195
1196 if (GlobalSegment == GlobalLI->end())
1197 return;
1198
1199 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1200 if (GlobalSegment != GlobalLI->begin()) {
1201 // Two address defs have no hole.
1202 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1203 GlobalSegment->start)) {
1204 return;
1205 }
Andrew Trick1e46fcd2013-07-30 19:59:08 +00001206 // If the prior global segment may be defined by the same two-address
1207 // instruction that also defines LocalLI, then can't make a hole here.
1208 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->start,
1209 LocalLI->beginIndex())) {
1210 return;
1211 }
Andrew Tricke38afe12013-04-24 15:54:43 +00001212 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1213 // it would be a disconnected component in the live range.
1214 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1215 "Disconnected LRG within the scheduling region.");
1216 }
1217 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1218 if (!GlobalDef)
1219 return;
1220
1221 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1222 if (!GlobalSU)
1223 return;
1224
1225 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1226 // constraining the uses of the last local def to precede GlobalDef.
1227 SmallVector<SUnit*,8> LocalUses;
1228 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1229 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1230 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1231 for (SUnit::const_succ_iterator
1232 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1233 I != E; ++I) {
1234 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1235 continue;
1236 if (I->getSUnit() == GlobalSU)
1237 continue;
1238 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1239 return;
1240 LocalUses.push_back(I->getSUnit());
1241 }
1242 // Open the top of the GlobalLI hole by constraining any earlier global uses
1243 // to precede the start of LocalLI.
1244 SmallVector<SUnit*,8> GlobalUses;
1245 MachineInstr *FirstLocalDef =
1246 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1247 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1248 for (SUnit::const_pred_iterator
1249 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1250 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1251 continue;
1252 if (I->getSUnit() == FirstLocalSU)
1253 continue;
1254 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1255 return;
1256 GlobalUses.push_back(I->getSUnit());
1257 }
1258 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1259 // Add the weak edges.
1260 for (SmallVectorImpl<SUnit*>::const_iterator
1261 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1262 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1263 << GlobalSU->NodeNum << ")\n");
1264 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1265 }
1266 for (SmallVectorImpl<SUnit*>::const_iterator
1267 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1268 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1269 << FirstLocalSU->NodeNum << ")\n");
1270 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1271 }
1272}
1273
1274/// \brief Callback from DAG postProcessing to create weak edges to encourage
1275/// copy elimination.
1276void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Tricka264a202013-04-24 23:19:56 +00001277 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1278 if (FirstPos == DAG->end())
1279 return;
1280 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Tricke38afe12013-04-24 15:54:43 +00001281 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1282 &*priorNonDebug(DAG->end(), DAG->begin()));
1283
1284 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1285 SUnit *SU = &DAG->SUnits[Idx];
1286 if (!SU->getInstr()->isCopy())
1287 continue;
1288
1289 constrainLocalCopy(SU, DAG);
1290 }
1291}
1292
1293//===----------------------------------------------------------------------===//
Andrew Trickfa989e72013-06-15 05:39:19 +00001294// ConvergingScheduler - Implementation of the generic MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +00001295//===----------------------------------------------------------------------===//
1296
1297namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001298/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
1299/// the schedule.
1300class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +00001301public:
1302 /// Represent the type of SchedCandidate found within a single queue.
1303 /// pickNodeBidirectional depends on these listed by decreasing priority.
1304 enum CandReason {
Andrew Tricka626f502013-06-17 21:45:13 +00001305 NoCand, PhysRegCopy, RegExcess, RegCritical, Cluster, Weak, RegMax,
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001306 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
Andrew Tricka626f502013-06-17 21:45:13 +00001307 TopDepthReduce, TopPathReduce, NextDefUse, NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +00001308
1309#ifndef NDEBUG
1310 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
1311#endif
1312
1313 /// Policy for scheduling the next instruction in the candidate's zone.
1314 struct CandPolicy {
1315 bool ReduceLatency;
1316 unsigned ReduceResIdx;
1317 unsigned DemandResIdx;
1318
1319 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1320 };
1321
1322 /// Status of an instruction's critical resource consumption.
1323 struct SchedResourceDelta {
1324 // Count critical resources in the scheduled region required by SU.
1325 unsigned CritResources;
1326
1327 // Count critical resources from another region consumed by SU.
1328 unsigned DemandedResources;
1329
1330 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1331
1332 bool operator==(const SchedResourceDelta &RHS) const {
1333 return CritResources == RHS.CritResources
1334 && DemandedResources == RHS.DemandedResources;
1335 }
1336 bool operator!=(const SchedResourceDelta &RHS) const {
1337 return !operator==(RHS);
1338 }
1339 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001340
1341 /// Store the state used by ConvergingScheduler heuristics, required for the
1342 /// lifetime of one invocation of pickNode().
1343 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +00001344 CandPolicy Policy;
1345
Andrew Trick7196a8f2012-05-10 21:06:16 +00001346 // The best SUnit candidate.
1347 SUnit *SU;
1348
Andrew Trick3b87f622012-11-07 07:05:09 +00001349 // The reason for this candidate.
1350 CandReason Reason;
1351
Andrew Tricke52d5022013-06-17 21:45:05 +00001352 // Set of reasons that apply to multiple candidates.
1353 uint32_t RepeatReasonSet;
1354
Andrew Trick7196a8f2012-05-10 21:06:16 +00001355 // Register pressure values for the best candidate.
1356 RegPressureDelta RPDelta;
1357
Andrew Trick3b87f622012-11-07 07:05:09 +00001358 // Critical resource consumption of the best candidate.
1359 SchedResourceDelta ResDelta;
1360
1361 SchedCandidate(const CandPolicy &policy)
Andrew Tricke52d5022013-06-17 21:45:05 +00001362 : Policy(policy), SU(NULL), Reason(NoCand), RepeatReasonSet(0) {}
Andrew Trick3b87f622012-11-07 07:05:09 +00001363
1364 bool isValid() const { return SU; }
1365
1366 // Copy the status of another candidate without changing policy.
1367 void setBest(SchedCandidate &Best) {
1368 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1369 SU = Best.SU;
1370 Reason = Best.Reason;
1371 RPDelta = Best.RPDelta;
1372 ResDelta = Best.ResDelta;
1373 }
1374
Andrew Tricke52d5022013-06-17 21:45:05 +00001375 bool isRepeat(CandReason R) { return RepeatReasonSet & (1 << R); }
1376 void setRepeat(CandReason R) { RepeatReasonSet |= (1 << R); }
1377
Andrew Trick3b87f622012-11-07 07:05:09 +00001378 void initResourceDelta(const ScheduleDAGMI *DAG,
1379 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001380 };
Andrew Trick3b87f622012-11-07 07:05:09 +00001381
1382 /// Summarize the unscheduled region.
1383 struct SchedRemainder {
1384 // Critical path through the DAG in expected latency.
1385 unsigned CriticalPath;
Andrew Trickea574332013-08-23 17:48:43 +00001386 unsigned CyclicCritPath;
Andrew Trick3b87f622012-11-07 07:05:09 +00001387
Andrew Trickfa989e72013-06-15 05:39:19 +00001388 // Scaled count of micro-ops left to schedule.
1389 unsigned RemIssueCount;
1390
Andrew Trickea574332013-08-23 17:48:43 +00001391 bool IsAcyclicLatencyLimited;
1392
Andrew Trick3b87f622012-11-07 07:05:09 +00001393 // Unscheduled resources
1394 SmallVector<unsigned, 16> RemainingCounts;
Andrew Trick3b87f622012-11-07 07:05:09 +00001395
Andrew Trick3b87f622012-11-07 07:05:09 +00001396 void reset() {
1397 CriticalPath = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001398 CyclicCritPath = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001399 RemIssueCount = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001400 IsAcyclicLatencyLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001401 RemainingCounts.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001402 }
1403
1404 SchedRemainder() { reset(); }
1405
1406 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
1407 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001408
Andrew Trickf3234242012-05-24 22:11:12 +00001409 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +00001410 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +00001411 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001412 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001413 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001414 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +00001415 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001416
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001417 ReadyQueue Available;
1418 ReadyQueue Pending;
1419 bool CheckPending;
1420
Andrew Trick3b87f622012-11-07 07:05:09 +00001421 // For heuristics, keep a list of the nodes that immediately depend on the
1422 // most recently scheduled node.
1423 SmallPtrSet<const SUnit*, 8> NextSUs;
1424
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001425 ScheduleHazardRecognizer *HazardRec;
1426
Andrew Trickfa989e72013-06-15 05:39:19 +00001427 /// Number of cycles it takes to issue the instructions scheduled in this
1428 /// zone. It is defined as: scheduled-micro-ops / issue-width + stalls.
1429 /// See getStalls().
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001430 unsigned CurrCycle;
Andrew Trickfa989e72013-06-15 05:39:19 +00001431
1432 /// Micro-ops issued in the current cycle
Andrew Trickbacb2492013-06-15 04:49:49 +00001433 unsigned CurrMOps;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001434
1435 /// MinReadyCycle - Cycle of the soonest available instruction.
1436 unsigned MinReadyCycle;
1437
Andrew Trick3b87f622012-11-07 07:05:09 +00001438 // The expected latency of the critical path in this scheduled zone.
1439 unsigned ExpectedLatency;
1440
Andrew Trick2c465a32013-06-15 04:49:44 +00001441 // The latency of dependence chains leading into this zone.
Andrew Trickcc47c122013-08-07 17:20:32 +00001442 // For each node scheduled bottom-up: DLat = max DLat, N.Depth.
Andrew Trick2c465a32013-06-15 04:49:44 +00001443 // For each cycle scheduled: DLat -= 1.
1444 unsigned DependentLatency;
1445
Andrew Trickfa989e72013-06-15 05:39:19 +00001446 /// Count the scheduled (issued) micro-ops that can be retired by
1447 /// time=CurrCycle assuming the first scheduled instr is retired at time=0.
1448 unsigned RetiredMOps;
1449
1450 // Count scheduled resources that have been executed. Resources are
1451 // considered executed if they become ready in the time that it takes to
1452 // saturate any resource including the one in question. Counts are scaled
Andrew Trick4e389802013-07-19 00:20:07 +00001453 // for direct comparison with other resources. Counts can be compared with
Andrew Trickfa989e72013-06-15 05:39:19 +00001454 // MOps * getMicroOpFactor and Latency * getLatencyFactor.
1455 SmallVector<unsigned, 16> ExecutedResCounts;
1456
1457 /// Cache the max count for a single resource.
1458 unsigned MaxExecutedResCount;
Andrew Trick3b87f622012-11-07 07:05:09 +00001459
1460 // Cache the critical resources ID in this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001461 unsigned ZoneCritResIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001462
1463 // Is the scheduled region resource limited vs. latency limited.
1464 bool IsResourceLimited;
1465
Andrew Trick3b87f622012-11-07 07:05:09 +00001466#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001467 // Remember the greatest operand latency as an upper bound on the number of
1468 // times we should retry the pending queue because of a hazard.
1469 unsigned MaxObservedLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001470#endif
1471
1472 void reset() {
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001473 // A new HazardRec is created for each DAG and owned by SchedBoundary.
Andrew Trick3d6e70c2013-09-04 21:12:05 +00001474 // Destroying and reconstructing it is very expensive though. So keep
Andrew Trick00b5fa42013-09-04 21:00:05 +00001475 // invalid, placeholder HazardRecs.
1476 if (HazardRec && HazardRec->isEnabled()) {
1477 delete HazardRec;
1478 HazardRec = 0;
1479 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001480 Available.clear();
1481 Pending.clear();
1482 CheckPending = false;
1483 NextSUs.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001484 CurrCycle = 0;
Andrew Trickbacb2492013-06-15 04:49:49 +00001485 CurrMOps = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001486 MinReadyCycle = UINT_MAX;
1487 ExpectedLatency = 0;
Andrew Trick2c465a32013-06-15 04:49:44 +00001488 DependentLatency = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001489 RetiredMOps = 0;
1490 MaxExecutedResCount = 0;
1491 ZoneCritResIdx = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001492 IsResourceLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001493#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001494 MaxObservedLatency = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001495#endif
1496 // Reserve a zero-count for invalid CritResIdx.
Andrew Trickfa989e72013-06-15 05:39:19 +00001497 ExecutedResCounts.resize(1);
1498 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
Andrew Trick3b87f622012-11-07 07:05:09 +00001499 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001500
Andrew Trickf3234242012-05-24 22:11:12 +00001501 /// Pending queues extend the ready queues with the same ID and the
1502 /// PendingFlag set.
1503 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001504 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001505 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
1506 HazardRec(0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001507 reset();
1508 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001509
1510 ~SchedBoundary() { delete HazardRec; }
1511
Andrew Trick3b87f622012-11-07 07:05:09 +00001512 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1513 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001514
Andrew Trickf3234242012-05-24 22:11:12 +00001515 bool isTop() const {
1516 return Available.getID() == ConvergingScheduler::TopQID;
1517 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001518
Andrew Trickaaaae512013-06-15 05:46:47 +00001519#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001520 const char *getResourceName(unsigned PIdx) {
1521 if (!PIdx)
1522 return "MOps";
1523 return SchedModel->getProcResource(PIdx)->Name;
Andrew Trick3b87f622012-11-07 07:05:09 +00001524 }
Andrew Trickaaaae512013-06-15 05:46:47 +00001525#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00001526
Andrew Trickfa989e72013-06-15 05:39:19 +00001527 /// Get the number of latency cycles "covered" by the scheduled
1528 /// instructions. This is the larger of the critical path within the zone
1529 /// and the number of cycles required to issue the instructions.
1530 unsigned getScheduledLatency() const {
1531 return std::max(ExpectedLatency, CurrCycle);
1532 }
1533
1534 unsigned getUnscheduledLatency(SUnit *SU) const {
1535 return isTop() ? SU->getHeight() : SU->getDepth();
1536 }
1537
1538 unsigned getResourceCount(unsigned ResIdx) const {
1539 return ExecutedResCounts[ResIdx];
1540 }
1541
1542 /// Get the scaled count of scheduled micro-ops and resources, including
1543 /// executed resources.
Andrew Trick3b87f622012-11-07 07:05:09 +00001544 unsigned getCriticalCount() const {
Andrew Trickfa989e72013-06-15 05:39:19 +00001545 if (!ZoneCritResIdx)
1546 return RetiredMOps * SchedModel->getMicroOpFactor();
1547 return getResourceCount(ZoneCritResIdx);
1548 }
1549
1550 /// Get a scaled count for the minimum execution time of the scheduled
1551 /// micro-ops that are ready to execute by getExecutedCount. Notice the
1552 /// feedback loop.
1553 unsigned getExecutedCount() const {
1554 return std::max(CurrCycle * SchedModel->getLatencyFactor(),
1555 MaxExecutedResCount);
Andrew Trick3b87f622012-11-07 07:05:09 +00001556 }
1557
Andrew Trick5559ffa2012-06-29 03:23:24 +00001558 bool checkHazard(SUnit *SU);
1559
Andrew Trickfa989e72013-06-15 05:39:19 +00001560 unsigned findMaxLatency(ArrayRef<SUnit*> ReadySUs);
1561
1562 unsigned getOtherResourceCount(unsigned &OtherCritIdx);
1563
1564 void setPolicy(CandPolicy &Policy, SchedBoundary &OtherZone);
Andrew Trick3b87f622012-11-07 07:05:09 +00001565
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001566 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1567
Andrew Trickfa989e72013-06-15 05:39:19 +00001568 void bumpCycle(unsigned NextCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001569
Andrew Trickfa989e72013-06-15 05:39:19 +00001570 void incExecutedResources(unsigned PIdx, unsigned Count);
1571
1572 unsigned countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle);
Andrew Trick3b87f622012-11-07 07:05:09 +00001573
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001574 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001575
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001576 void releasePending();
1577
1578 void removeReady(SUnit *SU);
1579
1580 SUnit *pickOnlyChoice();
Andrew Trickfa989e72013-06-15 05:39:19 +00001581
Andrew Trickaaaae512013-06-15 05:46:47 +00001582#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001583 void dumpScheduledState();
Andrew Trickaaaae512013-06-15 05:46:47 +00001584#endif
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001585 };
1586
Andrew Trick3b87f622012-11-07 07:05:09 +00001587private:
Andrew Trick16bb45c2013-09-04 21:00:11 +00001588 const MachineSchedContext *Context;
Andrew Trick17d35e52012-03-14 04:00:41 +00001589 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001590 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001591 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001592
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001593 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001594 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001595 SchedBoundary Top;
1596 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001597
Andrew Trick38e61122013-09-06 17:32:34 +00001598 MachineSchedPolicy RegionPolicy;
Andrew Trick17d35e52012-03-14 04:00:41 +00001599public:
Andrew Trickf3234242012-05-24 22:11:12 +00001600 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001601 enum {
1602 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001603 BotQID = 2,
1604 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001605 };
1606
Andrew Trick16bb45c2013-09-04 21:00:11 +00001607 ConvergingScheduler(const MachineSchedContext *C):
1608 Context(C), DAG(0), SchedModel(0), TRI(0),
Andrew Trick38e61122013-09-06 17:32:34 +00001609 Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trick16bb45c2013-09-04 21:00:11 +00001610
Andrew Trick38e61122013-09-06 17:32:34 +00001611 virtual void initPolicy(MachineBasicBlock::iterator Begin,
1612 MachineBasicBlock::iterator End,
1613 unsigned NumRegionInstrs);
1614
1615 bool shouldTrackPressure() const { return RegionPolicy.ShouldTrackPressure; }
Andrew Trickd38f87e2012-05-10 21:06:12 +00001616
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001617 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001618
Andrew Trick7196a8f2012-05-10 21:06:16 +00001619 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001620
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001621 virtual void schedNode(SUnit *SU, bool IsTopNode);
1622
1623 virtual void releaseTopNode(SUnit *SU);
1624
1625 virtual void releaseBottomNode(SUnit *SU);
1626
Andrew Trick3b87f622012-11-07 07:05:09 +00001627 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001628
Andrew Trick3b87f622012-11-07 07:05:09 +00001629protected:
Andrew Trickea574332013-08-23 17:48:43 +00001630 void checkAcyclicLatency();
1631
Andrew Trick3b87f622012-11-07 07:05:09 +00001632 void tryCandidate(SchedCandidate &Cand,
1633 SchedCandidate &TryCand,
1634 SchedBoundary &Zone,
1635 const RegPressureTracker &RPTracker,
1636 RegPressureTracker &TempTracker);
1637
1638 SUnit *pickNodeBidirectional(bool &IsTopNode);
1639
1640 void pickNodeFromQueue(SchedBoundary &Zone,
1641 const RegPressureTracker &RPTracker,
1642 SchedCandidate &Candidate);
1643
Andrew Trick4392f0f2013-04-13 06:07:40 +00001644 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1645
Andrew Trick28ebc892012-05-10 21:06:19 +00001646#ifndef NDEBUG
Andrew Trick11189f72013-04-05 00:31:29 +00001647 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick28ebc892012-05-10 21:06:19 +00001648#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001649};
1650} // namespace
1651
Andrew Trick3b87f622012-11-07 07:05:09 +00001652void ConvergingScheduler::SchedRemainder::
1653init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1654 reset();
1655 if (!SchedModel->hasInstrSchedModel())
1656 return;
1657 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1658 for (std::vector<SUnit>::iterator
1659 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1660 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickfa989e72013-06-15 05:39:19 +00001661 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1662 * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00001663 for (TargetSchedModel::ProcResIter
1664 PI = SchedModel->getWriteProcResBegin(SC),
1665 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1666 unsigned PIdx = PI->ProcResourceIdx;
1667 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1668 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1669 }
1670 }
1671}
1672
1673void ConvergingScheduler::SchedBoundary::
1674init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1675 reset();
1676 DAG = dag;
1677 SchedModel = smodel;
1678 Rem = rem;
1679 if (SchedModel->hasInstrSchedModel())
Andrew Trickfa989e72013-06-15 05:39:19 +00001680 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick3b87f622012-11-07 07:05:09 +00001681}
1682
Andrew Trick38e61122013-09-06 17:32:34 +00001683/// Initialize the per-region scheduling policy.
1684void ConvergingScheduler::initPolicy(MachineBasicBlock::iterator Begin,
1685 MachineBasicBlock::iterator End,
1686 unsigned NumRegionInstrs) {
1687 const TargetMachine &TM = Context->MF->getTarget();
Andrew Trick16bb45c2013-09-04 21:00:11 +00001688
Andrew Trick38e61122013-09-06 17:32:34 +00001689 // Avoid setting up the register pressure tracker for small regions to save
1690 // compile time. As a rough heuristic, only track pressure when the number of
1691 // schedulable instructions exceeds half the integer register file.
1692 unsigned NIntRegs = Context->RegClassInfo->getNumAllocatableRegs(
1693 TM.getTargetLowering()->getRegClassFor(MVT::i32));
1694
1695 RegionPolicy.ShouldTrackPressure = NumRegionInstrs > (NIntRegs / 2);
1696
1697 // For generic targets, we default to bottom-up, because it's simpler and more
1698 // compile-time optimizations have been implemented in that direction.
1699 RegionPolicy.OnlyBottomUp = true;
1700
1701 // Allow the subtarget to override default policy.
1702 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
1703 ST.overrideSchedPolicy(RegionPolicy, Begin, End, NumRegionInstrs);
1704
1705 // After subtarget overrides, apply command line options.
1706 if (!EnableRegPressure)
1707 RegionPolicy.ShouldTrackPressure = false;
1708
1709 // Check -misched-topdown/bottomup can force or unforce scheduling direction.
1710 // e.g. -misched-bottomup=false allows scheduling in both directions.
1711 assert((!ForceTopDown || !ForceBottomUp) &&
1712 "-misched-topdown incompatible with -misched-bottomup");
1713 if (ForceBottomUp.getNumOccurrences() > 0) {
1714 RegionPolicy.OnlyBottomUp = ForceBottomUp;
1715 if (RegionPolicy.OnlyBottomUp)
1716 RegionPolicy.OnlyTopDown = false;
1717 }
1718 if (ForceTopDown.getNumOccurrences() > 0) {
1719 RegionPolicy.OnlyTopDown = ForceTopDown;
1720 if (RegionPolicy.OnlyTopDown)
1721 RegionPolicy.OnlyBottomUp = false;
1722 }
Andrew Trick16bb45c2013-09-04 21:00:11 +00001723}
1724
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001725void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1726 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001727 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001728 TRI = DAG->TRI;
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001729
Andrew Trick3b87f622012-11-07 07:05:09 +00001730 Rem.init(DAG, SchedModel);
1731 Top.init(DAG, SchedModel, &Rem);
1732 Bot.init(DAG, SchedModel, &Rem);
1733
1734 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001735
Andrew Trick412cd2f2012-10-10 05:43:09 +00001736 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1737 // are disabled, then these HazardRecs will be disabled.
1738 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001739 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick00b5fa42013-09-04 21:00:05 +00001740 if (!Top.HazardRec) {
1741 Top.HazardRec =
1742 TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1743 }
1744 if (!Bot.HazardRec) {
1745 Bot.HazardRec =
1746 TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1747 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001748}
1749
1750void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001751 if (SU->isScheduled)
1752 return;
1753
Andrew Trickd4539602012-12-18 20:52:52 +00001754 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001755 I != E; ++I) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001756 if (I->isWeak())
1757 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001758 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001759 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001760#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001761 Top.MaxObservedLatency = std::max(Latency, Top.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001762#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001763 if (SU->TopReadyCycle < PredReadyCycle + Latency)
1764 SU->TopReadyCycle = PredReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001765 }
1766 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001767}
1768
1769void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001770 if (SU->isScheduled)
1771 return;
1772
1773 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1774
1775 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1776 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001777 if (I->isWeak())
1778 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001779 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001780 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001781#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001782 Bot.MaxObservedLatency = std::max(Latency, Bot.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001783#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001784 if (SU->BotReadyCycle < SuccReadyCycle + Latency)
1785 SU->BotReadyCycle = SuccReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001786 }
1787 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001788}
1789
Andrew Trick851bb2c2013-08-29 18:04:49 +00001790/// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
1791/// critical path by more cycles than it takes to drain the instruction buffer.
1792/// We estimate an upper bounds on in-flight instructions as:
1793///
1794/// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
1795/// InFlightIterations = AcyclicPath / CyclesPerIteration
1796/// InFlightResources = InFlightIterations * LoopResources
1797///
1798/// TODO: Check execution resources in addition to IssueCount.
Andrew Trickea574332013-08-23 17:48:43 +00001799void ConvergingScheduler::checkAcyclicLatency() {
1800 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
1801 return;
1802
Andrew Trick851bb2c2013-08-29 18:04:49 +00001803 // Scaled number of cycles per loop iteration.
1804 unsigned IterCount =
1805 std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
1806 Rem.RemIssueCount);
1807 // Scaled acyclic critical path.
1808 unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
1809 // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
1810 unsigned InFlightCount =
1811 (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
Andrew Trickea574332013-08-23 17:48:43 +00001812 unsigned BufferLimit =
1813 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
Andrew Trickea574332013-08-23 17:48:43 +00001814
Andrew Trick851bb2c2013-08-29 18:04:49 +00001815 Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
1816
1817 DEBUG(dbgs() << "IssueCycles="
1818 << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
1819 << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
1820 << "c NumIters=" << (AcyclicCount + IterCount-1) / IterCount
1821 << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
1822 << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
Andrew Trickea574332013-08-23 17:48:43 +00001823 if (Rem.IsAcyclicLatencyLimited)
1824 dbgs() << " ACYCLIC LATENCY LIMIT\n");
1825}
1826
Andrew Trick3b87f622012-11-07 07:05:09 +00001827void ConvergingScheduler::registerRoots() {
1828 Rem.CriticalPath = DAG->ExitSU.getDepth();
Andrew Trickea574332013-08-23 17:48:43 +00001829
Andrew Trick3b87f622012-11-07 07:05:09 +00001830 // Some roots may not feed into ExitSU. Check all of them in case.
1831 for (std::vector<SUnit*>::const_iterator
1832 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1833 if ((*I)->getDepth() > Rem.CriticalPath)
1834 Rem.CriticalPath = (*I)->getDepth();
1835 }
1836 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
Andrew Trick851bb2c2013-08-29 18:04:49 +00001837
1838 if (EnableCyclicPath) {
1839 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
1840 checkAcyclicLatency();
1841 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001842}
1843
Andrew Trick5559ffa2012-06-29 03:23:24 +00001844/// Does this SU have a hazard within the current instruction group.
1845///
1846/// The scheduler supports two modes of hazard recognition. The first is the
1847/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1848/// supports highly complicated in-order reservation tables
1849/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1850///
1851/// The second is a streamlined mechanism that checks for hazards based on
1852/// simple counters that the scheduler itself maintains. It explicitly checks
1853/// for instruction dispatch limitations, including the number of micro-ops that
1854/// can dispatch per cycle.
1855///
1856/// TODO: Also check whether the SU must start a new group.
1857bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1858 if (HazardRec->isEnabled())
1859 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1860
Andrew Trick412cd2f2012-10-10 05:43:09 +00001861 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trickbacb2492013-06-15 04:49:49 +00001862 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001863 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1864 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001865 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001866 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001867 return false;
1868}
1869
Andrew Trickfa989e72013-06-15 05:39:19 +00001870// Find the unscheduled node in ReadySUs with the highest latency.
1871unsigned ConvergingScheduler::SchedBoundary::
1872findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
1873 SUnit *LateSU = 0;
1874 unsigned RemLatency = 0;
1875 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001876 I != E; ++I) {
1877 unsigned L = getUnscheduledLatency(*I);
Andrew Trick2c465a32013-06-15 04:49:44 +00001878 if (L > RemLatency) {
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001879 RemLatency = L;
Andrew Trickfa989e72013-06-15 05:39:19 +00001880 LateSU = *I;
Andrew Trick2c465a32013-06-15 04:49:44 +00001881 }
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001882 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001883 if (LateSU) {
1884 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1885 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001886 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001887 return RemLatency;
1888}
Andrew Trick2c465a32013-06-15 04:49:44 +00001889
Andrew Trickfa989e72013-06-15 05:39:19 +00001890// Count resources in this zone and the remaining unscheduled
1891// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1892// resource index, or zero if the zone is issue limited.
1893unsigned ConvergingScheduler::SchedBoundary::
1894getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov86dc6f92013-07-19 08:55:18 +00001895 OtherCritIdx = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001896 if (!SchedModel->hasInstrSchedModel())
1897 return 0;
1898
1899 unsigned OtherCritCount = Rem->RemIssueCount
1900 + (RetiredMOps * SchedModel->getMicroOpFactor());
1901 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1902 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickfa989e72013-06-15 05:39:19 +00001903 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1904 PIdx != PEnd; ++PIdx) {
1905 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1906 if (OtherCount > OtherCritCount) {
1907 OtherCritCount = OtherCount;
1908 OtherCritIdx = PIdx;
1909 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001910 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001911 if (OtherCritIdx) {
1912 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1913 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
1914 << " " << getResourceName(OtherCritIdx) << "\n");
1915 }
1916 return OtherCritCount;
1917}
1918
1919/// Set the CandPolicy for this zone given the current resources and latencies
1920/// inside and outside the zone.
1921void ConvergingScheduler::SchedBoundary::setPolicy(CandPolicy &Policy,
1922 SchedBoundary &OtherZone) {
1923 // Now that potential stalls have been considered, apply preemptive heuristics
1924 // based on the the total latency and resources inside and outside this
1925 // zone.
1926
1927 // Compute remaining latency. We need this both to determine whether the
1928 // overall schedule has become latency-limited and whether the instructions
1929 // outside this zone are resource or latency limited.
1930 //
1931 // The "dependent" latency is updated incrementally during scheduling as the
1932 // max height/depth of scheduled nodes minus the cycles since it was
1933 // scheduled:
1934 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
1935 //
1936 // The "independent" latency is the max ready queue depth:
1937 // ILat = max N.depth for N in Available|Pending
1938 //
1939 // RemainingLatency is the greater of independent and dependent latency.
1940 unsigned RemLatency = DependentLatency;
1941 RemLatency = std::max(RemLatency, findMaxLatency(Available.elements()));
1942 RemLatency = std::max(RemLatency, findMaxLatency(Pending.elements()));
1943
1944 // Compute the critical resource outside the zone.
1945 unsigned OtherCritIdx;
1946 unsigned OtherCount = OtherZone.getOtherResourceCount(OtherCritIdx);
1947
1948 bool OtherResLimited = false;
1949 if (SchedModel->hasInstrSchedModel()) {
1950 unsigned LFactor = SchedModel->getLatencyFactor();
1951 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
1952 }
1953 if (!OtherResLimited && (RemLatency + CurrCycle > Rem->CriticalPath)) {
1954 Policy.ReduceLatency |= true;
1955 DEBUG(dbgs() << " " << Available.getName() << " RemainingLatency "
1956 << RemLatency << " + " << CurrCycle << "c > CritPath "
1957 << Rem->CriticalPath << "\n");
1958 }
1959 // If the same resource is limiting inside and outside the zone, do nothing.
Andrew Trick4e389802013-07-19 00:20:07 +00001960 if (ZoneCritResIdx == OtherCritIdx)
Andrew Trickfa989e72013-06-15 05:39:19 +00001961 return;
1962
1963 DEBUG(
1964 if (IsResourceLimited) {
1965 dbgs() << " " << Available.getName() << " ResourceLimited: "
1966 << getResourceName(ZoneCritResIdx) << "\n";
1967 }
1968 if (OtherResLimited)
Andrew Trick3bf23302013-06-21 18:33:01 +00001969 dbgs() << " RemainingLimit: " << getResourceName(OtherCritIdx) << "\n";
Andrew Trickfa989e72013-06-15 05:39:19 +00001970 if (!IsResourceLimited && !OtherResLimited)
1971 dbgs() << " Latency limited both directions.\n");
1972
1973 if (IsResourceLimited && !Policy.ReduceResIdx)
1974 Policy.ReduceResIdx = ZoneCritResIdx;
1975
1976 if (OtherResLimited)
1977 Policy.DemandResIdx = OtherCritIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001978}
1979
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001980void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1981 unsigned ReadyCycle) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001982 if (ReadyCycle < MinReadyCycle)
1983 MinReadyCycle = ReadyCycle;
1984
1985 // Check for interlocks first. For the purpose of other heuristics, an
1986 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001987 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1988 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001989 Pending.push(SU);
1990 else
1991 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001992
1993 // Record this node as an immediate dependent of the scheduled node.
1994 NextSUs.insert(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001995}
1996
1997/// Move the boundary of scheduled code by one cycle.
Andrew Trickfa989e72013-06-15 05:39:19 +00001998void ConvergingScheduler::SchedBoundary::bumpCycle(unsigned NextCycle) {
1999 if (SchedModel->getMicroOpBufferSize() == 0) {
2000 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
2001 if (MinReadyCycle > NextCycle)
2002 NextCycle = MinReadyCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00002003 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002004 // Update the current micro-ops, which will issue in the next cycle.
2005 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
2006 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
2007
2008 // Decrement DependentLatency based on the next cycle.
Andrew Trick2c465a32013-06-15 04:49:44 +00002009 if ((NextCycle - CurrCycle) > DependentLatency)
2010 DependentLatency = 0;
2011 else
2012 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002013
2014 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002015 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002016 CurrCycle = NextCycle;
2017 }
2018 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00002019 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002020 for (; CurrCycle != NextCycle; ++CurrCycle) {
2021 if (isTop())
2022 HazardRec->AdvanceCycle();
2023 else
2024 HazardRec->RecedeCycle();
2025 }
2026 }
2027 CheckPending = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00002028 unsigned LFactor = SchedModel->getLatencyFactor();
2029 IsResourceLimited =
2030 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2031 > (int)LFactor;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002032
Andrew Trickfa989e72013-06-15 05:39:19 +00002033 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
2034}
2035
2036void ConvergingScheduler::SchedBoundary::incExecutedResources(unsigned PIdx,
2037 unsigned Count) {
2038 ExecutedResCounts[PIdx] += Count;
2039 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
2040 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002041}
2042
Andrew Trick3b87f622012-11-07 07:05:09 +00002043/// Add the given processor resource to this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00002044///
2045/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
2046/// during which this resource is consumed.
2047///
2048/// \return the next cycle at which the instruction may execute without
2049/// oversubscribing resources.
2050unsigned ConvergingScheduler::SchedBoundary::
2051countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002052 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00002053 unsigned Count = Factor * Cycles;
Andrew Trickfa989e72013-06-15 05:39:19 +00002054 DEBUG(dbgs() << " " << getResourceName(PIdx)
2055 << " +" << Cycles << "x" << Factor << "u\n");
2056
2057 // Update Executed resources counts.
2058 incExecutedResources(PIdx, Count);
Andrew Trick3b87f622012-11-07 07:05:09 +00002059 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
2060 Rem->RemainingCounts[PIdx] -= Count;
2061
Andrew Trick4e389802013-07-19 00:20:07 +00002062 // Check if this resource exceeds the current critical resource. If so, it
2063 // becomes the critical resource.
2064 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002065 ZoneCritResIdx = PIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00002066 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfa989e72013-06-15 05:39:19 +00002067 << getResourceName(PIdx) << ": "
2068 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3b87f622012-11-07 07:05:09 +00002069 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002070 // TODO: We don't yet model reserved resources. It's not hard though.
2071 return CurrCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00002072}
2073
Andrew Trickb7e02892012-06-05 21:11:27 +00002074/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002075void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002076 // Update the reservation table.
2077 if (HazardRec->isEnabled()) {
2078 if (!isTop() && SU->isCall) {
2079 // Calls are scheduled with their preceding instructions. For bottom-up
2080 // scheduling, clear the pipeline state before emitting.
2081 HazardRec->Reset();
2082 }
2083 HazardRec->EmitInstruction(SU);
2084 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002085 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2086 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
2087 CurrMOps += IncMOps;
Andrew Trick3b87f622012-11-07 07:05:09 +00002088 // checkHazard prevents scheduling multiple instructions per cycle that exceed
2089 // issue width. However, we commonly reach the maximum. In this case
2090 // opportunistically bump the cycle to avoid uselessly checking everything in
2091 // the readyQ. Furthermore, a single instruction may produce more than one
2092 // cycle's worth of micro-ops.
Andrew Trickfa989e72013-06-15 05:39:19 +00002093 //
2094 // TODO: Also check if this SU must end a dispatch group.
2095 unsigned NextCycle = CurrCycle;
Andrew Trickbacb2492013-06-15 04:49:49 +00002096 if (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002097 ++NextCycle;
2098 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
2099 << " at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00002100 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002101 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
2102 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
2103
2104 switch (SchedModel->getMicroOpBufferSize()) {
2105 case 0:
2106 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
2107 break;
2108 case 1:
2109 if (ReadyCycle > NextCycle) {
2110 NextCycle = ReadyCycle;
2111 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
2112 }
2113 break;
2114 default:
2115 // We don't currently model the OOO reorder buffer, so consider all
2116 // scheduled MOps to be "retired".
2117 break;
2118 }
2119 RetiredMOps += IncMOps;
2120
2121 // Update resource counts and critical resource.
2122 if (SchedModel->hasInstrSchedModel()) {
2123 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
2124 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
2125 Rem->RemIssueCount -= DecRemIssue;
2126 if (ZoneCritResIdx) {
2127 // Scale scheduled micro-ops for comparing with the critical resource.
2128 unsigned ScaledMOps =
2129 RetiredMOps * SchedModel->getMicroOpFactor();
2130
2131 // If scaled micro-ops are now more than the previous critical resource by
2132 // a full cycle, then micro-ops issue becomes critical.
2133 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
2134 >= (int)SchedModel->getLatencyFactor()) {
2135 ZoneCritResIdx = 0;
2136 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
2137 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
2138 }
2139 }
2140 for (TargetSchedModel::ProcResIter
2141 PI = SchedModel->getWriteProcResBegin(SC),
2142 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2143 unsigned RCycle =
2144 countResource(PI->ProcResourceIdx, PI->Cycles, ReadyCycle);
2145 if (RCycle > NextCycle)
2146 NextCycle = RCycle;
2147 }
2148 }
2149 // Update ExpectedLatency and DependentLatency.
2150 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2151 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2152 if (SU->getDepth() > TopLatency) {
2153 TopLatency = SU->getDepth();
2154 DEBUG(dbgs() << " " << Available.getName()
2155 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
2156 }
2157 if (SU->getHeight() > BotLatency) {
2158 BotLatency = SU->getHeight();
2159 DEBUG(dbgs() << " " << Available.getName()
2160 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
2161 }
2162 // If we stall for any reason, bump the cycle.
2163 if (NextCycle > CurrCycle) {
2164 bumpCycle(NextCycle);
2165 }
2166 else {
2167 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
2168 // resource limited. If a stall occured, bumpCycle does this.
2169 unsigned LFactor = SchedModel->getLatencyFactor();
2170 IsResourceLimited =
2171 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2172 > (int)LFactor;
2173 }
2174 DEBUG(dumpScheduledState());
Andrew Trickb7e02892012-06-05 21:11:27 +00002175}
2176
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002177/// Release pending ready nodes in to the available queue. This makes them
2178/// visible to heuristics.
2179void ConvergingScheduler::SchedBoundary::releasePending() {
2180 // If the available queue is empty, it is safe to reset MinReadyCycle.
2181 if (Available.empty())
2182 MinReadyCycle = UINT_MAX;
2183
2184 // Check to see if any of the pending instructions are ready to issue. If
2185 // so, add them to the available queue.
Andrew Trickfa989e72013-06-15 05:39:19 +00002186 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002187 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
2188 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00002189 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002190
2191 if (ReadyCycle < MinReadyCycle)
2192 MinReadyCycle = ReadyCycle;
2193
Andrew Trickfa989e72013-06-15 05:39:19 +00002194 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002195 continue;
2196
Andrew Trick5559ffa2012-06-29 03:23:24 +00002197 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002198 continue;
2199
2200 Available.push(SU);
2201 Pending.remove(Pending.begin()+i);
2202 --i; --e;
2203 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002204 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002205 CheckPending = false;
2206}
2207
2208/// Remove SU from the ready set for this boundary.
2209void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
2210 if (Available.isInQueue(SU))
2211 Available.remove(Available.find(SU));
2212 else {
2213 assert(Pending.isInQueue(SU) && "bad ready count");
2214 Pending.remove(Pending.find(SU));
2215 }
2216}
2217
2218/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00002219/// defer any nodes that now hit a hazard, and advance the cycle until at least
2220/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002221SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
2222 if (CheckPending)
2223 releasePending();
2224
Andrew Trickbacb2492013-06-15 04:49:49 +00002225 if (CurrMOps > 0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002226 // Defer any ready instrs that now have a hazard.
2227 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2228 if (checkHazard(*I)) {
2229 Pending.push(*I);
2230 I = Available.remove(I);
2231 continue;
2232 }
2233 ++I;
2234 }
2235 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002236 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00002237 assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedLatency) &&
Andrew Trickb7e02892012-06-05 21:11:27 +00002238 "permanent hazard"); (void)i;
Andrew Trickfa989e72013-06-15 05:39:19 +00002239 bumpCycle(CurrCycle + 1);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002240 releasePending();
2241 }
2242 if (Available.size() == 1)
2243 return *Available.begin();
2244 return NULL;
2245}
2246
Andrew Trickaaaae512013-06-15 05:46:47 +00002247#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00002248// This is useful information to dump after bumpNode.
2249// Note that the Queue contents are more useful before pickNodeFromQueue.
2250void ConvergingScheduler::SchedBoundary::dumpScheduledState() {
2251 unsigned ResFactor;
2252 unsigned ResCount;
2253 if (ZoneCritResIdx) {
2254 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2255 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00002256 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002257 else {
2258 ResFactor = SchedModel->getMicroOpFactor();
2259 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00002260 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002261 unsigned LFactor = SchedModel->getLatencyFactor();
2262 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2263 << " Retired: " << RetiredMOps;
2264 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2265 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
2266 << ResCount / ResFactor << " " << getResourceName(ZoneCritResIdx)
2267 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2268 << (IsResourceLimited ? " - Resource" : " - Latency")
2269 << " limited.\n";
Andrew Trick3b87f622012-11-07 07:05:09 +00002270}
Andrew Trickaaaae512013-06-15 05:46:47 +00002271#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00002272
2273void ConvergingScheduler::SchedCandidate::
2274initResourceDelta(const ScheduleDAGMI *DAG,
2275 const TargetSchedModel *SchedModel) {
2276 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2277 return;
2278
2279 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2280 for (TargetSchedModel::ProcResIter
2281 PI = SchedModel->getWriteProcResBegin(SC),
2282 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2283 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2284 ResDelta.CritResources += PI->Cycles;
2285 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2286 ResDelta.DemandedResources += PI->Cycles;
2287 }
2288}
2289
Andrew Tricke52d5022013-06-17 21:45:05 +00002290
Andrew Trick3b87f622012-11-07 07:05:09 +00002291/// Return true if this heuristic determines order.
Andrew Trick614dacc2013-04-05 00:31:34 +00002292static bool tryLess(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002293 ConvergingScheduler::SchedCandidate &TryCand,
2294 ConvergingScheduler::SchedCandidate &Cand,
2295 ConvergingScheduler::CandReason Reason) {
2296 if (TryVal < CandVal) {
2297 TryCand.Reason = Reason;
2298 return true;
2299 }
2300 if (TryVal > CandVal) {
2301 if (Cand.Reason > Reason)
2302 Cand.Reason = Reason;
2303 return true;
2304 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002305 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002306 return false;
2307}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002308
Andrew Trick614dacc2013-04-05 00:31:34 +00002309static bool tryGreater(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002310 ConvergingScheduler::SchedCandidate &TryCand,
2311 ConvergingScheduler::SchedCandidate &Cand,
2312 ConvergingScheduler::CandReason Reason) {
2313 if (TryVal > CandVal) {
2314 TryCand.Reason = Reason;
2315 return true;
2316 }
2317 if (TryVal < CandVal) {
2318 if (Cand.Reason > Reason)
2319 Cand.Reason = Reason;
2320 return true;
2321 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002322 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002323 return false;
2324}
2325
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002326static bool tryPressure(const PressureChange &TryP,
2327 const PressureChange &CandP,
Andrew Trick13372882013-07-25 07:26:35 +00002328 ConvergingScheduler::SchedCandidate &TryCand,
2329 ConvergingScheduler::SchedCandidate &Cand,
2330 ConvergingScheduler::CandReason Reason) {
Andrew Trickda6fc152013-08-30 04:27:29 +00002331 int TryRank = TryP.getPSetOrMax();
2332 int CandRank = CandP.getPSetOrMax();
2333 // If both candidates affect the same set, go with the smallest increase.
2334 if (TryRank == CandRank) {
2335 return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2336 Reason);
Andrew Trick13372882013-07-25 07:26:35 +00002337 }
Andrew Trickda6fc152013-08-30 04:27:29 +00002338 // If one candidate decreases and the other increases, go with it.
2339 // Invalid candidates have UnitInc==0.
2340 if (tryLess(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2341 Reason)) {
2342 return true;
2343 }
Andrew Trick13372882013-07-25 07:26:35 +00002344 // If the candidates are decreasing pressure, reverse priority.
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002345 if (TryP.getUnitInc() < 0)
Andrew Trick13372882013-07-25 07:26:35 +00002346 std::swap(TryRank, CandRank);
2347 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2348}
2349
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002350static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2351 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2352}
2353
Andrew Trick4392f0f2013-04-13 06:07:40 +00002354/// Minimize physical register live ranges. Regalloc wants them adjacent to
2355/// their physreg def/use.
2356///
2357/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2358/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2359/// with the operation that produces or consumes the physreg. We'll do this when
2360/// regalloc has support for parallel copies.
2361static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2362 const MachineInstr *MI = SU->getInstr();
2363 if (!MI->isCopy())
2364 return 0;
2365
2366 unsigned ScheduledOper = isTop ? 1 : 0;
2367 unsigned UnscheduledOper = isTop ? 0 : 1;
2368 // If we have already scheduled the physreg produce/consumer, immediately
2369 // schedule the copy.
2370 if (TargetRegisterInfo::isPhysicalRegister(
2371 MI->getOperand(ScheduledOper).getReg()))
2372 return 1;
2373 // If the physreg is at the boundary, defer it. Otherwise schedule it
2374 // immediately to free the dependent. We can hoist the copy later.
2375 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2376 if (TargetRegisterInfo::isPhysicalRegister(
2377 MI->getOperand(UnscheduledOper).getReg()))
2378 return AtBoundary ? -1 : 1;
2379 return 0;
2380}
2381
Andrew Trickea574332013-08-23 17:48:43 +00002382static bool tryLatency(ConvergingScheduler::SchedCandidate &TryCand,
2383 ConvergingScheduler::SchedCandidate &Cand,
2384 ConvergingScheduler::SchedBoundary &Zone) {
2385 if (Zone.isTop()) {
2386 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2387 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2388 TryCand, Cand, ConvergingScheduler::TopDepthReduce))
2389 return true;
2390 }
2391 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2392 TryCand, Cand, ConvergingScheduler::TopPathReduce))
2393 return true;
2394 }
2395 else {
2396 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2397 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2398 TryCand, Cand, ConvergingScheduler::BotHeightReduce))
2399 return true;
2400 }
2401 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2402 TryCand, Cand, ConvergingScheduler::BotPathReduce))
2403 return true;
2404 }
2405 return false;
2406}
2407
Andrew Trick3b87f622012-11-07 07:05:09 +00002408/// Apply a set of heursitics to a new candidate. Heuristics are currently
2409/// hierarchical. This may be more efficient than a graduated cost model because
2410/// we don't need to evaluate all aspects of the model for each node in the
2411/// queue. But it's really done to make the heuristics easier to debug and
2412/// statistically analyze.
2413///
2414/// \param Cand provides the policy and current best candidate.
2415/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2416/// \param Zone describes the scheduled zone that we are extending.
2417/// \param RPTracker describes reg pressure within the scheduled zone.
2418/// \param TempTracker is a scratch pressure tracker to reuse in queries.
2419void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
2420 SchedCandidate &TryCand,
2421 SchedBoundary &Zone,
2422 const RegPressureTracker &RPTracker,
2423 RegPressureTracker &TempTracker) {
2424
Andrew Trick16bb45c2013-09-04 21:00:11 +00002425 if (DAG->isTrackingPressure()) {
Andrew Trick40b52bb2013-09-04 21:00:02 +00002426 // Always initialize TryCand's RPDelta.
2427 if (Zone.isTop()) {
2428 TempTracker.getMaxDownwardPressureDelta(
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002429 TryCand.SU->getInstr(),
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002430 TryCand.RPDelta,
2431 DAG->getRegionCriticalPSets(),
2432 DAG->getRegPressure().MaxSetPressure);
2433 }
2434 else {
Andrew Trick40b52bb2013-09-04 21:00:02 +00002435 if (VerifyScheduling) {
2436 TempTracker.getMaxUpwardPressureDelta(
2437 TryCand.SU->getInstr(),
2438 &DAG->getPressureDiff(TryCand.SU),
2439 TryCand.RPDelta,
2440 DAG->getRegionCriticalPSets(),
2441 DAG->getRegPressure().MaxSetPressure);
2442 }
2443 else {
2444 RPTracker.getUpwardPressureDelta(
2445 TryCand.SU->getInstr(),
2446 DAG->getPressureDiff(TryCand.SU),
2447 TryCand.RPDelta,
2448 DAG->getRegionCriticalPSets(),
2449 DAG->getRegPressure().MaxSetPressure);
2450 }
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002451 }
2452 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002453
2454 // Initialize the candidate if needed.
2455 if (!Cand.isValid()) {
2456 TryCand.Reason = NodeOrder;
2457 return;
2458 }
Andrew Trick4392f0f2013-04-13 06:07:40 +00002459
2460 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2461 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2462 TryCand, Cand, PhysRegCopy))
2463 return;
2464
Andrew Trick13372882013-07-25 07:26:35 +00002465 // Avoid exceeding the target's limit. If signed PSetID is negative, it is
2466 // invalid; convert it to INT_MAX to give it lowest priority.
Andrew Trick16bb45c2013-09-04 21:00:11 +00002467 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.Excess,
2468 Cand.RPDelta.Excess,
2469 TryCand, Cand, RegExcess))
Andrew Trick3b87f622012-11-07 07:05:09 +00002470 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002471
Andrew Trickea574332013-08-23 17:48:43 +00002472 // For loops that are acyclic path limited, aggressively schedule for latency.
2473 if (Rem.IsAcyclicLatencyLimited && tryLatency(TryCand, Cand, Zone))
2474 return;
2475
Andrew Trick3b87f622012-11-07 07:05:09 +00002476 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick16bb45c2013-09-04 21:00:11 +00002477 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CriticalMax,
2478 Cand.RPDelta.CriticalMax,
2479 TryCand, Cand, RegCritical))
Andrew Trick3b87f622012-11-07 07:05:09 +00002480 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002481
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002482 // Keep clustered nodes together to encourage downstream peephole
2483 // optimizations which may reduce resource requirements.
2484 //
2485 // This is a best effort to set things up for a post-RA pass. Optimizations
2486 // like generating loads of multiple registers should ideally be done within
2487 // the scheduler pass by combining the loads during DAG postprocessing.
2488 const SUnit *NextClusterSU =
2489 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2490 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2491 TryCand, Cand, Cluster))
2492 return;
Andrew Tricke38afe12013-04-24 15:54:43 +00002493
2494 // Weak edges are for clustering and other constraints.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002495 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2496 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Tricke38afe12013-04-24 15:54:43 +00002497 TryCand, Cand, Weak)) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002498 return;
2499 }
Andrew Tricka626f502013-06-17 21:45:13 +00002500 // Avoid increasing the max pressure of the entire region.
Andrew Trick16bb45c2013-09-04 21:00:11 +00002501 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CurrentMax,
2502 Cand.RPDelta.CurrentMax,
2503 TryCand, Cand, RegMax))
Andrew Tricka626f502013-06-17 21:45:13 +00002504 return;
2505
Andrew Trick3b87f622012-11-07 07:05:09 +00002506 // Avoid critical resource consumption and balance the schedule.
2507 TryCand.initResourceDelta(DAG, SchedModel);
2508 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2509 TryCand, Cand, ResourceReduce))
2510 return;
2511 if (tryGreater(TryCand.ResDelta.DemandedResources,
2512 Cand.ResDelta.DemandedResources,
2513 TryCand, Cand, ResourceDemand))
2514 return;
2515
2516 // Avoid serializing long latency dependence chains.
Andrew Trickea574332013-08-23 17:48:43 +00002517 // For acyclic path limited loops, latency was already checked above.
2518 if (Cand.Policy.ReduceLatency && !Rem.IsAcyclicLatencyLimited
2519 && tryLatency(TryCand, Cand, Zone)) {
2520 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002521 }
2522
Andrew Trick3b87f622012-11-07 07:05:09 +00002523 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickfa989e72013-06-15 05:39:19 +00002524 // local pressure avoidance strategy that also makes the machine code
2525 // readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002526 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2527 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00002528 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002529
Andrew Trick3b87f622012-11-07 07:05:09 +00002530 // Fall through to original instruction order.
2531 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2532 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2533 TryCand.Reason = NodeOrder;
2534 }
2535}
Andrew Trick28ebc892012-05-10 21:06:19 +00002536
Andrew Trick3b87f622012-11-07 07:05:09 +00002537#ifndef NDEBUG
2538const char *ConvergingScheduler::getReasonStr(
2539 ConvergingScheduler::CandReason Reason) {
2540 switch (Reason) {
2541 case NoCand: return "NOCAND ";
Andrew Trick4392f0f2013-04-13 06:07:40 +00002542 case PhysRegCopy: return "PREG-COPY";
Andrew Tricke52d5022013-06-17 21:45:05 +00002543 case RegExcess: return "REG-EXCESS";
2544 case RegCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002545 case Cluster: return "CLUSTER ";
Andrew Tricke38afe12013-04-24 15:54:43 +00002546 case Weak: return "WEAK ";
Andrew Tricka626f502013-06-17 21:45:13 +00002547 case RegMax: return "REG-MAX ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002548 case ResourceReduce: return "RES-REDUCE";
2549 case ResourceDemand: return "RES-DEMAND";
2550 case TopDepthReduce: return "TOP-DEPTH ";
2551 case TopPathReduce: return "TOP-PATH ";
2552 case BotHeightReduce:return "BOT-HEIGHT";
2553 case BotPathReduce: return "BOT-PATH ";
2554 case NextDefUse: return "DEF-USE ";
2555 case NodeOrder: return "ORDER ";
2556 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00002557 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00002558}
2559
Andrew Trick11189f72013-04-05 00:31:29 +00002560void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002561 PressureChange P;
Andrew Trick3b87f622012-11-07 07:05:09 +00002562 unsigned ResIdx = 0;
2563 unsigned Latency = 0;
2564 switch (Cand.Reason) {
2565 default:
2566 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002567 case RegExcess:
Andrew Trick3b87f622012-11-07 07:05:09 +00002568 P = Cand.RPDelta.Excess;
2569 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002570 case RegCritical:
Andrew Trick3b87f622012-11-07 07:05:09 +00002571 P = Cand.RPDelta.CriticalMax;
2572 break;
Andrew Tricka626f502013-06-17 21:45:13 +00002573 case RegMax:
Andrew Trick3b87f622012-11-07 07:05:09 +00002574 P = Cand.RPDelta.CurrentMax;
2575 break;
2576 case ResourceReduce:
2577 ResIdx = Cand.Policy.ReduceResIdx;
2578 break;
2579 case ResourceDemand:
2580 ResIdx = Cand.Policy.DemandResIdx;
2581 break;
2582 case TopDepthReduce:
2583 Latency = Cand.SU->getDepth();
2584 break;
2585 case TopPathReduce:
2586 Latency = Cand.SU->getHeight();
2587 break;
2588 case BotHeightReduce:
2589 Latency = Cand.SU->getHeight();
2590 break;
2591 case BotPathReduce:
2592 Latency = Cand.SU->getDepth();
2593 break;
2594 }
Andrew Trick11189f72013-04-05 00:31:29 +00002595 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002596 if (P.isValid())
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002597 dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2598 << ":" << P.getUnitInc() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002599 else
Andrew Trick11189f72013-04-05 00:31:29 +00002600 dbgs() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002601 if (ResIdx)
Andrew Trick11189f72013-04-05 00:31:29 +00002602 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002603 else
2604 dbgs() << " ";
Andrew Trick11189f72013-04-05 00:31:29 +00002605 if (Latency)
2606 dbgs() << " " << Latency << " cycles ";
2607 else
2608 dbgs() << " ";
2609 dbgs() << '\n';
Andrew Trick3b87f622012-11-07 07:05:09 +00002610}
2611#endif
2612
Andrew Trick7196a8f2012-05-10 21:06:16 +00002613/// Pick the best candidate from the top queue.
2614///
2615/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2616/// DAG building. To adjust for the current scheduling location we need to
2617/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00002618void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
2619 const RegPressureTracker &RPTracker,
2620 SchedCandidate &Cand) {
2621 ReadyQueue &Q = Zone.Available;
2622
Andrew Trickf3234242012-05-24 22:11:12 +00002623 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002624
Andrew Trick7196a8f2012-05-10 21:06:16 +00002625 // getMaxPressureDelta temporarily modifies the tracker.
2626 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2627
Andrew Trick8c2d9212012-05-24 22:11:03 +00002628 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00002629
Andrew Trick3b87f622012-11-07 07:05:09 +00002630 SchedCandidate TryCand(Cand.Policy);
2631 TryCand.SU = *I;
2632 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2633 if (TryCand.Reason != NoCand) {
2634 // Initialize resource delta if needed in case future heuristics query it.
2635 if (TryCand.ResDelta == SchedResourceDelta())
2636 TryCand.initResourceDelta(DAG, SchedModel);
2637 Cand.setBest(TryCand);
Andrew Trick11189f72013-04-05 00:31:29 +00002638 DEBUG(traceCandidate(Cand));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002639 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002640 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002641}
2642
2643static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
2644 bool IsTop) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002645 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick3b87f622012-11-07 07:05:09 +00002646 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00002647}
2648
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002649/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00002650SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002651 // Schedule as far as possible in the direction of no choice. This is most
2652 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002653 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002654 IsTopNode = false;
Andrew Trickfa989e72013-06-15 05:39:19 +00002655 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002656 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002657 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002658 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002659 IsTopNode = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00002660 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002661 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002662 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002663 CandPolicy NoPolicy;
2664 SchedCandidate BotCand(NoPolicy);
2665 SchedCandidate TopCand(NoPolicy);
Andrew Trickfa989e72013-06-15 05:39:19 +00002666 Bot.setPolicy(BotCand.Policy, Top);
2667 Top.setPolicy(TopCand.Policy, Bot);
Andrew Trick3b87f622012-11-07 07:05:09 +00002668
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002669 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00002670 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2671 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002672
2673 // If either Q has a single candidate that provides the least increase in
2674 // Excess pressure, we can immediately schedule from that Q.
2675 //
2676 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2677 // affects picking from either Q. If scheduling in one direction must
2678 // increase pressure for one of the excess PSets, then schedule in that
2679 // direction first to provide more freedom in the other direction.
Andrew Tricke52d5022013-06-17 21:45:05 +00002680 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2681 || (BotCand.Reason == RegCritical
2682 && !BotCand.isRepeat(RegCritical)))
2683 {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002684 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002685 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002686 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002687 }
2688 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00002689 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2690 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002691
Andrew Tricke52d5022013-06-17 21:45:05 +00002692 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3b87f622012-11-07 07:05:09 +00002693 if (TopCand.Reason < BotCand.Reason) {
2694 IsTopNode = true;
2695 tracePick(TopCand, IsTopNode);
2696 return TopCand.SU;
2697 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002698 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002699 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002700 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002701 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002702}
2703
2704/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002705SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
2706 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002707 assert(Top.Available.empty() && Top.Pending.empty() &&
2708 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00002709 return NULL;
2710 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002711 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00002712 do {
Andrew Trick38e61122013-09-06 17:32:34 +00002713 if (RegionPolicy.OnlyTopDown) {
Andrew Trick30c6ec22012-10-08 18:53:53 +00002714 SU = Top.pickOnlyChoice();
2715 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002716 CandPolicy NoPolicy;
2717 SchedCandidate TopCand(NoPolicy);
2718 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
Andrew Trick85d7f0b2013-09-04 21:00:13 +00002719 assert(TopCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickee5fd9c2013-09-04 21:00:16 +00002720 tracePick(TopCand, true);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002721 SU = TopCand.SU;
2722 }
2723 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002724 }
Andrew Trick38e61122013-09-06 17:32:34 +00002725 else if (RegionPolicy.OnlyBottomUp) {
Andrew Trick30c6ec22012-10-08 18:53:53 +00002726 SU = Bot.pickOnlyChoice();
2727 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002728 CandPolicy NoPolicy;
2729 SchedCandidate BotCand(NoPolicy);
2730 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
Andrew Trick85d7f0b2013-09-04 21:00:13 +00002731 assert(BotCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickee5fd9c2013-09-04 21:00:16 +00002732 tracePick(BotCand, false);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002733 SU = BotCand.SU;
2734 }
2735 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002736 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002737 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002738 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002739 }
2740 } while (SU->isScheduled);
2741
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002742 if (SU->isTopReady())
2743 Top.removeReady(SU);
2744 if (SU->isBottomReady())
2745 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002746
Andrew Trickbaedcd72013-04-13 06:07:49 +00002747 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7196a8f2012-05-10 21:06:16 +00002748 return SU;
2749}
2750
Andrew Trick4392f0f2013-04-13 06:07:40 +00002751void ConvergingScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
2752
2753 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2754 if (!isTop)
2755 ++InsertPos;
2756 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2757
2758 // Find already scheduled copies with a single physreg dependence and move
2759 // them just above the scheduled instruction.
2760 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2761 I != E; ++I) {
2762 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2763 continue;
2764 SUnit *DepSU = I->getSUnit();
2765 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2766 continue;
2767 MachineInstr *Copy = DepSU->getInstr();
2768 if (!Copy->isCopy())
2769 continue;
2770 DEBUG(dbgs() << " Rescheduling physreg copy ";
2771 I->getSUnit()->dump(DAG));
2772 DAG->moveInstruction(Copy, InsertPos);
2773 }
2774}
2775
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002776/// Update the scheduler's state after scheduling a node. This is the same node
2777/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002778/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick4392f0f2013-04-13 06:07:40 +00002779///
2780/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2781/// them here. See comments in biasPhysRegCopy.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002782void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002783 if (IsTopNode) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002784 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002785 Top.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002786 if (SU->hasPhysRegUses)
2787 reschedulePhysRegCopies(SU, true);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002788 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002789 else {
Andrew Trickfa989e72013-06-15 05:39:19 +00002790 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002791 Bot.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002792 if (SU->hasPhysRegDefs)
2793 reschedulePhysRegCopies(SU, false);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002794 }
2795}
2796
Andrew Trick17d35e52012-03-14 04:00:41 +00002797/// Create the standard converging machine scheduler. This will be used as the
2798/// default scheduler if the target does not set a default.
2799static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Andrew Trick16bb45c2013-09-04 21:00:11 +00002800 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler(C));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002801 // Register DAG post-processors.
Andrew Tricke38afe12013-04-24 15:54:43 +00002802 //
2803 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2804 // data and pass it to later mutations. Have a single mutation that gathers
2805 // the interesting nodes in one pass.
Andrew Trick63a8d822013-06-15 04:49:46 +00002806 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Trickd1d0d372013-09-04 21:00:08 +00002807 if (EnableLoadCluster && DAG->TII->enableClusterLoads())
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002808 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002809 if (EnableMacroFusion)
2810 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002811 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002812}
2813static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002814ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2815 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002816
2817//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002818// ILP Scheduler. Currently for experimental analysis of heuristics.
2819//===----------------------------------------------------------------------===//
2820
2821namespace {
2822/// \brief Order nodes by the ILP metric.
2823struct ILPOrder {
Andrew Trick178f7d02013-01-25 04:01:04 +00002824 const SchedDFSResult *DFSResult;
2825 const BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002826 bool MaximizeILP;
2827
Andrew Trick178f7d02013-01-25 04:01:04 +00002828 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002829
2830 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002831 ///
2832 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002833 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002834 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2835 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2836 if (SchedTreeA != SchedTreeB) {
2837 // Unscheduled trees have lower priority.
2838 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2839 return ScheduledTrees->test(SchedTreeB);
2840
2841 // Trees with shallower connections have have lower priority.
2842 if (DFSResult->getSubtreeLevel(SchedTreeA)
2843 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2844 return DFSResult->getSubtreeLevel(SchedTreeA)
2845 < DFSResult->getSubtreeLevel(SchedTreeB);
2846 }
2847 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002848 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002849 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002850 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002851 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002852 }
2853};
2854
2855/// \brief Schedule based on the ILP metric.
2856class ILPScheduler : public MachineSchedStrategy {
Andrew Trick178f7d02013-01-25 04:01:04 +00002857 ScheduleDAGMI *DAG;
Andrew Trick1e94e982012-10-15 18:02:27 +00002858 ILPOrder Cmp;
2859
2860 std::vector<SUnit*> ReadyQ;
2861public:
Andrew Trick178f7d02013-01-25 04:01:04 +00002862 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002863
Andrew Trick178f7d02013-01-25 04:01:04 +00002864 virtual void initialize(ScheduleDAGMI *dag) {
2865 DAG = dag;
Andrew Trick4e1fb182013-01-25 06:33:57 +00002866 DAG->computeDFSResult();
Andrew Trick178f7d02013-01-25 04:01:04 +00002867 Cmp.DFSResult = DAG->getDFSResult();
2868 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick1e94e982012-10-15 18:02:27 +00002869 ReadyQ.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002870 }
2871
2872 virtual void registerRoots() {
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002873 // Restore the heap in ReadyQ with the updated DFS results.
2874 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002875 }
2876
2877 /// Implement MachineSchedStrategy interface.
2878 /// -----------------------------------------
2879
Andrew Trick8b1496c2012-11-28 05:13:28 +00002880 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002881 virtual SUnit *pickNode(bool &IsTopNode) {
2882 if (ReadyQ.empty()) return NULL;
Matt Arsenault26c417b2013-03-21 00:57:21 +00002883 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002884 SUnit *SU = ReadyQ.back();
2885 ReadyQ.pop_back();
2886 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002887 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick178f7d02013-01-25 04:01:04 +00002888 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2889 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2890 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trickbaedcd72013-04-13 06:07:49 +00002891 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2892 << "Scheduling " << *SU->getInstr());
Andrew Trick1e94e982012-10-15 18:02:27 +00002893 return SU;
2894 }
2895
Andrew Trick178f7d02013-01-25 04:01:04 +00002896 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2897 virtual void scheduleTree(unsigned SubtreeID) {
2898 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2899 }
2900
Andrew Trick8b1496c2012-11-28 05:13:28 +00002901 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2902 /// DFSResults, and resort the priority Q.
2903 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2904 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick8b1496c2012-11-28 05:13:28 +00002905 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002906
2907 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2908
2909 virtual void releaseBottomNode(SUnit *SU) {
2910 ReadyQ.push_back(SU);
2911 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2912 }
2913};
2914} // namespace
2915
2916static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2917 return new ScheduleDAGMI(C, new ILPScheduler(true));
2918}
2919static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2920 return new ScheduleDAGMI(C, new ILPScheduler(false));
2921}
2922static MachineSchedRegistry ILPMaxRegistry(
2923 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2924static MachineSchedRegistry ILPMinRegistry(
2925 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2926
2927//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002928// Machine Instruction Shuffler for Correctness Testing
2929//===----------------------------------------------------------------------===//
2930
Andrew Trick96f678f2012-01-13 06:30:30 +00002931#ifndef NDEBUG
2932namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002933/// Apply a less-than relation on the node order, which corresponds to the
2934/// instruction order prior to scheduling. IsReverse implements greater-than.
2935template<bool IsReverse>
2936struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002937 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002938 if (IsReverse)
2939 return A->NodeNum > B->NodeNum;
2940 else
2941 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002942 }
2943};
2944
Andrew Trick96f678f2012-01-13 06:30:30 +00002945/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002946class InstructionShuffler : public MachineSchedStrategy {
2947 bool IsAlternating;
2948 bool IsTopDown;
2949
2950 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2951 // gives nodes with a higher number higher priority causing the latest
2952 // instructions to be scheduled first.
2953 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2954 TopQ;
2955 // When scheduling bottom-up, use greater-than as the queue priority.
2956 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2957 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002958public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002959 InstructionShuffler(bool alternate, bool topdown)
2960 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002961
Andrew Trick17d35e52012-03-14 04:00:41 +00002962 virtual void initialize(ScheduleDAGMI *) {
2963 TopQ.clear();
2964 BottomQ.clear();
2965 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002966
Andrew Trick17d35e52012-03-14 04:00:41 +00002967 /// Implement MachineSchedStrategy interface.
2968 /// -----------------------------------------
2969
2970 virtual SUnit *pickNode(bool &IsTopNode) {
2971 SUnit *SU;
2972 if (IsTopDown) {
2973 do {
2974 if (TopQ.empty()) return NULL;
2975 SU = TopQ.top();
2976 TopQ.pop();
2977 } while (SU->isScheduled);
2978 IsTopNode = true;
2979 }
2980 else {
2981 do {
2982 if (BottomQ.empty()) return NULL;
2983 SU = BottomQ.top();
2984 BottomQ.pop();
2985 } while (SU->isScheduled);
2986 IsTopNode = false;
2987 }
2988 if (IsAlternating)
2989 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002990 return SU;
2991 }
2992
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002993 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
2994
Andrew Trick17d35e52012-03-14 04:00:41 +00002995 virtual void releaseTopNode(SUnit *SU) {
2996 TopQ.push(SU);
2997 }
2998 virtual void releaseBottomNode(SUnit *SU) {
2999 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00003000 }
3001};
3002} // namespace
3003
Andrew Trickc174eaf2012-03-08 01:41:12 +00003004static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00003005 bool Alternate = !ForceTopDown && !ForceBottomUp;
3006 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00003007 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00003008 "-misched-topdown incompatible with -misched-bottomup");
3009 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00003010}
Andrew Trick17d35e52012-03-14 04:00:41 +00003011static MachineSchedRegistry ShufflerRegistry(
3012 "shuffle", "Shuffle machine instructions alternating directions",
3013 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00003014#endif // !NDEBUG
Andrew Trick30849792013-01-25 07:45:29 +00003015
3016//===----------------------------------------------------------------------===//
3017// GraphWriter support for ScheduleDAGMI.
3018//===----------------------------------------------------------------------===//
3019
3020#ifndef NDEBUG
3021namespace llvm {
3022
3023template<> struct GraphTraits<
3024 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
3025
3026template<>
3027struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
3028
3029 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
3030
3031 static std::string getGraphName(const ScheduleDAG *G) {
3032 return G->MF.getName();
3033 }
3034
3035 static bool renderGraphFromBottomUp() {
3036 return true;
3037 }
3038
3039 static bool isNodeHidden(const SUnit *Node) {
Andrew Trickda9f4412013-09-04 21:00:18 +00003040 return (Node->Preds.size() > 10 || Node->Succs.size() > 10);
Andrew Trick30849792013-01-25 07:45:29 +00003041 }
3042
3043 static bool hasNodeAddressLabel(const SUnit *Node,
3044 const ScheduleDAG *Graph) {
3045 return false;
3046 }
3047
3048 /// If you want to override the dot attributes printed for a particular
3049 /// edge, override this method.
3050 static std::string getEdgeAttributes(const SUnit *Node,
3051 SUnitIterator EI,
3052 const ScheduleDAG *Graph) {
3053 if (EI.isArtificialDep())
3054 return "color=cyan,style=dashed";
3055 if (EI.isCtrlDep())
3056 return "color=blue,style=dashed";
3057 return "";
3058 }
3059
3060 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
3061 std::string Str;
3062 raw_string_ostream SS(Str);
3063 SS << "SU(" << SU->NodeNum << ')';
3064 return SS.str();
3065 }
3066 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
3067 return G->getGraphNodeLabel(SU);
3068 }
3069
3070 static std::string getNodeAttributes(const SUnit *N,
3071 const ScheduleDAG *Graph) {
3072 std::string Str("shape=Mrecord");
3073 const SchedDFSResult *DFS =
3074 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
3075 if (DFS) {
3076 Str += ",style=filled,fillcolor=\"#";
3077 Str += DOT::getColorString(DFS->getSubtreeID(N));
3078 Str += '"';
3079 }
3080 return Str;
3081 }
3082};
3083} // namespace llvm
3084#endif // NDEBUG
3085
3086/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
3087/// rendered using 'dot'.
3088///
3089void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
3090#ifndef NDEBUG
3091 ViewGraph(this, Name, false, Title);
3092#else
3093 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
3094 << "systems with Graphviz or gv!\n";
3095#endif // NDEBUG
3096}
3097
3098/// Out-of-line implementation with no arguments is handy for gdb.
3099void ScheduleDAGMI::viewGraph() {
3100 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
3101}