blob: 3319553935e21b9b3d1694311a21754c0859af22 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakac742e4f2011-11-11 04:06:38 +000036def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
37 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000038def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000039
Akira Hatanaka40eda462011-09-22 23:31:54 +000040def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
42def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
43 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000044 SDTCisSameAs<0, 4>]>;
45
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000046def SDTMipsLoadLR : SDTypeProfile<1, 2,
47 [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisSameAs<0, 2>]>;
49
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000050// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000051def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000052 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000053 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000054
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000055// Tail call
56def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
57 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
58
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000059// Hi and Lo nodes are used to handle global addresses. Used on
60// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000061// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000062def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
63def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
64def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000065
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000066// TlsGd node is used to handle General Dynamic TLS
67def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
68
69// TprelHi and TprelLo nodes are used to handle Local Exec TLS
70def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
71def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
72
73// Thread pointer
74def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
75
Eric Christopher3c999a22007-10-26 04:00:13 +000076// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000077def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000078
79// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000081 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000082def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000083 [SDNPHasChain, SDNPSideEffect,
84 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000085
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000086// MAdd*/MSub* nodes
87def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
94 [SDNPOptInGlue, SDNPOutGlue]>;
95
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000096// DivRem(u) nodes
97def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
100 [SDNPOutGlue]>;
101
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000102// Target constant nodes that are not part of any isel patterns and remain
103// unchanged can cause instructions with illegal operands to be emitted.
104// Wrapper node patterns give the instruction selector a chance to replace
105// target constant nodes that would otherwise remain unchanged with ADDiu
106// nodes. Without these wrapper node patterns, the following conditional move
107// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000108// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000109// movn %got(d)($gp), %got(c)($gp), $4
110// This instruction is illegal since movn can take only register operands.
111
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000112def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000113
Akira Hatanaka21afc632011-06-21 00:40:49 +0000114// Pointer to dynamically allocated stack area.
115def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
116 [SDNPHasChain, SDNPInGlue]>;
117
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000118def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000119
Akira Hatanakabb15e112011-08-17 02:05:42 +0000120def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
121def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
122
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000123def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
124 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
125def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
126 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
127def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
128 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
129def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
130 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
131def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
132 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
133def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
134 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
135def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
136 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
137def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
138 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
139
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000140//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000141// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000142//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000143def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
144 AssemblerPredicate<"FeatureSEInReg">;
145def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
146 AssemblerPredicate<"FeatureBitCount">;
147def HasSwap : Predicate<"Subtarget.hasSwap()">,
148 AssemblerPredicate<"FeatureSwap">;
149def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
150 AssemblerPredicate<"FeatureCondMov">;
151def HasMips32 : Predicate<"Subtarget.hasMips32()">,
152 AssemblerPredicate<"FeatureMips32">;
153def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
154 AssemblerPredicate<"FeatureMips32r2">;
155def HasMips64 : Predicate<"Subtarget.hasMips64()">,
156 AssemblerPredicate<"FeatureMips64">;
157def HasMips32r2Or64 : Predicate<"Subtarget.hasMips32r2Or64()">,
158 AssemblerPredicate<"FeatureMips32r2,FeatureMips64">;
159def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
160 AssemblerPredicate<"!FeatureMips64">;
161def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
162 AssemblerPredicate<"FeatureMips64r2">;
163def IsN64 : Predicate<"Subtarget.isABI_N64()">,
164 AssemblerPredicate<"FeatureN64">;
165def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
166 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000167def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
168 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000169def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
170 AssemblerPredicate<"FeatureMips32">;
171def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
172 AssemblerPredicate<"FeatureMips32">;
173def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
174 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka3ad21be2012-05-25 22:15:15 +0000175def HasStandardEncoding : Predicate<"Subtarget.hasStandardEncoding()">,
176 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000177
Akira Hatanaka14180452012-06-14 21:03:23 +0000178class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
179 let Predicates = [HasStandardEncoding];
180}
181
Akira Hatanaka1f027132012-10-19 21:11:03 +0000182class IsBranch {
183 bit isBranch = 1;
184}
185
186class IsReturn {
187 bit isReturn = 1;
188}
189
190class IsCall {
191 bit isCall = 1;
192}
193
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000194class IsTailCall {
195 bit isCall = 1;
196 bit isTerminator = 1;
197 bit isReturn = 1;
198 bit isBarrier = 1;
199 bit hasExtraSrcRegAllocReq = 1;
200 bit isCodeGenOnly = 1;
201}
202
Akira Hatanaka497204a2012-10-31 18:37:55 +0000203class IsAsCheapAsAMove {
204 bit isAsCheapAsAMove = 1;
205}
206
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000207//===----------------------------------------------------------------------===//
208// Instruction format superclass
209//===----------------------------------------------------------------------===//
210
211include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000212
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000213//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000214// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000215//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000216
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000217// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000218def jmptarget : Operand<OtherVT> {
219 let EncoderMethod = "getJumpTargetOpValue";
220}
221def brtarget : Operand<OtherVT> {
222 let EncoderMethod = "getBranchTargetOpValue";
223 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000224 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000225}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000226def calltarget : Operand<iPTR> {
227 let EncoderMethod = "getJumpTargetOpValue";
228}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000229def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000230def simm16 : Operand<i32> {
231 let DecoderMethod= "DecodeSimm16";
232}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000233def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000234def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000235
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000236// Unsigned Operand
237def uimm16 : Operand<i32> {
238 let PrintMethod = "printUnsignedImm";
239}
240
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000241def MipsMemAsmOperand : AsmOperandClass {
242 let Name = "Mem";
243 let ParserMethod = "parseMemOperand";
244}
245
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000246// Address operand
247def mem : Operand<i32> {
248 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000249 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000250 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000251 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000252}
253
Akira Hatanakad55bb382011-10-11 00:11:12 +0000254def mem64 : Operand<i64> {
255 let PrintMethod = "printMemOperand";
256 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000257 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000258 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000259}
260
Akira Hatanaka03236be2011-07-07 20:54:20 +0000261def mem_ea : Operand<i32> {
262 let PrintMethod = "printMemOperandEA";
263 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000264 let EncoderMethod = "getMemEncoding";
265}
266
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000267def mem_ea_64 : Operand<i64> {
268 let PrintMethod = "printMemOperandEA";
269 let MIOperandInfo = (ops CPU64Regs, simm16_64);
270 let EncoderMethod = "getMemEncoding";
271}
272
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000273// size operand of ext instruction
274def size_ext : Operand<i32> {
275 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000276 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000277}
278
279// size operand of ins instruction
280def size_ins : Operand<i32> {
281 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000282 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000283}
284
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000285// Transformation Function - get the lower 16 bits.
286def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000287 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000288}]>;
289
290// Transformation Function - get the higher 16 bits.
291def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000292 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000293}]>;
294
295// Node immediate fits as 16-bit sign extended on target immediate.
296// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000297def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000298
299// Node immediate fits as 16-bit zero extended on target immediate.
300// The LO16 param means that only the lower 16 bits of the node
301// immediate are caught.
302// e.g. addiu, sltiu
303def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000305 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000306 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000307 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000308}], LO16>;
309
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000310// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000311def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000312 int64_t Val = N->getSExtValue();
313 return isInt<32>(Val) && !(Val & 0xffff);
314}]>;
315
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000316// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000317def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000318
Eric Christopher3c999a22007-10-26 04:00:13 +0000319// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000320// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000321def addr :
322 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000323
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000324//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000325// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000326//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000327
Jack Carterde332272012-10-06 01:17:37 +0000328/// Move Control Registers From/To CPU Registers
329def MFC0_3OP : MFC3OP<0x10, 0, (outs CPURegs:$rt),
330 (ins CPURegs:$rd, uimm16:$sel),"mfc0\t$rt, $rd, $sel">;
331def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
332
333def MTC0_3OP : MFC3OP<0x10, 4, (outs CPURegs:$rd, uimm16:$sel),
334 (ins CPURegs:$rt),"mtc0\t$rt, $rd, $sel">;
335def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
336
337def MFC2_3OP : MFC3OP<0x12, 0, (outs CPURegs:$rt),
338 (ins CPURegs:$rd, uimm16:$sel),"mfc2\t$rt, $rd, $sel">;
339def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
340
341def MTC2_3OP : MFC3OP<0x12, 4, (outs CPURegs:$rd, uimm16:$sel),
342 (ins CPURegs:$rt),"mtc2\t$rt, $rd, $sel">;
343def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
344
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000345// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000346class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
347 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
348 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
349 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
350 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
351 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000352 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000353 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000354}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000355
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000356class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000357 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
358 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
359 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
360 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000361 let isCommutable = isComm;
362}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000363
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000364// Arithmetic and logical instructions with 2 register operands.
365class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
366 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000367 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
368 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
Akira Hatanakaa6953492012-04-18 18:52:10 +0000369 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu> {
370 let isReMaterializable = 1;
371}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000372
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000373class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000374 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000375 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
376 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000377
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000378// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000379let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000380class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000381 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000382 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000383 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000384 let rd = 0;
385 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000386 let isCommutable = isComm;
387}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000388
389// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000390class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
391 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000392 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000393 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000394 let shamt = 0;
395 let isCommutable = 1;
396}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000397
398// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000399class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
400 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
401 RegisterClass RC>:
402 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000403 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000404 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
405 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000406}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000407
Akira Hatanaka36393462011-10-17 18:06:56 +0000408// 32-bit shift instructions.
409class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
410 SDNode OpNode>:
411 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
412
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000413class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
414 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000415 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000416 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000417 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000418 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000419}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000420
421// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000422class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
423 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Akira Hatanaka3c9c1ab2012-11-03 00:26:02 +0000424 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu>, IsAsCheapAsAMove {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000425 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000426 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000427 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000428}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000429
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000430class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
431 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
432 bits<21> addr;
433 let Inst{25-21} = addr{20-16};
434 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000435 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000436}
437
Eric Christopher3c999a22007-10-26 04:00:13 +0000438// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000439let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000440class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
441 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000442 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000443 !strconcat(instr_asm, "\t$rt, $addr"),
444 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000445 let isPseudo = Pseudo;
446}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000447
Akira Hatanakad55bb382011-10-11 00:11:12 +0000448class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
449 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000450 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000451 !strconcat(instr_asm, "\t$rt, $addr"),
452 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000453 let isPseudo = Pseudo;
454}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000455
Akira Hatanakad55bb382011-10-11 00:11:12 +0000456// 32-bit load.
457multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
458 bit Pseudo = 0> {
459 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000460 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000461 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000462 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000463 let DecoderNamespace = "Mips64";
464 let isCodeGenOnly = 1;
465 }
Jia Liubb481f82012-02-28 07:46:26 +0000466}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000467
468// 64-bit load.
469multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
470 bit Pseudo = 0> {
471 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000472 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000473 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000474 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000475 let DecoderNamespace = "Mips64";
476 let isCodeGenOnly = 1;
477 }
Jia Liubb481f82012-02-28 07:46:26 +0000478}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000479
480// 32-bit store.
481multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
482 bit Pseudo = 0> {
483 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000484 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000485 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000486 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000487 let DecoderNamespace = "Mips64";
488 let isCodeGenOnly = 1;
489 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000490}
491
492// 64-bit store.
493multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
494 bit Pseudo = 0> {
495 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000496 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000497 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000498 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000499 let DecoderNamespace = "Mips64";
500 let isCodeGenOnly = 1;
501 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000502}
503
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000504// Load/Store Left/Right
505let canFoldAsLoad = 1 in
506class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
507 RegisterClass RC, Operand MemOpnd> :
508 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
509 !strconcat(instr_asm, "\t$rt, $addr"),
510 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
511 string Constraints = "$src = $rt";
512}
513
514class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
515 RegisterClass RC, Operand MemOpnd>:
516 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
517 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
518 IIStore>;
519
520// 32-bit load left/right.
521multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
522 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000523 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000524 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
525 Requires<[IsN64, HasStandardEncoding]> {
526 let DecoderNamespace = "Mips64";
527 let isCodeGenOnly = 1;
528 }
529}
530
531// 64-bit load left/right.
532multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
533 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
534 Requires<[NotN64, HasStandardEncoding]>;
535 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
536 Requires<[IsN64, HasStandardEncoding]> {
537 let DecoderNamespace = "Mips64";
538 let isCodeGenOnly = 1;
539 }
540}
541
542// 32-bit store left/right.
543multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
544 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
545 Requires<[NotN64, HasStandardEncoding]>;
546 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
547 Requires<[IsN64, HasStandardEncoding]> {
548 let DecoderNamespace = "Mips64";
549 let isCodeGenOnly = 1;
550 }
551}
552
553// 64-bit store left/right.
554multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
555 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
556 Requires<[NotN64, HasStandardEncoding]>;
557 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000558 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000559 let DecoderNamespace = "Mips64";
560 let isCodeGenOnly = 1;
561 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000562}
563
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000564// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000565class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000566 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
567 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
568 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000569 let isBranch = 1;
570 let isTerminator = 1;
571 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000572 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000573}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000574
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000575class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
576 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000577 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
578 !strconcat(instr_asm, "\t$rs, $imm16"),
579 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000580 let rt = _rt;
581 let isBranch = 1;
582 let isTerminator = 1;
583 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000584 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000585}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000586
Eric Christopher3c999a22007-10-26 04:00:13 +0000587// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000588class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
589 RegisterClass RC>:
590 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
591 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
592 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000593 IIAlu> {
594 let shamt = 0;
595}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000596
Akira Hatanaka8191f342011-10-11 18:53:46 +0000597class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
598 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000599 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
600 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
601 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000602 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000603
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000604// Jump
Akira Hatanakae0509022012-10-19 21:30:15 +0000605class JumpFJ<bits<6> op, DAGOperand opnd, string instr_asm,
606 SDPatternOperator operator, SDPatternOperator targetoperator>:
607 FJ<op, (outs), (ins opnd:$target), !strconcat(instr_asm, "\t$target"),
608 [(operator targetoperator:$target)], IIBranch> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000609 let isTerminator=1;
610 let isBarrier=1;
611 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000612 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000613 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000614}
615
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000616// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000617class UncondBranch<bits<6> op, string instr_asm>:
618 BranchBase<op, (outs), (ins brtarget:$imm16),
619 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
620 let rs = 0;
621 let rt = 0;
622 let isBranch = 1;
623 let isTerminator = 1;
624 let isBarrier = 1;
625 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000626 let Predicates = [RelocPIC, HasStandardEncoding];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000627 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000628}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000629
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000630// Base class for indirect branch and return instruction classes.
631let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000632class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
633 FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000634 let rt = 0;
635 let rd = 0;
636 let shamt = 0;
637}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000638
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000639// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000640class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000641 let isBranch = 1;
642 let isIndirectBranch = 1;
643}
644
645// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000646class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000647 let isReturn = 1;
648 let isCodeGenOnly = 1;
649 let hasCtrlDep = 1;
650 let hasExtraSrcRegAllocReq = 1;
651}
652
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000653// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000654let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000655 class JumpLink<bits<6> op, string instr_asm>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000656 FJ<op, (outs), (ins calltarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000657 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000658 IIBranch> {
659 let DecoderMethod = "DecodeJumpTarget";
660 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000661
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000662 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
663 RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000664 FR<op, func, (outs), (ins RC:$rs),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000665 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000666 let rt = 0;
667 let rd = 31;
668 let shamt = 0;
669 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000670
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000671 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000672 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000673 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
674 let rt = _rt;
675 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000676}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000677
Eric Christopher3c999a22007-10-26 04:00:13 +0000678// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000679class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
680 RegisterClass RC, list<Register> DefRegs>:
681 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000682 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
683 let rd = 0;
684 let shamt = 0;
685 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000686 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000687 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000688}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000689
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000690class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
691 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
692
693class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
694 RegisterClass RC, list<Register> DefRegs>:
695 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
696 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
697 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000698 let rd = 0;
699 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000700 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000701}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000702
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000703class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
704 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
705
Eric Christopher3c999a22007-10-26 04:00:13 +0000706// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000707class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
708 list<Register> UseRegs>:
709 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000710 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
711 let rs = 0;
712 let rt = 0;
713 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000714 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000715 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000716}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000717
Akira Hatanaka89d30662011-10-17 18:24:15 +0000718class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
719 list<Register> DefRegs>:
720 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000721 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
722 let rt = 0;
723 let rd = 0;
724 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000725 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000726 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000727}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000728
Jack Carter61de70d2012-08-06 23:29:06 +0000729class EffectiveAddress<bits<6> opc, string instr_asm, RegisterClass RC, Operand Mem> :
730 FMem<opc, (outs RC:$rt), (ins Mem:$addr),
731 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu> {
732 let isCodeGenOnly = 1;
733}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000734
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000735// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000736class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
737 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
738 !strconcat(instr_asm, "\t$rd, $rs"),
739 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000740 Requires<[HasBitCount, HasStandardEncoding]> {
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000741 let shamt = 0;
742 let rt = rd;
743}
744
745class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
746 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
747 !strconcat(instr_asm, "\t$rd, $rs"),
748 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000749 Requires<[HasBitCount, HasStandardEncoding]> {
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000750 let shamt = 0;
751 let rt = rd;
752}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000753
754// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000755class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
756 RegisterClass RC>:
757 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000758 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000759 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000760 let rs = 0;
761 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000762 let Predicates = [HasSEInReg, HasStandardEncoding];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000763}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000764
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000765// Subword Swap
766class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
767 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
768 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000769 let rs = 0;
770 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000771 let Predicates = [HasSwap, HasStandardEncoding];
Akira Hatanaka02365942012-04-03 02:51:09 +0000772 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000773}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000774
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000775// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000776class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
777 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
778 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000779 let rs = 0;
780 let shamt = 0;
781}
782
Akira Hatanaka667645f2011-08-17 22:59:46 +0000783// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000784class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000785 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000786 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
787 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000788 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000789 bits<5> sz;
790 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000791 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000792 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000793}
794
795class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
796 FR<0x1f, _funct, (outs RC:$rt),
797 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
798 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
799 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
800 NoItinerary> {
801 bits<5> pos;
802 bits<5> sz;
803 let rd = sz;
804 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000805 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000806 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000807}
808
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000809// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000810class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
811 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000812 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
813 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
814 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000815
816multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000817 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>,
818 Requires<[NotN64, HasStandardEncoding]>;
819 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>,
820 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000821 let DecoderNamespace = "Mips64";
822 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000823}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000824
825// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000826class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
827 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000828 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
829 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
830 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000831
832multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000833 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>,
834 Requires<[NotN64, HasStandardEncoding]>;
835 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>,
836 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000837 let DecoderNamespace = "Mips64";
838 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000839}
840
841class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
842 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
843 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
844 let mayLoad = 1;
845}
846
847class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
848 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
849 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
850 let mayStore = 1;
851 let Constraints = "$rt = $dst";
852}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000853
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000854//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000855// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000856//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000857
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000858// Return RA.
859let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000860def RetRA : PseudoSE<(outs), (ins), "", [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000861
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000862let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
863def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000864 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000865 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000866def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000867 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000868 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000869}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000870
Eric Christopher3c999a22007-10-26 04:00:13 +0000871// When handling PIC code the assembler needs .cpload and .cprestore
872// directives. If the real instructions corresponding these directives
873// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000874// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000875let neverHasSideEffects = 1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000876def CPRESTORE : PseudoSE<(outs), (ins i32imm:$loc, CPURegs:$gp),
877 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000878
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000880 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
881 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
882 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
883 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
884 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
885 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
886 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
887 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
888 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
889 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
890 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
891 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
892 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
893 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
894 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
895 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
896 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
897 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000898
Akira Hatanaka59068062011-11-11 04:14:30 +0000899 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
900 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
901 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902
Akira Hatanaka59068062011-11-11 04:14:30 +0000903 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
904 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
905 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000906}
907
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000908//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000909// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000910//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000911
Jack Carter9d577c82012-10-04 04:03:53 +0000912class LoadImm32< string instr_asm, Operand Od, RegisterClass RC> :
913 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
Jack Carter2f68b312012-10-09 23:29:45 +0000914 !strconcat(instr_asm, "\t$rt, $imm32")> ;
915def LoadImm32Reg : LoadImm32<"li", shamt,CPURegs>;
916
917class LoadAddress<string instr_asm, Operand MemOpnd, RegisterClass RC> :
918 MipsAsmPseudoInst<(outs RC:$rt), (ins MemOpnd:$addr),
919 !strconcat(instr_asm, "\t$rt, $addr")> ;
920def LoadAddr32Reg : LoadAddress<"la", mem, CPURegs>;
921
922class LoadAddressImm<string instr_asm, Operand Od, RegisterClass RC> :
923 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
924 !strconcat(instr_asm, "\t$rt, $imm32")> ;
925def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegs>;
926
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000927//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000928// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000929//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000930
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000931/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka497204a2012-10-31 18:37:55 +0000932def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>,
933 IsAsCheapAsAMove;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000934def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000935def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
936def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000937def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
938def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
939def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000940def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000941
942/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000943def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
944def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000945def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
946def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000947def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
948def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000949def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
950def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
951def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000952def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000953
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000954/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000955def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
956def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
957def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000958def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
959def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
960def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000961
962// Rotate Instructions
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000963let Predicates = [HasMips32r2, HasStandardEncoding] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000964 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000965 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000966}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000967
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000968/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000969/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000970defm LB : LoadM32<0x20, "lb", sextloadi8>;
971defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000972defm LH : LoadM32<0x21, "lh", sextloadi16>;
973defm LHu : LoadM32<0x25, "lhu", zextloadi16>;
974defm LW : LoadM32<0x23, "lw", load>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000975defm SB : StoreM32<0x28, "sb", truncstorei8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000976defm SH : StoreM32<0x29, "sh", truncstorei16>;
977defm SW : StoreM32<0x2b, "sw", store>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000978
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000979/// load/store left/right
980defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
981defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
982defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
983defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000984
Akira Hatanakadb548262011-07-19 23:30:50 +0000985let hasSideEffects = 1 in
Akira Hatanakac4388d42012-07-31 18:55:01 +0000986def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype",
987 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000988{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000989 bits<5> stype;
990 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000991 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000992 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000993 let Inst{5-0} = 15;
994}
995
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000996/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000997def LL : LLBase<0x30, "ll", CPURegs, mem>,
998 Requires<[NotN64, HasStandardEncoding]>;
999def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
1000 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +00001001 let DecoderNamespace = "Mips64";
1002}
1003
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001004def SC : SCBase<0x38, "sc", CPURegs, mem>,
1005 Requires<[NotN64, HasStandardEncoding]>;
1006def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
1007 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +00001008 let DecoderNamespace = "Mips64";
1009}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001011/// Jump and Branch Instructions
Akira Hatanakae0509022012-10-19 21:30:15 +00001012def J : JumpFJ<0x02, jmptarget, "j", br, bb>,
Akira Hatanaka1f027132012-10-19 21:11:03 +00001013 Requires<[RelocStatic, HasStandardEncoding]>, IsBranch;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001014def JR : IndirectBranch<CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +00001015def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001016def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
1017def BNE : CBranch<0x05, "bne", setne, CPURegs>;
1018def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
1019def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +00001020def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001021def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001022
Akira Hatanaka60287962012-07-21 03:30:44 +00001023let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1,
1024 hasDelaySlot = 1, Defs = [RA] in
1025def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>;
1026
Akira Hatanakab2930b92012-03-01 22:27:29 +00001027def JAL : JumpLink<0x03, "jal">;
1028def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
1029def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
1030def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Akira Hatanakae0509022012-10-19 21:30:15 +00001031def TAILCALL : JumpFJ<0x02, calltarget, "j", MipsTailCall, imm>, IsTailCall;
Akira Hatanaka01a75c42012-10-19 21:14:34 +00001032def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001033
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001034def RET : RetBase<CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001035
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001036/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +00001037def MULT : Mult32<0x18, "mult", IIImul>;
1038def MULTu : Mult32<0x19, "multu", IIImul>;
1039def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
1040def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +00001041
Akira Hatanaka89d30662011-10-17 18:24:15 +00001042def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
1043def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
1044def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
1045def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001046
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001047/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +00001048def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
1049def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001050
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +00001051/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +00001052def CLZ : CountLeading0<0x20, "clz", CPURegs>;
1053def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001054
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001055/// Word Swap Bytes Within Halfwords
1056def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001057
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001058/// No operation
1059let addr=0 in
1060 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
1061
Eric Christopher3c999a22007-10-26 04:00:13 +00001062// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001063// instructions. The same not happens for stack address copies, so an
1064// add op with mem ComplexPattern is used and the stack address copy
1065// can be matched. It's similar to Sparc LEA_ADDRi
Jack Carter61de70d2012-08-06 23:29:06 +00001066def LEA_ADDiu : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001067
Akira Hatanaka21afc632011-06-21 00:40:49 +00001068// DynAlloc node points to dynamically allocated stack space.
1069// $sp is added to the list of implicitly used registers to prevent dead code
1070// elimination from removing instructions that modify $sp.
1071let Uses = [SP] in
Jack Carter61de70d2012-08-06 23:29:06 +00001072def DynAlloc : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001073
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001074// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +00001075def MADD : MArithR<0, "madd", MipsMAdd, 1>;
1076def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001077def MSUB : MArithR<4, "msub", MipsMSub>;
1078def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001079
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001080// MUL is a assembly macro in the current used ISAs. In recent ISA's
1081// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +00001082def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001083 Requires<[HasMips32, HasStandardEncoding]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001084
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001085def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001086
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001087def EXT : ExtBase<0, "ext", CPURegs>;
1088def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001089
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001090//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +00001091// Instruction aliases
1092//===----------------------------------------------------------------------===//
1093def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>;
1094def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>;
1095def : InstAlias<"addu $rs,$rt,$imm",
1096 (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1097def : InstAlias<"add $rs,$rt,$imm",
1098 (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1099def : InstAlias<"and $rs,$rt,$imm",
1100 (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1101def : InstAlias<"j $rs", (JR CPURegs:$rs)>;
1102def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>;
1103def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>;
1104def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>;
1105def : InstAlias<"slt $rs,$rt,$imm",
1106 (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1107def : InstAlias<"xor $rs,$rt,$imm",
1108 (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1109
1110//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001111// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001112//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001113
1114// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001115def : MipsPat<(i32 immSExt16:$in),
1116 (ADDiu ZERO, imm:$in)>;
1117def : MipsPat<(i32 immZExt16:$in),
1118 (ORi ZERO, imm:$in)>;
1119def : MipsPat<(i32 immLow16Zero:$in),
1120 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001121
1122// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001123def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001124 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1125
Akira Hatanaka14180452012-06-14 21:03:23 +00001126// Carry MipsPatterns
1127def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1128 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1129def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1130 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1131def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1132 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001133
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001134// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001135def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1136 (JAL tglobaladdr:$dst)>;
1137def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1138 (JAL texternalsym:$dst)>;
1139//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1140// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001141
Akira Hatanakae0509022012-10-19 21:30:15 +00001142// Tail call
1143def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1144 (TAILCALL tglobaladdr:$dst)>;
1145def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1146 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001147// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001148def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1149def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1150def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1151def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1152def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001153
Akira Hatanaka14180452012-06-14 21:03:23 +00001154def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1155def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1156def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1157def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1158def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001159
Akira Hatanaka14180452012-06-14 21:03:23 +00001160def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1161 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1162def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1163 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1164def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1165 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1166def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1167 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1168def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1169 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001170
1171// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001172def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1173 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1174def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1175 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001176
Akira Hatanaka342837d2011-05-28 01:07:07 +00001177// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001178class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001179 MipsPat<(MipsWrapper RC:$gp, node:$in),
1180 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001181
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001182def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1183def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1184def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1185def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1186def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1187def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001188
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001189// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001190def : MipsPat<(not CPURegs:$in),
1191 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001192
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001193// extended loads
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001194let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001195 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1196 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001197 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001198}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001199let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001200 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1201 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001202 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001203}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001204
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001205// peepholes
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001206let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001207 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001208}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001209let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001210 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001211}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001212
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001213// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001214multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1215 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1216 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001217def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1218 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1219def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1220 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001221
Akira Hatanaka14180452012-06-14 21:03:23 +00001222def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1223 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1224def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1225 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1226def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1227 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1228def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1229 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001230
Akira Hatanaka14180452012-06-14 21:03:23 +00001231def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1232 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1233def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1234 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001235
Akira Hatanaka14180452012-06-14 21:03:23 +00001236def : MipsPat<(brcond RC:$cond, bb:$dst),
1237 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001238}
1239
1240defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001241
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001242// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001243multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1244 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001245 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1246 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1247 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1248 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001249}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001250
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001251multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001252 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1253 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1254 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1255 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001256}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001257
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001258multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001259 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1260 (SLTOp RC:$rhs, RC:$lhs)>;
1261 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1262 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001263}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001264
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001265multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001266 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1267 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1268 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1269 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001270}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001271
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001272multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1273 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001274 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1275 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1276 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1277 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001278}
1279
1280defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1281defm : SetlePats<CPURegs, SLT, SLTu>;
1282defm : SetgtPats<CPURegs, SLT, SLTu>;
1283defm : SetgePats<CPURegs, SLT, SLTu>;
1284defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001285
Akira Hatanaka21afc632011-06-21 00:40:49 +00001286// select MipsDynAlloc
Akira Hatanaka14180452012-06-14 21:03:23 +00001287def : MipsPat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001288
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001289// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001290def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001291
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001292//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001293// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001294//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001295
1296include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001297include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001298include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001299
Akira Hatanakae10d9722012-05-08 19:08:58 +00001300//
1301// Mips16
1302
1303include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001304include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001305
1306// DSP
1307include "MipsDSPInstrFormats.td"
1308include "MipsDSPInstrInfo.td"
1309