blob: 819707f59f55143c8d75650753c9e2b4956d76ff [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000031#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000033#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000035#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000036#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000037#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000038#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000039using namespace llvm;
40
Devang Patel19974732007-05-03 01:11:54 +000041char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000042INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
43 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000044INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000045INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000046INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000047INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000049 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000050
Chris Lattnerf7da2c72006-08-24 22:43:55 +000051void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000052 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000053 AU.addRequired<AliasAnalysis>();
54 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000055 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000056 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000057 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000058 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000059 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000060 AU.addPreserved<SlotIndexes>();
61 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000062 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000063}
64
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000065LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
66 DomTree(0), LRCalc(0) {
67 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
68}
69
70LiveIntervals::~LiveIntervals() {
71 delete LRCalc;
72}
73
Chris Lattnerf7da2c72006-08-24 22:43:55 +000074void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000075 // Free the live intervals themselves.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +000076 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
77 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
78 VirtRegIntervals.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000079 RegMaskSlots.clear();
80 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000081 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000082
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000083 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
84 delete RegUnitIntervals[i];
85 RegUnitIntervals.clear();
86
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000087 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
88 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000089}
90
Owen Anderson80b3ce62008-05-28 20:54:50 +000091/// runOnMachineFunction - Register allocate the whole function
92///
93bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000094 MF = &fn;
95 MRI = &MF->getRegInfo();
96 TM = &fn.getTarget();
97 TRI = TM->getRegisterInfo();
98 TII = TM->getInstrInfo();
99 AA = &getAnalysis<AliasAnalysis>();
100 LV = &getAnalysis<LiveVariables>();
101 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000102 DomTree = &getAnalysis<MachineDominatorTree>();
103 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000104 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000105 AllocatableRegs = TRI->getAllocatableSet(fn);
106 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000107
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000108 computeIntervals();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000109 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000110
Chris Lattner70ca3582004-09-30 15:59:17 +0000111 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000112 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000113}
114
Chris Lattner70ca3582004-09-30 15:59:17 +0000115/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000116void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000117 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000118
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000119 // Dump the regunits.
120 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
121 if (LiveInterval *LI = RegUnitIntervals[i])
122 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
123
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000124 // Dump the virtregs.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000125 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
126 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
127 if (hasInterval(Reg))
128 OS << PrintReg(Reg) << " = " << getInterval(Reg) << '\n';
129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000136 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000137}
138
Evan Cheng752195e2009-09-14 21:33:42 +0000139void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000140 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000141}
142
Evan Chengafff40a2010-05-04 20:26:52 +0000143static
Evan Cheng37499432010-05-05 18:27:40 +0000144bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000145 unsigned Reg = MI.getOperand(MOIdx).getReg();
146 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
147 const MachineOperand &MO = MI.getOperand(i);
148 if (!MO.isReg())
149 continue;
150 if (MO.getReg() == Reg && MO.isDef()) {
151 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
152 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000153 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000154 return true;
155 }
156 }
157 return false;
158}
159
Evan Cheng37499432010-05-05 18:27:40 +0000160/// isPartialRedef - Return true if the specified def at the specific index is
161/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000162/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000163bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
164 LiveInterval &interval) {
165 if (!MO.getSubReg() || MO.isEarlyClobber())
166 return false;
167
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000168 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000169 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000170 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000171 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
172 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000173 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
174 }
175 return false;
176}
177
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000178void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000179 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000180 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000181 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000182 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000183 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000184 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000185
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000186 // Virtual registers may be defined multiple times (due to phi
187 // elimination and 2-addr elimination). Much of what we do only has to be
188 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000189 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000190 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000191 if (interval.empty()) {
192 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000193 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000194
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000195 // Make sure the first definition is not a partial redefinition.
196 assert(!MO.readsReg() && "First def cannot also read virtual register "
197 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000198
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000199 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000200 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000201
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000202 // Loop over all of the blocks that the vreg is defined in. There are
203 // two cases we have to handle here. The most common case is a vreg
204 // whose lifetime is contained within a basic block. In this case there
205 // will be a single kill, in MBB, which comes after the definition.
206 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
207 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000208 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000209 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000210 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000211 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000212 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000213
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000214 // If the kill happens after the definition, we have an intra-block
215 // live range.
216 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000217 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000218 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000219 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000220 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000221 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000222 return;
223 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000224 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000225
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226 // The other case we handle is when a virtual register lives to the end
227 // of the defining block, potentially live across some blocks, then is
228 // live into some number of blocks, but gets killed. Start by adding a
229 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000230 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000231 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000232 interval.addRange(NewLR);
233
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000234 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000235
236 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000237 // A phi join register is killed at the end of the MBB and revived as a
238 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000239 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
240 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000241 ValNo->setHasPHIKill(true);
242 } else {
243 // Iterate over all of the blocks that the variable is completely
244 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
245 // live interval.
246 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
247 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000248 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000249 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
250 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000251 interval.addRange(LR);
252 DEBUG(dbgs() << " +" << LR);
253 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000254 }
255
256 // Finally, this virtual register is live from the start of any killing
257 // block to the 'use' slot of the killing instruction.
258 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
259 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000260 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000261 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000262
263 // Create interval with one of a NEW value number. Note that this value
264 // number isn't actually defined by an instruction, weird huh? :)
265 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000266 assert(getInstructionFromIndex(Start) == 0 &&
267 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000268 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000269 ValNo->setIsPHIDef(true);
270 }
271 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000272 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000273 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000274 }
275
276 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000277 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000278 // Multiple defs of the same virtual register by the same instruction.
279 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000280 // This is likely due to elimination of REG_SEQUENCE instructions. Return
281 // here since there is nothing to do.
282 return;
283
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000284 // If this is the second time we see a virtual register definition, it
285 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000286 // the result of two address elimination, then the vreg is one of the
287 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000288
289 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000290 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
291 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000292 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
293 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000294 // If this is a two-address definition, then we have already processed
295 // the live range. The only problem is that we didn't realize there
296 // are actually two values in the live interval. Because of this we
297 // need to take the LiveRegion that defines this register and split it
298 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000299 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000300
Lang Hames35f291d2009-09-12 03:34:03 +0000301 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000302 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000303 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000304 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000305
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000306 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000307 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000309
Chris Lattner91725b72006-08-31 05:54:43 +0000310 // The new value number (#1) is defined by the instruction we claimed
311 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000312 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000313
Chris Lattner91725b72006-08-31 05:54:43 +0000314 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000315 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000316
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000317 // Add the new live interval which replaces the range for the input copy.
318 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000319 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320 interval.addRange(LR);
321
322 // If this redefinition is dead, we need to add a dummy unit live
323 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000324 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000325 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000326 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000327
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000328 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000329 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000330 // In the case of PHI elimination, each variable definition is only
331 // live until the end of the block. We've already taken care of the
332 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000333
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000334 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000335 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000336 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000337
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000338 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000339
Lang Hames74ab5ee2009-12-22 00:11:50 +0000340 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000341 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000342 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000343 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000344 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000345 } else {
346 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347 }
348 }
349
David Greene8a342292010-01-04 22:49:02 +0000350 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000351}
352
Chris Lattnerf35fef72004-07-23 21:24:19 +0000353void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
354 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000355 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000356 MachineOperand& MO,
357 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000358 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000359 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000360 getOrCreateInterval(MO.getReg()));
Evan Chengb371f452007-02-19 21:49:54 +0000361}
362
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000363/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000364/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000365/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000366/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000367void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000368 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000369 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000370 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000371
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000372 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000373
Evan Chengd129d732009-07-17 19:43:40 +0000374 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000375 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000376 MBBI != E; ++MBBI) {
377 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000378 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
379
Evan Cheng00a99a32010-02-06 09:07:11 +0000380 if (MBB->empty())
381 continue;
382
Owen Anderson134eb732008-09-21 20:43:24 +0000383 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000384 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000385 DEBUG(dbgs() << "BB#" << MBB->getNumber()
386 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000387
Owen Anderson99500ae2008-09-15 22:00:38 +0000388 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000389 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000390 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000391
Dale Johannesen1caedd02010-01-22 22:38:21 +0000392 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
393 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000394 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000395 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000396 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000397 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000398 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000399
Evan Cheng438f7bc2006-11-10 08:43:01 +0000400 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000401 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
402 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000403
404 // Collect register masks.
405 if (MO.isRegMask()) {
406 RegMaskSlots.push_back(MIIndex.getRegSlot());
407 RegMaskBits.push_back(MO.getRegMask());
408 continue;
409 }
410
Jakob Stoklund Olesen27b76692012-06-22 18:20:50 +0000411 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengd129d732009-07-17 19:43:40 +0000412 continue;
413
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000414 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000415 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000416 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000417 else if (MO.isUndef())
418 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000419 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000420
Lang Hames233a60e2009-11-03 23:52:08 +0000421 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000422 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000423 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000424
425 // Compute the number of register mask instructions in this block.
426 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
427 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000428 }
Evan Chengd129d732009-07-17 19:43:40 +0000429
430 // Create empty intervals for registers defined by implicit_def's (except
431 // for those implicit_def that define values which are liveout of their
432 // blocks.
433 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
434 unsigned UndefReg = UndefUses[i];
435 (void)getOrCreateInterval(UndefReg);
436 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000437}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000438
Owen Anderson03857b22008-08-13 21:49:13 +0000439LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000440 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000441 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000442}
Evan Chengf2fbca62007-11-12 06:35:08 +0000443
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000444
445//===----------------------------------------------------------------------===//
446// Register Unit Liveness
447//===----------------------------------------------------------------------===//
448//
449// Fixed interference typically comes from ABI boundaries: Function arguments
450// and return values are passed in fixed registers, and so are exception
451// pointers entering landing pads. Certain instructions require values to be
452// present in specific registers. That is also represented through fixed
453// interference.
454//
455
456/// computeRegUnitInterval - Compute the live interval of a register unit, based
457/// on the uses and defs of aliasing registers. The interval should be empty,
458/// or contain only dead phi-defs from ABI blocks.
459void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
460 unsigned Unit = LI->reg;
461
462 assert(LRCalc && "LRCalc not initialized.");
463 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
464
465 // The physregs aliasing Unit are the roots and their super-registers.
466 // Create all values as dead defs before extending to uses. Note that roots
467 // may share super-registers. That's OK because createDeadDefs() is
468 // idempotent. It is very rare for a register unit to have multiple roots, so
469 // uniquing super-registers is probably not worthwhile.
470 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
471 unsigned Root = *Roots;
472 if (!MRI->reg_empty(Root))
473 LRCalc->createDeadDefs(LI, Root);
474 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
475 if (!MRI->reg_empty(*Supers))
476 LRCalc->createDeadDefs(LI, *Supers);
477 }
478 }
479
480 // Now extend LI to reach all uses.
481 // Ignore uses of reserved registers. We only track defs of those.
482 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
483 unsigned Root = *Roots;
484 if (!isReserved(Root) && !MRI->reg_empty(Root))
485 LRCalc->extendToUses(LI, Root);
486 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
487 unsigned Reg = *Supers;
488 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
489 LRCalc->extendToUses(LI, Reg);
490 }
491 }
492}
493
494
495/// computeLiveInRegUnits - Precompute the live ranges of any register units
496/// that are live-in to an ABI block somewhere. Register values can appear
497/// without a corresponding def when entering the entry block or a landing pad.
498///
499void LiveIntervals::computeLiveInRegUnits() {
500 RegUnitIntervals.resize(TRI->getNumRegUnits());
501 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
502
503 // Keep track of the intervals allocated.
504 SmallVector<LiveInterval*, 8> NewIntvs;
505
506 // Check all basic blocks for live-ins.
507 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
508 MFI != MFE; ++MFI) {
509 const MachineBasicBlock *MBB = MFI;
510
511 // We only care about ABI blocks: Entry + landing pads.
512 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
513 continue;
514
515 // Create phi-defs at Begin for all live-in registers.
516 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
517 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
518 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
519 LIE = MBB->livein_end(); LII != LIE; ++LII) {
520 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
521 unsigned Unit = *Units;
522 LiveInterval *Intv = RegUnitIntervals[Unit];
523 if (!Intv) {
524 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
525 NewIntvs.push_back(Intv);
526 }
527 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000528 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000529 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
530 }
531 }
532 DEBUG(dbgs() << '\n');
533 }
534 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
535
536 // Compute the 'normal' part of the intervals.
537 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
538 computeRegUnitInterval(NewIntvs[i]);
539}
540
541
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000542/// shrinkToUses - After removing some uses of a register, shrink its live
543/// range to just the remaining uses. This method does not compute reaching
544/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000545bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000546 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000547 DEBUG(dbgs() << "Shrink: " << *li << '\n');
548 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000549 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000550 // Find all the values used, including PHI kills.
551 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
552
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000553 // Blocks that have already been added to WorkList as live-out.
554 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
555
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000556 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000557 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000558 MachineInstr *UseMI = I.skipInstruction();) {
559 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
560 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000561 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000562 LiveRangeQuery LRQ(*li, Idx);
563 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000564 if (!VNI) {
565 // This shouldn't happen: readsVirtualRegister returns true, but there is
566 // no live value. It is likely caused by a target getting <undef> flags
567 // wrong.
568 DEBUG(dbgs() << Idx << '\t' << *UseMI
569 << "Warning: Instr claims to read non-existent value in "
570 << *li << '\n');
571 continue;
572 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000573 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000574 // register one slot early.
575 if (VNInfo *DefVNI = LRQ.valueDefined())
576 Idx = DefVNI->def;
577
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000578 WorkList.push_back(std::make_pair(Idx, VNI));
579 }
580
581 // Create a new live interval with only minimal live segments per def.
582 LiveInterval NewLI(li->reg, 0);
583 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
584 I != E; ++I) {
585 VNInfo *VNI = *I;
586 if (VNI->isUnused())
587 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000588 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000589 }
590
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000591 // Keep track of the PHIs that are in use.
592 SmallPtrSet<VNInfo*, 8> UsedPHIs;
593
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000594 // Extend intervals to reach all uses in WorkList.
595 while (!WorkList.empty()) {
596 SlotIndex Idx = WorkList.back().first;
597 VNInfo *VNI = WorkList.back().second;
598 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000599 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000600 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000601
602 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000603 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000604 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000605 assert(ExtVNI == VNI && "Unexpected existing value number");
606 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000607 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000608 continue;
609 // The PHI is live, make sure the predecessors are live-out.
610 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
611 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000612 if (!LiveOut.insert(*PI))
613 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000614 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000615 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000616 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000617 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000618 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000619 continue;
620 }
621
622 // VNI is live-in to MBB.
623 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000624 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000625
626 // Make sure VNI is live-out from the predecessors.
627 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
628 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000629 if (!LiveOut.insert(*PI))
630 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000631 SlotIndex Stop = getMBBEndIdx(*PI);
632 assert(li->getVNInfoBefore(Stop) == VNI &&
633 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000634 WorkList.push_back(std::make_pair(Stop, VNI));
635 }
636 }
637
638 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000639 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000640 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
641 I != E; ++I) {
642 VNInfo *VNI = *I;
643 if (VNI->isUnused())
644 continue;
645 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
646 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000647 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000648 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000649 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000650 // This is a dead PHI. Remove it.
651 VNI->setIsUnused(true);
652 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000653 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
654 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000655 } else {
656 // This is a dead def. Make sure the instruction knows.
657 MachineInstr *MI = getInstructionFromIndex(VNI->def);
658 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000659 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000660 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000661 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000662 dead->push_back(MI);
663 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000664 }
665 }
666
667 // Move the trimmed ranges back.
668 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000669 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000670 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000671}
672
673
Evan Chengf2fbca62007-11-12 06:35:08 +0000674//===----------------------------------------------------------------------===//
675// Register allocator hooks.
676//
677
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000678void LiveIntervals::addKillFlags() {
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000679 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
680 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000681 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000682 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000683 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000684
685 // Every instruction that kills Reg corresponds to a live range end point.
686 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
687 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000688 // A block index indicates an MBB edge.
689 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000690 continue;
691 MachineInstr *MI = getInstructionFromIndex(RI->end);
692 if (!MI)
693 continue;
694 MI->addRegisterKilled(Reg, NULL);
695 }
696 }
697}
698
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000699MachineBasicBlock*
700LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
701 // A local live range must be fully contained inside the block, meaning it is
702 // defined and killed at instructions, not at block boundaries. It is not
703 // live in or or out of any block.
704 //
705 // It is technically possible to have a PHI-defined live range identical to a
706 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000707
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000708 SlotIndex Start = LI.beginIndex();
709 if (Start.isBlock())
710 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000711
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000712 SlotIndex Stop = LI.endIndex();
713 if (Stop.isBlock())
714 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000715
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000716 // getMBBFromIndex doesn't need to search the MBB table when both indexes
717 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000718 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
719 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000720 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000721}
722
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000723float
724LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
725 // Limit the loop depth ridiculousness.
726 if (loopDepth > 200)
727 loopDepth = 200;
728
729 // The loop depth is used to roughly estimate the number of times the
730 // instruction is executed. Something like 10^d is simple, but will quickly
731 // overflow a float. This expression behaves like 10^d for small d, but is
732 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
733 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000734 // By the way, powf() might be unavailable here. For consistency,
735 // We may take pow(double,double).
736 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000737
738 return (isDef + isUse) * lc;
739}
740
Owen Andersonc4dc1322008-06-05 17:15:43 +0000741LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000742 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000743 LiveInterval& Interval = getOrCreateInterval(reg);
744 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000745 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000746 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000747 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000748 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000749 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000750 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000751 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000752
Owen Andersonc4dc1322008-06-05 17:15:43 +0000753 return LR;
754}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000755
756
757//===----------------------------------------------------------------------===//
758// Register mask functions
759//===----------------------------------------------------------------------===//
760
761bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
762 BitVector &UsableRegs) {
763 if (LI.empty())
764 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000765 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
766
767 // Use a smaller arrays for local live ranges.
768 ArrayRef<SlotIndex> Slots;
769 ArrayRef<const uint32_t*> Bits;
770 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
771 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
772 Bits = getRegMaskBitsInBlock(MBB->getNumber());
773 } else {
774 Slots = getRegMaskSlots();
775 Bits = getRegMaskBits();
776 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000777
778 // We are going to enumerate all the register mask slots contained in LI.
779 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000780 ArrayRef<SlotIndex>::iterator SlotI =
781 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
782 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
783
784 // No slots in range, LI begins after the last call.
785 if (SlotI == SlotE)
786 return false;
787
788 bool Found = false;
789 for (;;) {
790 assert(*SlotI >= LiveI->start);
791 // Loop over all slots overlapping this segment.
792 while (*SlotI < LiveI->end) {
793 // *SlotI overlaps LI. Collect mask bits.
794 if (!Found) {
795 // This is the first overlap. Initialize UsableRegs to all ones.
796 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000797 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000798 Found = true;
799 }
800 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000801 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000802 if (++SlotI == SlotE)
803 return Found;
804 }
805 // *SlotI is beyond the current LI segment.
806 LiveI = LI.advanceTo(LiveI, *SlotI);
807 if (LiveI == LiveE)
808 return Found;
809 // Advance SlotI until it overlaps.
810 while (*SlotI < LiveI->start)
811 if (++SlotI == SlotE)
812 return Found;
813 }
814}
Lang Hames3dc7c512012-02-17 18:44:18 +0000815
816//===----------------------------------------------------------------------===//
817// IntervalUpdate class.
818//===----------------------------------------------------------------------===//
819
Lang Hamesfd6d3212012-02-21 00:00:36 +0000820// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +0000821class LiveIntervals::HMEditor {
822private:
Lang Hamesecb50622012-02-17 23:43:40 +0000823 LiveIntervals& LIS;
824 const MachineRegisterInfo& MRI;
825 const TargetRegisterInfo& TRI;
826 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +0000827
Lang Hames55fed622012-02-19 03:00:30 +0000828 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
829 typedef DenseSet<IntRangePair> RangeSet;
830
Lang Hames6aceab12012-02-19 07:13:05 +0000831 struct RegRanges {
832 LiveRange* Use;
833 LiveRange* EC;
834 LiveRange* Dead;
835 LiveRange* Def;
836 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
837 };
838 typedef DenseMap<unsigned, RegRanges> BundleRanges;
839
Lang Hames3dc7c512012-02-17 18:44:18 +0000840public:
Lang Hamesecb50622012-02-17 23:43:40 +0000841 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
842 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
843 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +0000844
Lang Hames55fed622012-02-19 03:00:30 +0000845 // Update intervals for all operands of MI from OldIdx to NewIdx.
846 // This assumes that MI used to be at OldIdx, and now resides at
847 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +0000848 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +0000849 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
850
Lang Hames55fed622012-02-19 03:00:30 +0000851 // Collect the operands.
852 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +0000853 bool hasRegMaskOp = false;
854 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +0000855
Andrew Trickf70af522012-03-21 04:12:16 +0000856 // To keep the LiveRanges valid within an interval, move the ranges closest
857 // to the destination first. This prevents ranges from overlapping, to that
858 // APIs like removeRange still work.
859 if (NewIdx < OldIdx) {
860 moveAllEnteringFrom(OldIdx, Entering);
861 moveAllInternalFrom(OldIdx, Internal);
862 moveAllExitingFrom(OldIdx, Exiting);
863 }
864 else {
865 moveAllExitingFrom(OldIdx, Exiting);
866 moveAllInternalFrom(OldIdx, Internal);
867 moveAllEnteringFrom(OldIdx, Entering);
868 }
Lang Hames55fed622012-02-19 03:00:30 +0000869
Lang Hamesac027142012-02-19 03:09:55 +0000870 if (hasRegMaskOp)
871 updateRegMaskSlots(OldIdx);
872
Lang Hames55fed622012-02-19 03:00:30 +0000873#ifndef NDEBUG
874 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000875 validator = std::for_each(Entering.begin(), Entering.end(), validator);
876 validator = std::for_each(Internal.begin(), Internal.end(), validator);
877 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000878 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +0000879#endif
880
Lang Hames3dc7c512012-02-17 18:44:18 +0000881 }
882
Lang Hames4586d252012-02-21 22:29:38 +0000883 // Update intervals for all operands of MI to refer to BundleStart's
884 // SlotIndex.
885 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +0000886 if (MI == BundleStart)
887 return; // Bundling instr with itself - nothing to do.
888
Lang Hamesfd6d3212012-02-21 00:00:36 +0000889 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
890 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
891 "SlotIndex <-> Instruction mapping broken for MI");
892
Lang Hames4586d252012-02-21 22:29:38 +0000893 // Collect all ranges already in the bundle.
894 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +0000895 RangeSet Entering, Internal, Exiting;
896 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +0000897 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
898 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
899 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
900 if (&*BII == MI)
901 continue;
902 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
903 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
904 }
905
906 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
907
Lang Hamesf905f692012-05-29 18:19:54 +0000908 Entering.clear();
909 Internal.clear();
910 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +0000911 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +0000912 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
913
914 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
915 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
916 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +0000917
918 moveAllEnteringFromInto(OldIdx, Entering, BR);
919 moveAllInternalFromInto(OldIdx, Internal, BR);
920 moveAllExitingFromInto(OldIdx, Exiting, BR);
921
Lang Hames4586d252012-02-21 22:29:38 +0000922
Lang Hames6aceab12012-02-19 07:13:05 +0000923#ifndef NDEBUG
924 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000925 validator = std::for_each(Entering.begin(), Entering.end(), validator);
926 validator = std::for_each(Internal.begin(), Internal.end(), validator);
927 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000928 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
929#endif
930 }
931
Lang Hames55fed622012-02-19 03:00:30 +0000932private:
Lang Hames3dc7c512012-02-17 18:44:18 +0000933
Lang Hames55fed622012-02-19 03:00:30 +0000934#ifndef NDEBUG
935 class LIValidator {
936 private:
937 DenseSet<const LiveInterval*> Checked, Bogus;
938 public:
939 void operator()(const IntRangePair& P) {
940 const LiveInterval* LI = P.first;
941 if (Checked.count(LI))
942 return;
943 Checked.insert(LI);
944 if (LI->empty())
945 return;
946 SlotIndex LastEnd = LI->begin()->start;
947 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
948 LRI != LRE; ++LRI) {
949 const LiveRange& LR = *LRI;
950 if (LastEnd > LR.start || LR.start >= LR.end)
951 Bogus.insert(LI);
952 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +0000953 }
954 }
Lang Hames3dc7c512012-02-17 18:44:18 +0000955
Lang Hames55fed622012-02-19 03:00:30 +0000956 bool rangesOk() const {
957 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +0000958 }
Lang Hames55fed622012-02-19 03:00:30 +0000959 };
960#endif
Lang Hames3dc7c512012-02-17 18:44:18 +0000961
Lang Hames55fed622012-02-19 03:00:30 +0000962 // Collect IntRangePairs for all operands of MI that may need fixing.
963 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
964 // maps).
965 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +0000966 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
967 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +0000968 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
969 MOE = MI->operands_end();
970 MOI != MOE; ++MOI) {
971 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +0000972
973 if (MO.isRegMask()) {
974 hasRegMaskOp = true;
975 continue;
976 }
977
Lang Hamesecb50622012-02-17 23:43:40 +0000978 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +0000979 continue;
980
Lang Hamesecb50622012-02-17 23:43:40 +0000981 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +0000982
983 // TODO: Currently we're skipping uses that are reserved or have no
984 // interval, but we're not updating their kills. This should be
985 // fixed.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +0000986 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))
Lang Hames3dc7c512012-02-17 18:44:18 +0000987 continue;
988
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +0000989 // Collect ranges for register units. These live ranges are computed on
990 // demand, so just skip any that haven't been computed yet.
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +0000991 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +0000992 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
993 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
994 collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +0000995 } else {
996 // Collect ranges for individual virtual registers.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +0000997 collectRanges(MO, &LIS.getInterval(Reg),
998 Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +0000999 }
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001000 }
1001 }
Lang Hames55fed622012-02-19 03:00:30 +00001002
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001003 void collectRanges(const MachineOperand &MO, LiveInterval *LI,
1004 RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting,
1005 SlotIndex OldIdx) {
1006 if (MO.readsReg()) {
1007 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1008 if (LR != 0)
1009 Entering.insert(std::make_pair(LI, LR));
1010 }
1011 if (MO.isDef()) {
1012 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1013 assert(LR != 0 && "No live range for def?");
1014 if (LR->end > OldIdx.getDeadSlot())
1015 Exiting.insert(std::make_pair(LI, LR));
1016 else
1017 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001018 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001019 }
1020
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001021 BundleRanges createBundleRanges(RangeSet& Entering,
1022 RangeSet& Internal,
1023 RangeSet& Exiting) {
Lang Hames4586d252012-02-21 22:29:38 +00001024 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001025
1026 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001027 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001028 LiveInterval* LI = EI->first;
1029 LiveRange* LR = EI->second;
1030 BR[LI->reg].Use = LR;
1031 }
1032
1033 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001034 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001035 LiveInterval* LI = II->first;
1036 LiveRange* LR = II->second;
1037 if (LR->end.isDead()) {
1038 BR[LI->reg].Dead = LR;
1039 } else {
1040 BR[LI->reg].EC = LR;
1041 }
1042 }
1043
1044 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001045 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001046 LiveInterval* LI = EI->first;
1047 LiveRange* LR = EI->second;
1048 BR[LI->reg].Def = LR;
1049 }
1050
1051 return BR;
1052 }
1053
Lang Hamesecb50622012-02-17 23:43:40 +00001054 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1055 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1056 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001057 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001058 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1059 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001060 assert(!NewKillMI->killsRegister(reg) &&
1061 "New kill instr is already a kill.");
Lang Hamesecb50622012-02-17 23:43:40 +00001062 OldKillMI->clearRegisterKills(reg, &TRI);
1063 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001064 }
1065
Lang Hamesecb50622012-02-17 23:43:40 +00001066 void updateRegMaskSlots(SlotIndex OldIdx) {
1067 SmallVectorImpl<SlotIndex>::iterator RI =
1068 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1069 OldIdx);
1070 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1071 *RI = NewIdx;
1072 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001073 "RegSlots out of order. Did you move one call across another?");
1074 }
Lang Hames55fed622012-02-19 03:00:30 +00001075
1076 // Return the last use of reg between NewIdx and OldIdx.
1077 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1078 SlotIndex LastUse = NewIdx;
1079 for (MachineRegisterInfo::use_nodbg_iterator
1080 UI = MRI.use_nodbg_begin(Reg),
1081 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001082 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001083 const MachineInstr* MI = &*UI;
1084 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1085 if (InstSlot > LastUse && InstSlot < OldIdx)
1086 LastUse = InstSlot;
1087 }
1088 return LastUse;
1089 }
1090
1091 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1092 LiveInterval* LI = P.first;
1093 LiveRange* LR = P.second;
1094 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1095 if (LiveThrough)
1096 return;
1097 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1098 if (LastUse != NewIdx)
1099 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001100 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001101 }
1102
1103 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1104 LiveInterval* LI = P.first;
1105 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001106 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001107 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001108 // Move kill flags if OldIdx was not originally the end
1109 // (otherwise LR->end points to an invalid slot).
1110 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1111 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1112 moveKillFlags(LI->reg, LR->end, NewIdx);
1113 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001114 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001115 }
1116 }
1117
1118 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1119 bool GoingUp = NewIdx < OldIdx;
1120
1121 if (GoingUp) {
1122 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1123 EI != EE; ++EI)
1124 moveEnteringUpFrom(OldIdx, *EI);
1125 } else {
1126 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1127 EI != EE; ++EI)
1128 moveEnteringDownFrom(OldIdx, *EI);
1129 }
1130 }
1131
1132 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1133 LiveInterval* LI = P.first;
1134 LiveRange* LR = P.second;
1135 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1136 LR->end <= OldIdx.getDeadSlot() &&
1137 "Range should be internal to OldIdx.");
1138 LiveRange Tmp(*LR);
1139 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1140 Tmp.valno->def = Tmp.start;
1141 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1142 LI->removeRange(*LR);
1143 LI->addRange(Tmp);
1144 }
1145
1146 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1147 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1148 II != IE; ++II)
1149 moveInternalFrom(OldIdx, *II);
1150 }
1151
1152 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1153 LiveRange* LR = P.second;
1154 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1155 "Range should start in OldIdx.");
1156 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1157 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1158 LR->start = NewStart;
1159 LR->valno->def = NewStart;
1160 }
1161
1162 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1163 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1164 EI != EE; ++EI)
1165 moveExitingFrom(OldIdx, *EI);
1166 }
1167
Lang Hames6aceab12012-02-19 07:13:05 +00001168 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1169 BundleRanges& BR) {
1170 LiveInterval* LI = P.first;
1171 LiveRange* LR = P.second;
1172 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1173 if (LiveThrough) {
1174 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1175 "Def in bundle should be def range.");
1176 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1177 "If bundle has use for this reg it should be LR.");
1178 BR[LI->reg].Use = LR;
1179 return;
1180 }
1181
1182 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001183 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001184
1185 if (LR->start < NewIdx) {
1186 // Becoming a new entering range.
1187 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1188 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001189 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001190 "Bundle shouldn't have different use range for same reg.");
1191 LR->end = LastUse.getRegSlot();
1192 BR[LI->reg].Use = LR;
1193 } else {
1194 // Becoming a new Dead-def.
1195 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1196 "Live range starting at unexpected slot.");
1197 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1198 assert(BR[LI->reg].Dead == 0 &&
1199 "Can't have def and dead def of same reg in a bundle.");
1200 LR->end = LastUse.getDeadSlot();
1201 BR[LI->reg].Dead = BR[LI->reg].Def;
1202 BR[LI->reg].Def = 0;
1203 }
1204 }
1205
1206 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1207 BundleRanges& BR) {
1208 LiveInterval* LI = P.first;
1209 LiveRange* LR = P.second;
1210 if (NewIdx > LR->end) {
1211 // Range extended to bundle. Add to bundle uses.
1212 // Note: Currently adds kill flags to bundle start.
1213 assert(BR[LI->reg].Use == 0 &&
1214 "Bundle already has use range for reg.");
1215 moveKillFlags(LI->reg, LR->end, NewIdx);
1216 LR->end = NewIdx.getRegSlot();
1217 BR[LI->reg].Use = LR;
1218 } else {
1219 assert(BR[LI->reg].Use != 0 &&
1220 "Bundle should already have a use range for reg.");
1221 }
1222 }
1223
1224 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1225 BundleRanges& BR) {
1226 bool GoingUp = NewIdx < OldIdx;
1227
1228 if (GoingUp) {
1229 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1230 EI != EE; ++EI)
1231 moveEnteringUpFromInto(OldIdx, *EI, BR);
1232 } else {
1233 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1234 EI != EE; ++EI)
1235 moveEnteringDownFromInto(OldIdx, *EI, BR);
1236 }
1237 }
1238
1239 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1240 BundleRanges& BR) {
1241 // TODO: Sane rules for moving ranges into bundles.
1242 }
1243
1244 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1245 BundleRanges& BR) {
1246 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1247 II != IE; ++II)
1248 moveInternalFromInto(OldIdx, *II, BR);
1249 }
1250
1251 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1252 BundleRanges& BR) {
1253 LiveInterval* LI = P.first;
1254 LiveRange* LR = P.second;
1255
1256 assert(LR->start.isRegister() &&
1257 "Don't know how to merge exiting ECs into bundles yet.");
1258
1259 if (LR->end > NewIdx.getDeadSlot()) {
1260 // This range is becoming an exiting range on the bundle.
1261 // If there was an old dead-def of this reg, delete it.
1262 if (BR[LI->reg].Dead != 0) {
1263 LI->removeRange(*BR[LI->reg].Dead);
1264 BR[LI->reg].Dead = 0;
1265 }
1266 assert(BR[LI->reg].Def == 0 &&
1267 "Can't have two defs for the same variable exiting a bundle.");
1268 LR->start = NewIdx.getRegSlot();
1269 LR->valno->def = LR->start;
1270 BR[LI->reg].Def = LR;
1271 } else {
1272 // This range is becoming internal to the bundle.
1273 assert(LR->end == NewIdx.getRegSlot() &&
1274 "Can't bundle def whose kill is before the bundle");
1275 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1276 // Already have a def for this. Just delete range.
1277 LI->removeRange(*LR);
1278 } else {
1279 // Make range dead, record.
1280 LR->end = NewIdx.getDeadSlot();
1281 BR[LI->reg].Dead = LR;
1282 assert(BR[LI->reg].Use == LR &&
1283 "Range becoming dead should currently be use.");
1284 }
1285 // In both cases the range is no longer a use on the bundle.
1286 BR[LI->reg].Use = 0;
1287 }
1288 }
1289
1290 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1291 BundleRanges& BR) {
1292 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1293 EI != EE; ++EI)
1294 moveExitingFromInto(OldIdx, *EI, BR);
1295 }
1296
Lang Hames3dc7c512012-02-17 18:44:18 +00001297};
1298
Lang Hamesecb50622012-02-17 23:43:40 +00001299void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001300 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1301 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001302 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001303 Indexes->getInstructionIndex(MI) :
1304 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001305 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1306 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001307 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001308 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001309
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001310 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001311 HME.moveAllRangesFrom(MI, OldIndex);
1312}
1313
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001314void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1315 MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001316 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1317 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001318 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001319}