blob: d63f3e66fa4f7ef46e56b54169a3b56263531fee [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000018#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
22#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000023#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
35
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036using namespace llvm;
37
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038//===--------------------------------------------------------------------===//
39/// ARMDAGToDAGISel - ARM specific code to select ARM machine
40/// instructions for SelectionDAG operations.
41///
42namespace {
43class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000044 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000045
Evan Chenga8e29892007-01-19 07:51:42 +000046 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
47 /// make the right decision when generating code for different targets.
48 const ARMSubtarget *Subtarget;
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050public:
Bob Wilson522ce972009-09-28 14:30:20 +000051 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
52 CodeGenOpt::Level OptLevel)
53 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000054 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055 }
56
Evan Chenga8e29892007-01-19 07:51:42 +000057 virtual const char *getPassName() const {
58 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000059 }
60
Bob Wilsonaf4a8912009-10-08 18:51:31 +000061 /// getI32Imm - Return a target constant of type i32 with the specified
62 /// value.
Anton Korobeynikov52237112009-06-17 18:13:58 +000063 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000064 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000065 }
66
Dan Gohman475871a2008-07-27 21:46:04 +000067 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000068 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000069 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
70 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000071 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
72 SDValue &Offset, SDValue &Opc);
73 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
78 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000079 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
80 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000081 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000083 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
Jim Grosbach8a5ec862009-11-07 21:25:39 +000084 SDValue &Opc, SDValue &Align);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000085
Dan Gohman475871a2008-07-27 21:46:04 +000086 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000087 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000088
Dan Gohman475871a2008-07-27 21:46:04 +000089 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
90 SDValue &Offset);
91 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
92 SDValue &Base, SDValue &OffImm,
93 SDValue &Offset);
94 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm, SDValue &Offset);
96 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm, SDValue &Offset);
98 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
99 SDValue &OffImm, SDValue &Offset);
100 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
101 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000102
Evan Cheng9cb9e672009-06-27 02:26:13 +0000103 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
104 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
106 SDValue &OffImm);
107 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000109 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
110 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000111 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
112 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000113 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
114 SDValue &OffReg, SDValue &ShImm);
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116 // Include the pieces autogenerated from the target description.
117#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000118
119private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000120 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
121 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000122 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000123 SDNode *SelectT2IndexedLoad(SDValue Op);
124
Evan Cheng86198642009-08-07 00:34:42 +0000125 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
126 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000127
Bob Wilson3e36f132009-10-14 17:28:52 +0000128 /// SelectVLD - Select NEON load intrinsics. NumVecs should
129 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
130 /// loads of D registers and even subregs and odd subregs of Q registers.
131 /// For NumVecs == 2, QOpcodes1 is not used.
132 SDNode *SelectVLD(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
133 unsigned *QOpcodes0, unsigned *QOpcodes1);
134
Bob Wilson24f995d2009-10-14 18:32:29 +0000135 /// SelectVST - Select NEON store intrinsics. NumVecs should
136 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
137 /// stores of D registers and even subregs and odd subregs of Q registers.
138 /// For NumVecs == 2, QOpcodes1 is not used.
139 SDNode *SelectVST(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
140 unsigned *QOpcodes0, unsigned *QOpcodes1);
141
Bob Wilson96493442009-10-14 16:46:45 +0000142 /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should
Bob Wilsona7c397c2009-10-14 16:19:03 +0000143 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson96493442009-10-14 16:46:45 +0000144 /// load/store of D registers and even subregs and odd subregs of Q registers.
145 SDNode *SelectVLDSTLane(SDValue Op, bool IsLoad, unsigned NumVecs,
146 unsigned *DOpcodes, unsigned *QOpcodes0,
147 unsigned *QOpcodes1);
Bob Wilsona7c397c2009-10-14 16:19:03 +0000148
Sandeep Patel4e1ed882009-10-13 20:25:58 +0000149 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000150 SDNode *SelectV6T2BitfieldExtractOp(SDValue Op, unsigned Opc);
151
Evan Cheng07ba9062009-11-19 21:45:22 +0000152 /// SelectCMOVOp - Select CMOV instructions for ARM.
153 SDNode *SelectCMOVOp(SDValue Op);
Evan Cheng9ef48352009-11-20 00:54:03 +0000154 SDNode *SelectT2CMOVShiftOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
155 ARMCC::CondCodes CCVal, SDValue CCR,
156 SDValue InFlag);
157 SDNode *SelectARMCMOVShiftOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
158 ARMCC::CondCodes CCVal, SDValue CCR,
159 SDValue InFlag);
160 SDNode *SelectT2CMOVSoImmOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
161 ARMCC::CondCodes CCVal, SDValue CCR,
162 SDValue InFlag);
163 SDNode *SelectARMCMOVSoImmOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
164 ARMCC::CondCodes CCVal, SDValue CCR,
165 SDValue InFlag);
Evan Cheng07ba9062009-11-19 21:45:22 +0000166
Evan Chengaf4550f2009-07-02 01:23:32 +0000167 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
168 /// inline asm expressions.
169 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
170 char ConstraintCode,
171 std::vector<SDValue> &OutOps);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000172
173 /// PairDRegs - Insert a pair of double registers into an implicit def to
174 /// form a quad register.
175 SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000176};
Evan Chenga8e29892007-01-19 07:51:42 +0000177}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000178
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000179/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
180/// operand. If so Imm will receive the 32-bit value.
181static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
182 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
183 Imm = cast<ConstantSDNode>(N)->getZExtValue();
184 return true;
185 }
186 return false;
187}
188
189// isInt32Immediate - This method tests to see if a constant operand.
190// If so Imm will receive the 32 bit value.
191static bool isInt32Immediate(SDValue N, unsigned &Imm) {
192 return isInt32Immediate(N.getNode(), Imm);
193}
194
195// isOpcWithIntImmediate - This method tests to see if the node is a specific
196// opcode and that it has a immediate integer right operand.
197// If so Imm will receive the 32 bit value.
198static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
199 return N->getOpcode() == Opc &&
200 isInt32Immediate(N->getOperand(1).getNode(), Imm);
201}
202
203
Dan Gohmanf350b272008-08-23 02:25:05 +0000204void ARMDAGToDAGISel::InstructionSelect() {
David Greene8ad4c002008-10-27 21:56:29 +0000205 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000206 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000207}
208
Evan Cheng055b0312009-06-29 07:51:04 +0000209bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
210 SDValue N,
211 SDValue &BaseReg,
212 SDValue &ShReg,
213 SDValue &Opc) {
214 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
215
216 // Don't match base register only case. That is matched to a separate
217 // lower complexity pattern with explicit register operand.
218 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000219
Evan Cheng055b0312009-06-29 07:51:04 +0000220 BaseReg = N.getOperand(0);
221 unsigned ShImmVal = 0;
222 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000224 ShImmVal = RHS->getZExtValue() & 31;
225 } else {
226 ShReg = N.getOperand(1);
227 }
228 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000230 return true;
231}
232
Dan Gohman475871a2008-07-27 21:46:04 +0000233bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
234 SDValue &Base, SDValue &Offset,
235 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000236 if (N.getOpcode() == ISD::MUL) {
237 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
238 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000240 if (RHSC & 1) {
241 RHSC = RHSC & ~1;
242 ARM_AM::AddrOpc AddSub = ARM_AM::add;
243 if (RHSC < 0) {
244 AddSub = ARM_AM::sub;
245 RHSC = - RHSC;
246 }
247 if (isPowerOf2_32(RHSC)) {
248 unsigned ShAmt = Log2_32(RHSC);
249 Base = Offset = N.getOperand(0);
250 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
251 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000253 return true;
254 }
255 }
256 }
257 }
258
Evan Chenga8e29892007-01-19 07:51:42 +0000259 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
260 Base = N;
261 if (N.getOpcode() == ISD::FrameIndex) {
262 int FI = cast<FrameIndexSDNode>(N)->getIndex();
263 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000264 } else if (N.getOpcode() == ARMISD::Wrapper &&
265 !(Subtarget->useMovt() &&
266 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000267 Base = N.getOperand(0);
268 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
271 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000273 return true;
274 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000275
Evan Chenga8e29892007-01-19 07:51:42 +0000276 // Match simple R +/- imm12 operands.
277 if (N.getOpcode() == ISD::ADD)
278 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000279 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000280 if ((RHSC >= 0 && RHSC < 0x1000) ||
281 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000282 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000283 if (Base.getOpcode() == ISD::FrameIndex) {
284 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
285 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
286 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000288
289 ARM_AM::AddrOpc AddSub = ARM_AM::add;
290 if (RHSC < 0) {
291 AddSub = ARM_AM::sub;
292 RHSC = - RHSC;
293 }
294 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000295 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000297 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000298 }
Evan Chenga8e29892007-01-19 07:51:42 +0000299 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000300
Johnny Chen6a3b5ee2009-10-27 17:25:15 +0000301 // Otherwise this is R +/- [possibly shifted] R.
Evan Chenga8e29892007-01-19 07:51:42 +0000302 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
303 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
304 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000305
Evan Chenga8e29892007-01-19 07:51:42 +0000306 Base = N.getOperand(0);
307 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000308
Evan Chenga8e29892007-01-19 07:51:42 +0000309 if (ShOpcVal != ARM_AM::no_shift) {
310 // Check to see if the RHS of the shift is a constant, if not, we can't fold
311 // it.
312 if (ConstantSDNode *Sh =
313 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000314 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000315 Offset = N.getOperand(1).getOperand(0);
316 } else {
317 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000318 }
319 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000320
Evan Chenga8e29892007-01-19 07:51:42 +0000321 // Try matching (R shl C) + (R).
322 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
323 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
324 if (ShOpcVal != ARM_AM::no_shift) {
325 // Check to see if the RHS of the shift is a constant, if not, we can't
326 // fold it.
327 if (ConstantSDNode *Sh =
328 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000329 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000330 Offset = N.getOperand(0).getOperand(0);
331 Base = N.getOperand(1);
332 } else {
333 ShOpcVal = ARM_AM::no_shift;
334 }
335 }
336 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000337
Evan Chenga8e29892007-01-19 07:51:42 +0000338 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000340 return true;
341}
342
Dan Gohman475871a2008-07-27 21:46:04 +0000343bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
344 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000345 unsigned Opcode = Op.getOpcode();
346 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
347 ? cast<LoadSDNode>(Op)->getAddressingMode()
348 : cast<StoreSDNode>(Op)->getAddressingMode();
349 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
350 ? ARM_AM::add : ARM_AM::sub;
351 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000352 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000353 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000355 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
356 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000358 return true;
359 }
360 }
361
362 Offset = N;
363 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
364 unsigned ShAmt = 0;
365 if (ShOpcVal != ARM_AM::no_shift) {
366 // Check to see if the RHS of the shift is a constant, if not, we can't fold
367 // it.
368 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000369 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000370 Offset = N.getOperand(0);
371 } else {
372 ShOpcVal = ARM_AM::no_shift;
373 }
374 }
375
376 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000378 return true;
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381
Dan Gohman475871a2008-07-27 21:46:04 +0000382bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
383 SDValue &Base, SDValue &Offset,
384 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000385 if (N.getOpcode() == ISD::SUB) {
386 // X - C is canonicalize to X + -C, no need to handle it here.
387 Base = N.getOperand(0);
388 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000390 return true;
391 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000392
Evan Chenga8e29892007-01-19 07:51:42 +0000393 if (N.getOpcode() != ISD::ADD) {
394 Base = N;
395 if (N.getOpcode() == ISD::FrameIndex) {
396 int FI = cast<FrameIndexSDNode>(N)->getIndex();
397 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
398 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 Offset = CurDAG->getRegister(0, MVT::i32);
400 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000401 return true;
402 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000403
Evan Chenga8e29892007-01-19 07:51:42 +0000404 // If the RHS is +/- imm8, fold into addr mode.
405 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000406 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000407 if ((RHSC >= 0 && RHSC < 256) ||
408 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000409 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000410 if (Base.getOpcode() == ISD::FrameIndex) {
411 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
412 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
413 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000415
416 ARM_AM::AddrOpc AddSub = ARM_AM::add;
417 if (RHSC < 0) {
418 AddSub = ARM_AM::sub;
419 RHSC = - RHSC;
420 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000422 return true;
423 }
424 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000425
Evan Chenga8e29892007-01-19 07:51:42 +0000426 Base = N.getOperand(0);
427 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000429 return true;
430}
431
Dan Gohman475871a2008-07-27 21:46:04 +0000432bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
433 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000434 unsigned Opcode = Op.getOpcode();
435 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
436 ? cast<LoadSDNode>(Op)->getAddressingMode()
437 : cast<StoreSDNode>(Op)->getAddressingMode();
438 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
439 ? ARM_AM::add : ARM_AM::sub;
440 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000441 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000442 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 Offset = CurDAG->getRegister(0, MVT::i32);
444 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000445 return true;
446 }
447 }
448
449 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000451 return true;
452}
453
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000454bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
455 SDValue &Addr, SDValue &Mode) {
456 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000458 return true;
459}
Evan Chenga8e29892007-01-19 07:51:42 +0000460
Dan Gohman475871a2008-07-27 21:46:04 +0000461bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
462 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000463 if (N.getOpcode() != ISD::ADD) {
464 Base = N;
465 if (N.getOpcode() == ISD::FrameIndex) {
466 int FI = cast<FrameIndexSDNode>(N)->getIndex();
467 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000468 } else if (N.getOpcode() == ARMISD::Wrapper &&
469 !(Subtarget->useMovt() &&
470 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000471 Base = N.getOperand(0);
472 }
473 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000475 return true;
476 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000477
Evan Chenga8e29892007-01-19 07:51:42 +0000478 // If the RHS is +/- imm8, fold into addr mode.
479 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000480 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000481 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
482 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000483 if ((RHSC >= 0 && RHSC < 256) ||
484 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000485 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000486 if (Base.getOpcode() == ISD::FrameIndex) {
487 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
488 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
489 }
490
491 ARM_AM::AddrOpc AddSub = ARM_AM::add;
492 if (RHSC < 0) {
493 AddSub = ARM_AM::sub;
494 RHSC = - RHSC;
495 }
496 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000498 return true;
499 }
500 }
501 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000502
Evan Chenga8e29892007-01-19 07:51:42 +0000503 Base = N;
504 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000506 return true;
507}
508
Bob Wilson8b024a52009-07-01 23:16:05 +0000509bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
510 SDValue &Addr, SDValue &Update,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000511 SDValue &Opc, SDValue &Align) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000512 Addr = N;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000513 // Default to no writeback.
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 Update = CurDAG->getRegister(0, MVT::i32);
515 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000516 // Default to no alignment.
517 Align = CurDAG->getTargetConstant(0, MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000518 return true;
519}
520
Dan Gohman475871a2008-07-27 21:46:04 +0000521bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000522 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000523 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
524 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000525 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000526 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000528 return true;
529 }
530 return false;
531}
532
Dan Gohman475871a2008-07-27 21:46:04 +0000533bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
534 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000535 // FIXME dl should come from the parent load or store, not the address
536 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000537 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000538 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
539 if (!NC || NC->getZExtValue() != 0)
540 return false;
541
542 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000543 return true;
544 }
545
Evan Chenga8e29892007-01-19 07:51:42 +0000546 Base = N.getOperand(0);
547 Offset = N.getOperand(1);
548 return true;
549}
550
Evan Cheng79d43262007-01-24 02:21:22 +0000551bool
Dan Gohman475871a2008-07-27 21:46:04 +0000552ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
553 unsigned Scale, SDValue &Base,
554 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000555 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000556 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000557 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
558 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000559 if (N.getOpcode() == ARMISD::Wrapper &&
560 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
561 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000562 }
563
Evan Chenga8e29892007-01-19 07:51:42 +0000564 if (N.getOpcode() != ISD::ADD) {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000565 if (N.getOpcode() == ARMISD::Wrapper &&
566 !(Subtarget->useMovt() &&
567 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
568 Base = N.getOperand(0);
569 } else
570 Base = N;
571
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 Offset = CurDAG->getRegister(0, MVT::i32);
573 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000574 return true;
575 }
576
Evan Chengad0e4652007-02-06 00:22:06 +0000577 // Thumb does not have [sp, r] address mode.
578 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
579 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
580 if ((LHSR && LHSR->getReg() == ARM::SP) ||
581 (RHSR && RHSR->getReg() == ARM::SP)) {
582 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 Offset = CurDAG->getRegister(0, MVT::i32);
584 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000585 return true;
586 }
587
Evan Chenga8e29892007-01-19 07:51:42 +0000588 // If the RHS is + imm5 * scale, fold into addr mode.
589 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000590 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000591 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
592 RHSC /= Scale;
593 if (RHSC >= 0 && RHSC < 32) {
594 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 Offset = CurDAG->getRegister(0, MVT::i32);
596 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000597 return true;
598 }
599 }
600 }
601
Evan Chengc38f2bc2007-01-23 22:59:13 +0000602 Base = N.getOperand(0);
603 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000605 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000606}
607
Dan Gohman475871a2008-07-27 21:46:04 +0000608bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
609 SDValue &Base, SDValue &OffImm,
610 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000611 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000612}
613
Dan Gohman475871a2008-07-27 21:46:04 +0000614bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
615 SDValue &Base, SDValue &OffImm,
616 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000617 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000618}
619
Dan Gohman475871a2008-07-27 21:46:04 +0000620bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
621 SDValue &Base, SDValue &OffImm,
622 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000623 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000624}
625
Dan Gohman475871a2008-07-27 21:46:04 +0000626bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
627 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000628 if (N.getOpcode() == ISD::FrameIndex) {
629 int FI = cast<FrameIndexSDNode>(N)->getIndex();
630 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000632 return true;
633 }
Evan Cheng79d43262007-01-24 02:21:22 +0000634
Evan Chengad0e4652007-02-06 00:22:06 +0000635 if (N.getOpcode() != ISD::ADD)
636 return false;
637
638 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000639 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
640 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000641 // If the RHS is + imm8 * scale, fold into addr mode.
642 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000643 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000644 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
645 RHSC >>= 2;
646 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000647 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000648 if (Base.getOpcode() == ISD::FrameIndex) {
649 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
650 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
651 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000653 return true;
654 }
655 }
656 }
657 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000658
Evan Chenga8e29892007-01-19 07:51:42 +0000659 return false;
660}
661
Evan Cheng9cb9e672009-06-27 02:26:13 +0000662bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
663 SDValue &BaseReg,
664 SDValue &Opc) {
665 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
666
667 // Don't match base register only case. That is matched to a separate
668 // lower complexity pattern with explicit register operand.
669 if (ShOpcVal == ARM_AM::no_shift) return false;
670
671 BaseReg = N.getOperand(0);
672 unsigned ShImmVal = 0;
673 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
674 ShImmVal = RHS->getZExtValue() & 31;
675 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
676 return true;
677 }
678
679 return false;
680}
681
Evan Cheng055b0312009-06-29 07:51:04 +0000682bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
683 SDValue &Base, SDValue &OffImm) {
684 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000685
Evan Cheng3a214252009-08-11 08:52:18 +0000686 // Base only.
687 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000688 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000689 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000690 int FI = cast<FrameIndexSDNode>(N)->getIndex();
691 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000693 return true;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000694 } else if (N.getOpcode() == ARMISD::Wrapper &&
695 !(Subtarget->useMovt() &&
696 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Evan Cheng3a214252009-08-11 08:52:18 +0000697 Base = N.getOperand(0);
698 if (Base.getOpcode() == ISD::TargetConstantPool)
699 return false; // We want to select t2LDRpci instead.
700 } else
701 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000703 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000704 }
Evan Cheng055b0312009-06-29 07:51:04 +0000705
706 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000707 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
708 // Let t2LDRi8 handle (R - imm8).
709 return false;
710
Evan Cheng055b0312009-06-29 07:51:04 +0000711 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000712 if (N.getOpcode() == ISD::SUB)
713 RHSC = -RHSC;
714
715 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000716 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000717 if (Base.getOpcode() == ISD::FrameIndex) {
718 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
719 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
720 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000722 return true;
723 }
724 }
725
Evan Cheng3a214252009-08-11 08:52:18 +0000726 // Base only.
727 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000729 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000730}
731
732bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
733 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000734 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000735 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000736 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
737 int RHSC = (int)RHS->getSExtValue();
738 if (N.getOpcode() == ISD::SUB)
739 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000740
Evan Cheng3a214252009-08-11 08:52:18 +0000741 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
742 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000743 if (Base.getOpcode() == ISD::FrameIndex) {
744 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
745 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
746 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000748 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000749 }
Evan Cheng055b0312009-06-29 07:51:04 +0000750 }
751 }
752
753 return false;
754}
755
Evan Chenge88d5ce2009-07-02 07:28:31 +0000756bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
757 SDValue &OffImm){
758 unsigned Opcode = Op.getOpcode();
759 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
760 ? cast<LoadSDNode>(Op)->getAddressingMode()
761 : cast<StoreSDNode>(Op)->getAddressingMode();
762 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
763 int RHSC = (int)RHS->getZExtValue();
764 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000765 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
767 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000768 return true;
769 }
770 }
771
772 return false;
773}
774
David Goodwin6647cea2009-06-30 22:50:01 +0000775bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
776 SDValue &Base, SDValue &OffImm) {
777 if (N.getOpcode() == ISD::ADD) {
778 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
779 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000780 if (((RHSC & 0x3) == 0) &&
781 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000782 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000784 return true;
785 }
786 }
787 } else if (N.getOpcode() == ISD::SUB) {
788 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
789 int RHSC = (int)RHS->getZExtValue();
790 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
791 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000793 return true;
794 }
795 }
796 }
797
798 return false;
799}
800
Evan Cheng055b0312009-06-29 07:51:04 +0000801bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
802 SDValue &Base,
803 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000804 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
805 if (N.getOpcode() != ISD::ADD)
806 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000807
Evan Cheng3a214252009-08-11 08:52:18 +0000808 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
809 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
810 int RHSC = (int)RHS->getZExtValue();
811 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
812 return false;
813 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000814 return false;
815 }
816
Evan Cheng055b0312009-06-29 07:51:04 +0000817 // Look for (R + R) or (R + (R << [1,2,3])).
818 unsigned ShAmt = 0;
819 Base = N.getOperand(0);
820 OffReg = N.getOperand(1);
821
822 // Swap if it is ((R << c) + R).
823 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
824 if (ShOpcVal != ARM_AM::lsl) {
825 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
826 if (ShOpcVal == ARM_AM::lsl)
827 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000828 }
829
Evan Cheng055b0312009-06-29 07:51:04 +0000830 if (ShOpcVal == ARM_AM::lsl) {
831 // Check to see if the RHS of the shift is a constant, if not, we can't fold
832 // it.
833 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
834 ShAmt = Sh->getZExtValue();
835 if (ShAmt >= 4) {
836 ShAmt = 0;
837 ShOpcVal = ARM_AM::no_shift;
838 } else
839 OffReg = OffReg.getOperand(0);
840 } else {
841 ShOpcVal = ARM_AM::no_shift;
842 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000843 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000844
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000846
847 return true;
848}
849
850//===--------------------------------------------------------------------===//
851
Evan Chengee568cf2007-07-05 07:15:27 +0000852/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000853static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000855}
856
Evan Chengaf4550f2009-07-02 01:23:32 +0000857SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
858 LoadSDNode *LD = cast<LoadSDNode>(Op);
859 ISD::MemIndexedMode AM = LD->getAddressingMode();
860 if (AM == ISD::UNINDEXED)
861 return NULL;
862
Owen Andersone50ed302009-08-10 22:56:29 +0000863 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000864 SDValue Offset, AMOpc;
865 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
866 unsigned Opcode = 0;
867 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000869 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
870 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
871 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000873 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
874 Match = true;
875 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
876 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
877 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000879 if (LD->getExtensionType() == ISD::SEXTLOAD) {
880 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
881 Match = true;
882 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
883 }
884 } else {
885 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
886 Match = true;
887 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
888 }
889 }
890 }
891
892 if (Match) {
893 SDValue Chain = LD->getChain();
894 SDValue Base = LD->getBasePtr();
895 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000897 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
898 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000899 }
900
901 return NULL;
902}
903
Evan Chenge88d5ce2009-07-02 07:28:31 +0000904SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
905 LoadSDNode *LD = cast<LoadSDNode>(Op);
906 ISD::MemIndexedMode AM = LD->getAddressingMode();
907 if (AM == ISD::UNINDEXED)
908 return NULL;
909
Owen Andersone50ed302009-08-10 22:56:29 +0000910 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000911 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000912 SDValue Offset;
913 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
914 unsigned Opcode = 0;
915 bool Match = false;
916 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 switch (LoadedVT.getSimpleVT().SimpleTy) {
918 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000919 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
920 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000922 if (isSExtLd)
923 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
924 else
925 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000926 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 case MVT::i8:
928 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000929 if (isSExtLd)
930 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
931 else
932 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000933 break;
934 default:
935 return NULL;
936 }
937 Match = true;
938 }
939
940 if (Match) {
941 SDValue Chain = LD->getChain();
942 SDValue Base = LD->getBasePtr();
943 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000945 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
946 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000947 }
948
949 return NULL;
950}
951
Evan Cheng86198642009-08-07 00:34:42 +0000952SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
953 SDNode *N = Op.getNode();
954 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000955 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000956 SDValue Chain = Op.getOperand(0);
957 SDValue Size = Op.getOperand(1);
958 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000960 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
961 if (AlignVal < 0)
962 // We need to align the stack. Use Thumb1 tAND which is the only thumb
963 // instruction that can read and write SP. This matches to a pseudo
964 // instruction that has a chain to ensure the result is written back to
965 // the stack pointer.
Dan Gohman602b0c82009-09-25 18:54:59 +0000966 SP = SDValue(CurDAG->getMachineNode(ARM::tANDsp, dl, VT, SP, Align), 0);
Evan Cheng86198642009-08-07 00:34:42 +0000967
968 bool isC = isa<ConstantSDNode>(Size);
969 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
970 // Handle the most common case for both Thumb1 and Thumb2:
971 // tSUBspi - immediate is between 0 ... 508 inclusive.
972 if (C <= 508 && ((C & 3) == 0))
973 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
975 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000976 Chain);
977
978 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000979 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000980 // should have negated the size operand already. FIXME: We can't insert
981 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000982 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000984 Chain);
985 } else if (Subtarget->isThumb2()) {
986 if (isC && Predicate_t2_so_imm(Size.getNode())) {
987 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000988 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
989 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000990 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
991 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000992 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
993 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000994 } else {
995 // t2SUBrSPs
996 SDValue Ops[] = { SP, Size,
997 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000999 }
1000 }
1001
1002 // FIXME: Add ADD / SUB sp instructions for ARM.
1003 return 0;
1004}
Evan Chenga8e29892007-01-19 07:51:42 +00001005
Bob Wilson3bf12ab2009-10-06 22:01:59 +00001006/// PairDRegs - Insert a pair of double registers into an implicit def to
1007/// form a quad register.
1008SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
1009 DebugLoc dl = V0.getNode()->getDebugLoc();
1010 SDValue Undef =
1011 SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT), 0);
1012 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::DSUBREG_0, MVT::i32);
1013 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::DSUBREG_1, MVT::i32);
1014 SDNode *Pair = CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
1015 VT, Undef, V0, SubReg0);
1016 return CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
1017 VT, SDValue(Pair, 0), V1, SubReg1);
1018}
1019
Bob Wilsona7c397c2009-10-14 16:19:03 +00001020/// GetNEONSubregVT - Given a type for a 128-bit NEON vector, return the type
1021/// for a 64-bit subregister of the vector.
1022static EVT GetNEONSubregVT(EVT VT) {
1023 switch (VT.getSimpleVT().SimpleTy) {
1024 default: llvm_unreachable("unhandled NEON type");
1025 case MVT::v16i8: return MVT::v8i8;
1026 case MVT::v8i16: return MVT::v4i16;
1027 case MVT::v4f32: return MVT::v2f32;
1028 case MVT::v4i32: return MVT::v2i32;
1029 case MVT::v2i64: return MVT::v1i64;
1030 }
1031}
1032
Bob Wilson3e36f132009-10-14 17:28:52 +00001033SDNode *ARMDAGToDAGISel::SelectVLD(SDValue Op, unsigned NumVecs,
1034 unsigned *DOpcodes, unsigned *QOpcodes0,
1035 unsigned *QOpcodes1) {
1036 assert(NumVecs >=2 && NumVecs <= 4 && "VLD NumVecs out-of-range");
1037 SDNode *N = Op.getNode();
1038 DebugLoc dl = N->getDebugLoc();
1039
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001040 SDValue MemAddr, MemUpdate, MemOpc, Align;
1041 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc, Align))
Bob Wilson3e36f132009-10-14 17:28:52 +00001042 return NULL;
1043
1044 SDValue Chain = N->getOperand(0);
1045 EVT VT = N->getValueType(0);
1046 bool is64BitVector = VT.is64BitVector();
1047
1048 unsigned OpcodeIndex;
1049 switch (VT.getSimpleVT().SimpleTy) {
1050 default: llvm_unreachable("unhandled vld type");
1051 // Double-register operations:
1052 case MVT::v8i8: OpcodeIndex = 0; break;
1053 case MVT::v4i16: OpcodeIndex = 1; break;
1054 case MVT::v2f32:
1055 case MVT::v2i32: OpcodeIndex = 2; break;
1056 case MVT::v1i64: OpcodeIndex = 3; break;
1057 // Quad-register operations:
1058 case MVT::v16i8: OpcodeIndex = 0; break;
1059 case MVT::v8i16: OpcodeIndex = 1; break;
1060 case MVT::v4f32:
1061 case MVT::v4i32: OpcodeIndex = 2; break;
1062 }
1063
Evan Chengac0869d2009-11-21 06:21:52 +00001064 SDValue Pred = CurDAG->getTargetConstant(14, MVT::i32);
1065 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Bob Wilson3e36f132009-10-14 17:28:52 +00001066 if (is64BitVector) {
1067 unsigned Opc = DOpcodes[OpcodeIndex];
Evan Chengac0869d2009-11-21 06:21:52 +00001068 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Align,
1069 Pred, PredReg, Chain };
Bob Wilson3e36f132009-10-14 17:28:52 +00001070 std::vector<EVT> ResTys(NumVecs, VT);
1071 ResTys.push_back(MVT::Other);
Evan Chengac0869d2009-11-21 06:21:52 +00001072 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 7);
Bob Wilson3e36f132009-10-14 17:28:52 +00001073 }
1074
1075 EVT RegVT = GetNEONSubregVT(VT);
1076 if (NumVecs == 2) {
1077 // Quad registers are directly supported for VLD2,
1078 // loading 2 pairs of D regs.
1079 unsigned Opc = QOpcodes0[OpcodeIndex];
Evan Chengac0869d2009-11-21 06:21:52 +00001080 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Align,
1081 Pred, PredReg, Chain };
Bob Wilson3e36f132009-10-14 17:28:52 +00001082 std::vector<EVT> ResTys(4, VT);
1083 ResTys.push_back(MVT::Other);
Evan Chengac0869d2009-11-21 06:21:52 +00001084 SDNode *VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 7);
Bob Wilson3e36f132009-10-14 17:28:52 +00001085 Chain = SDValue(VLd, 4);
1086
1087 // Combine the even and odd subregs to produce the result.
1088 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1089 SDNode *Q = PairDRegs(VT, SDValue(VLd, 2*Vec), SDValue(VLd, 2*Vec+1));
1090 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1091 }
1092 } else {
1093 // Otherwise, quad registers are loaded with two separate instructions,
1094 // where one loads the even registers and the other loads the odd registers.
1095
1096 // Enable writeback to the address register.
1097 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1098
1099 std::vector<EVT> ResTys(NumVecs, RegVT);
1100 ResTys.push_back(MemAddr.getValueType());
1101 ResTys.push_back(MVT::Other);
1102
Bob Wilson24f995d2009-10-14 18:32:29 +00001103 // Load the even subregs.
Bob Wilson3e36f132009-10-14 17:28:52 +00001104 unsigned Opc = QOpcodes0[OpcodeIndex];
Evan Chengac0869d2009-11-21 06:21:52 +00001105 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, Align,
1106 Pred, PredReg, Chain };
1107 SDNode *VLdA = CurDAG->getMachineNode(Opc, dl, ResTys, OpsA, 7);
Bob Wilson3e36f132009-10-14 17:28:52 +00001108 Chain = SDValue(VLdA, NumVecs+1);
1109
Bob Wilson24f995d2009-10-14 18:32:29 +00001110 // Load the odd subregs.
Bob Wilson3e36f132009-10-14 17:28:52 +00001111 Opc = QOpcodes1[OpcodeIndex];
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001112 const SDValue OpsB[] = { SDValue(VLdA, NumVecs), MemUpdate, MemOpc,
Evan Chengac0869d2009-11-21 06:21:52 +00001113 Align, Pred, PredReg, Chain };
1114 SDNode *VLdB = CurDAG->getMachineNode(Opc, dl, ResTys, OpsB, 7);
Bob Wilson3e36f132009-10-14 17:28:52 +00001115 Chain = SDValue(VLdB, NumVecs+1);
1116
1117 // Combine the even and odd subregs to produce the result.
1118 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1119 SDNode *Q = PairDRegs(VT, SDValue(VLdA, Vec), SDValue(VLdB, Vec));
1120 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1121 }
1122 }
1123 ReplaceUses(SDValue(N, NumVecs), Chain);
1124 return NULL;
1125}
1126
Bob Wilson24f995d2009-10-14 18:32:29 +00001127SDNode *ARMDAGToDAGISel::SelectVST(SDValue Op, unsigned NumVecs,
1128 unsigned *DOpcodes, unsigned *QOpcodes0,
1129 unsigned *QOpcodes1) {
1130 assert(NumVecs >=2 && NumVecs <= 4 && "VST NumVecs out-of-range");
1131 SDNode *N = Op.getNode();
1132 DebugLoc dl = N->getDebugLoc();
1133
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001134 SDValue MemAddr, MemUpdate, MemOpc, Align;
1135 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc, Align))
Bob Wilson24f995d2009-10-14 18:32:29 +00001136 return NULL;
1137
1138 SDValue Chain = N->getOperand(0);
1139 EVT VT = N->getOperand(3).getValueType();
1140 bool is64BitVector = VT.is64BitVector();
1141
1142 unsigned OpcodeIndex;
1143 switch (VT.getSimpleVT().SimpleTy) {
1144 default: llvm_unreachable("unhandled vst type");
1145 // Double-register operations:
1146 case MVT::v8i8: OpcodeIndex = 0; break;
1147 case MVT::v4i16: OpcodeIndex = 1; break;
1148 case MVT::v2f32:
1149 case MVT::v2i32: OpcodeIndex = 2; break;
1150 case MVT::v1i64: OpcodeIndex = 3; break;
1151 // Quad-register operations:
1152 case MVT::v16i8: OpcodeIndex = 0; break;
1153 case MVT::v8i16: OpcodeIndex = 1; break;
1154 case MVT::v4f32:
1155 case MVT::v4i32: OpcodeIndex = 2; break;
1156 }
1157
Evan Chengac0869d2009-11-21 06:21:52 +00001158 SDValue Pred = CurDAG->getTargetConstant(14, MVT::i32);
1159 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
1160
Bob Wilson24f995d2009-10-14 18:32:29 +00001161 SmallVector<SDValue, 8> Ops;
1162 Ops.push_back(MemAddr);
1163 Ops.push_back(MemUpdate);
1164 Ops.push_back(MemOpc);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001165 Ops.push_back(Align);
Bob Wilson24f995d2009-10-14 18:32:29 +00001166
1167 if (is64BitVector) {
1168 unsigned Opc = DOpcodes[OpcodeIndex];
1169 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1170 Ops.push_back(N->getOperand(Vec+3));
Evan Chengac0869d2009-11-21 06:21:52 +00001171 Ops.push_back(Pred);
1172 Ops.push_back(PredReg);
Bob Wilson24f995d2009-10-14 18:32:29 +00001173 Ops.push_back(Chain);
Evan Chengac0869d2009-11-21 06:21:52 +00001174 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+7);
Bob Wilson24f995d2009-10-14 18:32:29 +00001175 }
1176
1177 EVT RegVT = GetNEONSubregVT(VT);
1178 if (NumVecs == 2) {
1179 // Quad registers are directly supported for VST2,
1180 // storing 2 pairs of D regs.
1181 unsigned Opc = QOpcodes0[OpcodeIndex];
1182 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1183 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1184 N->getOperand(Vec+3)));
1185 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1186 N->getOperand(Vec+3)));
1187 }
Evan Chengac0869d2009-11-21 06:21:52 +00001188 Ops.push_back(Pred);
1189 Ops.push_back(PredReg);
Bob Wilson24f995d2009-10-14 18:32:29 +00001190 Ops.push_back(Chain);
Evan Chengac0869d2009-11-21 06:21:52 +00001191 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), 11);
Bob Wilson24f995d2009-10-14 18:32:29 +00001192 }
1193
1194 // Otherwise, quad registers are stored with two separate instructions,
1195 // where one stores the even registers and the other stores the odd registers.
1196
1197 // Enable writeback to the address register.
1198 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1199
1200 // Store the even subregs.
1201 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1202 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1203 N->getOperand(Vec+3)));
Evan Chengac0869d2009-11-21 06:21:52 +00001204 Ops.push_back(Pred);
1205 Ops.push_back(PredReg);
Bob Wilson24f995d2009-10-14 18:32:29 +00001206 Ops.push_back(Chain);
1207 unsigned Opc = QOpcodes0[OpcodeIndex];
1208 SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
Evan Chengac0869d2009-11-21 06:21:52 +00001209 MVT::Other, Ops.data(), NumVecs+7);
Bob Wilson24f995d2009-10-14 18:32:29 +00001210 Chain = SDValue(VStA, 1);
1211
1212 // Store the odd subregs.
1213 Ops[0] = SDValue(VStA, 0); // MemAddr
1214 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001215 Ops[Vec+4] = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
Bob Wilson24f995d2009-10-14 18:32:29 +00001216 N->getOperand(Vec+3));
Evan Chengac0869d2009-11-21 06:21:52 +00001217 Ops[NumVecs+4] = Pred;
1218 Ops[NumVecs+5] = PredReg;
1219 Ops[NumVecs+6] = Chain;
Bob Wilson24f995d2009-10-14 18:32:29 +00001220 Opc = QOpcodes1[OpcodeIndex];
1221 SDNode *VStB = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
Evan Chengac0869d2009-11-21 06:21:52 +00001222 MVT::Other, Ops.data(), NumVecs+7);
Bob Wilson24f995d2009-10-14 18:32:29 +00001223 Chain = SDValue(VStB, 1);
1224 ReplaceUses(SDValue(N, 0), Chain);
1225 return NULL;
1226}
1227
Bob Wilson96493442009-10-14 16:46:45 +00001228SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDValue Op, bool IsLoad,
1229 unsigned NumVecs, unsigned *DOpcodes,
1230 unsigned *QOpcodes0,
1231 unsigned *QOpcodes1) {
1232 assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001233 SDNode *N = Op.getNode();
1234 DebugLoc dl = N->getDebugLoc();
1235
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001236 SDValue MemAddr, MemUpdate, MemOpc, Align;
1237 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc, Align))
Bob Wilsona7c397c2009-10-14 16:19:03 +00001238 return NULL;
1239
1240 SDValue Chain = N->getOperand(0);
1241 unsigned Lane =
1242 cast<ConstantSDNode>(N->getOperand(NumVecs+3))->getZExtValue();
Bob Wilson96493442009-10-14 16:46:45 +00001243 EVT VT = IsLoad ? N->getValueType(0) : N->getOperand(3).getValueType();
Bob Wilsona7c397c2009-10-14 16:19:03 +00001244 bool is64BitVector = VT.is64BitVector();
1245
Bob Wilson96493442009-10-14 16:46:45 +00001246 // Quad registers are handled by load/store of subregs. Find the subreg info.
Bob Wilsona7c397c2009-10-14 16:19:03 +00001247 unsigned NumElts = 0;
1248 int SubregIdx = 0;
1249 EVT RegVT = VT;
1250 if (!is64BitVector) {
1251 RegVT = GetNEONSubregVT(VT);
1252 NumElts = RegVT.getVectorNumElements();
1253 SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1;
1254 }
1255
1256 unsigned OpcodeIndex;
1257 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson96493442009-10-14 16:46:45 +00001258 default: llvm_unreachable("unhandled vld/vst lane type");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001259 // Double-register operations:
1260 case MVT::v8i8: OpcodeIndex = 0; break;
1261 case MVT::v4i16: OpcodeIndex = 1; break;
1262 case MVT::v2f32:
1263 case MVT::v2i32: OpcodeIndex = 2; break;
1264 // Quad-register operations:
1265 case MVT::v8i16: OpcodeIndex = 0; break;
1266 case MVT::v4f32:
1267 case MVT::v4i32: OpcodeIndex = 1; break;
1268 }
1269
Evan Chengac0869d2009-11-21 06:21:52 +00001270 SDValue Pred = CurDAG->getTargetConstant(14, MVT::i32);
1271 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
1272
Bob Wilsona7c397c2009-10-14 16:19:03 +00001273 SmallVector<SDValue, 9> Ops;
1274 Ops.push_back(MemAddr);
1275 Ops.push_back(MemUpdate);
1276 Ops.push_back(MemOpc);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001277 Ops.push_back(Align);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001278
1279 unsigned Opc = 0;
1280 if (is64BitVector) {
1281 Opc = DOpcodes[OpcodeIndex];
1282 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1283 Ops.push_back(N->getOperand(Vec+3));
1284 } else {
1285 // Check if this is loading the even or odd subreg of a Q register.
1286 if (Lane < NumElts) {
1287 Opc = QOpcodes0[OpcodeIndex];
1288 } else {
1289 Lane -= NumElts;
1290 Opc = QOpcodes1[OpcodeIndex];
1291 }
1292 // Extract the subregs of the input vector.
1293 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1294 Ops.push_back(CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1295 N->getOperand(Vec+3)));
1296 }
1297 Ops.push_back(getI32Imm(Lane));
Evan Chengac0869d2009-11-21 06:21:52 +00001298 Ops.push_back(Pred);
1299 Ops.push_back(PredReg);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001300 Ops.push_back(Chain);
1301
Bob Wilson96493442009-10-14 16:46:45 +00001302 if (!IsLoad)
Evan Chengac0869d2009-11-21 06:21:52 +00001303 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+7);
Bob Wilson96493442009-10-14 16:46:45 +00001304
Bob Wilsona7c397c2009-10-14 16:19:03 +00001305 std::vector<EVT> ResTys(NumVecs, RegVT);
1306 ResTys.push_back(MVT::Other);
1307 SDNode *VLdLn =
Evan Chengac0869d2009-11-21 06:21:52 +00001308 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), NumVecs+7);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001309 // For a 64-bit vector load to D registers, nothing more needs to be done.
1310 if (is64BitVector)
1311 return VLdLn;
1312
1313 // For 128-bit vectors, take the 64-bit results of the load and insert them
1314 // as subregs into the result.
1315 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1316 SDValue QuadVec = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT,
1317 N->getOperand(Vec+3),
1318 SDValue(VLdLn, Vec));
1319 ReplaceUses(SDValue(N, Vec), QuadVec);
1320 }
1321
1322 Chain = SDValue(VLdLn, NumVecs);
1323 ReplaceUses(SDValue(N, NumVecs), Chain);
1324 return NULL;
1325}
1326
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001327SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDValue Op,
1328 unsigned Opc) {
1329 if (!Subtarget->hasV6T2Ops())
1330 return NULL;
Bob Wilson96493442009-10-14 16:46:45 +00001331
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001332 unsigned Shl_imm = 0;
Evan Chengac0869d2009-11-21 06:21:52 +00001333 if (isOpcWithIntImmediate(Op.getOperand(0).getNode(), ISD::SHL, Shl_imm)) {
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001334 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
1335 unsigned Srl_imm = 0;
1336 if (isInt32Immediate(Op.getOperand(1), Srl_imm)) {
1337 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
1338 unsigned Width = 32 - Srl_imm;
1339 int LSB = Srl_imm - Shl_imm;
Evan Cheng8000c6c2009-10-22 00:40:00 +00001340 if (LSB < 0)
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001341 return NULL;
1342 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1343 SDValue Ops[] = { Op.getOperand(0).getOperand(0),
1344 CurDAG->getTargetConstant(LSB, MVT::i32),
1345 CurDAG->getTargetConstant(Width, MVT::i32),
1346 getAL(CurDAG), Reg0 };
1347 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32, Ops, 5);
1348 }
1349 }
1350 return NULL;
1351}
1352
Evan Cheng9ef48352009-11-20 00:54:03 +00001353SDNode *ARMDAGToDAGISel::
1354SelectT2CMOVShiftOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
1355 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
1356 SDValue CPTmp0;
1357 SDValue CPTmp1;
1358 if (SelectT2ShifterOperandReg(Op, TrueVal, CPTmp0, CPTmp1)) {
1359 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1360 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1361 unsigned Opc = 0;
1362 switch (SOShOp) {
1363 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1364 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1365 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1366 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1367 default:
1368 llvm_unreachable("Unknown so_reg opcode!");
1369 break;
1370 }
1371 SDValue SOShImm =
1372 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
1373 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
1374 SDValue Ops[] = { FalseVal, CPTmp0, SOShImm, CC, CCR, InFlag };
1375 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
1376 }
1377 return 0;
1378}
1379
1380SDNode *ARMDAGToDAGISel::
1381SelectARMCMOVShiftOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
1382 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
1383 SDValue CPTmp0;
1384 SDValue CPTmp1;
1385 SDValue CPTmp2;
1386 if (SelectShifterOperandReg(Op, TrueVal, CPTmp0, CPTmp1, CPTmp2)) {
1387 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
1388 SDValue Ops[] = { FalseVal, CPTmp0, CPTmp1, CPTmp2, CC, CCR, InFlag };
1389 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
1390 }
1391 return 0;
1392}
1393
1394SDNode *ARMDAGToDAGISel::
1395SelectT2CMOVSoImmOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
1396 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
1397 ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal);
1398 if (!T)
1399 return 0;
1400
1401 if (Predicate_t2_so_imm(TrueVal.getNode())) {
1402 SDValue True = CurDAG->getTargetConstant(T->getZExtValue(), MVT::i32);
1403 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
1404 SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag };
1405 return CurDAG->SelectNodeTo(Op.getNode(),
1406 ARM::t2MOVCCi, MVT::i32, Ops, 5);
1407 }
1408 return 0;
1409}
1410
1411SDNode *ARMDAGToDAGISel::
1412SelectARMCMOVSoImmOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
1413 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
1414 ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal);
1415 if (!T)
1416 return 0;
1417
1418 if (Predicate_so_imm(TrueVal.getNode())) {
1419 SDValue True = CurDAG->getTargetConstant(T->getZExtValue(), MVT::i32);
1420 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
1421 SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag };
1422 return CurDAG->SelectNodeTo(Op.getNode(),
1423 ARM::MOVCCi, MVT::i32, Ops, 5);
1424 }
1425 return 0;
1426}
1427
Evan Cheng07ba9062009-11-19 21:45:22 +00001428SDNode *ARMDAGToDAGISel::SelectCMOVOp(SDValue Op) {
1429 EVT VT = Op.getValueType();
Evan Cheng9ef48352009-11-20 00:54:03 +00001430 SDValue FalseVal = Op.getOperand(0);
1431 SDValue TrueVal = Op.getOperand(1);
1432 SDValue CC = Op.getOperand(2);
1433 SDValue CCR = Op.getOperand(3);
Evan Cheng07ba9062009-11-19 21:45:22 +00001434 SDValue InFlag = Op.getOperand(4);
Evan Cheng9ef48352009-11-20 00:54:03 +00001435 assert(CC.getOpcode() == ISD::Constant);
1436 assert(CCR.getOpcode() == ISD::Register);
1437 ARMCC::CondCodes CCVal =
1438 (ARMCC::CondCodes)cast<ConstantSDNode>(CC)->getZExtValue();
Evan Cheng07ba9062009-11-19 21:45:22 +00001439
1440 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
1441 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1442 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1443 // Pattern complexity = 18 cost = 1 size = 0
1444 SDValue CPTmp0;
1445 SDValue CPTmp1;
1446 SDValue CPTmp2;
1447 if (Subtarget->isThumb()) {
Evan Cheng9ef48352009-11-20 00:54:03 +00001448 SDNode *Res = SelectT2CMOVShiftOp(Op, FalseVal, TrueVal,
1449 CCVal, CCR, InFlag);
1450 if (!Res)
1451 Res = SelectT2CMOVShiftOp(Op, TrueVal, FalseVal,
1452 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
1453 if (Res)
1454 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00001455 } else {
Evan Cheng9ef48352009-11-20 00:54:03 +00001456 SDNode *Res = SelectARMCMOVShiftOp(Op, FalseVal, TrueVal,
1457 CCVal, CCR, InFlag);
1458 if (!Res)
1459 Res = SelectARMCMOVShiftOp(Op, TrueVal, FalseVal,
1460 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
1461 if (Res)
1462 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00001463 }
1464
1465 // Pattern: (ARMcmov:i32 GPR:i32:$false,
1466 // (imm:i32)<<P:Predicate_so_imm>>:$true,
1467 // (imm:i32):$cc)
1468 // Emits: (MOVCCi:i32 GPR:i32:$false,
1469 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
1470 // Pattern complexity = 10 cost = 1 size = 0
Evan Cheng9ef48352009-11-20 00:54:03 +00001471 if (Subtarget->isThumb()) {
1472 SDNode *Res = SelectT2CMOVSoImmOp(Op, FalseVal, TrueVal,
1473 CCVal, CCR, InFlag);
1474 if (!Res)
1475 Res = SelectT2CMOVSoImmOp(Op, TrueVal, FalseVal,
1476 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
1477 if (Res)
1478 return Res;
1479 } else {
1480 SDNode *Res = SelectARMCMOVSoImmOp(Op, FalseVal, TrueVal,
1481 CCVal, CCR, InFlag);
1482 if (!Res)
1483 Res = SelectARMCMOVSoImmOp(Op, TrueVal, FalseVal,
1484 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
1485 if (Res)
1486 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00001487 }
1488 }
1489
1490 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1491 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1492 // Pattern complexity = 6 cost = 1 size = 0
1493 //
1494 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1495 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1496 // Pattern complexity = 6 cost = 11 size = 0
1497 //
1498 // Also FCPYScc and FCPYDcc.
Evan Cheng9ef48352009-11-20 00:54:03 +00001499 SDValue Tmp2 = CurDAG->getTargetConstant(CCVal, MVT::i32);
1500 SDValue Ops[] = { FalseVal, TrueVal, Tmp2, CCR, InFlag };
Evan Cheng07ba9062009-11-19 21:45:22 +00001501 unsigned Opc = 0;
1502 switch (VT.getSimpleVT().SimpleTy) {
1503 default: assert(false && "Illegal conditional move type!");
1504 break;
1505 case MVT::i32:
1506 Opc = Subtarget->isThumb()
1507 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
1508 : ARM::MOVCCr;
1509 break;
1510 case MVT::f32:
1511 Opc = ARM::VMOVScc;
1512 break;
1513 case MVT::f64:
1514 Opc = ARM::VMOVDcc;
1515 break;
1516 }
1517 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
1518}
1519
Dan Gohman475871a2008-07-27 21:46:04 +00001520SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001521 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +00001522 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001523
Dan Gohmane8be6c62008-07-17 19:10:17 +00001524 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +00001525 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001526
1527 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +00001528 default: break;
1529 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001530 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001531 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001532 if (Subtarget->hasThumb2())
1533 // Thumb2-aware targets have the MOVT instruction, so all immediates can
1534 // be done with MOV + MOVT, at worst.
1535 UseCP = 0;
1536 else {
1537 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +00001538 UseCP = (Val > 255 && // MOV
1539 ~Val > 255 && // MOV + MVN
1540 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001541 } else
1542 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
1543 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
1544 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
1545 }
1546
Evan Chenga8e29892007-01-19 07:51:42 +00001547 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +00001548 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +00001549 CurDAG->getTargetConstantPool(ConstantInt::get(
1550 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +00001551 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +00001552
1553 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +00001554 if (Subtarget->isThumb1Only()) {
Evan Chengac0869d2009-11-21 06:21:52 +00001555 SDValue Pred = CurDAG->getTargetConstant(14, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00001556 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +00001557 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dan Gohman602b0c82009-09-25 18:54:59 +00001558 ResNode = CurDAG->getMachineNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
1559 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +00001560 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00001561 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +00001562 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 CurDAG->getRegister(0, MVT::i32),
1564 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +00001565 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +00001567 CurDAG->getEntryNode()
1568 };
Dan Gohman602b0c82009-09-25 18:54:59 +00001569 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
1570 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +00001571 }
Dan Gohman475871a2008-07-27 21:46:04 +00001572 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +00001573 return NULL;
1574 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001575
Evan Chenga8e29892007-01-19 07:51:42 +00001576 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001577 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001578 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00001579 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00001580 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001581 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00001582 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00001583 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
1585 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001586 } else {
David Goodwin419c6152009-07-14 18:48:51 +00001587 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
1588 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
1590 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1591 CurDAG->getRegister(0, MVT::i32) };
1592 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001593 }
Evan Chenga8e29892007-01-19 07:51:42 +00001594 }
Evan Cheng86198642009-08-07 00:34:42 +00001595 case ARMISD::DYN_ALLOC:
1596 return SelectDYN_ALLOC(Op);
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001597 case ISD::SRL:
1598 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1599 Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX))
1600 return I;
1601 break;
1602 case ISD::SRA:
1603 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1604 Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX))
1605 return I;
1606 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001607 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001608 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001609 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001610 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001611 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001612 if (!RHSV) break;
1613 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001614 unsigned ShImm = Log2_32(RHSV-1);
1615 if (ShImm >= 32)
1616 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001617 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001618 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001619 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1620 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001621 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001622 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001624 } else {
1625 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001627 }
Evan Chenga8e29892007-01-19 07:51:42 +00001628 }
1629 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001630 unsigned ShImm = Log2_32(RHSV+1);
1631 if (ShImm >= 32)
1632 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001633 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001634 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1636 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001637 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001638 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001640 } else {
1641 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001642 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001643 }
Evan Chenga8e29892007-01-19 07:51:42 +00001644 }
1645 }
1646 break;
Evan Cheng20956592009-10-21 08:15:52 +00001647 case ISD::AND: {
1648 // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits
1649 // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits
1650 // are entirely contributed by c2 and lower 16-bits are entirely contributed
1651 // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)).
1652 // Select it to: "movt x, ((c1 & 0xffff) >> 16)
1653 EVT VT = Op.getValueType();
1654 if (VT != MVT::i32)
1655 break;
1656 unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2())
1657 ? ARM::t2MOVTi16
1658 : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0);
1659 if (!Opc)
1660 break;
1661 SDValue N0 = Op.getOperand(0), N1 = Op.getOperand(1);
1662 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1663 if (!N1C)
1664 break;
1665 if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) {
1666 SDValue N2 = N0.getOperand(1);
1667 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1668 if (!N2C)
1669 break;
1670 unsigned N1CVal = N1C->getZExtValue();
1671 unsigned N2CVal = N2C->getZExtValue();
1672 if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) &&
1673 (N1CVal & 0xffffU) == 0xffffU &&
1674 (N2CVal & 0xffffU) == 0x0U) {
1675 SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16,
1676 MVT::i32);
1677 SDValue Ops[] = { N0.getOperand(0), Imm16,
1678 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
1679 return CurDAG->getMachineNode(Opc, dl, VT, Ops, 4);
1680 }
1681 }
1682 break;
1683 }
Jim Grosbache5165492009-11-09 00:11:35 +00001684 case ARMISD::VMOVRRD:
1685 return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32,
Dan Gohman602b0c82009-09-25 18:54:59 +00001686 Op.getOperand(0), getAL(CurDAG),
1687 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001688 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001689 if (Subtarget->isThumb1Only())
1690 break;
1691 if (Subtarget->isThumb()) {
1692 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1694 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001695 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001696 } else {
1697 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001698 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1699 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001700 return CurDAG->getMachineNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001701 }
Evan Chengee568cf2007-07-05 07:15:27 +00001702 }
Dan Gohman525178c2007-10-08 18:33:35 +00001703 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001704 if (Subtarget->isThumb1Only())
1705 break;
1706 if (Subtarget->isThumb()) {
1707 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001709 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001710 } else {
1711 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1713 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001714 return CurDAG->getMachineNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001715 }
Evan Chengee568cf2007-07-05 07:15:27 +00001716 }
Evan Chenga8e29892007-01-19 07:51:42 +00001717 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001718 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001719 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001720 ResNode = SelectT2IndexedLoad(Op);
1721 else
1722 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001723 if (ResNode)
1724 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001725 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001726 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001727 }
Evan Chengee568cf2007-07-05 07:15:27 +00001728 case ARMISD::BRCOND: {
1729 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1730 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1731 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001732
Evan Chengee568cf2007-07-05 07:15:27 +00001733 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1734 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1735 // Pattern complexity = 6 cost = 1 size = 0
1736
David Goodwin5e47a9a2009-06-30 18:04:13 +00001737 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1738 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1739 // Pattern complexity = 6 cost = 1 size = 0
1740
Jim Grosbach764ab522009-08-11 15:33:49 +00001741 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001742 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001743 SDValue Chain = Op.getOperand(0);
1744 SDValue N1 = Op.getOperand(1);
1745 SDValue N2 = Op.getOperand(2);
1746 SDValue N3 = Op.getOperand(3);
1747 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001748 assert(N1.getOpcode() == ISD::BasicBlock);
1749 assert(N2.getOpcode() == ISD::Constant);
1750 assert(N3.getOpcode() == ISD::Register);
1751
Dan Gohman475871a2008-07-27 21:46:04 +00001752 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001753 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001755 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00001756 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
1757 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001758 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001759 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001760 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001761 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001762 }
Evan Chenged54de42009-11-19 08:16:50 +00001763 ReplaceUses(SDValue(Op.getNode(), 0),
1764 SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001765 return NULL;
1766 }
Evan Cheng07ba9062009-11-19 21:45:22 +00001767 case ARMISD::CMOV:
1768 return SelectCMOVOp(Op);
Evan Chengee568cf2007-07-05 07:15:27 +00001769 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001770 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SDValue N0 = Op.getOperand(0);
1772 SDValue N1 = Op.getOperand(1);
1773 SDValue N2 = Op.getOperand(2);
1774 SDValue N3 = Op.getOperand(3);
1775 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001776 assert(N2.getOpcode() == ISD::Constant);
1777 assert(N3.getOpcode() == ISD::Register);
1778
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001780 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001782 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001783 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001785 default: assert(false && "Illegal conditional move type!");
1786 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001787 case MVT::f32:
Jim Grosbache5165492009-11-09 00:11:35 +00001788 Opc = ARM::VNEGScc;
Evan Chengee568cf2007-07-05 07:15:27 +00001789 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001790 case MVT::f64:
Jim Grosbache5165492009-11-09 00:11:35 +00001791 Opc = ARM::VNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001792 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001793 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001794 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001795 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001796
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001797 case ARMISD::VZIP: {
1798 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001799 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001800 switch (VT.getSimpleVT().SimpleTy) {
1801 default: return NULL;
1802 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1803 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1804 case MVT::v2f32:
1805 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1806 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1807 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1808 case MVT::v4f32:
1809 case MVT::v4i32: Opc = ARM::VZIPq32; break;
1810 }
Evan Chengac0869d2009-11-21 06:21:52 +00001811 SDValue Pred = CurDAG->getTargetConstant(14, MVT::i32);
1812 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
1813 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
1814 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001815 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001816 case ARMISD::VUZP: {
1817 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001818 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001819 switch (VT.getSimpleVT().SimpleTy) {
1820 default: return NULL;
1821 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1822 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1823 case MVT::v2f32:
1824 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1825 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1826 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1827 case MVT::v4f32:
1828 case MVT::v4i32: Opc = ARM::VUZPq32; break;
1829 }
Evan Chengac0869d2009-11-21 06:21:52 +00001830 SDValue Pred = CurDAG->getTargetConstant(14, MVT::i32);
1831 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
1832 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
1833 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001834 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001835 case ARMISD::VTRN: {
1836 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001837 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001838 switch (VT.getSimpleVT().SimpleTy) {
1839 default: return NULL;
1840 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1841 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1842 case MVT::v2f32:
1843 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1844 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1845 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1846 case MVT::v4f32:
1847 case MVT::v4i32: Opc = ARM::VTRNq32; break;
1848 }
Evan Chengac0869d2009-11-21 06:21:52 +00001849 SDValue Pred = CurDAG->getTargetConstant(14, MVT::i32);
1850 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
1851 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
1852 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001853 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001854
1855 case ISD::INTRINSIC_VOID:
1856 case ISD::INTRINSIC_W_CHAIN: {
1857 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Bob Wilson31fb12f2009-08-26 17:39:53 +00001858 switch (IntNo) {
1859 default:
1860 break;
1861
1862 case Intrinsic::arm_neon_vld2: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001863 unsigned DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16,
1864 ARM::VLD2d32, ARM::VLD2d64 };
1865 unsigned QOpcodes[] = { ARM::VLD2q8, ARM::VLD2q16, ARM::VLD2q32 };
1866 return SelectVLD(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001867 }
1868
1869 case Intrinsic::arm_neon_vld3: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001870 unsigned DOpcodes[] = { ARM::VLD3d8, ARM::VLD3d16,
1871 ARM::VLD3d32, ARM::VLD3d64 };
1872 unsigned QOpcodes0[] = { ARM::VLD3q8a, ARM::VLD3q16a, ARM::VLD3q32a };
1873 unsigned QOpcodes1[] = { ARM::VLD3q8b, ARM::VLD3q16b, ARM::VLD3q32b };
1874 return SelectVLD(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001875 }
1876
1877 case Intrinsic::arm_neon_vld4: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001878 unsigned DOpcodes[] = { ARM::VLD4d8, ARM::VLD4d16,
1879 ARM::VLD4d32, ARM::VLD4d64 };
1880 unsigned QOpcodes0[] = { ARM::VLD4q8a, ARM::VLD4q16a, ARM::VLD4q32a };
1881 unsigned QOpcodes1[] = { ARM::VLD4q8b, ARM::VLD4q16b, ARM::VLD4q32b };
1882 return SelectVLD(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001883 }
1884
Bob Wilson243fcc52009-09-01 04:26:28 +00001885 case Intrinsic::arm_neon_vld2lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001886 unsigned DOpcodes[] = { ARM::VLD2LNd8, ARM::VLD2LNd16, ARM::VLD2LNd32 };
1887 unsigned QOpcodes0[] = { ARM::VLD2LNq16a, ARM::VLD2LNq32a };
1888 unsigned QOpcodes1[] = { ARM::VLD2LNq16b, ARM::VLD2LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001889 return SelectVLDSTLane(Op, true, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001890 }
1891
1892 case Intrinsic::arm_neon_vld3lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001893 unsigned DOpcodes[] = { ARM::VLD3LNd8, ARM::VLD3LNd16, ARM::VLD3LNd32 };
1894 unsigned QOpcodes0[] = { ARM::VLD3LNq16a, ARM::VLD3LNq32a };
1895 unsigned QOpcodes1[] = { ARM::VLD3LNq16b, ARM::VLD3LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001896 return SelectVLDSTLane(Op, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001897 }
1898
1899 case Intrinsic::arm_neon_vld4lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001900 unsigned DOpcodes[] = { ARM::VLD4LNd8, ARM::VLD4LNd16, ARM::VLD4LNd32 };
1901 unsigned QOpcodes0[] = { ARM::VLD4LNq16a, ARM::VLD4LNq32a };
1902 unsigned QOpcodes1[] = { ARM::VLD4LNq16b, ARM::VLD4LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001903 return SelectVLDSTLane(Op, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001904 }
1905
Bob Wilson31fb12f2009-08-26 17:39:53 +00001906 case Intrinsic::arm_neon_vst2: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001907 unsigned DOpcodes[] = { ARM::VST2d8, ARM::VST2d16,
1908 ARM::VST2d32, ARM::VST2d64 };
1909 unsigned QOpcodes[] = { ARM::VST2q8, ARM::VST2q16, ARM::VST2q32 };
1910 return SelectVST(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001911 }
1912
1913 case Intrinsic::arm_neon_vst3: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001914 unsigned DOpcodes[] = { ARM::VST3d8, ARM::VST3d16,
1915 ARM::VST3d32, ARM::VST3d64 };
1916 unsigned QOpcodes0[] = { ARM::VST3q8a, ARM::VST3q16a, ARM::VST3q32a };
1917 unsigned QOpcodes1[] = { ARM::VST3q8b, ARM::VST3q16b, ARM::VST3q32b };
1918 return SelectVST(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001919 }
1920
1921 case Intrinsic::arm_neon_vst4: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001922 unsigned DOpcodes[] = { ARM::VST4d8, ARM::VST4d16,
1923 ARM::VST4d32, ARM::VST4d64 };
1924 unsigned QOpcodes0[] = { ARM::VST4q8a, ARM::VST4q16a, ARM::VST4q32a };
1925 unsigned QOpcodes1[] = { ARM::VST4q8b, ARM::VST4q16b, ARM::VST4q32b };
1926 return SelectVST(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001927 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00001928
1929 case Intrinsic::arm_neon_vst2lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001930 unsigned DOpcodes[] = { ARM::VST2LNd8, ARM::VST2LNd16, ARM::VST2LNd32 };
1931 unsigned QOpcodes0[] = { ARM::VST2LNq16a, ARM::VST2LNq32a };
1932 unsigned QOpcodes1[] = { ARM::VST2LNq16b, ARM::VST2LNq32b };
1933 return SelectVLDSTLane(Op, false, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001934 }
1935
1936 case Intrinsic::arm_neon_vst3lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001937 unsigned DOpcodes[] = { ARM::VST3LNd8, ARM::VST3LNd16, ARM::VST3LNd32 };
1938 unsigned QOpcodes0[] = { ARM::VST3LNq16a, ARM::VST3LNq32a };
1939 unsigned QOpcodes1[] = { ARM::VST3LNq16b, ARM::VST3LNq32b };
1940 return SelectVLDSTLane(Op, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001941 }
1942
1943 case Intrinsic::arm_neon_vst4lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001944 unsigned DOpcodes[] = { ARM::VST4LNd8, ARM::VST4LNd16, ARM::VST4LNd32 };
1945 unsigned QOpcodes0[] = { ARM::VST4LNq16a, ARM::VST4LNq32a };
1946 unsigned QOpcodes1[] = { ARM::VST4LNq16b, ARM::VST4LNq32b };
1947 return SelectVLDSTLane(Op, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001948 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001949 }
1950 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001951 }
1952
Evan Chenga8e29892007-01-19 07:51:42 +00001953 return SelectCode(Op);
1954}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001955
Bob Wilson224c2442009-05-19 05:53:42 +00001956bool ARMDAGToDAGISel::
1957SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1958 std::vector<SDValue> &OutOps) {
1959 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson765cc0b2009-10-13 20:50:28 +00001960 // Require the address to be in a register. That is safe for all ARM
1961 // variants and it is hard to do anything much smarter without knowing
1962 // how the operand is used.
1963 OutOps.push_back(Op);
Bob Wilson224c2442009-05-19 05:53:42 +00001964 return false;
1965}
1966
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001967/// createARMISelDag - This pass converts a legalized DAG into a
1968/// ARM-specific DAG, ready for instruction scheduling.
1969///
Bob Wilson522ce972009-09-28 14:30:20 +00001970FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
1971 CodeGenOpt::Level OptLevel) {
1972 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001973}