blob: c20a62665854160bbe81b429228e8fe9a968c8c0 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000039#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000040#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000041#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000042#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000043#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000044using namespace llvm;
45
Mon P Wang3c81d352008-11-23 04:37:22 +000046static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000047DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000048
Evan Cheng10e86422008-04-25 19:11:04 +000049// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000050static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
51 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000052
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000053X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000055 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000056 X86ScalarSSEf64 = Subtarget->hasSSE2();
57 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000058 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000059
Anton Korobeynikov2365f512007-07-14 14:06:15 +000060 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000061 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000062
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000063 // Set up the TargetLowering object.
64
65 // X86 is weird, it always uses i8 for shift amounts and setcc results.
66 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000067 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000068 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000069 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000070 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000071
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000073 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(false);
75 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000076 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000077 // MS runtime is weird: it exports _setjmp, but longjmp!
78 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(false);
80 } else {
81 setUseUnderscoreSetJmp(true);
82 setUseUnderscoreLongJmp(true);
83 }
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000085 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000086 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
87 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
88 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000089 if (Subtarget->is64Bit())
90 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091
Evan Cheng03294662008-10-14 21:26:46 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000093
Scott Michelfdc40a02009-02-17 22:15:04 +000094 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000095 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
97 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
98 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
99 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000100 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
101
102 // SETOEQ and SETUNE require checking two conditions.
103 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
105 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
108 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
111 // operation.
112 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
114 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000115
Evan Cheng25ab6902006-09-08 06:48:29 +0000116 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000117 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000118 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000119 } else if (!UseSoftFloat) {
120 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000121 // We have an impenetrably clever algorithm for ui64->double only.
122 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000123 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000124 // We have an algorithm for SSE2, and we turn this into a 64-bit
125 // FILD for other targets.
126 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000127 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
129 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
130 // this operation.
131 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
132 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000133
Devang Patel6a784892009-06-05 18:48:29 +0000134 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000135 // SSE has no i16 to fp conversion, only i32
136 if (X86ScalarSSEf32) {
137 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
138 // f32 and f64 cases are Legal, f80 case is not
139 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
140 } else {
141 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
142 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
143 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000144 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000145 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
146 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000147 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000148
Dale Johannesen73328d12007-09-19 23:55:34 +0000149 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
150 // are Legal, f80 is custom lowered.
151 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
152 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000153
Evan Cheng02568ff2006-01-30 22:13:22 +0000154 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
155 // this operation.
156 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
157 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
158
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000159 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000160 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000161 // f32 and f64 cases are Legal, f80 case is not
162 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000163 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000165 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166 }
167
168 // Handle FP_TO_UINT by promoting the destination to a larger signed
169 // conversion.
170 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
171 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
172 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
173
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 if (Subtarget->is64Bit()) {
175 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000177 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000178 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000179 // Expand FP_TO_UINT into a select.
180 // FIXME: We would like to use a Custom expander here eventually to do
181 // the optimal thing for SSE vs. the default expansion in the legalizer.
182 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
183 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000184 // With SSE3 we can use fisttpll to convert to a signed i64; without
185 // SSE, we're stuck with a fistpll.
186 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000187 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188
Chris Lattner399610a2006-12-05 18:22:22 +0000189 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000190 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000191 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
192 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
193 }
Chris Lattner21f66852005-12-23 05:15:23 +0000194
Dan Gohmanb00ee212008-02-18 19:34:53 +0000195 // Scalar integer divide and remainder are lowered to use operations that
196 // produce two results, to match the available instructions. This exposes
197 // the two-result form to trivial CSE, which is able to combine x/y and x%y
198 // into a single instruction.
199 //
200 // Scalar integer multiply-high is also lowered to use two-result
201 // operations, to match the available instructions. However, plain multiply
202 // (low) operations are left as Legal, as there are single-result
203 // instructions for this in x86. Using the two-result multiply instructions
204 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000205 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
206 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
207 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
208 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
209 setOperationAction(ISD::SREM , MVT::i8 , Expand);
210 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000211 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
212 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
213 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
214 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
215 setOperationAction(ISD::SREM , MVT::i16 , Expand);
216 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000217 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
218 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
219 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
220 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
221 setOperationAction(ISD::SREM , MVT::i32 , Expand);
222 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000223 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
224 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
225 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
226 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
227 setOperationAction(ISD::SREM , MVT::i64 , Expand);
228 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000229
Evan Chengc35497f2006-10-30 08:02:39 +0000230 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000231 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000232 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
233 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000234 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
237 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
239 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000240 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000241 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000242 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000243 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000244
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000245 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000246 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
247 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000249 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
250 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000252 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
253 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
255 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000256 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
257 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
259
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000260 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000261 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000262
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263 // These should be promoted to a larger select which is supported.
264 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
265 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000266 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000267 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
268 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
269 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
270 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000272 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
273 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
274 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
275 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
276 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000277 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000278 if (Subtarget->is64Bit()) {
279 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
280 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
281 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000282 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000283 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000284 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000285
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000286 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000287 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000288 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000289 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000290 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000291 if (Subtarget->is64Bit())
292 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000293 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000294 if (Subtarget->is64Bit()) {
295 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
296 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
297 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000298 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000300 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000301 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
302 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
303 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000304 if (Subtarget->is64Bit()) {
305 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
306 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
307 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
308 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309
Evan Chengd2cde682008-03-10 19:38:10 +0000310 if (Subtarget->hasSSE1())
311 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000312
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000313 if (!Subtarget->hasSSE2())
314 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
315
Mon P Wang63307c32008-05-05 19:05:59 +0000316 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
319 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
320 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000321
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000326
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000327 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000328 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
333 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
334 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000335 }
336
Dan Gohman7f460202008-06-30 20:59:49 +0000337 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
338 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000339 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000340 if (!Subtarget->isTargetDarwin() &&
341 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000342 !Subtarget->isTargetCygMing()) {
343 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
344 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
345 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000346
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000347 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
348 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
349 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
350 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
351 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000352 setExceptionPointerRegister(X86::RAX);
353 setExceptionSelectorRegister(X86::RDX);
354 } else {
355 setExceptionPointerRegister(X86::EAX);
356 setExceptionSelectorRegister(X86::EDX);
357 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000358 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000359 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
360
Duncan Sandsf7331b32007-09-11 14:10:23 +0000361 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000362
Chris Lattnerda68d302008-01-15 21:58:22 +0000363 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000364
Nate Begemanacc398c2006-01-25 18:21:52 +0000365 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
366 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000367 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000368 if (Subtarget->is64Bit()) {
369 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000370 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000371 } else {
372 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000373 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000374 }
Evan Chengae642192007-03-02 23:16:35 +0000375
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000376 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000377 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000378 if (Subtarget->is64Bit())
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000380 if (Subtarget->isTargetCygMing())
381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
382 else
383 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000384
Evan Chengc7ce29b2009-02-13 22:36:38 +0000385 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000386 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000387 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000388 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
389 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000390
Evan Cheng223547a2006-01-31 22:28:30 +0000391 // Use ANDPD to simulate FABS.
392 setOperationAction(ISD::FABS , MVT::f64, Custom);
393 setOperationAction(ISD::FABS , MVT::f32, Custom);
394
395 // Use XORP to simulate FNEG.
396 setOperationAction(ISD::FNEG , MVT::f64, Custom);
397 setOperationAction(ISD::FNEG , MVT::f32, Custom);
398
Evan Cheng68c47cb2007-01-05 07:55:56 +0000399 // Use ANDPD and ORPD to simulate FCOPYSIGN.
400 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
401 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
402
Evan Chengd25e9e82006-02-02 00:28:23 +0000403 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404 setOperationAction(ISD::FSIN , MVT::f64, Expand);
405 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000406 setOperationAction(ISD::FSIN , MVT::f32, Expand);
407 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000408
Chris Lattnera54aa942006-01-29 06:26:08 +0000409 // Expand FP immediates into loads from the stack, except for the special
410 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000411 addLegalFPImmediate(APFloat(+0.0)); // xorpd
412 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000413 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000414 // Use SSE for f32, x87 for f64.
415 // Set up the FP register classes.
416 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
417 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
418
419 // Use ANDPS to simulate FABS.
420 setOperationAction(ISD::FABS , MVT::f32, Custom);
421
422 // Use XORP to simulate FNEG.
423 setOperationAction(ISD::FNEG , MVT::f32, Custom);
424
425 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
426
427 // Use ANDPS and ORPS to simulate FCOPYSIGN.
428 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
429 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
430
431 // We don't support sin/cos/fmod
432 setOperationAction(ISD::FSIN , MVT::f32, Expand);
433 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434
Nate Begemane1795842008-02-14 08:57:00 +0000435 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000436 addLegalFPImmediate(APFloat(+0.0f)); // xorps
437 addLegalFPImmediate(APFloat(+0.0)); // FLD0
438 addLegalFPImmediate(APFloat(+1.0)); // FLD1
439 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
440 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
441
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000442 if (!UnsafeFPMath) {
443 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
444 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
445 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000446 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000449 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
450 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000451
Evan Cheng68c47cb2007-01-05 07:55:56 +0000452 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000453 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000454 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
455 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000456
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000461 addLegalFPImmediate(APFloat(+0.0)); // FLD0
462 addLegalFPImmediate(APFloat(+1.0)); // FLD1
463 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
464 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
466 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
467 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
468 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000469 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000470
Dale Johannesen59a58732007-08-05 18:49:15 +0000471 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000472 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000473 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
474 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
475 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
476 {
477 bool ignored;
478 APFloat TmpFlt(+0.0);
479 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
480 &ignored);
481 addLegalFPImmediate(TmpFlt); // FLD0
482 TmpFlt.changeSign();
483 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
484 APFloat TmpFlt2(+1.0);
485 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
486 &ignored);
487 addLegalFPImmediate(TmpFlt2); // FLD1
488 TmpFlt2.changeSign();
489 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
490 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000491
Evan Chengc7ce29b2009-02-13 22:36:38 +0000492 if (!UnsafeFPMath) {
493 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
494 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
495 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000496 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000497
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000498 // Always use a library call for pow.
499 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
500 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
501 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
502
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000504 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000505 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000506 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000507 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
508
Mon P Wangf007a8b2008-11-06 05:31:54 +0000509 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000510 // (for widening) or expand (for scalarization). Then we will selectively
511 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000512 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
513 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000514 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000527 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000529 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000530 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000531 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000553 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000558 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000562 }
563
Evan Chengc7ce29b2009-02-13 22:36:38 +0000564 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
565 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000566 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000567 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
568 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
569 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000570 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000571 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000572
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000573 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
574 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
575 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000576 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000577
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000578 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
579 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
580 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000581 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000582
Bill Wendling74027e92007-03-15 21:24:36 +0000583 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
584 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
585
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000586 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000587 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000588 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000589 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
590 setOperationAction(ISD::AND, MVT::v2i32, Promote);
591 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
592 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000593
594 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000595 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000596 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000597 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
598 setOperationAction(ISD::OR, MVT::v2i32, Promote);
599 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
600 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000601
602 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000603 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000604 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000605 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
606 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
607 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
608 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000609
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000610 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000611 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000612 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000613 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
614 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
615 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000616 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
617 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000618 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000619
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000620 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
621 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
622 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000623 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000624 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000625
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
628 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000629 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000630
Evan Cheng52672b82008-07-22 18:39:19 +0000631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
633 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000634 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000635
636 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000637
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000638 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000639 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
640 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
641 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
642 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
643 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000644 }
645
Evan Cheng92722532009-03-26 23:06:32 +0000646 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000647 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
648
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000649 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
650 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
651 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
652 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000653 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
654 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000655 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
656 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
657 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000658 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000659 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000660 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000661 }
662
Evan Cheng92722532009-03-26 23:06:32 +0000663 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000665
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000666 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
667 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000668 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
669 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
670 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
671 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
672
Evan Chengf7c378e2006-04-10 07:23:14 +0000673 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
674 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
675 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000676 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000677 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000678 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
679 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
680 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000681 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000682 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000683 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
684 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
685 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
686 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000687 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
688 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000689
Nate Begeman30a0de92008-07-17 16:51:19 +0000690 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
692 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
693 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000694
Evan Chengf7c378e2006-04-10 07:23:14 +0000695 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
696 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000698 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000699 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000700
Evan Cheng2c3ae372006-04-12 21:21:57 +0000701 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000702 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
703 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000704 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000705 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000706 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000707 // Do not attempt to custom lower non-128-bit vectors
708 if (!VT.is128BitVector())
709 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000710 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
711 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
712 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000713 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000714
Evan Cheng2c3ae372006-04-12 21:21:57 +0000715 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
718 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000719 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000720 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000721
Nate Begemancdd1eec2008-02-12 22:51:28 +0000722 if (Subtarget->is64Bit()) {
723 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000724 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000725 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000726
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000727 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000728 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
729 MVT VT = (MVT::SimpleValueType)i;
730
731 // Do not attempt to promote non-128-bit vectors
732 if (!VT.is128BitVector()) {
733 continue;
734 }
735 setOperationAction(ISD::AND, VT, Promote);
736 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
737 setOperationAction(ISD::OR, VT, Promote);
738 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
739 setOperationAction(ISD::XOR, VT, Promote);
740 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
741 setOperationAction(ISD::LOAD, VT, Promote);
742 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
743 setOperationAction(ISD::SELECT, VT, Promote);
744 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000745 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Chris Lattnerddf89562008-01-17 19:59:44 +0000747 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000748
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749 // Custom lower v2i64 and v2f64 selects.
750 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000751 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000752 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000753 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000754
Eli Friedman23ef1052009-06-06 03:57:58 +0000755 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
756 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
757 if (!DisableMMX && Subtarget->hasMMX()) {
758 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
759 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
760 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000761 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000762
Nate Begeman14d12ca2008-02-11 04:19:36 +0000763 if (Subtarget->hasSSE41()) {
764 // FIXME: Do we need to handle scalar-to-vector here?
765 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
766
767 // i8 and i16 vectors are custom , because the source register and source
768 // source memory operand types are not the same width. f32 vectors are
769 // custom since the immediate controlling the insert encodes additional
770 // information.
771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
772 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000773 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000774 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
775
776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000778 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000779 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000780
781 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000782 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
783 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000784 }
785 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000786
Nate Begeman30a0de92008-07-17 16:51:19 +0000787 if (Subtarget->hasSSE42()) {
788 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
789 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000790
David Greene9b9838d2009-06-29 16:47:10 +0000791 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000792 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
793 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
794 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
795 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
796
David Greene9b9838d2009-06-29 16:47:10 +0000797 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
798 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
799 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
800 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
801 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
802 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
803 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
804 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
805 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
806 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
807 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
808 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
809 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
810 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
811 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
812
813 // Operations to consider commented out -v16i16 v32i8
814 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
815 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
816 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
817 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
818 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
819 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
820 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
821 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
822 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
823 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
824 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
825 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
826 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
827 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
828
829 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
830 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
831 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
832 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
833
834 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
835 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
836 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
837 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
839
840 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
841 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
842 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
843 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
846
847#if 0
848 // Not sure we want to do this since there are no 256-bit integer
849 // operations in AVX
850
851 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
852 // This includes 256-bit vectors
853 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
854 MVT VT = (MVT::SimpleValueType)i;
855
856 // Do not attempt to custom lower non-power-of-2 vectors
857 if (!isPowerOf2_32(VT.getVectorNumElements()))
858 continue;
859
860 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
863 }
864
865 if (Subtarget->is64Bit()) {
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
867 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
868 }
869#endif
870
871#if 0
872 // Not sure we want to do this since there are no 256-bit integer
873 // operations in AVX
874
875 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
876 // Including 256-bit vectors
877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
878 MVT VT = (MVT::SimpleValueType)i;
879
880 if (!VT.is256BitVector()) {
881 continue;
882 }
883 setOperationAction(ISD::AND, VT, Promote);
884 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
885 setOperationAction(ISD::OR, VT, Promote);
886 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
887 setOperationAction(ISD::XOR, VT, Promote);
888 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
889 setOperationAction(ISD::LOAD, VT, Promote);
890 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
891 setOperationAction(ISD::SELECT, VT, Promote);
892 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
893 }
894
895 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
896#endif
897 }
898
Evan Cheng6be2c582006-04-05 23:38:46 +0000899 // We want to custom lower some of our intrinsics.
900 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
901
Bill Wendling74c37652008-12-09 22:08:41 +0000902 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000903 setOperationAction(ISD::SADDO, MVT::i32, Custom);
904 setOperationAction(ISD::SADDO, MVT::i64, Custom);
905 setOperationAction(ISD::UADDO, MVT::i32, Custom);
906 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000907 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
908 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
909 setOperationAction(ISD::USUBO, MVT::i32, Custom);
910 setOperationAction(ISD::USUBO, MVT::i64, Custom);
911 setOperationAction(ISD::SMULO, MVT::i32, Custom);
912 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000913
Evan Chengd54f2d52009-03-31 19:38:51 +0000914 if (!Subtarget->is64Bit()) {
915 // These libcalls are not available in 32-bit.
916 setLibcallName(RTLIB::SHL_I128, 0);
917 setLibcallName(RTLIB::SRL_I128, 0);
918 setLibcallName(RTLIB::SRA_I128, 0);
919 }
920
Evan Cheng206ee9d2006-07-07 08:33:52 +0000921 // We have target-specific dag combine patterns for the following nodes:
922 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000923 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000924 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000925 setTargetDAGCombine(ISD::SHL);
926 setTargetDAGCombine(ISD::SRA);
927 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000928 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000929 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000930 if (Subtarget->is64Bit())
931 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000932
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000933 computeRegisterProperties();
934
Evan Cheng87ed7162006-02-14 08:25:08 +0000935 // FIXME: These should be based on subtarget info. Plus, the values should
936 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000937 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
938 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
939 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000940 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000941 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000942 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000943}
944
Scott Michel5b8f82e2008-03-10 15:42:14 +0000945
Duncan Sands5480c042009-01-01 15:52:00 +0000946MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000947 return MVT::i8;
948}
949
950
Evan Cheng29286502008-01-23 23:17:41 +0000951/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
952/// the desired ByVal argument alignment.
953static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
954 if (MaxAlign == 16)
955 return;
956 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
957 if (VTy->getBitWidth() == 128)
958 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000959 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
960 unsigned EltAlign = 0;
961 getMaxByValAlign(ATy->getElementType(), EltAlign);
962 if (EltAlign > MaxAlign)
963 MaxAlign = EltAlign;
964 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
965 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
966 unsigned EltAlign = 0;
967 getMaxByValAlign(STy->getElementType(i), EltAlign);
968 if (EltAlign > MaxAlign)
969 MaxAlign = EltAlign;
970 if (MaxAlign == 16)
971 break;
972 }
973 }
974 return;
975}
976
977/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
978/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000979/// that contain SSE vectors are placed at 16-byte boundaries while the rest
980/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000981unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000982 if (Subtarget->is64Bit()) {
983 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000984 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000985 if (TyAlign > 8)
986 return TyAlign;
987 return 8;
988 }
989
Evan Cheng29286502008-01-23 23:17:41 +0000990 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000991 if (Subtarget->hasSSE1())
992 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000993 return Align;
994}
Chris Lattner2b02a442007-02-25 08:29:00 +0000995
Evan Chengf0df0312008-05-15 08:39:06 +0000996/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000997/// and store operations as a result of memset, memcpy, and memmove
998/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000999/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001000MVT
Evan Chengf0df0312008-05-15 08:39:06 +00001001X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001002 bool isSrcConst, bool isSrcStr,
1003 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001004 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1005 // linux. This is because the stack realignment code can't handle certain
1006 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001007 const Function *F = DAG.getMachineFunction().getFunction();
1008 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1009 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001010 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1011 return MVT::v4i32;
1012 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1013 return MVT::v4f32;
1014 }
Evan Chengf0df0312008-05-15 08:39:06 +00001015 if (Subtarget->is64Bit() && Size >= 8)
1016 return MVT::i64;
1017 return MVT::i32;
1018}
1019
Evan Chengcc415862007-11-09 01:32:10 +00001020/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1021/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001022SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001023 SelectionDAG &DAG) const {
1024 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001025 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001026 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001027 // This doesn't have DebugLoc associated with it, but is not really the
1028 // same as a Register.
1029 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1030 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001031 return Table;
1032}
1033
Bill Wendlingb4202b82009-07-01 18:50:55 +00001034/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001035unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1036 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1037}
1038
Chris Lattner2b02a442007-02-25 08:29:00 +00001039//===----------------------------------------------------------------------===//
1040// Return Value Calling Convention Implementation
1041//===----------------------------------------------------------------------===//
1042
Chris Lattner59ed56b2007-02-28 04:55:35 +00001043#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001044
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001045/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001046SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001047 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001048 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001049
Chris Lattner9774c912007-02-27 05:28:59 +00001050 SmallVector<CCValAssign, 16> RVLocs;
1051 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001052 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Owen Andersond1474d02009-07-09 17:57:24 +00001053 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001054 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001055
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001056 // If this is the first return lowered for this function, add the regs to the
1057 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001058 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001059 for (unsigned i = 0; i != RVLocs.size(); ++i)
1060 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001061 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001062 }
Dan Gohman475871a2008-07-27 21:46:04 +00001063 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001064
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001065 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001066 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001067 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001068 SDValue TailCall = Chain;
1069 SDValue TargetAddress = TailCall.getOperand(1);
1070 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001071 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001072 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001073 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001074 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001075 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001076 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001077 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1078 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001079
Dan Gohman475871a2008-07-27 21:46:04 +00001080 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001081 Operands.push_back(Chain.getOperand(0));
1082 Operands.push_back(TargetAddress);
1083 Operands.push_back(StackAdjustment);
1084 // Copy registers used by the call. Last operand is a flag so it is not
1085 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001086 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001087 Operands.push_back(Chain.getOperand(i));
1088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001089 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001090 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001092
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001093 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001094 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001095
Dan Gohman475871a2008-07-27 21:46:04 +00001096 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001097 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1098 // Operand #1 = Bytes To Pop
1099 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001100
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001101 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001102 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1103 CCValAssign &VA = RVLocs[i];
1104 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001105 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Chris Lattner447ff682008-03-11 03:23:40 +00001107 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1108 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001109 if (VA.getLocReg() == X86::ST0 ||
1110 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001111 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1112 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001113 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001114 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001115 RetOps.push_back(ValToCopy);
1116 // Don't emit a copytoreg.
1117 continue;
1118 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001119
Evan Cheng242b38b2009-02-23 09:03:22 +00001120 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1121 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001122 if (Subtarget->is64Bit()) {
1123 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001124 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001125 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001126 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1127 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1128 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001129 }
1130
Dale Johannesendd64c412009-02-04 00:33:20 +00001131 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001132 Flag = Chain.getValue(1);
1133 }
Dan Gohman61a92132008-04-21 23:59:07 +00001134
1135 // The x86-64 ABI for returning structs by value requires that we copy
1136 // the sret argument into %rax for the return. We saved the argument into
1137 // a virtual register in the entry block, so now we copy the value out
1138 // and into %rax.
1139 if (Subtarget->is64Bit() &&
1140 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1141 MachineFunction &MF = DAG.getMachineFunction();
1142 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1143 unsigned Reg = FuncInfo->getSRetReturnReg();
1144 if (!Reg) {
1145 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1146 FuncInfo->setSRetReturnReg(Reg);
1147 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001148 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001149
Dale Johannesendd64c412009-02-04 00:33:20 +00001150 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001151 Flag = Chain.getValue(1);
1152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001153
Chris Lattner447ff682008-03-11 03:23:40 +00001154 RetOps[0] = Chain; // Update chain.
1155
1156 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001157 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001158 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001159
1160 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001161 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001162}
1163
1164
Chris Lattner3085e152007-02-25 08:59:22 +00001165/// LowerCallResult - Lower the result values of an ISD::CALL into the
1166/// appropriate copies out of appropriate physical registers. This assumes that
1167/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1168/// being lowered. The returns a SDNode with the same number of values as the
1169/// ISD::CALL.
1170SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001171LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001172 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001173
Scott Michelfdc40a02009-02-17 22:15:04 +00001174 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001175 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001176 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001177 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001178 bool Is64Bit = Subtarget->is64Bit();
Owen Andersond1474d02009-07-09 17:57:24 +00001179 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
1180 RVLocs, DAG.getContext());
Chris Lattnere32bbf62007-02-28 07:09:55 +00001181 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1182
Dan Gohman475871a2008-07-27 21:46:04 +00001183 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001184
Chris Lattner3085e152007-02-25 08:59:22 +00001185 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001186 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001187 CCValAssign &VA = RVLocs[i];
1188 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Torok Edwin3f142c32009-02-01 18:15:56 +00001190 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001191 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001192 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001193 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001194 }
1195
Chris Lattner8e6da152008-03-10 21:08:41 +00001196 // If this is a call to a function that returns an fp value on the floating
1197 // point stack, but where we prefer to use the value in xmm registers, copy
1198 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001199 if ((VA.getLocReg() == X86::ST0 ||
1200 VA.getLocReg() == X86::ST1) &&
1201 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001202 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001203 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Evan Cheng79fb3b42009-02-20 20:43:02 +00001205 SDValue Val;
1206 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001207 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1208 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1209 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1210 MVT::v2i64, InFlag).getValue(1);
1211 Val = Chain.getValue(0);
1212 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1213 Val, DAG.getConstant(0, MVT::i64));
1214 } else {
1215 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1216 MVT::i64, InFlag).getValue(1);
1217 Val = Chain.getValue(0);
1218 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001219 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1220 } else {
1221 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1222 CopyVT, InFlag).getValue(1);
1223 Val = Chain.getValue(0);
1224 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001225 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001226
Dan Gohman37eed792009-02-04 17:28:58 +00001227 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001228 // Round the F80 the right size, which also moves to the appropriate xmm
1229 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001230 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001231 // This truncation won't change the value.
1232 DAG.getIntPtrConstant(1));
1233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Chris Lattner8e6da152008-03-10 21:08:41 +00001235 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001236 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001237
Chris Lattner3085e152007-02-25 08:59:22 +00001238 // Merge everything together with a MERGE_VALUES node.
1239 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001240 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1241 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001242}
1243
1244
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001245//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001246// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001248// StdCall calling convention seems to be standard for many Windows' API
1249// routines and around. It differs from C calling convention just a little:
1250// callee should clean up the stack, not caller. Symbols should be also
1251// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001252// For info on fast calling convention see Fast Calling Convention (tail call)
1253// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001254
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001255/// CallIsStructReturn - Determines whether a CALL node uses struct return
1256/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001257static bool CallIsStructReturn(CallSDNode *TheCall) {
1258 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001259 if (!NumOps)
1260 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001261
Dan Gohman095cc292008-09-13 01:54:27 +00001262 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001263}
1264
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001265/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1266/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001267static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001268 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001269 if (!NumArgs)
1270 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001271
1272 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001273}
1274
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001275/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1276/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001277/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001278bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001279 if (IsVarArg)
1280 return false;
1281
Dan Gohman095cc292008-09-13 01:54:27 +00001282 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001283 default:
1284 return false;
1285 case CallingConv::X86_StdCall:
1286 return !Subtarget->is64Bit();
1287 case CallingConv::X86_FastCall:
1288 return !Subtarget->is64Bit();
1289 case CallingConv::Fast:
1290 return PerformTailCallOpt;
1291 }
1292}
1293
Dan Gohman095cc292008-09-13 01:54:27 +00001294/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1295/// given CallingConvention value.
1296CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001297 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001298 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001299 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001300 else
1301 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001302 }
1303
Gordon Henriksen86737662008-01-05 16:56:59 +00001304 if (CC == CallingConv::X86_FastCall)
1305 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001306 else if (CC == CallingConv::Fast)
1307 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001308 else
1309 return CC_X86_32_C;
1310}
1311
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001312/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1313/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001314NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001315X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001316 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001317 if (CC == CallingConv::X86_FastCall)
1318 return FastCall;
1319 else if (CC == CallingConv::X86_StdCall)
1320 return StdCall;
1321 return None;
1322}
1323
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001324
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001325/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1326/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001327/// the specific parameter attribute. The copy will be passed as a byval
1328/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001329static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001330CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001331 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1332 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001333 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001334 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001335 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001336}
1337
Dan Gohman475871a2008-07-27 21:46:04 +00001338SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001339 const CCValAssign &VA,
1340 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001341 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001342 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001343 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001344 ISD::ArgFlagsTy Flags =
1345 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001346 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001347 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001348
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001349 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001350 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001351 // In case of tail call optimization mark all arguments mutable. Since they
1352 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001353 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001354 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001355 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001356 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001357 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001358 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001359 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001360}
1361
Dan Gohman475871a2008-07-27 21:46:04 +00001362SDValue
1363X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001364 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001365 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001366 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001367
Gordon Henriksen86737662008-01-05 16:56:59 +00001368 const Function* Fn = MF.getFunction();
1369 if (Fn->hasExternalLinkage() &&
1370 Subtarget->isTargetCygMing() &&
1371 Fn->getName() == "main")
1372 FuncInfo->setForceFramePointer(true);
1373
1374 // Decorate the function name.
1375 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001376
Evan Cheng1bc78042006-04-26 01:20:17 +00001377 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001378 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001379 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001380 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001381 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001382 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001383
1384 assert(!(isVarArg && CC == CallingConv::Fast) &&
1385 "Var args not supported with calling convention fastcc");
1386
Chris Lattner638402b2007-02-28 07:00:42 +00001387 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001388 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001389 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001390 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001391
Dan Gohman475871a2008-07-27 21:46:04 +00001392 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001393 unsigned LastVal = ~0U;
1394 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1395 CCValAssign &VA = ArgLocs[i];
1396 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1397 // places.
1398 assert(VA.getValNo() != LastVal &&
1399 "Don't support value assigned to multiple locs yet");
1400 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001401
Chris Lattnerf39f7712007-02-28 05:46:49 +00001402 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001403 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001404 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001405 if (RegVT == MVT::i32)
1406 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001407 else if (Is64Bit && RegVT == MVT::i64)
1408 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001409 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001411 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001413 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001414 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001415 else if (RegVT.isVector()) {
1416 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001417 if (!Is64Bit)
1418 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1419 else {
1420 // Darwin calling convention passes MMX values in either GPRs or
1421 // XMMs in x86-64. Other targets pass them in memory.
1422 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1423 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1424 RegVT = MVT::v2i64;
1425 } else {
1426 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1427 RegVT = MVT::i64;
1428 }
1429 }
1430 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00001431 llvm_unreachable("Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001432 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001433
Bob Wilson998e1252009-04-20 18:36:57 +00001434 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001435 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001436
Chris Lattnerf39f7712007-02-28 05:46:49 +00001437 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1438 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1439 // right size.
1440 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001441 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001442 DAG.getValueType(VA.getValVT()));
1443 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001444 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001445 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001446
Chris Lattnerf39f7712007-02-28 05:46:49 +00001447 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001448 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001449
Gordon Henriksen86737662008-01-05 16:56:59 +00001450 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001451 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001452 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001453 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001454 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001455 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1456 ArgValue, DAG.getConstant(0, MVT::i64));
1457 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001458 }
1459 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001460
Chris Lattnerf39f7712007-02-28 05:46:49 +00001461 ArgValues.push_back(ArgValue);
1462 } else {
1463 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001464 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001465 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001466 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001467
Dan Gohman61a92132008-04-21 23:59:07 +00001468 // The x86-64 ABI for returning structs by value requires that we copy
1469 // the sret argument into %rax for the return. Save the argument into
1470 // a virtual register so that we can access it from the return points.
1471 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1472 MachineFunction &MF = DAG.getMachineFunction();
1473 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1474 unsigned Reg = FuncInfo->getSRetReturnReg();
1475 if (!Reg) {
1476 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1477 FuncInfo->setSRetReturnReg(Reg);
1478 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001479 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001480 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001481 }
1482
Chris Lattnerf39f7712007-02-28 05:46:49 +00001483 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001484 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001485 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001486 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001487
Evan Cheng1bc78042006-04-26 01:20:17 +00001488 // If the function takes variable number of arguments, make a frame index for
1489 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001490 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001491 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1492 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1493 }
1494 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001495 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1496
1497 // FIXME: We should really autogenerate these arrays
1498 static const unsigned GPR64ArgRegsWin64[] = {
1499 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001501 static const unsigned XMMArgRegsWin64[] = {
1502 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1503 };
1504 static const unsigned GPR64ArgRegs64Bit[] = {
1505 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1506 };
1507 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1509 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1510 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001511 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1512
1513 if (IsWin64) {
1514 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1515 GPR64ArgRegs = GPR64ArgRegsWin64;
1516 XMMArgRegs = XMMArgRegsWin64;
1517 } else {
1518 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1519 GPR64ArgRegs = GPR64ArgRegs64Bit;
1520 XMMArgRegs = XMMArgRegs64Bit;
1521 }
1522 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1523 TotalNumIntRegs);
1524 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1525 TotalNumXMMRegs);
1526
Devang Patel578efa92009-06-05 21:57:13 +00001527 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001528 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001529 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001530 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001531 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001532 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001533 // Kernel mode asks for SSE to be disabled, so don't push them
1534 // on the stack.
1535 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001536
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 // For X86-64, if there are vararg parameters that are passed via
1538 // registers, then we must store them to their spots on the stack so they
1539 // may be loaded by deferencing the result of va_next.
1540 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001541 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1542 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1543 TotalNumXMMRegs * 16, 16);
1544
Gordon Henriksen86737662008-01-05 16:56:59 +00001545 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001546 SmallVector<SDValue, 8> MemOps;
1547 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001548 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001549 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001550 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001551 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1552 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001553 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001554 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001555 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001556 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001557 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001558 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001559 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001560 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001561
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001563 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001564 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001565 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001566 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1567 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001568 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001569 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001570 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001571 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001572 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001573 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001574 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001575 }
1576 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001577 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 &MemOps[0], MemOps.size());
1579 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001580 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001581
Gordon Henriksenae636f82008-01-03 16:47:34 +00001582 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001583
Gordon Henriksen86737662008-01-05 16:56:59 +00001584 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001585 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001586 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001587 BytesCallerReserves = 0;
1588 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001589 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001590 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001591 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001592 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001593 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001594 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001595
Gordon Henriksen86737662008-01-05 16:56:59 +00001596 if (!Is64Bit) {
1597 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1598 if (CC == CallingConv::X86_FastCall)
1599 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1600 }
Evan Cheng25caf632006-05-23 21:06:34 +00001601
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001602 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001603
Evan Cheng25caf632006-05-23 21:06:34 +00001604 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001605 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001606 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001607}
1608
Dan Gohman475871a2008-07-27 21:46:04 +00001609SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001610X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001611 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001612 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001613 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001614 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001615 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001616 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001617 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001618 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001619 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001620 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001621 }
Dale Johannesenace16102009-02-03 19:33:06 +00001622 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001623 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001624}
1625
Bill Wendling64e87322009-01-16 19:25:27 +00001626/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001627/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001628SDValue
1629X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001630 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001631 SDValue Chain,
1632 bool IsTailCall,
1633 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001634 int FPDiff,
1635 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001636 if (!IsTailCall || FPDiff==0) return Chain;
1637
1638 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001639 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001640 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001641
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001642 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001643 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001644 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001645}
1646
1647/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1648/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001649static SDValue
1650EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001651 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001652 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001653 // Store the return address to the appropriate stack slot.
1654 if (!FPDiff) return Chain;
1655 // Calculate the new stack slot for the return address.
1656 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001657 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001658 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001659 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001660 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001661 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001662 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001663 return Chain;
1664}
1665
Dan Gohman475871a2008-07-27 21:46:04 +00001666SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001667 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001668 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1669 SDValue Chain = TheCall->getChain();
1670 unsigned CC = TheCall->getCallingConv();
1671 bool isVarArg = TheCall->isVarArg();
1672 bool IsTailCall = TheCall->isTailCall() &&
1673 CC == CallingConv::Fast && PerformTailCallOpt;
1674 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001676 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001677 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001678
1679 assert(!(isVarArg && CC == CallingConv::Fast) &&
1680 "Var args not supported with calling convention fastcc");
1681
Chris Lattner638402b2007-02-28 07:00:42 +00001682 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001683 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001684 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001685 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001686
Chris Lattner423c5f42007-02-28 05:31:48 +00001687 // Get a count of how many bytes are to be pushed on the stack.
1688 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001689 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001690 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001691
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 int FPDiff = 0;
1693 if (IsTailCall) {
1694 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001695 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001696 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1697 FPDiff = NumBytesCallerPushed - NumBytes;
1698
1699 // Set the delta of movement of the returnaddr stackslot.
1700 // But only set if delta is greater than previous delta.
1701 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1702 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1703 }
1704
Chris Lattnere563bbc2008-10-11 22:08:30 +00001705 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001706
Dan Gohman475871a2008-07-27 21:46:04 +00001707 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001708 // Load return adress for tail calls.
1709 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001710 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001711
Dan Gohman475871a2008-07-27 21:46:04 +00001712 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1713 SmallVector<SDValue, 8> MemOpChains;
1714 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001715
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001716 // Walk the register/memloc assignments, inserting copies/loads. In the case
1717 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001718 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1719 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001720 SDValue Arg = TheCall->getArg(i);
1721 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1722 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001723
Chris Lattner423c5f42007-02-28 05:31:48 +00001724 // Promote the value if needed.
1725 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001726 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001727 case CCValAssign::Full: break;
1728 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001729 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001730 break;
1731 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001732 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001733 break;
1734 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001735 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001737 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001738
Chris Lattner423c5f42007-02-28 05:31:48 +00001739 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001740 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001741 MVT RegVT = VA.getLocVT();
1742 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001743 switch (VA.getLocReg()) {
1744 default:
1745 break;
1746 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1747 case X86::R8: {
1748 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001749 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001750 break;
1751 }
1752 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1753 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1754 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001755 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1756 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001757 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001758 break;
1759 }
1760 }
1761 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001762 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1763 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001764 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001765 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001766 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001767 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001768
Dan Gohman095cc292008-09-13 01:54:27 +00001769 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1770 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001771 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001772 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001773 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001774
Evan Cheng32fe1032006-05-25 00:59:30 +00001775 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001777 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001778
Evan Cheng347d5f72006-04-28 21:29:37 +00001779 // Build a sequence of copy-to-reg nodes chained together with token chain
1780 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001781 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001782 // Tail call byval lowering might overwrite argument registers so in case of
1783 // tail call optimization the copies to registers are lowered later.
1784 if (!IsTailCall)
1785 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001786 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001787 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001788 InFlag = Chain.getValue(1);
1789 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001790
Chris Lattner951bf7d2009-07-09 02:44:11 +00001791
Chris Lattner88e1fd52009-07-09 04:24:46 +00001792 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001793 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1794 // GOT pointer.
1795 if (!IsTailCall) {
1796 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1797 DAG.getNode(X86ISD::GlobalBaseReg,
1798 DebugLoc::getUnknownLoc(),
1799 getPointerTy()),
1800 InFlag);
1801 InFlag = Chain.getValue(1);
1802 } else {
1803 // If we are tail calling and generating PIC/GOT style code load the
1804 // address of the callee into ECX. The value in ecx is used as target of
1805 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1806 // for tail calls on PIC/GOT architectures. Normally we would just put the
1807 // address of GOT into ebx and then call target@PLT. But for tail calls
1808 // ebx would be restored (since ebx is callee saved) before jumping to the
1809 // target@PLT.
1810
1811 // Note: The actual moving to ECX is done further down.
1812 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1813 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1814 !G->getGlobal()->hasProtectedVisibility())
1815 Callee = LowerGlobalAddress(Callee, DAG);
1816 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001817 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001818 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001819 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001820
Gordon Henriksen86737662008-01-05 16:56:59 +00001821 if (Is64Bit && isVarArg) {
1822 // From AMD64 ABI document:
1823 // For calls that may call functions that use varargs or stdargs
1824 // (prototype-less calls or calls to functions containing ellipsis (...) in
1825 // the declaration) %al is used as hidden argument to specify the number
1826 // of SSE registers used. The contents of %al do not need to match exactly
1827 // the number of registers, but must be an ubound on the number of SSE
1828 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001829
1830 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001831 // Count the number of XMM registers allocated.
1832 static const unsigned XMMArgRegs[] = {
1833 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1834 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1835 };
1836 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001837 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001838 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001839
Dale Johannesendd64c412009-02-04 00:33:20 +00001840 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1842 InFlag = Chain.getValue(1);
1843 }
1844
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001845
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001846 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001847 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SmallVector<SDValue, 8> MemOpChains2;
1849 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001851 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001852 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1854 CCValAssign &VA = ArgLocs[i];
1855 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001856 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001857 SDValue Arg = TheCall->getArg(i);
1858 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 // Create frame index.
1860 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001861 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001862 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001863 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001864
Duncan Sands276dcbd2008-03-21 09:14:45 +00001865 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001866 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001867 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001868 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001869 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001870 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001871 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001872
1873 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001874 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001875 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001876 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001877 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001878 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001879 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001880 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001881 }
1882 }
1883
1884 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001885 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001886 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001887
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001888 // Copy arguments to their registers.
1889 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001890 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001891 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001892 InFlag = Chain.getValue(1);
1893 }
Dan Gohman475871a2008-07-27 21:46:04 +00001894 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001895
Gordon Henriksen86737662008-01-05 16:56:59 +00001896 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001897 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001898 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 }
1900
Evan Cheng32fe1032006-05-25 00:59:30 +00001901 // If the callee is a GlobalAddress node (quite common, every direct call is)
1902 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001903 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001904 // We should use extra load for direct calls to dllimported functions in
1905 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001906 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001907 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001908 unsigned char OpFlags = 0;
1909
1910 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1911 // external symbols most go through the PLT in PIC mode. If the symbol
1912 // has hidden or protected visibility, or if it is static or local, then
1913 // we don't need to use the PLT - we can directly call it.
1914 if (Subtarget->isTargetELF() &&
1915 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001916 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001917 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001918 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001919 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1920 Subtarget->getDarwinVers() < 9) {
1921 // PC-relative references to external symbols should go through $stub,
1922 // unless we're building with the leopard linker or later, which
1923 // automatically synthesizes these stubs.
1924 OpFlags = X86II::MO_DARWIN_STUB;
1925 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001926
Chris Lattner74e726e2009-07-09 05:27:35 +00001927 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001928 G->getOffset(), OpFlags);
1929 }
Bill Wendling056292f2008-09-16 21:48:12 +00001930 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001931 unsigned char OpFlags = 0;
1932
1933 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1934 // symbols should go through the PLT.
1935 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001936 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001937 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001938 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001939 Subtarget->getDarwinVers() < 9) {
1940 // PC-relative references to external symbols should go through $stub,
1941 // unless we're building with the leopard linker or later, which
1942 // automatically synthesizes these stubs.
1943 OpFlags = X86II::MO_DARWIN_STUB;
1944 }
1945
Chris Lattner48a7d022009-07-09 05:02:21 +00001946 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1947 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001949 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001950
Dale Johannesendd64c412009-02-04 00:33:20 +00001951 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001952 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001953 Callee,InFlag);
1954 Callee = DAG.getRegister(Opc, getPointerTy());
1955 // Add register as live out.
1956 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001957 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001958
Chris Lattnerd96d0722007-02-25 06:40:16 +00001959 // Returns a chain & a flag for retval copy to use.
1960 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001961 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001962
1963 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001964 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1965 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001966 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001967
Gordon Henriksen86737662008-01-05 16:56:59 +00001968 // Returns a chain & a flag for retval copy to use.
1969 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1970 Ops.clear();
1971 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001972
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001973 Ops.push_back(Chain);
1974 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001975
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 if (IsTailCall)
1977 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001978
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 // Add argument registers to the end of the list so that they are known live
1980 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001981 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1982 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1983 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001984
Evan Cheng586ccac2008-03-18 23:36:35 +00001985 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00001986 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001987 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1988
1989 // Add an implicit use of AL for x86 vararg functions.
1990 if (Is64Bit && isVarArg)
1991 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1992
Gabor Greifba36cb52008-08-28 21:40:38 +00001993 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001994 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001995
Gordon Henriksen86737662008-01-05 16:56:59 +00001996 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001997 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001999 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002000 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002001
Gabor Greifba36cb52008-08-28 21:40:38 +00002002 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 }
2004
Dale Johannesenace16102009-02-03 19:33:06 +00002005 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002006 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002007
Chris Lattner2d297092006-05-23 18:50:38 +00002008 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002009 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002010 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002012 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002013 // If this is is a call to a struct-return function, the callee
2014 // pops the hidden struct pointer, so we have to push it back.
2015 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002016 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002018 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002019
Gordon Henriksenae636f82008-01-03 16:47:34 +00002020 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002021 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002022 DAG.getIntPtrConstant(NumBytes, true),
2023 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2024 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002025 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002026 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002027
Chris Lattner3085e152007-02-25 08:59:22 +00002028 // Handle result values, copying them out of physregs into vregs that we
2029 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002030 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002031 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002032}
2033
Evan Cheng25ab6902006-09-08 06:48:29 +00002034
2035//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002036// Fast Calling Convention (tail call) implementation
2037//===----------------------------------------------------------------------===//
2038
2039// Like std call, callee cleans arguments, convention except that ECX is
2040// reserved for storing the tail called function address. Only 2 registers are
2041// free for argument passing (inreg). Tail call optimization is performed
2042// provided:
2043// * tailcallopt is enabled
2044// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002045// On X86_64 architecture with GOT-style position independent code only local
2046// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002047// To keep the stack aligned according to platform abi the function
2048// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2049// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002050// If a tail called function callee has more arguments than the caller the
2051// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002052// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002053// original REtADDR, but before the saved framepointer or the spilled registers
2054// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2055// stack layout:
2056// arg1
2057// arg2
2058// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002059// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002060// move area ]
2061// (possible EBP)
2062// ESI
2063// EDI
2064// local1 ..
2065
2066/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2067/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002068unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002069 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002070 MachineFunction &MF = DAG.getMachineFunction();
2071 const TargetMachine &TM = MF.getTarget();
2072 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2073 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002074 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002075 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002076 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002077 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2078 // Number smaller than 12 so just add the difference.
2079 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2080 } else {
2081 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002082 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002083 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002084 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002085 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002086}
2087
2088/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002089/// following the call is a return. A function is eligible if caller/callee
2090/// calling conventions match, currently only fastcc supports tail calls, and
2091/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002092bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002093 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002094 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002095 if (!PerformTailCallOpt)
2096 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002097
Dan Gohman095cc292008-09-13 01:54:27 +00002098 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002099 unsigned CallerCC =
2100 DAG.getMachineFunction().getFunction()->getCallingConv();
2101 unsigned CalleeCC = TheCall->getCallingConv();
2102 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2103 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002104 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002105
2106 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002107}
2108
Dan Gohman3df24e62008-09-03 23:12:08 +00002109FastISel *
2110X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002111 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002112 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002113 DenseMap<const Value *, unsigned> &vm,
2114 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002115 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002116 DenseMap<const AllocaInst *, int> &am
2117#ifndef NDEBUG
2118 , SmallSet<Instruction*, 8> &cil
2119#endif
2120 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002121 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002122#ifndef NDEBUG
2123 , cil
2124#endif
2125 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002126}
2127
2128
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002129//===----------------------------------------------------------------------===//
2130// Other Lowering Hooks
2131//===----------------------------------------------------------------------===//
2132
2133
Dan Gohman475871a2008-07-27 21:46:04 +00002134SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002135 MachineFunction &MF = DAG.getMachineFunction();
2136 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2137 int ReturnAddrIndex = FuncInfo->getRAIndex();
2138
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002139 if (ReturnAddrIndex == 0) {
2140 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002141 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002142 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002143 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002144 }
2145
Evan Cheng25ab6902006-09-08 06:48:29 +00002146 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002147}
2148
2149
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002150/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2151/// specific condition code, returning the condition code and the LHS/RHS of the
2152/// comparison to make.
2153static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2154 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002155 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002156 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2157 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2158 // X > -1 -> X == 0, jump !sign.
2159 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002160 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002161 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2162 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002163 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002164 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002165 // X < 1 -> X <= 0
2166 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002167 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002168 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002169 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002170
Evan Chengd9558e02006-01-06 00:43:03 +00002171 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002172 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002173 case ISD::SETEQ: return X86::COND_E;
2174 case ISD::SETGT: return X86::COND_G;
2175 case ISD::SETGE: return X86::COND_GE;
2176 case ISD::SETLT: return X86::COND_L;
2177 case ISD::SETLE: return X86::COND_LE;
2178 case ISD::SETNE: return X86::COND_NE;
2179 case ISD::SETULT: return X86::COND_B;
2180 case ISD::SETUGT: return X86::COND_A;
2181 case ISD::SETULE: return X86::COND_BE;
2182 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002183 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002184 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002185
Chris Lattner4c78e022008-12-23 23:42:27 +00002186 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002187
Chris Lattner4c78e022008-12-23 23:42:27 +00002188 // If LHS is a foldable load, but RHS is not, flip the condition.
2189 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2190 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2191 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2192 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002193 }
2194
Chris Lattner4c78e022008-12-23 23:42:27 +00002195 switch (SetCCOpcode) {
2196 default: break;
2197 case ISD::SETOLT:
2198 case ISD::SETOLE:
2199 case ISD::SETUGT:
2200 case ISD::SETUGE:
2201 std::swap(LHS, RHS);
2202 break;
2203 }
2204
2205 // On a floating point condition, the flags are set as follows:
2206 // ZF PF CF op
2207 // 0 | 0 | 0 | X > Y
2208 // 0 | 0 | 1 | X < Y
2209 // 1 | 0 | 0 | X == Y
2210 // 1 | 1 | 1 | unordered
2211 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002212 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002213 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002214 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002215 case ISD::SETOLT: // flipped
2216 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002217 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002218 case ISD::SETOLE: // flipped
2219 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002220 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002221 case ISD::SETUGT: // flipped
2222 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002223 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002224 case ISD::SETUGE: // flipped
2225 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002226 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002227 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002228 case ISD::SETNE: return X86::COND_NE;
2229 case ISD::SETUO: return X86::COND_P;
2230 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002231 }
Evan Chengd9558e02006-01-06 00:43:03 +00002232}
2233
Evan Cheng4a460802006-01-11 00:33:36 +00002234/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2235/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002236/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002237static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002238 switch (X86CC) {
2239 default:
2240 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002241 case X86::COND_B:
2242 case X86::COND_BE:
2243 case X86::COND_E:
2244 case X86::COND_P:
2245 case X86::COND_A:
2246 case X86::COND_AE:
2247 case X86::COND_NE:
2248 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002249 return true;
2250 }
2251}
2252
Nate Begeman9008ca62009-04-27 18:41:29 +00002253/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2254/// the specified range (L, H].
2255static bool isUndefOrInRange(int Val, int Low, int Hi) {
2256 return (Val < 0) || (Val >= Low && Val < Hi);
2257}
2258
2259/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2260/// specified value.
2261static bool isUndefOrEqual(int Val, int CmpVal) {
2262 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002263 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002264 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002265}
2266
Nate Begeman9008ca62009-04-27 18:41:29 +00002267/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2268/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2269/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002270static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002271 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2272 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2273 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2274 return (Mask[0] < 2 && Mask[1] < 2);
2275 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002276}
2277
Nate Begeman9008ca62009-04-27 18:41:29 +00002278bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2279 SmallVector<int, 8> M;
2280 N->getMask(M);
2281 return ::isPSHUFDMask(M, N->getValueType(0));
2282}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002283
Nate Begeman9008ca62009-04-27 18:41:29 +00002284/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2285/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002286static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002287 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002288 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002289
2290 // Lower quadword copied in order or undef.
2291 for (int i = 0; i != 4; ++i)
2292 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002293 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002294
Evan Cheng506d3df2006-03-29 23:07:14 +00002295 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002296 for (int i = 4; i != 8; ++i)
2297 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002298 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002299
Evan Cheng506d3df2006-03-29 23:07:14 +00002300 return true;
2301}
2302
Nate Begeman9008ca62009-04-27 18:41:29 +00002303bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2304 SmallVector<int, 8> M;
2305 N->getMask(M);
2306 return ::isPSHUFHWMask(M, N->getValueType(0));
2307}
Evan Cheng506d3df2006-03-29 23:07:14 +00002308
Nate Begeman9008ca62009-04-27 18:41:29 +00002309/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2310/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002311static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002312 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002313 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002314
Rafael Espindola15684b22009-04-24 12:40:33 +00002315 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002316 for (int i = 4; i != 8; ++i)
2317 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002318 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002319
Rafael Espindola15684b22009-04-24 12:40:33 +00002320 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002321 for (int i = 0; i != 4; ++i)
2322 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002323 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002324
Rafael Espindola15684b22009-04-24 12:40:33 +00002325 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002326}
2327
Nate Begeman9008ca62009-04-27 18:41:29 +00002328bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2329 SmallVector<int, 8> M;
2330 N->getMask(M);
2331 return ::isPSHUFLWMask(M, N->getValueType(0));
2332}
2333
Evan Cheng14aed5e2006-03-24 01:18:28 +00002334/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2335/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002336static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002337 int NumElems = VT.getVectorNumElements();
2338 if (NumElems != 2 && NumElems != 4)
2339 return false;
2340
2341 int Half = NumElems / 2;
2342 for (int i = 0; i < Half; ++i)
2343 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002344 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002345 for (int i = Half; i < NumElems; ++i)
2346 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002347 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002348
Evan Cheng14aed5e2006-03-24 01:18:28 +00002349 return true;
2350}
2351
Nate Begeman9008ca62009-04-27 18:41:29 +00002352bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2353 SmallVector<int, 8> M;
2354 N->getMask(M);
2355 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002356}
2357
Evan Cheng213d2cf2007-05-17 18:45:50 +00002358/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002359/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2360/// half elements to come from vector 1 (which would equal the dest.) and
2361/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002362static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002363 int NumElems = VT.getVectorNumElements();
2364
2365 if (NumElems != 2 && NumElems != 4)
2366 return false;
2367
2368 int Half = NumElems / 2;
2369 for (int i = 0; i < Half; ++i)
2370 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002371 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002372 for (int i = Half; i < NumElems; ++i)
2373 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002374 return false;
2375 return true;
2376}
2377
Nate Begeman9008ca62009-04-27 18:41:29 +00002378static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2379 SmallVector<int, 8> M;
2380 N->getMask(M);
2381 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002382}
2383
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002384/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2385/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002386bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2387 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002388 return false;
2389
Evan Cheng2064a2b2006-03-28 06:50:32 +00002390 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002391 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2392 isUndefOrEqual(N->getMaskElt(1), 7) &&
2393 isUndefOrEqual(N->getMaskElt(2), 2) &&
2394 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002395}
2396
Evan Cheng5ced1d82006-04-06 23:23:56 +00002397/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2398/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002399bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2400 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002401
Evan Cheng5ced1d82006-04-06 23:23:56 +00002402 if (NumElems != 2 && NumElems != 4)
2403 return false;
2404
Evan Chengc5cdff22006-04-07 21:53:05 +00002405 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002406 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002407 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002408
Evan Chengc5cdff22006-04-07 21:53:05 +00002409 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002410 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002411 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002412
2413 return true;
2414}
2415
2416/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002417/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2418/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002419bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2420 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002421
Evan Cheng5ced1d82006-04-06 23:23:56 +00002422 if (NumElems != 2 && NumElems != 4)
2423 return false;
2424
Evan Chengc5cdff22006-04-07 21:53:05 +00002425 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002426 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002427 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002428
Nate Begeman9008ca62009-04-27 18:41:29 +00002429 for (unsigned i = 0; i < NumElems/2; ++i)
2430 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002431 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002432
2433 return true;
2434}
2435
Nate Begeman9008ca62009-04-27 18:41:29 +00002436/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2437/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2438/// <2, 3, 2, 3>
2439bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2440 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2441
2442 if (NumElems != 4)
2443 return false;
2444
2445 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2446 isUndefOrEqual(N->getMaskElt(1), 3) &&
2447 isUndefOrEqual(N->getMaskElt(2), 2) &&
2448 isUndefOrEqual(N->getMaskElt(3), 3);
2449}
2450
Evan Cheng0038e592006-03-28 00:39:58 +00002451/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2452/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002453static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002454 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002455 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002456 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002457 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002458
2459 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2460 int BitI = Mask[i];
2461 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002462 if (!isUndefOrEqual(BitI, j))
2463 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002464 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002465 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002466 return false;
2467 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002468 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002469 return false;
2470 }
Evan Cheng0038e592006-03-28 00:39:58 +00002471 }
Evan Cheng0038e592006-03-28 00:39:58 +00002472 return true;
2473}
2474
Nate Begeman9008ca62009-04-27 18:41:29 +00002475bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2476 SmallVector<int, 8> M;
2477 N->getMask(M);
2478 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002479}
2480
Evan Cheng4fcb9222006-03-28 02:43:26 +00002481/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2482/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002483static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002484 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002485 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002486 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002487 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002488
2489 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2490 int BitI = Mask[i];
2491 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002492 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002493 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002494 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002495 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002496 return false;
2497 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002498 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002499 return false;
2500 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002501 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002502 return true;
2503}
2504
Nate Begeman9008ca62009-04-27 18:41:29 +00002505bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2506 SmallVector<int, 8> M;
2507 N->getMask(M);
2508 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002509}
2510
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002511/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2512/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2513/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002514static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002515 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002516 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002517 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002518
2519 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2520 int BitI = Mask[i];
2521 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002522 if (!isUndefOrEqual(BitI, j))
2523 return false;
2524 if (!isUndefOrEqual(BitI1, j))
2525 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002526 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002527 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002528}
2529
Nate Begeman9008ca62009-04-27 18:41:29 +00002530bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2531 SmallVector<int, 8> M;
2532 N->getMask(M);
2533 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2534}
2535
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002536/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2537/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2538/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002539static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002540 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002541 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2542 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002543
2544 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2545 int BitI = Mask[i];
2546 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002547 if (!isUndefOrEqual(BitI, j))
2548 return false;
2549 if (!isUndefOrEqual(BitI1, j))
2550 return false;
2551 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002552 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002553}
2554
Nate Begeman9008ca62009-04-27 18:41:29 +00002555bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2556 SmallVector<int, 8> M;
2557 N->getMask(M);
2558 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2559}
2560
Evan Cheng017dcc62006-04-21 01:05:10 +00002561/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2562/// specifies a shuffle of elements that is suitable for input to MOVSS,
2563/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002564static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002565 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002566 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002567
2568 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002569
2570 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002571 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002572
2573 for (int i = 1; i < NumElts; ++i)
2574 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002575 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002576
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002577 return true;
2578}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002579
Nate Begeman9008ca62009-04-27 18:41:29 +00002580bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2581 SmallVector<int, 8> M;
2582 N->getMask(M);
2583 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002584}
2585
Evan Cheng017dcc62006-04-21 01:05:10 +00002586/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2587/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002588/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002589static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002590 bool V2IsSplat = false, bool V2IsUndef = false) {
2591 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002592 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002593 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002594
2595 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002596 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002597
2598 for (int i = 1; i < NumOps; ++i)
2599 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2600 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2601 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002602 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002603
Evan Cheng39623da2006-04-20 08:58:49 +00002604 return true;
2605}
2606
Nate Begeman9008ca62009-04-27 18:41:29 +00002607static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002608 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 SmallVector<int, 8> M;
2610 N->getMask(M);
2611 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002612}
2613
Evan Chengd9539472006-04-14 21:59:03 +00002614/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2615/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002616bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2617 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002618 return false;
2619
2620 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002621 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002622 int Elt = N->getMaskElt(i);
2623 if (Elt >= 0 && Elt != 1)
2624 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002625 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002626
2627 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002628 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 int Elt = N->getMaskElt(i);
2630 if (Elt >= 0 && Elt != 3)
2631 return false;
2632 if (Elt == 3)
2633 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002634 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002635 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002636 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002637 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002638}
2639
2640/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2641/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002642bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2643 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002644 return false;
2645
2646 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 for (unsigned i = 0; i < 2; ++i)
2648 if (N->getMaskElt(i) > 0)
2649 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002650
2651 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002652 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002653 int Elt = N->getMaskElt(i);
2654 if (Elt >= 0 && Elt != 2)
2655 return false;
2656 if (Elt == 2)
2657 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002658 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002659 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002660 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002661}
2662
Evan Cheng0b457f02008-09-25 20:50:48 +00002663/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2664/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002665bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2666 int e = N->getValueType(0).getVectorNumElements() / 2;
2667
2668 for (int i = 0; i < e; ++i)
2669 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002670 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 for (int i = 0; i < e; ++i)
2672 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002673 return false;
2674 return true;
2675}
2676
Evan Cheng63d33002006-03-22 08:01:21 +00002677/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2678/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2679/// instructions.
2680unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2682 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2683
Evan Chengb9df0ca2006-03-22 02:53:00 +00002684 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2685 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002686 for (int i = 0; i < NumOperands; ++i) {
2687 int Val = SVOp->getMaskElt(NumOperands-i-1);
2688 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002689 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002690 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002691 if (i != NumOperands - 1)
2692 Mask <<= Shift;
2693 }
Evan Cheng63d33002006-03-22 08:01:21 +00002694 return Mask;
2695}
2696
Evan Cheng506d3df2006-03-29 23:07:14 +00002697/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2698/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2699/// instructions.
2700unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002702 unsigned Mask = 0;
2703 // 8 nodes, but we only care about the last 4.
2704 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 int Val = SVOp->getMaskElt(i);
2706 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002707 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002708 if (i != 4)
2709 Mask <<= 2;
2710 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002711 return Mask;
2712}
2713
2714/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2715/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2716/// instructions.
2717unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002718 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002719 unsigned Mask = 0;
2720 // 8 nodes, but we only care about the first 4.
2721 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 int Val = SVOp->getMaskElt(i);
2723 if (Val >= 0)
2724 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002725 if (i != 0)
2726 Mask <<= 2;
2727 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002728 return Mask;
2729}
2730
Nate Begeman9008ca62009-04-27 18:41:29 +00002731/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2732/// their permute mask.
2733static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2734 SelectionDAG &DAG) {
2735 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002736 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 SmallVector<int, 8> MaskVec;
2738
Nate Begeman5a5ca152009-04-29 05:20:52 +00002739 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 int idx = SVOp->getMaskElt(i);
2741 if (idx < 0)
2742 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002743 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002745 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002747 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2749 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002750}
2751
Evan Cheng779ccea2007-12-07 21:30:01 +00002752/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2753/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002754static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002755 unsigned NumElems = VT.getVectorNumElements();
2756 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 int idx = Mask[i];
2758 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002759 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002760 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002762 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002764 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002765}
2766
Evan Cheng533a0aa2006-04-19 20:35:22 +00002767/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2768/// match movhlps. The lower half elements should come from upper half of
2769/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002770/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002771static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2772 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002773 return false;
2774 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002776 return false;
2777 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002779 return false;
2780 return true;
2781}
2782
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002784/// is promoted to a vector. It also returns the LoadSDNode by reference if
2785/// required.
2786static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002787 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2788 return false;
2789 N = N->getOperand(0).getNode();
2790 if (!ISD::isNON_EXTLoad(N))
2791 return false;
2792 if (LD)
2793 *LD = cast<LoadSDNode>(N);
2794 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002795}
2796
Evan Cheng533a0aa2006-04-19 20:35:22 +00002797/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2798/// match movlp{s|d}. The lower half elements should come from lower half of
2799/// V1 (and in order), and the upper half elements should come from the upper
2800/// half of V2 (and in order). And since V1 will become the source of the
2801/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002802static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2803 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002804 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002805 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002806 // Is V2 is a vector load, don't do this transformation. We will try to use
2807 // load folding shufps op.
2808 if (ISD::isNON_EXTLoad(V2))
2809 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002810
Nate Begeman5a5ca152009-04-29 05:20:52 +00002811 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002812
Evan Cheng533a0aa2006-04-19 20:35:22 +00002813 if (NumElems != 2 && NumElems != 4)
2814 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002815 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002817 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002818 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002820 return false;
2821 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002822}
2823
Evan Cheng39623da2006-04-20 08:58:49 +00002824/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2825/// all the same.
2826static bool isSplatVector(SDNode *N) {
2827 if (N->getOpcode() != ISD::BUILD_VECTOR)
2828 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002829
Dan Gohman475871a2008-07-27 21:46:04 +00002830 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002831 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2832 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002833 return false;
2834 return true;
2835}
2836
Evan Cheng213d2cf2007-05-17 18:45:50 +00002837/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2838/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002839static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002840 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002841 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002842 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002843 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002844}
2845
2846/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002847/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002848/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002849static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002850 SDValue V1 = N->getOperand(0);
2851 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002852 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2853 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002855 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002857 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2858 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2860 return false;
2861 } else if (Idx >= 0) {
2862 unsigned Opc = V1.getOpcode();
2863 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2864 continue;
2865 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002866 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002867 }
2868 }
2869 return true;
2870}
2871
2872/// getZeroVector - Returns a vector of specified type with all zero elements.
2873///
Dale Johannesenace16102009-02-03 19:33:06 +00002874static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2875 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002876 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002877
Chris Lattner8a594482007-11-25 00:24:49 +00002878 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2879 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002880 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002881 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002882 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002883 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002884 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002885 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002886 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002887 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002888 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002889 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002890 }
Dale Johannesenace16102009-02-03 19:33:06 +00002891 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002892}
2893
Chris Lattner8a594482007-11-25 00:24:49 +00002894/// getOnesVector - Returns a vector of specified type with all bits set.
2895///
Dale Johannesenace16102009-02-03 19:33:06 +00002896static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002897 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002898
Chris Lattner8a594482007-11-25 00:24:49 +00002899 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2900 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002901 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2902 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002903 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002904 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002905 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002906 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002907 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002908}
2909
2910
Evan Cheng39623da2006-04-20 08:58:49 +00002911/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2912/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002913static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2914 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002915 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002916
Evan Cheng39623da2006-04-20 08:58:49 +00002917 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002918 SmallVector<int, 8> MaskVec;
2919 SVOp->getMask(MaskVec);
2920
Nate Begeman5a5ca152009-04-29 05:20:52 +00002921 for (unsigned i = 0; i != NumElems; ++i) {
2922 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 MaskVec[i] = NumElems;
2924 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002925 }
Evan Cheng39623da2006-04-20 08:58:49 +00002926 }
Evan Cheng39623da2006-04-20 08:58:49 +00002927 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002928 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2929 SVOp->getOperand(1), &MaskVec[0]);
2930 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002931}
2932
Evan Cheng017dcc62006-04-21 01:05:10 +00002933/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2934/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002935static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2936 SDValue V2) {
2937 unsigned NumElems = VT.getVectorNumElements();
2938 SmallVector<int, 8> Mask;
2939 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002940 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002941 Mask.push_back(i);
2942 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002943}
2944
Nate Begeman9008ca62009-04-27 18:41:29 +00002945/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2946static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2947 SDValue V2) {
2948 unsigned NumElems = VT.getVectorNumElements();
2949 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002950 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 Mask.push_back(i);
2952 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002953 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002955}
2956
Nate Begeman9008ca62009-04-27 18:41:29 +00002957/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2958static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2959 SDValue V2) {
2960 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002961 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002963 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 Mask.push_back(i + Half);
2965 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002966 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002968}
2969
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002970/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002971static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2972 bool HasSSE2) {
2973 if (SV->getValueType(0).getVectorNumElements() <= 4)
2974 return SDValue(SV, 0);
2975
2976 MVT PVT = MVT::v4f32;
2977 MVT VT = SV->getValueType(0);
2978 DebugLoc dl = SV->getDebugLoc();
2979 SDValue V1 = SV->getOperand(0);
2980 int NumElems = VT.getVectorNumElements();
2981 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002982
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 // unpack elements to the correct location
2984 while (NumElems > 4) {
2985 if (EltNo < NumElems/2) {
2986 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2987 } else {
2988 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2989 EltNo -= NumElems/2;
2990 }
2991 NumElems >>= 1;
2992 }
2993
2994 // Perform the splat.
2995 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002996 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2998 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002999}
3000
Evan Chengba05f722006-04-21 23:03:30 +00003001/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003002/// vector of zero or undef vector. This produces a shuffle where the low
3003/// element of V2 is swizzled into the zero/undef vector, landing at element
3004/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003005static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003006 bool isZero, bool HasSSE2,
3007 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003008 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003009 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3011 unsigned NumElems = VT.getVectorNumElements();
3012 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003013 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 // If this is the insertion idx, put the low elt of V2 here.
3015 MaskVec.push_back(i == Idx ? NumElems : i);
3016 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003017}
3018
Evan Chengf26ffe92008-05-29 08:22:04 +00003019/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3020/// a shuffle that is zero.
3021static
Nate Begeman9008ca62009-04-27 18:41:29 +00003022unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3023 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003024 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003026 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 int Idx = SVOp->getMaskElt(Index);
3028 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003029 ++NumZeros;
3030 continue;
3031 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003033 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003034 ++NumZeros;
3035 else
3036 break;
3037 }
3038 return NumZeros;
3039}
3040
3041/// isVectorShift - Returns true if the shuffle can be implemented as a
3042/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003043/// FIXME: split into pslldqi, psrldqi, palignr variants.
3044static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003045 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003047
3048 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003050 if (!NumZeros) {
3051 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003053 if (!NumZeros)
3054 return false;
3055 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003056 bool SeenV1 = false;
3057 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 for (int i = NumZeros; i < NumElems; ++i) {
3059 int Val = isLeft ? (i - NumZeros) : i;
3060 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3061 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003062 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003063 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003064 SeenV1 = true;
3065 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003066 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003067 SeenV2 = true;
3068 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003070 return false;
3071 }
3072 if (SeenV1 && SeenV2)
3073 return false;
3074
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003076 ShAmt = NumZeros;
3077 return true;
3078}
3079
3080
Evan Chengc78d3b42006-04-24 18:01:45 +00003081/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3082///
Dan Gohman475871a2008-07-27 21:46:04 +00003083static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003084 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003085 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003086 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003087 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003088
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003089 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003090 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003091 bool First = true;
3092 for (unsigned i = 0; i < 16; ++i) {
3093 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3094 if (ThisIsNonZero && First) {
3095 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003096 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003097 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003098 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003099 First = false;
3100 }
3101
3102 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003103 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003104 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3105 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003106 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003107 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003108 }
3109 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003110 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3111 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003112 ThisElt, DAG.getConstant(8, MVT::i8));
3113 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003114 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003115 } else
3116 ThisElt = LastElt;
3117
Gabor Greifba36cb52008-08-28 21:40:38 +00003118 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003119 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003120 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003121 }
3122 }
3123
Dale Johannesenace16102009-02-03 19:33:06 +00003124 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003125}
3126
Bill Wendlinga348c562007-03-22 18:42:45 +00003127/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003128///
Dan Gohman475871a2008-07-27 21:46:04 +00003129static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003130 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003131 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003132 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003133 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003134
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003135 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003136 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003137 bool First = true;
3138 for (unsigned i = 0; i < 8; ++i) {
3139 bool isNonZero = (NonZeros & (1 << i)) != 0;
3140 if (isNonZero) {
3141 if (First) {
3142 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003143 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003144 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003145 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003146 First = false;
3147 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003148 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003149 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003150 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003151 }
3152 }
3153
3154 return V;
3155}
3156
Evan Chengf26ffe92008-05-29 08:22:04 +00003157/// getVShift - Return a vector logical shift node.
3158///
Dan Gohman475871a2008-07-27 21:46:04 +00003159static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 unsigned NumBits, SelectionDAG &DAG,
3161 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003162 bool isMMX = VT.getSizeInBits() == 64;
3163 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003164 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003165 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3166 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3167 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003168 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003169}
3170
Dan Gohman475871a2008-07-27 21:46:04 +00003171SDValue
3172X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003173 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003174 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003175 if (ISD::isBuildVectorAllZeros(Op.getNode())
3176 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003177 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3178 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3179 // eliminated on x86-32 hosts.
3180 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3181 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003182
Gabor Greifba36cb52008-08-28 21:40:38 +00003183 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003184 return getOnesVector(Op.getValueType(), DAG, dl);
3185 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003186 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003187
Duncan Sands83ec4b62008-06-06 12:08:01 +00003188 MVT VT = Op.getValueType();
3189 MVT EVT = VT.getVectorElementType();
3190 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003191
3192 unsigned NumElems = Op.getNumOperands();
3193 unsigned NumZero = 0;
3194 unsigned NumNonZero = 0;
3195 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003196 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003197 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003198 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003199 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003200 if (Elt.getOpcode() == ISD::UNDEF)
3201 continue;
3202 Values.insert(Elt);
3203 if (Elt.getOpcode() != ISD::Constant &&
3204 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003205 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003206 if (isZeroNode(Elt))
3207 NumZero++;
3208 else {
3209 NonZeros |= (1 << i);
3210 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003211 }
3212 }
3213
Dan Gohman7f321562007-06-25 16:23:39 +00003214 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003215 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003216 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003217 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003218
Chris Lattner67f453a2008-03-09 05:42:06 +00003219 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003220 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003221 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003222 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003223
Chris Lattner62098042008-03-09 01:05:04 +00003224 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3225 // the value are obviously zero, truncate the value to i32 and do the
3226 // insertion that way. Only do this if the value is non-constant or if the
3227 // value is a constant being inserted into element 0. It is cheaper to do
3228 // a constant pool load than it is to do a movd + shuffle.
3229 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3230 (!IsAllConstants || Idx == 0)) {
3231 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3232 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003233 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3234 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003235
Chris Lattner62098042008-03-09 01:05:04 +00003236 // Truncate the value (which may itself be a constant) to i32, and
3237 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003238 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3239 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003240 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3241 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003242
Chris Lattner62098042008-03-09 01:05:04 +00003243 // Now we have our 32-bit value zero extended in the low element of
3244 // a vector. If Idx != 0, swizzle it into place.
3245 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 SmallVector<int, 4> Mask;
3247 Mask.push_back(Idx);
3248 for (unsigned i = 1; i != VecElts; ++i)
3249 Mask.push_back(i);
3250 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3251 DAG.getUNDEF(Item.getValueType()),
3252 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003253 }
Dale Johannesenace16102009-02-03 19:33:06 +00003254 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003255 }
3256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003257
Chris Lattner19f79692008-03-08 22:59:52 +00003258 // If we have a constant or non-constant insertion into the low element of
3259 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3260 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003261 // depending on what the source datatype is.
3262 if (Idx == 0) {
3263 if (NumZero == 0) {
3264 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3265 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3266 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3267 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3268 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3269 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3270 DAG);
3271 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3272 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3273 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3274 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3275 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3276 Subtarget->hasSSE2(), DAG);
3277 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3278 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003279 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003280
3281 // Is it a vector logical left shift?
3282 if (NumElems == 2 && Idx == 1 &&
3283 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003284 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003285 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003286 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003287 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003288 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003290
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003291 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003292 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003293
Chris Lattner19f79692008-03-08 22:59:52 +00003294 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3295 // is a non-constant being inserted into an element other than the low one,
3296 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3297 // movd/movss) to move this into the low element, then shuffle it into
3298 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003299 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003300 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003301
Evan Cheng0db9fe62006-04-25 20:13:52 +00003302 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003303 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3304 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003306 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 MaskVec.push_back(i == Idx ? 0 : 1);
3308 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003309 }
3310 }
3311
Chris Lattner67f453a2008-03-09 05:42:06 +00003312 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3313 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003314 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003315
Dan Gohmana3941172007-07-24 22:55:08 +00003316 // A vector full of immediates; various special cases are already
3317 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003318 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003319 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003320
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003321 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003322 if (EVTBits == 64) {
3323 if (NumNonZero == 1) {
3324 // One half is zero or undef.
3325 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003326 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003327 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003328 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3329 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003330 }
Dan Gohman475871a2008-07-27 21:46:04 +00003331 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003332 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003333
3334 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003335 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003336 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003337 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003338 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003339 }
3340
Bill Wendling826f36f2007-03-28 00:57:11 +00003341 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003342 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003343 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003344 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003345 }
3346
3347 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003349 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003350 if (NumElems == 4 && NumZero > 0) {
3351 for (unsigned i = 0; i < 4; ++i) {
3352 bool isZero = !(NonZeros & (1 << i));
3353 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003354 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003355 else
Dale Johannesenace16102009-02-03 19:33:06 +00003356 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003357 }
3358
3359 for (unsigned i = 0; i < 2; ++i) {
3360 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3361 default: break;
3362 case 0:
3363 V[i] = V[i*2]; // Must be a zero vector.
3364 break;
3365 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003367 break;
3368 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003370 break;
3371 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003373 break;
3374 }
3375 }
3376
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003378 bool Reverse = (NonZeros & 0x3) == 2;
3379 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003381 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3382 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3384 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003385 }
3386
3387 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3389 // values to be inserted is equal to the number of elements, in which case
3390 // use the unpack code below in the hopes of matching the consecutive elts
3391 // load merge pattern for shuffles.
3392 // FIXME: We could probably just check that here directly.
3393 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3394 getSubtarget()->hasSSE41()) {
3395 V[0] = DAG.getUNDEF(VT);
3396 for (unsigned i = 0; i < NumElems; ++i)
3397 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3398 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3399 Op.getOperand(i), DAG.getIntPtrConstant(i));
3400 return V[0];
3401 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003402 // Expand into a number of unpckl*.
3403 // e.g. for v4f32
3404 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3405 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3406 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003407 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003408 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003409 NumElems >>= 1;
3410 while (NumElems != 0) {
3411 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003413 NumElems >>= 1;
3414 }
3415 return V[0];
3416 }
3417
Dan Gohman475871a2008-07-27 21:46:04 +00003418 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003419}
3420
Nate Begemanb9a47b82009-02-23 08:49:38 +00003421// v8i16 shuffles - Prefer shuffles in the following order:
3422// 1. [all] pshuflw, pshufhw, optional move
3423// 2. [ssse3] 1 x pshufb
3424// 3. [ssse3] 2 x pshufb + 1 x por
3425// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003426static
Nate Begeman9008ca62009-04-27 18:41:29 +00003427SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3428 SelectionDAG &DAG, X86TargetLowering &TLI) {
3429 SDValue V1 = SVOp->getOperand(0);
3430 SDValue V2 = SVOp->getOperand(1);
3431 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003432 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003433
Nate Begemanb9a47b82009-02-23 08:49:38 +00003434 // Determine if more than 1 of the words in each of the low and high quadwords
3435 // of the result come from the same quadword of one of the two inputs. Undef
3436 // mask values count as coming from any quadword, for better codegen.
3437 SmallVector<unsigned, 4> LoQuad(4);
3438 SmallVector<unsigned, 4> HiQuad(4);
3439 BitVector InputQuads(4);
3440 for (unsigned i = 0; i < 8; ++i) {
3441 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003443 MaskVals.push_back(EltIdx);
3444 if (EltIdx < 0) {
3445 ++Quad[0];
3446 ++Quad[1];
3447 ++Quad[2];
3448 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003449 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003450 }
3451 ++Quad[EltIdx / 4];
3452 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003453 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003454
Nate Begemanb9a47b82009-02-23 08:49:38 +00003455 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003456 unsigned MaxQuad = 1;
3457 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003458 if (LoQuad[i] > MaxQuad) {
3459 BestLoQuad = i;
3460 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003461 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003462 }
3463
Nate Begemanb9a47b82009-02-23 08:49:38 +00003464 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003465 MaxQuad = 1;
3466 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003467 if (HiQuad[i] > MaxQuad) {
3468 BestHiQuad = i;
3469 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003470 }
3471 }
3472
Nate Begemanb9a47b82009-02-23 08:49:38 +00003473 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3474 // of the two input vectors, shuffle them into one input vector so only a
3475 // single pshufb instruction is necessary. If There are more than 2 input
3476 // quads, disable the next transformation since it does not help SSSE3.
3477 bool V1Used = InputQuads[0] || InputQuads[1];
3478 bool V2Used = InputQuads[2] || InputQuads[3];
3479 if (TLI.getSubtarget()->hasSSSE3()) {
3480 if (InputQuads.count() == 2 && V1Used && V2Used) {
3481 BestLoQuad = InputQuads.find_first();
3482 BestHiQuad = InputQuads.find_next(BestLoQuad);
3483 }
3484 if (InputQuads.count() > 2) {
3485 BestLoQuad = -1;
3486 BestHiQuad = -1;
3487 }
3488 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003489
Nate Begemanb9a47b82009-02-23 08:49:38 +00003490 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3491 // the shuffle mask. If a quad is scored as -1, that means that it contains
3492 // words from all 4 input quadwords.
3493 SDValue NewV;
3494 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003495 SmallVector<int, 8> MaskV;
3496 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3497 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3498 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3499 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3500 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003501 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003502
Nate Begemanb9a47b82009-02-23 08:49:38 +00003503 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3504 // source words for the shuffle, to aid later transformations.
3505 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003506 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003507 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003508 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003509 if (idx != (int)i)
3510 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003511 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003512 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003513 AllWordsInNewV = false;
3514 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003515 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003516
Nate Begemanb9a47b82009-02-23 08:49:38 +00003517 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3518 if (AllWordsInNewV) {
3519 for (int i = 0; i != 8; ++i) {
3520 int idx = MaskVals[i];
3521 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003522 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003523 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3524 if ((idx != i) && idx < 4)
3525 pshufhw = false;
3526 if ((idx != i) && idx > 3)
3527 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003528 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003529 V1 = NewV;
3530 V2Used = false;
3531 BestLoQuad = 0;
3532 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003533 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003534
Nate Begemanb9a47b82009-02-23 08:49:38 +00003535 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3536 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003537 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003538 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3539 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003540 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003541 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003542
3543 // If we have SSSE3, and all words of the result are from 1 input vector,
3544 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3545 // is present, fall back to case 4.
3546 if (TLI.getSubtarget()->hasSSSE3()) {
3547 SmallVector<SDValue,16> pshufbMask;
3548
3549 // If we have elements from both input vectors, set the high bit of the
3550 // shuffle mask element to zero out elements that come from V2 in the V1
3551 // mask, and elements that come from V1 in the V2 mask, so that the two
3552 // results can be OR'd together.
3553 bool TwoInputs = V1Used && V2Used;
3554 for (unsigned i = 0; i != 8; ++i) {
3555 int EltIdx = MaskVals[i] * 2;
3556 if (TwoInputs && (EltIdx >= 16)) {
3557 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3558 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3559 continue;
3560 }
3561 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3562 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3563 }
3564 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3565 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003566 DAG.getNode(ISD::BUILD_VECTOR, dl,
3567 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003568 if (!TwoInputs)
3569 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3570
3571 // Calculate the shuffle mask for the second input, shuffle it, and
3572 // OR it with the first shuffled input.
3573 pshufbMask.clear();
3574 for (unsigned i = 0; i != 8; ++i) {
3575 int EltIdx = MaskVals[i] * 2;
3576 if (EltIdx < 16) {
3577 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3578 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3579 continue;
3580 }
3581 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3582 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3583 }
3584 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3585 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003586 DAG.getNode(ISD::BUILD_VECTOR, dl,
3587 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003588 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3589 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3590 }
3591
3592 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3593 // and update MaskVals with new element order.
3594 BitVector InOrder(8);
3595 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003597 for (int i = 0; i != 4; ++i) {
3598 int idx = MaskVals[i];
3599 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003601 InOrder.set(i);
3602 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003604 InOrder.set(i);
3605 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003606 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003607 }
3608 }
3609 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003610 MaskV.push_back(i);
3611 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3612 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003613 }
3614
3615 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3616 // and update MaskVals with the new element order.
3617 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003619 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003620 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003621 for (unsigned i = 4; i != 8; ++i) {
3622 int idx = MaskVals[i];
3623 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003625 InOrder.set(i);
3626 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003628 InOrder.set(i);
3629 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003631 }
3632 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003633 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3634 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003635 }
3636
3637 // In case BestHi & BestLo were both -1, which means each quadword has a word
3638 // from each of the four input quadwords, calculate the InOrder bitvector now
3639 // before falling through to the insert/extract cleanup.
3640 if (BestLoQuad == -1 && BestHiQuad == -1) {
3641 NewV = V1;
3642 for (int i = 0; i != 8; ++i)
3643 if (MaskVals[i] < 0 || MaskVals[i] == i)
3644 InOrder.set(i);
3645 }
3646
3647 // The other elements are put in the right place using pextrw and pinsrw.
3648 for (unsigned i = 0; i != 8; ++i) {
3649 if (InOrder[i])
3650 continue;
3651 int EltIdx = MaskVals[i];
3652 if (EltIdx < 0)
3653 continue;
3654 SDValue ExtOp = (EltIdx < 8)
3655 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3656 DAG.getIntPtrConstant(EltIdx))
3657 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3658 DAG.getIntPtrConstant(EltIdx - 8));
3659 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3660 DAG.getIntPtrConstant(i));
3661 }
3662 return NewV;
3663}
3664
3665// v16i8 shuffles - Prefer shuffles in the following order:
3666// 1. [ssse3] 1 x pshufb
3667// 2. [ssse3] 2 x pshufb + 1 x por
3668// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3669static
Nate Begeman9008ca62009-04-27 18:41:29 +00003670SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3671 SelectionDAG &DAG, X86TargetLowering &TLI) {
3672 SDValue V1 = SVOp->getOperand(0);
3673 SDValue V2 = SVOp->getOperand(1);
3674 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003675 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003676 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003677
3678 // If we have SSSE3, case 1 is generated when all result bytes come from
3679 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3680 // present, fall back to case 3.
3681 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3682 bool V1Only = true;
3683 bool V2Only = true;
3684 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003685 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003686 if (EltIdx < 0)
3687 continue;
3688 if (EltIdx < 16)
3689 V2Only = false;
3690 else
3691 V1Only = false;
3692 }
3693
3694 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3695 if (TLI.getSubtarget()->hasSSSE3()) {
3696 SmallVector<SDValue,16> pshufbMask;
3697
3698 // If all result elements are from one input vector, then only translate
3699 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3700 //
3701 // Otherwise, we have elements from both input vectors, and must zero out
3702 // elements that come from V2 in the first mask, and V1 in the second mask
3703 // so that we can OR them together.
3704 bool TwoInputs = !(V1Only || V2Only);
3705 for (unsigned i = 0; i != 16; ++i) {
3706 int EltIdx = MaskVals[i];
3707 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3708 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3709 continue;
3710 }
3711 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3712 }
3713 // If all the elements are from V2, assign it to V1 and return after
3714 // building the first pshufb.
3715 if (V2Only)
3716 V1 = V2;
3717 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003718 DAG.getNode(ISD::BUILD_VECTOR, dl,
3719 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003720 if (!TwoInputs)
3721 return V1;
3722
3723 // Calculate the shuffle mask for the second input, shuffle it, and
3724 // OR it with the first shuffled input.
3725 pshufbMask.clear();
3726 for (unsigned i = 0; i != 16; ++i) {
3727 int EltIdx = MaskVals[i];
3728 if (EltIdx < 16) {
3729 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3730 continue;
3731 }
3732 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3733 }
3734 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003735 DAG.getNode(ISD::BUILD_VECTOR, dl,
3736 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003737 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3738 }
3739
3740 // No SSSE3 - Calculate in place words and then fix all out of place words
3741 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3742 // the 16 different words that comprise the two doublequadword input vectors.
3743 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3744 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3745 SDValue NewV = V2Only ? V2 : V1;
3746 for (int i = 0; i != 8; ++i) {
3747 int Elt0 = MaskVals[i*2];
3748 int Elt1 = MaskVals[i*2+1];
3749
3750 // This word of the result is all undef, skip it.
3751 if (Elt0 < 0 && Elt1 < 0)
3752 continue;
3753
3754 // This word of the result is already in the correct place, skip it.
3755 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3756 continue;
3757 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3758 continue;
3759
3760 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3761 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3762 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003763
3764 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3765 // using a single extract together, load it and store it.
3766 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3767 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3768 DAG.getIntPtrConstant(Elt1 / 2));
3769 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3770 DAG.getIntPtrConstant(i));
3771 continue;
3772 }
3773
Nate Begemanb9a47b82009-02-23 08:49:38 +00003774 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003775 // source byte is not also odd, shift the extracted word left 8 bits
3776 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003777 if (Elt1 >= 0) {
3778 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3779 DAG.getIntPtrConstant(Elt1 / 2));
3780 if ((Elt1 & 1) == 0)
3781 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3782 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003783 else if (Elt0 >= 0)
3784 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3785 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003786 }
3787 // If Elt0 is defined, extract it from the appropriate source. If the
3788 // source byte is not also even, shift the extracted word right 8 bits. If
3789 // Elt1 was also defined, OR the extracted values together before
3790 // inserting them in the result.
3791 if (Elt0 >= 0) {
3792 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3793 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3794 if ((Elt0 & 1) != 0)
3795 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3796 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003797 else if (Elt1 >= 0)
3798 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3799 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003800 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3801 : InsElt0;
3802 }
3803 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3804 DAG.getIntPtrConstant(i));
3805 }
3806 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003807}
3808
Evan Cheng7a831ce2007-12-15 03:00:47 +00003809/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3810/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3811/// done when every pair / quad of shuffle mask elements point to elements in
3812/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003813/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3814static
Nate Begeman9008ca62009-04-27 18:41:29 +00003815SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3816 SelectionDAG &DAG,
3817 TargetLowering &TLI, DebugLoc dl) {
3818 MVT VT = SVOp->getValueType(0);
3819 SDValue V1 = SVOp->getOperand(0);
3820 SDValue V2 = SVOp->getOperand(1);
3821 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003822 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003823 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003824 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003825 MVT NewVT = MaskVT;
3826 switch (VT.getSimpleVT()) {
3827 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003828 case MVT::v4f32: NewVT = MVT::v2f64; break;
3829 case MVT::v4i32: NewVT = MVT::v2i64; break;
3830 case MVT::v8i16: NewVT = MVT::v4i32; break;
3831 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003832 }
3833
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003834 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003835 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003836 NewVT = MVT::v2i64;
3837 else
3838 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003839 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 int Scale = NumElems / NewWidth;
3841 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003842 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003843 int StartIdx = -1;
3844 for (int j = 0; j < Scale; ++j) {
3845 int EltIdx = SVOp->getMaskElt(i+j);
3846 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003847 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003849 StartIdx = EltIdx - (EltIdx % Scale);
3850 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003851 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003852 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003853 if (StartIdx == -1)
3854 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003855 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003856 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003857 }
3858
Dale Johannesenace16102009-02-03 19:33:06 +00003859 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3860 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003861 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003862}
3863
Evan Chengd880b972008-05-09 21:53:03 +00003864/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003865///
Dan Gohman475871a2008-07-27 21:46:04 +00003866static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003867 SDValue SrcOp, SelectionDAG &DAG,
3868 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003869 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3870 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003871 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003872 LD = dyn_cast<LoadSDNode>(SrcOp);
3873 if (!LD) {
3874 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3875 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003876 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003877 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3878 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3879 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3880 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3881 // PR2108
3882 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003883 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3884 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3885 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3886 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003887 SrcOp.getOperand(0)
3888 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003889 }
3890 }
3891 }
3892
Dale Johannesenace16102009-02-03 19:33:06 +00003893 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3894 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003895 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003896 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003897}
3898
Evan Chengace3c172008-07-22 21:13:36 +00003899/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3900/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003901static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003902LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3903 SDValue V1 = SVOp->getOperand(0);
3904 SDValue V2 = SVOp->getOperand(1);
3905 DebugLoc dl = SVOp->getDebugLoc();
3906 MVT VT = SVOp->getValueType(0);
3907
Evan Chengace3c172008-07-22 21:13:36 +00003908 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003909 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003910 SmallVector<int, 8> Mask1(4U, -1);
3911 SmallVector<int, 8> PermMask;
3912 SVOp->getMask(PermMask);
3913
Evan Chengace3c172008-07-22 21:13:36 +00003914 unsigned NumHi = 0;
3915 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003916 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 int Idx = PermMask[i];
3918 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003919 Locs[i] = std::make_pair(-1, -1);
3920 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003921 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3922 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003923 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003924 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003925 NumLo++;
3926 } else {
3927 Locs[i] = std::make_pair(1, NumHi);
3928 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003929 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003930 NumHi++;
3931 }
3932 }
3933 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003934
Evan Chengace3c172008-07-22 21:13:36 +00003935 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003936 // If no more than two elements come from either vector. This can be
3937 // implemented with two shuffles. First shuffle gather the elements.
3938 // The second shuffle, which takes the first shuffle as both of its
3939 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003940 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003941
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 SmallVector<int, 8> Mask2(4U, -1);
3943
Evan Chengace3c172008-07-22 21:13:36 +00003944 for (unsigned i = 0; i != 4; ++i) {
3945 if (Locs[i].first == -1)
3946 continue;
3947 else {
3948 unsigned Idx = (i < 2) ? 0 : 4;
3949 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003950 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003951 }
3952 }
3953
Nate Begeman9008ca62009-04-27 18:41:29 +00003954 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003955 } else if (NumLo == 3 || NumHi == 3) {
3956 // Otherwise, we must have three elements from one vector, call it X, and
3957 // one element from the other, call it Y. First, use a shufps to build an
3958 // intermediate vector with the one element from Y and the element from X
3959 // that will be in the same half in the final destination (the indexes don't
3960 // matter). Then, use a shufps to build the final vector, taking the half
3961 // containing the element from Y from the intermediate, and the other half
3962 // from X.
3963 if (NumHi == 3) {
3964 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003965 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003966 std::swap(V1, V2);
3967 }
3968
3969 // Find the element from V2.
3970 unsigned HiIndex;
3971 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 int Val = PermMask[HiIndex];
3973 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003974 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003975 if (Val >= 4)
3976 break;
3977 }
3978
Nate Begeman9008ca62009-04-27 18:41:29 +00003979 Mask1[0] = PermMask[HiIndex];
3980 Mask1[1] = -1;
3981 Mask1[2] = PermMask[HiIndex^1];
3982 Mask1[3] = -1;
3983 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003984
3985 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 Mask1[0] = PermMask[0];
3987 Mask1[1] = PermMask[1];
3988 Mask1[2] = HiIndex & 1 ? 6 : 4;
3989 Mask1[3] = HiIndex & 1 ? 4 : 6;
3990 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003991 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 Mask1[0] = HiIndex & 1 ? 2 : 0;
3993 Mask1[1] = HiIndex & 1 ? 0 : 2;
3994 Mask1[2] = PermMask[2];
3995 Mask1[3] = PermMask[3];
3996 if (Mask1[2] >= 0)
3997 Mask1[2] += 4;
3998 if (Mask1[3] >= 0)
3999 Mask1[3] += 4;
4000 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004001 }
Evan Chengace3c172008-07-22 21:13:36 +00004002 }
4003
4004 // Break it into (shuffle shuffle_hi, shuffle_lo).
4005 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 SmallVector<int,8> LoMask(4U, -1);
4007 SmallVector<int,8> HiMask(4U, -1);
4008
4009 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004010 unsigned MaskIdx = 0;
4011 unsigned LoIdx = 0;
4012 unsigned HiIdx = 2;
4013 for (unsigned i = 0; i != 4; ++i) {
4014 if (i == 2) {
4015 MaskPtr = &HiMask;
4016 MaskIdx = 1;
4017 LoIdx = 0;
4018 HiIdx = 2;
4019 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 int Idx = PermMask[i];
4021 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004022 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004024 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004026 LoIdx++;
4027 } else {
4028 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004030 HiIdx++;
4031 }
4032 }
4033
Nate Begeman9008ca62009-04-27 18:41:29 +00004034 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4035 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4036 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004037 for (unsigned i = 0; i != 4; ++i) {
4038 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004039 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004040 } else {
4041 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004043 }
4044 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004045 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004046}
4047
Dan Gohman475871a2008-07-27 21:46:04 +00004048SDValue
4049X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004051 SDValue V1 = Op.getOperand(0);
4052 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004053 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004054 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004056 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004057 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4058 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004059 bool V1IsSplat = false;
4060 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004061
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004063 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004064
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 // Promote splats to v4f32.
4066 if (SVOp->isSplat()) {
4067 if (isMMX || NumElems < 4)
4068 return Op;
4069 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004070 }
4071
Evan Cheng7a831ce2007-12-15 03:00:47 +00004072 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4073 // do it!
4074 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004076 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004077 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004078 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004079 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4080 // FIXME: Figure out a cleaner way to do this.
4081 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004082 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004083 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004084 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4086 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4087 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004088 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004089 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4091 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004092 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004094 }
4095 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004096
4097 if (X86::isPSHUFDMask(SVOp))
4098 return Op;
4099
Evan Chengf26ffe92008-05-29 08:22:04 +00004100 // Check if this can be converted into a logical shift.
4101 bool isLeft = false;
4102 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004103 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 bool isShift = getSubtarget()->hasSSE2() &&
4105 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004106 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004107 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004108 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004109 MVT EVT = VT.getVectorElementType();
4110 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004111 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004112 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004113
4114 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004115 if (V1IsUndef)
4116 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004117 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004118 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004119 if (!isMMX)
4120 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004121 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004122
4123 // FIXME: fold these into legal mask.
4124 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4125 X86::isMOVSLDUPMask(SVOp) ||
4126 X86::isMOVHLPSMask(SVOp) ||
4127 X86::isMOVHPMask(SVOp) ||
4128 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004129 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004130
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 if (ShouldXformToMOVHLPS(SVOp) ||
4132 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4133 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004134
Evan Chengf26ffe92008-05-29 08:22:04 +00004135 if (isShift) {
4136 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004137 MVT EVT = VT.getVectorElementType();
4138 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004139 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004140 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004141
Evan Cheng9eca5e82006-10-25 21:49:50 +00004142 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004143 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4144 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004145 V1IsSplat = isSplatVector(V1.getNode());
4146 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004147
Chris Lattner8a594482007-11-25 00:24:49 +00004148 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004149 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004150 Op = CommuteVectorShuffle(SVOp, DAG);
4151 SVOp = cast<ShuffleVectorSDNode>(Op);
4152 V1 = SVOp->getOperand(0);
4153 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004154 std::swap(V1IsSplat, V2IsSplat);
4155 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004156 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004157 }
4158
Nate Begeman9008ca62009-04-27 18:41:29 +00004159 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4160 // Shuffling low element of v1 into undef, just return v1.
4161 if (V2IsUndef)
4162 return V1;
4163 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4164 // the instruction selector will not match, so get a canonical MOVL with
4165 // swapped operands to undo the commute.
4166 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004167 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004168
Nate Begeman9008ca62009-04-27 18:41:29 +00004169 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4170 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4171 X86::isUNPCKLMask(SVOp) ||
4172 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004173 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004174
Evan Cheng9bbbb982006-10-25 20:48:19 +00004175 if (V2IsSplat) {
4176 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004177 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004178 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 SDValue NewMask = NormalizeMask(SVOp, DAG);
4180 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4181 if (NSVOp != SVOp) {
4182 if (X86::isUNPCKLMask(NSVOp, true)) {
4183 return NewMask;
4184 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4185 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004186 }
4187 }
4188 }
4189
Evan Cheng9eca5e82006-10-25 21:49:50 +00004190 if (Commuted) {
4191 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 // FIXME: this seems wrong.
4193 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4194 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4195 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4196 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4197 X86::isUNPCKLMask(NewSVOp) ||
4198 X86::isUNPCKHMask(NewSVOp))
4199 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004200 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004201
Nate Begemanb9a47b82009-02-23 08:49:38 +00004202 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004203
4204 // Normalize the node to match x86 shuffle ops if needed
4205 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4206 return CommuteVectorShuffle(SVOp, DAG);
4207
4208 // Check for legal shuffle and return?
4209 SmallVector<int, 16> PermMask;
4210 SVOp->getMask(PermMask);
4211 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004212 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004213
Evan Cheng14b32e12007-12-11 01:46:18 +00004214 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4215 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004217 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004218 return NewOp;
4219 }
4220
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 if (NewOp.getNode())
4224 return NewOp;
4225 }
4226
Evan Chengace3c172008-07-22 21:13:36 +00004227 // Handle all 4 wide cases with a number of shuffles except for MMX.
4228 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004230
Dan Gohman475871a2008-07-27 21:46:04 +00004231 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004232}
4233
Dan Gohman475871a2008-07-27 21:46:04 +00004234SDValue
4235X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004236 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004237 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004238 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004239 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004240 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004241 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004242 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004243 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004244 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004245 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004246 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4247 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4248 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004249 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4250 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4251 DAG.getNode(ISD::BIT_CONVERT, dl,
4252 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004253 Op.getOperand(0)),
4254 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004255 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004256 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004257 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004258 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004259 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004260 } else if (VT == MVT::f32) {
4261 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4262 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004263 // result has a single use which is a store or a bitcast to i32. And in
4264 // the case of a store, it's not worth it if the index is a constant 0,
4265 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004266 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004267 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004268 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004269 if ((User->getOpcode() != ISD::STORE ||
4270 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4271 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004272 (User->getOpcode() != ISD::BIT_CONVERT ||
4273 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004274 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004275 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004276 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004277 Op.getOperand(0)),
4278 Op.getOperand(1));
4279 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004280 } else if (VT == MVT::i32) {
4281 // ExtractPS works with constant index.
4282 if (isa<ConstantSDNode>(Op.getOperand(1)))
4283 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004284 }
Dan Gohman475871a2008-07-27 21:46:04 +00004285 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004286}
4287
4288
Dan Gohman475871a2008-07-27 21:46:04 +00004289SDValue
4290X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004291 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004292 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004293
Evan Cheng62a3f152008-03-24 21:52:23 +00004294 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004295 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004296 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004297 return Res;
4298 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004299
Duncan Sands83ec4b62008-06-06 12:08:01 +00004300 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004301 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004302 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004303 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004304 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004305 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004306 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004307 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4308 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004309 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004310 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004311 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004313 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004314 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004315 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004316 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004317 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004318 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004319 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004320 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004321 if (Idx == 0)
4322 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004323
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 int Mask[4] = { Idx, -1, -1, -1 };
4326 MVT VVT = Op.getOperand(0).getValueType();
4327 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4328 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004329 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004330 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004331 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004332 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4333 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4334 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004335 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336 if (Idx == 0)
4337 return Op;
4338
4339 // UNPCKHPD the element to the lowest double word, then movsd.
4340 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4341 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 int Mask[2] = { 1, -1 };
4343 MVT VVT = Op.getOperand(0).getValueType();
4344 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4345 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004346 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004347 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004348 }
4349
Dan Gohman475871a2008-07-27 21:46:04 +00004350 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004351}
4352
Dan Gohman475871a2008-07-27 21:46:04 +00004353SDValue
4354X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004355 MVT VT = Op.getValueType();
4356 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004357 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004358
Dan Gohman475871a2008-07-27 21:46:04 +00004359 SDValue N0 = Op.getOperand(0);
4360 SDValue N1 = Op.getOperand(1);
4361 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004362
Dan Gohmanef521f12008-08-14 22:53:18 +00004363 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4364 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004365 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004367 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4368 // argument.
4369 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004370 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004371 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004372 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004373 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004374 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004375 // Bits [7:6] of the constant are the source select. This will always be
4376 // zero here. The DAG Combiner may combine an extract_elt index into these
4377 // bits. For example (insert (extract, 3), 2) could be matched by putting
4378 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004379 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004380 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004381 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004382 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004383 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004384 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004385 } else if (EVT == MVT::i32) {
4386 // InsertPS works with constant index.
4387 if (isa<ConstantSDNode>(N2))
4388 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004389 }
Dan Gohman475871a2008-07-27 21:46:04 +00004390 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004391}
4392
Dan Gohman475871a2008-07-27 21:46:04 +00004393SDValue
4394X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004395 MVT VT = Op.getValueType();
4396 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004397
4398 if (Subtarget->hasSSE41())
4399 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4400
Evan Cheng794405e2007-12-12 07:55:34 +00004401 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004402 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004403
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004404 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004405 SDValue N0 = Op.getOperand(0);
4406 SDValue N1 = Op.getOperand(1);
4407 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004408
Eli Friedman30e71eb2009-06-06 06:32:50 +00004409 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004410 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4411 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004412 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004413 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004414 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004415 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004416 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004417 }
Dan Gohman475871a2008-07-27 21:46:04 +00004418 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004419}
4420
Dan Gohman475871a2008-07-27 21:46:04 +00004421SDValue
4422X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004423 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004424 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004425 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4426 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4427 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004428 Op.getOperand(0))));
4429
Dale Johannesenace16102009-02-03 19:33:06 +00004430 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004431 MVT VT = MVT::v2i32;
4432 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004433 default: break;
4434 case MVT::v16i8:
4435 case MVT::v8i16:
4436 VT = MVT::v4i32;
4437 break;
4438 }
Dale Johannesenace16102009-02-03 19:33:06 +00004439 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4440 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004441}
4442
Bill Wendling056292f2008-09-16 21:48:12 +00004443// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4444// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4445// one of the above mentioned nodes. It has to be wrapped because otherwise
4446// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4447// be used to form addressing mode. These wrapped nodes will be selected
4448// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004449SDValue
4450X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004451 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004452
4453 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4454 // global base reg.
4455 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004456 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004457
Chris Lattner4f066492009-07-11 20:29:19 +00004458 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004459 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004460 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004461 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004462 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004463 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004464 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004465
Evan Cheng1606e8e2009-03-13 07:51:59 +00004466 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004467 CP->getAlignment(),
4468 CP->getOffset(), OpFlag);
4469 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004470 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004471 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004472 if (OpFlag) {
4473 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004474 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004475 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004476 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004477 }
4478
4479 return Result;
4480}
4481
Chris Lattner18c59872009-06-27 04:16:01 +00004482SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4483 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4484
4485 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4486 // global base reg.
4487 unsigned char OpFlag = 0;
4488 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004489
Chris Lattner4f066492009-07-11 20:29:19 +00004490 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004491 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004492 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004493 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004494 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004495 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004496 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004497
4498 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4499 OpFlag);
4500 DebugLoc DL = JT->getDebugLoc();
4501 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4502
4503 // With PIC, the address is actually $g + Offset.
4504 if (OpFlag) {
4505 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4506 DAG.getNode(X86ISD::GlobalBaseReg,
4507 DebugLoc::getUnknownLoc(), getPointerTy()),
4508 Result);
4509 }
4510
4511 return Result;
4512}
4513
4514SDValue
4515X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4516 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4517
4518 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4519 // global base reg.
4520 unsigned char OpFlag = 0;
4521 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner4f066492009-07-11 20:29:19 +00004522 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004523 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004524 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004525 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004526 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004527 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004528 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004529
4530 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4531
4532 DebugLoc DL = Op.getDebugLoc();
4533 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4534
4535
4536 // With PIC, the address is actually $g + Offset.
4537 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004538 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004539 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4540 DAG.getNode(X86ISD::GlobalBaseReg,
4541 DebugLoc::getUnknownLoc(),
4542 getPointerTy()),
4543 Result);
4544 }
4545
4546 return Result;
4547}
4548
Dan Gohman475871a2008-07-27 21:46:04 +00004549SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004550X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004551 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004552 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004553 // Create the TargetGlobalAddress node, folding in the constant
4554 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004555 unsigned char OpFlags =
4556 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Dan Gohman6520e202008-10-18 02:06:02 +00004557 SDValue Result;
Chris Lattner36c25012009-07-10 07:34:39 +00004558 if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004559 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004560 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004561 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004562 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004563 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004564 }
4565
Chris Lattner4f066492009-07-11 20:29:19 +00004566 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004567 getTargetMachine().getCodeModel() == CodeModel::Small)
4568 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4569 else
4570 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004571
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004572 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004573 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004574 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4575 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004576 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004578
Chris Lattner36c25012009-07-10 07:34:39 +00004579 // For globals that require a load from a stub to get the address, emit the
4580 // load.
4581 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004582 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004583 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004584
Dan Gohman6520e202008-10-18 02:06:02 +00004585 // If there was a non-zero offset that we didn't fold, create an explicit
4586 // addition for it.
4587 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004588 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004589 DAG.getConstant(Offset, getPointerTy()));
4590
Evan Cheng0db9fe62006-04-25 20:13:52 +00004591 return Result;
4592}
4593
Evan Chengda43bcf2008-09-24 00:05:32 +00004594SDValue
4595X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4596 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004597 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004598 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004599}
4600
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004601static SDValue
4602GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004603 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4604 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004605 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4606 DebugLoc dl = GA->getDebugLoc();
4607 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4608 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004609 GA->getOffset(),
4610 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004611 if (InFlag) {
4612 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004613 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004614 } else {
4615 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004616 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004617 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004618 SDValue Flag = Chain.getValue(1);
4619 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004620}
4621
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004622// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004623static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004624LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004625 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004626 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004627 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4628 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004629 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004630 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004631 PtrVT), InFlag);
4632 InFlag = Chain.getValue(1);
4633
Chris Lattnerb903bed2009-06-26 21:20:29 +00004634 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004635}
4636
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004637// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004638static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004639LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004640 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004641 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4642 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004643}
4644
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004645// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4646// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004647static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004648 const MVT PtrVT, TLSModel::Model model,
4649 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004650 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004651 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004652 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4653 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004654 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4655 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004656
4657 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4658 NULL, 0);
4659
Chris Lattnerb903bed2009-06-26 21:20:29 +00004660 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004661 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4662 // initialexec.
4663 unsigned WrapperKind = X86ISD::Wrapper;
4664 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004665 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004666 } else if (is64Bit) {
4667 assert(model == TLSModel::InitialExec);
4668 OperandFlags = X86II::MO_GOTTPOFF;
4669 WrapperKind = X86ISD::WrapperRIP;
4670 } else {
4671 assert(model == TLSModel::InitialExec);
4672 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004673 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004674
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004675 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4676 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004677 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004678 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004679 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004680
Rafael Espindola9a580232009-02-27 13:37:18 +00004681 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004682 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004683 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004684
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004685 // The address of the thread local variable is the add of the thread
4686 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004687 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004688}
4689
Dan Gohman475871a2008-07-27 21:46:04 +00004690SDValue
4691X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004692 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004693 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004694 assert(Subtarget->isTargetELF() &&
4695 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004696 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004697 const GlobalValue *GV = GA->getGlobal();
4698
4699 // If GV is an alias then use the aliasee for determining
4700 // thread-localness.
4701 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4702 GV = GA->resolveAliasedGlobal(false);
4703
4704 TLSModel::Model model = getTLSModel(GV,
4705 getTargetMachine().getRelocationModel());
4706
4707 switch (model) {
4708 case TLSModel::GeneralDynamic:
4709 case TLSModel::LocalDynamic: // not implemented
4710 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004711 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004712 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4713
4714 case TLSModel::InitialExec:
4715 case TLSModel::LocalExec:
4716 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4717 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004718 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004719
Torok Edwinc23197a2009-07-14 16:55:14 +00004720 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004721 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004722}
4723
Evan Cheng0db9fe62006-04-25 20:13:52 +00004724
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004725/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004726/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004727SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004728 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004729 MVT VT = Op.getValueType();
4730 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004731 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004732 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004733 SDValue ShOpLo = Op.getOperand(0);
4734 SDValue ShOpHi = Op.getOperand(1);
4735 SDValue ShAmt = Op.getOperand(2);
4736 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004737 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004738 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004739 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004740
Dan Gohman475871a2008-07-27 21:46:04 +00004741 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004742 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004743 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4744 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004745 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004746 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4747 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004748 }
Evan Chenge3413162006-01-09 18:33:28 +00004749
Dale Johannesenace16102009-02-03 19:33:06 +00004750 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004751 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004752 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004753 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004754
Dan Gohman475871a2008-07-27 21:46:04 +00004755 SDValue Hi, Lo;
4756 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4757 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4758 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004759
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004760 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004761 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4762 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004763 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004764 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4765 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004766 }
4767
Dan Gohman475871a2008-07-27 21:46:04 +00004768 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004769 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004770}
Evan Chenga3195e82006-01-12 22:54:21 +00004771
Dan Gohman475871a2008-07-27 21:46:04 +00004772SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004773 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004774
4775 if (SrcVT.isVector()) {
4776 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4777 return Op;
4778 }
4779 return SDValue();
4780 }
4781
Duncan Sands8e4eb092008-06-08 20:54:56 +00004782 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004783 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004784
Eli Friedman36df4992009-05-27 00:47:34 +00004785 // These are really Legal; return the operand so the caller accepts it as
4786 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004787 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004788 return Op;
4789 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4790 Subtarget->is64Bit()) {
4791 return Op;
4792 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004793
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004794 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004795 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004796 MachineFunction &MF = DAG.getMachineFunction();
4797 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004798 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004799 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004800 StackSlot,
4801 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004802 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4803}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004804
Eli Friedman948e95a2009-05-23 09:59:16 +00004805SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4806 SDValue StackSlot,
4807 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004808 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004809 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004810 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004811 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004812 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004813 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4814 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004815 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004816 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004817 Ops.push_back(Chain);
4818 Ops.push_back(StackSlot);
4819 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004820 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004821 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004822
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004823 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004824 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004825 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004826
4827 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4828 // shouldn't be necessary except that RFP cannot be live across
4829 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004830 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004831 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004832 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004833 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004834 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004835 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004836 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004837 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004838 Ops.push_back(DAG.getValueType(Op.getValueType()));
4839 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004840 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4841 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004842 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004843 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004844
Evan Cheng0db9fe62006-04-25 20:13:52 +00004845 return Result;
4846}
4847
Bill Wendling8b8a6362009-01-17 03:56:04 +00004848// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4849SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4850 // This algorithm is not obvious. Here it is in C code, more or less:
4851 /*
4852 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4853 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4854 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004855
Bill Wendling8b8a6362009-01-17 03:56:04 +00004856 // Copy ints to xmm registers.
4857 __m128i xh = _mm_cvtsi32_si128( hi );
4858 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004859
Bill Wendling8b8a6362009-01-17 03:56:04 +00004860 // Combine into low half of a single xmm register.
4861 __m128i x = _mm_unpacklo_epi32( xh, xl );
4862 __m128d d;
4863 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004864
Bill Wendling8b8a6362009-01-17 03:56:04 +00004865 // Merge in appropriate exponents to give the integer bits the right
4866 // magnitude.
4867 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004868
Bill Wendling8b8a6362009-01-17 03:56:04 +00004869 // Subtract away the biases to deal with the IEEE-754 double precision
4870 // implicit 1.
4871 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004872
Bill Wendling8b8a6362009-01-17 03:56:04 +00004873 // All conversions up to here are exact. The correctly rounded result is
4874 // calculated using the current rounding mode using the following
4875 // horizontal add.
4876 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4877 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4878 // store doesn't really need to be here (except
4879 // maybe to zero the other double)
4880 return sd;
4881 }
4882 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004883
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004884 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004885 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004886
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004887 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004888 std::vector<Constant*> CV0;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004889 CV0.push_back(Context->getConstantInt(APInt(32, 0x45300000)));
4890 CV0.push_back(Context->getConstantInt(APInt(32, 0x43300000)));
4891 CV0.push_back(Context->getConstantInt(APInt(32, 0)));
4892 CV0.push_back(Context->getConstantInt(APInt(32, 0)));
4893 Constant *C0 = Context->getConstantVector(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004894 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004895
Bill Wendling8b8a6362009-01-17 03:56:04 +00004896 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004897 CV1.push_back(
4898 Context->getConstantFP(APFloat(APInt(64, 0x4530000000000000ULL))));
4899 CV1.push_back(
4900 Context->getConstantFP(APFloat(APInt(64, 0x4330000000000000ULL))));
4901 Constant *C1 = Context->getConstantVector(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004902 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004903
Dale Johannesenace16102009-02-03 19:33:06 +00004904 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4905 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004906 Op.getOperand(0),
4907 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004908 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4909 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004910 Op.getOperand(0),
4911 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004912 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004913 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004914 PseudoSourceValue::getConstantPool(), 0,
4915 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004916 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004917 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4918 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004919 PseudoSourceValue::getConstantPool(), 0,
4920 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004921 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004922
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004923 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004924 int ShufMask[2] = { 1, -1 };
4925 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4926 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004927 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4928 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004929 DAG.getIntPtrConstant(0));
4930}
4931
Bill Wendling8b8a6362009-01-17 03:56:04 +00004932// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4933SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004934 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004935 // FP constant to bias correct the final result.
4936 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4937 MVT::f64);
4938
4939 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004940 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4941 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004942 Op.getOperand(0),
4943 DAG.getIntPtrConstant(0)));
4944
Dale Johannesenace16102009-02-03 19:33:06 +00004945 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4946 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004947 DAG.getIntPtrConstant(0));
4948
4949 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004950 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4951 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4952 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004953 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004954 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4955 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004956 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004957 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4958 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004959 DAG.getIntPtrConstant(0));
4960
4961 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004962 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004963
4964 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004965 MVT DestVT = Op.getValueType();
4966
4967 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004968 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004969 DAG.getIntPtrConstant(0));
4970 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004971 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004972 }
4973
4974 // Handle final rounding.
4975 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004976}
4977
4978SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004979 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004980 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004981
Evan Chenga06ec9e2009-01-19 08:08:22 +00004982 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4983 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4984 // the optimization here.
4985 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004986 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004987
4988 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004989 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004990 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004991 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00004992 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004993
Bill Wendling8b8a6362009-01-17 03:56:04 +00004994 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00004995 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004996 return LowerUINT_TO_FP_i32(Op, DAG);
4997 }
4998
Eli Friedman948e95a2009-05-23 09:59:16 +00004999 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5000
5001 // Make a 64-bit buffer, and use it to build an FILD.
5002 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5003 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5004 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5005 getPointerTy(), StackSlot, WordOff);
5006 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5007 StackSlot, NULL, 0);
5008 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5009 OffsetSlot, NULL, 0);
5010 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005011}
5012
Dan Gohman475871a2008-07-27 21:46:04 +00005013std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005014FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005015 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005016
5017 MVT DstTy = Op.getValueType();
5018
5019 if (!IsSigned) {
5020 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5021 DstTy = MVT::i64;
5022 }
5023
5024 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5025 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005027
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005028 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005029 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005030 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005031 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005032 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005033 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005034 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005035 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005036
Evan Cheng87c89352007-10-15 20:11:21 +00005037 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5038 // stack slot.
5039 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005040 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005041 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005042 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005043
Evan Cheng0db9fe62006-04-25 20:13:52 +00005044 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005045 switch (DstTy.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005046 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Chris Lattner27a6c732007-11-24 07:07:01 +00005047 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5048 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5049 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005050 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005051
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SDValue Chain = DAG.getEntryNode();
5053 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005054 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005055 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005056 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005057 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005058 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005059 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005060 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5061 };
Dale Johannesenace16102009-02-03 19:33:06 +00005062 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005063 Chain = Value.getValue(1);
5064 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5065 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5066 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005067
Evan Cheng0db9fe62006-04-25 20:13:52 +00005068 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005069 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005070 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005071
Chris Lattner27a6c732007-11-24 07:07:01 +00005072 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073}
5074
Dan Gohman475871a2008-07-27 21:46:04 +00005075SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005076 if (Op.getValueType().isVector()) {
5077 if (Op.getValueType() == MVT::v2i32 &&
5078 Op.getOperand(0).getValueType() == MVT::v2f64) {
5079 return Op;
5080 }
5081 return SDValue();
5082 }
5083
Eli Friedman948e95a2009-05-23 09:59:16 +00005084 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005085 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005086 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5087 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005088
Chris Lattner27a6c732007-11-24 07:07:01 +00005089 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005090 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005091 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005092}
5093
Eli Friedman948e95a2009-05-23 09:59:16 +00005094SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5095 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5096 SDValue FIST = Vals.first, StackSlot = Vals.second;
5097 assert(FIST.getNode() && "Unexpected failure");
5098
5099 // Load the result.
5100 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5101 FIST, StackSlot, NULL, 0);
5102}
5103
Dan Gohman475871a2008-07-27 21:46:04 +00005104SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005105 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005106 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005107 MVT VT = Op.getValueType();
5108 MVT EltVT = VT;
5109 if (VT.isVector())
5110 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005111 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005112 if (EltVT == MVT::f64) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005113 Constant *C = Context->getConstantFP(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005114 CV.push_back(C);
5115 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005116 } else {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005117 Constant *C = Context->getConstantFP(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005118 CV.push_back(C);
5119 CV.push_back(C);
5120 CV.push_back(C);
5121 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005122 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005123 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005124 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005125 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005126 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005127 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005128 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005129}
5130
Dan Gohman475871a2008-07-27 21:46:04 +00005131SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005132 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005133 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005134 MVT VT = Op.getValueType();
5135 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005136 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005137 if (VT.isVector()) {
5138 EltVT = VT.getVectorElementType();
5139 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005140 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005141 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005142 if (EltVT == MVT::f64) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005143 Constant *C = Context->getConstantFP(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005144 CV.push_back(C);
5145 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005146 } else {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005147 Constant *C = Context->getConstantFP(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005148 CV.push_back(C);
5149 CV.push_back(C);
5150 CV.push_back(C);
5151 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005153 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005154 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005155 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005156 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005157 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005158 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005159 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5160 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005161 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005162 Op.getOperand(0)),
5163 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005164 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005165 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005166 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167}
5168
Dan Gohman475871a2008-07-27 21:46:04 +00005169SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005170 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005171 SDValue Op0 = Op.getOperand(0);
5172 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005173 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005174 MVT VT = Op.getValueType();
5175 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005176
5177 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005178 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005179 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005180 SrcVT = VT;
5181 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005182 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005183 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005184 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005185 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005186 }
5187
5188 // At this point the operands and the result should have the same
5189 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005190
Evan Cheng68c47cb2007-01-05 07:55:56 +00005191 // First get the sign bit of second operand.
5192 std::vector<Constant*> CV;
5193 if (SrcVT == MVT::f64) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005194 CV.push_back(Context->getConstantFP(APFloat(APInt(64, 1ULL << 63))));
5195 CV.push_back(Context->getConstantFP(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005196 } else {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005197 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 1U << 31))));
5198 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
5199 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
5200 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005201 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005202 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005203 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005204 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005205 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005206 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005207 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005208
5209 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005210 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005211 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005212 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5213 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005214 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005215 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5216 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005217 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005218 }
5219
Evan Cheng73d6cf12007-01-05 21:37:56 +00005220 // Clear first operand sign bit.
5221 CV.clear();
5222 if (VT == MVT::f64) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005223 CV.push_back(Context->getConstantFP(APFloat(APInt(64, ~(1ULL << 63)))));
5224 CV.push_back(Context->getConstantFP(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005225 } else {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005226 CV.push_back(Context->getConstantFP(APFloat(APInt(32, ~(1U << 31)))));
5227 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
5228 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
5229 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005230 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005231 C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005232 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005233 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005234 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005235 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005236 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005237
5238 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005239 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005240}
5241
Dan Gohman076aee32009-03-04 19:44:21 +00005242/// Emit nodes that will be selected as "test Op0,Op0", or something
5243/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005244SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5245 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005246 DebugLoc dl = Op.getDebugLoc();
5247
Dan Gohman31125812009-03-07 01:58:32 +00005248 // CF and OF aren't always set the way we want. Determine which
5249 // of these we need.
5250 bool NeedCF = false;
5251 bool NeedOF = false;
5252 switch (X86CC) {
5253 case X86::COND_A: case X86::COND_AE:
5254 case X86::COND_B: case X86::COND_BE:
5255 NeedCF = true;
5256 break;
5257 case X86::COND_G: case X86::COND_GE:
5258 case X86::COND_L: case X86::COND_LE:
5259 case X86::COND_O: case X86::COND_NO:
5260 NeedOF = true;
5261 break;
5262 default: break;
5263 }
5264
Dan Gohman076aee32009-03-04 19:44:21 +00005265 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005266 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5267 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5268 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005269 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005270 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005271 switch (Op.getNode()->getOpcode()) {
5272 case ISD::ADD:
5273 // Due to an isel shortcoming, be conservative if this add is likely to
5274 // be selected as part of a load-modify-store instruction. When the root
5275 // node in a match is a store, isel doesn't know how to remap non-chain
5276 // non-flag uses of other nodes in the match, such as the ADD in this
5277 // case. This leads to the ADD being left around and reselected, with
5278 // the result being two adds in the output.
5279 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5280 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5281 if (UI->getOpcode() == ISD::STORE)
5282 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005283 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005284 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5285 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005286 if (C->getAPIntValue() == 1) {
5287 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005288 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005289 break;
5290 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005291 // An add of negative one (subtract of one) will be selected as a DEC.
5292 if (C->getAPIntValue().isAllOnesValue()) {
5293 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005294 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005295 break;
5296 }
5297 }
Dan Gohman076aee32009-03-04 19:44:21 +00005298 // Otherwise use a regular EFLAGS-setting add.
5299 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005300 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005301 break;
5302 case ISD::SUB:
5303 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5304 // likely to be selected as part of a load-modify-store instruction.
5305 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5306 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5307 if (UI->getOpcode() == ISD::STORE)
5308 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005309 // Otherwise use a regular EFLAGS-setting sub.
5310 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005311 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005312 break;
5313 case X86ISD::ADD:
5314 case X86ISD::SUB:
5315 case X86ISD::INC:
5316 case X86ISD::DEC:
5317 return SDValue(Op.getNode(), 1);
5318 default:
5319 default_case:
5320 break;
5321 }
5322 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005323 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005324 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005325 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005326 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005327 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005328 DAG.ReplaceAllUsesWith(Op, New);
5329 return SDValue(New.getNode(), 1);
5330 }
5331 }
5332
5333 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5334 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5335 DAG.getConstant(0, Op.getValueType()));
5336}
5337
5338/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5339/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005340SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5341 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005342 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5343 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005344 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005345
5346 DebugLoc dl = Op0.getDebugLoc();
5347 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5348}
5349
Dan Gohman475871a2008-07-27 21:46:04 +00005350SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005351 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005352 SDValue Op0 = Op.getOperand(0);
5353 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005354 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005355 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005356
Dan Gohmane5af2d32009-01-29 01:59:02 +00005357 // Lower (X & (1 << N)) == 0 to BT(X, N).
5358 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5359 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005360 if (Op0.getOpcode() == ISD::AND &&
5361 Op0.hasOneUse() &&
5362 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005363 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005364 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005365 SDValue LHS, RHS;
5366 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5367 if (ConstantSDNode *Op010C =
5368 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5369 if (Op010C->getZExtValue() == 1) {
5370 LHS = Op0.getOperand(0);
5371 RHS = Op0.getOperand(1).getOperand(1);
5372 }
5373 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5374 if (ConstantSDNode *Op000C =
5375 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5376 if (Op000C->getZExtValue() == 1) {
5377 LHS = Op0.getOperand(1);
5378 RHS = Op0.getOperand(0).getOperand(1);
5379 }
5380 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5381 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5382 SDValue AndLHS = Op0.getOperand(0);
5383 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5384 LHS = AndLHS.getOperand(0);
5385 RHS = AndLHS.getOperand(1);
5386 }
5387 }
Evan Cheng0488db92007-09-25 01:57:46 +00005388
Dan Gohmane5af2d32009-01-29 01:59:02 +00005389 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005390 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5391 // instruction. Since the shift amount is in-range-or-undefined, we know
5392 // that doing a bittest on the i16 value is ok. We extend to i32 because
5393 // the encoding for the i16 version is larger than the i32 version.
5394 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005395 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005396
5397 // If the operand types disagree, extend the shift amount to match. Since
5398 // BT ignores high bits (like shifts) we can use anyextend.
5399 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005400 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005401
Dale Johannesenace16102009-02-03 19:33:06 +00005402 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005403 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005404 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005405 DAG.getConstant(Cond, MVT::i8), BT);
5406 }
5407 }
5408
5409 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5410 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005411
Dan Gohman31125812009-03-07 01:58:32 +00005412 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005413 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005414 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005415}
5416
Dan Gohman475871a2008-07-27 21:46:04 +00005417SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5418 SDValue Cond;
5419 SDValue Op0 = Op.getOperand(0);
5420 SDValue Op1 = Op.getOperand(1);
5421 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005422 MVT VT = Op.getValueType();
5423 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5424 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005425 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005426
5427 if (isFP) {
5428 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005429 MVT VT0 = Op0.getValueType();
5430 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5431 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005432 bool Swap = false;
5433
5434 switch (SetCCOpcode) {
5435 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005436 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005437 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005438 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005439 case ISD::SETGT: Swap = true; // Fallthrough
5440 case ISD::SETLT:
5441 case ISD::SETOLT: SSECC = 1; break;
5442 case ISD::SETOGE:
5443 case ISD::SETGE: Swap = true; // Fallthrough
5444 case ISD::SETLE:
5445 case ISD::SETOLE: SSECC = 2; break;
5446 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005447 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005448 case ISD::SETNE: SSECC = 4; break;
5449 case ISD::SETULE: Swap = true;
5450 case ISD::SETUGE: SSECC = 5; break;
5451 case ISD::SETULT: Swap = true;
5452 case ISD::SETUGT: SSECC = 6; break;
5453 case ISD::SETO: SSECC = 7; break;
5454 }
5455 if (Swap)
5456 std::swap(Op0, Op1);
5457
Nate Begemanfb8ead02008-07-25 19:05:58 +00005458 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005459 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005460 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005461 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005462 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5463 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5464 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005465 }
5466 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005467 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005468 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5469 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5470 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005471 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005472 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005473 }
5474 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005475 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005477
Nate Begeman30a0de92008-07-17 16:51:19 +00005478 // We are handling one of the integer comparisons here. Since SSE only has
5479 // GT and EQ comparisons for integer, swapping operands and multiple
5480 // operations may be required for some comparisons.
5481 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5482 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005483
Nate Begeman30a0de92008-07-17 16:51:19 +00005484 switch (VT.getSimpleVT()) {
5485 default: break;
5486 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5487 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5488 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5489 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5490 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005491
Nate Begeman30a0de92008-07-17 16:51:19 +00005492 switch (SetCCOpcode) {
5493 default: break;
5494 case ISD::SETNE: Invert = true;
5495 case ISD::SETEQ: Opc = EQOpc; break;
5496 case ISD::SETLT: Swap = true;
5497 case ISD::SETGT: Opc = GTOpc; break;
5498 case ISD::SETGE: Swap = true;
5499 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5500 case ISD::SETULT: Swap = true;
5501 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5502 case ISD::SETUGE: Swap = true;
5503 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5504 }
5505 if (Swap)
5506 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005507
Nate Begeman30a0de92008-07-17 16:51:19 +00005508 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5509 // bits of the inputs before performing those operations.
5510 if (FlipSigns) {
5511 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005512 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5513 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005514 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005515 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5516 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005517 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5518 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
Dale Johannesenace16102009-02-03 19:33:06 +00005521 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005522
5523 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005524 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005525 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005526
Nate Begeman30a0de92008-07-17 16:51:19 +00005527 return Result;
5528}
Evan Cheng0488db92007-09-25 01:57:46 +00005529
Evan Cheng370e5342008-12-03 08:38:43 +00005530// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005531static bool isX86LogicalCmp(SDValue Op) {
5532 unsigned Opc = Op.getNode()->getOpcode();
5533 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5534 return true;
5535 if (Op.getResNo() == 1 &&
5536 (Opc == X86ISD::ADD ||
5537 Opc == X86ISD::SUB ||
5538 Opc == X86ISD::SMUL ||
5539 Opc == X86ISD::UMUL ||
5540 Opc == X86ISD::INC ||
5541 Opc == X86ISD::DEC))
5542 return true;
5543
5544 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005545}
5546
Dan Gohman475871a2008-07-27 21:46:04 +00005547SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005548 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005549 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005550 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005551 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005552
Evan Cheng734503b2006-09-11 02:19:56 +00005553 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005554 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005555
Evan Cheng3f41d662007-10-08 22:16:29 +00005556 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5557 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005558 if (Cond.getOpcode() == X86ISD::SETCC) {
5559 CC = Cond.getOperand(0);
5560
Dan Gohman475871a2008-07-27 21:46:04 +00005561 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005562 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005563 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005564
Evan Cheng3f41d662007-10-08 22:16:29 +00005565 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005566 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005567 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005568 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005569
Chris Lattnerd1980a52009-03-12 06:52:53 +00005570 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5571 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005572 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005573 addTest = false;
5574 }
5575 }
5576
5577 if (addTest) {
5578 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005579 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005580 }
5581
Dan Gohmanfc166572009-04-09 23:54:40 +00005582 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005583 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005584 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5585 // condition is true.
5586 Ops.push_back(Op.getOperand(2));
5587 Ops.push_back(Op.getOperand(1));
5588 Ops.push_back(CC);
5589 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005590 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005591}
5592
Evan Cheng370e5342008-12-03 08:38:43 +00005593// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5594// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5595// from the AND / OR.
5596static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5597 Opc = Op.getOpcode();
5598 if (Opc != ISD::OR && Opc != ISD::AND)
5599 return false;
5600 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5601 Op.getOperand(0).hasOneUse() &&
5602 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5603 Op.getOperand(1).hasOneUse());
5604}
5605
Evan Cheng961d6d42009-02-02 08:19:07 +00005606// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5607// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005608static bool isXor1OfSetCC(SDValue Op) {
5609 if (Op.getOpcode() != ISD::XOR)
5610 return false;
5611 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5612 if (N1C && N1C->getAPIntValue() == 1) {
5613 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5614 Op.getOperand(0).hasOneUse();
5615 }
5616 return false;
5617}
5618
Dan Gohman475871a2008-07-27 21:46:04 +00005619SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005620 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005621 SDValue Chain = Op.getOperand(0);
5622 SDValue Cond = Op.getOperand(1);
5623 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005624 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005625 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005626
Evan Cheng0db9fe62006-04-25 20:13:52 +00005627 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005628 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005629#if 0
5630 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005631 else if (Cond.getOpcode() == X86ISD::ADD ||
5632 Cond.getOpcode() == X86ISD::SUB ||
5633 Cond.getOpcode() == X86ISD::SMUL ||
5634 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005635 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005636#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005637
Evan Cheng3f41d662007-10-08 22:16:29 +00005638 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5639 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005640 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005641 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005642
Dan Gohman475871a2008-07-27 21:46:04 +00005643 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005644 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005645 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005646 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005647 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005648 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005649 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005650 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005651 default: break;
5652 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005653 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005654 // These can only come from an arithmetic instruction with overflow,
5655 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005656 Cond = Cond.getNode()->getOperand(1);
5657 addTest = false;
5658 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005659 }
Evan Cheng0488db92007-09-25 01:57:46 +00005660 }
Evan Cheng370e5342008-12-03 08:38:43 +00005661 } else {
5662 unsigned CondOpc;
5663 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5664 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005665 if (CondOpc == ISD::OR) {
5666 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5667 // two branches instead of an explicit OR instruction with a
5668 // separate test.
5669 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005670 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005671 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005672 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005673 Chain, Dest, CC, Cmp);
5674 CC = Cond.getOperand(1).getOperand(0);
5675 Cond = Cmp;
5676 addTest = false;
5677 }
5678 } else { // ISD::AND
5679 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5680 // two branches instead of an explicit AND instruction with a
5681 // separate test. However, we only do this if this block doesn't
5682 // have a fall-through edge, because this requires an explicit
5683 // jmp when the condition is false.
5684 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005685 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005686 Op.getNode()->hasOneUse()) {
5687 X86::CondCode CCode =
5688 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5689 CCode = X86::GetOppositeBranchCondition(CCode);
5690 CC = DAG.getConstant(CCode, MVT::i8);
5691 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5692 // Look for an unconditional branch following this conditional branch.
5693 // We need this because we need to reverse the successors in order
5694 // to implement FCMP_OEQ.
5695 if (User.getOpcode() == ISD::BR) {
5696 SDValue FalseBB = User.getOperand(1);
5697 SDValue NewBR =
5698 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5699 assert(NewBR == User);
5700 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005701
Dale Johannesene4d209d2009-02-03 20:21:25 +00005702 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005703 Chain, Dest, CC, Cmp);
5704 X86::CondCode CCode =
5705 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5706 CCode = X86::GetOppositeBranchCondition(CCode);
5707 CC = DAG.getConstant(CCode, MVT::i8);
5708 Cond = Cmp;
5709 addTest = false;
5710 }
5711 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005712 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005713 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5714 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5715 // It should be transformed during dag combiner except when the condition
5716 // is set by a arithmetics with overflow node.
5717 X86::CondCode CCode =
5718 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5719 CCode = X86::GetOppositeBranchCondition(CCode);
5720 CC = DAG.getConstant(CCode, MVT::i8);
5721 Cond = Cond.getOperand(0).getOperand(1);
5722 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005723 }
Evan Cheng0488db92007-09-25 01:57:46 +00005724 }
5725
5726 if (addTest) {
5727 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005728 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005729 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005730 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005731 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005732}
5733
Anton Korobeynikove060b532007-04-17 19:34:00 +00005734
5735// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5736// Calls to _alloca is needed to probe the stack when allocating more than 4k
5737// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5738// that the guard pages used by the OS virtual memory manager are allocated in
5739// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005740SDValue
5741X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005742 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005743 assert(Subtarget->isTargetCygMing() &&
5744 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005745 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005746
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005747 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005748 SDValue Chain = Op.getOperand(0);
5749 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005750 // FIXME: Ensure alignment here
5751
Dan Gohman475871a2008-07-27 21:46:04 +00005752 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005753
Duncan Sands83ec4b62008-06-06 12:08:01 +00005754 MVT IntPtr = getPointerTy();
5755 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005756
Chris Lattnere563bbc2008-10-11 22:08:30 +00005757 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005758
Dale Johannesendd64c412009-02-04 00:33:20 +00005759 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005760 Flag = Chain.getValue(1);
5761
5762 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005763 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005764 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005765 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005766 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005767 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005768 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005769 Flag = Chain.getValue(1);
5770
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005771 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005772 DAG.getIntPtrConstant(0, true),
5773 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005774 Flag);
5775
Dale Johannesendd64c412009-02-04 00:33:20 +00005776 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005777
Dan Gohman475871a2008-07-27 21:46:04 +00005778 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005779 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005780}
5781
Dan Gohman475871a2008-07-27 21:46:04 +00005782SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005783X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005784 SDValue Chain,
5785 SDValue Dst, SDValue Src,
5786 SDValue Size, unsigned Align,
5787 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005788 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005789 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005790
Bill Wendling6f287b22008-09-30 21:22:07 +00005791 // If not DWORD aligned or size is more than the threshold, call the library.
5792 // The libc version is likely to be faster for these cases. It can use the
5793 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005794 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005795 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005796 ConstantSize->getZExtValue() >
5797 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005798 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005799
5800 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005801 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005802
Bill Wendling6158d842008-10-01 00:59:58 +00005803 if (const char *bzeroEntry = V &&
5804 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5805 MVT IntPtr = getPointerTy();
5806 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005807 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005808 TargetLowering::ArgListEntry Entry;
5809 Entry.Node = Dst;
5810 Entry.Ty = IntPtrTy;
5811 Args.push_back(Entry);
5812 Entry.Node = Size;
5813 Args.push_back(Entry);
5814 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005815 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005816 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005817 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005818 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005819 }
5820
Dan Gohman707e0182008-04-12 04:36:06 +00005821 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005822 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005823 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005824
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005825 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005826 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005827 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005828 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005829 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005830 unsigned BytesLeft = 0;
5831 bool TwoRepStos = false;
5832 if (ValC) {
5833 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005834 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005835
Evan Cheng0db9fe62006-04-25 20:13:52 +00005836 // If the value is a constant, then we can potentially use larger sets.
5837 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005838 case 2: // WORD aligned
5839 AVT = MVT::i16;
5840 ValReg = X86::AX;
5841 Val = (Val << 8) | Val;
5842 break;
5843 case 0: // DWORD aligned
5844 AVT = MVT::i32;
5845 ValReg = X86::EAX;
5846 Val = (Val << 8) | Val;
5847 Val = (Val << 16) | Val;
5848 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5849 AVT = MVT::i64;
5850 ValReg = X86::RAX;
5851 Val = (Val << 32) | Val;
5852 }
5853 break;
5854 default: // Byte aligned
5855 AVT = MVT::i8;
5856 ValReg = X86::AL;
5857 Count = DAG.getIntPtrConstant(SizeVal);
5858 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005859 }
5860
Duncan Sands8e4eb092008-06-08 20:54:56 +00005861 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005862 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005863 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5864 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005865 }
5866
Dale Johannesen0f502f62009-02-03 22:26:09 +00005867 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005868 InFlag);
5869 InFlag = Chain.getValue(1);
5870 } else {
5871 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005872 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005873 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005874 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005875 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005876
Scott Michelfdc40a02009-02-17 22:15:04 +00005877 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005878 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005879 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005880 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005881 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005882 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005883 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005884 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005885
Chris Lattnerd96d0722007-02-25 06:40:16 +00005886 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005887 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005888 Ops.push_back(Chain);
5889 Ops.push_back(DAG.getValueType(AVT));
5890 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005891 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005892
Evan Cheng0db9fe62006-04-25 20:13:52 +00005893 if (TwoRepStos) {
5894 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005895 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005896 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005897 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005898 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005899 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005900 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005901 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005903 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005904 Ops.clear();
5905 Ops.push_back(Chain);
5906 Ops.push_back(DAG.getValueType(MVT::i8));
5907 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005908 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005909 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005910 // Handle the last 1 - 7 bytes.
5911 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005912 MVT AddrVT = Dst.getValueType();
5913 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005914
Dale Johannesen0f502f62009-02-03 22:26:09 +00005915 Chain = DAG.getMemset(Chain, dl,
5916 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005917 DAG.getConstant(Offset, AddrVT)),
5918 Src,
5919 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005920 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005921 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005922
Dan Gohman707e0182008-04-12 04:36:06 +00005923 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005924 return Chain;
5925}
Evan Cheng11e15b32006-04-03 20:53:28 +00005926
Dan Gohman475871a2008-07-27 21:46:04 +00005927SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005928X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005929 SDValue Chain, SDValue Dst, SDValue Src,
5930 SDValue Size, unsigned Align,
5931 bool AlwaysInline,
5932 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005933 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005934 // This requires the copy size to be a constant, preferrably
5935 // within a subtarget-specific limit.
5936 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5937 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005938 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005939 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005940 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005941 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005942
Evan Cheng1887c1c2008-08-21 21:00:15 +00005943 /// If not DWORD aligned, call the library.
5944 if ((Align & 3) != 0)
5945 return SDValue();
5946
5947 // DWORD aligned
5948 MVT AVT = MVT::i32;
5949 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005950 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005951
Duncan Sands83ec4b62008-06-06 12:08:01 +00005952 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005953 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005954 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005955 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005956
Dan Gohman475871a2008-07-27 21:46:04 +00005957 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005958 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005959 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005960 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005961 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005962 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005963 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005964 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005965 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005966 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005967 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005968 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005969 InFlag = Chain.getValue(1);
5970
Chris Lattnerd96d0722007-02-25 06:40:16 +00005971 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005972 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005973 Ops.push_back(Chain);
5974 Ops.push_back(DAG.getValueType(AVT));
5975 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005976 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005977
Dan Gohman475871a2008-07-27 21:46:04 +00005978 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005979 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005980 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005981 // Handle the last 1 - 7 bytes.
5982 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005983 MVT DstVT = Dst.getValueType();
5984 MVT SrcVT = Src.getValueType();
5985 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005986 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005987 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005988 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005989 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005990 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005991 DAG.getConstant(BytesLeft, SizeVT),
5992 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005993 DstSV, DstSVOff + Offset,
5994 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00005995 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005996
Scott Michelfdc40a02009-02-17 22:15:04 +00005997 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005998 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005999}
6000
Dan Gohman475871a2008-07-27 21:46:04 +00006001SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006002 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006003 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006004
Evan Cheng25ab6902006-09-08 06:48:29 +00006005 if (!Subtarget->is64Bit()) {
6006 // vastart just stores the address of the VarArgsFrameIndex slot into the
6007 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006008 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006009 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006010 }
6011
6012 // __va_list_tag:
6013 // gp_offset (0 - 6 * 8)
6014 // fp_offset (48 - 48 + 8 * 16)
6015 // overflow_arg_area (point to parameters coming in memory).
6016 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006017 SmallVector<SDValue, 8> MemOps;
6018 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006019 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006020 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006021 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006022 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006023 MemOps.push_back(Store);
6024
6025 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006026 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006027 FIN, DAG.getIntPtrConstant(4));
6028 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006029 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006030 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006031 MemOps.push_back(Store);
6032
6033 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006034 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006035 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006036 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006037 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006038 MemOps.push_back(Store);
6039
6040 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006041 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006042 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006043 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006044 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006045 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006046 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006047 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006048}
6049
Dan Gohman475871a2008-07-27 21:46:04 +00006050SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006051 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6052 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006053 SDValue Chain = Op.getOperand(0);
6054 SDValue SrcPtr = Op.getOperand(1);
6055 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006056
Torok Edwindac237e2009-07-08 20:53:28 +00006057 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006058 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006059}
6060
Dan Gohman475871a2008-07-27 21:46:04 +00006061SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006062 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006063 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006064 SDValue Chain = Op.getOperand(0);
6065 SDValue DstPtr = Op.getOperand(1);
6066 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006067 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6068 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006069 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006070
Dale Johannesendd64c412009-02-04 00:33:20 +00006071 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006072 DAG.getIntPtrConstant(24), 8, false,
6073 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006074}
6075
Dan Gohman475871a2008-07-27 21:46:04 +00006076SDValue
6077X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006078 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006079 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006080 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006081 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006082 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006083 case Intrinsic::x86_sse_comieq_ss:
6084 case Intrinsic::x86_sse_comilt_ss:
6085 case Intrinsic::x86_sse_comile_ss:
6086 case Intrinsic::x86_sse_comigt_ss:
6087 case Intrinsic::x86_sse_comige_ss:
6088 case Intrinsic::x86_sse_comineq_ss:
6089 case Intrinsic::x86_sse_ucomieq_ss:
6090 case Intrinsic::x86_sse_ucomilt_ss:
6091 case Intrinsic::x86_sse_ucomile_ss:
6092 case Intrinsic::x86_sse_ucomigt_ss:
6093 case Intrinsic::x86_sse_ucomige_ss:
6094 case Intrinsic::x86_sse_ucomineq_ss:
6095 case Intrinsic::x86_sse2_comieq_sd:
6096 case Intrinsic::x86_sse2_comilt_sd:
6097 case Intrinsic::x86_sse2_comile_sd:
6098 case Intrinsic::x86_sse2_comigt_sd:
6099 case Intrinsic::x86_sse2_comige_sd:
6100 case Intrinsic::x86_sse2_comineq_sd:
6101 case Intrinsic::x86_sse2_ucomieq_sd:
6102 case Intrinsic::x86_sse2_ucomilt_sd:
6103 case Intrinsic::x86_sse2_ucomile_sd:
6104 case Intrinsic::x86_sse2_ucomigt_sd:
6105 case Intrinsic::x86_sse2_ucomige_sd:
6106 case Intrinsic::x86_sse2_ucomineq_sd: {
6107 unsigned Opc = 0;
6108 ISD::CondCode CC = ISD::SETCC_INVALID;
6109 switch (IntNo) {
6110 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006111 case Intrinsic::x86_sse_comieq_ss:
6112 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006113 Opc = X86ISD::COMI;
6114 CC = ISD::SETEQ;
6115 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006116 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006117 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006118 Opc = X86ISD::COMI;
6119 CC = ISD::SETLT;
6120 break;
6121 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006122 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006123 Opc = X86ISD::COMI;
6124 CC = ISD::SETLE;
6125 break;
6126 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006127 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006128 Opc = X86ISD::COMI;
6129 CC = ISD::SETGT;
6130 break;
6131 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006132 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006133 Opc = X86ISD::COMI;
6134 CC = ISD::SETGE;
6135 break;
6136 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006137 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006138 Opc = X86ISD::COMI;
6139 CC = ISD::SETNE;
6140 break;
6141 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006142 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006143 Opc = X86ISD::UCOMI;
6144 CC = ISD::SETEQ;
6145 break;
6146 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006147 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006148 Opc = X86ISD::UCOMI;
6149 CC = ISD::SETLT;
6150 break;
6151 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006152 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006153 Opc = X86ISD::UCOMI;
6154 CC = ISD::SETLE;
6155 break;
6156 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006157 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006158 Opc = X86ISD::UCOMI;
6159 CC = ISD::SETGT;
6160 break;
6161 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006162 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006163 Opc = X86ISD::UCOMI;
6164 CC = ISD::SETGE;
6165 break;
6166 case Intrinsic::x86_sse_ucomineq_ss:
6167 case Intrinsic::x86_sse2_ucomineq_sd:
6168 Opc = X86ISD::UCOMI;
6169 CC = ISD::SETNE;
6170 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006171 }
Evan Cheng734503b2006-09-11 02:19:56 +00006172
Dan Gohman475871a2008-07-27 21:46:04 +00006173 SDValue LHS = Op.getOperand(1);
6174 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006175 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006176 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6177 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006178 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006179 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006180 }
Evan Cheng5759f972008-05-04 09:15:50 +00006181
6182 // Fix vector shift instructions where the last operand is a non-immediate
6183 // i32 value.
6184 case Intrinsic::x86_sse2_pslli_w:
6185 case Intrinsic::x86_sse2_pslli_d:
6186 case Intrinsic::x86_sse2_pslli_q:
6187 case Intrinsic::x86_sse2_psrli_w:
6188 case Intrinsic::x86_sse2_psrli_d:
6189 case Intrinsic::x86_sse2_psrli_q:
6190 case Intrinsic::x86_sse2_psrai_w:
6191 case Intrinsic::x86_sse2_psrai_d:
6192 case Intrinsic::x86_mmx_pslli_w:
6193 case Intrinsic::x86_mmx_pslli_d:
6194 case Intrinsic::x86_mmx_pslli_q:
6195 case Intrinsic::x86_mmx_psrli_w:
6196 case Intrinsic::x86_mmx_psrli_d:
6197 case Intrinsic::x86_mmx_psrli_q:
6198 case Intrinsic::x86_mmx_psrai_w:
6199 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006200 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006201 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006202 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006203
6204 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006205 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006206 switch (IntNo) {
6207 case Intrinsic::x86_sse2_pslli_w:
6208 NewIntNo = Intrinsic::x86_sse2_psll_w;
6209 break;
6210 case Intrinsic::x86_sse2_pslli_d:
6211 NewIntNo = Intrinsic::x86_sse2_psll_d;
6212 break;
6213 case Intrinsic::x86_sse2_pslli_q:
6214 NewIntNo = Intrinsic::x86_sse2_psll_q;
6215 break;
6216 case Intrinsic::x86_sse2_psrli_w:
6217 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6218 break;
6219 case Intrinsic::x86_sse2_psrli_d:
6220 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6221 break;
6222 case Intrinsic::x86_sse2_psrli_q:
6223 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6224 break;
6225 case Intrinsic::x86_sse2_psrai_w:
6226 NewIntNo = Intrinsic::x86_sse2_psra_w;
6227 break;
6228 case Intrinsic::x86_sse2_psrai_d:
6229 NewIntNo = Intrinsic::x86_sse2_psra_d;
6230 break;
6231 default: {
6232 ShAmtVT = MVT::v2i32;
6233 switch (IntNo) {
6234 case Intrinsic::x86_mmx_pslli_w:
6235 NewIntNo = Intrinsic::x86_mmx_psll_w;
6236 break;
6237 case Intrinsic::x86_mmx_pslli_d:
6238 NewIntNo = Intrinsic::x86_mmx_psll_d;
6239 break;
6240 case Intrinsic::x86_mmx_pslli_q:
6241 NewIntNo = Intrinsic::x86_mmx_psll_q;
6242 break;
6243 case Intrinsic::x86_mmx_psrli_w:
6244 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6245 break;
6246 case Intrinsic::x86_mmx_psrli_d:
6247 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6248 break;
6249 case Intrinsic::x86_mmx_psrli_q:
6250 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6251 break;
6252 case Intrinsic::x86_mmx_psrai_w:
6253 NewIntNo = Intrinsic::x86_mmx_psra_w;
6254 break;
6255 case Intrinsic::x86_mmx_psrai_d:
6256 NewIntNo = Intrinsic::x86_mmx_psra_d;
6257 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006258 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006259 }
6260 break;
6261 }
6262 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006263 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006264 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6265 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6266 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006267 DAG.getConstant(NewIntNo, MVT::i32),
6268 Op.getOperand(1), ShAmt);
6269 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006270 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006271}
Evan Cheng72261582005-12-20 06:22:03 +00006272
Dan Gohman475871a2008-07-27 21:46:04 +00006273SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006274 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006275 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006276
6277 if (Depth > 0) {
6278 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6279 SDValue Offset =
6280 DAG.getConstant(TD->getPointerSize(),
6281 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006282 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006283 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006284 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006285 NULL, 0);
6286 }
6287
6288 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006289 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006290 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006291 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006292}
6293
Dan Gohman475871a2008-07-27 21:46:04 +00006294SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006295 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6296 MFI->setFrameAddressIsTaken(true);
6297 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006298 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006299 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6300 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006301 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006302 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006303 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006304 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006305}
6306
Dan Gohman475871a2008-07-27 21:46:04 +00006307SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006308 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006309 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006310}
6311
Dan Gohman475871a2008-07-27 21:46:04 +00006312SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006313{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006314 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006315 SDValue Chain = Op.getOperand(0);
6316 SDValue Offset = Op.getOperand(1);
6317 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006318 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006319
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006320 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6321 getPointerTy());
6322 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006323
Dale Johannesene4d209d2009-02-03 20:21:25 +00006324 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006325 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006326 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6327 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006328 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006329 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006330
Dale Johannesene4d209d2009-02-03 20:21:25 +00006331 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006332 MVT::Other,
6333 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006334}
6335
Dan Gohman475871a2008-07-27 21:46:04 +00006336SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006337 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006338 SDValue Root = Op.getOperand(0);
6339 SDValue Trmp = Op.getOperand(1); // trampoline
6340 SDValue FPtr = Op.getOperand(2); // nested function
6341 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006342 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006343
Dan Gohman69de1932008-02-06 22:27:42 +00006344 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006345
Duncan Sands339e14f2008-01-16 22:55:25 +00006346 const X86InstrInfo *TII =
6347 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6348
Duncan Sandsb116fac2007-07-27 20:02:49 +00006349 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006350 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006351
6352 // Large code-model.
6353
6354 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6355 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6356
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006357 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6358 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006359
6360 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6361
6362 // Load the pointer to the nested function into R11.
6363 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006364 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006365 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6366 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006367
Scott Michelfdc40a02009-02-17 22:15:04 +00006368 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006369 DAG.getConstant(2, MVT::i64));
6370 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006371
6372 // Load the 'nest' parameter value into R10.
6373 // R10 is specified in X86CallingConv.td
6374 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006375 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006376 DAG.getConstant(10, MVT::i64));
6377 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6378 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006379
Scott Michelfdc40a02009-02-17 22:15:04 +00006380 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006381 DAG.getConstant(12, MVT::i64));
6382 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006383
6384 // Jump to the nested function.
6385 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006386 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006387 DAG.getConstant(20, MVT::i64));
6388 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6389 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006390
6391 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006392 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006393 DAG.getConstant(22, MVT::i64));
6394 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006395 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006396
Dan Gohman475871a2008-07-27 21:46:04 +00006397 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006398 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6399 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006400 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006401 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006402 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6403 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006404 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006405
6406 switch (CC) {
6407 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006408 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006409 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006410 case CallingConv::X86_StdCall: {
6411 // Pass 'nest' parameter in ECX.
6412 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006413 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006414
6415 // Check that ECX wasn't needed by an 'inreg' parameter.
6416 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006417 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006418
Chris Lattner58d74912008-03-12 17:45:29 +00006419 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006420 unsigned InRegCount = 0;
6421 unsigned Idx = 1;
6422
6423 for (FunctionType::param_iterator I = FTy->param_begin(),
6424 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006425 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006426 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006427 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006428
6429 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006430 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006431 }
6432 }
6433 break;
6434 }
6435 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006436 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006437 // Pass 'nest' parameter in EAX.
6438 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006439 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006440 break;
6441 }
6442
Dan Gohman475871a2008-07-27 21:46:04 +00006443 SDValue OutChains[4];
6444 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006445
Scott Michelfdc40a02009-02-17 22:15:04 +00006446 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006447 DAG.getConstant(10, MVT::i32));
6448 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006449
Duncan Sands339e14f2008-01-16 22:55:25 +00006450 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006451 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006452 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006453 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006454 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006455
Scott Michelfdc40a02009-02-17 22:15:04 +00006456 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006457 DAG.getConstant(1, MVT::i32));
6458 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006459
Duncan Sands339e14f2008-01-16 22:55:25 +00006460 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006461 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006462 DAG.getConstant(5, MVT::i32));
6463 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006464 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006465
Scott Michelfdc40a02009-02-17 22:15:04 +00006466 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006467 DAG.getConstant(6, MVT::i32));
6468 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006469
Dan Gohman475871a2008-07-27 21:46:04 +00006470 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006471 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6472 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006473 }
6474}
6475
Dan Gohman475871a2008-07-27 21:46:04 +00006476SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006477 /*
6478 The rounding mode is in bits 11:10 of FPSR, and has the following
6479 settings:
6480 00 Round to nearest
6481 01 Round to -inf
6482 10 Round to +inf
6483 11 Round to 0
6484
6485 FLT_ROUNDS, on the other hand, expects the following:
6486 -1 Undefined
6487 0 Round to 0
6488 1 Round to nearest
6489 2 Round to +inf
6490 3 Round to -inf
6491
6492 To perform the conversion, we do:
6493 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6494 */
6495
6496 MachineFunction &MF = DAG.getMachineFunction();
6497 const TargetMachine &TM = MF.getTarget();
6498 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6499 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006500 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006501 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006502
6503 // Save FP Control Word to stack slot
6504 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006505 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006506
Dale Johannesene4d209d2009-02-03 20:21:25 +00006507 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006508 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006509
6510 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006511 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006512
6513 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006514 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006515 DAG.getNode(ISD::SRL, dl, MVT::i16,
6516 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006517 CWD, DAG.getConstant(0x800, MVT::i16)),
6518 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006519 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006520 DAG.getNode(ISD::SRL, dl, MVT::i16,
6521 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006522 CWD, DAG.getConstant(0x400, MVT::i16)),
6523 DAG.getConstant(9, MVT::i8));
6524
Dan Gohman475871a2008-07-27 21:46:04 +00006525 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006526 DAG.getNode(ISD::AND, dl, MVT::i16,
6527 DAG.getNode(ISD::ADD, dl, MVT::i16,
6528 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006529 DAG.getConstant(1, MVT::i16)),
6530 DAG.getConstant(3, MVT::i16));
6531
6532
Duncan Sands83ec4b62008-06-06 12:08:01 +00006533 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006534 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006535}
6536
Dan Gohman475871a2008-07-27 21:46:04 +00006537SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006538 MVT VT = Op.getValueType();
6539 MVT OpVT = VT;
6540 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006541 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006542
6543 Op = Op.getOperand(0);
6544 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006545 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006546 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006547 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006548 }
Evan Cheng18efe262007-12-14 02:13:44 +00006549
Evan Cheng152804e2007-12-14 08:30:15 +00006550 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6551 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006552 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006553
6554 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006555 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006556 Ops.push_back(Op);
6557 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6558 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6559 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006560 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006561
6562 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006563 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006564
Evan Cheng18efe262007-12-14 02:13:44 +00006565 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006566 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006567 return Op;
6568}
6569
Dan Gohman475871a2008-07-27 21:46:04 +00006570SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006571 MVT VT = Op.getValueType();
6572 MVT OpVT = VT;
6573 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006574 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006575
6576 Op = Op.getOperand(0);
6577 if (VT == MVT::i8) {
6578 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006579 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006580 }
Evan Cheng152804e2007-12-14 08:30:15 +00006581
6582 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6583 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006584 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006585
6586 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006587 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006588 Ops.push_back(Op);
6589 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6590 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6591 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006592 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006593
Evan Cheng18efe262007-12-14 02:13:44 +00006594 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006595 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006596 return Op;
6597}
6598
Mon P Wangaf9b9522008-12-18 21:42:19 +00006599SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6600 MVT VT = Op.getValueType();
6601 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006602 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006603
Mon P Wangaf9b9522008-12-18 21:42:19 +00006604 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6605 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6606 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6607 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6608 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6609 //
6610 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6611 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6612 // return AloBlo + AloBhi + AhiBlo;
6613
6614 SDValue A = Op.getOperand(0);
6615 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006616
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006618 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6619 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006621 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6622 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006623 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006624 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6625 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006626 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006627 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6628 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006629 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006630 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6631 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006632 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006633 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6634 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006635 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006636 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6637 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006638 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6639 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006640 return Res;
6641}
6642
6643
Bill Wendling74c37652008-12-09 22:08:41 +00006644SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6645 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6646 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006647 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6648 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006649 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006650 SDValue LHS = N->getOperand(0);
6651 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006652 unsigned BaseOp = 0;
6653 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006654 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006655
6656 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006657 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006658 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006659 // A subtract of one will be selected as a INC. Note that INC doesn't
6660 // set CF, so we can't do this for UADDO.
6661 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6662 if (C->getAPIntValue() == 1) {
6663 BaseOp = X86ISD::INC;
6664 Cond = X86::COND_O;
6665 break;
6666 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006667 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006668 Cond = X86::COND_O;
6669 break;
6670 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006671 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006672 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006673 break;
6674 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006675 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6676 // set CF, so we can't do this for USUBO.
6677 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6678 if (C->getAPIntValue() == 1) {
6679 BaseOp = X86ISD::DEC;
6680 Cond = X86::COND_O;
6681 break;
6682 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006683 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006684 Cond = X86::COND_O;
6685 break;
6686 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006687 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006688 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006689 break;
6690 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006691 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006692 Cond = X86::COND_O;
6693 break;
6694 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006695 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006696 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006697 break;
6698 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006699
Bill Wendling61edeb52008-12-02 01:06:39 +00006700 // Also sets EFLAGS.
6701 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006702 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006703
Bill Wendling61edeb52008-12-02 01:06:39 +00006704 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006705 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006706 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006707
Bill Wendling61edeb52008-12-02 01:06:39 +00006708 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6709 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006710}
6711
Dan Gohman475871a2008-07-27 21:46:04 +00006712SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006713 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006714 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006715 unsigned Reg = 0;
6716 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006717 switch(T.getSimpleVT()) {
6718 default:
6719 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006720 case MVT::i8: Reg = X86::AL; size = 1; break;
6721 case MVT::i16: Reg = X86::AX; size = 2; break;
6722 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006723 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006724 assert(Subtarget->is64Bit() && "Node not type legal!");
6725 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006726 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006727 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006728 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006729 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006730 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006731 Op.getOperand(1),
6732 Op.getOperand(3),
6733 DAG.getTargetConstant(size, MVT::i8),
6734 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006735 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006736 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006737 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006738 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006739 return cpOut;
6740}
6741
Duncan Sands1607f052008-12-01 11:39:25 +00006742SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006743 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006744 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006745 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006746 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006747 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006748 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006749 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6750 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006751 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006752 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006753 DAG.getConstant(32, MVT::i8));
6754 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006755 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006756 rdx.getValue(1)
6757 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006758 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006759}
6760
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006761SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6762 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006763 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006764 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006765 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006766 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006767 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006768 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006769 Node->getOperand(0),
6770 Node->getOperand(1), negOp,
6771 cast<AtomicSDNode>(Node)->getSrcValue(),
6772 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006773}
6774
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775/// LowerOperation - Provide custom lowering hooks for some operations.
6776///
Dan Gohman475871a2008-07-27 21:46:04 +00006777SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006778 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006779 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006780 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6781 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006782 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6783 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6784 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6785 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6786 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6787 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6788 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006789 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006790 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006791 case ISD::SHL_PARTS:
6792 case ISD::SRA_PARTS:
6793 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6794 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006795 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006796 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006797 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006798 case ISD::FABS: return LowerFABS(Op, DAG);
6799 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006800 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006801 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006802 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006803 case ISD::SELECT: return LowerSELECT(Op, DAG);
6804 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006805 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006806 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006807 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006808 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006810 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006811 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006813 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6814 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006815 case ISD::FRAME_TO_ARGS_OFFSET:
6816 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006817 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006818 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006819 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006820 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006821 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6822 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006823 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006824 case ISD::SADDO:
6825 case ISD::UADDO:
6826 case ISD::SSUBO:
6827 case ISD::USUBO:
6828 case ISD::SMULO:
6829 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006830 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006831 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006832}
6833
Duncan Sands1607f052008-12-01 11:39:25 +00006834void X86TargetLowering::
6835ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6836 SelectionDAG &DAG, unsigned NewOp) {
6837 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006838 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006839 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6840
6841 SDValue Chain = Node->getOperand(0);
6842 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006843 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006844 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006845 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006846 Node->getOperand(2), DAG.getIntPtrConstant(1));
6847 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6848 // have a MemOperand. Pass the info through as a normal operand.
6849 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6850 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6851 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006852 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006853 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006854 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006855 Results.push_back(Result.getValue(2));
6856}
6857
Duncan Sands126d9072008-07-04 11:47:58 +00006858/// ReplaceNodeResults - Replace a node with an illegal result type
6859/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006860void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6861 SmallVectorImpl<SDValue>&Results,
6862 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006863 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006864 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006865 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006866 assert(false && "Do not know how to custom type legalize this operation!");
6867 return;
6868 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006869 std::pair<SDValue,SDValue> Vals =
6870 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006871 SDValue FIST = Vals.first, StackSlot = Vals.second;
6872 if (FIST.getNode() != 0) {
6873 MVT VT = N->getValueType(0);
6874 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006875 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006876 }
6877 return;
6878 }
6879 case ISD::READCYCLECOUNTER: {
6880 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6881 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006882 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006883 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006884 rd.getValue(1));
6885 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006886 eax.getValue(2));
6887 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6888 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006889 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006890 Results.push_back(edx.getValue(1));
6891 return;
6892 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006893 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006894 MVT T = N->getValueType(0);
6895 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6896 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006897 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006898 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006899 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006900 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006901 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6902 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006903 cpInL.getValue(1));
6904 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006905 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006906 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006907 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006908 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006909 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006910 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006911 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006912 swapInL.getValue(1));
6913 SDValue Ops[] = { swapInH.getValue(0),
6914 N->getOperand(1),
6915 swapInH.getValue(1) };
6916 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006917 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006918 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6919 MVT::i32, Result.getValue(1));
6920 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6921 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006922 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006923 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006924 Results.push_back(cpOutH.getValue(1));
6925 return;
6926 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006927 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006928 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6929 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006930 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006931 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6932 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006933 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006934 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6935 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006936 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006937 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6938 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006939 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006940 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6941 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006942 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006943 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6944 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006945 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006946 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6947 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006948 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006949}
6950
Evan Cheng72261582005-12-20 06:22:03 +00006951const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6952 switch (Opcode) {
6953 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006954 case X86ISD::BSF: return "X86ISD::BSF";
6955 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006956 case X86ISD::SHLD: return "X86ISD::SHLD";
6957 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006958 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006959 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006960 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006961 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006962 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006963 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006964 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6965 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6966 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006967 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006968 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006969 case X86ISD::CALL: return "X86ISD::CALL";
6970 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6971 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006972 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006973 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006974 case X86ISD::COMI: return "X86ISD::COMI";
6975 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006976 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006977 case X86ISD::CMOV: return "X86ISD::CMOV";
6978 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006979 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006980 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6981 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006982 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006983 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00006984 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006985 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006986 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006987 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6988 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006989 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006990 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006991 case X86ISD::FMAX: return "X86ISD::FMAX";
6992 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006993 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6994 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006995 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00006996 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006997 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00006998 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006999 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007000 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7001 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007002 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7003 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7004 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7005 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7006 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7007 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007008 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7009 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007010 case X86ISD::VSHL: return "X86ISD::VSHL";
7011 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007012 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7013 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7014 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7015 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7016 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7017 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7018 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7019 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7020 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7021 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007022 case X86ISD::ADD: return "X86ISD::ADD";
7023 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007024 case X86ISD::SMUL: return "X86ISD::SMUL";
7025 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007026 case X86ISD::INC: return "X86ISD::INC";
7027 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007028 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007029 }
7030}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007031
Chris Lattnerc9addb72007-03-30 23:15:24 +00007032// isLegalAddressingMode - Return true if the addressing mode represented
7033// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007034bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007035 const Type *Ty) const {
7036 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007037
Chris Lattnerc9addb72007-03-30 23:15:24 +00007038 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7039 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7040 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007041
Chris Lattnerc9addb72007-03-30 23:15:24 +00007042 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007043 unsigned GVFlags =
7044 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
7045
7046 // If a reference to this global requires an extra load, we can't fold it.
7047 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007048 return false;
Chris Lattnerdfed4132009-07-10 07:38:24 +00007049
7050 // If BaseGV requires a register for the PIC base, we cannot also have a
7051 // BaseReg specified.
7052 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007053 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007054
7055 // X86-64 only supports addr of globals in small code model.
7056 if (Subtarget->is64Bit()) {
7057 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7058 return false;
7059 // If lower 4G is not available, then we must use rip-relative addressing.
7060 if (AM.BaseOffs || AM.Scale > 1)
7061 return false;
7062 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007063 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007064
Chris Lattnerc9addb72007-03-30 23:15:24 +00007065 switch (AM.Scale) {
7066 case 0:
7067 case 1:
7068 case 2:
7069 case 4:
7070 case 8:
7071 // These scales always work.
7072 break;
7073 case 3:
7074 case 5:
7075 case 9:
7076 // These scales are formed with basereg+scalereg. Only accept if there is
7077 // no basereg yet.
7078 if (AM.HasBaseReg)
7079 return false;
7080 break;
7081 default: // Other stuff never works.
7082 return false;
7083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007084
Chris Lattnerc9addb72007-03-30 23:15:24 +00007085 return true;
7086}
7087
7088
Evan Cheng2bd122c2007-10-26 01:56:11 +00007089bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7090 if (!Ty1->isInteger() || !Ty2->isInteger())
7091 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007092 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7093 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007094 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007095 return false;
7096 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007097}
7098
Duncan Sands83ec4b62008-06-06 12:08:01 +00007099bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7100 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007101 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007102 unsigned NumBits1 = VT1.getSizeInBits();
7103 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007104 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007105 return false;
7106 return Subtarget->is64Bit() || NumBits1 < 64;
7107}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007108
Dan Gohman97121ba2009-04-08 00:15:30 +00007109bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007110 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007111 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7112}
7113
7114bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007115 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007116 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7117}
7118
Evan Cheng8b944d32009-05-28 00:35:15 +00007119bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7120 // i16 instructions are longer (0x66 prefix) and potentially slower.
7121 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7122}
7123
Evan Cheng60c07e12006-07-05 22:17:51 +00007124/// isShuffleMaskLegal - Targets can use this to indicate that they only
7125/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7126/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7127/// are assumed to be legal.
7128bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007129X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7130 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007131 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007132 if (VT.getSizeInBits() == 64)
7133 return false;
7134
7135 // FIXME: pshufb, blends, palignr, shifts.
7136 return (VT.getVectorNumElements() == 2 ||
7137 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7138 isMOVLMask(M, VT) ||
7139 isSHUFPMask(M, VT) ||
7140 isPSHUFDMask(M, VT) ||
7141 isPSHUFHWMask(M, VT) ||
7142 isPSHUFLWMask(M, VT) ||
7143 isUNPCKLMask(M, VT) ||
7144 isUNPCKHMask(M, VT) ||
7145 isUNPCKL_v_undef_Mask(M, VT) ||
7146 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007147}
7148
Dan Gohman7d8143f2008-04-09 20:09:42 +00007149bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007150X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007151 MVT VT) const {
7152 unsigned NumElts = VT.getVectorNumElements();
7153 // FIXME: This collection of masks seems suspect.
7154 if (NumElts == 2)
7155 return true;
7156 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7157 return (isMOVLMask(Mask, VT) ||
7158 isCommutedMOVLMask(Mask, VT, true) ||
7159 isSHUFPMask(Mask, VT) ||
7160 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007161 }
7162 return false;
7163}
7164
7165//===----------------------------------------------------------------------===//
7166// X86 Scheduler Hooks
7167//===----------------------------------------------------------------------===//
7168
Mon P Wang63307c32008-05-05 19:05:59 +00007169// private utility function
7170MachineBasicBlock *
7171X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7172 MachineBasicBlock *MBB,
7173 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007174 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007175 unsigned LoadOpc,
7176 unsigned CXchgOpc,
7177 unsigned copyOpc,
7178 unsigned notOpc,
7179 unsigned EAXreg,
7180 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007181 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007182 // For the atomic bitwise operator, we generate
7183 // thisMBB:
7184 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007185 // ld t1 = [bitinstr.addr]
7186 // op t2 = t1, [bitinstr.val]
7187 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007188 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7189 // bz newMBB
7190 // fallthrough -->nextMBB
7191 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7192 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007193 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007194 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007195
Mon P Wang63307c32008-05-05 19:05:59 +00007196 /// First build the CFG
7197 MachineFunction *F = MBB->getParent();
7198 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007199 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7200 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7201 F->insert(MBBIter, newMBB);
7202 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007203
Mon P Wang63307c32008-05-05 19:05:59 +00007204 // Move all successors to thisMBB to nextMBB
7205 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007206
Mon P Wang63307c32008-05-05 19:05:59 +00007207 // Update thisMBB to fall through to newMBB
7208 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007209
Mon P Wang63307c32008-05-05 19:05:59 +00007210 // newMBB jumps to itself and fall through to nextMBB
7211 newMBB->addSuccessor(nextMBB);
7212 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007213
Mon P Wang63307c32008-05-05 19:05:59 +00007214 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007215 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007216 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007217 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007218 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007219 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007220 int numArgs = bInstr->getNumOperands() - 1;
7221 for (int i=0; i < numArgs; ++i)
7222 argOpers[i] = &bInstr->getOperand(i+1);
7223
7224 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007225 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7226 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007227
Dale Johannesen140be2d2008-08-19 18:47:28 +00007228 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007229 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007230 for (int i=0; i <= lastAddrIndx; ++i)
7231 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007232
Dale Johannesen140be2d2008-08-19 18:47:28 +00007233 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007234 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007235 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007237 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007238 tt = t1;
7239
Dale Johannesen140be2d2008-08-19 18:47:28 +00007240 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007241 assert((argOpers[valArgIndx]->isReg() ||
7242 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007243 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007244 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007245 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007246 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007247 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007248 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007249 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007250
Dale Johannesene4d209d2009-02-03 20:21:25 +00007251 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007252 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007253
Dale Johannesene4d209d2009-02-03 20:21:25 +00007254 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007255 for (int i=0; i <= lastAddrIndx; ++i)
7256 (*MIB).addOperand(*argOpers[i]);
7257 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007258 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7259 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7260
Dale Johannesene4d209d2009-02-03 20:21:25 +00007261 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007262 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007263
Mon P Wang63307c32008-05-05 19:05:59 +00007264 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007265 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007266
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007267 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007268 return nextMBB;
7269}
7270
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007271// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007272MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007273X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7274 MachineBasicBlock *MBB,
7275 unsigned regOpcL,
7276 unsigned regOpcH,
7277 unsigned immOpcL,
7278 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007279 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007280 // For the atomic bitwise operator, we generate
7281 // thisMBB (instructions are in pairs, except cmpxchg8b)
7282 // ld t1,t2 = [bitinstr.addr]
7283 // newMBB:
7284 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7285 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007286 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007287 // mov ECX, EBX <- t5, t6
7288 // mov EAX, EDX <- t1, t2
7289 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7290 // mov t3, t4 <- EAX, EDX
7291 // bz newMBB
7292 // result in out1, out2
7293 // fallthrough -->nextMBB
7294
7295 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7296 const unsigned LoadOpc = X86::MOV32rm;
7297 const unsigned copyOpc = X86::MOV32rr;
7298 const unsigned NotOpc = X86::NOT32r;
7299 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7300 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7301 MachineFunction::iterator MBBIter = MBB;
7302 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007303
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007304 /// First build the CFG
7305 MachineFunction *F = MBB->getParent();
7306 MachineBasicBlock *thisMBB = MBB;
7307 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7308 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7309 F->insert(MBBIter, newMBB);
7310 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007311
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007312 // Move all successors to thisMBB to nextMBB
7313 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007314
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007315 // Update thisMBB to fall through to newMBB
7316 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007317
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007318 // newMBB jumps to itself and fall through to nextMBB
7319 newMBB->addSuccessor(nextMBB);
7320 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007321
Dale Johannesene4d209d2009-02-03 20:21:25 +00007322 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007323 // Insert instructions into newMBB based on incoming instruction
7324 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007325 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007326 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007327 MachineOperand& dest1Oper = bInstr->getOperand(0);
7328 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007329 MachineOperand* argOpers[2 + X86AddrNumOperands];
7330 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007331 argOpers[i] = &bInstr->getOperand(i+2);
7332
7333 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007334 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007335
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007336 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007337 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007338 for (int i=0; i <= lastAddrIndx; ++i)
7339 (*MIB).addOperand(*argOpers[i]);
7340 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007341 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007342 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007343 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007344 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007345 MachineOperand newOp3 = *(argOpers[3]);
7346 if (newOp3.isImm())
7347 newOp3.setImm(newOp3.getImm()+4);
7348 else
7349 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007350 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007351 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007352
7353 // t3/4 are defined later, at the bottom of the loop
7354 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7355 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007356 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007357 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007358 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007359 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7360
7361 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7362 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007363 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007364 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7365 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007366 } else {
7367 tt1 = t1;
7368 tt2 = t2;
7369 }
7370
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007371 int valArgIndx = lastAddrIndx + 1;
7372 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007373 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007374 "invalid operand");
7375 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7376 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007377 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007378 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007379 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007381 if (regOpcL != X86::MOV32rr)
7382 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007383 (*MIB).addOperand(*argOpers[valArgIndx]);
7384 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007385 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007386 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007387 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007388 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007389 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007390 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007391 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007392 if (regOpcH != X86::MOV32rr)
7393 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007394 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007395
Dale Johannesene4d209d2009-02-03 20:21:25 +00007396 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007397 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007398 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007399 MIB.addReg(t2);
7400
Dale Johannesene4d209d2009-02-03 20:21:25 +00007401 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007402 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007403 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007404 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007405
Dale Johannesene4d209d2009-02-03 20:21:25 +00007406 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007407 for (int i=0; i <= lastAddrIndx; ++i)
7408 (*MIB).addOperand(*argOpers[i]);
7409
7410 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7411 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7412
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007414 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007415 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007416 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007417
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007418 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007419 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007420
7421 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7422 return nextMBB;
7423}
7424
7425// private utility function
7426MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007427X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7428 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007429 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007430 // For the atomic min/max operator, we generate
7431 // thisMBB:
7432 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007433 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007434 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007435 // cmp t1, t2
7436 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007437 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007438 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7439 // bz newMBB
7440 // fallthrough -->nextMBB
7441 //
7442 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7443 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007444 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007445 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007446
Mon P Wang63307c32008-05-05 19:05:59 +00007447 /// First build the CFG
7448 MachineFunction *F = MBB->getParent();
7449 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007450 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7451 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7452 F->insert(MBBIter, newMBB);
7453 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007454
Mon P Wang63307c32008-05-05 19:05:59 +00007455 // Move all successors to thisMBB to nextMBB
7456 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007457
Mon P Wang63307c32008-05-05 19:05:59 +00007458 // Update thisMBB to fall through to newMBB
7459 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007460
Mon P Wang63307c32008-05-05 19:05:59 +00007461 // newMBB jumps to newMBB and fall through to nextMBB
7462 newMBB->addSuccessor(nextMBB);
7463 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007464
Dale Johannesene4d209d2009-02-03 20:21:25 +00007465 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007466 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007467 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007468 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007469 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007470 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007471 int numArgs = mInstr->getNumOperands() - 1;
7472 for (int i=0; i < numArgs; ++i)
7473 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007474
Mon P Wang63307c32008-05-05 19:05:59 +00007475 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007476 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7477 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007478
Mon P Wangab3e7472008-05-05 22:56:23 +00007479 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007480 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007481 for (int i=0; i <= lastAddrIndx; ++i)
7482 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007483
Mon P Wang63307c32008-05-05 19:05:59 +00007484 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007485 assert((argOpers[valArgIndx]->isReg() ||
7486 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007487 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007488
7489 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007490 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007491 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007492 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007493 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007494 (*MIB).addOperand(*argOpers[valArgIndx]);
7495
Dale Johannesene4d209d2009-02-03 20:21:25 +00007496 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007497 MIB.addReg(t1);
7498
Dale Johannesene4d209d2009-02-03 20:21:25 +00007499 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007500 MIB.addReg(t1);
7501 MIB.addReg(t2);
7502
7503 // Generate movc
7504 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007505 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007506 MIB.addReg(t2);
7507 MIB.addReg(t1);
7508
7509 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007510 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007511 for (int i=0; i <= lastAddrIndx; ++i)
7512 (*MIB).addOperand(*argOpers[i]);
7513 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007514 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7515 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007516
Dale Johannesene4d209d2009-02-03 20:21:25 +00007517 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007518 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007519
Mon P Wang63307c32008-05-05 19:05:59 +00007520 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007521 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007522
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007523 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007524 return nextMBB;
7525}
7526
7527
Evan Cheng60c07e12006-07-05 22:17:51 +00007528MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007529X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007530 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007531 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007532 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007533 switch (MI->getOpcode()) {
7534 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007535 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007536 case X86::CMOV_FR32:
7537 case X86::CMOV_FR64:
7538 case X86::CMOV_V4F32:
7539 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007540 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007541 // To "insert" a SELECT_CC instruction, we actually have to insert the
7542 // diamond control-flow pattern. The incoming instruction knows the
7543 // destination vreg to set, the condition code register to branch on, the
7544 // true/false values to select between, and a branch opcode to use.
7545 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007546 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007547 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007548
Evan Cheng60c07e12006-07-05 22:17:51 +00007549 // thisMBB:
7550 // ...
7551 // TrueVal = ...
7552 // cmpTY ccX, r1, r2
7553 // bCC copy1MBB
7554 // fallthrough --> copy0MBB
7555 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007556 MachineFunction *F = BB->getParent();
7557 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7558 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007559 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007560 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007561 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007562 F->insert(It, copy0MBB);
7563 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007564 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007565 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007566 sinkMBB->transferSuccessors(BB);
7567
7568 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007569 BB->addSuccessor(copy0MBB);
7570 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007571
Evan Cheng60c07e12006-07-05 22:17:51 +00007572 // copy0MBB:
7573 // %FalseValue = ...
7574 // # fallthrough to sinkMBB
7575 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007576
Evan Cheng60c07e12006-07-05 22:17:51 +00007577 // Update machine-CFG edges
7578 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007579
Evan Cheng60c07e12006-07-05 22:17:51 +00007580 // sinkMBB:
7581 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7582 // ...
7583 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007584 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007585 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7586 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7587
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007588 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007589 return BB;
7590 }
7591
Dale Johannesen849f2142007-07-03 00:53:03 +00007592 case X86::FP32_TO_INT16_IN_MEM:
7593 case X86::FP32_TO_INT32_IN_MEM:
7594 case X86::FP32_TO_INT64_IN_MEM:
7595 case X86::FP64_TO_INT16_IN_MEM:
7596 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007597 case X86::FP64_TO_INT64_IN_MEM:
7598 case X86::FP80_TO_INT16_IN_MEM:
7599 case X86::FP80_TO_INT32_IN_MEM:
7600 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007601 // Change the floating point control register to use "round towards zero"
7602 // mode when truncating to an integer value.
7603 MachineFunction *F = BB->getParent();
7604 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007605 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007606
7607 // Load the old value of the high byte of the control word...
7608 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007609 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007610 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007611 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007612
7613 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007614 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007615 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007616
7617 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007618 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007619
7620 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007621 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007622 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007623
7624 // Get the X86 opcode to use.
7625 unsigned Opc;
7626 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007627 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007628 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7629 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7630 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7631 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7632 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7633 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007634 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7635 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7636 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007637 }
7638
7639 X86AddressMode AM;
7640 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007641 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007642 AM.BaseType = X86AddressMode::RegBase;
7643 AM.Base.Reg = Op.getReg();
7644 } else {
7645 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007646 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007647 }
7648 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007649 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007650 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007651 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007652 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007653 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007654 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007655 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007656 AM.GV = Op.getGlobal();
7657 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007658 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007659 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007660 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007661 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007662
7663 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007664 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007665
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007666 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007667 return BB;
7668 }
Mon P Wang63307c32008-05-05 19:05:59 +00007669 case X86::ATOMAND32:
7670 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007671 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007672 X86::LCMPXCHG32, X86::MOV32rr,
7673 X86::NOT32r, X86::EAX,
7674 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007675 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007676 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7677 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007678 X86::LCMPXCHG32, X86::MOV32rr,
7679 X86::NOT32r, X86::EAX,
7680 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007681 case X86::ATOMXOR32:
7682 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007683 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007684 X86::LCMPXCHG32, X86::MOV32rr,
7685 X86::NOT32r, X86::EAX,
7686 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007687 case X86::ATOMNAND32:
7688 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007689 X86::AND32ri, X86::MOV32rm,
7690 X86::LCMPXCHG32, X86::MOV32rr,
7691 X86::NOT32r, X86::EAX,
7692 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007693 case X86::ATOMMIN32:
7694 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7695 case X86::ATOMMAX32:
7696 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7697 case X86::ATOMUMIN32:
7698 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7699 case X86::ATOMUMAX32:
7700 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007701
7702 case X86::ATOMAND16:
7703 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7704 X86::AND16ri, X86::MOV16rm,
7705 X86::LCMPXCHG16, X86::MOV16rr,
7706 X86::NOT16r, X86::AX,
7707 X86::GR16RegisterClass);
7708 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007709 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007710 X86::OR16ri, X86::MOV16rm,
7711 X86::LCMPXCHG16, X86::MOV16rr,
7712 X86::NOT16r, X86::AX,
7713 X86::GR16RegisterClass);
7714 case X86::ATOMXOR16:
7715 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7716 X86::XOR16ri, X86::MOV16rm,
7717 X86::LCMPXCHG16, X86::MOV16rr,
7718 X86::NOT16r, X86::AX,
7719 X86::GR16RegisterClass);
7720 case X86::ATOMNAND16:
7721 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7722 X86::AND16ri, X86::MOV16rm,
7723 X86::LCMPXCHG16, X86::MOV16rr,
7724 X86::NOT16r, X86::AX,
7725 X86::GR16RegisterClass, true);
7726 case X86::ATOMMIN16:
7727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7728 case X86::ATOMMAX16:
7729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7730 case X86::ATOMUMIN16:
7731 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7732 case X86::ATOMUMAX16:
7733 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7734
7735 case X86::ATOMAND8:
7736 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7737 X86::AND8ri, X86::MOV8rm,
7738 X86::LCMPXCHG8, X86::MOV8rr,
7739 X86::NOT8r, X86::AL,
7740 X86::GR8RegisterClass);
7741 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007742 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007743 X86::OR8ri, X86::MOV8rm,
7744 X86::LCMPXCHG8, X86::MOV8rr,
7745 X86::NOT8r, X86::AL,
7746 X86::GR8RegisterClass);
7747 case X86::ATOMXOR8:
7748 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7749 X86::XOR8ri, X86::MOV8rm,
7750 X86::LCMPXCHG8, X86::MOV8rr,
7751 X86::NOT8r, X86::AL,
7752 X86::GR8RegisterClass);
7753 case X86::ATOMNAND8:
7754 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7755 X86::AND8ri, X86::MOV8rm,
7756 X86::LCMPXCHG8, X86::MOV8rr,
7757 X86::NOT8r, X86::AL,
7758 X86::GR8RegisterClass, true);
7759 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007760 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007761 case X86::ATOMAND64:
7762 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007763 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007764 X86::LCMPXCHG64, X86::MOV64rr,
7765 X86::NOT64r, X86::RAX,
7766 X86::GR64RegisterClass);
7767 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7769 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007770 X86::LCMPXCHG64, X86::MOV64rr,
7771 X86::NOT64r, X86::RAX,
7772 X86::GR64RegisterClass);
7773 case X86::ATOMXOR64:
7774 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007775 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007776 X86::LCMPXCHG64, X86::MOV64rr,
7777 X86::NOT64r, X86::RAX,
7778 X86::GR64RegisterClass);
7779 case X86::ATOMNAND64:
7780 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7781 X86::AND64ri32, X86::MOV64rm,
7782 X86::LCMPXCHG64, X86::MOV64rr,
7783 X86::NOT64r, X86::RAX,
7784 X86::GR64RegisterClass, true);
7785 case X86::ATOMMIN64:
7786 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7787 case X86::ATOMMAX64:
7788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7789 case X86::ATOMUMIN64:
7790 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7791 case X86::ATOMUMAX64:
7792 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007793
7794 // This group does 64-bit operations on a 32-bit host.
7795 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007796 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007797 X86::AND32rr, X86::AND32rr,
7798 X86::AND32ri, X86::AND32ri,
7799 false);
7800 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007801 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007802 X86::OR32rr, X86::OR32rr,
7803 X86::OR32ri, X86::OR32ri,
7804 false);
7805 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007806 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007807 X86::XOR32rr, X86::XOR32rr,
7808 X86::XOR32ri, X86::XOR32ri,
7809 false);
7810 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007811 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007812 X86::AND32rr, X86::AND32rr,
7813 X86::AND32ri, X86::AND32ri,
7814 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007815 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007816 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007817 X86::ADD32rr, X86::ADC32rr,
7818 X86::ADD32ri, X86::ADC32ri,
7819 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007820 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007821 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007822 X86::SUB32rr, X86::SBB32rr,
7823 X86::SUB32ri, X86::SBB32ri,
7824 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007825 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007826 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007827 X86::MOV32rr, X86::MOV32rr,
7828 X86::MOV32ri, X86::MOV32ri,
7829 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007830 }
7831}
7832
7833//===----------------------------------------------------------------------===//
7834// X86 Optimization Hooks
7835//===----------------------------------------------------------------------===//
7836
Dan Gohman475871a2008-07-27 21:46:04 +00007837void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007838 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007839 APInt &KnownZero,
7840 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007841 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007842 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007843 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007844 assert((Opc >= ISD::BUILTIN_OP_END ||
7845 Opc == ISD::INTRINSIC_WO_CHAIN ||
7846 Opc == ISD::INTRINSIC_W_CHAIN ||
7847 Opc == ISD::INTRINSIC_VOID) &&
7848 "Should use MaskedValueIsZero if you don't know whether Op"
7849 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007850
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007851 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007852 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007853 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007854 case X86ISD::ADD:
7855 case X86ISD::SUB:
7856 case X86ISD::SMUL:
7857 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007858 case X86ISD::INC:
7859 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007860 // These nodes' second result is a boolean.
7861 if (Op.getResNo() == 0)
7862 break;
7863 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007864 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007865 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7866 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007867 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007868 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007869}
Chris Lattner259e97c2006-01-31 19:43:35 +00007870
Evan Cheng206ee9d2006-07-07 08:33:52 +00007871/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007872/// node is a GlobalAddress + offset.
7873bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7874 GlobalValue* &GA, int64_t &Offset) const{
7875 if (N->getOpcode() == X86ISD::Wrapper) {
7876 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007877 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007878 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007879 return true;
7880 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007881 }
Evan Chengad4196b2008-05-12 19:56:52 +00007882 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007883}
7884
Evan Chengad4196b2008-05-12 19:56:52 +00007885static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7886 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007887 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007888 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007889 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007890 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007891 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007892 return false;
7893}
7894
Nate Begeman9008ca62009-04-27 18:41:29 +00007895static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007896 MVT EVT, LoadSDNode *&LDBase,
7897 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007898 SelectionDAG &DAG, MachineFrameInfo *MFI,
7899 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007900 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007901 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007902 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007903 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007904 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007905 return false;
7906 continue;
7907 }
7908
Dan Gohman475871a2008-07-27 21:46:04 +00007909 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007910 if (!Elt.getNode() ||
7911 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007912 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007913 if (!LDBase) {
7914 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007915 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007916 LDBase = cast<LoadSDNode>(Elt.getNode());
7917 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007918 continue;
7919 }
7920 if (Elt.getOpcode() == ISD::UNDEF)
7921 continue;
7922
Nate Begemanabc01992009-06-05 21:37:30 +00007923 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007924 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007925 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007926 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007927 }
7928 return true;
7929}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007930
7931/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7932/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7933/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007934/// order. In the case of v2i64, it will see if it can rewrite the
7935/// shuffle to be an appropriate build vector so it can take advantage of
7936// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007937static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007938 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007939 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007940 MVT VT = N->getValueType(0);
7941 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007942 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7943 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007944
Eli Friedman7a5e5552009-06-07 06:52:44 +00007945 if (VT.getSizeInBits() != 128)
7946 return SDValue();
7947
Mon P Wang1e955802009-04-03 02:43:30 +00007948 // Try to combine a vector_shuffle into a 128-bit load.
7949 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007950 LoadSDNode *LD = NULL;
7951 unsigned LastLoadedElt;
7952 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7953 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007954 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007955
Eli Friedman7a5e5552009-06-07 06:52:44 +00007956 if (LastLoadedElt == NumElems - 1) {
7957 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7958 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7959 LD->getSrcValue(), LD->getSrcValueOffset(),
7960 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007961 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007962 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007963 LD->isVolatile(), LD->getAlignment());
7964 } else if (NumElems == 4 && LastLoadedElt == 1) {
7965 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007966 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7967 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007968 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7969 }
7970 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007971}
Evan Chengd880b972008-05-09 21:53:03 +00007972
Chris Lattner83e6c992006-10-04 06:57:07 +00007973/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007974static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007975 const X86Subtarget *Subtarget) {
7976 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007977 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007978 // Get the LHS/RHS of the select.
7979 SDValue LHS = N->getOperand(1);
7980 SDValue RHS = N->getOperand(2);
7981
Chris Lattner83e6c992006-10-04 06:57:07 +00007982 // If we have SSE[12] support, try to form min/max nodes.
7983 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007984 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7985 Cond.getOpcode() == ISD::SETCC) {
7986 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007987
Chris Lattner47b4ce82009-03-11 05:48:52 +00007988 unsigned Opcode = 0;
7989 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7990 switch (CC) {
7991 default: break;
7992 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7993 case ISD::SETULE:
7994 case ISD::SETLE:
7995 if (!UnsafeFPMath) break;
7996 // FALL THROUGH.
7997 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7998 case ISD::SETLT:
7999 Opcode = X86ISD::FMIN;
8000 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008001
Chris Lattner47b4ce82009-03-11 05:48:52 +00008002 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8003 case ISD::SETUGT:
8004 case ISD::SETGT:
8005 if (!UnsafeFPMath) break;
8006 // FALL THROUGH.
8007 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8008 case ISD::SETGE:
8009 Opcode = X86ISD::FMAX;
8010 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008011 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008012 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8013 switch (CC) {
8014 default: break;
8015 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8016 case ISD::SETUGT:
8017 case ISD::SETGT:
8018 if (!UnsafeFPMath) break;
8019 // FALL THROUGH.
8020 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8021 case ISD::SETGE:
8022 Opcode = X86ISD::FMIN;
8023 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008024
Chris Lattner47b4ce82009-03-11 05:48:52 +00008025 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8026 case ISD::SETULE:
8027 case ISD::SETLE:
8028 if (!UnsafeFPMath) break;
8029 // FALL THROUGH.
8030 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8031 case ISD::SETLT:
8032 Opcode = X86ISD::FMAX;
8033 break;
8034 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008035 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008036
Chris Lattner47b4ce82009-03-11 05:48:52 +00008037 if (Opcode)
8038 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008039 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008040
Chris Lattnerd1980a52009-03-12 06:52:53 +00008041 // If this is a select between two integer constants, try to do some
8042 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008043 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8044 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008045 // Don't do this for crazy integer types.
8046 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8047 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008048 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008049 bool NeedsCondInvert = false;
8050
Chris Lattnercee56e72009-03-13 05:53:31 +00008051 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008052 // Efficiently invertible.
8053 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8054 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8055 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8056 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008057 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008058 }
8059
8060 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008061 if (FalseC->getAPIntValue() == 0 &&
8062 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008063 if (NeedsCondInvert) // Invert the condition if needed.
8064 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8065 DAG.getConstant(1, Cond.getValueType()));
8066
8067 // Zero extend the condition if needed.
8068 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8069
Chris Lattnercee56e72009-03-13 05:53:31 +00008070 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008071 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8072 DAG.getConstant(ShAmt, MVT::i8));
8073 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008074
8075 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008076 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008077 if (NeedsCondInvert) // Invert the condition if needed.
8078 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8079 DAG.getConstant(1, Cond.getValueType()));
8080
8081 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008082 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8083 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008084 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008085 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008086 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008087
8088 // Optimize cases that will turn into an LEA instruction. This requires
8089 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8090 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8091 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8092 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8093
8094 bool isFastMultiplier = false;
8095 if (Diff < 10) {
8096 switch ((unsigned char)Diff) {
8097 default: break;
8098 case 1: // result = add base, cond
8099 case 2: // result = lea base( , cond*2)
8100 case 3: // result = lea base(cond, cond*2)
8101 case 4: // result = lea base( , cond*4)
8102 case 5: // result = lea base(cond, cond*4)
8103 case 8: // result = lea base( , cond*8)
8104 case 9: // result = lea base(cond, cond*8)
8105 isFastMultiplier = true;
8106 break;
8107 }
8108 }
8109
8110 if (isFastMultiplier) {
8111 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8112 if (NeedsCondInvert) // Invert the condition if needed.
8113 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8114 DAG.getConstant(1, Cond.getValueType()));
8115
8116 // Zero extend the condition if needed.
8117 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8118 Cond);
8119 // Scale the condition by the difference.
8120 if (Diff != 1)
8121 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8122 DAG.getConstant(Diff, Cond.getValueType()));
8123
8124 // Add the base if non-zero.
8125 if (FalseC->getAPIntValue() != 0)
8126 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8127 SDValue(FalseC, 0));
8128 return Cond;
8129 }
8130 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008131 }
8132 }
8133
Dan Gohman475871a2008-07-27 21:46:04 +00008134 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008135}
8136
Chris Lattnerd1980a52009-03-12 06:52:53 +00008137/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8138static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8139 TargetLowering::DAGCombinerInfo &DCI) {
8140 DebugLoc DL = N->getDebugLoc();
8141
8142 // If the flag operand isn't dead, don't touch this CMOV.
8143 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8144 return SDValue();
8145
8146 // If this is a select between two integer constants, try to do some
8147 // optimizations. Note that the operands are ordered the opposite of SELECT
8148 // operands.
8149 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8150 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8151 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8152 // larger than FalseC (the false value).
8153 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8154
8155 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8156 CC = X86::GetOppositeBranchCondition(CC);
8157 std::swap(TrueC, FalseC);
8158 }
8159
8160 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008161 // This is efficient for any integer data type (including i8/i16) and
8162 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008163 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8164 SDValue Cond = N->getOperand(3);
8165 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8166 DAG.getConstant(CC, MVT::i8), Cond);
8167
8168 // Zero extend the condition if needed.
8169 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8170
8171 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8172 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8173 DAG.getConstant(ShAmt, MVT::i8));
8174 if (N->getNumValues() == 2) // Dead flag value?
8175 return DCI.CombineTo(N, Cond, SDValue());
8176 return Cond;
8177 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008178
8179 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8180 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008181 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8182 SDValue Cond = N->getOperand(3);
8183 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8184 DAG.getConstant(CC, MVT::i8), Cond);
8185
8186 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008187 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8188 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008189 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8190 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008191
Chris Lattner97a29a52009-03-13 05:22:11 +00008192 if (N->getNumValues() == 2) // Dead flag value?
8193 return DCI.CombineTo(N, Cond, SDValue());
8194 return Cond;
8195 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008196
8197 // Optimize cases that will turn into an LEA instruction. This requires
8198 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8199 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8200 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8201 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8202
8203 bool isFastMultiplier = false;
8204 if (Diff < 10) {
8205 switch ((unsigned char)Diff) {
8206 default: break;
8207 case 1: // result = add base, cond
8208 case 2: // result = lea base( , cond*2)
8209 case 3: // result = lea base(cond, cond*2)
8210 case 4: // result = lea base( , cond*4)
8211 case 5: // result = lea base(cond, cond*4)
8212 case 8: // result = lea base( , cond*8)
8213 case 9: // result = lea base(cond, cond*8)
8214 isFastMultiplier = true;
8215 break;
8216 }
8217 }
8218
8219 if (isFastMultiplier) {
8220 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8221 SDValue Cond = N->getOperand(3);
8222 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8223 DAG.getConstant(CC, MVT::i8), Cond);
8224 // Zero extend the condition if needed.
8225 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8226 Cond);
8227 // Scale the condition by the difference.
8228 if (Diff != 1)
8229 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8230 DAG.getConstant(Diff, Cond.getValueType()));
8231
8232 // Add the base if non-zero.
8233 if (FalseC->getAPIntValue() != 0)
8234 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8235 SDValue(FalseC, 0));
8236 if (N->getNumValues() == 2) // Dead flag value?
8237 return DCI.CombineTo(N, Cond, SDValue());
8238 return Cond;
8239 }
8240 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008241 }
8242 }
8243 return SDValue();
8244}
8245
8246
Evan Cheng0b0cd912009-03-28 05:57:29 +00008247/// PerformMulCombine - Optimize a single multiply with constant into two
8248/// in order to implement it with two cheaper instructions, e.g.
8249/// LEA + SHL, LEA + LEA.
8250static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8251 TargetLowering::DAGCombinerInfo &DCI) {
8252 if (DAG.getMachineFunction().
8253 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8254 return SDValue();
8255
8256 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8257 return SDValue();
8258
8259 MVT VT = N->getValueType(0);
8260 if (VT != MVT::i64)
8261 return SDValue();
8262
8263 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8264 if (!C)
8265 return SDValue();
8266 uint64_t MulAmt = C->getZExtValue();
8267 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8268 return SDValue();
8269
8270 uint64_t MulAmt1 = 0;
8271 uint64_t MulAmt2 = 0;
8272 if ((MulAmt % 9) == 0) {
8273 MulAmt1 = 9;
8274 MulAmt2 = MulAmt / 9;
8275 } else if ((MulAmt % 5) == 0) {
8276 MulAmt1 = 5;
8277 MulAmt2 = MulAmt / 5;
8278 } else if ((MulAmt % 3) == 0) {
8279 MulAmt1 = 3;
8280 MulAmt2 = MulAmt / 3;
8281 }
8282 if (MulAmt2 &&
8283 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8284 DebugLoc DL = N->getDebugLoc();
8285
8286 if (isPowerOf2_64(MulAmt2) &&
8287 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8288 // If second multiplifer is pow2, issue it first. We want the multiply by
8289 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8290 // is an add.
8291 std::swap(MulAmt1, MulAmt2);
8292
8293 SDValue NewMul;
8294 if (isPowerOf2_64(MulAmt1))
8295 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8296 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8297 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008298 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008299 DAG.getConstant(MulAmt1, VT));
8300
8301 if (isPowerOf2_64(MulAmt2))
8302 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8303 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8304 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008305 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008306 DAG.getConstant(MulAmt2, VT));
8307
8308 // Do not add new nodes to DAG combiner worklist.
8309 DCI.CombineTo(N, NewMul, false);
8310 }
8311 return SDValue();
8312}
8313
8314
Nate Begeman740ab032009-01-26 00:52:55 +00008315/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8316/// when possible.
8317static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8318 const X86Subtarget *Subtarget) {
8319 // On X86 with SSE2 support, we can transform this to a vector shift if
8320 // all elements are shifted by the same amount. We can't do this in legalize
8321 // because the a constant vector is typically transformed to a constant pool
8322 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008323 if (!Subtarget->hasSSE2())
8324 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008325
Nate Begeman740ab032009-01-26 00:52:55 +00008326 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008327 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8328 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008329
Mon P Wang3becd092009-01-28 08:12:05 +00008330 SDValue ShAmtOp = N->getOperand(1);
8331 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008332 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008333 SDValue BaseShAmt;
8334 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8335 unsigned NumElts = VT.getVectorNumElements();
8336 unsigned i = 0;
8337 for (; i != NumElts; ++i) {
8338 SDValue Arg = ShAmtOp.getOperand(i);
8339 if (Arg.getOpcode() == ISD::UNDEF) continue;
8340 BaseShAmt = Arg;
8341 break;
8342 }
8343 for (; i != NumElts; ++i) {
8344 SDValue Arg = ShAmtOp.getOperand(i);
8345 if (Arg.getOpcode() == ISD::UNDEF) continue;
8346 if (Arg != BaseShAmt) {
8347 return SDValue();
8348 }
8349 }
8350 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008351 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8352 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8353 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008354 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008355 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008356
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008357 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008358 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008359 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008360 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008361
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008362 // The shift amount is identical so we can do a vector shift.
8363 SDValue ValOp = N->getOperand(0);
8364 switch (N->getOpcode()) {
8365 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008366 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008367 break;
8368 case ISD::SHL:
8369 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008370 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008371 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8372 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008373 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008374 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008375 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8376 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008377 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008378 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008379 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8380 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008381 break;
8382 case ISD::SRA:
8383 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008384 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008385 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8386 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008387 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008388 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008389 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8390 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008391 break;
8392 case ISD::SRL:
8393 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008394 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008395 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8396 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008397 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008398 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008399 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8400 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008401 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008402 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008403 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8404 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008405 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008406 }
8407 return SDValue();
8408}
8409
Chris Lattner149a4e52008-02-22 02:09:43 +00008410/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008411static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008412 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008413 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8414 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008415 // A preferable solution to the general problem is to figure out the right
8416 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008417
8418 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008419 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008420 MVT VT = St->getValue().getValueType();
8421 if (VT.getSizeInBits() != 64)
8422 return SDValue();
8423
Devang Patel578efa92009-06-05 21:57:13 +00008424 const Function *F = DAG.getMachineFunction().getFunction();
8425 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8426 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8427 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008428 if ((VT.isVector() ||
8429 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008430 isa<LoadSDNode>(St->getValue()) &&
8431 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8432 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008433 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008434 LoadSDNode *Ld = 0;
8435 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008436 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008437 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008438 // Must be a store of a load. We currently handle two cases: the load
8439 // is a direct child, and it's under an intervening TokenFactor. It is
8440 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008441 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008442 Ld = cast<LoadSDNode>(St->getChain());
8443 else if (St->getValue().hasOneUse() &&
8444 ChainVal->getOpcode() == ISD::TokenFactor) {
8445 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008446 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008447 TokenFactorIndex = i;
8448 Ld = cast<LoadSDNode>(St->getValue());
8449 } else
8450 Ops.push_back(ChainVal->getOperand(i));
8451 }
8452 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008453
Evan Cheng536e6672009-03-12 05:59:15 +00008454 if (!Ld || !ISD::isNormalLoad(Ld))
8455 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008456
Evan Cheng536e6672009-03-12 05:59:15 +00008457 // If this is not the MMX case, i.e. we are just turning i64 load/store
8458 // into f64 load/store, avoid the transformation if there are multiple
8459 // uses of the loaded value.
8460 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8461 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008462
Evan Cheng536e6672009-03-12 05:59:15 +00008463 DebugLoc LdDL = Ld->getDebugLoc();
8464 DebugLoc StDL = N->getDebugLoc();
8465 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8466 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8467 // pair instead.
8468 if (Subtarget->is64Bit() || F64IsLegal) {
8469 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8470 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8471 Ld->getBasePtr(), Ld->getSrcValue(),
8472 Ld->getSrcValueOffset(), Ld->isVolatile(),
8473 Ld->getAlignment());
8474 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008475 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008476 Ops.push_back(NewChain);
8477 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008478 Ops.size());
8479 }
Evan Cheng536e6672009-03-12 05:59:15 +00008480 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008481 St->getSrcValue(), St->getSrcValueOffset(),
8482 St->isVolatile(), St->getAlignment());
8483 }
Evan Cheng536e6672009-03-12 05:59:15 +00008484
8485 // Otherwise, lower to two pairs of 32-bit loads / stores.
8486 SDValue LoAddr = Ld->getBasePtr();
8487 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8488 DAG.getConstant(4, MVT::i32));
8489
8490 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8491 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8492 Ld->isVolatile(), Ld->getAlignment());
8493 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8494 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8495 Ld->isVolatile(),
8496 MinAlign(Ld->getAlignment(), 4));
8497
8498 SDValue NewChain = LoLd.getValue(1);
8499 if (TokenFactorIndex != -1) {
8500 Ops.push_back(LoLd);
8501 Ops.push_back(HiLd);
8502 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8503 Ops.size());
8504 }
8505
8506 LoAddr = St->getBasePtr();
8507 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8508 DAG.getConstant(4, MVT::i32));
8509
8510 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8511 St->getSrcValue(), St->getSrcValueOffset(),
8512 St->isVolatile(), St->getAlignment());
8513 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8514 St->getSrcValue(),
8515 St->getSrcValueOffset() + 4,
8516 St->isVolatile(),
8517 MinAlign(St->getAlignment(), 4));
8518 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008519 }
Dan Gohman475871a2008-07-27 21:46:04 +00008520 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008521}
8522
Chris Lattner6cf73262008-01-25 06:14:17 +00008523/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8524/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008525static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008526 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8527 // F[X]OR(0.0, x) -> x
8528 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008529 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8530 if (C->getValueAPF().isPosZero())
8531 return N->getOperand(1);
8532 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8533 if (C->getValueAPF().isPosZero())
8534 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008535 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008536}
8537
8538/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008539static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008540 // FAND(0.0, x) -> 0.0
8541 // FAND(x, 0.0) -> 0.0
8542 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8543 if (C->getValueAPF().isPosZero())
8544 return N->getOperand(0);
8545 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8546 if (C->getValueAPF().isPosZero())
8547 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008548 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008549}
8550
Dan Gohmane5af2d32009-01-29 01:59:02 +00008551static SDValue PerformBTCombine(SDNode *N,
8552 SelectionDAG &DAG,
8553 TargetLowering::DAGCombinerInfo &DCI) {
8554 // BT ignores high bits in the bit index operand.
8555 SDValue Op1 = N->getOperand(1);
8556 if (Op1.hasOneUse()) {
8557 unsigned BitWidth = Op1.getValueSizeInBits();
8558 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8559 APInt KnownZero, KnownOne;
8560 TargetLowering::TargetLoweringOpt TLO(DAG);
8561 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8562 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8563 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8564 DCI.CommitTargetLoweringOpt(TLO);
8565 }
8566 return SDValue();
8567}
Chris Lattner83e6c992006-10-04 06:57:07 +00008568
Eli Friedman7a5e5552009-06-07 06:52:44 +00008569static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8570 SDValue Op = N->getOperand(0);
8571 if (Op.getOpcode() == ISD::BIT_CONVERT)
8572 Op = Op.getOperand(0);
8573 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8574 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8575 VT.getVectorElementType().getSizeInBits() ==
8576 OpVT.getVectorElementType().getSizeInBits()) {
8577 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8578 }
8579 return SDValue();
8580}
8581
Owen Anderson99177002009-06-29 18:04:45 +00008582// On X86 and X86-64, atomic operations are lowered to locked instructions.
8583// Locked instructions, in turn, have implicit fence semantics (all memory
8584// operations are flushed before issuing the locked instruction, and the
8585// are not buffered), so we can fold away the common pattern of
8586// fence-atomic-fence.
8587static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8588 SDValue atomic = N->getOperand(0);
8589 switch (atomic.getOpcode()) {
8590 case ISD::ATOMIC_CMP_SWAP:
8591 case ISD::ATOMIC_SWAP:
8592 case ISD::ATOMIC_LOAD_ADD:
8593 case ISD::ATOMIC_LOAD_SUB:
8594 case ISD::ATOMIC_LOAD_AND:
8595 case ISD::ATOMIC_LOAD_OR:
8596 case ISD::ATOMIC_LOAD_XOR:
8597 case ISD::ATOMIC_LOAD_NAND:
8598 case ISD::ATOMIC_LOAD_MIN:
8599 case ISD::ATOMIC_LOAD_MAX:
8600 case ISD::ATOMIC_LOAD_UMIN:
8601 case ISD::ATOMIC_LOAD_UMAX:
8602 break;
8603 default:
8604 return SDValue();
8605 }
8606
8607 SDValue fence = atomic.getOperand(0);
8608 if (fence.getOpcode() != ISD::MEMBARRIER)
8609 return SDValue();
8610
8611 switch (atomic.getOpcode()) {
8612 case ISD::ATOMIC_CMP_SWAP:
8613 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8614 atomic.getOperand(1), atomic.getOperand(2),
8615 atomic.getOperand(3));
8616 case ISD::ATOMIC_SWAP:
8617 case ISD::ATOMIC_LOAD_ADD:
8618 case ISD::ATOMIC_LOAD_SUB:
8619 case ISD::ATOMIC_LOAD_AND:
8620 case ISD::ATOMIC_LOAD_OR:
8621 case ISD::ATOMIC_LOAD_XOR:
8622 case ISD::ATOMIC_LOAD_NAND:
8623 case ISD::ATOMIC_LOAD_MIN:
8624 case ISD::ATOMIC_LOAD_MAX:
8625 case ISD::ATOMIC_LOAD_UMIN:
8626 case ISD::ATOMIC_LOAD_UMAX:
8627 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8628 atomic.getOperand(1), atomic.getOperand(2));
8629 default:
8630 return SDValue();
8631 }
8632}
8633
Dan Gohman475871a2008-07-27 21:46:04 +00008634SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008635 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008636 SelectionDAG &DAG = DCI.DAG;
8637 switch (N->getOpcode()) {
8638 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008639 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008640 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008641 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008642 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008643 case ISD::SHL:
8644 case ISD::SRA:
8645 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008646 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008647 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008648 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8649 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008650 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008651 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008652 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008653 }
8654
Dan Gohman475871a2008-07-27 21:46:04 +00008655 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008656}
8657
Evan Cheng60c07e12006-07-05 22:17:51 +00008658//===----------------------------------------------------------------------===//
8659// X86 Inline Assembly Support
8660//===----------------------------------------------------------------------===//
8661
Chris Lattnerb8105652009-07-20 17:51:36 +00008662static bool LowerToBSwap(CallInst *CI) {
8663 // FIXME: this should verify that we are targetting a 486 or better. If not,
8664 // we will turn this bswap into something that will be lowered to logical ops
8665 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8666 // so don't worry about this.
8667
8668 // Verify this is a simple bswap.
8669 if (CI->getNumOperands() != 2 ||
8670 CI->getType() != CI->getOperand(1)->getType() ||
8671 !CI->getType()->isInteger())
8672 return false;
8673
8674 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8675 if (!Ty || Ty->getBitWidth() % 16 != 0)
8676 return false;
8677
8678 // Okay, we can do this xform, do so now.
8679 const Type *Tys[] = { Ty };
8680 Module *M = CI->getParent()->getParent()->getParent();
8681 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8682
8683 Value *Op = CI->getOperand(1);
8684 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8685
8686 CI->replaceAllUsesWith(Op);
8687 CI->eraseFromParent();
8688 return true;
8689}
8690
8691bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8692 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8693 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8694
8695 std::string AsmStr = IA->getAsmString();
8696
8697 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8698 std::vector<std::string> AsmPieces;
8699 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8700
8701 switch (AsmPieces.size()) {
8702 default: return false;
8703 case 1:
8704 AsmStr = AsmPieces[0];
8705 AsmPieces.clear();
8706 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8707
8708 // bswap $0
8709 if (AsmPieces.size() == 2 &&
8710 (AsmPieces[0] == "bswap" ||
8711 AsmPieces[0] == "bswapq" ||
8712 AsmPieces[0] == "bswapl") &&
8713 (AsmPieces[1] == "$0" ||
8714 AsmPieces[1] == "${0:q}")) {
8715 // No need to check constraints, nothing other than the equivalent of
8716 // "=r,0" would be valid here.
8717 return LowerToBSwap(CI);
8718 }
8719 // rorw $$8, ${0:w} --> llvm.bswap.i16
8720 if (CI->getType() == Type::Int16Ty &&
8721 AsmPieces.size() == 3 &&
8722 AsmPieces[0] == "rorw" &&
8723 AsmPieces[1] == "$$8," &&
8724 AsmPieces[2] == "${0:w}" &&
8725 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8726 return LowerToBSwap(CI);
8727 }
8728 break;
8729 case 3:
8730 if (CI->getType() == Type::Int64Ty && Constraints.size() >= 2 &&
8731 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8732 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8733 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8734 std::vector<std::string> Words;
8735 SplitString(AsmPieces[0], Words, " \t");
8736 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8737 Words.clear();
8738 SplitString(AsmPieces[1], Words, " \t");
8739 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8740 Words.clear();
8741 SplitString(AsmPieces[2], Words, " \t,");
8742 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8743 Words[2] == "%edx") {
8744 return LowerToBSwap(CI);
8745 }
8746 }
8747 }
8748 }
8749 break;
8750 }
8751 return false;
8752}
8753
8754
8755
Chris Lattnerf4dff842006-07-11 02:54:03 +00008756/// getConstraintType - Given a constraint letter, return the type of
8757/// constraint it is for this target.
8758X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008759X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8760 if (Constraint.size() == 1) {
8761 switch (Constraint[0]) {
8762 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008763 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008764 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008765 case 'r':
8766 case 'R':
8767 case 'l':
8768 case 'q':
8769 case 'Q':
8770 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008771 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008772 case 'Y':
8773 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008774 case 'e':
8775 case 'Z':
8776 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008777 default:
8778 break;
8779 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008780 }
Chris Lattner4234f572007-03-25 02:14:49 +00008781 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008782}
8783
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008784/// LowerXConstraint - try to replace an X constraint, which matches anything,
8785/// with another that has more specific requirements based on the type of the
8786/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008787const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008788LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008789 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8790 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008791 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008792 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008793 return "Y";
8794 if (Subtarget->hasSSE1())
8795 return "x";
8796 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008797
Chris Lattner5e764232008-04-26 23:02:14 +00008798 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008799}
8800
Chris Lattner48884cd2007-08-25 00:47:38 +00008801/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8802/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008803void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008804 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008805 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008806 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008807 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008808 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008809
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008810 switch (Constraint) {
8811 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008812 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008813 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008814 if (C->getZExtValue() <= 31) {
8815 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008816 break;
8817 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008818 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008819 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008820 case 'J':
8821 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008822 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008823 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8824 break;
8825 }
8826 }
8827 return;
8828 case 'K':
8829 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008830 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008831 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8832 break;
8833 }
8834 }
8835 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008836 case 'N':
8837 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008838 if (C->getZExtValue() <= 255) {
8839 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008840 break;
8841 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008842 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008843 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008844 case 'e': {
8845 // 32-bit signed value
8846 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8847 const ConstantInt *CI = C->getConstantIntValue();
8848 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8849 // Widen to 64 bits here to get it sign extended.
8850 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8851 break;
8852 }
8853 // FIXME gcc accepts some relocatable values here too, but only in certain
8854 // memory models; it's complicated.
8855 }
8856 return;
8857 }
8858 case 'Z': {
8859 // 32-bit unsigned value
8860 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8861 const ConstantInt *CI = C->getConstantIntValue();
8862 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8863 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8864 break;
8865 }
8866 }
8867 // FIXME gcc accepts some relocatable values here too, but only in certain
8868 // memory models; it's complicated.
8869 return;
8870 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008871 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008872 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008873 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008874 // Widen to 64 bits here to get it sign extended.
8875 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008876 break;
8877 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008878
Chris Lattnerdc43a882007-05-03 16:52:29 +00008879 // If we are in non-pic codegen mode, we allow the address of a global (with
8880 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008881 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008882 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008883
Chris Lattner49921962009-05-08 18:23:14 +00008884 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8885 while (1) {
8886 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8887 Offset += GA->getOffset();
8888 break;
8889 } else if (Op.getOpcode() == ISD::ADD) {
8890 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8891 Offset += C->getZExtValue();
8892 Op = Op.getOperand(0);
8893 continue;
8894 }
8895 } else if (Op.getOpcode() == ISD::SUB) {
8896 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8897 Offset += -C->getZExtValue();
8898 Op = Op.getOperand(0);
8899 continue;
8900 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008901 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008902
Chris Lattner49921962009-05-08 18:23:14 +00008903 // Otherwise, this isn't something we can handle, reject it.
8904 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008905 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008906
Chris Lattner36c25012009-07-10 07:34:39 +00008907 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008908 // If we require an extra load to get this address, as in PIC mode, we
8909 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008910 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8911 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008912 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008913
Dale Johannesen60b3ba02009-07-21 00:12:29 +00008914 if (hasMemory)
8915 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
8916 else
8917 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008918 Result = Op;
8919 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008920 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008921 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008922
Gabor Greifba36cb52008-08-28 21:40:38 +00008923 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008924 Ops.push_back(Result);
8925 return;
8926 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008927 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8928 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008929}
8930
Chris Lattner259e97c2006-01-31 19:43:35 +00008931std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008932getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008933 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008934 if (Constraint.size() == 1) {
8935 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008936 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008937 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00008938 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
8939 if (Subtarget->is64Bit()) {
8940 if (VT == MVT::i32)
8941 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
8942 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
8943 X86::R10D,X86::R11D,X86::R12D,
8944 X86::R13D,X86::R14D,X86::R15D,
8945 X86::EBP, X86::ESP, 0);
8946 else if (VT == MVT::i16)
8947 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
8948 X86::SI, X86::DI, X86::R8W,X86::R9W,
8949 X86::R10W,X86::R11W,X86::R12W,
8950 X86::R13W,X86::R14W,X86::R15W,
8951 X86::BP, X86::SP, 0);
8952 else if (VT == MVT::i8)
8953 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
8954 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
8955 X86::R10B,X86::R11B,X86::R12B,
8956 X86::R13B,X86::R14B,X86::R15B,
8957 X86::BPL, X86::SPL, 0);
8958
8959 else if (VT == MVT::i64)
8960 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
8961 X86::RSI, X86::RDI, X86::R8, X86::R9,
8962 X86::R10, X86::R11, X86::R12,
8963 X86::R13, X86::R14, X86::R15,
8964 X86::RBP, X86::RSP, 0);
8965
8966 break;
8967 }
8968 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00008969 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008970 if (VT == MVT::i32)
8971 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8972 else if (VT == MVT::i16)
8973 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8974 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008975 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008976 else if (VT == MVT::i64)
8977 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8978 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008979 }
8980 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008981
Chris Lattner1efa40f2006-02-22 00:56:39 +00008982 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008983}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008984
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008985std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008986X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008987 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008988 // First, see if this is a constraint that directly corresponds to an LLVM
8989 // register class.
8990 if (Constraint.size() == 1) {
8991 // GCC Constraint Letters
8992 switch (Constraint[0]) {
8993 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008994 case 'r': // GENERAL_REGS
8995 case 'R': // LEGACY_REGS
8996 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008997 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008998 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008999 if (VT == MVT::i16)
9000 return std::make_pair(0U, X86::GR16RegisterClass);
9001 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009002 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009003 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009004 case 'f': // FP Stack registers.
9005 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9006 // value to the correct fpstack register class.
9007 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
9008 return std::make_pair(0U, X86::RFP32RegisterClass);
9009 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
9010 return std::make_pair(0U, X86::RFP64RegisterClass);
9011 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009012 case 'y': // MMX_REGS if MMX allowed.
9013 if (!Subtarget->hasMMX()) break;
9014 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009015 case 'Y': // SSE_REGS if SSE2 allowed
9016 if (!Subtarget->hasSSE2()) break;
9017 // FALL THROUGH.
9018 case 'x': // SSE_REGS if SSE1 allowed
9019 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009020
9021 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009022 default: break;
9023 // Scalar SSE types.
9024 case MVT::f32:
9025 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009026 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009027 case MVT::f64:
9028 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009029 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009030 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00009031 case MVT::v16i8:
9032 case MVT::v8i16:
9033 case MVT::v4i32:
9034 case MVT::v2i64:
9035 case MVT::v4f32:
9036 case MVT::v2f64:
9037 return std::make_pair(0U, X86::VR128RegisterClass);
9038 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009039 break;
9040 }
9041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009042
Chris Lattnerf76d1802006-07-31 23:26:50 +00009043 // Use the default implementation in TargetLowering to convert the register
9044 // constraint into a member of a register class.
9045 std::pair<unsigned, const TargetRegisterClass*> Res;
9046 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009047
9048 // Not found as a standard register?
9049 if (Res.second == 0) {
9050 // GCC calls "st(0)" just plain "st".
9051 if (StringsEqualNoCase("{st}", Constraint)) {
9052 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009053 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009054 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009055 // 'A' means EAX + EDX.
9056 if (Constraint == "A") {
9057 Res.first = X86::EAX;
9058 Res.second = X86::GRADRegisterClass;
9059 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009060 return Res;
9061 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009062
Chris Lattnerf76d1802006-07-31 23:26:50 +00009063 // Otherwise, check to see if this is a register class of the wrong value
9064 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9065 // turn into {ax},{dx}.
9066 if (Res.second->hasType(VT))
9067 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009068
Chris Lattnerf76d1802006-07-31 23:26:50 +00009069 // All of the single-register GCC register classes map their values onto
9070 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9071 // really want an 8-bit or 32-bit register, map to the appropriate register
9072 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009073 if (Res.second == X86::GR16RegisterClass) {
9074 if (VT == MVT::i8) {
9075 unsigned DestReg = 0;
9076 switch (Res.first) {
9077 default: break;
9078 case X86::AX: DestReg = X86::AL; break;
9079 case X86::DX: DestReg = X86::DL; break;
9080 case X86::CX: DestReg = X86::CL; break;
9081 case X86::BX: DestReg = X86::BL; break;
9082 }
9083 if (DestReg) {
9084 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009085 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009086 }
9087 } else if (VT == MVT::i32) {
9088 unsigned DestReg = 0;
9089 switch (Res.first) {
9090 default: break;
9091 case X86::AX: DestReg = X86::EAX; break;
9092 case X86::DX: DestReg = X86::EDX; break;
9093 case X86::CX: DestReg = X86::ECX; break;
9094 case X86::BX: DestReg = X86::EBX; break;
9095 case X86::SI: DestReg = X86::ESI; break;
9096 case X86::DI: DestReg = X86::EDI; break;
9097 case X86::BP: DestReg = X86::EBP; break;
9098 case X86::SP: DestReg = X86::ESP; break;
9099 }
9100 if (DestReg) {
9101 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009102 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009103 }
9104 } else if (VT == MVT::i64) {
9105 unsigned DestReg = 0;
9106 switch (Res.first) {
9107 default: break;
9108 case X86::AX: DestReg = X86::RAX; break;
9109 case X86::DX: DestReg = X86::RDX; break;
9110 case X86::CX: DestReg = X86::RCX; break;
9111 case X86::BX: DestReg = X86::RBX; break;
9112 case X86::SI: DestReg = X86::RSI; break;
9113 case X86::DI: DestReg = X86::RDI; break;
9114 case X86::BP: DestReg = X86::RBP; break;
9115 case X86::SP: DestReg = X86::RSP; break;
9116 }
9117 if (DestReg) {
9118 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009119 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009120 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009121 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009122 } else if (Res.second == X86::FR32RegisterClass ||
9123 Res.second == X86::FR64RegisterClass ||
9124 Res.second == X86::VR128RegisterClass) {
9125 // Handle references to XMM physical registers that got mapped into the
9126 // wrong class. This can happen with constraints like {xmm0} where the
9127 // target independent register mapper will just pick the first match it can
9128 // find, ignoring the required type.
9129 if (VT == MVT::f32)
9130 Res.second = X86::FR32RegisterClass;
9131 else if (VT == MVT::f64)
9132 Res.second = X86::FR64RegisterClass;
9133 else if (X86::VR128RegisterClass->hasType(VT))
9134 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009135 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009136
Chris Lattnerf76d1802006-07-31 23:26:50 +00009137 return Res;
9138}
Mon P Wang0c397192008-10-30 08:01:45 +00009139
9140//===----------------------------------------------------------------------===//
9141// X86 Widen vector type
9142//===----------------------------------------------------------------------===//
9143
9144/// getWidenVectorType: given a vector type, returns the type to widen
9145/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9146/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009147/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009148/// scalarizing vs using the wider vector type.
9149
Dan Gohmanc13cf132009-01-15 17:34:08 +00009150MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009151 assert(VT.isVector());
9152 if (isTypeLegal(VT))
9153 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009154
Mon P Wang0c397192008-10-30 08:01:45 +00009155 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9156 // type based on element type. This would speed up our search (though
9157 // it may not be worth it since the size of the list is relatively
9158 // small).
9159 MVT EltVT = VT.getVectorElementType();
9160 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009161
Mon P Wang0c397192008-10-30 08:01:45 +00009162 // On X86, it make sense to widen any vector wider than 1
9163 if (NElts <= 1)
9164 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009165
9166 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009167 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9168 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009169
9170 if (isTypeLegal(SVT) &&
9171 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009172 SVT.getVectorNumElements() > NElts)
9173 return SVT;
9174 }
9175 return MVT::Other;
9176}