blob: 0a5089d1ab126085cf934d4af97bc766f919ab9d [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000039def X86pextrb : SDNode<"X86ISD::PEXTRB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pextrw : SDNode<"X86ISD::PEXTRW",
42 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
43def X86pinsrb : SDNode<"X86ISD::PINSRB",
44 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
45 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
46def X86pinsrw : SDNode<"X86ISD::PINSRW",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86insrtps : SDNode<"X86ISD::INSERTPS",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000052def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
53 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
54def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
55 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000056def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
57def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000058def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
59def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
60def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
61def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
62def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
63def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
65def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
66def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
67def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070// SSE Complex Patterns
71//===----------------------------------------------------------------------===//
72
73// These are 'extloads' from a scalar to the low element of a vector, zeroing
74// the top elements. These are used for the SSE 'ss' and 'sd' instruction
75// forms.
76def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000077 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000079 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ssmem : Operand<v4f32> {
82 let PrintMethod = "printf32mem";
83 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
84}
85def sdmem : Operand<v2f64> {
86 let PrintMethod = "printf64mem";
87 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
88}
89
90//===----------------------------------------------------------------------===//
91// SSE pattern fragments
92//===----------------------------------------------------------------------===//
93
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
95def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
96def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
97def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
98
Dan Gohman11821702007-07-27 17:16:43 +000099// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000100def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000101 (store node:$val, node:$ptr), [{
102 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000103}]>;
104
Dan Gohman11821702007-07-27 17:16:43 +0000105// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000106def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
107 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000108}]>;
109
Dan Gohman11821702007-07-27 17:16:43 +0000110def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
111def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000112def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
113def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
114def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
115def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
116
117// Like 'load', but uses special alignment checks suitable for use in
118// memory operands in most SSE instructions, which are required to
119// be naturally aligned on some targets but not on others.
120// FIXME: Actually implement support for targets that don't require the
121// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000122def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
123 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000124}]>;
125
Dan Gohman11821702007-07-27 17:16:43 +0000126def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
127def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000128def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
129def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
130def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
131def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000132def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000133
Bill Wendling3b15d722007-08-11 09:52:53 +0000134// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
135// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000136// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000137def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000138 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000139}]>;
140
141def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000142def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
143def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
144def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
145
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
147def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
148def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
149def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
150def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
151def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
152
Evan Cheng56ec77b2008-09-24 23:27:55 +0000153def vzmovl_v2i64 : PatFrag<(ops node:$src),
154 (bitconvert (v2i64 (X86vzmovl
155 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
156def vzmovl_v4i32 : PatFrag<(ops node:$src),
157 (bitconvert (v4i32 (X86vzmovl
158 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
159
160def vzload_v2i64 : PatFrag<(ops node:$src),
161 (bitconvert (v2i64 (X86vzload node:$src)))>;
162
163
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164def fp32imm0 : PatLeaf<(f32 fpimm), [{
165 return N->isExactlyValue(+0.0);
166}]>;
167
168def PSxLDQ_imm : SDNodeXForm<imm, [{
169 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000170 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171}]>;
172
173// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
174// SHUFP* etc. imm.
175def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
176 return getI8Imm(X86::getShuffleSHUFImmediate(N));
177}]>;
178
179// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
180// PSHUFHW imm.
181def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
182 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
183}]>;
184
185// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
186// PSHUFLW imm.
187def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
188 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
189}]>;
190
191def SSE_splat_mask : PatLeaf<(build_vector), [{
192 return X86::isSplatMask(N);
193}], SHUFFLE_get_shuf_imm>;
194
195def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
196 return X86::isSplatLoMask(N);
197}]>;
198
Evan Chenga2497eb2008-09-25 20:50:48 +0000199def MOVDDUP_shuffle_mask : PatLeaf<(build_vector), [{
200 return X86::isMOVDDUPMask(N);
201}]>;
202
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
204 return X86::isMOVHLPSMask(N);
205}]>;
206
207def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
208 return X86::isMOVHLPS_v_undef_Mask(N);
209}]>;
210
211def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
212 return X86::isMOVHPMask(N);
213}]>;
214
215def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
216 return X86::isMOVLPMask(N);
217}]>;
218
219def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
220 return X86::isMOVLMask(N);
221}]>;
222
223def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
224 return X86::isMOVSHDUPMask(N);
225}]>;
226
227def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
228 return X86::isMOVSLDUPMask(N);
229}]>;
230
231def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
232 return X86::isUNPCKLMask(N);
233}]>;
234
235def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
236 return X86::isUNPCKHMask(N);
237}]>;
238
239def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
240 return X86::isUNPCKL_v_undef_Mask(N);
241}]>;
242
243def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
244 return X86::isUNPCKH_v_undef_Mask(N);
245}]>;
246
247def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
248 return X86::isPSHUFDMask(N);
249}], SHUFFLE_get_shuf_imm>;
250
251def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
252 return X86::isPSHUFHWMask(N);
253}], SHUFFLE_get_pshufhw_imm>;
254
255def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
256 return X86::isPSHUFLWMask(N);
257}], SHUFFLE_get_pshuflw_imm>;
258
259def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
260 return X86::isPSHUFDMask(N);
261}], SHUFFLE_get_shuf_imm>;
262
263def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
264 return X86::isSHUFPMask(N);
265}], SHUFFLE_get_shuf_imm>;
266
267def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
268 return X86::isSHUFPMask(N);
269}], SHUFFLE_get_shuf_imm>;
270
Nate Begeman061db5f2008-05-12 20:34:32 +0000271
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272//===----------------------------------------------------------------------===//
273// SSE scalar FP Instructions
274//===----------------------------------------------------------------------===//
275
276// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
277// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000278// These are expanded by the scheduler.
279let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000281 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000283 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
284 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000286 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000288 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
289 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000291 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 "#CMOV_V4F32 PSEUDO!",
293 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000294 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
295 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000297 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 "#CMOV_V2F64 PSEUDO!",
299 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000300 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
301 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000303 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 "#CMOV_V2I64 PSEUDO!",
305 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000306 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000307 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308}
309
310//===----------------------------------------------------------------------===//
311// SSE1 Instructions
312//===----------------------------------------------------------------------===//
313
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000315let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000316def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000318let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000319def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000322def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(store FR32:$src, addr:$dst)]>;
325
326// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000327def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000330def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000336def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000337 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
339
340// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000341def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set GR32:$dst, (int_x86_sse_cvtss2si
347 (load addr:$src)))]>;
348
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000349// Match intrinisics which expect MM and XMM operand(s).
350def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
351 "cvtps2pi\t{$src, $dst|$dst, $src}",
352 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
353def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
354 "cvtps2pi\t{$src, $dst|$dst, $src}",
355 [(set VR64:$dst, (int_x86_sse_cvtps2pi
356 (load addr:$src)))]>;
357def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
358 "cvttps2pi\t{$src, $dst|$dst, $src}",
359 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
360def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
361 "cvttps2pi\t{$src, $dst|$dst, $src}",
362 [(set VR64:$dst, (int_x86_sse_cvttps2pi
363 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000364let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000365 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
366 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
367 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
368 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
369 VR64:$src2))]>;
370 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
371 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
372 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
373 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
374 (load addr:$src2)))]>;
375}
376
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000378def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000379 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 [(set GR32:$dst,
381 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000382def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000383 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 [(set GR32:$dst,
385 (int_x86_sse_cvttss2si(load addr:$src)))]>;
386
Evan Cheng3ea4d672008-03-05 08:19:16 +0000387let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000389 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000390 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
392 GR32:$src2))]>;
393 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000394 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000395 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
397 (loadi32 addr:$src2)))]>;
398}
399
400// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000401let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000402let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000403 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000404 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000405 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000406let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000407 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000408 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000409 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410}
411
Evan Cheng55687072007-09-14 21:48:26 +0000412let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000413def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000414 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000415 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000416def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000417 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000418 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000419 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000420} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421
422// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000423let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000424 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000425 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000426 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
428 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000429 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000430 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000431 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
433 (load addr:$src), imm:$cc))]>;
434}
435
Evan Cheng55687072007-09-14 21:48:26 +0000436let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000437def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000438 (ins VR128:$src1, VR128:$src2),
439 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000440 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000441 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000442def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000443 (ins VR128:$src1, f128mem:$src2),
444 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000445 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000446 (implicit EFLAGS)]>;
447
Evan Cheng621216e2007-09-29 00:00:36 +0000448def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000449 (ins VR128:$src1, VR128:$src2),
450 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000451 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000452 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000453def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000454 (ins VR128:$src1, f128mem:$src2),
455 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000456 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000457 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000458} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459
460// Aliases of packed SSE1 instructions for scalar use. These all have names that
461// start with 'Fs'.
462
463// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000464let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000465def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000466 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 Requires<[HasSSE1]>, TB, OpSize;
468
469// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
470// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000471let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000472def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000473 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474
475// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
476// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000477let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000478def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000479 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000480 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481
482// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000483let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000485 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000486 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000488 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000489 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000491 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000492 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
494}
495
Evan Chengb783fa32007-07-19 01:14:50 +0000496def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000497 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000499 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000500def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000501 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000503 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000504def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000505 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000507 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000508let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000510 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000511 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000512
513let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000515 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000516 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000518}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519
520/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
521///
522/// In addition, we also have a special variant of the scalar form here to
523/// represent the associated intrinsic operation. This form is unlike the
524/// plain scalar form, in that it takes an entire vector (instead of a scalar)
525/// and leaves the top elements undefined.
526///
527/// These three forms can each be reg+reg or reg+mem, so there are a total of
528/// six "instructions".
529///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000530let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
532 SDNode OpNode, Intrinsic F32Int,
533 bit Commutable = 0> {
534 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000535 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000536 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
538 let isCommutable = Commutable;
539 }
540
541 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000542 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
543 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000544 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
546
547 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000548 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
549 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000550 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
552 let isCommutable = Commutable;
553 }
554
555 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000556 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
557 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000558 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000559 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560
561 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000562 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
563 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000564 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
566 let isCommutable = Commutable;
567 }
568
569 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000570 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
571 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000572 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 [(set VR128:$dst, (F32Int VR128:$src1,
574 sse_load_f32:$src2))]>;
575}
576}
577
578// Arithmetic instructions
579defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
580defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
581defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
582defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
583
584/// sse1_fp_binop_rm - Other SSE1 binops
585///
586/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
587/// instructions for a full-vector intrinsic form. Operations that map
588/// onto C operators don't use this form since they just use the plain
589/// vector form instead of having a separate vector intrinsic form.
590///
591/// This provides a total of eight "instructions".
592///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000593let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
595 SDNode OpNode,
596 Intrinsic F32Int,
597 Intrinsic V4F32Int,
598 bit Commutable = 0> {
599
600 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000601 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000602 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
604 let isCommutable = Commutable;
605 }
606
607 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000608 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
609 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000610 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
612
613 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000614 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
615 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000616 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
618 let isCommutable = Commutable;
619 }
620
621 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000622 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
623 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000624 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000625 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626
627 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000628 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
629 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000630 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
632 let isCommutable = Commutable;
633 }
634
635 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000636 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
637 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000638 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 [(set VR128:$dst, (F32Int VR128:$src1,
640 sse_load_f32:$src2))]>;
641
642 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000643 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
644 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000645 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
647 let isCommutable = Commutable;
648 }
649
650 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000651 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
652 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000653 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000654 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655}
656}
657
658defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
659 int_x86_sse_max_ss, int_x86_sse_max_ps>;
660defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
661 int_x86_sse_min_ss, int_x86_sse_min_ps>;
662
663//===----------------------------------------------------------------------===//
664// SSE packed FP Instructions
665
666// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000667let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000668def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000669 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000670let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000671def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000672 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000673 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674
Evan Chengb783fa32007-07-19 01:14:50 +0000675def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000676 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000677 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000679let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000680def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000681 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000682let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000683def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000684 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000685 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000686def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000687 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000688 [(store (v4f32 VR128:$src), addr:$dst)]>;
689
690// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000691let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000692def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000693 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000694 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000695def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000696 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000697 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698
Evan Cheng3ea4d672008-03-05 08:19:16 +0000699let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700 let AddedComplexity = 20 in {
701 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000702 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000703 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000704 [(set VR128:$dst,
705 (v4f32 (vector_shuffle VR128:$src1,
706 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
707 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000709 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000710 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000711 [(set VR128:$dst,
712 (v4f32 (vector_shuffle VR128:$src1,
713 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
714 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000716} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717
Evan Chengd743a5f2008-05-10 00:59:18 +0000718
Evan Chengb783fa32007-07-19 01:14:50 +0000719def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000720 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
722 (iPTR 0))), addr:$dst)]>;
723
724// v2f64 extract element 1 is always custom lowered to unpack high to low
725// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000726def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000727 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728 [(store (f64 (vector_extract
729 (v2f64 (vector_shuffle
730 (bc_v2f64 (v4f32 VR128:$src)), (undef),
731 UNPCKH_shuffle_mask)), (iPTR 0))),
732 addr:$dst)]>;
733
Evan Cheng3ea4d672008-03-05 08:19:16 +0000734let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000735let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000736def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000737 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 [(set VR128:$dst,
739 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
740 MOVHP_shuffle_mask)))]>;
741
Evan Chengb783fa32007-07-19 01:14:50 +0000742def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000743 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 [(set VR128:$dst,
745 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
746 MOVHLPS_shuffle_mask)))]>;
747} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000748} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749
Evan Cheng13559d62008-09-26 23:41:32 +0000750let AddedComplexity = 20 in
Evan Chenga2497eb2008-09-25 20:50:48 +0000751def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), MOVDDUP_shuffle_mask)),
752 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
753
754
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755
756
757// Arithmetic
758
759/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
760///
761/// In addition, we also have a special variant of the scalar form here to
762/// represent the associated intrinsic operation. This form is unlike the
763/// plain scalar form, in that it takes an entire vector (instead of a
764/// scalar) and leaves the top elements undefined.
765///
766/// And, we have a special variant form for a full-vector intrinsic form.
767///
768/// These four forms can each have a reg or a mem operand, so there are a
769/// total of eight "instructions".
770///
771multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
772 SDNode OpNode,
773 Intrinsic F32Int,
774 Intrinsic V4F32Int,
775 bit Commutable = 0> {
776 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000777 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000778 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 [(set FR32:$dst, (OpNode FR32:$src))]> {
780 let isCommutable = Commutable;
781 }
782
783 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000784 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000785 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
787
788 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000789 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
792 let isCommutable = Commutable;
793 }
794
795 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000796 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000797 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000798 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799
800 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000801 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 [(set VR128:$dst, (F32Int VR128:$src))]> {
804 let isCommutable = Commutable;
805 }
806
807 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000808 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000809 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
811
812 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000813 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000814 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
816 let isCommutable = Commutable;
817 }
818
819 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000820 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000821 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000822 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823}
824
825// Square root.
826defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
827 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
828
829// Reciprocal approximations. Note that these typically require refinement
830// in order to obtain suitable precision.
831defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
832 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
833defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
834 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
835
836// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000837let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 let isCommutable = 1 in {
839 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000840 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000841 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 [(set VR128:$dst, (v2i64
843 (and VR128:$src1, VR128:$src2)))]>;
844 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000845 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000846 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 [(set VR128:$dst, (v2i64
848 (or VR128:$src1, VR128:$src2)))]>;
849 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000850 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000851 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 [(set VR128:$dst, (v2i64
853 (xor VR128:$src1, VR128:$src2)))]>;
854 }
855
856 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000857 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000858 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000859 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
860 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000862 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000863 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000864 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
865 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000867 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000868 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000869 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
870 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000872 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000873 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 [(set VR128:$dst,
875 (v2i64 (and (xor VR128:$src1,
876 (bc_v2i64 (v4i32 immAllOnesV))),
877 VR128:$src2)))]>;
878 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000879 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000880 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000882 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000884 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885}
886
Evan Cheng3ea4d672008-03-05 08:19:16 +0000887let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000889 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
890 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
891 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
892 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000894 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
895 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
896 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000897 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898}
Nate Begeman03605a02008-07-17 16:51:19 +0000899def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
900 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
901def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
902 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903
904// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000905let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
907 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000908 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000910 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 [(set VR128:$dst,
912 (v4f32 (vector_shuffle
913 VR128:$src1, VR128:$src2,
914 SHUFP_shuffle_mask:$src3)))]>;
915 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000916 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000918 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919 [(set VR128:$dst,
920 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000921 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 SHUFP_shuffle_mask:$src3)))]>;
923
924 let AddedComplexity = 10 in {
925 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000926 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000927 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 [(set VR128:$dst,
929 (v4f32 (vector_shuffle
930 VR128:$src1, VR128:$src2,
931 UNPCKH_shuffle_mask)))]>;
932 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000933 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000934 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 [(set VR128:$dst,
936 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000937 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 UNPCKH_shuffle_mask)))]>;
939
940 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000941 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000942 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 [(set VR128:$dst,
944 (v4f32 (vector_shuffle
945 VR128:$src1, VR128:$src2,
946 UNPCKL_shuffle_mask)))]>;
947 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000948 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000949 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 [(set VR128:$dst,
951 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000952 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 UNPCKL_shuffle_mask)))]>;
954 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000955} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956
957// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000958def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000959 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000961def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000962 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
964
Evan Chengd1d68072008-03-08 00:58:38 +0000965// Prefetch intrinsic.
966def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
967 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
968def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
969 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
970def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
971 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
972def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
973 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974
975// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000976def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000977 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
979
980// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000981def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982
983// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000984def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000985 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000986def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000987 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988
989// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000990let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000991def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000992 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000993 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994
Evan Chenga15896e2008-03-12 07:02:50 +0000995let Predicates = [HasSSE1] in {
996 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
997 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
998 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
999 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1000 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1001}
1002
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00001004def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001005 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 [(set VR128:$dst,
1007 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001008def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001009 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 [(set VR128:$dst,
1011 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1012
1013// FIXME: may not be able to eliminate this movss with coalescing the src and
1014// dest register classes are different. We really want to write this pattern
1015// like this:
1016// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1017// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00001018def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001019 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1021 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001022def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001023 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024 [(store (f32 (vector_extract (v4f32 VR128:$src),
1025 (iPTR 0))), addr:$dst)]>;
1026
1027
1028// Move to lower bits of a VR128, leaving upper bits alone.
1029// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001030let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001031let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001033 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001034 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035
1036 let AddedComplexity = 15 in
1037 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001038 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001039 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 [(set VR128:$dst,
1041 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1042 MOVL_shuffle_mask)))]>;
1043}
1044
1045// Move to lower bits of a VR128 and zeroing upper bits.
1046// Loading from memory automatically zeroing upper bits.
1047let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001048def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001049 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001050 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001051 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052
Evan Cheng056afe12008-05-20 18:24:47 +00001053def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001054 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055
1056//===----------------------------------------------------------------------===//
1057// SSE2 Instructions
1058//===----------------------------------------------------------------------===//
1059
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001061let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001062def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001063 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001064let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001065def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001066 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001068def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001069 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 [(store FR64:$src, addr:$dst)]>;
1071
1072// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001073def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001074 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001076def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001077 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001079def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001080 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001082def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001083 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001085def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001086 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001088def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001089 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1091
1092// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001093def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001094 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1096 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001097def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001098 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1100 Requires<[HasSSE2]>;
1101
1102// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001103def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001104 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001105 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001106def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001107 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1109 (load addr:$src)))]>;
1110
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001111// Match intrinisics which expect MM and XMM operand(s).
1112def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1113 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1114 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1115def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1116 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1117 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001118 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001119def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1120 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1121 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1122def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1123 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1124 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001125 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001126def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1127 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1128 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1129def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1130 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1131 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1132 (load addr:$src)))]>;
1133
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001135def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001136 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 [(set GR32:$dst,
1138 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001139def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001140 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1142 (load addr:$src)))]>;
1143
1144// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001145let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001146 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001147 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001148 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001149let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001150 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001151 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001152 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153}
1154
Evan Cheng950aac02007-09-25 01:57:46 +00001155let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001156def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001157 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001158 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001159def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001160 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001161 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001162 (implicit EFLAGS)]>;
1163}
1164
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001165// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001166let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001167 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001168 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001169 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1171 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001172 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001173 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001174 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1176 (load addr:$src), imm:$cc))]>;
1177}
1178
Evan Cheng950aac02007-09-25 01:57:46 +00001179let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001180def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001181 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001182 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1183 (implicit EFLAGS)]>;
1184def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001185 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001186 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1187 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188
Evan Chengb783fa32007-07-19 01:14:50 +00001189def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001190 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001191 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1192 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001193def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001194 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001195 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001196 (implicit EFLAGS)]>;
1197} // Defs = EFLAGS]
1198
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199// Aliases of packed SSE2 instructions for scalar use. These all have names that
1200// start with 'Fs'.
1201
1202// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001203let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001204def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001205 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206 Requires<[HasSSE2]>, TB, OpSize;
1207
1208// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1209// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001210let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001211def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001212 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213
1214// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1215// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001216let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001217def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001218 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001219 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220
1221// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001222let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001224 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1225 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001226 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001228 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1229 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001230 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001232 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1233 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001234 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1236}
1237
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001238def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1239 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001240 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001242 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001243def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1244 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001245 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001247 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001248def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1249 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001250 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001252 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001254let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001256 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001257 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001258let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001260 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001261 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001263}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264
1265/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1266///
1267/// In addition, we also have a special variant of the scalar form here to
1268/// represent the associated intrinsic operation. This form is unlike the
1269/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1270/// and leaves the top elements undefined.
1271///
1272/// These three forms can each be reg+reg or reg+mem, so there are a total of
1273/// six "instructions".
1274///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001275let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1277 SDNode OpNode, Intrinsic F64Int,
1278 bit Commutable = 0> {
1279 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001280 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001281 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001282 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1283 let isCommutable = Commutable;
1284 }
1285
1286 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001287 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001288 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1290
1291 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001292 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001293 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1295 let isCommutable = Commutable;
1296 }
1297
1298 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001299 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001300 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001301 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302
1303 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001304 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001305 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001306 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1307 let isCommutable = Commutable;
1308 }
1309
1310 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001311 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001312 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 [(set VR128:$dst, (F64Int VR128:$src1,
1314 sse_load_f64:$src2))]>;
1315}
1316}
1317
1318// Arithmetic instructions
1319defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1320defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1321defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1322defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1323
1324/// sse2_fp_binop_rm - Other SSE2 binops
1325///
1326/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1327/// instructions for a full-vector intrinsic form. Operations that map
1328/// onto C operators don't use this form since they just use the plain
1329/// vector form instead of having a separate vector intrinsic form.
1330///
1331/// This provides a total of eight "instructions".
1332///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001333let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001334multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1335 SDNode OpNode,
1336 Intrinsic F64Int,
1337 Intrinsic V2F64Int,
1338 bit Commutable = 0> {
1339
1340 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001341 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001342 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001343 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1344 let isCommutable = Commutable;
1345 }
1346
1347 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001348 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1349 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001350 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001351 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1352
1353 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001354 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1355 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001356 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1358 let isCommutable = Commutable;
1359 }
1360
1361 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001362 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1363 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001364 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001365 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001366
1367 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001368 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1369 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001370 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1372 let isCommutable = Commutable;
1373 }
1374
1375 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001376 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1377 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001378 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379 [(set VR128:$dst, (F64Int VR128:$src1,
1380 sse_load_f64:$src2))]>;
1381
1382 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001383 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1384 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001385 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1387 let isCommutable = Commutable;
1388 }
1389
1390 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001391 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1392 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001393 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001394 [(set VR128:$dst, (V2F64Int VR128:$src1,
1395 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396}
1397}
1398
1399defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1400 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1401defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1402 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1403
1404//===----------------------------------------------------------------------===//
1405// SSE packed FP Instructions
1406
1407// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001408let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001409def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001410 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001411let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001412def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001413 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001414 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415
Evan Chengb783fa32007-07-19 01:14:50 +00001416def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001417 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001418 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001419
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001420let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001421def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001422 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001423let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001424def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001425 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001426 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001427def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001428 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001429 [(store (v2f64 VR128:$src), addr:$dst)]>;
1430
1431// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001432def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001433 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001434 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001435def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001436 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001437 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001438
Evan Cheng3ea4d672008-03-05 08:19:16 +00001439let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440 let AddedComplexity = 20 in {
1441 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001442 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001443 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 [(set VR128:$dst,
1445 (v2f64 (vector_shuffle VR128:$src1,
1446 (scalar_to_vector (loadf64 addr:$src2)),
1447 MOVLP_shuffle_mask)))]>;
1448 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001449 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001450 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451 [(set VR128:$dst,
1452 (v2f64 (vector_shuffle VR128:$src1,
1453 (scalar_to_vector (loadf64 addr:$src2)),
1454 MOVHP_shuffle_mask)))]>;
1455 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001456} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001457
Evan Chengb783fa32007-07-19 01:14:50 +00001458def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001459 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001460 [(store (f64 (vector_extract (v2f64 VR128:$src),
1461 (iPTR 0))), addr:$dst)]>;
1462
1463// v2f64 extract element 1 is always custom lowered to unpack high to low
1464// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001465def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001466 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 [(store (f64 (vector_extract
1468 (v2f64 (vector_shuffle VR128:$src, (undef),
1469 UNPCKH_shuffle_mask)), (iPTR 0))),
1470 addr:$dst)]>;
1471
1472// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001473def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001474 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1476 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001477def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001478 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1479 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1480 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001481 TB, Requires<[HasSSE2]>;
1482
1483// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001484def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001485 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1487 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001488def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001489 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1490 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1491 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001492 XS, Requires<[HasSSE2]>;
1493
Evan Chengb783fa32007-07-19 01:14:50 +00001494def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001495 "cvtps2dq\t{$src, $dst|$dst, $src}",
1496 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001497def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001498 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001500 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001501// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001502def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001503 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1505 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001506def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001507 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001509 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510 XS, Requires<[HasSSE2]>;
1511
1512// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001513def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001514 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1516 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001517def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001518 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001520 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521 XD, Requires<[HasSSE2]>;
1522
Evan Chengb783fa32007-07-19 01:14:50 +00001523def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001524 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001525 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001526def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001527 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001529 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530
1531// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001532def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001533 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001534 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1535 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001536def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001537 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1539 (load addr:$src)))]>,
1540 TB, Requires<[HasSSE2]>;
1541
Evan Chengb783fa32007-07-19 01:14:50 +00001542def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001543 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001544 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001545def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001546 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001548 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001549
1550// Match intrinsics which expect XMM operand(s).
1551// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001552let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001554 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001555 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1557 GR32:$src2))]>;
1558def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001559 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001560 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001561 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1562 (loadi32 addr:$src2)))]>;
1563def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001564 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001565 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1567 VR128:$src2))]>;
1568def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001569 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001570 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1572 (load addr:$src2)))]>;
1573def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001574 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001575 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001576 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1577 VR128:$src2))]>, XS,
1578 Requires<[HasSSE2]>;
1579def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001580 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001581 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001582 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1583 (load addr:$src2)))]>, XS,
1584 Requires<[HasSSE2]>;
1585}
1586
1587// Arithmetic
1588
1589/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1590///
1591/// In addition, we also have a special variant of the scalar form here to
1592/// represent the associated intrinsic operation. This form is unlike the
1593/// plain scalar form, in that it takes an entire vector (instead of a
1594/// scalar) and leaves the top elements undefined.
1595///
1596/// And, we have a special variant form for a full-vector intrinsic form.
1597///
1598/// These four forms can each have a reg or a mem operand, so there are a
1599/// total of eight "instructions".
1600///
1601multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1602 SDNode OpNode,
1603 Intrinsic F64Int,
1604 Intrinsic V2F64Int,
1605 bit Commutable = 0> {
1606 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001607 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001608 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001609 [(set FR64:$dst, (OpNode FR64:$src))]> {
1610 let isCommutable = Commutable;
1611 }
1612
1613 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001614 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001615 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001616 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1617
1618 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001619 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001620 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001621 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1622 let isCommutable = Commutable;
1623 }
1624
1625 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001626 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001627 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001628 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629
1630 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001631 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001632 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001633 [(set VR128:$dst, (F64Int VR128:$src))]> {
1634 let isCommutable = Commutable;
1635 }
1636
1637 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001638 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001639 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001640 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1641
1642 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001643 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001644 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001645 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1646 let isCommutable = Commutable;
1647 }
1648
1649 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001650 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001651 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001652 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001653}
1654
1655// Square root.
1656defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1657 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1658
1659// There is no f64 version of the reciprocal approximation instructions.
1660
1661// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001662let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001663 let isCommutable = 1 in {
1664 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001665 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001666 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001667 [(set VR128:$dst,
1668 (and (bc_v2i64 (v2f64 VR128:$src1)),
1669 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1670 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001671 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001672 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673 [(set VR128:$dst,
1674 (or (bc_v2i64 (v2f64 VR128:$src1)),
1675 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1676 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001677 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001678 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001679 [(set VR128:$dst,
1680 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1681 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1682 }
1683
1684 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001685 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001686 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001687 [(set VR128:$dst,
1688 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001689 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001690 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001691 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001692 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001693 [(set VR128:$dst,
1694 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001695 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001697 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001698 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699 [(set VR128:$dst,
1700 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001701 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001702 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001703 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001704 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705 [(set VR128:$dst,
1706 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1707 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1708 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001709 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001710 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 [(set VR128:$dst,
1712 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001713 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714}
1715
Evan Cheng3ea4d672008-03-05 08:19:16 +00001716let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001717 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001718 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1719 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1720 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001721 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001723 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1724 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1725 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001726 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727}
Evan Cheng33754092008-08-05 22:19:15 +00001728def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001729 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001730def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001731 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732
1733// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001734let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001736 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1737 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1738 [(set VR128:$dst, (v2f64 (vector_shuffle
1739 VR128:$src1, VR128:$src2,
1740 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001742 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001743 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001744 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745 [(set VR128:$dst,
1746 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001747 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001748 SHUFP_shuffle_mask:$src3)))]>;
1749
1750 let AddedComplexity = 10 in {
1751 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001752 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001753 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001754 [(set VR128:$dst,
1755 (v2f64 (vector_shuffle
1756 VR128:$src1, VR128:$src2,
1757 UNPCKH_shuffle_mask)))]>;
1758 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001759 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001760 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 [(set VR128:$dst,
1762 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001763 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001764 UNPCKH_shuffle_mask)))]>;
1765
1766 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001767 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001768 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769 [(set VR128:$dst,
1770 (v2f64 (vector_shuffle
1771 VR128:$src1, VR128:$src2,
1772 UNPCKL_shuffle_mask)))]>;
1773 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001774 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001775 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001776 [(set VR128:$dst,
1777 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001778 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779 UNPCKL_shuffle_mask)))]>;
1780 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001781} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782
1783
1784//===----------------------------------------------------------------------===//
1785// SSE integer instructions
1786
1787// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001788let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001789def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001790 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001791let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001792def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001794 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001795let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001796def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001797 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001798 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001799let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001800def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001801 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001802 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001803 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001804let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001805def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001806 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001807 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001808 XS, Requires<[HasSSE2]>;
1809
Dan Gohman4a4f1512007-07-18 20:23:34 +00001810// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001811let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001812def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001813 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001814 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1815 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001816def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001817 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001818 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1819 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001820
Evan Cheng88004752008-03-05 08:11:27 +00001821let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001822
1823multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1824 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001825 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001826 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1828 let isCommutable = Commutable;
1829 }
Evan Chengb783fa32007-07-19 01:14:50 +00001830 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001831 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001833 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001834}
1835
Evan Chengf90f8f82008-05-03 00:52:09 +00001836multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1837 string OpcodeStr,
1838 Intrinsic IntId, Intrinsic IntId2> {
1839 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1840 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1841 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1842 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1843 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1844 [(set VR128:$dst, (IntId VR128:$src1,
1845 (bitconvert (memopv2i64 addr:$src2))))]>;
1846 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1847 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1848 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1849}
1850
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001851/// PDI_binop_rm - Simple SSE2 binary operator.
1852multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1853 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001854 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001855 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001856 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1857 let isCommutable = Commutable;
1858 }
Evan Chengb783fa32007-07-19 01:14:50 +00001859 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001860 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001861 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001862 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863}
1864
1865/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1866///
1867/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1868/// to collapse (bitconvert VT to VT) into its operand.
1869///
1870multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1871 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001872 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001873 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001874 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1875 let isCommutable = Commutable;
1876 }
Evan Chengb783fa32007-07-19 01:14:50 +00001877 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001878 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001879 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880}
1881
Evan Cheng3ea4d672008-03-05 08:19:16 +00001882} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001883
1884// 128-bit Integer Arithmetic
1885
1886defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1887defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1888defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1889defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1890
1891defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1892defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1893defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1894defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1895
1896defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1897defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1898defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1899defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1900
1901defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1902defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1903defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1904defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1905
1906defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1907
1908defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1909defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1910defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1911
1912defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1913
1914defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1915defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1916
1917
1918defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1919defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1920defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1921defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1922defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1923
1924
Evan Chengf90f8f82008-05-03 00:52:09 +00001925defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1926 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1927defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1928 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1929defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1930 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001931
Evan Chengf90f8f82008-05-03 00:52:09 +00001932defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1933 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1934defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1935 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001936defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001937 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001938
Evan Chengf90f8f82008-05-03 00:52:09 +00001939defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1940 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001941defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001942 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001943
1944// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001945let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001947 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001948 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001949 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001950 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001951 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001952 // PSRADQri doesn't exist in SSE[1-3].
1953}
1954
1955let Predicates = [HasSSE2] in {
1956 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1957 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1958 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1959 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001960 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1961 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1962 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1963 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1965 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001966
1967 // Shift up / down and insert zero's.
1968 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1969 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1970 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1971 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972}
1973
1974// Logical
1975defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1976defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1977defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1978
Evan Cheng3ea4d672008-03-05 08:19:16 +00001979let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001981 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001982 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001983 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1984 VR128:$src2)))]>;
1985
1986 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001987 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001988 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001989 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001990 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001991}
1992
1993// SSE2 Integer comparison
1994defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1995defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1996defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1997defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1998defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1999defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2000
Nate Begeman03605a02008-07-17 16:51:19 +00002001def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002002 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002003def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002004 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002005def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002006 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002007def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002008 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002009def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002010 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002011def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002012 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2013
Nate Begeman03605a02008-07-17 16:51:19 +00002014def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002015 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002016def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002017 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002018def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002019 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002020def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002021 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002022def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002023 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002024def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002025 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2026
2027
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002028// Pack instructions
2029defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2030defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2031defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2032
2033// Shuffle and unpack instructions
2034def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002035 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002036 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037 [(set VR128:$dst, (v4i32 (vector_shuffle
2038 VR128:$src1, (undef),
2039 PSHUFD_shuffle_mask:$src2)))]>;
2040def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002041 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002042 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002043 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002044 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002045 (undef),
2046 PSHUFD_shuffle_mask:$src2)))]>;
2047
2048// SSE2 with ImmT == Imm8 and XS prefix.
2049def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002050 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002051 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002052 [(set VR128:$dst, (v8i16 (vector_shuffle
2053 VR128:$src1, (undef),
2054 PSHUFHW_shuffle_mask:$src2)))]>,
2055 XS, Requires<[HasSSE2]>;
2056def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002057 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002058 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002059 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002060 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002061 (undef),
2062 PSHUFHW_shuffle_mask:$src2)))]>,
2063 XS, Requires<[HasSSE2]>;
2064
2065// SSE2 with ImmT == Imm8 and XD prefix.
2066def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002067 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002068 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 [(set VR128:$dst, (v8i16 (vector_shuffle
2070 VR128:$src1, (undef),
2071 PSHUFLW_shuffle_mask:$src2)))]>,
2072 XD, Requires<[HasSSE2]>;
2073def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002074 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002075 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002076 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002077 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078 (undef),
2079 PSHUFLW_shuffle_mask:$src2)))]>,
2080 XD, Requires<[HasSSE2]>;
2081
2082
Evan Cheng3ea4d672008-03-05 08:19:16 +00002083let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002085 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002086 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002087 [(set VR128:$dst,
2088 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2089 UNPCKL_shuffle_mask)))]>;
2090 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002091 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002092 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002093 [(set VR128:$dst,
2094 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002095 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002096 UNPCKL_shuffle_mask)))]>;
2097 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002098 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002099 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 [(set VR128:$dst,
2101 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2102 UNPCKL_shuffle_mask)))]>;
2103 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002104 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002105 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106 [(set VR128:$dst,
2107 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002108 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109 UNPCKL_shuffle_mask)))]>;
2110 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002111 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002112 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002113 [(set VR128:$dst,
2114 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2115 UNPCKL_shuffle_mask)))]>;
2116 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002117 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002118 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 [(set VR128:$dst,
2120 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002121 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 UNPCKL_shuffle_mask)))]>;
2123 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002124 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002125 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 [(set VR128:$dst,
2127 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2128 UNPCKL_shuffle_mask)))]>;
2129 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002130 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002131 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002132 [(set VR128:$dst,
2133 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002134 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 UNPCKL_shuffle_mask)))]>;
2136
2137 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002138 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002139 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002140 [(set VR128:$dst,
2141 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2142 UNPCKH_shuffle_mask)))]>;
2143 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002144 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002145 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146 [(set VR128:$dst,
2147 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002148 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002149 UNPCKH_shuffle_mask)))]>;
2150 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002151 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002152 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002153 [(set VR128:$dst,
2154 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2155 UNPCKH_shuffle_mask)))]>;
2156 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002157 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002158 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 [(set VR128:$dst,
2160 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002161 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002162 UNPCKH_shuffle_mask)))]>;
2163 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002164 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002165 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002166 [(set VR128:$dst,
2167 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2168 UNPCKH_shuffle_mask)))]>;
2169 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002170 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002171 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002172 [(set VR128:$dst,
2173 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002174 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002175 UNPCKH_shuffle_mask)))]>;
2176 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002177 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002178 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 [(set VR128:$dst,
2180 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2181 UNPCKH_shuffle_mask)))]>;
2182 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002183 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002184 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 [(set VR128:$dst,
2186 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002187 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188 UNPCKH_shuffle_mask)))]>;
2189}
2190
2191// Extract / Insert
2192def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002193 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002194 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002195 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002196 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002197let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002199 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002200 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002201 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002203 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002204 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002205 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002208 [(set VR128:$dst,
2209 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2210 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211}
2212
2213// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002214def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002215 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002216 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2217
2218// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002219let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002220def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002221 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002222 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002223
2224// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002225def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002226 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002227 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002228def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002229 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002230 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002231def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002232 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002233 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2234 TB, Requires<[HasSSE2]>;
2235
2236// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002237def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002238 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002239 TB, Requires<[HasSSE2]>;
2240
2241// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002242def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002244def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2246
Andrew Lenharth785610d2008-02-16 01:24:58 +00002247//TODO: custom lower this so as to never even generate the noop
2248def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2249 (i8 0)), (NOOP)>;
2250def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2251def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2252def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2253 (i8 1)), (MFENCE)>;
2254
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00002256let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002257 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002258 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002259 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260
2261// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002262def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002263 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264 [(set VR128:$dst,
2265 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002266def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002267 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268 [(set VR128:$dst,
2269 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2270
Evan Chengb783fa32007-07-19 01:14:50 +00002271def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002272 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002273 [(set VR128:$dst,
2274 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002275def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002276 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277 [(set VR128:$dst,
2278 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2279
Evan Chengb783fa32007-07-19 01:14:50 +00002280def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002281 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002282 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2283
Evan Chengb783fa32007-07-19 01:14:50 +00002284def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002286 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2287
2288// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002289def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002290 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002291 [(set VR128:$dst,
2292 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2293 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002294def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002295 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002296 [(store (i64 (vector_extract (v2i64 VR128:$src),
2297 (iPTR 0))), addr:$dst)]>;
2298
2299// FIXME: may not be able to eliminate this movss with coalescing the src and
2300// dest register classes are different. We really want to write this pattern
2301// like this:
2302// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2303// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002304def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2307 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002308def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002309 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002310 [(store (f64 (vector_extract (v2f64 VR128:$src),
2311 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002312def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002313 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002314 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2315 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002316def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002317 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002318 [(store (i32 (vector_extract (v4i32 VR128:$src),
2319 (iPTR 0))), addr:$dst)]>;
2320
Evan Chengb783fa32007-07-19 01:14:50 +00002321def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002322 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002323 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002324def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002325 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002326 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2327
2328
2329// Move to lower bits of a VR128, leaving upper bits alone.
2330// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002331let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002332 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002333 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002334 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002335 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002336
2337 let AddedComplexity = 15 in
2338 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002339 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002340 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002341 [(set VR128:$dst,
2342 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2343 MOVL_shuffle_mask)))]>;
2344}
2345
2346// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002347def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002348 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002349 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2350
2351// Move to lower bits of a VR128 and zeroing upper bits.
2352// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002353let AddedComplexity = 20 in {
2354def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2355 "movsd\t{$src, $dst|$dst, $src}",
2356 [(set VR128:$dst,
2357 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2358 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002359
Evan Cheng056afe12008-05-20 18:24:47 +00002360def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2361 (MOVZSD2PDrm addr:$src)>;
2362def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002363 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002364def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002365}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002366
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002367// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002368let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002369def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002370 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002371 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002372 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002373// This is X86-64 only.
2374def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2375 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002376 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002377 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002378}
2379
2380let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002381def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002382 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002383 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002384 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002385 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002386
2387def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2388 (MOVZDI2PDIrm addr:$src)>;
2389def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2390 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002391def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2392 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002393
Evan Chengb783fa32007-07-19 01:14:50 +00002394def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002395 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002396 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002397 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002398 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002399 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002400
Evan Cheng3ad16c42008-05-22 18:56:56 +00002401def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2402 (MOVZQI2PQIrm addr:$src)>;
2403def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2404 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002405def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002406}
Evan Chenge9b9c672008-05-09 21:53:03 +00002407
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002408// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2409// IA32 document. movq xmm1, xmm2 does clear the high bits.
2410let AddedComplexity = 15 in
2411def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2412 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002413 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002414 XS, Requires<[HasSSE2]>;
2415
Evan Cheng056afe12008-05-20 18:24:47 +00002416let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002417def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2418 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002419 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002420 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002421 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002422
Evan Cheng056afe12008-05-20 18:24:47 +00002423def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2424 (MOVZPQILo2PQIrm addr:$src)>;
2425}
2426
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002427//===----------------------------------------------------------------------===//
2428// SSE3 Instructions
2429//===----------------------------------------------------------------------===//
2430
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002431// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002432def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002433 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002434 [(set VR128:$dst, (v4f32 (vector_shuffle
2435 VR128:$src, (undef),
2436 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002437def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002438 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002439 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002440 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002441 MOVSHDUP_shuffle_mask)))]>;
2442
Evan Chengb783fa32007-07-19 01:14:50 +00002443def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002444 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002445 [(set VR128:$dst, (v4f32 (vector_shuffle
2446 VR128:$src, (undef),
2447 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002448def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002449 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002450 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002451 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002452 MOVSLDUP_shuffle_mask)))]>;
2453
Evan Chengb783fa32007-07-19 01:14:50 +00002454def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002455 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002456 [(set VR128:$dst,
2457 (v2f64 (vector_shuffle VR128:$src, (undef),
2458 MOVDDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002459def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002460 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002461 [(set VR128:$dst,
2462 (v2f64 (vector_shuffle
2463 (scalar_to_vector (loadf64 addr:$src)),
2464 (undef), MOVDDUP_shuffle_mask)))]>;
2465
2466def : Pat<(vector_shuffle
2467 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2468 (undef), MOVDDUP_shuffle_mask),
2469 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2470def : Pat<(vector_shuffle
2471 (memopv2f64 addr:$src), (undef), MOVDDUP_shuffle_mask),
2472 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2473
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002474
2475// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002476let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002477 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002478 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002479 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002480 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2481 VR128:$src2))]>;
2482 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002483 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002484 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002485 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002486 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002487 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002488 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002489 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002490 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2491 VR128:$src2))]>;
2492 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002493 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002494 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002495 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002496 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002497}
2498
Evan Chengb783fa32007-07-19 01:14:50 +00002499def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002500 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002501 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2502
2503// Horizontal ops
2504class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002505 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002506 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2508class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002509 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002510 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002511 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002512class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002513 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002514 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002515 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2516class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002517 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002518 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002519 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002520
Evan Cheng3ea4d672008-03-05 08:19:16 +00002521let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002522 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2523 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2524 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2525 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2526 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2527 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2528 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2529 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2530}
2531
2532// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002533def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002534 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002535def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002536 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2537
2538// vector_shuffle v1, <undef> <1, 1, 3, 3>
2539let AddedComplexity = 15 in
2540def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2541 MOVSHDUP_shuffle_mask)),
2542 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2543let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002544def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002545 MOVSHDUP_shuffle_mask)),
2546 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2547
2548// vector_shuffle v1, <undef> <0, 0, 2, 2>
2549let AddedComplexity = 15 in
2550 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2551 MOVSLDUP_shuffle_mask)),
2552 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2553let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002554 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002555 MOVSLDUP_shuffle_mask)),
2556 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2557
2558//===----------------------------------------------------------------------===//
2559// SSSE3 Instructions
2560//===----------------------------------------------------------------------===//
2561
Bill Wendling98680292007-08-10 06:22:27 +00002562/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002563multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2564 Intrinsic IntId64, Intrinsic IntId128> {
2565 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2566 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2567 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002568
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002569 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2570 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2571 [(set VR64:$dst,
2572 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2573
2574 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2575 (ins VR128:$src),
2576 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2577 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2578 OpSize;
2579
2580 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2581 (ins i128mem:$src),
2582 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2583 [(set VR128:$dst,
2584 (IntId128
2585 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002586}
2587
Bill Wendling98680292007-08-10 06:22:27 +00002588/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002589multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2590 Intrinsic IntId64, Intrinsic IntId128> {
2591 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2592 (ins VR64:$src),
2593 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2594 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002595
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002596 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2597 (ins i64mem:$src),
2598 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2599 [(set VR64:$dst,
2600 (IntId64
2601 (bitconvert (memopv4i16 addr:$src))))]>;
2602
2603 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2604 (ins VR128:$src),
2605 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2606 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2607 OpSize;
2608
2609 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2610 (ins i128mem:$src),
2611 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2612 [(set VR128:$dst,
2613 (IntId128
2614 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002615}
2616
2617/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002618multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2619 Intrinsic IntId64, Intrinsic IntId128> {
2620 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2621 (ins VR64:$src),
2622 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2623 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002624
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002625 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2626 (ins i64mem:$src),
2627 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2628 [(set VR64:$dst,
2629 (IntId64
2630 (bitconvert (memopv2i32 addr:$src))))]>;
2631
2632 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2633 (ins VR128:$src),
2634 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2635 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2636 OpSize;
2637
2638 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2639 (ins i128mem:$src),
2640 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2641 [(set VR128:$dst,
2642 (IntId128
2643 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002644}
2645
2646defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2647 int_x86_ssse3_pabs_b,
2648 int_x86_ssse3_pabs_b_128>;
2649defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2650 int_x86_ssse3_pabs_w,
2651 int_x86_ssse3_pabs_w_128>;
2652defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2653 int_x86_ssse3_pabs_d,
2654 int_x86_ssse3_pabs_d_128>;
2655
2656/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002657let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002658 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2659 Intrinsic IntId64, Intrinsic IntId128,
2660 bit Commutable = 0> {
2661 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2662 (ins VR64:$src1, VR64:$src2),
2663 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2664 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2665 let isCommutable = Commutable;
2666 }
2667 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2668 (ins VR64:$src1, i64mem:$src2),
2669 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2670 [(set VR64:$dst,
2671 (IntId64 VR64:$src1,
2672 (bitconvert (memopv8i8 addr:$src2))))]>;
2673
2674 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2675 (ins VR128:$src1, VR128:$src2),
2676 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2677 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2678 OpSize {
2679 let isCommutable = Commutable;
2680 }
2681 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2682 (ins VR128:$src1, i128mem:$src2),
2683 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2684 [(set VR128:$dst,
2685 (IntId128 VR128:$src1,
2686 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2687 }
2688}
2689
2690/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002691let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002692 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2693 Intrinsic IntId64, Intrinsic IntId128,
2694 bit Commutable = 0> {
2695 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2696 (ins VR64:$src1, VR64:$src2),
2697 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2698 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2699 let isCommutable = Commutable;
2700 }
2701 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2702 (ins VR64:$src1, i64mem:$src2),
2703 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2704 [(set VR64:$dst,
2705 (IntId64 VR64:$src1,
2706 (bitconvert (memopv4i16 addr:$src2))))]>;
2707
2708 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2709 (ins VR128:$src1, VR128:$src2),
2710 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2711 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2712 OpSize {
2713 let isCommutable = Commutable;
2714 }
2715 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2716 (ins VR128:$src1, i128mem:$src2),
2717 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2718 [(set VR128:$dst,
2719 (IntId128 VR128:$src1,
2720 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2721 }
2722}
2723
2724/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002725let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002726 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2727 Intrinsic IntId64, Intrinsic IntId128,
2728 bit Commutable = 0> {
2729 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2730 (ins VR64:$src1, VR64:$src2),
2731 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2732 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2733 let isCommutable = Commutable;
2734 }
2735 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2736 (ins VR64:$src1, i64mem:$src2),
2737 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2738 [(set VR64:$dst,
2739 (IntId64 VR64:$src1,
2740 (bitconvert (memopv2i32 addr:$src2))))]>;
2741
2742 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2743 (ins VR128:$src1, VR128:$src2),
2744 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2745 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2746 OpSize {
2747 let isCommutable = Commutable;
2748 }
2749 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2750 (ins VR128:$src1, i128mem:$src2),
2751 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2752 [(set VR128:$dst,
2753 (IntId128 VR128:$src1,
2754 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2755 }
2756}
2757
2758defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2759 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002760 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002761defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2762 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002763 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002764defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2765 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002766 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002767defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2768 int_x86_ssse3_phsub_w,
2769 int_x86_ssse3_phsub_w_128>;
2770defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2771 int_x86_ssse3_phsub_d,
2772 int_x86_ssse3_phsub_d_128>;
2773defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2774 int_x86_ssse3_phsub_sw,
2775 int_x86_ssse3_phsub_sw_128>;
2776defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2777 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002778 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002779defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2780 int_x86_ssse3_pmul_hr_sw,
2781 int_x86_ssse3_pmul_hr_sw_128, 1>;
2782defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2783 int_x86_ssse3_pshuf_b,
2784 int_x86_ssse3_pshuf_b_128>;
2785defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2786 int_x86_ssse3_psign_b,
2787 int_x86_ssse3_psign_b_128>;
2788defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2789 int_x86_ssse3_psign_w,
2790 int_x86_ssse3_psign_w_128>;
2791defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2792 int_x86_ssse3_psign_d,
2793 int_x86_ssse3_psign_d_128>;
2794
Evan Cheng3ea4d672008-03-05 08:19:16 +00002795let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002796 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2797 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002798 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002799 [(set VR64:$dst,
2800 (int_x86_ssse3_palign_r
2801 VR64:$src1, VR64:$src2,
2802 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002803 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002804 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002805 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002806 [(set VR64:$dst,
2807 (int_x86_ssse3_palign_r
2808 VR64:$src1,
2809 (bitconvert (memopv2i32 addr:$src2)),
2810 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002811
Bill Wendling1dc817c2007-08-10 09:00:17 +00002812 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2813 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002814 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002815 [(set VR128:$dst,
2816 (int_x86_ssse3_palign_r_128
2817 VR128:$src1, VR128:$src2,
2818 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002819 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002820 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002821 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002822 [(set VR128:$dst,
2823 (int_x86_ssse3_palign_r_128
2824 VR128:$src1,
2825 (bitconvert (memopv4i32 addr:$src2)),
2826 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002827}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002828
2829//===----------------------------------------------------------------------===//
2830// Non-Instruction Patterns
2831//===----------------------------------------------------------------------===//
2832
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002833// extload f32 -> f64. This matches load+fextend because we have a hack in
2834// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2835// Since these loads aren't folded into the fextend, we have to match it
2836// explicitly here.
2837let Predicates = [HasSSE2] in
2838 def : Pat<(fextend (loadf32 addr:$src)),
2839 (CVTSS2SDrm addr:$src)>;
2840
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002841// bit_convert
2842let Predicates = [HasSSE2] in {
2843 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2844 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2845 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2846 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2847 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2848 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2849 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2850 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2851 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2852 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2853 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2854 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2855 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2856 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2857 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2858 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2859 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2860 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2861 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2862 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2863 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2864 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2865 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2866 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2867 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2868 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2869 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2870 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2871 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2872 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2873}
2874
2875// Move scalar to XMM zero-extended
2876// movd to XMM register zero-extends
2877let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002878// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002879def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002881def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002882 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002883def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002884 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002885def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002886 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002887}
2888
2889// Splat v2f64 / v2i64
2890let AddedComplexity = 10 in {
2891def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2892 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2893def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2894 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2895def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2896 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2897def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2898 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2899}
2900
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002901// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002902def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2903 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002904 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2905 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002906// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002907def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2908 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002909 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2910 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002911// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002912def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002913 SHUFP_unary_shuffle_mask:$sm),
2914 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2915 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002916
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002917// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002918def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2919 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002920 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2921 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002922def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2923 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002924 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2925 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002926// Special binary v2i64 shuffle cases using SHUFPDrri.
2927def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2928 SHUFP_shuffle_mask:$sm)),
2929 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2930 Requires<[HasSSE2]>;
2931// Special unary SHUFPDrri case.
2932def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
Evan Cheng13559d62008-09-26 23:41:32 +00002933 SHUFP_unary_shuffle_mask:$sm)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002934 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2935 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936
2937// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002938let AddedComplexity = 15 in {
2939def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2940 UNPCKL_v_undef_shuffle_mask:$sm)),
2941 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2942 Requires<[OptForSpeed, HasSSE2]>;
2943def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2944 UNPCKL_v_undef_shuffle_mask:$sm)),
2945 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2946 Requires<[OptForSpeed, HasSSE2]>;
2947}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002948let AddedComplexity = 10 in {
2949def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2950 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002951 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002952def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2953 UNPCKL_v_undef_shuffle_mask)),
2954 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2955def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2956 UNPCKL_v_undef_shuffle_mask)),
2957 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2958def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2959 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002960 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002961}
2962
2963// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002964let AddedComplexity = 15 in {
2965def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2966 UNPCKH_v_undef_shuffle_mask:$sm)),
2967 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2968 Requires<[OptForSpeed, HasSSE2]>;
2969def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2970 UNPCKH_v_undef_shuffle_mask:$sm)),
2971 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2972 Requires<[OptForSpeed, HasSSE2]>;
2973}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002974let AddedComplexity = 10 in {
2975def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2976 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002977 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002978def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2979 UNPCKH_v_undef_shuffle_mask)),
2980 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2981def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2982 UNPCKH_v_undef_shuffle_mask)),
2983 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2984def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2985 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002986 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987}
2988
Evan Cheng13559d62008-09-26 23:41:32 +00002989let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2991def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2992 MOVHP_shuffle_mask)),
2993 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2994
2995// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2996def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2997 MOVHLPS_shuffle_mask)),
2998 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2999
3000// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
3001def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
3002 MOVHLPS_v_undef_shuffle_mask)),
3003 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3004def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
3005 MOVHLPS_v_undef_shuffle_mask)),
3006 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3007}
3008
3009let AddedComplexity = 20 in {
3010// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
3011// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Cheng00b66ef2008-05-23 00:37:07 +00003012def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003013 MOVLP_shuffle_mask)),
3014 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003015def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003016 MOVLP_shuffle_mask)),
3017 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003018def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019 MOVHP_shuffle_mask)),
3020 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003021def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003022 MOVHP_shuffle_mask)),
3023 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3024
Evan Cheng2b2a7012008-05-23 21:23:16 +00003025def : Pat<(v4i32 (vector_shuffle VR128:$src1,
3026 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003027 MOVLP_shuffle_mask)),
3028 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003029def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003030 MOVLP_shuffle_mask)),
3031 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2b2a7012008-05-23 21:23:16 +00003032def : Pat<(v4i32 (vector_shuffle VR128:$src1,
3033 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003034 MOVHP_shuffle_mask)),
3035 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003036def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00003037 MOVHP_shuffle_mask)),
3038 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003039}
3040
Evan Cheng2b2a7012008-05-23 21:23:16 +00003041// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
3042// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
3043def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3044 MOVLP_shuffle_mask)), addr:$src1),
3045 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3046def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3047 MOVLP_shuffle_mask)), addr:$src1),
3048 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3049def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3050 MOVHP_shuffle_mask)), addr:$src1),
3051 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3052def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3053 MOVHP_shuffle_mask)), addr:$src1),
3054 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3055
3056def : Pat<(store (v4i32 (vector_shuffle
3057 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3058 MOVLP_shuffle_mask)), addr:$src1),
3059 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3060def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3061 MOVLP_shuffle_mask)), addr:$src1),
3062 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3063def : Pat<(store (v4i32 (vector_shuffle
3064 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3065 MOVHP_shuffle_mask)), addr:$src1),
3066 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3067def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3068 MOVHP_shuffle_mask)), addr:$src1),
3069 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3070
3071
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003072let AddedComplexity = 15 in {
3073// Setting the lowest element in the vector.
3074def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3075 MOVL_shuffle_mask)),
3076 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3077def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
3078 MOVL_shuffle_mask)),
3079 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3080
3081// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
3082def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
3083 MOVLP_shuffle_mask)),
3084 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3085def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3086 MOVLP_shuffle_mask)),
3087 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3088}
3089
3090// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003091let AddedComplexity = 15 in
3092def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
3093 MOVL_shuffle_mask)),
3094 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003095def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003096 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003097
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003098// Some special case pandn patterns.
3099def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3100 VR128:$src2)),
3101 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3102def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3103 VR128:$src2)),
3104 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3105def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3106 VR128:$src2)),
3107 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3108
3109def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003110 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003111 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3112def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003113 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003114 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3115def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003116 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003117 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3118
Nate Begeman78246ca2007-11-17 03:58:34 +00003119// vector -> vector casts
3120def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3121 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3122def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3123 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003124def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3125 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3126def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3127 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003128
Evan Cheng51a49b22007-07-20 00:27:43 +00003129// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003130def : Pat<(alignedloadv4i32 addr:$src),
3131 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3132def : Pat<(loadv4i32 addr:$src),
3133 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003134def : Pat<(alignedloadv2i64 addr:$src),
3135 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3136def : Pat<(loadv2i64 addr:$src),
3137 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3138
3139def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3140 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3141def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3142 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3143def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3144 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3145def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3146 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3147def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3148 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3149def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3150 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3151def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3152 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3153def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3154 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003155
3156//===----------------------------------------------------------------------===//
3157// SSE4.1 Instructions
3158//===----------------------------------------------------------------------===//
3159
Dale Johannesena7d2b442008-10-10 23:51:03 +00003160multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003161 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003162 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003163 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003164 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003165 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003166 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003167 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003168 !strconcat(OpcodeStr,
3169 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003170 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3171 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003172
3173 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003174 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003175 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003176 !strconcat(OpcodeStr,
3177 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003178 [(set VR128:$dst,
3179 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003180 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003181
Nate Begemanb2975562008-02-03 07:18:54 +00003182 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003183 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003184 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003185 !strconcat(OpcodeStr,
3186 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003187 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3188 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003189
3190 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003191 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003192 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003193 !strconcat(OpcodeStr,
3194 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003195 [(set VR128:$dst,
3196 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003197 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003198}
3199
Dale Johannesena7d2b442008-10-10 23:51:03 +00003200let Constraints = "$src1 = $dst" in {
3201multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3202 string OpcodeStr,
3203 Intrinsic F32Int,
3204 Intrinsic F64Int> {
3205 // Intrinsic operation, reg.
3206 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
3207 (outs VR128:$dst),
3208 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3209 !strconcat(OpcodeStr,
3210 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3211 [(set VR128:$dst,
3212 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3213 OpSize;
3214
3215 // Intrinsic operation, mem.
3216 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3217 (outs VR128:$dst),
3218 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
3219 !strconcat(OpcodeStr,
3220 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3221 [(set VR128:$dst,
3222 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3223 OpSize;
3224
3225 // Intrinsic operation, reg.
3226 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
3227 (outs VR128:$dst),
3228 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3229 !strconcat(OpcodeStr,
3230 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3231 [(set VR128:$dst,
3232 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3233 OpSize;
3234
3235 // Intrinsic operation, mem.
3236 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
3237 (outs VR128:$dst),
3238 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3239 !strconcat(OpcodeStr,
3240 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3241 [(set VR128:$dst,
3242 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3243 OpSize;
3244}
3245}
3246
Nate Begemanb2975562008-02-03 07:18:54 +00003247// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003248defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3249 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3250defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3251 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003252
3253// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3254multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3255 Intrinsic IntId128> {
3256 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3257 (ins VR128:$src),
3258 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3259 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3260 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3261 (ins i128mem:$src),
3262 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3263 [(set VR128:$dst,
3264 (IntId128
3265 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3266}
3267
3268defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3269 int_x86_sse41_phminposuw>;
3270
3271/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003272let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003273 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3274 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003275 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3276 (ins VR128:$src1, VR128:$src2),
3277 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3278 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3279 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003280 let isCommutable = Commutable;
3281 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003282 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3283 (ins VR128:$src1, i128mem:$src2),
3284 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3285 [(set VR128:$dst,
3286 (IntId128 VR128:$src1,
3287 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003288 }
3289}
3290
3291defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3292 int_x86_sse41_pcmpeqq, 1>;
3293defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3294 int_x86_sse41_packusdw, 0>;
3295defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3296 int_x86_sse41_pminsb, 1>;
3297defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3298 int_x86_sse41_pminsd, 1>;
3299defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3300 int_x86_sse41_pminud, 1>;
3301defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3302 int_x86_sse41_pminuw, 1>;
3303defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3304 int_x86_sse41_pmaxsb, 1>;
3305defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3306 int_x86_sse41_pmaxsd, 1>;
3307defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3308 int_x86_sse41_pmaxud, 1>;
3309defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3310 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003311
Nate Begeman03605a02008-07-17 16:51:19 +00003312def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3313 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3314def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3315 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3316
Nate Begeman58057962008-02-09 01:38:08 +00003317
3318/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003319let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003320 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3321 SDNode OpNode, Intrinsic IntId128,
3322 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003323 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3324 (ins VR128:$src1, VR128:$src2),
3325 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003326 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3327 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003328 let isCommutable = Commutable;
3329 }
3330 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3331 (ins VR128:$src1, VR128:$src2),
3332 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3333 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3334 OpSize {
3335 let isCommutable = Commutable;
3336 }
3337 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3338 (ins VR128:$src1, i128mem:$src2),
3339 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3340 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003341 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003342 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3343 (ins VR128:$src1, i128mem:$src2),
3344 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3345 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003346 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003347 OpSize;
3348 }
3349}
Dan Gohmane3731f52008-05-23 17:49:40 +00003350defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003351 int_x86_sse41_pmulld, 1>;
Dan Gohmane3731f52008-05-23 17:49:40 +00003352defm PMULDQ : SS41I_binop_patint<0x28, "pmuldq", v2i64, mul,
3353 int_x86_sse41_pmuldq, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003354
3355
Evan Cheng78d00612008-03-14 07:39:27 +00003356/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003357let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003358 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3359 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003360 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003361 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3362 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003363 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003364 [(set VR128:$dst,
3365 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3366 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003367 let isCommutable = Commutable;
3368 }
Evan Cheng78d00612008-03-14 07:39:27 +00003369 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003370 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3371 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003372 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003373 [(set VR128:$dst,
3374 (IntId128 VR128:$src1,
3375 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3376 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003377 }
3378}
3379
3380defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3381 int_x86_sse41_blendps, 0>;
3382defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3383 int_x86_sse41_blendpd, 0>;
3384defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3385 int_x86_sse41_pblendw, 0>;
3386defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3387 int_x86_sse41_dpps, 1>;
3388defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3389 int_x86_sse41_dppd, 1>;
3390defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003391 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003392
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003393
Evan Cheng78d00612008-03-14 07:39:27 +00003394/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003395let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003396 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3397 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3398 (ins VR128:$src1, VR128:$src2),
3399 !strconcat(OpcodeStr,
3400 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3401 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3402 OpSize;
3403
3404 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3405 (ins VR128:$src1, i128mem:$src2),
3406 !strconcat(OpcodeStr,
3407 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3408 [(set VR128:$dst,
3409 (IntId VR128:$src1,
3410 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3411 }
3412}
3413
3414defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3415defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3416defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3417
3418
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003419multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3420 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3421 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3422 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3423
3424 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3425 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003426 [(set VR128:$dst,
3427 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3428 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003429}
3430
3431defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3432defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3433defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3434defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3435defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3436defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3437
Evan Cheng56ec77b2008-09-24 23:27:55 +00003438// Common patterns involving scalar load.
3439def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3440 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3441def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3442 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3443
3444def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3445 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3446def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3447 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3448
3449def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3450 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3451def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3452 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3453
3454def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3455 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3456def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3457 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3458
3459def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3460 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3461def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3462 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3463
3464def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3465 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3466def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3467 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3468
3469
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003470multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3471 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3472 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3473 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3474
3475 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3476 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003477 [(set VR128:$dst,
3478 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3479 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003480}
3481
3482defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3483defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3484defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3485defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3486
Evan Cheng56ec77b2008-09-24 23:27:55 +00003487// Common patterns involving scalar load
3488def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003489 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003490def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003491 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003492
3493def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003494 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003495def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003496 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003497
3498
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003499multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3500 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3501 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3502 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3503
Evan Cheng56ec77b2008-09-24 23:27:55 +00003504 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003505 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3506 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003507 [(set VR128:$dst, (IntId (bitconvert
3508 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3509 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003510}
3511
3512defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3513defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3514
Evan Cheng56ec77b2008-09-24 23:27:55 +00003515// Common patterns involving scalar load
3516def : Pat<(int_x86_sse41_pmovsxbq
3517 (bitconvert (v4i32 (X86vzmovl
3518 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003519 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003520
3521def : Pat<(int_x86_sse41_pmovzxbq
3522 (bitconvert (v4i32 (X86vzmovl
3523 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003524 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003525
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003526
Nate Begemand77e59e2008-02-11 04:19:36 +00003527/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3528multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003529 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003530 (ins VR128:$src1, i32i8imm:$src2),
3531 !strconcat(OpcodeStr,
3532 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003533 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3534 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003535 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003536 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3537 !strconcat(OpcodeStr,
3538 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003539 []>, OpSize;
3540// FIXME:
3541// There's an AssertZext in the way of writing the store pattern
3542// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003543}
3544
Nate Begemand77e59e2008-02-11 04:19:36 +00003545defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003546
Nate Begemand77e59e2008-02-11 04:19:36 +00003547
3548/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3549multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003550 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003551 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3552 !strconcat(OpcodeStr,
3553 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3554 []>, OpSize;
3555// FIXME:
3556// There's an AssertZext in the way of writing the store pattern
3557// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3558}
3559
3560defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3561
3562
3563/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3564multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003565 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003566 (ins VR128:$src1, i32i8imm:$src2),
3567 !strconcat(OpcodeStr,
3568 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3569 [(set GR32:$dst,
3570 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003571 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003572 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3573 !strconcat(OpcodeStr,
3574 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3575 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3576 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003577}
3578
Nate Begemand77e59e2008-02-11 04:19:36 +00003579defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003580
Nate Begemand77e59e2008-02-11 04:19:36 +00003581
Evan Cheng6c249332008-03-24 21:52:23 +00003582/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3583/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003584multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003585 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003586 (ins VR128:$src1, i32i8imm:$src2),
3587 !strconcat(OpcodeStr,
3588 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003589 [(set GR32:$dst,
3590 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003591 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003592 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003593 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3594 !strconcat(OpcodeStr,
3595 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003596 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003597 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003598}
3599
Nate Begemand77e59e2008-02-11 04:19:36 +00003600defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003601
Dan Gohmana41862a2008-08-08 18:30:21 +00003602// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3603def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3604 imm:$src2))),
3605 addr:$dst),
3606 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3607 Requires<[HasSSE41]>;
3608
Evan Cheng3ea4d672008-03-05 08:19:16 +00003609let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003610 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003611 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003612 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3613 !strconcat(OpcodeStr,
3614 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3615 [(set VR128:$dst,
3616 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003617 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003618 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3619 !strconcat(OpcodeStr,
3620 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3621 [(set VR128:$dst,
3622 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3623 imm:$src3))]>, OpSize;
3624 }
3625}
3626
3627defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3628
Evan Cheng3ea4d672008-03-05 08:19:16 +00003629let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003630 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003631 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003632 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3633 !strconcat(OpcodeStr,
3634 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3635 [(set VR128:$dst,
3636 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3637 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003638 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003639 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3640 !strconcat(OpcodeStr,
3641 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3642 [(set VR128:$dst,
3643 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3644 imm:$src3)))]>, OpSize;
3645 }
3646}
3647
3648defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3649
Evan Cheng3ea4d672008-03-05 08:19:16 +00003650let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003651 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003652 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003653 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3654 !strconcat(OpcodeStr,
3655 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3656 [(set VR128:$dst,
3657 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003658 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003659 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3660 !strconcat(OpcodeStr,
3661 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3662 [(set VR128:$dst,
3663 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3664 imm:$src3))]>, OpSize;
3665 }
3666}
3667
Evan Chengc2054be2008-03-26 08:11:49 +00003668defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003669
3670let Defs = [EFLAGS] in {
3671def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3672 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3673def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3674 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3675}
3676
3677def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3678 "movntdqa\t{$src, $dst|$dst, $src}",
3679 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003680
3681/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3682let Constraints = "$src1 = $dst" in {
3683 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3684 Intrinsic IntId128, bit Commutable = 0> {
3685 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3686 (ins VR128:$src1, VR128:$src2),
3687 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3688 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3689 OpSize {
3690 let isCommutable = Commutable;
3691 }
3692 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3693 (ins VR128:$src1, i128mem:$src2),
3694 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3695 [(set VR128:$dst,
3696 (IntId128 VR128:$src1,
3697 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3698 }
3699}
3700
Nate Begeman235666b2008-07-17 17:04:58 +00003701defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003702
3703def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3704 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3705def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3706 (PCMPGTQrm VR128:$src1, addr:$src2)>;