blob: 6d0d768f8f02ac24df0f9c6fde34c6c44e752080 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000039def X86pextrb : SDNode<"X86ISD::PEXTRB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pextrw : SDNode<"X86ISD::PEXTRW",
42 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
43def X86pinsrb : SDNode<"X86ISD::PINSRB",
44 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
45 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
46def X86pinsrw : SDNode<"X86ISD::PINSRW",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86insrtps : SDNode<"X86ISD::INSERTPS",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000052def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
53 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
54def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
55 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000056def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
57def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000058def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
59def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
60def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
61def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
62def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
63def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
65def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
66def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
67def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070// SSE Complex Patterns
71//===----------------------------------------------------------------------===//
72
73// These are 'extloads' from a scalar to the low element of a vector, zeroing
74// the top elements. These are used for the SSE 'ss' and 'sd' instruction
75// forms.
76def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000077 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000079 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ssmem : Operand<v4f32> {
82 let PrintMethod = "printf32mem";
83 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
84}
85def sdmem : Operand<v2f64> {
86 let PrintMethod = "printf64mem";
87 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
88}
89
90//===----------------------------------------------------------------------===//
91// SSE pattern fragments
92//===----------------------------------------------------------------------===//
93
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
95def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
96def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
97def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
98
Dan Gohman11821702007-07-27 17:16:43 +000099// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000100def alignedstore : PatFrag<(ops node:$val, node:$ptr),
101 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000102 StoreSDNode *ST = cast<StoreSDNode>(N);
103 return !ST->isTruncatingStore() &&
104 ST->getAddressingMode() == ISD::UNINDEXED &&
105 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106}]>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000110 LoadSDNode *LD = cast<LoadSDNode>(N);
111 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
112 LD->getAddressingMode() == ISD::UNINDEXED &&
113 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000114}]>;
115
Dan Gohman11821702007-07-27 17:16:43 +0000116def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
117def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000118def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
119def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
120def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
121def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
122
123// Like 'load', but uses special alignment checks suitable for use in
124// memory operands in most SSE instructions, which are required to
125// be naturally aligned on some targets but not on others.
126// FIXME: Actually implement support for targets that don't require the
127// alignment. This probably wants a subtarget predicate.
128def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000129 LoadSDNode *LD = cast<LoadSDNode>(N);
130 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
131 LD->getAddressingMode() == ISD::UNINDEXED &&
132 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000133}]>;
134
Dan Gohman11821702007-07-27 17:16:43 +0000135def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
136def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000137def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
138def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
139def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
140def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000141def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000142
Bill Wendling3b15d722007-08-11 09:52:53 +0000143// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
144// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000145// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000146def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000147 LoadSDNode *LD = cast<LoadSDNode>(N);
148 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
149 LD->getAddressingMode() == ISD::UNINDEXED &&
150 LD->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000151}]>;
152
153def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000154def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
155def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
156def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
157
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
159def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
160def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
161def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
162def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
163def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
164
Evan Cheng56ec77b2008-09-24 23:27:55 +0000165def vzmovl_v2i64 : PatFrag<(ops node:$src),
166 (bitconvert (v2i64 (X86vzmovl
167 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
168def vzmovl_v4i32 : PatFrag<(ops node:$src),
169 (bitconvert (v4i32 (X86vzmovl
170 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
171
172def vzload_v2i64 : PatFrag<(ops node:$src),
173 (bitconvert (v2i64 (X86vzload node:$src)))>;
174
175
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176def fp32imm0 : PatLeaf<(f32 fpimm), [{
177 return N->isExactlyValue(+0.0);
178}]>;
179
180def PSxLDQ_imm : SDNodeXForm<imm, [{
181 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000182 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183}]>;
184
185// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
186// SHUFP* etc. imm.
187def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
188 return getI8Imm(X86::getShuffleSHUFImmediate(N));
189}]>;
190
191// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
192// PSHUFHW imm.
193def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
194 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
195}]>;
196
197// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
198// PSHUFLW imm.
199def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
200 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
201}]>;
202
203def SSE_splat_mask : PatLeaf<(build_vector), [{
204 return X86::isSplatMask(N);
205}], SHUFFLE_get_shuf_imm>;
206
207def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
208 return X86::isSplatLoMask(N);
209}]>;
210
Evan Chenga2497eb2008-09-25 20:50:48 +0000211def MOVDDUP_shuffle_mask : PatLeaf<(build_vector), [{
212 return X86::isMOVDDUPMask(N);
213}]>;
214
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
216 return X86::isMOVHLPSMask(N);
217}]>;
218
219def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
220 return X86::isMOVHLPS_v_undef_Mask(N);
221}]>;
222
223def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
224 return X86::isMOVHPMask(N);
225}]>;
226
227def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
228 return X86::isMOVLPMask(N);
229}]>;
230
231def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
232 return X86::isMOVLMask(N);
233}]>;
234
235def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
236 return X86::isMOVSHDUPMask(N);
237}]>;
238
239def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
240 return X86::isMOVSLDUPMask(N);
241}]>;
242
243def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
244 return X86::isUNPCKLMask(N);
245}]>;
246
247def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
248 return X86::isUNPCKHMask(N);
249}]>;
250
251def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
252 return X86::isUNPCKL_v_undef_Mask(N);
253}]>;
254
255def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
256 return X86::isUNPCKH_v_undef_Mask(N);
257}]>;
258
259def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
260 return X86::isPSHUFDMask(N);
261}], SHUFFLE_get_shuf_imm>;
262
263def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
264 return X86::isPSHUFHWMask(N);
265}], SHUFFLE_get_pshufhw_imm>;
266
267def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
268 return X86::isPSHUFLWMask(N);
269}], SHUFFLE_get_pshuflw_imm>;
270
271def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
272 return X86::isPSHUFDMask(N);
273}], SHUFFLE_get_shuf_imm>;
274
275def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
276 return X86::isSHUFPMask(N);
277}], SHUFFLE_get_shuf_imm>;
278
279def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
280 return X86::isSHUFPMask(N);
281}], SHUFFLE_get_shuf_imm>;
282
Nate Begeman061db5f2008-05-12 20:34:32 +0000283
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284//===----------------------------------------------------------------------===//
285// SSE scalar FP Instructions
286//===----------------------------------------------------------------------===//
287
288// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
289// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000290// These are expanded by the scheduler.
291let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000293 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000295 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
296 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000298 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000300 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
301 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000303 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 "#CMOV_V4F32 PSEUDO!",
305 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000306 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
307 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000309 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 "#CMOV_V2F64 PSEUDO!",
311 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000312 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
313 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000315 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 "#CMOV_V2I64 PSEUDO!",
317 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000318 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000319 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320}
321
322//===----------------------------------------------------------------------===//
323// SSE1 Instructions
324//===----------------------------------------------------------------------===//
325
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000327let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000328def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000329 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000330let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000331def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000332 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000334def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000335 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 [(store FR32:$src, addr:$dst)]>;
337
338// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000339def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000340 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000342def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000343 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000345def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000346 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000348def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000349 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
351
352// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000353def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000354 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000356def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000357 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358 [(set GR32:$dst, (int_x86_sse_cvtss2si
359 (load addr:$src)))]>;
360
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000361// Match intrinisics which expect MM and XMM operand(s).
362def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
363 "cvtps2pi\t{$src, $dst|$dst, $src}",
364 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
365def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
366 "cvtps2pi\t{$src, $dst|$dst, $src}",
367 [(set VR64:$dst, (int_x86_sse_cvtps2pi
368 (load addr:$src)))]>;
369def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
370 "cvttps2pi\t{$src, $dst|$dst, $src}",
371 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
372def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
373 "cvttps2pi\t{$src, $dst|$dst, $src}",
374 [(set VR64:$dst, (int_x86_sse_cvttps2pi
375 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000376let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000377 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
378 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
379 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
380 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
381 VR64:$src2))]>;
382 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
383 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
384 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
385 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
386 (load addr:$src2)))]>;
387}
388
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000390def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000391 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 [(set GR32:$dst,
393 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000394def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000395 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 [(set GR32:$dst,
397 (int_x86_sse_cvttss2si(load addr:$src)))]>;
398
Evan Cheng3ea4d672008-03-05 08:19:16 +0000399let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000401 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000402 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
404 GR32:$src2))]>;
405 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000406 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000407 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
409 (loadi32 addr:$src2)))]>;
410}
411
412// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000413let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000414let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000415 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000416 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000417 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000418let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000419 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000420 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000421 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422}
423
Evan Cheng55687072007-09-14 21:48:26 +0000424let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000425def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000426 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000427 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000428def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000429 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000430 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000431 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000432} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433
434// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000435let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000436 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000437 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000438 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
440 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000441 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000442 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000443 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000444 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
445 (load addr:$src), imm:$cc))]>;
446}
447
Evan Cheng55687072007-09-14 21:48:26 +0000448let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000449def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000450 (ins VR128:$src1, VR128:$src2),
451 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000452 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000453 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000454def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000455 (ins VR128:$src1, f128mem:$src2),
456 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000457 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000458 (implicit EFLAGS)]>;
459
Evan Cheng621216e2007-09-29 00:00:36 +0000460def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000461 (ins VR128:$src1, VR128:$src2),
462 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000463 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000464 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000465def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000466 (ins VR128:$src1, f128mem:$src2),
467 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000468 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000469 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000470} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471
472// Aliases of packed SSE1 instructions for scalar use. These all have names that
473// start with 'Fs'.
474
475// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000476let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000477def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000478 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 Requires<[HasSSE1]>, TB, OpSize;
480
481// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
482// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000483let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000484def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000485 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486
487// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
488// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000489let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000490def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000491 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000492 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493
494// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000495let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000497 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000498 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000500 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000501 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000503 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000504 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
506}
507
Evan Chengb783fa32007-07-19 01:14:50 +0000508def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000509 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000511 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000512def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000513 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000515 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000516def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000517 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000519 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000520let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000522 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000523 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000524
525let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000527 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000528 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000530}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531
532/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
533///
534/// In addition, we also have a special variant of the scalar form here to
535/// represent the associated intrinsic operation. This form is unlike the
536/// plain scalar form, in that it takes an entire vector (instead of a scalar)
537/// and leaves the top elements undefined.
538///
539/// These three forms can each be reg+reg or reg+mem, so there are a total of
540/// six "instructions".
541///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000542let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
544 SDNode OpNode, Intrinsic F32Int,
545 bit Commutable = 0> {
546 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000547 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000548 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
550 let isCommutable = Commutable;
551 }
552
553 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000554 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
555 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000556 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
558
559 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000560 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
561 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000562 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
564 let isCommutable = Commutable;
565 }
566
567 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000568 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
569 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000570 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000571 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572
573 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000574 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
575 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000576 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
578 let isCommutable = Commutable;
579 }
580
581 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000582 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
583 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000584 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585 [(set VR128:$dst, (F32Int VR128:$src1,
586 sse_load_f32:$src2))]>;
587}
588}
589
590// Arithmetic instructions
591defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
592defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
593defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
594defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
595
596/// sse1_fp_binop_rm - Other SSE1 binops
597///
598/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
599/// instructions for a full-vector intrinsic form. Operations that map
600/// onto C operators don't use this form since they just use the plain
601/// vector form instead of having a separate vector intrinsic form.
602///
603/// This provides a total of eight "instructions".
604///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000605let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
607 SDNode OpNode,
608 Intrinsic F32Int,
609 Intrinsic V4F32Int,
610 bit Commutable = 0> {
611
612 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000613 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000614 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
616 let isCommutable = Commutable;
617 }
618
619 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000620 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
621 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000622 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
624
625 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000626 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
627 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000628 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
630 let isCommutable = Commutable;
631 }
632
633 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000634 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
635 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000636 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000637 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638
639 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000640 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
641 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000642 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
644 let isCommutable = Commutable;
645 }
646
647 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000648 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
649 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000650 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651 [(set VR128:$dst, (F32Int VR128:$src1,
652 sse_load_f32:$src2))]>;
653
654 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000655 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
656 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000657 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
659 let isCommutable = Commutable;
660 }
661
662 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000663 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
664 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000665 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000666 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667}
668}
669
670defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
671 int_x86_sse_max_ss, int_x86_sse_max_ps>;
672defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
673 int_x86_sse_min_ss, int_x86_sse_min_ps>;
674
675//===----------------------------------------------------------------------===//
676// SSE packed FP Instructions
677
678// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000679let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000680def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000681 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000682let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000683def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000684 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000685 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686
Evan Chengb783fa32007-07-19 01:14:50 +0000687def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000688 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000689 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000691let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000692def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000693 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000694let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000695def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000696 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000697 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000698def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000699 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000700 [(store (v4f32 VR128:$src), addr:$dst)]>;
701
702// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000703let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000704def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000705 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000706 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000707def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000708 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000709 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710
Evan Cheng3ea4d672008-03-05 08:19:16 +0000711let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 let AddedComplexity = 20 in {
713 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000714 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000715 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000716 [(set VR128:$dst,
717 (v4f32 (vector_shuffle VR128:$src1,
718 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
719 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000721 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000722 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000723 [(set VR128:$dst,
724 (v4f32 (vector_shuffle VR128:$src1,
725 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
726 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000727 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000728} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729
Evan Chengd743a5f2008-05-10 00:59:18 +0000730
Evan Chengb783fa32007-07-19 01:14:50 +0000731def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000732 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
734 (iPTR 0))), addr:$dst)]>;
735
736// v2f64 extract element 1 is always custom lowered to unpack high to low
737// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000738def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000739 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 [(store (f64 (vector_extract
741 (v2f64 (vector_shuffle
742 (bc_v2f64 (v4f32 VR128:$src)), (undef),
743 UNPCKH_shuffle_mask)), (iPTR 0))),
744 addr:$dst)]>;
745
Evan Cheng3ea4d672008-03-05 08:19:16 +0000746let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000747let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000748def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000749 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 [(set VR128:$dst,
751 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
752 MOVHP_shuffle_mask)))]>;
753
Evan Chengb783fa32007-07-19 01:14:50 +0000754def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000755 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 [(set VR128:$dst,
757 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
758 MOVHLPS_shuffle_mask)))]>;
759} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000760} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761
Evan Cheng13559d62008-09-26 23:41:32 +0000762let AddedComplexity = 20 in
Evan Chenga2497eb2008-09-25 20:50:48 +0000763def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), MOVDDUP_shuffle_mask)),
764 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
765
766
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767
768
769// Arithmetic
770
771/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
772///
773/// In addition, we also have a special variant of the scalar form here to
774/// represent the associated intrinsic operation. This form is unlike the
775/// plain scalar form, in that it takes an entire vector (instead of a
776/// scalar) and leaves the top elements undefined.
777///
778/// And, we have a special variant form for a full-vector intrinsic form.
779///
780/// These four forms can each have a reg or a mem operand, so there are a
781/// total of eight "instructions".
782///
783multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
784 SDNode OpNode,
785 Intrinsic F32Int,
786 Intrinsic V4F32Int,
787 bit Commutable = 0> {
788 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000789 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(set FR32:$dst, (OpNode FR32:$src))]> {
792 let isCommutable = Commutable;
793 }
794
795 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000796 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000797 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
799
800 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000801 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
804 let isCommutable = Commutable;
805 }
806
807 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000808 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000809 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000810 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811
812 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000813 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000814 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 [(set VR128:$dst, (F32Int VR128:$src))]> {
816 let isCommutable = Commutable;
817 }
818
819 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000820 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000821 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
823
824 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000825 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000826 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
828 let isCommutable = Commutable;
829 }
830
831 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000832 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000833 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000834 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835}
836
837// Square root.
838defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
839 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
840
841// Reciprocal approximations. Note that these typically require refinement
842// in order to obtain suitable precision.
843defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
844 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
845defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
846 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
847
848// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000849let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 let isCommutable = 1 in {
851 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000852 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000853 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 [(set VR128:$dst, (v2i64
855 (and VR128:$src1, VR128:$src2)))]>;
856 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000857 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000858 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 [(set VR128:$dst, (v2i64
860 (or VR128:$src1, VR128:$src2)))]>;
861 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000862 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000863 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 [(set VR128:$dst, (v2i64
865 (xor VR128:$src1, VR128:$src2)))]>;
866 }
867
868 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000869 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000870 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000871 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
872 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000873 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000874 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000875 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000876 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
877 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000879 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000880 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000881 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
882 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000884 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000885 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 [(set VR128:$dst,
887 (v2i64 (and (xor VR128:$src1,
888 (bc_v2i64 (v4i32 immAllOnesV))),
889 VR128:$src2)))]>;
890 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000891 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000892 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000894 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000896 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897}
898
Evan Cheng3ea4d672008-03-05 08:19:16 +0000899let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000900 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000901 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
902 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
903 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
904 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000906 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
907 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
908 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000909 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910}
Nate Begeman03605a02008-07-17 16:51:19 +0000911def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
912 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
913def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
914 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915
916// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000917let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
919 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000920 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000922 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 [(set VR128:$dst,
924 (v4f32 (vector_shuffle
925 VR128:$src1, VR128:$src2,
926 SHUFP_shuffle_mask:$src3)))]>;
927 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000928 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000930 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 [(set VR128:$dst,
932 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000933 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 SHUFP_shuffle_mask:$src3)))]>;
935
936 let AddedComplexity = 10 in {
937 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000938 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000939 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 [(set VR128:$dst,
941 (v4f32 (vector_shuffle
942 VR128:$src1, VR128:$src2,
943 UNPCKH_shuffle_mask)))]>;
944 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000945 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000946 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 [(set VR128:$dst,
948 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000949 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 UNPCKH_shuffle_mask)))]>;
951
952 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000953 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000954 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 [(set VR128:$dst,
956 (v4f32 (vector_shuffle
957 VR128:$src1, VR128:$src2,
958 UNPCKL_shuffle_mask)))]>;
959 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000960 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000961 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000962 [(set VR128:$dst,
963 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000964 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965 UNPCKL_shuffle_mask)))]>;
966 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000967} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968
969// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000970def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000971 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000972 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000973def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000974 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
976
Evan Chengd1d68072008-03-08 00:58:38 +0000977// Prefetch intrinsic.
978def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
979 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
980def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
981 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
982def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
983 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
984def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
985 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986
987// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000988def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000989 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000990 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
991
992// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000993def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994
995// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000996def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000997 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000998def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000999 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000
1001// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001002let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001003def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001004 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00001005 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006
Evan Chenga15896e2008-03-12 07:02:50 +00001007let Predicates = [HasSSE1] in {
1008 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
1009 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
1010 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
1011 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1012 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1013}
1014
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00001016def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001017 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 [(set VR128:$dst,
1019 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001020def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001021 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 [(set VR128:$dst,
1023 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1024
1025// FIXME: may not be able to eliminate this movss with coalescing the src and
1026// dest register classes are different. We really want to write this pattern
1027// like this:
1028// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1029// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00001030def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1033 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001034def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001035 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 [(store (f32 (vector_extract (v4f32 VR128:$src),
1037 (iPTR 0))), addr:$dst)]>;
1038
1039
1040// Move to lower bits of a VR128, leaving upper bits alone.
1041// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001042let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001043let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001045 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001046 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047
1048 let AddedComplexity = 15 in
1049 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001050 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001051 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 [(set VR128:$dst,
1053 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1054 MOVL_shuffle_mask)))]>;
1055}
1056
1057// Move to lower bits of a VR128 and zeroing upper bits.
1058// Loading from memory automatically zeroing upper bits.
1059let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001060def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001061 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001062 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001063 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064
Evan Cheng056afe12008-05-20 18:24:47 +00001065def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001066 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067
1068//===----------------------------------------------------------------------===//
1069// SSE2 Instructions
1070//===----------------------------------------------------------------------===//
1071
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001073let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001074def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001075 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001076let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001077def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001078 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001080def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001081 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 [(store FR64:$src, addr:$dst)]>;
1083
1084// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001085def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001086 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001088def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001089 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001091def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001094def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001095 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001097def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001098 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001100def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001101 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1103
1104// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001105def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001106 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1108 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001109def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001110 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1112 Requires<[HasSSE2]>;
1113
1114// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001115def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001116 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001117 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001118def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001119 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1121 (load addr:$src)))]>;
1122
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001123// Match intrinisics which expect MM and XMM operand(s).
1124def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1125 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1126 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1127def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1128 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1129 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001130 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001131def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1132 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1133 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1134def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1135 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1136 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001137 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001138def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1139 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1140 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1141def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1142 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1143 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1144 (load addr:$src)))]>;
1145
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001147def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001148 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149 [(set GR32:$dst,
1150 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001151def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001152 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1154 (load addr:$src)))]>;
1155
1156// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001157let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001158 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001159 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001160 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001161let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001162 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001163 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001164 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001165}
1166
Evan Cheng950aac02007-09-25 01:57:46 +00001167let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001168def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001169 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001170 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001171def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001172 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001173 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001174 (implicit EFLAGS)]>;
1175}
1176
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001177// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001178let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001179 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001180 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001181 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1183 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001184 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001185 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001186 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1188 (load addr:$src), imm:$cc))]>;
1189}
1190
Evan Cheng950aac02007-09-25 01:57:46 +00001191let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001192def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001193 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001194 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1195 (implicit EFLAGS)]>;
1196def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001197 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001198 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1199 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200
Evan Chengb783fa32007-07-19 01:14:50 +00001201def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001202 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001203 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1204 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001205def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001206 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001207 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001208 (implicit EFLAGS)]>;
1209} // Defs = EFLAGS]
1210
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211// Aliases of packed SSE2 instructions for scalar use. These all have names that
1212// start with 'Fs'.
1213
1214// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001215let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001216def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001217 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218 Requires<[HasSSE2]>, TB, OpSize;
1219
1220// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1221// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001222let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001223def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001224 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225
1226// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1227// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001228let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001229def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001230 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001231 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232
1233// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001234let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001236 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1237 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001238 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001240 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1241 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001242 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001244 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1245 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001246 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1248}
1249
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001250def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1251 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001252 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001254 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001255def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1256 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001257 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001259 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001260def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1261 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001262 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001264 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001266let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001268 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001269 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001270let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001272 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001273 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001275}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276
1277/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1278///
1279/// In addition, we also have a special variant of the scalar form here to
1280/// represent the associated intrinsic operation. This form is unlike the
1281/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1282/// and leaves the top elements undefined.
1283///
1284/// These three forms can each be reg+reg or reg+mem, so there are a total of
1285/// six "instructions".
1286///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001287let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1289 SDNode OpNode, Intrinsic F64Int,
1290 bit Commutable = 0> {
1291 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001292 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001293 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1295 let isCommutable = Commutable;
1296 }
1297
1298 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001299 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001300 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1302
1303 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001304 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001305 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001306 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1307 let isCommutable = Commutable;
1308 }
1309
1310 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001311 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001312 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001313 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314
1315 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001316 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001317 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001318 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1319 let isCommutable = Commutable;
1320 }
1321
1322 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001323 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001324 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325 [(set VR128:$dst, (F64Int VR128:$src1,
1326 sse_load_f64:$src2))]>;
1327}
1328}
1329
1330// Arithmetic instructions
1331defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1332defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1333defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1334defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1335
1336/// sse2_fp_binop_rm - Other SSE2 binops
1337///
1338/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1339/// instructions for a full-vector intrinsic form. Operations that map
1340/// onto C operators don't use this form since they just use the plain
1341/// vector form instead of having a separate vector intrinsic form.
1342///
1343/// This provides a total of eight "instructions".
1344///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001345let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1347 SDNode OpNode,
1348 Intrinsic F64Int,
1349 Intrinsic V2F64Int,
1350 bit Commutable = 0> {
1351
1352 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001353 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001354 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1356 let isCommutable = Commutable;
1357 }
1358
1359 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001360 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1361 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001362 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1364
1365 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001366 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1367 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001368 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1370 let isCommutable = Commutable;
1371 }
1372
1373 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001374 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1375 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001376 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001377 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378
1379 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001380 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1381 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001382 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001383 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1384 let isCommutable = Commutable;
1385 }
1386
1387 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001388 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1389 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001390 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391 [(set VR128:$dst, (F64Int VR128:$src1,
1392 sse_load_f64:$src2))]>;
1393
1394 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001395 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1396 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001397 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1399 let isCommutable = Commutable;
1400 }
1401
1402 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001403 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1404 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001405 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001406 [(set VR128:$dst, (V2F64Int VR128:$src1,
1407 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408}
1409}
1410
1411defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1412 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1413defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1414 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1415
1416//===----------------------------------------------------------------------===//
1417// SSE packed FP Instructions
1418
1419// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001420let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001421def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001422 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001423let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001424def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001425 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001426 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427
Evan Chengb783fa32007-07-19 01:14:50 +00001428def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001429 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001430 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001431
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001432let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001433def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001434 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001435let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001436def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001437 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001438 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001439def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001440 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001441 [(store (v2f64 VR128:$src), addr:$dst)]>;
1442
1443// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001444def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001445 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001446 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001447def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001448 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001449 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450
Evan Cheng3ea4d672008-03-05 08:19:16 +00001451let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452 let AddedComplexity = 20 in {
1453 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001454 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001455 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456 [(set VR128:$dst,
1457 (v2f64 (vector_shuffle VR128:$src1,
1458 (scalar_to_vector (loadf64 addr:$src2)),
1459 MOVLP_shuffle_mask)))]>;
1460 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001461 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001462 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001463 [(set VR128:$dst,
1464 (v2f64 (vector_shuffle VR128:$src1,
1465 (scalar_to_vector (loadf64 addr:$src2)),
1466 MOVHP_shuffle_mask)))]>;
1467 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001468} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469
Evan Chengb783fa32007-07-19 01:14:50 +00001470def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001471 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472 [(store (f64 (vector_extract (v2f64 VR128:$src),
1473 (iPTR 0))), addr:$dst)]>;
1474
1475// v2f64 extract element 1 is always custom lowered to unpack high to low
1476// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001477def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001478 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 [(store (f64 (vector_extract
1480 (v2f64 (vector_shuffle VR128:$src, (undef),
1481 UNPCKH_shuffle_mask)), (iPTR 0))),
1482 addr:$dst)]>;
1483
1484// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001485def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001486 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001487 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1488 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001489def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001490 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1491 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1492 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493 TB, Requires<[HasSSE2]>;
1494
1495// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001496def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001497 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1499 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001500def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001501 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1502 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1503 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 XS, Requires<[HasSSE2]>;
1505
Evan Chengb783fa32007-07-19 01:14:50 +00001506def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001507 "cvtps2dq\t{$src, $dst|$dst, $src}",
1508 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001509def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001510 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001512 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001514def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001515 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001516 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1517 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001518def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001519 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001521 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522 XS, Requires<[HasSSE2]>;
1523
1524// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001525def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001526 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1528 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001529def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001530 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001532 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533 XD, Requires<[HasSSE2]>;
1534
Evan Chengb783fa32007-07-19 01:14:50 +00001535def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001536 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001537 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001538def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001539 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001541 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001542
1543// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001544def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001545 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001546 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1547 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001548def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001549 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1551 (load addr:$src)))]>,
1552 TB, Requires<[HasSSE2]>;
1553
Evan Chengb783fa32007-07-19 01:14:50 +00001554def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001555 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001557def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001558 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001559 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001560 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001561
1562// Match intrinsics which expect XMM operand(s).
1563// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001564let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001565def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001566 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001567 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001568 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1569 GR32:$src2))]>;
1570def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001571 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001572 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1574 (loadi32 addr:$src2)))]>;
1575def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001576 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001577 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1579 VR128:$src2))]>;
1580def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001581 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001582 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001583 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1584 (load addr:$src2)))]>;
1585def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001586 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001587 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001588 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1589 VR128:$src2))]>, XS,
1590 Requires<[HasSSE2]>;
1591def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001592 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001593 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001594 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1595 (load addr:$src2)))]>, XS,
1596 Requires<[HasSSE2]>;
1597}
1598
1599// Arithmetic
1600
1601/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1602///
1603/// In addition, we also have a special variant of the scalar form here to
1604/// represent the associated intrinsic operation. This form is unlike the
1605/// plain scalar form, in that it takes an entire vector (instead of a
1606/// scalar) and leaves the top elements undefined.
1607///
1608/// And, we have a special variant form for a full-vector intrinsic form.
1609///
1610/// These four forms can each have a reg or a mem operand, so there are a
1611/// total of eight "instructions".
1612///
1613multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1614 SDNode OpNode,
1615 Intrinsic F64Int,
1616 Intrinsic V2F64Int,
1617 bit Commutable = 0> {
1618 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001619 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001620 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001621 [(set FR64:$dst, (OpNode FR64:$src))]> {
1622 let isCommutable = Commutable;
1623 }
1624
1625 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001626 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001627 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001628 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1629
1630 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001631 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001632 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001633 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1634 let isCommutable = Commutable;
1635 }
1636
1637 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001638 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001639 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001640 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641
1642 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001643 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001644 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001645 [(set VR128:$dst, (F64Int VR128:$src))]> {
1646 let isCommutable = Commutable;
1647 }
1648
1649 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001650 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001651 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001652 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1653
1654 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001655 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001656 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1658 let isCommutable = Commutable;
1659 }
1660
1661 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001662 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001663 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001664 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665}
1666
1667// Square root.
1668defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1669 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1670
1671// There is no f64 version of the reciprocal approximation instructions.
1672
1673// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001674let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 let isCommutable = 1 in {
1676 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001677 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001678 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001679 [(set VR128:$dst,
1680 (and (bc_v2i64 (v2f64 VR128:$src1)),
1681 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1682 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001683 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001684 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 [(set VR128:$dst,
1686 (or (bc_v2i64 (v2f64 VR128:$src1)),
1687 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1688 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001689 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001690 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 [(set VR128:$dst,
1692 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1693 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1694 }
1695
1696 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001697 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001698 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699 [(set VR128:$dst,
1700 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001701 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001702 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001703 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001704 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705 [(set VR128:$dst,
1706 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001707 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001709 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001710 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 [(set VR128:$dst,
1712 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001713 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001715 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001716 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001717 [(set VR128:$dst,
1718 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1719 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1720 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001721 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001722 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723 [(set VR128:$dst,
1724 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001725 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001726}
1727
Evan Cheng3ea4d672008-03-05 08:19:16 +00001728let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001729 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001730 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1731 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1732 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001733 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001734 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001735 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1736 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1737 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001738 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001739}
Evan Cheng33754092008-08-05 22:19:15 +00001740def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001741 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001742def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001743 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001744
1745// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001746let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001747 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001748 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1749 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1750 [(set VR128:$dst, (v2f64 (vector_shuffle
1751 VR128:$src1, VR128:$src2,
1752 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001754 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001755 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001756 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757 [(set VR128:$dst,
1758 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001759 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760 SHUFP_shuffle_mask:$src3)))]>;
1761
1762 let AddedComplexity = 10 in {
1763 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001764 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001765 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 [(set VR128:$dst,
1767 (v2f64 (vector_shuffle
1768 VR128:$src1, VR128:$src2,
1769 UNPCKH_shuffle_mask)))]>;
1770 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001771 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001772 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001773 [(set VR128:$dst,
1774 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001775 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001776 UNPCKH_shuffle_mask)))]>;
1777
1778 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001779 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001780 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001781 [(set VR128:$dst,
1782 (v2f64 (vector_shuffle
1783 VR128:$src1, VR128:$src2,
1784 UNPCKL_shuffle_mask)))]>;
1785 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001786 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001787 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001788 [(set VR128:$dst,
1789 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001790 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791 UNPCKL_shuffle_mask)))]>;
1792 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001793} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001794
1795
1796//===----------------------------------------------------------------------===//
1797// SSE integer instructions
1798
1799// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001800let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001801def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001802 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001803let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001804def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001805 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001806 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001807let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001808def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001810 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001811let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001812def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001813 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001814 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001815 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001816let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001817def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001818 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001819 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001820 XS, Requires<[HasSSE2]>;
1821
Dan Gohman4a4f1512007-07-18 20:23:34 +00001822// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001823let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001824def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001825 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001826 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1827 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001828def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001829 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001830 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1831 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832
Evan Cheng88004752008-03-05 08:11:27 +00001833let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001834
1835multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1836 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001837 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001838 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001839 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1840 let isCommutable = Commutable;
1841 }
Evan Chengb783fa32007-07-19 01:14:50 +00001842 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001843 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001844 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001845 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001846}
1847
Evan Chengf90f8f82008-05-03 00:52:09 +00001848multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1849 string OpcodeStr,
1850 Intrinsic IntId, Intrinsic IntId2> {
1851 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1852 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1853 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1854 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1855 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1856 [(set VR128:$dst, (IntId VR128:$src1,
1857 (bitconvert (memopv2i64 addr:$src2))))]>;
1858 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1859 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1860 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1861}
1862
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863/// PDI_binop_rm - Simple SSE2 binary operator.
1864multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1865 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001866 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001867 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001868 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1869 let isCommutable = Commutable;
1870 }
Evan Chengb783fa32007-07-19 01:14:50 +00001871 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001872 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001873 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001874 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875}
1876
1877/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1878///
1879/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1880/// to collapse (bitconvert VT to VT) into its operand.
1881///
1882multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1883 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001884 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001885 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1887 let isCommutable = Commutable;
1888 }
Evan Chengb783fa32007-07-19 01:14:50 +00001889 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001890 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001891 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001892}
1893
Evan Cheng3ea4d672008-03-05 08:19:16 +00001894} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001895
1896// 128-bit Integer Arithmetic
1897
1898defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1899defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1900defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1901defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1902
1903defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1904defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1905defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1906defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1907
1908defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1909defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1910defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1911defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1912
1913defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1914defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1915defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1916defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1917
1918defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1919
1920defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1921defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1922defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1923
1924defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1925
1926defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1927defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1928
1929
1930defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1931defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1932defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1933defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1934defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1935
1936
Evan Chengf90f8f82008-05-03 00:52:09 +00001937defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1938 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1939defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1940 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1941defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1942 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001943
Evan Chengf90f8f82008-05-03 00:52:09 +00001944defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1945 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1946defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1947 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001948defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001949 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001950
Evan Chengf90f8f82008-05-03 00:52:09 +00001951defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1952 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001953defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001954 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001955
1956// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001957let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001958 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001959 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001960 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001961 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001962 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001963 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964 // PSRADQri doesn't exist in SSE[1-3].
1965}
1966
1967let Predicates = [HasSSE2] in {
1968 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1969 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1970 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1971 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001972 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1973 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1974 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1975 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1977 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001978
1979 // Shift up / down and insert zero's.
1980 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1981 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1982 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1983 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001984}
1985
1986// Logical
1987defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1988defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1989defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1990
Evan Cheng3ea4d672008-03-05 08:19:16 +00001991let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001992 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001993 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001994 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001995 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1996 VR128:$src2)))]>;
1997
1998 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001999 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002000 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002001 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00002002 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002003}
2004
2005// SSE2 Integer comparison
2006defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2007defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2008defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2009defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2010defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2011defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2012
Nate Begeman03605a02008-07-17 16:51:19 +00002013def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002014 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002015def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002016 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002017def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002018 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002019def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002020 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002021def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002022 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002023def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002024 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2025
Nate Begeman03605a02008-07-17 16:51:19 +00002026def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002027 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002028def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002029 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002030def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002031 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002032def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002033 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002034def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002035 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002036def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002037 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2038
2039
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002040// Pack instructions
2041defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2042defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2043defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2044
2045// Shuffle and unpack instructions
2046def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002047 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002048 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002049 [(set VR128:$dst, (v4i32 (vector_shuffle
2050 VR128:$src1, (undef),
2051 PSHUFD_shuffle_mask:$src2)))]>;
2052def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002053 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002054 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002056 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002057 (undef),
2058 PSHUFD_shuffle_mask:$src2)))]>;
2059
2060// SSE2 with ImmT == Imm8 and XS prefix.
2061def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002062 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002063 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002064 [(set VR128:$dst, (v8i16 (vector_shuffle
2065 VR128:$src1, (undef),
2066 PSHUFHW_shuffle_mask:$src2)))]>,
2067 XS, Requires<[HasSSE2]>;
2068def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002069 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002070 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002072 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 (undef),
2074 PSHUFHW_shuffle_mask:$src2)))]>,
2075 XS, Requires<[HasSSE2]>;
2076
2077// SSE2 with ImmT == Imm8 and XD prefix.
2078def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002079 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002080 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 [(set VR128:$dst, (v8i16 (vector_shuffle
2082 VR128:$src1, (undef),
2083 PSHUFLW_shuffle_mask:$src2)))]>,
2084 XD, Requires<[HasSSE2]>;
2085def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002086 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002087 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002089 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002090 (undef),
2091 PSHUFLW_shuffle_mask:$src2)))]>,
2092 XD, Requires<[HasSSE2]>;
2093
2094
Evan Cheng3ea4d672008-03-05 08:19:16 +00002095let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002096 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002097 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002098 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 [(set VR128:$dst,
2100 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2101 UNPCKL_shuffle_mask)))]>;
2102 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002103 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002104 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 [(set VR128:$dst,
2106 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002107 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108 UNPCKL_shuffle_mask)))]>;
2109 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002110 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002111 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 [(set VR128:$dst,
2113 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2114 UNPCKL_shuffle_mask)))]>;
2115 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002116 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002118 [(set VR128:$dst,
2119 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002120 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 UNPCKL_shuffle_mask)))]>;
2122 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002123 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002124 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002125 [(set VR128:$dst,
2126 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2127 UNPCKL_shuffle_mask)))]>;
2128 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002129 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002130 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131 [(set VR128:$dst,
2132 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002133 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 UNPCKL_shuffle_mask)))]>;
2135 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002136 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002137 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002138 [(set VR128:$dst,
2139 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2140 UNPCKL_shuffle_mask)))]>;
2141 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002142 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002143 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002144 [(set VR128:$dst,
2145 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002146 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002147 UNPCKL_shuffle_mask)))]>;
2148
2149 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002150 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002151 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002152 [(set VR128:$dst,
2153 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2154 UNPCKH_shuffle_mask)))]>;
2155 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002156 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002157 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158 [(set VR128:$dst,
2159 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002160 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 UNPCKH_shuffle_mask)))]>;
2162 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002163 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(set VR128:$dst,
2166 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2167 UNPCKH_shuffle_mask)))]>;
2168 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002169 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002170 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002171 [(set VR128:$dst,
2172 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002173 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 UNPCKH_shuffle_mask)))]>;
2175 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002176 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002177 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178 [(set VR128:$dst,
2179 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2180 UNPCKH_shuffle_mask)))]>;
2181 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002182 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002183 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 [(set VR128:$dst,
2185 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002186 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 UNPCKH_shuffle_mask)))]>;
2188 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002189 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002190 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002191 [(set VR128:$dst,
2192 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2193 UNPCKH_shuffle_mask)))]>;
2194 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002195 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002196 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002197 [(set VR128:$dst,
2198 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002199 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002200 UNPCKH_shuffle_mask)))]>;
2201}
2202
2203// Extract / Insert
2204def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002205 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002206 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002207 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002208 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002209let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002210 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002211 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002213 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002214 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002215 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002216 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002217 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002218 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002219 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002220 [(set VR128:$dst,
2221 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2222 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002223}
2224
2225// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002226def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002227 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002228 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2229
2230// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002231let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002232def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002233 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002234 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002235
2236// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002237def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002238 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002239 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002240def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002241 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002243def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002244 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2246 TB, Requires<[HasSSE2]>;
2247
2248// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002249def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002250 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002251 TB, Requires<[HasSSE2]>;
2252
2253// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002254def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002256def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002257 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2258
Andrew Lenharth785610d2008-02-16 01:24:58 +00002259//TODO: custom lower this so as to never even generate the noop
2260def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2261 (i8 0)), (NOOP)>;
2262def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2263def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2264def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2265 (i8 1)), (MFENCE)>;
2266
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002267// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00002268let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002269 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002270 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002271 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002272
2273// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002274def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002275 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002276 [(set VR128:$dst,
2277 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002278def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002279 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002280 [(set VR128:$dst,
2281 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2282
Evan Chengb783fa32007-07-19 01:14:50 +00002283def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002284 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285 [(set VR128:$dst,
2286 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002287def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002288 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002289 [(set VR128:$dst,
2290 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2291
Evan Chengb783fa32007-07-19 01:14:50 +00002292def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002293 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002294 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2295
Evan Chengb783fa32007-07-19 01:14:50 +00002296def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002297 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002298 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2299
2300// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002301def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002302 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002303 [(set VR128:$dst,
2304 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2305 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002306def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002307 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308 [(store (i64 (vector_extract (v2i64 VR128:$src),
2309 (iPTR 0))), addr:$dst)]>;
2310
2311// FIXME: may not be able to eliminate this movss with coalescing the src and
2312// dest register classes are different. We really want to write this pattern
2313// like this:
2314// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2315// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002316def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002317 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002318 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2319 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002320def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002321 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 [(store (f64 (vector_extract (v2f64 VR128:$src),
2323 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002324def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002325 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002326 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2327 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002328def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002329 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002330 [(store (i32 (vector_extract (v4i32 VR128:$src),
2331 (iPTR 0))), addr:$dst)]>;
2332
Evan Chengb783fa32007-07-19 01:14:50 +00002333def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002334 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002335 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002336def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002337 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002338 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2339
2340
2341// Move to lower bits of a VR128, leaving upper bits alone.
2342// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002343let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002344 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002346 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002347 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002348
2349 let AddedComplexity = 15 in
2350 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002351 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002352 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002353 [(set VR128:$dst,
2354 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2355 MOVL_shuffle_mask)))]>;
2356}
2357
2358// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002359def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002360 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002361 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2362
2363// Move to lower bits of a VR128 and zeroing upper bits.
2364// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002365let AddedComplexity = 20 in {
2366def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2367 "movsd\t{$src, $dst|$dst, $src}",
2368 [(set VR128:$dst,
2369 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2370 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002371
Evan Cheng056afe12008-05-20 18:24:47 +00002372def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2373 (MOVZSD2PDrm addr:$src)>;
2374def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002375 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002376def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002377}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002378
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002379// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002380let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002381def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002382 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002383 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002384 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002385// This is X86-64 only.
2386def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2387 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002388 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002389 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002390}
2391
2392let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002393def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002394 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002395 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002396 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002397 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002398
2399def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2400 (MOVZDI2PDIrm addr:$src)>;
2401def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2402 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002403def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2404 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002405
Evan Chengb783fa32007-07-19 01:14:50 +00002406def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002407 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002408 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002409 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002410 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002411 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002412
Evan Cheng3ad16c42008-05-22 18:56:56 +00002413def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2414 (MOVZQI2PQIrm addr:$src)>;
2415def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2416 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002417def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002418}
Evan Chenge9b9c672008-05-09 21:53:03 +00002419
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002420// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2421// IA32 document. movq xmm1, xmm2 does clear the high bits.
2422let AddedComplexity = 15 in
2423def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2424 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002425 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002426 XS, Requires<[HasSSE2]>;
2427
Evan Cheng056afe12008-05-20 18:24:47 +00002428let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002429def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2430 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002431 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002432 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002433 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002434
Evan Cheng056afe12008-05-20 18:24:47 +00002435def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2436 (MOVZPQILo2PQIrm addr:$src)>;
2437}
2438
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002439//===----------------------------------------------------------------------===//
2440// SSE3 Instructions
2441//===----------------------------------------------------------------------===//
2442
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002443// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002444def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002445 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002446 [(set VR128:$dst, (v4f32 (vector_shuffle
2447 VR128:$src, (undef),
2448 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002449def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002450 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002452 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002453 MOVSHDUP_shuffle_mask)))]>;
2454
Evan Chengb783fa32007-07-19 01:14:50 +00002455def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002456 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002457 [(set VR128:$dst, (v4f32 (vector_shuffle
2458 VR128:$src, (undef),
2459 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002460def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002461 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002462 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002463 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002464 MOVSLDUP_shuffle_mask)))]>;
2465
Evan Chengb783fa32007-07-19 01:14:50 +00002466def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002467 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002468 [(set VR128:$dst,
2469 (v2f64 (vector_shuffle VR128:$src, (undef),
2470 MOVDDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002471def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002472 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002473 [(set VR128:$dst,
2474 (v2f64 (vector_shuffle
2475 (scalar_to_vector (loadf64 addr:$src)),
2476 (undef), MOVDDUP_shuffle_mask)))]>;
2477
2478def : Pat<(vector_shuffle
2479 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2480 (undef), MOVDDUP_shuffle_mask),
2481 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2482def : Pat<(vector_shuffle
2483 (memopv2f64 addr:$src), (undef), MOVDDUP_shuffle_mask),
2484 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2485
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002486
2487// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002488let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002490 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002491 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002492 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2493 VR128:$src2))]>;
2494 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002495 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002496 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002497 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002498 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002500 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002501 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002502 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2503 VR128:$src2))]>;
2504 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002505 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002506 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002508 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002509}
2510
Evan Chengb783fa32007-07-19 01:14:50 +00002511def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002512 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002513 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2514
2515// Horizontal ops
2516class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002517 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002518 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002519 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2520class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002521 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002522 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002523 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002524class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002525 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002526 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002527 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2528class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002529 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002530 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002531 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002532
Evan Cheng3ea4d672008-03-05 08:19:16 +00002533let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002534 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2535 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2536 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2537 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2538 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2539 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2540 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2541 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2542}
2543
2544// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002545def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002547def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002548 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2549
2550// vector_shuffle v1, <undef> <1, 1, 3, 3>
2551let AddedComplexity = 15 in
2552def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2553 MOVSHDUP_shuffle_mask)),
2554 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2555let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002556def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002557 MOVSHDUP_shuffle_mask)),
2558 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2559
2560// vector_shuffle v1, <undef> <0, 0, 2, 2>
2561let AddedComplexity = 15 in
2562 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2563 MOVSLDUP_shuffle_mask)),
2564 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2565let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002566 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002567 MOVSLDUP_shuffle_mask)),
2568 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2569
2570//===----------------------------------------------------------------------===//
2571// SSSE3 Instructions
2572//===----------------------------------------------------------------------===//
2573
Bill Wendling98680292007-08-10 06:22:27 +00002574/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002575multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2576 Intrinsic IntId64, Intrinsic IntId128> {
2577 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2578 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2579 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002580
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002581 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2582 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2583 [(set VR64:$dst,
2584 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2585
2586 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2587 (ins VR128:$src),
2588 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2589 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2590 OpSize;
2591
2592 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2593 (ins i128mem:$src),
2594 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2595 [(set VR128:$dst,
2596 (IntId128
2597 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002598}
2599
Bill Wendling98680292007-08-10 06:22:27 +00002600/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002601multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2602 Intrinsic IntId64, Intrinsic IntId128> {
2603 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2604 (ins VR64:$src),
2605 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2606 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002607
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002608 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2609 (ins i64mem:$src),
2610 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2611 [(set VR64:$dst,
2612 (IntId64
2613 (bitconvert (memopv4i16 addr:$src))))]>;
2614
2615 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2616 (ins VR128:$src),
2617 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2618 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2619 OpSize;
2620
2621 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2622 (ins i128mem:$src),
2623 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2624 [(set VR128:$dst,
2625 (IntId128
2626 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002627}
2628
2629/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002630multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2631 Intrinsic IntId64, Intrinsic IntId128> {
2632 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2633 (ins VR64:$src),
2634 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2635 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002636
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002637 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2638 (ins i64mem:$src),
2639 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2640 [(set VR64:$dst,
2641 (IntId64
2642 (bitconvert (memopv2i32 addr:$src))))]>;
2643
2644 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2645 (ins VR128:$src),
2646 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2647 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2648 OpSize;
2649
2650 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2651 (ins i128mem:$src),
2652 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2653 [(set VR128:$dst,
2654 (IntId128
2655 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002656}
2657
2658defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2659 int_x86_ssse3_pabs_b,
2660 int_x86_ssse3_pabs_b_128>;
2661defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2662 int_x86_ssse3_pabs_w,
2663 int_x86_ssse3_pabs_w_128>;
2664defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2665 int_x86_ssse3_pabs_d,
2666 int_x86_ssse3_pabs_d_128>;
2667
2668/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002669let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002670 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2671 Intrinsic IntId64, Intrinsic IntId128,
2672 bit Commutable = 0> {
2673 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2674 (ins VR64:$src1, VR64:$src2),
2675 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2676 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2677 let isCommutable = Commutable;
2678 }
2679 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2680 (ins VR64:$src1, i64mem:$src2),
2681 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2682 [(set VR64:$dst,
2683 (IntId64 VR64:$src1,
2684 (bitconvert (memopv8i8 addr:$src2))))]>;
2685
2686 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2687 (ins VR128:$src1, VR128:$src2),
2688 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2689 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2690 OpSize {
2691 let isCommutable = Commutable;
2692 }
2693 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2694 (ins VR128:$src1, i128mem:$src2),
2695 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2696 [(set VR128:$dst,
2697 (IntId128 VR128:$src1,
2698 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2699 }
2700}
2701
2702/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002703let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002704 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2705 Intrinsic IntId64, Intrinsic IntId128,
2706 bit Commutable = 0> {
2707 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2708 (ins VR64:$src1, VR64:$src2),
2709 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2710 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2711 let isCommutable = Commutable;
2712 }
2713 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2714 (ins VR64:$src1, i64mem:$src2),
2715 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2716 [(set VR64:$dst,
2717 (IntId64 VR64:$src1,
2718 (bitconvert (memopv4i16 addr:$src2))))]>;
2719
2720 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2721 (ins VR128:$src1, VR128:$src2),
2722 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2723 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2724 OpSize {
2725 let isCommutable = Commutable;
2726 }
2727 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2728 (ins VR128:$src1, i128mem:$src2),
2729 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2730 [(set VR128:$dst,
2731 (IntId128 VR128:$src1,
2732 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2733 }
2734}
2735
2736/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002737let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002738 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2739 Intrinsic IntId64, Intrinsic IntId128,
2740 bit Commutable = 0> {
2741 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2742 (ins VR64:$src1, VR64:$src2),
2743 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2744 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2745 let isCommutable = Commutable;
2746 }
2747 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2748 (ins VR64:$src1, i64mem:$src2),
2749 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2750 [(set VR64:$dst,
2751 (IntId64 VR64:$src1,
2752 (bitconvert (memopv2i32 addr:$src2))))]>;
2753
2754 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2755 (ins VR128:$src1, VR128:$src2),
2756 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2757 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2758 OpSize {
2759 let isCommutable = Commutable;
2760 }
2761 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2762 (ins VR128:$src1, i128mem:$src2),
2763 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2764 [(set VR128:$dst,
2765 (IntId128 VR128:$src1,
2766 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2767 }
2768}
2769
2770defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2771 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002772 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002773defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2774 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002775 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002776defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2777 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002778 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002779defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2780 int_x86_ssse3_phsub_w,
2781 int_x86_ssse3_phsub_w_128>;
2782defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2783 int_x86_ssse3_phsub_d,
2784 int_x86_ssse3_phsub_d_128>;
2785defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2786 int_x86_ssse3_phsub_sw,
2787 int_x86_ssse3_phsub_sw_128>;
2788defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2789 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002790 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002791defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2792 int_x86_ssse3_pmul_hr_sw,
2793 int_x86_ssse3_pmul_hr_sw_128, 1>;
2794defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2795 int_x86_ssse3_pshuf_b,
2796 int_x86_ssse3_pshuf_b_128>;
2797defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2798 int_x86_ssse3_psign_b,
2799 int_x86_ssse3_psign_b_128>;
2800defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2801 int_x86_ssse3_psign_w,
2802 int_x86_ssse3_psign_w_128>;
2803defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2804 int_x86_ssse3_psign_d,
2805 int_x86_ssse3_psign_d_128>;
2806
Evan Cheng3ea4d672008-03-05 08:19:16 +00002807let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002808 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2809 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002810 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002811 [(set VR64:$dst,
2812 (int_x86_ssse3_palign_r
2813 VR64:$src1, VR64:$src2,
2814 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002815 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002816 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002817 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002818 [(set VR64:$dst,
2819 (int_x86_ssse3_palign_r
2820 VR64:$src1,
2821 (bitconvert (memopv2i32 addr:$src2)),
2822 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002823
Bill Wendling1dc817c2007-08-10 09:00:17 +00002824 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2825 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002826 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002827 [(set VR128:$dst,
2828 (int_x86_ssse3_palign_r_128
2829 VR128:$src1, VR128:$src2,
2830 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002831 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002832 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002833 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002834 [(set VR128:$dst,
2835 (int_x86_ssse3_palign_r_128
2836 VR128:$src1,
2837 (bitconvert (memopv4i32 addr:$src2)),
2838 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002839}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002840
2841//===----------------------------------------------------------------------===//
2842// Non-Instruction Patterns
2843//===----------------------------------------------------------------------===//
2844
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002845// extload f32 -> f64. This matches load+fextend because we have a hack in
2846// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2847// Since these loads aren't folded into the fextend, we have to match it
2848// explicitly here.
2849let Predicates = [HasSSE2] in
2850 def : Pat<(fextend (loadf32 addr:$src)),
2851 (CVTSS2SDrm addr:$src)>;
2852
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002853// bit_convert
2854let Predicates = [HasSSE2] in {
2855 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2856 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2857 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2858 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2859 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2860 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2861 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2862 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2863 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2864 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2865 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2866 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2867 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2868 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2869 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2870 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2871 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2872 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2873 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2874 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2875 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2876 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2877 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2878 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2879 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2880 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2881 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2882 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2883 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2884 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2885}
2886
2887// Move scalar to XMM zero-extended
2888// movd to XMM register zero-extends
2889let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002891def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002892 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002893def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002894 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002895def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002896 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002897def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002898 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002899}
2900
2901// Splat v2f64 / v2i64
2902let AddedComplexity = 10 in {
2903def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2904 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2905def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2906 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2907def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2908 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2909def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2910 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2911}
2912
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002913// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002914def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2915 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2917 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002918// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002919def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2920 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002921 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2922 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002923// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002924def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002925 SHUFP_unary_shuffle_mask:$sm),
2926 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2927 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002928
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002929// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002930def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2931 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002932 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2933 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002934def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2935 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2937 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002938// Special binary v2i64 shuffle cases using SHUFPDrri.
2939def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2940 SHUFP_shuffle_mask:$sm)),
2941 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2942 Requires<[HasSSE2]>;
2943// Special unary SHUFPDrri case.
2944def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
Evan Cheng13559d62008-09-26 23:41:32 +00002945 SHUFP_unary_shuffle_mask:$sm)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002946 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2947 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002948
2949// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002950let AddedComplexity = 15 in {
2951def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2952 UNPCKL_v_undef_shuffle_mask:$sm)),
2953 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2954 Requires<[OptForSpeed, HasSSE2]>;
2955def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2956 UNPCKL_v_undef_shuffle_mask:$sm)),
2957 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2958 Requires<[OptForSpeed, HasSSE2]>;
2959}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002960let AddedComplexity = 10 in {
2961def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2962 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002963 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002964def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2965 UNPCKL_v_undef_shuffle_mask)),
2966 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2967def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2968 UNPCKL_v_undef_shuffle_mask)),
2969 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2970def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2971 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002972 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002973}
2974
2975// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002976let AddedComplexity = 15 in {
2977def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2978 UNPCKH_v_undef_shuffle_mask:$sm)),
2979 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2980 Requires<[OptForSpeed, HasSSE2]>;
2981def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2982 UNPCKH_v_undef_shuffle_mask:$sm)),
2983 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2984 Requires<[OptForSpeed, HasSSE2]>;
2985}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002986let AddedComplexity = 10 in {
2987def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2988 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002989 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2991 UNPCKH_v_undef_shuffle_mask)),
2992 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2993def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2994 UNPCKH_v_undef_shuffle_mask)),
2995 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2996def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2997 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002998 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002999}
3000
Evan Cheng13559d62008-09-26 23:41:32 +00003001let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003002// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
3003def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3004 MOVHP_shuffle_mask)),
3005 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
3006
3007// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
3008def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3009 MOVHLPS_shuffle_mask)),
3010 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
3011
3012// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
3013def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
3014 MOVHLPS_v_undef_shuffle_mask)),
3015 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3016def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
3017 MOVHLPS_v_undef_shuffle_mask)),
3018 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3019}
3020
3021let AddedComplexity = 20 in {
3022// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
3023// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Cheng00b66ef2008-05-23 00:37:07 +00003024def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003025 MOVLP_shuffle_mask)),
3026 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003027def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003028 MOVLP_shuffle_mask)),
3029 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003030def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003031 MOVHP_shuffle_mask)),
3032 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003033def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003034 MOVHP_shuffle_mask)),
3035 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3036
Evan Cheng2b2a7012008-05-23 21:23:16 +00003037def : Pat<(v4i32 (vector_shuffle VR128:$src1,
3038 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003039 MOVLP_shuffle_mask)),
3040 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003041def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003042 MOVLP_shuffle_mask)),
3043 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2b2a7012008-05-23 21:23:16 +00003044def : Pat<(v4i32 (vector_shuffle VR128:$src1,
3045 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003046 MOVHP_shuffle_mask)),
3047 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003048def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00003049 MOVHP_shuffle_mask)),
3050 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003051}
3052
Evan Cheng2b2a7012008-05-23 21:23:16 +00003053// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
3054// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
3055def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3056 MOVLP_shuffle_mask)), addr:$src1),
3057 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3058def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3059 MOVLP_shuffle_mask)), addr:$src1),
3060 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3061def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3062 MOVHP_shuffle_mask)), addr:$src1),
3063 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3064def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3065 MOVHP_shuffle_mask)), addr:$src1),
3066 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3067
3068def : Pat<(store (v4i32 (vector_shuffle
3069 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3070 MOVLP_shuffle_mask)), addr:$src1),
3071 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3072def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3073 MOVLP_shuffle_mask)), addr:$src1),
3074 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3075def : Pat<(store (v4i32 (vector_shuffle
3076 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3077 MOVHP_shuffle_mask)), addr:$src1),
3078 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3079def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3080 MOVHP_shuffle_mask)), addr:$src1),
3081 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3082
3083
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003084let AddedComplexity = 15 in {
3085// Setting the lowest element in the vector.
3086def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3087 MOVL_shuffle_mask)),
3088 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3089def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
3090 MOVL_shuffle_mask)),
3091 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3092
3093// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
3094def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
3095 MOVLP_shuffle_mask)),
3096 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3097def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3098 MOVLP_shuffle_mask)),
3099 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3100}
3101
3102// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003103let AddedComplexity = 15 in
3104def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
3105 MOVL_shuffle_mask)),
3106 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003107def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003108 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003109
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003110// Some special case pandn patterns.
3111def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3112 VR128:$src2)),
3113 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3114def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3115 VR128:$src2)),
3116 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3117def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3118 VR128:$src2)),
3119 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3120
3121def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003122 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003123 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3124def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003125 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003126 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3127def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003128 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003129 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3130
Nate Begeman78246ca2007-11-17 03:58:34 +00003131// vector -> vector casts
3132def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3133 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3134def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3135 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003136def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3137 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3138def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3139 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003140
Evan Cheng51a49b22007-07-20 00:27:43 +00003141// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003142def : Pat<(alignedloadv4i32 addr:$src),
3143 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3144def : Pat<(loadv4i32 addr:$src),
3145 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003146def : Pat<(alignedloadv2i64 addr:$src),
3147 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3148def : Pat<(loadv2i64 addr:$src),
3149 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3150
3151def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3152 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3153def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3154 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3155def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3156 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3157def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3158 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3159def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3160 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3161def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3162 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3163def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3164 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3165def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3166 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003167
3168//===----------------------------------------------------------------------===//
3169// SSE4.1 Instructions
3170//===----------------------------------------------------------------------===//
3171
Dale Johannesena7d2b442008-10-10 23:51:03 +00003172multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003173 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003174 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003175 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003176 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003177 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003178 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003179 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003180 !strconcat(OpcodeStr,
3181 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003182 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3183 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003184
3185 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003186 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003187 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003188 !strconcat(OpcodeStr,
3189 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003190 [(set VR128:$dst,
3191 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003192 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003193
Nate Begemanb2975562008-02-03 07:18:54 +00003194 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003195 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003196 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003197 !strconcat(OpcodeStr,
3198 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003199 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3200 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003201
3202 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003203 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003204 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003205 !strconcat(OpcodeStr,
3206 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003207 [(set VR128:$dst,
3208 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003209 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003210}
3211
Dale Johannesena7d2b442008-10-10 23:51:03 +00003212let Constraints = "$src1 = $dst" in {
3213multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3214 string OpcodeStr,
3215 Intrinsic F32Int,
3216 Intrinsic F64Int> {
3217 // Intrinsic operation, reg.
3218 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
3219 (outs VR128:$dst),
3220 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3221 !strconcat(OpcodeStr,
3222 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3223 [(set VR128:$dst,
3224 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3225 OpSize;
3226
3227 // Intrinsic operation, mem.
3228 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3229 (outs VR128:$dst),
3230 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
3231 !strconcat(OpcodeStr,
3232 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3233 [(set VR128:$dst,
3234 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3235 OpSize;
3236
3237 // Intrinsic operation, reg.
3238 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
3239 (outs VR128:$dst),
3240 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3241 !strconcat(OpcodeStr,
3242 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3243 [(set VR128:$dst,
3244 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3245 OpSize;
3246
3247 // Intrinsic operation, mem.
3248 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
3249 (outs VR128:$dst),
3250 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3251 !strconcat(OpcodeStr,
3252 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3253 [(set VR128:$dst,
3254 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3255 OpSize;
3256}
3257}
3258
Nate Begemanb2975562008-02-03 07:18:54 +00003259// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003260defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3261 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3262defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3263 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003264
3265// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3266multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3267 Intrinsic IntId128> {
3268 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3269 (ins VR128:$src),
3270 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3271 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3272 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3273 (ins i128mem:$src),
3274 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3275 [(set VR128:$dst,
3276 (IntId128
3277 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3278}
3279
3280defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3281 int_x86_sse41_phminposuw>;
3282
3283/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003284let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003285 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3286 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003287 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3288 (ins VR128:$src1, VR128:$src2),
3289 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3290 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3291 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003292 let isCommutable = Commutable;
3293 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003294 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3295 (ins VR128:$src1, i128mem:$src2),
3296 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3297 [(set VR128:$dst,
3298 (IntId128 VR128:$src1,
3299 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003300 }
3301}
3302
3303defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3304 int_x86_sse41_pcmpeqq, 1>;
3305defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3306 int_x86_sse41_packusdw, 0>;
3307defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3308 int_x86_sse41_pminsb, 1>;
3309defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3310 int_x86_sse41_pminsd, 1>;
3311defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3312 int_x86_sse41_pminud, 1>;
3313defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3314 int_x86_sse41_pminuw, 1>;
3315defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3316 int_x86_sse41_pmaxsb, 1>;
3317defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3318 int_x86_sse41_pmaxsd, 1>;
3319defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3320 int_x86_sse41_pmaxud, 1>;
3321defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3322 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003323
Nate Begeman03605a02008-07-17 16:51:19 +00003324def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3325 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3326def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3327 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3328
Nate Begeman58057962008-02-09 01:38:08 +00003329
3330/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003331let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003332 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3333 SDNode OpNode, Intrinsic IntId128,
3334 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003335 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3336 (ins VR128:$src1, VR128:$src2),
3337 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003338 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3339 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003340 let isCommutable = Commutable;
3341 }
3342 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3343 (ins VR128:$src1, VR128:$src2),
3344 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3345 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3346 OpSize {
3347 let isCommutable = Commutable;
3348 }
3349 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3350 (ins VR128:$src1, i128mem:$src2),
3351 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3352 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003353 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003354 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3355 (ins VR128:$src1, i128mem:$src2),
3356 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3357 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003358 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003359 OpSize;
3360 }
3361}
Dan Gohmane3731f52008-05-23 17:49:40 +00003362defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003363 int_x86_sse41_pmulld, 1>;
Dan Gohmane3731f52008-05-23 17:49:40 +00003364defm PMULDQ : SS41I_binop_patint<0x28, "pmuldq", v2i64, mul,
3365 int_x86_sse41_pmuldq, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003366
3367
Evan Cheng78d00612008-03-14 07:39:27 +00003368/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003369let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003370 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3371 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003372 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003373 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3374 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003375 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003376 [(set VR128:$dst,
3377 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3378 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003379 let isCommutable = Commutable;
3380 }
Evan Cheng78d00612008-03-14 07:39:27 +00003381 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003382 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3383 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003384 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003385 [(set VR128:$dst,
3386 (IntId128 VR128:$src1,
3387 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3388 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003389 }
3390}
3391
3392defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3393 int_x86_sse41_blendps, 0>;
3394defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3395 int_x86_sse41_blendpd, 0>;
3396defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3397 int_x86_sse41_pblendw, 0>;
3398defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3399 int_x86_sse41_dpps, 1>;
3400defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3401 int_x86_sse41_dppd, 1>;
3402defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003403 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003404
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003405
Evan Cheng78d00612008-03-14 07:39:27 +00003406/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003407let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003408 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3409 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3410 (ins VR128:$src1, VR128:$src2),
3411 !strconcat(OpcodeStr,
3412 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3413 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3414 OpSize;
3415
3416 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3417 (ins VR128:$src1, i128mem:$src2),
3418 !strconcat(OpcodeStr,
3419 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3420 [(set VR128:$dst,
3421 (IntId VR128:$src1,
3422 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3423 }
3424}
3425
3426defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3427defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3428defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3429
3430
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003431multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3432 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3433 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3434 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3435
3436 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3437 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003438 [(set VR128:$dst,
3439 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3440 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003441}
3442
3443defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3444defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3445defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3446defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3447defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3448defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3449
Evan Cheng56ec77b2008-09-24 23:27:55 +00003450// Common patterns involving scalar load.
3451def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3452 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3453def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3454 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3455
3456def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3457 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3458def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3459 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3460
3461def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3462 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3463def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3464 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3465
3466def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3467 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3468def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3469 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3470
3471def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3472 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3473def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3474 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3475
3476def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3477 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3478def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3479 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3480
3481
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003482multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3483 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3484 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3485 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3486
3487 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3488 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003489 [(set VR128:$dst,
3490 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3491 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003492}
3493
3494defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3495defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3496defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3497defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3498
Evan Cheng56ec77b2008-09-24 23:27:55 +00003499// Common patterns involving scalar load
3500def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003501 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003502def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003503 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003504
3505def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003506 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003507def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003508 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003509
3510
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003511multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3512 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3513 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3514 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3515
Evan Cheng56ec77b2008-09-24 23:27:55 +00003516 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003517 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3518 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003519 [(set VR128:$dst, (IntId (bitconvert
3520 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3521 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003522}
3523
3524defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3525defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3526
Evan Cheng56ec77b2008-09-24 23:27:55 +00003527// Common patterns involving scalar load
3528def : Pat<(int_x86_sse41_pmovsxbq
3529 (bitconvert (v4i32 (X86vzmovl
3530 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003531 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003532
3533def : Pat<(int_x86_sse41_pmovzxbq
3534 (bitconvert (v4i32 (X86vzmovl
3535 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003536 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003537
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003538
Nate Begemand77e59e2008-02-11 04:19:36 +00003539/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3540multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003541 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003542 (ins VR128:$src1, i32i8imm:$src2),
3543 !strconcat(OpcodeStr,
3544 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003545 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3546 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003547 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003548 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3549 !strconcat(OpcodeStr,
3550 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003551 []>, OpSize;
3552// FIXME:
3553// There's an AssertZext in the way of writing the store pattern
3554// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003555}
3556
Nate Begemand77e59e2008-02-11 04:19:36 +00003557defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003558
Nate Begemand77e59e2008-02-11 04:19:36 +00003559
3560/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3561multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003562 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003563 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3564 !strconcat(OpcodeStr,
3565 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3566 []>, OpSize;
3567// FIXME:
3568// There's an AssertZext in the way of writing the store pattern
3569// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3570}
3571
3572defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3573
3574
3575/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3576multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003577 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003578 (ins VR128:$src1, i32i8imm:$src2),
3579 !strconcat(OpcodeStr,
3580 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3581 [(set GR32:$dst,
3582 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003583 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003584 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3585 !strconcat(OpcodeStr,
3586 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3587 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3588 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003589}
3590
Nate Begemand77e59e2008-02-11 04:19:36 +00003591defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003592
Nate Begemand77e59e2008-02-11 04:19:36 +00003593
Evan Cheng6c249332008-03-24 21:52:23 +00003594/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3595/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003596multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003597 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003598 (ins VR128:$src1, i32i8imm:$src2),
3599 !strconcat(OpcodeStr,
3600 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003601 [(set GR32:$dst,
3602 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003603 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003604 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003605 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3606 !strconcat(OpcodeStr,
3607 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003608 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003609 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003610}
3611
Nate Begemand77e59e2008-02-11 04:19:36 +00003612defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003613
Dan Gohmana41862a2008-08-08 18:30:21 +00003614// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3615def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3616 imm:$src2))),
3617 addr:$dst),
3618 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3619 Requires<[HasSSE41]>;
3620
Evan Cheng3ea4d672008-03-05 08:19:16 +00003621let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003622 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003623 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003624 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3625 !strconcat(OpcodeStr,
3626 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3627 [(set VR128:$dst,
3628 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003629 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003630 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3631 !strconcat(OpcodeStr,
3632 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3633 [(set VR128:$dst,
3634 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3635 imm:$src3))]>, OpSize;
3636 }
3637}
3638
3639defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3640
Evan Cheng3ea4d672008-03-05 08:19:16 +00003641let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003642 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003643 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003644 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3645 !strconcat(OpcodeStr,
3646 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3647 [(set VR128:$dst,
3648 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3649 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003650 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003651 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3652 !strconcat(OpcodeStr,
3653 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3654 [(set VR128:$dst,
3655 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3656 imm:$src3)))]>, OpSize;
3657 }
3658}
3659
3660defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3661
Evan Cheng3ea4d672008-03-05 08:19:16 +00003662let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003663 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003664 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003665 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3666 !strconcat(OpcodeStr,
3667 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3668 [(set VR128:$dst,
3669 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003670 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003671 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3672 !strconcat(OpcodeStr,
3673 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3674 [(set VR128:$dst,
3675 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3676 imm:$src3))]>, OpSize;
3677 }
3678}
3679
Evan Chengc2054be2008-03-26 08:11:49 +00003680defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003681
3682let Defs = [EFLAGS] in {
3683def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3684 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3685def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3686 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3687}
3688
3689def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3690 "movntdqa\t{$src, $dst|$dst, $src}",
3691 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003692
3693/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3694let Constraints = "$src1 = $dst" in {
3695 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3696 Intrinsic IntId128, bit Commutable = 0> {
3697 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3698 (ins VR128:$src1, VR128:$src2),
3699 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3700 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3701 OpSize {
3702 let isCommutable = Commutable;
3703 }
3704 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3705 (ins VR128:$src1, i128mem:$src2),
3706 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3707 [(set VR128:$dst,
3708 (IntId128 VR128:$src1,
3709 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3710 }
3711}
3712
Nate Begeman235666b2008-07-17 17:04:58 +00003713defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003714
3715def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3716 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3717def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3718 (PCMPGTQrm VR128:$src1, addr:$src2)>;