blob: 04011e8513f835b323c6801b21557576a704d1b5 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
18// PowerPC specific DAG Nodes.
19//
20
21def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
22def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
23def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
24
Chris Lattner9c73f092005-10-25 20:55:47 +000025def PPCfsel : SDNode<"PPCISD::FSEL",
26 // Type constraint for fsel.
27 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
28 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000029
Nate Begeman993aeb22005-12-13 22:55:22 +000030def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
31def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
32def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
33def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000034
Chris Lattner4172b102005-12-06 02:10:38 +000035// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
36// amounts. These nodes are generated by the multi-precision shift code.
37def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
38 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
39]>;
40def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
41def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
42def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
43
Chris Lattner937a79d2005-12-04 19:01:59 +000044// These are target-independent nodes, but have target-specific formats.
45def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
46def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
47def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
48
Chris Lattner47f01f12005-09-08 19:50:41 +000049//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000050// PowerPC specific transformation functions and pattern fragments.
51//
Nate Begeman8d948322005-10-19 01:12:32 +000052
Nate Begeman2d5aff72005-10-19 18:42:01 +000053def SHL32 : SDNodeXForm<imm, [{
54 // Transformation function: 31 - imm
55 return getI32Imm(31 - N->getValue());
56}]>;
57
58def SHL64 : SDNodeXForm<imm, [{
59 // Transformation function: 63 - imm
60 return getI32Imm(63 - N->getValue());
61}]>;
62
63def SRL32 : SDNodeXForm<imm, [{
64 // Transformation function: 32 - imm
65 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
66}]>;
67
68def SRL64 : SDNodeXForm<imm, [{
69 // Transformation function: 64 - imm
70 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
71}]>;
72
Chris Lattner2eb25172005-09-09 00:39:56 +000073def LO16 : SDNodeXForm<imm, [{
74 // Transformation function: get the low 16 bits.
75 return getI32Imm((unsigned short)N->getValue());
76}]>;
77
78def HI16 : SDNodeXForm<imm, [{
79 // Transformation function: shift the immediate value down into the low bits.
80 return getI32Imm((unsigned)N->getValue() >> 16);
81}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000082
Chris Lattner79d0e9f2005-09-28 23:07:13 +000083def HA16 : SDNodeXForm<imm, [{
84 // Transformation function: shift the immediate value down into the low bits.
85 signed int Val = N->getValue();
86 return getI32Imm((Val - (signed short)Val) >> 16);
87}]>;
88
89
Chris Lattner3e63ead2005-09-08 17:33:10 +000090def immSExt16 : PatLeaf<(imm), [{
91 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
92 // field. Used by instructions like 'addi'.
93 return (int)N->getValue() == (short)N->getValue();
94}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000095def immZExt16 : PatLeaf<(imm), [{
96 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
97 // field. Used by instructions like 'ori'.
98 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000099}], LO16>;
100
Chris Lattner3e63ead2005-09-08 17:33:10 +0000101def imm16Shifted : PatLeaf<(imm), [{
102 // imm16Shifted predicate - True if only bits in the top 16-bits of the
103 // immediate are set. Used by instructions like 'addis'.
104 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000105}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000106
Chris Lattnerbfde0802005-09-08 17:40:49 +0000107/*
108// Example of a legalize expander: Only for PPC64.
109def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
110 [(set f64:$tmp , (FCTIDZ f64:$src)),
111 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
112 (store f64:$tmp, i32:$tmpFI),
113 (set i64:$dst, (load i32:$tmpFI))],
114 Subtarget_PPC64>;
115*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000116
Chris Lattner47f01f12005-09-08 19:50:41 +0000117//===----------------------------------------------------------------------===//
118// PowerPC Flag Definitions.
119
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000120class isPPC64 { bit PPC64 = 1; }
121class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000122class isDOT {
123 list<Register> Defs = [CR0];
124 bit RC = 1;
125}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000126
Chris Lattner47f01f12005-09-08 19:50:41 +0000127
128
129//===----------------------------------------------------------------------===//
130// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000131
Chris Lattner4345a4a2005-09-14 20:53:05 +0000132def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000133 let PrintMethod = "printU5ImmOperand";
134}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000135def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000136 let PrintMethod = "printU6ImmOperand";
137}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000138def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000139 let PrintMethod = "printS16ImmOperand";
140}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000141def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000142 let PrintMethod = "printU16ImmOperand";
143}
Chris Lattner841d12d2005-10-18 16:51:22 +0000144def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
145 let PrintMethod = "printS16X4ImmOperand";
146}
Chris Lattner1e484782005-12-04 18:42:54 +0000147def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000148 let PrintMethod = "printBranchOperand";
149}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000150def calltarget : Operand<i32> {
151 let PrintMethod = "printCallOperand";
152}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000153def aaddr : Operand<i32> {
154 let PrintMethod = "printAbsAddrOperand";
155}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000156def piclabel: Operand<i32> {
157 let PrintMethod = "printPICLabel";
158}
Nate Begemaned428532004-09-04 05:00:00 +0000159def symbolHi: Operand<i32> {
160 let PrintMethod = "printSymbolHi";
161}
162def symbolLo: Operand<i32> {
163 let PrintMethod = "printSymbolLo";
164}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000165def crbitm: Operand<i8> {
166 let PrintMethod = "printcrbitm";
167}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000168
Evan Cheng8c75ef92005-12-14 22:07:12 +0000169//===----------------------------------------------------------------------===//
170// PowerPC Instruction Predicate Definitions.
171def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000172
Chris Lattner47f01f12005-09-08 19:50:41 +0000173//===----------------------------------------------------------------------===//
174// PowerPC Instruction Definitions.
175
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000176// Pseudo-instructions:
Chris Lattner3075a4e2005-10-25 20:58:43 +0000177def PHI : Pseudo<(ops variable_ops), "; PHI", []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000178
Chris Lattner937a79d2005-12-04 19:01:59 +0000179let isLoad = 1, hasCtrlDep = 1 in {
180def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
181 "; ADJCALLSTACKDOWN",
182 [(callseq_start imm:$amt)]>;
183def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
184 "; ADJCALLSTACKUP",
185 [(callseq_end imm:$amt)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000186}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000187def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
188 [(set GPRC:$rD, (undef))]>;
189def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8",
190 [(set F8RC:$rD, (undef))]>;
191def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4",
192 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000193
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000194// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
195// scheduler into a branch sequence.
196let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
197 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000198 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000199 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000200 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000201 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000202 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000203}
204
205
Chris Lattner47f01f12005-09-08 19:50:41 +0000206let isTerminator = 1 in {
207 let isReturn = 1 in
Jim Laskey53842142005-10-19 19:51:16 +0000208 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB>;
209 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000210}
211
Chris Lattner7a823bd2005-02-15 20:26:49 +0000212let Defs = [LR] in
Chris Lattner3075a4e2005-10-25 20:58:43 +0000213 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000214
Chris Lattner60a4ab22005-12-04 18:48:01 +0000215let isBranch = 1, isTerminator = 1, hasCtrlDep = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000216 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
217 target:$true, target:$false),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000218 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000219 def B : IForm<18, 0, 0, (ops target:$dst),
220 "b $dst", BrB,
221 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000222
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000223 // FIXME: 4*CR# needs to be added to the BI field!
224 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000225 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000226 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000227 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000228 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000229 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000230 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000231 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000232 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000233 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000234 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000235 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000236 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000237 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
238 "bun $crS, $block", BrB>;
239 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
240 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000241}
242
Chris Lattnerfc879282005-05-15 20:11:44 +0000243let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000244 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000245 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
246 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000247 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000248 CR0,CR1,CR5,CR6,CR7] in {
249 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000250 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
251 "bl $func", BrB, []>;
252 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
253 "bla $func", BrB, []>;
Nate Begeman422b0ce2005-11-16 00:48:01 +0000254 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000255}
256
Nate Begeman07aada82004-08-30 02:28:06 +0000257// D-Form instructions. Most instructions that perform an operation on a
258// register and an immediate are of this type.
259//
Nate Begemanb816f022004-10-07 22:30:03 +0000260let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000261def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000262 "lbz $rD, $disp($rA)", LdStGeneral,
263 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000264def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000265 "lha $rD, $disp($rA)", LdStLHA,
266 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000267def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000268 "lhz $rD, $disp($rA)", LdStGeneral,
269 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000270def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000271 "lmw $rD, $disp($rA)", LdStLMW,
272 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000273def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000274 "lwz $rD, $disp($rA)", LdStGeneral,
275 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000276def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000277 "lwzu $rD, $disp($rA)", LdStGeneral,
278 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000279}
Chris Lattner57226fb2005-04-19 04:59:28 +0000280def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000281 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000282 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000283def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000284 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000285 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000286def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000287 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000288 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000289def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000290 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000291 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000292def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000293 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000294 [(set GPRC:$rD, (add GPRC:$rA,
295 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000296def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000297 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000298 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000299def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000300 "subfic $rD, $rA, $imm", IntGeneral,
Chris Lattnere0255742005-09-28 22:47:06 +0000301 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000302def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000303 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000304 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000305def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000306 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000307 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000308let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000309def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000310 "stmw $rS, $disp($rA)", LdStLMW,
311 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000312def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000313 "stb $rS, $disp($rA)", LdStGeneral,
314 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000315def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000316 "sth $rS, $disp($rA)", LdStGeneral,
317 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000318def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000319 "stw $rS, $disp($rA)", LdStGeneral,
320 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000321def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000322 "stwu $rS, $disp($rA)", LdStGeneral,
323 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000324}
Chris Lattner57226fb2005-04-19 04:59:28 +0000325def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000326 "andi. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000327 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000328def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000329 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000330 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000331def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000332 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000333 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000334def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000335 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000336 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000337def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000338 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000339 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000340def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000341 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000342 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000343def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
344 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000345def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000346 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000347def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000348 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000349def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000350 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000351def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000352 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000353def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000354 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000355def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000356 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000357let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000358def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000359 "lfs $rD, $disp($rA)", LdStLFDU,
360 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000361def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000362 "lfd $rD, $disp($rA)", LdStLFD,
363 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000364}
365let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000366def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000367 "stfs $rS, $disp($rA)", LdStUX,
368 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000369def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000370 "stfd $rS, $disp($rA)", LdStUX,
371 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000372}
Nate Begemaned428532004-09-04 05:00:00 +0000373
374// DS-Form instructions. Load/Store instructions available in PPC-64
375//
Nate Begemanb816f022004-10-07 22:30:03 +0000376let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000377def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000378 "lwa $rT, $DS($rA)", LdStLWA,
379 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000380def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000381 "ld $rT, $DS($rA)", LdStLD,
382 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000383}
384let isStore = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000385def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000386 "std $rT, $DS($rA)", LdStSTD,
387 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000388def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000389 "stdu $rT, $DS($rA)", LdStSTD,
390 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000391}
Nate Begemanc3306122004-08-21 05:56:39 +0000392
Nate Begeman07aada82004-08-30 02:28:06 +0000393// X-Form instructions. Most instructions that perform an operation on a
394// register and another register are of this type.
395//
Nate Begemanb816f022004-10-07 22:30:03 +0000396let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000397def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000398 "lbzx $dst, $base, $index", LdStGeneral,
399 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000400def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000401 "lhax $dst, $base, $index", LdStLHA,
402 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000403def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000404 "lhzx $dst, $base, $index", LdStGeneral,
405 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000406def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000407 "lwax $dst, $base, $index", LdStLHA,
408 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000409def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000410 "lwzx $dst, $base, $index", LdStGeneral,
411 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000412def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000413 "ldx $dst, $base, $index", LdStLD,
414 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000415def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000416 "lvebx $vD, $base, $rA", LdStGeneral,
417 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000418def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000419 "lvehx $vD, $base, $rA", LdStGeneral,
420 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000421def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000422 "lvewx $vD, $base, $rA", LdStGeneral,
423 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000424def LVX : XForm_1<31, 103, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000425 "lvx $vD, $base, $rA", LdStGeneral,
426 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000427}
Nate Begeman09761222005-12-09 23:54:18 +0000428def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
429 "lvsl $vD, $base, $rA", LdStGeneral,
430 []>;
431def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
432 "lvsl $vD, $base, $rA", LdStGeneral,
433 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000434def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000435 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000436 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000437def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000438 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000439 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000440def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000441 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000442 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000443def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000444 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000445 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000446def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000447 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000448 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000449def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000450 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000451 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000452def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000453 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000454 []>;
455def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000456 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000457 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000458def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000459 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000460 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000461def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000462 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000463 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000464def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000465 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000466 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
467def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000468 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000469 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000470def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000471 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000472 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000473def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000474 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000475 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000476def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000477 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000478 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000479def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000480 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000481 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000482def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000483 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000484 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000485def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000486 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000487 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000488def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000489 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000490 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000491let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000492def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000493 "stbx $rS, $rA, $rB", LdStGeneral,
494 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000495def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000496 "sthx $rS, $rA, $rB", LdStGeneral,
497 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000498def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000499 "stwx $rS, $rA, $rB", LdStGeneral,
500 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000501def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000502 "stwux $rS, $rA, $rB", LdStGeneral,
503 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000504def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000505 "stdx $rS, $rA, $rB", LdStSTD,
506 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000507def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000508 "stdux $rS, $rA, $rB", LdStSTD,
509 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000510def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000511 "stvebx $rS, $rA, $rB", LdStGeneral,
512 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000513def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000514 "stvehx $rS, $rA, $rB", LdStGeneral,
515 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000516def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000517 "stvewx $rS, $rA, $rB", LdStGeneral,
518 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000519def STVX : XForm_8<31, 231, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000520 "stvx $rS, $rA, $rB", LdStGeneral,
521 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000522}
Chris Lattner883059f2005-04-19 05:15:18 +0000523def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000524 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000525 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000526def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000527 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000528 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000529def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000530 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000531 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000532def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000533 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000534 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000535def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
536 "extsw $rA, $rS", IntGeneral,
537 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000538def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000539 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000540def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000541 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000542def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000543 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000544def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000545 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000546def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000547 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000548def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000549 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000550//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000551// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000552def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000553 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000554def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000555 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000556
Nate Begemanb816f022004-10-07 22:30:03 +0000557let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000558def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000559 "lfsx $dst, $base, $index", LdStLFDU,
560 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000561def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000562 "lfdx $dst, $base, $index", LdStLFDU,
563 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000564}
Chris Lattner919c0322005-10-01 01:35:02 +0000565def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000566 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000567 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000568def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000569 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000570 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000571def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000572 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000573 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000574def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000575 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000576 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000577def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000579 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
580def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000581 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000582 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000583
584/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
585def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000586 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000587 []>; // (set F4RC:$frD, F4RC:$frB)
588def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000589 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000590 []>; // (set F8RC:$frD, F8RC:$frB)
591def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000592 "fmr $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000593 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000594
595// These are artificially split into two different forms, for 4/8 byte FP.
596def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000597 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000598 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
599def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000600 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000601 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
602def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000603 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000604 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
605def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000606 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000607 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
608def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000609 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000610 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
611def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000612 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000613 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
614
Nate Begemanadeb43d2005-07-20 22:42:00 +0000615
Nate Begemanb816f022004-10-07 22:30:03 +0000616let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000617def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000618 "stfsx $frS, $rA, $rB", LdStUX,
619 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000620def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000621 "stfdx $frS, $rA, $rB", LdStUX,
622 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000623}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000624
Nate Begeman07aada82004-08-30 02:28:06 +0000625// XL-Form instructions. condition register logical ops.
626//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000627def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Jim Laskey53842142005-10-19 19:51:16 +0000628 "mcrf $BF, $BFA", BrMCR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000629
630// XFX-Form instructions. Instructions that deal with SPRs
631//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000632// Note that although LR should be listed as `8' and CTR as `9' in the SPR
633// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
634// which means the SPR value needs to be multiplied by a factor of 32.
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000635def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>;
636def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>;
Jim Laskey53842142005-10-19 19:51:16 +0000637def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000638def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000639 "mtcrf $FXM, $rS", BrMCRX>;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000640def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
641 "mfcr $rT, $FXM", SprMFCR>;
642def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>;
643def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>;
644def MTSPR : XFXForm_7<31, 467, (ops GPRC:$rS, u16imm:$UIMM), "mtspr $UIMM, $rS",
645 SprMTSPR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000646
Nate Begeman07aada82004-08-30 02:28:06 +0000647// XS-Form instructions. Just 'sradi'
648//
Chris Lattner883059f2005-04-19 05:15:18 +0000649def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000650 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000651
652// XO-Form instructions. Arithmetic instructions that can set overflow bit
653//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000654def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000655 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000656 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000657def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000658 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000659 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000660def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000661 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000662 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000663def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000664 "adde $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000665 []>;
Nate Begeman12a92342005-10-20 07:51:08 +0000666def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000667 "divd $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000668 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
669def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000670 "divdu $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000671 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000672def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000673 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000674 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000675def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000676 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000677 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000678def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
679 "mulhd $rT, $rA, $rB", IntMulHW,
680 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
681def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
682 "mulhdu $rT, $rA, $rB", IntMulHWU,
683 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000684def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000685 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000686 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000687def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000688 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000689 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000690def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000691 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000692 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000693def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000694 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000695 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000696def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000697 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000698 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000699def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000700 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000701 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000702def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000703 "subfe $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000704 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000705def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000706 "addme $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000707 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000708def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000709 "addze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000710 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000711def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000712 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000713 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000714def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000715 "subfze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000716 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000717
718// A-Form instructions. Most of the instructions executed in the FPU are of
719// this type.
720//
Chris Lattner14522e32005-04-19 05:21:30 +0000721def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000722 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000723 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000724 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000725 F8RC:$FRB))]>,
726 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000727def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000728 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000729 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000730 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000731 F4RC:$FRB))]>,
732 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000733def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000734 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000735 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000736 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000737 F8RC:$FRB))]>,
738 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000739def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000740 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000741 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000742 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000743 F4RC:$FRB))]>,
744 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000745def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000746 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000747 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000748 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
749 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000750def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000751 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000752 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000753 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
754 F4RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000755def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000756 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000757 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000758 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
759 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000760def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000761 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000762 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000763 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
764 F4RC:$FRB)))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000765// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
766// having 4 of these, force the comparison to always be an 8-byte double (code
767// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000768// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000769def FSELD : AForm_1<63, 23,
770 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000771 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000772 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000773def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000774 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000775 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000776 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000777def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000778 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000779 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000780 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000781def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000782 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000783 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000784 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000785def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000786 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000787 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000788 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000789def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000790 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000791 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000792 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000793def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000794 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000795 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000796 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000797def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000798 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000799 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000800 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000801def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000802 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000803 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000804 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000805def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000806 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000807 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000808 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000809
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000810// M-Form instructions. rotate and mask instructions.
811//
Chris Lattner043870d2005-09-09 18:17:41 +0000812let isTwoAddress = 1, isCommutable = 1 in {
813// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000814def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000815 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000816 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000817 []>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000818def RLDIMI : MDForm_1<30, 3,
819 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000820 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000821 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000822}
Chris Lattner14522e32005-04-19 05:21:30 +0000823def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000824 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000825 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000826 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000827def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000828 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000829 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000830 []>, isDOT;
Chris Lattner14522e32005-04-19 05:21:30 +0000831def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000832 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000833 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000834 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000835
836// MD-Form instructions. 64 bit rotate instructions.
837//
Chris Lattner14522e32005-04-19 05:21:30 +0000838def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000839 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000840 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000841 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000842def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000843 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000844 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000845 []>, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000846
Nate Begemane4f17a52005-11-23 05:29:52 +0000847// VA-Form instructions. 3-input AltiVec ops.
Nate Begeman9b14f662005-11-29 08:04:45 +0000848def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
849 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
850 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
851 VRRC:$vB))]>;
852def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
853 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
854 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
855 VRRC:$vC),
856 VRRC:$vB)))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000857
858// VX-Form instructions. AltiVec arithmetic ops.
859def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
860 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000861 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000862def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
863 "vcfsx $vD, $vB, $UIMM", VecFP,
864 []>;
865def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
866 "vcfux $vD, $vB, $UIMM", VecFP,
867 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000868def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
869 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000870 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000871def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
872 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000873 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000874def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
875 "vexptefp $vD, $vB", VecFP,
876 []>;
877def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
878 "vlogefp $vD, $vB", VecFP,
879 []>;
880def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
881 "vmaxfp $vD, $vA, $vB", VecFP,
882 []>;
883def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
884 "vminfp $vD, $vA, $vB", VecFP,
885 []>;
886def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
887 "vrefp $vD, $vB", VecFP,
888 []>;
889def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
890 "vrfim $vD, $vB", VecFP,
891 []>;
892def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
893 "vrfin $vD, $vB", VecFP,
894 []>;
895def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
896 "vrfip $vD, $vB", VecFP,
897 []>;
898def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
899 "vrfiz $vD, $vB", VecFP,
900 []>;
901def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
902 "vrsqrtefp $vD, $vB", VecFP,
903 []>;
904def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
905 "vsubfp $vD, $vA, $vB", VecFP,
906 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Nate Begeman3fb68772005-12-14 00:34:09 +0000907def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
908 "vxor $vD, $vA, $vB", VecFP,
909 []>;
910
911// VX-Form Pseudo Instructions
912
913def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
914 "vxor $vD, $vD, $vD", VecFP,
915 []>;
916
Nate Begemane4f17a52005-11-23 05:29:52 +0000917
Chris Lattner2eb25172005-09-09 00:39:56 +0000918//===----------------------------------------------------------------------===//
919// PowerPC Instruction Patterns
920//
921
Chris Lattner30e21a42005-09-26 22:20:16 +0000922// Arbitrary immediate support. Implement in terms of LIS/ORI.
923def : Pat<(i32 imm:$imm),
924 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000925
926// Implement the 'not' operation with the NOR instruction.
927def NOT : Pat<(not GPRC:$in),
928 (NOR GPRC:$in, GPRC:$in)>;
929
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000930// ADD an arbitrary immediate.
931def : Pat<(add GPRC:$in, imm:$imm),
932 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
933// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000934def : Pat<(or GPRC:$in, imm:$imm),
935 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000936// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000937def : Pat<(xor GPRC:$in, imm:$imm),
938 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begemanae1641c2005-10-21 06:36:18 +0000939def : Pat<(or (shl GPRC:$rS, GPRC:$rB),
940 (srl GPRC:$rS, (sub 32, GPRC:$rB))),
941 (RLWNM GPRC:$rS, GPRC:$rB, 0, 31)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000942
943def : Pat<(zext GPRC:$in),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000944 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000945def : Pat<(anyext GPRC:$in),
946 (OR4To8 GPRC:$in, GPRC:$in)>;
947def : Pat<(trunc G8RC:$in),
948 (OR8To4 G8RC:$in, G8RC:$in)>;
949
Nate Begeman2d5aff72005-10-19 18:42:01 +0000950// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +0000951def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000952 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000953def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000954 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
955// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +0000956def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000957 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000958def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000959 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
960
Chris Lattner860e8862005-11-17 07:30:41 +0000961// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +0000962def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
963def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
964def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
965def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +0000966def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
967 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +0000968def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
969 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +0000970
Nate Begeman3fb68772005-12-14 00:34:09 +0000971def : Pat<(fmul VRRC:$vA, VRRC:$vB),
972 (VMADDFP VRRC:$vA, (V_SET0), VRRC:$vB)>;
973
Nate Begeman993aeb22005-12-13 22:55:22 +0000974// Fused multiply add and multiply sub for packed float. These are represented
975// separately from the real instructions above, for operations that must have
976// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
977def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
978 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
979def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
980 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
981
Chris Lattner4172b102005-12-06 02:10:38 +0000982// Standard shifts. These are represented separately from the real shifts above
983// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
984// amounts.
985def : Pat<(sra GPRC:$rS, GPRC:$rB),
986 (SRAW GPRC:$rS, GPRC:$rB)>;
987def : Pat<(srl GPRC:$rS, GPRC:$rB),
988 (SRW GPRC:$rS, GPRC:$rB)>;
989def : Pat<(shl GPRC:$rS, GPRC:$rB),
990 (SLW GPRC:$rS, GPRC:$rB)>;
991
Chris Lattnerea874f32005-09-24 00:41:58 +0000992// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +0000993/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000994def : Pattern<(xor GPRC:$in, imm:$imm),
995 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
996 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000997*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000998
Chris Lattner2eb25172005-09-09 00:39:56 +0000999//===----------------------------------------------------------------------===//
1000// PowerPCInstrInfo Definition
1001//
Chris Lattnerbe686a82004-12-16 16:31:57 +00001002def PowerPCInstrInfo : InstrInfo {
1003 let PHIInst = PHI;
1004
1005 let TSFlagsFields = [ "VMX", "PPC64" ];
1006 let TSFlagsShifts = [ 0, 1 ];
1007
1008 let isLittleEndianEncoding = 1;
1009}
Chris Lattner2eb25172005-09-09 00:39:56 +00001010