blob: d7e6642bd917ebb299e1189e21f1b5fdf02bd437 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000040#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000042#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000043#include "llvm/Support/MathExtras.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000044#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000045using namespace llvm;
46
Owen Andersone50ed302009-08-10 22:56:29 +000047static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000048 CCValAssign::LocInfo &LocInfo,
49 ISD::ArgFlagsTy &ArgFlags,
50 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000051static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
63
Owen Andersone50ed302009-08-10 22:56:29 +000064void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
65 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000066 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000067 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000068 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
69 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000070
Owen Anderson70671842009-08-10 20:18:46 +000071 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000072 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000073 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000074 }
75
Owen Andersone50ed302009-08-10 22:56:29 +000076 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000077 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000081 if (ElemTy != MVT::i32) {
82 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
83 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
84 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
86 }
Owen Anderson70671842009-08-10 20:18:46 +000087 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
88 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000090 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000091 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000092 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
93 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
94 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000095 }
96
97 // Promote all bit-wise operations.
98 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000100 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
101 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000103 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000104 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000105 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000106 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000107 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 }
Bob Wilson16330762009-09-16 00:17:28 +0000109
110 // Neon does not support vector divide/remainder operations.
111 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000117}
118
Owen Andersone50ed302009-08-10 22:56:29 +0000119void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000120 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000122}
123
Owen Andersone50ed302009-08-10 22:56:29 +0000124void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000127}
128
Chris Lattnerf0144122009-07-28 03:13:23 +0000129static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
130 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000131 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000132 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000133}
134
Evan Chenga8e29892007-01-19 07:51:42 +0000135ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000136 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000137 Subtarget = &TM.getSubtarget<ARMSubtarget>();
138
Evan Chengb1df8f22007-04-27 08:15:43 +0000139 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000140 // Uses VFP for Thumb libfuncs if available.
141 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
142 // Single-precision floating-point arithmetic.
143 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
144 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
145 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
146 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000147
Evan Chengb1df8f22007-04-27 08:15:43 +0000148 // Double-precision floating-point arithmetic.
149 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
150 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
151 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
152 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000153
Evan Chengb1df8f22007-04-27 08:15:43 +0000154 // Single-precision comparisons.
155 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
156 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
157 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
158 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
159 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
160 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
161 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
162 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000163
Evan Chengb1df8f22007-04-27 08:15:43 +0000164 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
165 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
166 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Double-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
175 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
176 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
177 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
178 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
179 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
180 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
181 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Floating-point to integer conversions.
193 // i64 conversions are done via library routines even when generating VFP
194 // instructions, so use the same ones.
195 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
197 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
198 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Evan Chengb1df8f22007-04-27 08:15:43 +0000200 // Conversions between floating types.
201 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
202 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
203
204 // Integer to floating-point conversions.
205 // i64 conversions are done via library routines even when generating VFP
206 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000207 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
208 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000209 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
210 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
211 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
212 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
213 }
Evan Chenga8e29892007-01-19 07:51:42 +0000214 }
215
Bob Wilson2f954612009-05-22 17:38:41 +0000216 // These libcalls are not available in 32-bit.
217 setLibcallName(RTLIB::SHL_I128, 0);
218 setLibcallName(RTLIB::SRL_I128, 0);
219 setLibcallName(RTLIB::SRA_I128, 0);
220
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000221 // Libcalls should use the AAPCS base standard ABI, even if hard float
222 // is in effect, as per the ARM RTABI specification, section 4.1.2.
223 if (Subtarget->isAAPCS_ABI()) {
224 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
225 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
226 CallingConv::ARM_AAPCS);
227 }
228 }
229
David Goodwinf1daf7d2009-07-08 23:10:31 +0000230 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000232 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000234 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
236 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000237
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000239 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000240
241 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 addDRTypeForNEON(MVT::v2f32);
243 addDRTypeForNEON(MVT::v8i8);
244 addDRTypeForNEON(MVT::v4i16);
245 addDRTypeForNEON(MVT::v2i32);
246 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000247
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 addQRTypeForNEON(MVT::v4f32);
249 addQRTypeForNEON(MVT::v2f64);
250 addQRTypeForNEON(MVT::v16i8);
251 addQRTypeForNEON(MVT::v8i16);
252 addQRTypeForNEON(MVT::v4i32);
253 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000254
Bob Wilson74dc72e2009-09-15 23:55:57 +0000255 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
256 // neither Neon nor VFP support any arithmetic operations on it.
257 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
258 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
259 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
260 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
261 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
262 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
263 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
264 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
265 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
266 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
267 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
268 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
269 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
270 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
271 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
272 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
273 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
274 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
275 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
276 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
277 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
278 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
279 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
280 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
281
Bob Wilson642b3292009-09-16 00:32:15 +0000282 // Neon does not support some operations on v1i64 and v2i64 types.
283 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
284 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
285 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
286 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
287
Bob Wilson5bafff32009-06-22 23:27:02 +0000288 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
289 setTargetDAGCombine(ISD::SHL);
290 setTargetDAGCombine(ISD::SRL);
291 setTargetDAGCombine(ISD::SRA);
292 setTargetDAGCombine(ISD::SIGN_EXTEND);
293 setTargetDAGCombine(ISD::ZERO_EXTEND);
294 setTargetDAGCombine(ISD::ANY_EXTEND);
295 }
296
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000297 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000298
299 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000301
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000302 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000304
Evan Chenga8e29892007-01-19 07:51:42 +0000305 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000306 if (!Subtarget->isThumb1Only()) {
307 for (unsigned im = (unsigned)ISD::PRE_INC;
308 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setIndexedLoadAction(im, MVT::i1, Legal);
310 setIndexedLoadAction(im, MVT::i8, Legal);
311 setIndexedLoadAction(im, MVT::i16, Legal);
312 setIndexedLoadAction(im, MVT::i32, Legal);
313 setIndexedStoreAction(im, MVT::i1, Legal);
314 setIndexedStoreAction(im, MVT::i8, Legal);
315 setIndexedStoreAction(im, MVT::i16, Legal);
316 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000317 }
Evan Chenga8e29892007-01-19 07:51:42 +0000318 }
319
320 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000321 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::MUL, MVT::i64, Expand);
323 setOperationAction(ISD::MULHU, MVT::i32, Expand);
324 setOperationAction(ISD::MULHS, MVT::i32, Expand);
325 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
326 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000327 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::MUL, MVT::i64, Expand);
329 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000330 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000332 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000333 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000334 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000335 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SRL, MVT::i64, Custom);
337 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000338
339 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::ROTL, MVT::i32, Expand);
341 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
342 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000343 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000345
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000346 // Only ARMv6 has BSWAP.
347 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000349
Evan Chenga8e29892007-01-19 07:51:42 +0000350 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SDIV, MVT::i32, Expand);
352 setOperationAction(ISD::UDIV, MVT::i32, Expand);
353 setOperationAction(ISD::SREM, MVT::i32, Expand);
354 setOperationAction(ISD::UREM, MVT::i32, Expand);
355 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
356 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000357
Evan Chenga8e29892007-01-19 07:51:42 +0000358 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
360 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
363 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
364 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
365 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000366 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000367
Evan Chenga8e29892007-01-19 07:51:42 +0000368 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::VASTART, MVT::Other, Custom);
370 setOperationAction(ISD::VAARG, MVT::Other, Expand);
371 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
372 setOperationAction(ISD::VAEND, MVT::Other, Expand);
373 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
374 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000375 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
376 // FIXME: Shouldn't need this, since no register is used, but the legalizer
377 // doesn't yet know how to not do that for SjLj.
378 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000379 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000381 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
383 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Evan Chengd27c9fc2009-07-03 01:43:10 +0000385 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000390
David Goodwinf1daf7d2009-07-08 23:10:31 +0000391 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000392 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000394
395 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::SETCC, MVT::i32, Expand);
399 setOperationAction(ISD::SETCC, MVT::f32, Expand);
400 setOperationAction(ISD::SETCC, MVT::f64, Expand);
401 setOperationAction(ISD::SELECT, MVT::i32, Expand);
402 setOperationAction(ISD::SELECT, MVT::f32, Expand);
403 setOperationAction(ISD::SELECT, MVT::f64, Expand);
404 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
405 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
406 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
409 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
410 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
411 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
412 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000413
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000414 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FSIN, MVT::f64, Expand);
416 setOperationAction(ISD::FSIN, MVT::f32, Expand);
417 setOperationAction(ISD::FCOS, MVT::f32, Expand);
418 setOperationAction(ISD::FCOS, MVT::f64, Expand);
419 setOperationAction(ISD::FREM, MVT::f64, Expand);
420 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000421 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
423 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000424 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::FPOW, MVT::f64, Expand);
426 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000427
Evan Chenga8e29892007-01-19 07:51:42 +0000428 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000429 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
431 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
432 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
433 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000434 }
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000436 // We have target-specific dag combine patterns for the following nodes:
437 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000438 setTargetDAGCombine(ISD::ADD);
439 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000440
Evan Chenga8e29892007-01-19 07:51:42 +0000441 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000442 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000443
Evan Chengbc9b7542009-08-15 07:59:10 +0000444 // FIXME: If-converter should use instruction latency to determine
445 // profitability rather than relying on fixed limits.
446 if (Subtarget->getCPUString() == "generic") {
447 // Generic (and overly aggressive) if-conversion limits.
448 setIfCvtBlockSizeLimit(10);
449 setIfCvtDupBlockSizeLimit(2);
450 } else if (Subtarget->hasV6Ops()) {
451 setIfCvtBlockSizeLimit(2);
452 setIfCvtDupBlockSizeLimit(1);
453 } else {
454 setIfCvtBlockSizeLimit(3);
455 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000456 }
457
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000458 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000459 // Do not enable CodePlacementOpt for now: it currently runs after the
460 // ARMConstantIslandPass and messes up branch relaxation and placement
461 // of constant islands.
462 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000463}
464
Evan Chenga8e29892007-01-19 07:51:42 +0000465const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
466 switch (Opcode) {
467 default: return 0;
468 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000469 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
470 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000471 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000472 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
473 case ARMISD::tCALL: return "ARMISD::tCALL";
474 case ARMISD::BRCOND: return "ARMISD::BRCOND";
475 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000476 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000477 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
478 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
479 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000480 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000481 case ARMISD::CMPFP: return "ARMISD::CMPFP";
482 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
483 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
484 case ARMISD::CMOV: return "ARMISD::CMOV";
485 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000486
Evan Chenga8e29892007-01-19 07:51:42 +0000487 case ARMISD::FTOSI: return "ARMISD::FTOSI";
488 case ARMISD::FTOUI: return "ARMISD::FTOUI";
489 case ARMISD::SITOF: return "ARMISD::SITOF";
490 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000491
492 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
493 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
494 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000495
Evan Chenga8e29892007-01-19 07:51:42 +0000496 case ARMISD::FMRRD: return "ARMISD::FMRRD";
497 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000498
Evan Chengc5942082009-10-28 06:55:03 +0000499 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
500 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
501
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000502 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000503
Evan Cheng86198642009-08-07 00:34:42 +0000504 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
505
Bob Wilson5bafff32009-06-22 23:27:02 +0000506 case ARMISD::VCEQ: return "ARMISD::VCEQ";
507 case ARMISD::VCGE: return "ARMISD::VCGE";
508 case ARMISD::VCGEU: return "ARMISD::VCGEU";
509 case ARMISD::VCGT: return "ARMISD::VCGT";
510 case ARMISD::VCGTU: return "ARMISD::VCGTU";
511 case ARMISD::VTST: return "ARMISD::VTST";
512
513 case ARMISD::VSHL: return "ARMISD::VSHL";
514 case ARMISD::VSHRs: return "ARMISD::VSHRs";
515 case ARMISD::VSHRu: return "ARMISD::VSHRu";
516 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
517 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
518 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
519 case ARMISD::VSHRN: return "ARMISD::VSHRN";
520 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
521 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
522 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
523 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
524 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
525 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
526 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
527 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
528 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
529 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
530 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
531 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
532 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
533 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000534 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000535 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000536 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000537 case ARMISD::VREV64: return "ARMISD::VREV64";
538 case ARMISD::VREV32: return "ARMISD::VREV32";
539 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000540 case ARMISD::VZIP: return "ARMISD::VZIP";
541 case ARMISD::VUZP: return "ARMISD::VUZP";
542 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000543 }
544}
545
Bill Wendlingb4202b82009-07-01 18:50:55 +0000546/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000547unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000548 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000549}
550
Evan Chenga8e29892007-01-19 07:51:42 +0000551//===----------------------------------------------------------------------===//
552// Lowering Code
553//===----------------------------------------------------------------------===//
554
Evan Chenga8e29892007-01-19 07:51:42 +0000555/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
556static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
557 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000558 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000559 case ISD::SETNE: return ARMCC::NE;
560 case ISD::SETEQ: return ARMCC::EQ;
561 case ISD::SETGT: return ARMCC::GT;
562 case ISD::SETGE: return ARMCC::GE;
563 case ISD::SETLT: return ARMCC::LT;
564 case ISD::SETLE: return ARMCC::LE;
565 case ISD::SETUGT: return ARMCC::HI;
566 case ISD::SETUGE: return ARMCC::HS;
567 case ISD::SETULT: return ARMCC::LO;
568 case ISD::SETULE: return ARMCC::LS;
569 }
570}
571
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000572/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
573static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000574 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000575 CondCode2 = ARMCC::AL;
576 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000577 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000578 case ISD::SETEQ:
579 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
580 case ISD::SETGT:
581 case ISD::SETOGT: CondCode = ARMCC::GT; break;
582 case ISD::SETGE:
583 case ISD::SETOGE: CondCode = ARMCC::GE; break;
584 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000585 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000586 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
587 case ISD::SETO: CondCode = ARMCC::VC; break;
588 case ISD::SETUO: CondCode = ARMCC::VS; break;
589 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
590 case ISD::SETUGT: CondCode = ARMCC::HI; break;
591 case ISD::SETUGE: CondCode = ARMCC::PL; break;
592 case ISD::SETLT:
593 case ISD::SETULT: CondCode = ARMCC::LT; break;
594 case ISD::SETLE:
595 case ISD::SETULE: CondCode = ARMCC::LE; break;
596 case ISD::SETNE:
597 case ISD::SETUNE: CondCode = ARMCC::NE; break;
598 }
Evan Chenga8e29892007-01-19 07:51:42 +0000599}
600
Bob Wilson1f595bb2009-04-17 19:07:39 +0000601//===----------------------------------------------------------------------===//
602// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000603//===----------------------------------------------------------------------===//
604
605#include "ARMGenCallingConv.inc"
606
607// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000608static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000609 CCValAssign::LocInfo &LocInfo,
610 CCState &State, bool CanFail) {
611 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
612
613 // Try to get the first register.
614 if (unsigned Reg = State.AllocateReg(RegList, 4))
615 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
616 else {
617 // For the 2nd half of a v2f64, do not fail.
618 if (CanFail)
619 return false;
620
621 // Put the whole thing on the stack.
622 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
623 State.AllocateStack(8, 4),
624 LocVT, LocInfo));
625 return true;
626 }
627
628 // Try to get the second register.
629 if (unsigned Reg = State.AllocateReg(RegList, 4))
630 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
631 else
632 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
633 State.AllocateStack(4, 4),
634 LocVT, LocInfo));
635 return true;
636}
637
Owen Andersone50ed302009-08-10 22:56:29 +0000638static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000639 CCValAssign::LocInfo &LocInfo,
640 ISD::ArgFlagsTy &ArgFlags,
641 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000642 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
643 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000645 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
646 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000647 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000648}
649
650// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000651static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000652 CCValAssign::LocInfo &LocInfo,
653 CCState &State, bool CanFail) {
654 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
655 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
656
657 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
658 if (Reg == 0) {
659 // For the 2nd half of a v2f64, do not just fail.
660 if (CanFail)
661 return false;
662
663 // Put the whole thing on the stack.
664 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
665 State.AllocateStack(8, 8),
666 LocVT, LocInfo));
667 return true;
668 }
669
670 unsigned i;
671 for (i = 0; i < 2; ++i)
672 if (HiRegList[i] == Reg)
673 break;
674
675 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
676 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
677 LocVT, LocInfo));
678 return true;
679}
680
Owen Andersone50ed302009-08-10 22:56:29 +0000681static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000682 CCValAssign::LocInfo &LocInfo,
683 ISD::ArgFlagsTy &ArgFlags,
684 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000685 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
686 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000688 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
689 return false;
690 return true; // we handled it
691}
692
Owen Andersone50ed302009-08-10 22:56:29 +0000693static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000694 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000695 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
696 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
697
Bob Wilsone65586b2009-04-17 20:40:45 +0000698 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
699 if (Reg == 0)
700 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000701
Bob Wilsone65586b2009-04-17 20:40:45 +0000702 unsigned i;
703 for (i = 0; i < 2; ++i)
704 if (HiRegList[i] == Reg)
705 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000706
Bob Wilson5bafff32009-06-22 23:27:02 +0000707 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000708 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000709 LocVT, LocInfo));
710 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000711}
712
Owen Andersone50ed302009-08-10 22:56:29 +0000713static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000714 CCValAssign::LocInfo &LocInfo,
715 ISD::ArgFlagsTy &ArgFlags,
716 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000717 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
718 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000720 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000721 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000722}
723
Owen Andersone50ed302009-08-10 22:56:29 +0000724static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000725 CCValAssign::LocInfo &LocInfo,
726 ISD::ArgFlagsTy &ArgFlags,
727 CCState &State) {
728 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
729 State);
730}
731
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000732/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
733/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000734CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000735 bool Return,
736 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000737 switch (CC) {
738 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000739 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000740 case CallingConv::C:
741 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000742 // Use target triple & subtarget features to do actual dispatch.
743 if (Subtarget->isAAPCS_ABI()) {
744 if (Subtarget->hasVFP2() &&
745 FloatABIType == FloatABI::Hard && !isVarArg)
746 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
747 else
748 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
749 } else
750 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000751 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000752 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000753 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000754 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000755 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000756 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000757 }
758}
759
Dan Gohman98ca4f22009-08-05 01:29:28 +0000760/// LowerCallResult - Lower the result values of a call into the
761/// appropriate copies out of appropriate physical registers.
762SDValue
763ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000764 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000765 const SmallVectorImpl<ISD::InputArg> &Ins,
766 DebugLoc dl, SelectionDAG &DAG,
767 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000768
Bob Wilson1f595bb2009-04-17 19:07:39 +0000769 // Assign locations to each value returned by this call.
770 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000771 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000772 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000773 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000774 CCAssignFnForNode(CallConv, /* Return*/ true,
775 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000776
777 // Copy all of the result registers out of their specified physreg.
778 for (unsigned i = 0; i != RVLocs.size(); ++i) {
779 CCValAssign VA = RVLocs[i];
780
Bob Wilson80915242009-04-25 00:33:20 +0000781 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000782 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000783 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000785 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000786 Chain = Lo.getValue(1);
787 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000788 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000790 InFlag);
791 Chain = Hi.getValue(1);
792 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000794
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 if (VA.getLocVT() == MVT::v2f64) {
796 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
797 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
798 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000799
800 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000802 Chain = Lo.getValue(1);
803 InFlag = Lo.getValue(2);
804 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000806 Chain = Hi.getValue(1);
807 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
809 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
810 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000811 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000812 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000813 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
814 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000815 Chain = Val.getValue(1);
816 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000817 }
Bob Wilson80915242009-04-25 00:33:20 +0000818
819 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000820 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000821 case CCValAssign::Full: break;
822 case CCValAssign::BCvt:
823 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
824 break;
825 }
826
Dan Gohman98ca4f22009-08-05 01:29:28 +0000827 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000828 }
829
Dan Gohman98ca4f22009-08-05 01:29:28 +0000830 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000831}
832
833/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
834/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000835/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000836/// a byval function parameter.
837/// Sometimes what we are copying is the end of a larger object, the part that
838/// does not fit in registers.
839static SDValue
840CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
841 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
842 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000844 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
845 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
846}
847
Bob Wilsondee46d72009-04-17 20:35:10 +0000848/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000849SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000850ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
851 SDValue StackPtr, SDValue Arg,
852 DebugLoc dl, SelectionDAG &DAG,
853 const CCValAssign &VA,
854 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855 unsigned LocMemOffset = VA.getLocMemOffset();
856 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
857 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
858 if (Flags.isByVal()) {
859 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
860 }
861 return DAG.getStore(Chain, dl, Arg, PtrOff,
862 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000863}
864
Dan Gohman98ca4f22009-08-05 01:29:28 +0000865void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000866 SDValue Chain, SDValue &Arg,
867 RegsToPassVector &RegsToPass,
868 CCValAssign &VA, CCValAssign &NextVA,
869 SDValue &StackPtr,
870 SmallVector<SDValue, 8> &MemOpChains,
871 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000872
873 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000875 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
876
877 if (NextVA.isRegLoc())
878 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
879 else {
880 assert(NextVA.isMemLoc());
881 if (StackPtr.getNode() == 0)
882 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
883
Dan Gohman98ca4f22009-08-05 01:29:28 +0000884 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
885 dl, DAG, NextVA,
886 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 }
888}
889
Dan Gohman98ca4f22009-08-05 01:29:28 +0000890/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000891/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
892/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000893SDValue
894ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000895 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000896 bool isTailCall,
897 const SmallVectorImpl<ISD::OutputArg> &Outs,
898 const SmallVectorImpl<ISD::InputArg> &Ins,
899 DebugLoc dl, SelectionDAG &DAG,
900 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000901
Bob Wilson1f595bb2009-04-17 19:07:39 +0000902 // Analyze operands of the call, assigning locations to each operand.
903 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000904 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
905 *DAG.getContext());
906 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000907 CCAssignFnForNode(CallConv, /* Return*/ false,
908 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000909
Bob Wilson1f595bb2009-04-17 19:07:39 +0000910 // Get a count of how many bytes are to be pushed on the stack.
911 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000912
913 // Adjust the stack pointer for the new arguments...
914 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000915 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000916
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000918
Bob Wilson5bafff32009-06-22 23:27:02 +0000919 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000920 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000921
Bob Wilson1f595bb2009-04-17 19:07:39 +0000922 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000923 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000924 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
925 i != e;
926 ++i, ++realArgIdx) {
927 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000928 SDValue Arg = Outs[realArgIdx].Val;
929 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000930
Bob Wilson1f595bb2009-04-17 19:07:39 +0000931 // Promote the value if needed.
932 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000933 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000934 case CCValAssign::Full: break;
935 case CCValAssign::SExt:
936 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
937 break;
938 case CCValAssign::ZExt:
939 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
940 break;
941 case CCValAssign::AExt:
942 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
943 break;
944 case CCValAssign::BCvt:
945 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
946 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000947 }
948
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000949 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000950 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 if (VA.getLocVT() == MVT::v2f64) {
952 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
953 DAG.getConstant(0, MVT::i32));
954 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
955 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000956
Dan Gohman98ca4f22009-08-05 01:29:28 +0000957 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000958 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
959
960 VA = ArgLocs[++i]; // skip ahead to next loc
961 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000962 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000963 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
964 } else {
965 assert(VA.isMemLoc());
966 if (StackPtr.getNode() == 0)
967 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
968
Dan Gohman98ca4f22009-08-05 01:29:28 +0000969 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
970 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000971 }
972 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000973 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000974 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000975 }
976 } else if (VA.isRegLoc()) {
977 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
978 } else {
979 assert(VA.isMemLoc());
980 if (StackPtr.getNode() == 0)
981 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
982
Dan Gohman98ca4f22009-08-05 01:29:28 +0000983 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
984 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000985 }
Evan Chenga8e29892007-01-19 07:51:42 +0000986 }
987
988 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000990 &MemOpChains[0], MemOpChains.size());
991
992 // Build a sequence of copy-to-reg nodes chained together with token chain
993 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000994 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000995 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000996 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000997 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000998 InFlag = Chain.getValue(1);
999 }
1000
Bill Wendling056292f2008-09-16 21:48:12 +00001001 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1002 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1003 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001004 bool isDirect = false;
1005 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001006 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +00001007 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1008 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001009 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001010 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001011 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001012 getTargetMachine().getRelocationModel() != Reloc::Static;
1013 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001014 // ARM call to a local ARM function is predicable.
1015 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001016 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001017 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge4e4ed32009-08-28 23:18:09 +00001018 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001019 ARMPCLabelIndex,
1020 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001021 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001023 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001024 DAG.getEntryNode(), CPAddr,
1025 PseudoSourceValue::getConstantPool(), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001027 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001028 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001029 } else
1030 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001031 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001032 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001033 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001034 getTargetMachine().getRelocationModel() != Reloc::Static;
1035 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001036 // tBX takes a register source operand.
1037 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001038 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Owen Anderson1d0be152009-08-13 21:58:54 +00001039 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001040 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001041 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001043 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001044 DAG.getEntryNode(), CPAddr,
1045 PseudoSourceValue::getConstantPool(), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001047 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001048 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001049 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001050 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001051 }
1052
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001053 // FIXME: handle tail calls differently.
1054 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001055 if (Subtarget->isThumb()) {
1056 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001057 CallOpc = ARMISD::CALL_NOLINK;
1058 else
1059 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1060 } else {
1061 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001062 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1063 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001064 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001065 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001066 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001068 InFlag = Chain.getValue(1);
1069 }
1070
Dan Gohman475871a2008-07-27 21:46:04 +00001071 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001072 Ops.push_back(Chain);
1073 Ops.push_back(Callee);
1074
1075 // Add argument registers to the end of the list so that they are known live
1076 // into the call.
1077 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1078 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1079 RegsToPass[i].second.getValueType()));
1080
Gabor Greifba36cb52008-08-28 21:40:38 +00001081 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001082 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001083 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001085 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001086 InFlag = Chain.getValue(1);
1087
Chris Lattnere563bbc2008-10-11 22:08:30 +00001088 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1089 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001090 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001091 InFlag = Chain.getValue(1);
1092
Bob Wilson1f595bb2009-04-17 19:07:39 +00001093 // Handle result values, copying them out of physregs into vregs that we
1094 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1096 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001097}
1098
Dan Gohman98ca4f22009-08-05 01:29:28 +00001099SDValue
1100ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001101 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001102 const SmallVectorImpl<ISD::OutputArg> &Outs,
1103 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001104
Bob Wilsondee46d72009-04-17 20:35:10 +00001105 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001106 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001107
Bob Wilsondee46d72009-04-17 20:35:10 +00001108 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001109 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1110 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001111
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001113 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1114 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115
1116 // If this is the first return lowered for this function, add
1117 // the regs to the liveout set for the function.
1118 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1119 for (unsigned i = 0; i != RVLocs.size(); ++i)
1120 if (RVLocs[i].isRegLoc())
1121 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001122 }
1123
Bob Wilson1f595bb2009-04-17 19:07:39 +00001124 SDValue Flag;
1125
1126 // Copy the result values into the output registers.
1127 for (unsigned i = 0, realRVLocIdx = 0;
1128 i != RVLocs.size();
1129 ++i, ++realRVLocIdx) {
1130 CCValAssign &VA = RVLocs[i];
1131 assert(VA.isRegLoc() && "Can only return in registers!");
1132
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001134
1135 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001136 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001137 case CCValAssign::Full: break;
1138 case CCValAssign::BCvt:
1139 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1140 break;
1141 }
1142
Bob Wilson1f595bb2009-04-17 19:07:39 +00001143 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001144 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001145 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001146 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1147 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001148 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001150
1151 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1152 Flag = Chain.getValue(1);
1153 VA = RVLocs[++i]; // skip ahead to next loc
1154 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1155 HalfGPRs.getValue(1), Flag);
1156 Flag = Chain.getValue(1);
1157 VA = RVLocs[++i]; // skip ahead to next loc
1158
1159 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1161 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001162 }
1163 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1164 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001165 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001166 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001167 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001168 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001169 VA = RVLocs[++i]; // skip ahead to next loc
1170 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1171 Flag);
1172 } else
1173 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1174
Bob Wilsondee46d72009-04-17 20:35:10 +00001175 // Guarantee that all emitted copies are
1176 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001177 Flag = Chain.getValue(1);
1178 }
1179
1180 SDValue result;
1181 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001182 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001183 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001184 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001185
1186 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001187}
1188
Bob Wilsonddb16df2009-10-30 05:45:42 +00001189// ConstantPool, BlockAddress, JumpTable, GlobalAddress, and ExternalSymbol are
1190// lowered as their target counterpart wrapped in the ARMISD::Wrapper
1191// node. Suppose N is one of the above mentioned nodes. It has to be wrapped
1192// because otherwise Select(N) returns N. So the raw TargetGlobalAddress
1193// nodes, etc. can only be used to form addressing mode. These wrapped nodes
1194// will be selected into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001195static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001196 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001197 // FIXME there is no actual debug info here
1198 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001199 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001200 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001201 if (CP->isMachineConstantPoolEntry())
1202 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1203 CP->getAlignment());
1204 else
1205 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1206 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001207 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001208}
1209
Bob Wilsonddb16df2009-10-30 05:45:42 +00001210SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
1211 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001212 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001213 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001214 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1215 SDValue CPAddr;
1216 if (RelocM == Reloc::Static) {
1217 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1218 } else {
1219 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
1220 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1221 ARMCP::CPBlockAddress,
1222 PCAdj);
1223 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1224 }
1225 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1226 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
1227 PseudoSourceValue::getConstantPool(), 0);
1228 if (RelocM == Reloc::Static)
1229 return Result;
1230 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
1231 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001232}
1233
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001234// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001235SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001236ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1237 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001238 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001239 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001240 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1241 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001242 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001243 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001244 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001246 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
1247 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001248 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001249
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001251 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001252
1253 // call __tls_get_addr.
1254 ArgListTy Args;
1255 ArgListEntry Entry;
1256 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001257 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001258 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001259 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001260 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001261 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1262 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001264 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001265 return CallResult.first;
1266}
1267
1268// Lower ISD::GlobalTLSAddress using the "initial exec" or
1269// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001270SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001271ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001272 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001273 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001274 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001275 SDValue Offset;
1276 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001277 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001278 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001279 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001280
Chris Lattner4fb63d02009-07-15 04:12:33 +00001281 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001282 // initial exec model
1283 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1284 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001285 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001286 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001287 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001288 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001289 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1290 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001291 Chain = Offset.getValue(1);
1292
Owen Anderson825b72b2009-08-11 20:47:22 +00001293 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001294 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001295
Evan Cheng9eda6892009-10-31 03:39:36 +00001296 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1297 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001298 } else {
1299 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001300 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001301 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001303 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1304 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001305 }
1306
1307 // The address of the thread local variable is the add of the thread
1308 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001309 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001310}
1311
Dan Gohman475871a2008-07-27 21:46:04 +00001312SDValue
1313ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001314 // TODO: implement the "local dynamic" model
1315 assert(Subtarget->isTargetELF() &&
1316 "TLS not implemented for non-ELF targets");
1317 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1318 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1319 // otherwise use the "Local Exec" TLS Model
1320 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1321 return LowerToTLSGeneralDynamicModel(GA, DAG);
1322 else
1323 return LowerToTLSExecModels(GA, DAG);
1324}
1325
Dan Gohman475871a2008-07-27 21:46:04 +00001326SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001327 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001328 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001329 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001330 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1331 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1332 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001333 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001334 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001335 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001336 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001338 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001339 CPAddr,
1340 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001341 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001342 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001343 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001344 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001345 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1346 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001347 return Result;
1348 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001349 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001351 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1352 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001353 }
1354}
1355
Dan Gohman475871a2008-07-27 21:46:04 +00001356SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001357 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001358 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001359 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001360 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1361 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001362 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001363 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001364 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001365 else {
Evan Chenge4e4ed32009-08-28 23:18:09 +00001366 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1367 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001368 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001369 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001370 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001371 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001372
Evan Cheng9eda6892009-10-31 03:39:36 +00001373 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1374 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001375 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001376
1377 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001378 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001379 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001380 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001381
Evan Cheng63476a82009-09-03 07:04:02 +00001382 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001383 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1384 PseudoSourceValue::getGOT(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001385
1386 return Result;
1387}
1388
Dan Gohman475871a2008-07-27 21:46:04 +00001389SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001390 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001391 assert(Subtarget->isTargetELF() &&
1392 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001393 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001394 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001395 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001396 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1397 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001398 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001399 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001400 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001401 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1402 PseudoSourceValue::getConstantPool(), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001404 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001405}
1406
Jim Grosbach0e0da732009-05-12 23:59:14 +00001407SDValue
1408ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001409 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001410 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001411 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001412 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001413 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001414 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001415 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1416 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001417 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001418 MachineFunction &MF = DAG.getMachineFunction();
1419 EVT PtrVT = getPointerTy();
1420 DebugLoc dl = Op.getDebugLoc();
1421 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1422 SDValue CPAddr;
1423 unsigned PCAdj = (RelocM != Reloc::PIC_)
1424 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001425 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001426 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1427 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001428 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001430 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001431 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1432 PseudoSourceValue::getConstantPool(), 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001433 SDValue Chain = Result.getValue(1);
1434
1435 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001437 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1438 }
1439 return Result;
1440 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001441 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001442 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001443 }
1444}
1445
Dan Gohman475871a2008-07-27 21:46:04 +00001446static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001447 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001448 // vastart just stores the address of the VarArgsFrameIndex slot into the
1449 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001450 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001451 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001452 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001453 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001454 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001455}
1456
Dan Gohman475871a2008-07-27 21:46:04 +00001457SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001458ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1459 SDNode *Node = Op.getNode();
1460 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001461 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001462 SDValue Chain = Op.getOperand(0);
1463 SDValue Size = Op.getOperand(1);
1464 SDValue Align = Op.getOperand(2);
1465
1466 // Chain the dynamic stack allocation so that it doesn't modify the stack
1467 // pointer when other instructions are using the stack.
1468 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1469
1470 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1471 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1472 if (AlignVal > StackAlign)
1473 // Do this now since selection pass cannot introduce new target
1474 // independent node.
1475 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1476
1477 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1478 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1479 // do even more horrible hack later.
1480 MachineFunction &MF = DAG.getMachineFunction();
1481 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1482 if (AFI->isThumb1OnlyFunction()) {
1483 bool Negate = true;
1484 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1485 if (C) {
1486 uint32_t Val = C->getZExtValue();
1487 if (Val <= 508 && ((Val & 3) == 0))
1488 Negate = false;
1489 }
1490 if (Negate)
1491 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1492 }
1493
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001495 SDValue Ops1[] = { Chain, Size, Align };
1496 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1497 Chain = Res.getValue(1);
1498 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1499 DAG.getIntPtrConstant(0, true), SDValue());
1500 SDValue Ops2[] = { Res, Chain };
1501 return DAG.getMergeValues(Ops2, 2, dl);
1502}
1503
1504SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001505ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1506 SDValue &Root, SelectionDAG &DAG,
1507 DebugLoc dl) {
1508 MachineFunction &MF = DAG.getMachineFunction();
1509 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1510
1511 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001512 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001513 RC = ARM::tGPRRegisterClass;
1514 else
1515 RC = ARM::GPRRegisterClass;
1516
1517 // Transform the arguments stored in physical registers into virtual ones.
1518 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001520
1521 SDValue ArgValue2;
1522 if (NextVA.isMemLoc()) {
1523 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1524 MachineFrameInfo *MFI = MF.getFrameInfo();
1525 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1526
1527 // Create load node to retrieve arguments from the stack.
1528 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001529 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
1530 PseudoSourceValue::getFixedStack(FI), 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001531 } else {
1532 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001534 }
1535
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001537}
1538
1539SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001540ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001541 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001542 const SmallVectorImpl<ISD::InputArg>
1543 &Ins,
1544 DebugLoc dl, SelectionDAG &DAG,
1545 SmallVectorImpl<SDValue> &InVals) {
1546
Bob Wilson1f595bb2009-04-17 19:07:39 +00001547 MachineFunction &MF = DAG.getMachineFunction();
1548 MachineFrameInfo *MFI = MF.getFrameInfo();
1549
Bob Wilson1f595bb2009-04-17 19:07:39 +00001550 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1551
1552 // Assign locations to all of the incoming arguments.
1553 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001554 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1555 *DAG.getContext());
1556 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001557 CCAssignFnForNode(CallConv, /* Return*/ false,
1558 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001559
1560 SmallVector<SDValue, 16> ArgValues;
1561
1562 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1563 CCValAssign &VA = ArgLocs[i];
1564
Bob Wilsondee46d72009-04-17 20:35:10 +00001565 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001566 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001567 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001568
Bob Wilson5bafff32009-06-22 23:27:02 +00001569 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001570 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001571 // f64 and vector types are split up into multiple registers or
1572 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001574
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001576 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001577 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001578 VA = ArgLocs[++i]; // skip ahead to next loc
1579 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1582 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001583 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001585 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1586 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001587 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001588
Bob Wilson5bafff32009-06-22 23:27:02 +00001589 } else {
1590 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001591
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001593 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001595 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001597 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001599 RC = (AFI->isThumb1OnlyFunction() ?
1600 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001601 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001602 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001603
1604 // Transform the arguments in physical registers into virtual ones.
1605 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001607 }
1608
1609 // If this is an 8 or 16-bit value, it is really passed promoted
1610 // to 32 bits. Insert an assert[sz]ext to capture this, then
1611 // truncate to the right size.
1612 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001613 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001614 case CCValAssign::Full: break;
1615 case CCValAssign::BCvt:
1616 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1617 break;
1618 case CCValAssign::SExt:
1619 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1620 DAG.getValueType(VA.getValVT()));
1621 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1622 break;
1623 case CCValAssign::ZExt:
1624 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1625 DAG.getValueType(VA.getValVT()));
1626 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1627 break;
1628 }
1629
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001631
1632 } else { // VA.isRegLoc()
1633
1634 // sanity check
1635 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001637
1638 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1639 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1640
Bob Wilsondee46d72009-04-17 20:35:10 +00001641 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001642 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001643 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1644 PseudoSourceValue::getFixedStack(FI), 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001645 }
1646 }
1647
1648 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001649 if (isVarArg) {
1650 static const unsigned GPRArgRegs[] = {
1651 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1652 };
1653
Bob Wilsondee46d72009-04-17 20:35:10 +00001654 unsigned NumGPRs = CCInfo.getFirstUnallocated
1655 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001656
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001657 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1658 unsigned VARegSize = (4 - NumGPRs) * 4;
1659 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001660 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001661 if (VARegSaveSize) {
1662 // If this function is vararg, store any remaining integer argument regs
1663 // to their spots on the stack so that they may be loaded by deferencing
1664 // the result of va_next.
1665 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001666 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1667 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001669
Dan Gohman475871a2008-07-27 21:46:04 +00001670 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001671 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001672 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001673 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001674 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001675 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001676 RC = ARM::GPRRegisterClass;
1677
Bob Wilson998e1252009-04-20 18:36:57 +00001678 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001680 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1681 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001682 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001683 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001684 DAG.getConstant(4, getPointerTy()));
1685 }
1686 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001689 } else
1690 // This will point to the next argument passed via stack.
1691 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1692 }
1693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001695}
1696
1697/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001698static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001699 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001700 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001701 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001702 // Maybe this has already been legalized into the constant pool?
1703 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001704 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001705 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1706 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001707 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001708 }
1709 }
1710 return false;
1711}
1712
David Goodwinf1daf7d2009-07-08 23:10:31 +00001713static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1714 return ( isThumb1Only && (C & ~255U) == 0) ||
1715 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001716}
1717
1718/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1719/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001720static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001721 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001722 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001723 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001724 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001725 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001726 // Constant does not fit, try adjusting it by one?
1727 switch (CC) {
1728 default: break;
1729 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001730 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001731 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001732 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001734 }
1735 break;
1736 case ISD::SETULT:
1737 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001738 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001739 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001740 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001741 }
1742 break;
1743 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001744 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001745 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001746 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001748 }
1749 break;
1750 case ISD::SETULE:
1751 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001752 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001753 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001755 }
1756 break;
1757 }
1758 }
1759 }
1760
1761 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001762 ARMISD::NodeType CompareType;
1763 switch (CondCode) {
1764 default:
1765 CompareType = ARMISD::CMP;
1766 break;
1767 case ARMCC::EQ:
1768 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001769 // Uses only Z Flag
1770 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001771 break;
1772 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1774 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001775}
1776
1777/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001778static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001779 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001780 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001781 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001783 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1785 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001786}
1787
Dan Gohman475871a2008-07-27 21:46:04 +00001788static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001789 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001790 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001791 SDValue LHS = Op.getOperand(0);
1792 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001793 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001794 SDValue TrueVal = Op.getOperand(2);
1795 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001796 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001797
Owen Anderson825b72b2009-08-11 20:47:22 +00001798 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001801 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001802 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001803 }
1804
1805 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001806 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001807
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1809 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001810 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1811 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001812 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001813 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001815 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001816 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001817 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001818 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001819 }
1820 return Result;
1821}
1822
Dan Gohman475871a2008-07-27 21:46:04 +00001823static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001824 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001825 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001826 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001827 SDValue LHS = Op.getOperand(2);
1828 SDValue RHS = Op.getOperand(3);
1829 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001830 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001831
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001835 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001837 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001838 }
1839
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001841 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001842 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001843
Dale Johannesende064702009-02-06 21:50:26 +00001844 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1846 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1847 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001849 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001850 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001853 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001854 }
1855 return Res;
1856}
1857
Dan Gohman475871a2008-07-27 21:46:04 +00001858SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1859 SDValue Chain = Op.getOperand(0);
1860 SDValue Table = Op.getOperand(1);
1861 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001862 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001863
Owen Andersone50ed302009-08-10 22:56:29 +00001864 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001865 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1866 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001867 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001868 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001870 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1871 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001872 if (Subtarget->isThumb2()) {
1873 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1874 // which does another jump to the destination. This also makes it easier
1875 // to translate it to TBB / TBH later.
1876 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001877 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001878 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001879 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001880 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001881 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
1882 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001883 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001884 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001886 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001887 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
1888 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001889 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001891 }
Evan Chenga8e29892007-01-19 07:51:42 +00001892}
1893
Dan Gohman475871a2008-07-27 21:46:04 +00001894static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001895 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001896 unsigned Opc =
1897 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1899 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001900}
1901
Dan Gohman475871a2008-07-27 21:46:04 +00001902static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001903 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001904 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001905 unsigned Opc =
1906 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1907
Owen Anderson825b72b2009-08-11 20:47:22 +00001908 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001909 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001910}
1911
Dan Gohman475871a2008-07-27 21:46:04 +00001912static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001913 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001914 SDValue Tmp0 = Op.getOperand(0);
1915 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001916 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001917 EVT VT = Op.getValueType();
1918 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001919 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1920 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1922 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001923 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001924}
1925
Jim Grosbach0e0da732009-05-12 23:59:14 +00001926SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1927 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1928 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001929 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001930 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1931 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001932 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001933 ? ARM::R7 : ARM::R11;
1934 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1935 while (Depth--)
1936 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1937 return FrameAddr;
1938}
1939
Dan Gohman475871a2008-07-27 21:46:04 +00001940SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001941ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001942 SDValue Chain,
1943 SDValue Dst, SDValue Src,
1944 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001945 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001946 const Value *DstSV, uint64_t DstSVOff,
1947 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001948 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001949 // This requires 4-byte alignment.
1950 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001951 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001952 // This requires the copy size to be a constant, preferrably
1953 // within a subtarget-specific limit.
1954 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1955 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001956 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001957 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001958 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001959 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001960
1961 unsigned BytesLeft = SizeVal & 3;
1962 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001963 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001965 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001966 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001967 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001968 SDValue TFOps[MAX_LOADS_IN_LDM];
1969 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001970 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001971
Evan Cheng4102eb52007-10-22 22:11:27 +00001972 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1973 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001974 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001975 while (EmittedNumMemOps < NumMemOps) {
1976 for (i = 0;
1977 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001978 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1980 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001981 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001982 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001983 SrcOff += VTSize;
1984 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001986
Evan Cheng4102eb52007-10-22 22:11:27 +00001987 for (i = 0;
1988 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001989 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00001990 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
1991 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001992 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001993 DstOff += VTSize;
1994 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001996
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001997 EmittedNumMemOps += i;
1998 }
1999
Bob Wilson2dc4f542009-03-20 22:42:55 +00002000 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002001 return Chain;
2002
2003 // Issue loads / stores for the trailing (1 - 3) bytes.
2004 unsigned BytesLeftSave = BytesLeft;
2005 i = 0;
2006 while (BytesLeft) {
2007 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002009 VTSize = 2;
2010 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002012 VTSize = 1;
2013 }
2014
Dale Johannesen0f502f62009-02-03 22:26:09 +00002015 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2017 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002018 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002019 TFOps[i] = Loads[i].getValue(1);
2020 ++i;
2021 SrcOff += VTSize;
2022 BytesLeft -= VTSize;
2023 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002025
2026 i = 0;
2027 BytesLeft = BytesLeftSave;
2028 while (BytesLeft) {
2029 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002031 VTSize = 2;
2032 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002034 VTSize = 1;
2035 }
2036
Dale Johannesen0f502f62009-02-03 22:26:09 +00002037 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2039 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002040 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002041 ++i;
2042 DstOff += VTSize;
2043 BytesLeft -= VTSize;
2044 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002046}
2047
Duncan Sands1607f052008-12-01 11:39:25 +00002048static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002049 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002050 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002052 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2054 DAG.getConstant(0, MVT::i32));
2055 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2056 DAG.getConstant(1, MVT::i32));
2057 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002058 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002059
Evan Chengc7c77292008-11-04 19:57:48 +00002060 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002061 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002062 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002063
Chris Lattner27a6c732007-11-24 07:07:01 +00002064 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002066}
2067
Bob Wilson5bafff32009-06-22 23:27:02 +00002068/// getZeroVector - Returns a vector of specified type with all zero elements.
2069///
Owen Andersone50ed302009-08-10 22:56:29 +00002070static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002071 assert(VT.isVector() && "Expected a vector type");
2072
2073 // Zero vectors are used to represent vector negation and in those cases
2074 // will be implemented with the NEON VNEG instruction. However, VNEG does
2075 // not support i64 elements, so sometimes the zero vectors will need to be
2076 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002077 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002078 // to their dest type. This ensures they get CSE'd.
2079 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002080 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2081 SmallVector<SDValue, 8> Ops;
2082 MVT TVT;
2083
2084 if (VT.getSizeInBits() == 64) {
2085 Ops.assign(8, Cst); TVT = MVT::v8i8;
2086 } else {
2087 Ops.assign(16, Cst); TVT = MVT::v16i8;
2088 }
2089 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002090
2091 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2092}
2093
2094/// getOnesVector - Returns a vector of specified type with all bits set.
2095///
Owen Andersone50ed302009-08-10 22:56:29 +00002096static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002097 assert(VT.isVector() && "Expected a vector type");
2098
Bob Wilson929ffa22009-10-30 20:13:25 +00002099 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002100 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002101 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002102 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2103 SmallVector<SDValue, 8> Ops;
2104 MVT TVT;
2105
2106 if (VT.getSizeInBits() == 64) {
2107 Ops.assign(8, Cst); TVT = MVT::v8i8;
2108 } else {
2109 Ops.assign(16, Cst); TVT = MVT::v16i8;
2110 }
2111 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002112
2113 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2114}
2115
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002116/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2117/// i32 values and take a 2 x i32 value to shift plus a shift amount.
2118static SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
2119 const ARMSubtarget *ST) {
2120 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2121 EVT VT = Op.getValueType();
2122 unsigned VTBits = VT.getSizeInBits();
2123 DebugLoc dl = Op.getDebugLoc();
2124 SDValue ShOpLo = Op.getOperand(0);
2125 SDValue ShOpHi = Op.getOperand(1);
2126 SDValue ShAmt = Op.getOperand(2);
2127 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002128 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002129
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002130 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2131
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002132 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2133 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2134 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2135 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2136 DAG.getConstant(VTBits, MVT::i32));
2137 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2138 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002139 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002140
2141 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2142 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
2143 ARMCC, DAG, ST->isThumb1Only(), dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002144 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002145 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2146 CCR, Cmp);
2147
2148 SDValue Ops[2] = { Lo, Hi };
2149 return DAG.getMergeValues(Ops, 2, dl);
2150}
2151
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002152/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2153/// i32 values and take a 2 x i32 value to shift plus a shift amount.
2154static SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG,
2155 const ARMSubtarget *ST) {
2156 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2157 EVT VT = Op.getValueType();
2158 unsigned VTBits = VT.getSizeInBits();
2159 DebugLoc dl = Op.getDebugLoc();
2160 SDValue ShOpLo = Op.getOperand(0);
2161 SDValue ShOpHi = Op.getOperand(1);
2162 SDValue ShAmt = Op.getOperand(2);
2163 SDValue ARMCC;
2164
2165 assert(Op.getOpcode() == ISD::SHL_PARTS);
2166 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2167 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2168 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2169 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2170 DAG.getConstant(VTBits, MVT::i32));
2171 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2172 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2173
2174 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2175 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2176 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
2177 ARMCC, DAG, ST->isThumb1Only(), dl);
2178 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2179 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2180 CCR, Cmp);
2181
2182 SDValue Ops[2] = { Lo, Hi };
2183 return DAG.getMergeValues(Ops, 2, dl);
2184}
2185
Bob Wilson5bafff32009-06-22 23:27:02 +00002186static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2187 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002188 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 DebugLoc dl = N->getDebugLoc();
2190
2191 // Lower vector shifts on NEON to use VSHL.
2192 if (VT.isVector()) {
2193 assert(ST->hasNEON() && "unexpected vector shift");
2194
2195 // Left shifts translate directly to the vshiftu intrinsic.
2196 if (N->getOpcode() == ISD::SHL)
2197 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002199 N->getOperand(0), N->getOperand(1));
2200
2201 assert((N->getOpcode() == ISD::SRA ||
2202 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2203
2204 // NEON uses the same intrinsics for both left and right shifts. For
2205 // right shifts, the shift amounts are negative, so negate the vector of
2206 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002207 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002208 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2209 getZeroVector(ShiftVT, DAG, dl),
2210 N->getOperand(1));
2211 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2212 Intrinsic::arm_neon_vshifts :
2213 Intrinsic::arm_neon_vshiftu);
2214 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002215 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002216 N->getOperand(0), NegatedCount);
2217 }
2218
Eli Friedmance392eb2009-08-22 03:13:10 +00002219 // We can get here for a node like i32 = ISD::SHL i32, i64
2220 if (VT != MVT::i64)
2221 return SDValue();
2222
2223 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002224 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002225
Chris Lattner27a6c732007-11-24 07:07:01 +00002226 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2227 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002228 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002229 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002230
Chris Lattner27a6c732007-11-24 07:07:01 +00002231 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002232 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002233
Chris Lattner27a6c732007-11-24 07:07:01 +00002234 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2236 DAG.getConstant(0, MVT::i32));
2237 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2238 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002239
Chris Lattner27a6c732007-11-24 07:07:01 +00002240 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2241 // captures the result into a carry flag.
2242 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002244
Chris Lattner27a6c732007-11-24 07:07:01 +00002245 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002247
Chris Lattner27a6c732007-11-24 07:07:01 +00002248 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002250}
2251
Bob Wilson5bafff32009-06-22 23:27:02 +00002252static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2253 SDValue TmpOp0, TmpOp1;
2254 bool Invert = false;
2255 bool Swap = false;
2256 unsigned Opc = 0;
2257
2258 SDValue Op0 = Op.getOperand(0);
2259 SDValue Op1 = Op.getOperand(1);
2260 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002261 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002262 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2263 DebugLoc dl = Op.getDebugLoc();
2264
2265 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2266 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002267 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002268 case ISD::SETUNE:
2269 case ISD::SETNE: Invert = true; // Fallthrough
2270 case ISD::SETOEQ:
2271 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2272 case ISD::SETOLT:
2273 case ISD::SETLT: Swap = true; // Fallthrough
2274 case ISD::SETOGT:
2275 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2276 case ISD::SETOLE:
2277 case ISD::SETLE: Swap = true; // Fallthrough
2278 case ISD::SETOGE:
2279 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2280 case ISD::SETUGE: Swap = true; // Fallthrough
2281 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2282 case ISD::SETUGT: Swap = true; // Fallthrough
2283 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2284 case ISD::SETUEQ: Invert = true; // Fallthrough
2285 case ISD::SETONE:
2286 // Expand this to (OLT | OGT).
2287 TmpOp0 = Op0;
2288 TmpOp1 = Op1;
2289 Opc = ISD::OR;
2290 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2291 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2292 break;
2293 case ISD::SETUO: Invert = true; // Fallthrough
2294 case ISD::SETO:
2295 // Expand this to (OLT | OGE).
2296 TmpOp0 = Op0;
2297 TmpOp1 = Op1;
2298 Opc = ISD::OR;
2299 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2300 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2301 break;
2302 }
2303 } else {
2304 // Integer comparisons.
2305 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002306 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002307 case ISD::SETNE: Invert = true;
2308 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2309 case ISD::SETLT: Swap = true;
2310 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2311 case ISD::SETLE: Swap = true;
2312 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2313 case ISD::SETULT: Swap = true;
2314 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2315 case ISD::SETULE: Swap = true;
2316 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2317 }
2318
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002319 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002320 if (Opc == ARMISD::VCEQ) {
2321
2322 SDValue AndOp;
2323 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2324 AndOp = Op0;
2325 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2326 AndOp = Op1;
2327
2328 // Ignore bitconvert.
2329 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2330 AndOp = AndOp.getOperand(0);
2331
2332 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2333 Opc = ARMISD::VTST;
2334 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2335 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2336 Invert = !Invert;
2337 }
2338 }
2339 }
2340
2341 if (Swap)
2342 std::swap(Op0, Op1);
2343
2344 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2345
2346 if (Invert)
2347 Result = DAG.getNOT(dl, Result, VT);
2348
2349 return Result;
2350}
2351
2352/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2353/// VMOV instruction, and if so, return the constant being splatted.
2354static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2355 unsigned SplatBitSize, SelectionDAG &DAG) {
2356 switch (SplatBitSize) {
2357 case 8:
2358 // Any 1-byte value is OK.
2359 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002361
2362 case 16:
2363 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2364 if ((SplatBits & ~0xff) == 0 ||
2365 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002367 break;
2368
2369 case 32:
2370 // NEON's 32-bit VMOV supports splat values where:
2371 // * only one byte is nonzero, or
2372 // * the least significant byte is 0xff and the second byte is nonzero, or
2373 // * the least significant 2 bytes are 0xff and the third is nonzero.
2374 if ((SplatBits & ~0xff) == 0 ||
2375 (SplatBits & ~0xff00) == 0 ||
2376 (SplatBits & ~0xff0000) == 0 ||
2377 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002379
2380 if ((SplatBits & ~0xffff) == 0 &&
2381 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002383
2384 if ((SplatBits & ~0xffffff) == 0 &&
2385 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002386 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002387
2388 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2389 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2390 // VMOV.I32. A (very) minor optimization would be to replicate the value
2391 // and fall through here to test for a valid 64-bit splat. But, then the
2392 // caller would also need to check and handle the change in size.
2393 break;
2394
2395 case 64: {
2396 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2397 uint64_t BitMask = 0xff;
2398 uint64_t Val = 0;
2399 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2400 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2401 Val |= BitMask;
2402 else if ((SplatBits & BitMask) != 0)
2403 return SDValue();
2404 BitMask <<= 8;
2405 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 }
2408
2409 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002410 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002411 break;
2412 }
2413
2414 return SDValue();
2415}
2416
2417/// getVMOVImm - If this is a build_vector of constants which can be
2418/// formed by using a VMOV instruction of the specified element size,
2419/// return the constant being splatted. The ByteSize field indicates the
2420/// number of bytes of each element [1248].
2421SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2422 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2423 APInt SplatBits, SplatUndef;
2424 unsigned SplatBitSize;
2425 bool HasAnyUndefs;
2426 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2427 HasAnyUndefs, ByteSize * 8))
2428 return SDValue();
2429
2430 if (SplatBitSize > ByteSize * 8)
2431 return SDValue();
2432
2433 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2434 SplatBitSize, DAG);
2435}
2436
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002437static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2438 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002439 unsigned NumElts = VT.getVectorNumElements();
2440 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002441 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002442
2443 // If this is a VEXT shuffle, the immediate value is the index of the first
2444 // element. The other shuffle indices must be the successive elements after
2445 // the first one.
2446 unsigned ExpectedElt = Imm;
2447 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002448 // Increment the expected index. If it wraps around, it may still be
2449 // a VEXT but the source vectors must be swapped.
2450 ExpectedElt += 1;
2451 if (ExpectedElt == NumElts * 2) {
2452 ExpectedElt = 0;
2453 ReverseVEXT = true;
2454 }
2455
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002456 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002457 return false;
2458 }
2459
2460 // Adjust the index value if the source operands will be swapped.
2461 if (ReverseVEXT)
2462 Imm -= NumElts;
2463
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002464 return true;
2465}
2466
Bob Wilson8bb9e482009-07-26 00:39:34 +00002467/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2468/// instruction with the specified blocksize. (The order of the elements
2469/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002470static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2471 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002472 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2473 "Only possible block sizes for VREV are: 16, 32, 64");
2474
Bob Wilson8bb9e482009-07-26 00:39:34 +00002475 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002476 if (EltSz == 64)
2477 return false;
2478
2479 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002480 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002481
2482 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2483 return false;
2484
2485 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002486 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002487 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2488 return false;
2489 }
2490
2491 return true;
2492}
2493
Bob Wilsonc692cb72009-08-21 20:54:19 +00002494static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2495 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002496 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2497 if (EltSz == 64)
2498 return false;
2499
Bob Wilsonc692cb72009-08-21 20:54:19 +00002500 unsigned NumElts = VT.getVectorNumElements();
2501 WhichResult = (M[0] == 0 ? 0 : 1);
2502 for (unsigned i = 0; i < NumElts; i += 2) {
2503 if ((unsigned) M[i] != i + WhichResult ||
2504 (unsigned) M[i+1] != i + NumElts + WhichResult)
2505 return false;
2506 }
2507 return true;
2508}
2509
2510static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2511 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002512 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2513 if (EltSz == 64)
2514 return false;
2515
Bob Wilsonc692cb72009-08-21 20:54:19 +00002516 unsigned NumElts = VT.getVectorNumElements();
2517 WhichResult = (M[0] == 0 ? 0 : 1);
2518 for (unsigned i = 0; i != NumElts; ++i) {
2519 if ((unsigned) M[i] != 2 * i + WhichResult)
2520 return false;
2521 }
2522
2523 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002524 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002525 return false;
2526
2527 return true;
2528}
2529
2530static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2531 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002532 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2533 if (EltSz == 64)
2534 return false;
2535
Bob Wilsonc692cb72009-08-21 20:54:19 +00002536 unsigned NumElts = VT.getVectorNumElements();
2537 WhichResult = (M[0] == 0 ? 0 : 1);
2538 unsigned Idx = WhichResult * NumElts / 2;
2539 for (unsigned i = 0; i != NumElts; i += 2) {
2540 if ((unsigned) M[i] != Idx ||
2541 (unsigned) M[i+1] != Idx + NumElts)
2542 return false;
2543 Idx += 1;
2544 }
2545
2546 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002547 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002548 return false;
2549
2550 return true;
2551}
2552
Owen Andersone50ed302009-08-10 22:56:29 +00002553static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002554 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002555 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002556 if (ConstVal->isNullValue())
2557 return getZeroVector(VT, DAG, dl);
2558 if (ConstVal->isAllOnesValue())
2559 return getOnesVector(VT, DAG, dl);
2560
Owen Andersone50ed302009-08-10 22:56:29 +00002561 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002562 if (VT.is64BitVector()) {
2563 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002564 case 8: CanonicalVT = MVT::v8i8; break;
2565 case 16: CanonicalVT = MVT::v4i16; break;
2566 case 32: CanonicalVT = MVT::v2i32; break;
2567 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002568 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002569 }
2570 } else {
2571 assert(VT.is128BitVector() && "unknown splat vector size");
2572 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 case 8: CanonicalVT = MVT::v16i8; break;
2574 case 16: CanonicalVT = MVT::v8i16; break;
2575 case 32: CanonicalVT = MVT::v4i32; break;
2576 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002577 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002578 }
2579 }
2580
2581 // Build a canonical splat for this value.
2582 SmallVector<SDValue, 8> Ops;
2583 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2584 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2585 Ops.size());
2586 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2587}
2588
2589// If this is a case we can't handle, return null and let the default
2590// expansion code take care of it.
2591static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002592 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002593 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002594 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002595
2596 APInt SplatBits, SplatUndef;
2597 unsigned SplatBitSize;
2598 bool HasAnyUndefs;
2599 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002600 if (SplatBitSize <= 64) {
2601 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2602 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2603 if (Val.getNode())
2604 return BuildSplat(Val, VT, DAG, dl);
2605 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002606 }
2607
2608 // If there are only 2 elements in a 128-bit vector, insert them into an
2609 // undef vector. This handles the common case for 128-bit vector argument
2610 // passing, where the insertions should be translated to subreg accesses
2611 // with no real instructions.
2612 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2613 SDValue Val = DAG.getUNDEF(VT);
2614 SDValue Op0 = Op.getOperand(0);
2615 SDValue Op1 = Op.getOperand(1);
2616 if (Op0.getOpcode() != ISD::UNDEF)
2617 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2618 DAG.getIntPtrConstant(0));
2619 if (Op1.getOpcode() != ISD::UNDEF)
2620 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2621 DAG.getIntPtrConstant(1));
2622 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002623 }
2624
2625 return SDValue();
2626}
2627
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002628/// isShuffleMaskLegal - Targets can use this to indicate that they only
2629/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2630/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2631/// are assumed to be legal.
2632bool
2633ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2634 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002635 if (VT.getVectorNumElements() == 4 &&
2636 (VT.is128BitVector() || VT.is64BitVector())) {
2637 unsigned PFIndexes[4];
2638 for (unsigned i = 0; i != 4; ++i) {
2639 if (M[i] < 0)
2640 PFIndexes[i] = 8;
2641 else
2642 PFIndexes[i] = M[i];
2643 }
2644
2645 // Compute the index in the perfect shuffle table.
2646 unsigned PFTableIndex =
2647 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2648 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2649 unsigned Cost = (PFEntry >> 30);
2650
2651 if (Cost <= 4)
2652 return true;
2653 }
2654
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002655 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002656 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002657
2658 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2659 isVREVMask(M, VT, 64) ||
2660 isVREVMask(M, VT, 32) ||
2661 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002662 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2663 isVTRNMask(M, VT, WhichResult) ||
2664 isVUZPMask(M, VT, WhichResult) ||
2665 isVZIPMask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002666}
2667
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002668/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2669/// the specified operations to build the shuffle.
2670static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2671 SDValue RHS, SelectionDAG &DAG,
2672 DebugLoc dl) {
2673 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2674 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2675 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2676
2677 enum {
2678 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2679 OP_VREV,
2680 OP_VDUP0,
2681 OP_VDUP1,
2682 OP_VDUP2,
2683 OP_VDUP3,
2684 OP_VEXT1,
2685 OP_VEXT2,
2686 OP_VEXT3,
2687 OP_VUZPL, // VUZP, left result
2688 OP_VUZPR, // VUZP, right result
2689 OP_VZIPL, // VZIP, left result
2690 OP_VZIPR, // VZIP, right result
2691 OP_VTRNL, // VTRN, left result
2692 OP_VTRNR // VTRN, right result
2693 };
2694
2695 if (OpNum == OP_COPY) {
2696 if (LHSID == (1*9+2)*9+3) return LHS;
2697 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2698 return RHS;
2699 }
2700
2701 SDValue OpLHS, OpRHS;
2702 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2703 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2704 EVT VT = OpLHS.getValueType();
2705
2706 switch (OpNum) {
2707 default: llvm_unreachable("Unknown shuffle opcode!");
2708 case OP_VREV:
2709 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2710 case OP_VDUP0:
2711 case OP_VDUP1:
2712 case OP_VDUP2:
2713 case OP_VDUP3:
2714 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002715 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002716 case OP_VEXT1:
2717 case OP_VEXT2:
2718 case OP_VEXT3:
2719 return DAG.getNode(ARMISD::VEXT, dl, VT,
2720 OpLHS, OpRHS,
2721 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2722 case OP_VUZPL:
2723 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002724 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002725 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2726 case OP_VZIPL:
2727 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002728 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002729 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2730 case OP_VTRNL:
2731 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002732 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2733 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002734 }
2735}
2736
Bob Wilson5bafff32009-06-22 23:27:02 +00002737static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002738 SDValue V1 = Op.getOperand(0);
2739 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002740 DebugLoc dl = Op.getDebugLoc();
2741 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002742 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002743 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002744
Bob Wilson28865062009-08-13 02:13:04 +00002745 // Convert shuffles that are directly supported on NEON to target-specific
2746 // DAG nodes, instead of keeping them as shuffles and matching them again
2747 // during code selection. This is more efficient and avoids the possibility
2748 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002749 // FIXME: floating-point vectors should be canonicalized to integer vectors
2750 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002751 SVN->getMask(ShuffleMask);
2752
2753 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002754 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002755 // If this is undef splat, generate it via "just" vdup, if possible.
2756 if (Lane == -1) Lane = 0;
2757
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002758 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2759 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002760 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002761 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002762 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002763 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002764
2765 bool ReverseVEXT;
2766 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002767 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002768 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002769 std::swap(V1, V2);
2770 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002771 DAG.getConstant(Imm, MVT::i32));
2772 }
2773
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002774 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002775 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002776 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002777 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002778 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002779 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2780
Bob Wilsonc692cb72009-08-21 20:54:19 +00002781 // Check for Neon shuffles that modify both input vectors in place.
2782 // If both results are used, i.e., if there are two shuffles with the same
2783 // source operands and with masks corresponding to both results of one of
2784 // these operations, DAG memoization will ensure that a single node is
2785 // used for both shuffles.
2786 unsigned WhichResult;
2787 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2788 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2789 V1, V2).getValue(WhichResult);
2790 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2791 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2792 V1, V2).getValue(WhichResult);
2793 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2794 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2795 V1, V2).getValue(WhichResult);
2796
2797 // If the shuffle is not directly supported and it has 4 elements, use
2798 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002799 if (VT.getVectorNumElements() == 4 &&
2800 (VT.is128BitVector() || VT.is64BitVector())) {
2801 unsigned PFIndexes[4];
2802 for (unsigned i = 0; i != 4; ++i) {
2803 if (ShuffleMask[i] < 0)
2804 PFIndexes[i] = 8;
2805 else
2806 PFIndexes[i] = ShuffleMask[i];
2807 }
2808
2809 // Compute the index in the perfect shuffle table.
2810 unsigned PFTableIndex =
2811 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2812
2813 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2814 unsigned Cost = (PFEntry >> 30);
2815
2816 if (Cost <= 4)
2817 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2818 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002819
Bob Wilson22cac0d2009-08-14 05:16:33 +00002820 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002821}
2822
Bob Wilson5bafff32009-06-22 23:27:02 +00002823static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002824 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002825 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002826 SDValue Vec = Op.getOperand(0);
2827 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00002828 assert(VT == MVT::i32 &&
2829 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
2830 "unexpected type for custom-lowering vector extract");
2831 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00002832}
2833
Bob Wilsona6d65862009-08-03 20:36:38 +00002834static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2835 // The only time a CONCAT_VECTORS operation can have legal types is when
2836 // two 64-bit vectors are concatenated to a 128-bit vector.
2837 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2838 "unexpected CONCAT_VECTORS");
2839 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002840 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002841 SDValue Op0 = Op.getOperand(0);
2842 SDValue Op1 = Op.getOperand(1);
2843 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002844 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2845 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002846 DAG.getIntPtrConstant(0));
2847 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002848 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2849 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002850 DAG.getIntPtrConstant(1));
2851 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002852}
2853
Dan Gohman475871a2008-07-27 21:46:04 +00002854SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002855 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002856 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002857 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00002858 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002859 case ISD::GlobalAddress:
2860 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2861 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002862 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002863 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2864 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2865 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002866 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002867 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2868 case ISD::SINT_TO_FP:
2869 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2870 case ISD::FP_TO_SINT:
2871 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2872 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002873 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002874 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002875 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002876 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002877 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002879 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002881 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG, Subtarget);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002882 case ISD::SRL_PARTS:
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002883 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2885 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2886 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002887 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002888 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002889 }
Dan Gohman475871a2008-07-27 21:46:04 +00002890 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002891}
2892
Duncan Sands1607f052008-12-01 11:39:25 +00002893/// ReplaceNodeResults - Replace the results of node with an illegal result
2894/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002895void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2896 SmallVectorImpl<SDValue>&Results,
2897 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002898 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002899 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002900 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002901 return;
2902 case ISD::BIT_CONVERT:
2903 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2904 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002905 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002906 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002907 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002908 if (Res.getNode())
2909 Results.push_back(Res);
2910 return;
2911 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002912 }
2913}
Chris Lattner27a6c732007-11-24 07:07:01 +00002914
Evan Chenga8e29892007-01-19 07:51:42 +00002915//===----------------------------------------------------------------------===//
2916// ARM Scheduler Hooks
2917//===----------------------------------------------------------------------===//
2918
2919MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002920ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00002921 MachineBasicBlock *BB,
2922 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002923 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002924 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002925 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002926 default:
2927 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002928 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002929 // To "insert" a SELECT_CC instruction, we actually have to insert the
2930 // diamond control-flow pattern. The incoming instruction knows the
2931 // destination vreg to set, the condition code register to branch on, the
2932 // true/false values to select between, and a branch opcode to use.
2933 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002934 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002935 ++It;
2936
2937 // thisMBB:
2938 // ...
2939 // TrueVal = ...
2940 // cmpTY ccX, r1, r2
2941 // bCC copy1MBB
2942 // fallthrough --> copy0MBB
2943 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002944 MachineFunction *F = BB->getParent();
2945 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2946 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002947 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002948 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002949 F->insert(It, copy0MBB);
2950 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002951 // Update machine-CFG edges by first adding all successors of the current
2952 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00002953 // Also inform sdisel of the edge changes.
2954 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
2955 E = BB->succ_end(); I != E; ++I) {
2956 EM->insert(std::make_pair(*I, sinkMBB));
2957 sinkMBB->addSuccessor(*I);
2958 }
Evan Chenga8e29892007-01-19 07:51:42 +00002959 // Next, remove all successors of the current block, and add the true
2960 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00002961 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00002962 BB->removeSuccessor(BB->succ_begin());
2963 BB->addSuccessor(copy0MBB);
2964 BB->addSuccessor(sinkMBB);
2965
2966 // copy0MBB:
2967 // %FalseValue = ...
2968 // # fallthrough to sinkMBB
2969 BB = copy0MBB;
2970
2971 // Update machine-CFG edges
2972 BB->addSuccessor(sinkMBB);
2973
2974 // sinkMBB:
2975 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2976 // ...
2977 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002978 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002979 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2980 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2981
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002982 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002983 return BB;
2984 }
Evan Cheng86198642009-08-07 00:34:42 +00002985
2986 case ARM::tANDsp:
2987 case ARM::tADDspr_:
2988 case ARM::tSUBspi_:
2989 case ARM::t2SUBrSPi_:
2990 case ARM::t2SUBrSPi12_:
2991 case ARM::t2SUBrSPs_: {
2992 MachineFunction *MF = BB->getParent();
2993 unsigned DstReg = MI->getOperand(0).getReg();
2994 unsigned SrcReg = MI->getOperand(1).getReg();
2995 bool DstIsDead = MI->getOperand(0).isDead();
2996 bool SrcIsKill = MI->getOperand(1).isKill();
2997
2998 if (SrcReg != ARM::SP) {
2999 // Copy the source to SP from virtual register.
3000 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3001 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3002 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3003 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3004 .addReg(SrcReg, getKillRegState(SrcIsKill));
3005 }
3006
3007 unsigned OpOpc = 0;
3008 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3009 switch (MI->getOpcode()) {
3010 default:
3011 llvm_unreachable("Unexpected pseudo instruction!");
3012 case ARM::tANDsp:
3013 OpOpc = ARM::tAND;
3014 NeedPred = true;
3015 break;
3016 case ARM::tADDspr_:
3017 OpOpc = ARM::tADDspr;
3018 break;
3019 case ARM::tSUBspi_:
3020 OpOpc = ARM::tSUBspi;
3021 break;
3022 case ARM::t2SUBrSPi_:
3023 OpOpc = ARM::t2SUBrSPi;
3024 NeedPred = true; NeedCC = true;
3025 break;
3026 case ARM::t2SUBrSPi12_:
3027 OpOpc = ARM::t2SUBrSPi12;
3028 NeedPred = true;
3029 break;
3030 case ARM::t2SUBrSPs_:
3031 OpOpc = ARM::t2SUBrSPs;
3032 NeedPred = true; NeedCC = true; NeedOp3 = true;
3033 break;
3034 }
3035 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3036 if (OpOpc == ARM::tAND)
3037 AddDefaultT1CC(MIB);
3038 MIB.addReg(ARM::SP);
3039 MIB.addOperand(MI->getOperand(2));
3040 if (NeedOp3)
3041 MIB.addOperand(MI->getOperand(3));
3042 if (NeedPred)
3043 AddDefaultPred(MIB);
3044 if (NeedCC)
3045 AddDefaultCC(MIB);
3046
3047 // Copy the result from SP to virtual register.
3048 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3049 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3050 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3051 BuildMI(BB, dl, TII->get(CopyOpc))
3052 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3053 .addReg(ARM::SP);
3054 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3055 return BB;
3056 }
Evan Chenga8e29892007-01-19 07:51:42 +00003057 }
3058}
3059
3060//===----------------------------------------------------------------------===//
3061// ARM Optimization Hooks
3062//===----------------------------------------------------------------------===//
3063
Chris Lattnerd1980a52009-03-12 06:52:53 +00003064static
3065SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3066 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003067 SelectionDAG &DAG = DCI.DAG;
3068 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003069 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003070 unsigned Opc = N->getOpcode();
3071 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3072 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3073 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3074 ISD::CondCode CC = ISD::SETCC_INVALID;
3075
3076 if (isSlctCC) {
3077 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3078 } else {
3079 SDValue CCOp = Slct.getOperand(0);
3080 if (CCOp.getOpcode() == ISD::SETCC)
3081 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3082 }
3083
3084 bool DoXform = false;
3085 bool InvCC = false;
3086 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3087 "Bad input!");
3088
3089 if (LHS.getOpcode() == ISD::Constant &&
3090 cast<ConstantSDNode>(LHS)->isNullValue()) {
3091 DoXform = true;
3092 } else if (CC != ISD::SETCC_INVALID &&
3093 RHS.getOpcode() == ISD::Constant &&
3094 cast<ConstantSDNode>(RHS)->isNullValue()) {
3095 std::swap(LHS, RHS);
3096 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003097 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003098 Op0.getOperand(0).getValueType();
3099 bool isInt = OpVT.isInteger();
3100 CC = ISD::getSetCCInverse(CC, isInt);
3101
3102 if (!TLI.isCondCodeLegal(CC, OpVT))
3103 return SDValue(); // Inverse operator isn't legal.
3104
3105 DoXform = true;
3106 InvCC = true;
3107 }
3108
3109 if (DoXform) {
3110 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3111 if (isSlctCC)
3112 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3113 Slct.getOperand(0), Slct.getOperand(1), CC);
3114 SDValue CCOp = Slct.getOperand(0);
3115 if (InvCC)
3116 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3117 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3118 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3119 CCOp, OtherOp, Result);
3120 }
3121 return SDValue();
3122}
3123
3124/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3125static SDValue PerformADDCombine(SDNode *N,
3126 TargetLowering::DAGCombinerInfo &DCI) {
3127 // added by evan in r37685 with no testcase.
3128 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003129
Chris Lattnerd1980a52009-03-12 06:52:53 +00003130 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3131 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3132 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3133 if (Result.getNode()) return Result;
3134 }
3135 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3136 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3137 if (Result.getNode()) return Result;
3138 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003139
Chris Lattnerd1980a52009-03-12 06:52:53 +00003140 return SDValue();
3141}
3142
3143/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3144static SDValue PerformSUBCombine(SDNode *N,
3145 TargetLowering::DAGCombinerInfo &DCI) {
3146 // added by evan in r37685 with no testcase.
3147 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003148
Chris Lattnerd1980a52009-03-12 06:52:53 +00003149 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3150 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3151 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3152 if (Result.getNode()) return Result;
3153 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003154
Chris Lattnerd1980a52009-03-12 06:52:53 +00003155 return SDValue();
3156}
3157
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003158/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003159static SDValue PerformFMRRDCombine(SDNode *N,
3160 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003161 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003162 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003163 if (InDouble.getOpcode() == ARMISD::FMDRR)
3164 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003165 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003166}
3167
Bob Wilson5bafff32009-06-22 23:27:02 +00003168/// getVShiftImm - Check if this is a valid build_vector for the immediate
3169/// operand of a vector shift operation, where all the elements of the
3170/// build_vector must have the same constant integer value.
3171static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3172 // Ignore bit_converts.
3173 while (Op.getOpcode() == ISD::BIT_CONVERT)
3174 Op = Op.getOperand(0);
3175 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3176 APInt SplatBits, SplatUndef;
3177 unsigned SplatBitSize;
3178 bool HasAnyUndefs;
3179 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3180 HasAnyUndefs, ElementBits) ||
3181 SplatBitSize > ElementBits)
3182 return false;
3183 Cnt = SplatBits.getSExtValue();
3184 return true;
3185}
3186
3187/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3188/// operand of a vector shift left operation. That value must be in the range:
3189/// 0 <= Value < ElementBits for a left shift; or
3190/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003191static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003192 assert(VT.isVector() && "vector shift count is not a vector type");
3193 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3194 if (! getVShiftImm(Op, ElementBits, Cnt))
3195 return false;
3196 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3197}
3198
3199/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3200/// operand of a vector shift right operation. For a shift opcode, the value
3201/// is positive, but for an intrinsic the value count must be negative. The
3202/// absolute value must be in the range:
3203/// 1 <= |Value| <= ElementBits for a right shift; or
3204/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003205static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003206 int64_t &Cnt) {
3207 assert(VT.isVector() && "vector shift count is not a vector type");
3208 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3209 if (! getVShiftImm(Op, ElementBits, Cnt))
3210 return false;
3211 if (isIntrinsic)
3212 Cnt = -Cnt;
3213 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3214}
3215
3216/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3217static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3218 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3219 switch (IntNo) {
3220 default:
3221 // Don't do anything for most intrinsics.
3222 break;
3223
3224 // Vector shifts: check for immediate versions and lower them.
3225 // Note: This is done during DAG combining instead of DAG legalizing because
3226 // the build_vectors for 64-bit vector element shift counts are generally
3227 // not legal, and it is hard to see their values after they get legalized to
3228 // loads from a constant pool.
3229 case Intrinsic::arm_neon_vshifts:
3230 case Intrinsic::arm_neon_vshiftu:
3231 case Intrinsic::arm_neon_vshiftls:
3232 case Intrinsic::arm_neon_vshiftlu:
3233 case Intrinsic::arm_neon_vshiftn:
3234 case Intrinsic::arm_neon_vrshifts:
3235 case Intrinsic::arm_neon_vrshiftu:
3236 case Intrinsic::arm_neon_vrshiftn:
3237 case Intrinsic::arm_neon_vqshifts:
3238 case Intrinsic::arm_neon_vqshiftu:
3239 case Intrinsic::arm_neon_vqshiftsu:
3240 case Intrinsic::arm_neon_vqshiftns:
3241 case Intrinsic::arm_neon_vqshiftnu:
3242 case Intrinsic::arm_neon_vqshiftnsu:
3243 case Intrinsic::arm_neon_vqrshiftns:
3244 case Intrinsic::arm_neon_vqrshiftnu:
3245 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003246 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003247 int64_t Cnt;
3248 unsigned VShiftOpc = 0;
3249
3250 switch (IntNo) {
3251 case Intrinsic::arm_neon_vshifts:
3252 case Intrinsic::arm_neon_vshiftu:
3253 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3254 VShiftOpc = ARMISD::VSHL;
3255 break;
3256 }
3257 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3258 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3259 ARMISD::VSHRs : ARMISD::VSHRu);
3260 break;
3261 }
3262 return SDValue();
3263
3264 case Intrinsic::arm_neon_vshiftls:
3265 case Intrinsic::arm_neon_vshiftlu:
3266 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3267 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003268 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003269
3270 case Intrinsic::arm_neon_vrshifts:
3271 case Intrinsic::arm_neon_vrshiftu:
3272 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3273 break;
3274 return SDValue();
3275
3276 case Intrinsic::arm_neon_vqshifts:
3277 case Intrinsic::arm_neon_vqshiftu:
3278 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3279 break;
3280 return SDValue();
3281
3282 case Intrinsic::arm_neon_vqshiftsu:
3283 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3284 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003285 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003286
3287 case Intrinsic::arm_neon_vshiftn:
3288 case Intrinsic::arm_neon_vrshiftn:
3289 case Intrinsic::arm_neon_vqshiftns:
3290 case Intrinsic::arm_neon_vqshiftnu:
3291 case Intrinsic::arm_neon_vqshiftnsu:
3292 case Intrinsic::arm_neon_vqrshiftns:
3293 case Intrinsic::arm_neon_vqrshiftnu:
3294 case Intrinsic::arm_neon_vqrshiftnsu:
3295 // Narrowing shifts require an immediate right shift.
3296 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3297 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003298 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003299
3300 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003301 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003302 }
3303
3304 switch (IntNo) {
3305 case Intrinsic::arm_neon_vshifts:
3306 case Intrinsic::arm_neon_vshiftu:
3307 // Opcode already set above.
3308 break;
3309 case Intrinsic::arm_neon_vshiftls:
3310 case Intrinsic::arm_neon_vshiftlu:
3311 if (Cnt == VT.getVectorElementType().getSizeInBits())
3312 VShiftOpc = ARMISD::VSHLLi;
3313 else
3314 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3315 ARMISD::VSHLLs : ARMISD::VSHLLu);
3316 break;
3317 case Intrinsic::arm_neon_vshiftn:
3318 VShiftOpc = ARMISD::VSHRN; break;
3319 case Intrinsic::arm_neon_vrshifts:
3320 VShiftOpc = ARMISD::VRSHRs; break;
3321 case Intrinsic::arm_neon_vrshiftu:
3322 VShiftOpc = ARMISD::VRSHRu; break;
3323 case Intrinsic::arm_neon_vrshiftn:
3324 VShiftOpc = ARMISD::VRSHRN; break;
3325 case Intrinsic::arm_neon_vqshifts:
3326 VShiftOpc = ARMISD::VQSHLs; break;
3327 case Intrinsic::arm_neon_vqshiftu:
3328 VShiftOpc = ARMISD::VQSHLu; break;
3329 case Intrinsic::arm_neon_vqshiftsu:
3330 VShiftOpc = ARMISD::VQSHLsu; break;
3331 case Intrinsic::arm_neon_vqshiftns:
3332 VShiftOpc = ARMISD::VQSHRNs; break;
3333 case Intrinsic::arm_neon_vqshiftnu:
3334 VShiftOpc = ARMISD::VQSHRNu; break;
3335 case Intrinsic::arm_neon_vqshiftnsu:
3336 VShiftOpc = ARMISD::VQSHRNsu; break;
3337 case Intrinsic::arm_neon_vqrshiftns:
3338 VShiftOpc = ARMISD::VQRSHRNs; break;
3339 case Intrinsic::arm_neon_vqrshiftnu:
3340 VShiftOpc = ARMISD::VQRSHRNu; break;
3341 case Intrinsic::arm_neon_vqrshiftnsu:
3342 VShiftOpc = ARMISD::VQRSHRNsu; break;
3343 }
3344
3345 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003347 }
3348
3349 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003350 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003351 int64_t Cnt;
3352 unsigned VShiftOpc = 0;
3353
3354 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3355 VShiftOpc = ARMISD::VSLI;
3356 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3357 VShiftOpc = ARMISD::VSRI;
3358 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003359 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003360 }
3361
3362 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3363 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003365 }
3366
3367 case Intrinsic::arm_neon_vqrshifts:
3368 case Intrinsic::arm_neon_vqrshiftu:
3369 // No immediate versions of these to check for.
3370 break;
3371 }
3372
3373 return SDValue();
3374}
3375
3376/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3377/// lowers them. As with the vector shift intrinsics, this is done during DAG
3378/// combining instead of DAG legalizing because the build_vectors for 64-bit
3379/// vector element shift counts are generally not legal, and it is hard to see
3380/// their values after they get legalized to loads from a constant pool.
3381static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3382 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003383 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003384
3385 // Nothing to be done for scalar shifts.
3386 if (! VT.isVector())
3387 return SDValue();
3388
3389 assert(ST->hasNEON() && "unexpected vector shift");
3390 int64_t Cnt;
3391
3392 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003393 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003394
3395 case ISD::SHL:
3396 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3397 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003399 break;
3400
3401 case ISD::SRA:
3402 case ISD::SRL:
3403 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3404 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3405 ARMISD::VSHRs : ARMISD::VSHRu);
3406 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003407 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003408 }
3409 }
3410 return SDValue();
3411}
3412
3413/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3414/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3415static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3416 const ARMSubtarget *ST) {
3417 SDValue N0 = N->getOperand(0);
3418
3419 // Check for sign- and zero-extensions of vector extract operations of 8-
3420 // and 16-bit vector elements. NEON supports these directly. They are
3421 // handled during DAG combining because type legalization will promote them
3422 // to 32-bit types and it is messy to recognize the operations after that.
3423 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3424 SDValue Vec = N0.getOperand(0);
3425 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003426 EVT VT = N->getValueType(0);
3427 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003428 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3429
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 if (VT == MVT::i32 &&
3431 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003432 TLI.isTypeLegal(Vec.getValueType())) {
3433
3434 unsigned Opc = 0;
3435 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003436 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003437 case ISD::SIGN_EXTEND:
3438 Opc = ARMISD::VGETLANEs;
3439 break;
3440 case ISD::ZERO_EXTEND:
3441 case ISD::ANY_EXTEND:
3442 Opc = ARMISD::VGETLANEu;
3443 break;
3444 }
3445 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3446 }
3447 }
3448
3449 return SDValue();
3450}
3451
Dan Gohman475871a2008-07-27 21:46:04 +00003452SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003453 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003454 switch (N->getOpcode()) {
3455 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003456 case ISD::ADD: return PerformADDCombine(N, DCI);
3457 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003458 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003459 case ISD::INTRINSIC_WO_CHAIN:
3460 return PerformIntrinsicCombine(N, DCI.DAG);
3461 case ISD::SHL:
3462 case ISD::SRA:
3463 case ISD::SRL:
3464 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3465 case ISD::SIGN_EXTEND:
3466 case ISD::ZERO_EXTEND:
3467 case ISD::ANY_EXTEND:
3468 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003469 }
Dan Gohman475871a2008-07-27 21:46:04 +00003470 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003471}
3472
Bill Wendlingaf566342009-08-15 21:21:19 +00003473bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3474 if (!Subtarget->hasV6Ops())
3475 // Pre-v6 does not support unaligned mem access.
3476 return false;
3477 else if (!Subtarget->hasV6Ops()) {
3478 // v6 may or may not support unaligned mem access.
3479 if (!Subtarget->isTargetDarwin())
3480 return false;
3481 }
3482
3483 switch (VT.getSimpleVT().SimpleTy) {
3484 default:
3485 return false;
3486 case MVT::i8:
3487 case MVT::i16:
3488 case MVT::i32:
3489 return true;
3490 // FIXME: VLD1 etc with standard alignment is legal.
3491 }
3492}
3493
Evan Chenge6c835f2009-08-14 20:09:37 +00003494static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3495 if (V < 0)
3496 return false;
3497
3498 unsigned Scale = 1;
3499 switch (VT.getSimpleVT().SimpleTy) {
3500 default: return false;
3501 case MVT::i1:
3502 case MVT::i8:
3503 // Scale == 1;
3504 break;
3505 case MVT::i16:
3506 // Scale == 2;
3507 Scale = 2;
3508 break;
3509 case MVT::i32:
3510 // Scale == 4;
3511 Scale = 4;
3512 break;
3513 }
3514
3515 if ((V & (Scale - 1)) != 0)
3516 return false;
3517 V /= Scale;
3518 return V == (V & ((1LL << 5) - 1));
3519}
3520
3521static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3522 const ARMSubtarget *Subtarget) {
3523 bool isNeg = false;
3524 if (V < 0) {
3525 isNeg = true;
3526 V = - V;
3527 }
3528
3529 switch (VT.getSimpleVT().SimpleTy) {
3530 default: return false;
3531 case MVT::i1:
3532 case MVT::i8:
3533 case MVT::i16:
3534 case MVT::i32:
3535 // + imm12 or - imm8
3536 if (isNeg)
3537 return V == (V & ((1LL << 8) - 1));
3538 return V == (V & ((1LL << 12) - 1));
3539 case MVT::f32:
3540 case MVT::f64:
3541 // Same as ARM mode. FIXME: NEON?
3542 if (!Subtarget->hasVFP2())
3543 return false;
3544 if ((V & 3) != 0)
3545 return false;
3546 V >>= 2;
3547 return V == (V & ((1LL << 8) - 1));
3548 }
3549}
3550
Evan Chengb01fad62007-03-12 23:30:29 +00003551/// isLegalAddressImmediate - Return true if the integer value can be used
3552/// as the offset of the target addressing mode for load / store of the
3553/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003554static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003555 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003556 if (V == 0)
3557 return true;
3558
Evan Cheng65011532009-03-09 19:15:00 +00003559 if (!VT.isSimple())
3560 return false;
3561
Evan Chenge6c835f2009-08-14 20:09:37 +00003562 if (Subtarget->isThumb1Only())
3563 return isLegalT1AddressImmediate(V, VT);
3564 else if (Subtarget->isThumb2())
3565 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003566
Evan Chenge6c835f2009-08-14 20:09:37 +00003567 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003568 if (V < 0)
3569 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003571 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 case MVT::i1:
3573 case MVT::i8:
3574 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003575 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003576 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003578 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003579 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 case MVT::f32:
3581 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003582 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003583 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003584 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003585 return false;
3586 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003587 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003588 }
Evan Chenga8e29892007-01-19 07:51:42 +00003589}
3590
Evan Chenge6c835f2009-08-14 20:09:37 +00003591bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3592 EVT VT) const {
3593 int Scale = AM.Scale;
3594 if (Scale < 0)
3595 return false;
3596
3597 switch (VT.getSimpleVT().SimpleTy) {
3598 default: return false;
3599 case MVT::i1:
3600 case MVT::i8:
3601 case MVT::i16:
3602 case MVT::i32:
3603 if (Scale == 1)
3604 return true;
3605 // r + r << imm
3606 Scale = Scale & ~1;
3607 return Scale == 2 || Scale == 4 || Scale == 8;
3608 case MVT::i64:
3609 // r + r
3610 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3611 return true;
3612 return false;
3613 case MVT::isVoid:
3614 // Note, we allow "void" uses (basically, uses that aren't loads or
3615 // stores), because arm allows folding a scale into many arithmetic
3616 // operations. This should be made more precise and revisited later.
3617
3618 // Allow r << imm, but the imm has to be a multiple of two.
3619 if (Scale & 1) return false;
3620 return isPowerOf2_32(Scale);
3621 }
3622}
3623
Chris Lattner37caf8c2007-04-09 23:33:39 +00003624/// isLegalAddressingMode - Return true if the addressing mode represented
3625/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003626bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003627 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003628 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003629 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003630 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003631
Chris Lattner37caf8c2007-04-09 23:33:39 +00003632 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003633 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003634 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003635
Chris Lattner37caf8c2007-04-09 23:33:39 +00003636 switch (AM.Scale) {
3637 case 0: // no scale reg, must be "r+i" or "r", or "i".
3638 break;
3639 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00003640 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00003641 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003642 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003643 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003644 // ARM doesn't support any R+R*scale+imm addr modes.
3645 if (AM.BaseOffs)
3646 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003647
Bob Wilson2c7dab12009-04-08 17:55:28 +00003648 if (!VT.isSimple())
3649 return false;
3650
Evan Chenge6c835f2009-08-14 20:09:37 +00003651 if (Subtarget->isThumb2())
3652 return isLegalT2ScaledAddressingMode(AM, VT);
3653
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003654 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003656 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 case MVT::i1:
3658 case MVT::i8:
3659 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003660 if (Scale < 0) Scale = -Scale;
3661 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003662 return true;
3663 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003664 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00003666 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003667 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003668 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003669 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003670 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003671
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003673 // Note, we allow "void" uses (basically, uses that aren't loads or
3674 // stores), because arm allows folding a scale into many arithmetic
3675 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003676
Chris Lattner37caf8c2007-04-09 23:33:39 +00003677 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00003678 if (Scale & 1) return false;
3679 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00003680 }
3681 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003682 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003683 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003684}
3685
Owen Andersone50ed302009-08-10 22:56:29 +00003686static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003687 bool isSEXTLoad, SDValue &Base,
3688 SDValue &Offset, bool &isInc,
3689 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003690 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3691 return false;
3692
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003694 // AddressingMode 3
3695 Base = Ptr->getOperand(0);
3696 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003697 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003698 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003699 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003700 isInc = false;
3701 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3702 return true;
3703 }
3704 }
3705 isInc = (Ptr->getOpcode() == ISD::ADD);
3706 Offset = Ptr->getOperand(1);
3707 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003709 // AddressingMode 2
3710 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003711 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003712 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003713 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003714 isInc = false;
3715 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3716 Base = Ptr->getOperand(0);
3717 return true;
3718 }
3719 }
3720
3721 if (Ptr->getOpcode() == ISD::ADD) {
3722 isInc = true;
3723 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3724 if (ShOpcVal != ARM_AM::no_shift) {
3725 Base = Ptr->getOperand(1);
3726 Offset = Ptr->getOperand(0);
3727 } else {
3728 Base = Ptr->getOperand(0);
3729 Offset = Ptr->getOperand(1);
3730 }
3731 return true;
3732 }
3733
3734 isInc = (Ptr->getOpcode() == ISD::ADD);
3735 Base = Ptr->getOperand(0);
3736 Offset = Ptr->getOperand(1);
3737 return true;
3738 }
3739
3740 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3741 return false;
3742}
3743
Owen Andersone50ed302009-08-10 22:56:29 +00003744static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003745 bool isSEXTLoad, SDValue &Base,
3746 SDValue &Offset, bool &isInc,
3747 SelectionDAG &DAG) {
3748 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3749 return false;
3750
3751 Base = Ptr->getOperand(0);
3752 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3753 int RHSC = (int)RHS->getZExtValue();
3754 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3755 assert(Ptr->getOpcode() == ISD::ADD);
3756 isInc = false;
3757 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3758 return true;
3759 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3760 isInc = Ptr->getOpcode() == ISD::ADD;
3761 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3762 return true;
3763 }
3764 }
3765
3766 return false;
3767}
3768
Evan Chenga8e29892007-01-19 07:51:42 +00003769/// getPreIndexedAddressParts - returns true by value, base pointer and
3770/// offset pointer and addressing mode by reference if the node's address
3771/// can be legally represented as pre-indexed load / store address.
3772bool
Dan Gohman475871a2008-07-27 21:46:04 +00003773ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3774 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003775 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003776 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003777 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003778 return false;
3779
Owen Andersone50ed302009-08-10 22:56:29 +00003780 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003781 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003782 bool isSEXTLoad = false;
3783 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3784 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003785 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003786 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3787 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3788 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003789 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003790 } else
3791 return false;
3792
3793 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003794 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003795 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003796 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3797 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003798 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003799 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003800 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003801 if (!isLegal)
3802 return false;
3803
3804 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3805 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003806}
3807
3808/// getPostIndexedAddressParts - returns true by value, base pointer and
3809/// offset pointer and addressing mode by reference if this node can be
3810/// combined with a load / store to form a post-indexed load / store.
3811bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003812 SDValue &Base,
3813 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003814 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003815 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003816 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003817 return false;
3818
Owen Andersone50ed302009-08-10 22:56:29 +00003819 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003820 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003821 bool isSEXTLoad = false;
3822 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003823 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003824 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3825 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003826 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003827 } else
3828 return false;
3829
3830 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003831 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003832 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003833 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003834 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003835 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003836 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3837 isInc, DAG);
3838 if (!isLegal)
3839 return false;
3840
3841 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3842 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003843}
3844
Dan Gohman475871a2008-07-27 21:46:04 +00003845void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003846 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003847 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003848 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003849 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003850 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003851 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003852 switch (Op.getOpcode()) {
3853 default: break;
3854 case ARMISD::CMOV: {
3855 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003856 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003857 if (KnownZero == 0 && KnownOne == 0) return;
3858
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003859 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003860 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3861 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003862 KnownZero &= KnownZeroRHS;
3863 KnownOne &= KnownOneRHS;
3864 return;
3865 }
3866 }
3867}
3868
3869//===----------------------------------------------------------------------===//
3870// ARM Inline Assembly Support
3871//===----------------------------------------------------------------------===//
3872
3873/// getConstraintType - Given a constraint letter, return the type of
3874/// constraint it is for this target.
3875ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003876ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3877 if (Constraint.size() == 1) {
3878 switch (Constraint[0]) {
3879 default: break;
3880 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003881 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003882 }
Evan Chenga8e29892007-01-19 07:51:42 +00003883 }
Chris Lattner4234f572007-03-25 02:14:49 +00003884 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003885}
3886
Bob Wilson2dc4f542009-03-20 22:42:55 +00003887std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003888ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003889 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003890 if (Constraint.size() == 1) {
3891 // GCC RS6000 Constraint Letters
3892 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003893 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003894 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003895 return std::make_pair(0U, ARM::tGPRRegisterClass);
3896 else
3897 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003898 case 'r':
3899 return std::make_pair(0U, ARM::GPRRegisterClass);
3900 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003902 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003904 return std::make_pair(0U, ARM::DPRRegisterClass);
3905 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003906 }
3907 }
3908 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3909}
3910
3911std::vector<unsigned> ARMTargetLowering::
3912getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003913 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003914 if (Constraint.size() != 1)
3915 return std::vector<unsigned>();
3916
3917 switch (Constraint[0]) { // GCC ARM Constraint Letters
3918 default: break;
3919 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003920 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3921 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3922 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003923 case 'r':
3924 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3925 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3926 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3927 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003928 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003930 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3931 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3932 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3933 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3934 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3935 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3936 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3937 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003939 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3940 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3941 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3942 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3943 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003944 }
3945
3946 return std::vector<unsigned>();
3947}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003948
3949/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3950/// vector. If it is invalid, don't add anything to Ops.
3951void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3952 char Constraint,
3953 bool hasMemory,
3954 std::vector<SDValue>&Ops,
3955 SelectionDAG &DAG) const {
3956 SDValue Result(0, 0);
3957
3958 switch (Constraint) {
3959 default: break;
3960 case 'I': case 'J': case 'K': case 'L':
3961 case 'M': case 'N': case 'O':
3962 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3963 if (!C)
3964 return;
3965
3966 int64_t CVal64 = C->getSExtValue();
3967 int CVal = (int) CVal64;
3968 // None of these constraints allow values larger than 32 bits. Check
3969 // that the value fits in an int.
3970 if (CVal != CVal64)
3971 return;
3972
3973 switch (Constraint) {
3974 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003975 if (Subtarget->isThumb1Only()) {
3976 // This must be a constant between 0 and 255, for ADD
3977 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003978 if (CVal >= 0 && CVal <= 255)
3979 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003980 } else if (Subtarget->isThumb2()) {
3981 // A constant that can be used as an immediate value in a
3982 // data-processing instruction.
3983 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3984 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003985 } else {
3986 // A constant that can be used as an immediate value in a
3987 // data-processing instruction.
3988 if (ARM_AM::getSOImmVal(CVal) != -1)
3989 break;
3990 }
3991 return;
3992
3993 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003994 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003995 // This must be a constant between -255 and -1, for negated ADD
3996 // immediates. This can be used in GCC with an "n" modifier that
3997 // prints the negated value, for use with SUB instructions. It is
3998 // not useful otherwise but is implemented for compatibility.
3999 if (CVal >= -255 && CVal <= -1)
4000 break;
4001 } else {
4002 // This must be a constant between -4095 and 4095. It is not clear
4003 // what this constraint is intended for. Implemented for
4004 // compatibility with GCC.
4005 if (CVal >= -4095 && CVal <= 4095)
4006 break;
4007 }
4008 return;
4009
4010 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004011 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004012 // A 32-bit value where only one byte has a nonzero value. Exclude
4013 // zero to match GCC. This constraint is used by GCC internally for
4014 // constants that can be loaded with a move/shift combination.
4015 // It is not useful otherwise but is implemented for compatibility.
4016 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4017 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004018 } else if (Subtarget->isThumb2()) {
4019 // A constant whose bitwise inverse can be used as an immediate
4020 // value in a data-processing instruction. This can be used in GCC
4021 // with a "B" modifier that prints the inverted value, for use with
4022 // BIC and MVN instructions. It is not useful otherwise but is
4023 // implemented for compatibility.
4024 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4025 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004026 } else {
4027 // A constant whose bitwise inverse can be used as an immediate
4028 // value in a data-processing instruction. This can be used in GCC
4029 // with a "B" modifier that prints the inverted value, for use with
4030 // BIC and MVN instructions. It is not useful otherwise but is
4031 // implemented for compatibility.
4032 if (ARM_AM::getSOImmVal(~CVal) != -1)
4033 break;
4034 }
4035 return;
4036
4037 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004038 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004039 // This must be a constant between -7 and 7,
4040 // for 3-operand ADD/SUB immediate instructions.
4041 if (CVal >= -7 && CVal < 7)
4042 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004043 } else if (Subtarget->isThumb2()) {
4044 // A constant whose negation can be used as an immediate value in a
4045 // data-processing instruction. This can be used in GCC with an "n"
4046 // modifier that prints the negated value, for use with SUB
4047 // instructions. It is not useful otherwise but is implemented for
4048 // compatibility.
4049 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4050 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004051 } else {
4052 // A constant whose negation can be used as an immediate value in a
4053 // data-processing instruction. This can be used in GCC with an "n"
4054 // modifier that prints the negated value, for use with SUB
4055 // instructions. It is not useful otherwise but is implemented for
4056 // compatibility.
4057 if (ARM_AM::getSOImmVal(-CVal) != -1)
4058 break;
4059 }
4060 return;
4061
4062 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004063 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004064 // This must be a multiple of 4 between 0 and 1020, for
4065 // ADD sp + immediate.
4066 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4067 break;
4068 } else {
4069 // A power of two or a constant between 0 and 32. This is used in
4070 // GCC for the shift amount on shifted register operands, but it is
4071 // useful in general for any shift amounts.
4072 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4073 break;
4074 }
4075 return;
4076
4077 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004078 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004079 // This must be a constant between 0 and 31, for shift amounts.
4080 if (CVal >= 0 && CVal <= 31)
4081 break;
4082 }
4083 return;
4084
4085 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004086 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004087 // This must be a multiple of 4 between -508 and 508, for
4088 // ADD/SUB sp = sp + immediate.
4089 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4090 break;
4091 }
4092 return;
4093 }
4094 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4095 break;
4096 }
4097
4098 if (Result.getNode()) {
4099 Ops.push_back(Result);
4100 return;
4101 }
4102 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4103 Ops, DAG);
4104}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004105
4106bool
4107ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4108 // The ARM target isn't yet aware of offsets.
4109 return false;
4110}
Evan Cheng39382422009-10-28 01:44:26 +00004111
4112int ARM::getVFPf32Imm(const APFloat &FPImm) {
4113 APInt Imm = FPImm.bitcastToAPInt();
4114 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4115 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4116 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4117
4118 // We can handle 4 bits of mantissa.
4119 // mantissa = (16+UInt(e:f:g:h))/16.
4120 if (Mantissa & 0x7ffff)
4121 return -1;
4122 Mantissa >>= 19;
4123 if ((Mantissa & 0xf) != Mantissa)
4124 return -1;
4125
4126 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4127 if (Exp < -3 || Exp > 4)
4128 return -1;
4129 Exp = ((Exp+3) & 0x7) ^ 4;
4130
4131 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4132}
4133
4134int ARM::getVFPf64Imm(const APFloat &FPImm) {
4135 APInt Imm = FPImm.bitcastToAPInt();
4136 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4137 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4138 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4139
4140 // We can handle 4 bits of mantissa.
4141 // mantissa = (16+UInt(e:f:g:h))/16.
4142 if (Mantissa & 0xffffffffffffLL)
4143 return -1;
4144 Mantissa >>= 48;
4145 if ((Mantissa & 0xf) != Mantissa)
4146 return -1;
4147
4148 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4149 if (Exp < -3 || Exp > 4)
4150 return -1;
4151 Exp = ((Exp+3) & 0x7) ^ 4;
4152
4153 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4154}
4155
4156/// isFPImmLegal - Returns true if the target can instruction select the
4157/// specified FP immediate natively. If false, the legalizer will
4158/// materialize the FP immediate as a load from a constant pool.
4159bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4160 if (!Subtarget->hasVFP3())
4161 return false;
4162 if (VT == MVT::f32)
4163 return ARM::getVFPf32Imm(Imm) != -1;
4164 if (VT == MVT::f64)
4165 return ARM::getVFPf64Imm(Imm) != -1;
4166 return false;
4167}