blob: 1c1bb9826cb51189656ddc06f80ba0d419f4be65 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- SparcInstrInfo.td - Target Description for Sparc Target -----------===//
2//
Brian Gaekee785e532004-02-25 19:28:19 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Brian Gaekee785e532004-02-25 19:28:19 +00008//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file describes the Sparc instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Chris Lattner7c90f732006-02-05 05:50:24 +000018include "SparcInstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner76afdc92006-01-30 05:35:57 +000021// Feature predicates.
22//===----------------------------------------------------------------------===//
23
Jakob Stoklund Olesena10fd6d2013-04-02 04:09:06 +000024// True when generating 32-bit code.
25def Is32Bit : Predicate<"!Subtarget.is64Bit()">;
26
27// True when generating 64-bit code. This also implies HasV9.
28def Is64Bit : Predicate<"Subtarget.is64Bit()">;
29
Chris Lattner76afdc92006-01-30 05:35:57 +000030// HasV9 - This predicate is true when the target processor supports V9
31// instructions. Note that the machine may be running in 32-bit mode.
32def HasV9 : Predicate<"Subtarget.isV9()">;
33
Chris Lattnerb34d3fd2006-01-30 05:48:37 +000034// HasNoV9 - This predicate is true when the target doesn't have V9
35// instructions. Use of this is just a hack for the isel not having proper
36// costs for V8 instructions that are more expensive than their V9 ones.
37def HasNoV9 : Predicate<"!Subtarget.isV9()">;
38
Chris Lattner76afdc92006-01-30 05:35:57 +000039// HasVIS - This is true when the target processor has VIS extensions.
40def HasVIS : Predicate<"Subtarget.isVIS()">;
41
42// UseDeprecatedInsts - This predicate is true when the target processor is a
43// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
44// to use when appropriate. In either of these cases, the instruction selector
45// will pick deprecated instructions.
46def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
47
48//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000049// Instruction Pattern Stuff
50//===----------------------------------------------------------------------===//
51
Jakob Stoklund Olesen4bb862d2010-08-17 18:17:12 +000052def simm11 : PatLeaf<(imm), [{ return isInt<11>(N->getSExtValue()); }]>;
Chris Lattner749d6fa2006-01-31 06:18:16 +000053
Jakob Stoklund Olesen4bb862d2010-08-17 18:17:12 +000054def simm13 : PatLeaf<(imm), [{ return isInt<13>(N->getSExtValue()); }]>;
Chris Lattner7b0902d2005-12-17 08:26:38 +000055
Chris Lattnerb71f9f82005-12-17 19:41:43 +000056def LO10 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return CurDAG->getTargetConstant((unsigned)N->getZExtValue() & 1023,
Owen Anderson825b72b2009-08-11 20:47:22 +000058 MVT::i32);
Chris Lattnerb71f9f82005-12-17 19:41:43 +000059}]>;
60
Chris Lattner57dd3bc2005-12-17 19:37:00 +000061def HI22 : SDNodeXForm<imm, [{
62 // Transformation function: shift the immediate value down into the low bits.
Owen Anderson825b72b2009-08-11 20:47:22 +000063 return CurDAG->getTargetConstant((unsigned)N->getZExtValue() >> 10, MVT::i32);
Chris Lattner57dd3bc2005-12-17 19:37:00 +000064}]>;
65
66def SETHIimm : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000067 return (((unsigned)N->getZExtValue() >> 10) << 10) ==
68 (unsigned)N->getZExtValue();
Chris Lattner57dd3bc2005-12-17 19:37:00 +000069}], HI22>;
70
Chris Lattnerbc83fd92005-12-17 20:04:49 +000071// Addressing modes.
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +000072def ADDRrr : ComplexPattern<iPTR, 2, "SelectADDRrr", [], []>;
73def ADDRri : ComplexPattern<iPTR, 2, "SelectADDRri", [frameindex], []>;
Chris Lattnerbc83fd92005-12-17 20:04:49 +000074
75// Address operands
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +000076def MEMrr : Operand<iPTR> {
Chris Lattnerbc83fd92005-12-17 20:04:49 +000077 let PrintMethod = "printMemOperand";
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +000078 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Chris Lattnerbc83fd92005-12-17 20:04:49 +000079}
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +000080def MEMri : Operand<iPTR> {
Chris Lattnerbc83fd92005-12-17 20:04:49 +000081 let PrintMethod = "printMemOperand";
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +000082 let MIOperandInfo = (ops ptr_rc, i32imm);
Chris Lattnerbc83fd92005-12-17 20:04:49 +000083}
84
Chris Lattner04dd6732005-12-18 01:46:58 +000085// Branch targets have OtherVT type.
86def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000087def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000088
Chris Lattner6788faa2006-01-31 06:49:09 +000089// Operand for printing out a condition code.
Chris Lattner7c90f732006-02-05 05:50:24 +000090let PrintMethod = "printCCOperand" in
91 def CCOp : Operand<i32>;
Chris Lattner6788faa2006-01-31 06:49:09 +000092
Chris Lattner7c90f732006-02-05 05:50:24 +000093def SDTSPcmpfcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000094SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisSameAs<0, 1>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000095def SDTSPbrcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000096SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000097def SDTSPselectcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000098SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000099def SDTSPFTOI :
Chris Lattner3cb71872005-12-23 05:00:16 +0000100SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000101def SDTSPITOF :
Chris Lattner3cb71872005-12-23 05:00:16 +0000102SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000103
Chris Lattner036609b2010-12-23 18:28:41 +0000104def SPcmpicc : SDNode<"SPISD::CMPICC", SDTIntBinOp, [SDNPOutGlue]>;
105def SPcmpfcc : SDNode<"SPISD::CMPFCC", SDTSPcmpfcc, [SDNPOutGlue]>;
106def SPbricc : SDNode<"SPISD::BRICC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>;
107def SPbrfcc : SDNode<"SPISD::BRFCC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000108
Chris Lattner7c90f732006-02-05 05:50:24 +0000109def SPhi : SDNode<"SPISD::Hi", SDTIntUnaryOp>;
110def SPlo : SDNode<"SPISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000111
Chris Lattner7c90f732006-02-05 05:50:24 +0000112def SPftoi : SDNode<"SPISD::FTOI", SDTSPFTOI>;
113def SPitof : SDNode<"SPISD::ITOF", SDTSPITOF>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000114
Chris Lattner036609b2010-12-23 18:28:41 +0000115def SPselecticc : SDNode<"SPISD::SELECT_ICC", SDTSPselectcc, [SDNPInGlue]>;
116def SPselectfcc : SDNode<"SPISD::SELECT_FCC", SDTSPselectcc, [SDNPInGlue]>;
Chris Lattner33084492005-12-18 08:13:54 +0000117
Venkatraman Govindaraju765e08d2009-08-26 04:50:17 +0000118// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000119def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
120def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
121 SDTCisVT<1, i32> ]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000122
Bill Wendlingc69107c2007-11-13 09:19:02 +0000123def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000125def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000126 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000127
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000128def SDT_SPCall : SDTypeProfile<0, -1, [SDTCisVT<0, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000129def call : SDNode<"SPISD::CALL", SDT_SPCall,
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000130 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
131 SDNPVariadic]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000132
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000133def SDT_SPRet : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
134def retflag : SDNode<"SPISD::RET_FLAG", SDT_SPRet,
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000135 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000136
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +0000137def flushw : SDNode<"SPISD::FLUSHW", SDTNone,
Jakob Stoklund Olesen02c63802012-08-24 00:31:13 +0000138 [SDNPHasChain, SDNPSideEffect, SDNPMayStore]>;
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +0000139
Chris Lattnerdb486a62009-09-15 17:46:24 +0000140def getPCX : Operand<i32> {
141 let PrintMethod = "printGetPCX";
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000142}
Chris Lattnerdb486a62009-09-15 17:46:24 +0000143
Chris Lattner7b0902d2005-12-17 08:26:38 +0000144//===----------------------------------------------------------------------===//
Chris Lattner3772bcb2006-01-30 07:43:04 +0000145// SPARC Flag Conditions
146//===----------------------------------------------------------------------===//
147
Chris Lattner7c90f732006-02-05 05:50:24 +0000148// Note that these values must be kept in sync with the CCOp::CondCode enum
Chris Lattner3772bcb2006-01-30 07:43:04 +0000149// values.
Chris Lattner7a4d2912006-01-31 06:56:30 +0000150class ICC_VAL<int N> : PatLeaf<(i32 N)>;
Chris Lattner749d6fa2006-01-31 06:18:16 +0000151def ICC_NE : ICC_VAL< 9>; // Not Equal
152def ICC_E : ICC_VAL< 1>; // Equal
153def ICC_G : ICC_VAL<10>; // Greater
154def ICC_LE : ICC_VAL< 2>; // Less or Equal
155def ICC_GE : ICC_VAL<11>; // Greater or Equal
156def ICC_L : ICC_VAL< 3>; // Less
157def ICC_GU : ICC_VAL<12>; // Greater Unsigned
158def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned
159def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned
160def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned
161def ICC_POS : ICC_VAL<14>; // Positive
162def ICC_NEG : ICC_VAL< 6>; // Negative
163def ICC_VC : ICC_VAL<15>; // Overflow Clear
164def ICC_VS : ICC_VAL< 7>; // Overflow Set
Chris Lattner3772bcb2006-01-30 07:43:04 +0000165
Chris Lattner7a4d2912006-01-31 06:56:30 +0000166class FCC_VAL<int N> : PatLeaf<(i32 N)>;
Chris Lattner749d6fa2006-01-31 06:18:16 +0000167def FCC_U : FCC_VAL<23>; // Unordered
168def FCC_G : FCC_VAL<22>; // Greater
169def FCC_UG : FCC_VAL<21>; // Unordered or Greater
170def FCC_L : FCC_VAL<20>; // Less
171def FCC_UL : FCC_VAL<19>; // Unordered or Less
172def FCC_LG : FCC_VAL<18>; // Less or Greater
173def FCC_NE : FCC_VAL<17>; // Not Equal
174def FCC_E : FCC_VAL<25>; // Equal
175def FCC_UE : FCC_VAL<24>; // Unordered or Equal
176def FCC_GE : FCC_VAL<25>; // Greater or Equal
177def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal
178def FCC_LE : FCC_VAL<27>; // Less or Equal
179def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal
180def FCC_O : FCC_VAL<29>; // Ordered
Chris Lattner3772bcb2006-01-30 07:43:04 +0000181
Chris Lattneraca36b92006-09-01 22:28:02 +0000182//===----------------------------------------------------------------------===//
183// Instruction Class Templates
184//===----------------------------------------------------------------------===//
185
186/// F3_12 multiclass - Define a normal F3_1/F3_2 pattern in one shot.
187multiclass F3_12<string OpcStr, bits<6> Op3Val, SDNode OpNode> {
188 def rr : F3_1<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000189 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000190 !strconcat(OpcStr, " $b, $c, $dst"),
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000191 [(set i32:$dst, (OpNode i32:$b, i32:$c))]>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000192 def ri : F3_2<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000193 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000194 !strconcat(OpcStr, " $b, $c, $dst"),
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000195 [(set i32:$dst, (OpNode i32:$b, (i32 simm13:$c)))]>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000196}
197
198/// F3_12np multiclass - Define a normal F3_1/F3_2 pattern in one shot, with no
199/// pattern.
200multiclass F3_12np<string OpcStr, bits<6> Op3Val> {
201 def rr : F3_1<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000202 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000203 !strconcat(OpcStr, " $b, $c, $dst"), []>;
204 def ri : F3_2<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000205 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000206 !strconcat(OpcStr, " $b, $c, $dst"), []>;
207}
Chris Lattner3772bcb2006-01-30 07:43:04 +0000208
209//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000210// Instructions
211//===----------------------------------------------------------------------===//
212
Chris Lattner275f6452004-02-28 19:37:18 +0000213// Pseudo instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000214class Pseudo<dag outs, dag ins, string asmstr, list<dag> pattern>
215 : InstSP<outs, ins, asmstr, pattern>;
Chris Lattnereee99bd2005-12-18 08:21:00 +0000216
Chris Lattnerdb486a62009-09-15 17:46:24 +0000217// GETPCX for PIC
Venkatraman Govindarajuc1783082011-01-12 03:52:59 +0000218let Defs = [O7] in {
Chris Lattnerdb486a62009-09-15 17:46:24 +0000219 def GETPCX : Pseudo<(outs getPCX:$getpcseq), (ins), "$getpcseq", [] >;
220}
221
Evan Cheng071a2792007-09-11 19:55:27 +0000222let Defs = [O6], Uses = [O6] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000223def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i32imm:$amt),
Chris Lattner2db3ff62005-12-18 15:55:15 +0000224 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000225 [(callseq_start timm:$amt)]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000226def ADJCALLSTACKUP : Pseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
227 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000228 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000229}
Evan Cheng6e141fd2007-12-12 23:12:09 +0000230
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +0000231let hasSideEffects = 1, mayStore = 1 in {
232 let rd = 0, rs1 = 0, rs2 = 0 in
233 def FLUSHW : F3_1<0b10, 0b101011, (outs), (ins),
234 "flushw",
235 [(flushw)]>, Requires<[HasV9]>;
236 let rd = 0, rs1 = 1, simm13 = 3 in
237 def TA3 : F3_2<0b10, 0b111010, (outs), (ins),
238 "ta 3",
239 [(flushw)]>;
240}
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +0000241
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000242def UNIMP : F2_1<0b000, (outs), (ins i32imm:$val),
243 "unimp $val", []>;
244
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000245// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
246// fpmover pass.
Chris Lattner2deb87f2006-02-21 18:04:32 +0000247let Predicates = [HasNoV9] in { // Only emit these in V8 mode.
Evan Cheng64d80e32007-07-19 01:14:50 +0000248 def FpMOVD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000249 "!FpMOVD $src, $dst", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000250 def FpNEGD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000251 "!FpNEGD $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000252 [(set f64:$dst, (fneg f64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000253 def FpABSD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000254 "!FpABSD $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000255 [(set f64:$dst, (fabs f64:$src))]>;
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000256}
Chris Lattner33084492005-12-18 08:13:54 +0000257
Dan Gohman533297b2009-10-29 18:10:34 +0000258// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
259// instruction selection into a branch sequence. This has to handle all
260// permutations of selection between i32/f32/f64 on ICC and FCC.
Venkatraman Govindarajuf27df332011-01-11 22:38:28 +0000261 // Expanded after instruction selection.
262let Uses = [ICC], usesCustomInserter = 1 in {
Chris Lattner33084492005-12-18 08:13:54 +0000263 def SELECT_CC_Int_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000264 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000265 "; SELECT_CC_Int_ICC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000266 [(set i32:$dst, (SPselecticc i32:$T, i32:$F, imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000267 def SELECT_CC_FP_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000268 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000269 "; SELECT_CC_FP_ICC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000270 [(set f32:$dst, (SPselecticc f32:$T, f32:$F, imm:$Cond))]>;
Venkatraman Govindarajuf27df332011-01-11 22:38:28 +0000271
Chris Lattner33084492005-12-18 08:13:54 +0000272 def SELECT_CC_DFP_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000273 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000274 "; SELECT_CC_DFP_ICC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000275 [(set f64:$dst, (SPselecticc f64:$T, f64:$F, imm:$Cond))]>;
Venkatraman Govindarajuf27df332011-01-11 22:38:28 +0000276}
277
278let usesCustomInserter = 1, Uses = [FCC] in {
279
280 def SELECT_CC_Int_FCC
281 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond),
282 "; SELECT_CC_Int_FCC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000283 [(set i32:$dst, (SPselectfcc i32:$T, i32:$F, imm:$Cond))]>;
Venkatraman Govindarajuf27df332011-01-11 22:38:28 +0000284
285 def SELECT_CC_FP_FCC
286 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond),
287 "; SELECT_CC_FP_FCC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000288 [(set f32:$dst, (SPselectfcc f32:$T, f32:$F, imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000289 def SELECT_CC_DFP_FCC
Evan Cheng64d80e32007-07-19 01:14:50 +0000290 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000291 "; SELECT_CC_DFP_FCC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000292 [(set f64:$dst, (SPselectfcc f64:$T, f64:$F, imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000293}
Chris Lattner275f6452004-02-28 19:37:18 +0000294
Chris Lattner76afdc92006-01-30 05:35:57 +0000295
Brian Gaekea8056fa2004-03-06 05:32:13 +0000296// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000297// special cases of JMPL:
Dan Gohmanadaace82009-11-11 18:11:07 +0000298let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, isBarrier = 1 in {
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000299 let rd = O7.Num, rs1 = G0.Num in
300 def RETL: F3_2<2, 0b111000, (outs), (ins i32imm:$val),
301 "jmp %o7+$val", [(retflag simm13:$val)]>;
Venkatraman Govindaraju71e39da2011-01-20 05:08:26 +0000302
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000303 let rd = I7.Num, rs1 = G0.Num in
304 def RET: F3_2<2, 0b111000, (outs), (ins i32imm:$val),
305 "jmp %i7+$val", []>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000306}
Brian Gaeke8542e082004-04-02 20:53:37 +0000307
308// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000309def LDSBrr : F3_1<3, 0b001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000310 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000311 "ldsb [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000312 [(set i32:$dst, (sextloadi8 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000313def LDSBri : F3_2<3, 0b001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000314 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000315 "ldsb [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000316 [(set i32:$dst, (sextloadi8 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000317def LDSHrr : F3_1<3, 0b001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000318 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000319 "ldsh [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000320 [(set i32:$dst, (sextloadi16 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000321def LDSHri : F3_2<3, 0b001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000322 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000323 "ldsh [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000324 [(set i32:$dst, (sextloadi16 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000325def LDUBrr : F3_1<3, 0b000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000326 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000327 "ldub [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000328 [(set i32:$dst, (zextloadi8 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000329def LDUBri : F3_2<3, 0b000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000330 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000331 "ldub [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000332 [(set i32:$dst, (zextloadi8 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000333def LDUHrr : F3_1<3, 0b000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000334 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000335 "lduh [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000336 [(set i32:$dst, (zextloadi16 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000337def LDUHri : F3_2<3, 0b000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000338 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000339 "lduh [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000340 [(set i32:$dst, (zextloadi16 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000341def LDrr : F3_1<3, 0b000000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000342 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000343 "ld [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000344 [(set i32:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000345def LDri : F3_2<3, 0b000000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000346 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000347 "ld [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000348 [(set i32:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000349
Brian Gaeke562d5b02004-06-18 05:19:27 +0000350// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000351def LDFrr : F3_1<3, 0b100000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000352 (outs FPRegs:$dst), (ins MEMrr:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000353 "ld [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000354 [(set f32:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000355def LDFri : F3_2<3, 0b100000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000356 (outs FPRegs:$dst), (ins MEMri:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000357 "ld [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000358 [(set f32:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000359def LDDFrr : F3_1<3, 0b100011,
Evan Cheng64d80e32007-07-19 01:14:50 +0000360 (outs DFPRegs:$dst), (ins MEMrr:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000361 "ldd [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000362 [(set f64:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000363def LDDFri : F3_2<3, 0b100011,
Evan Cheng64d80e32007-07-19 01:14:50 +0000364 (outs DFPRegs:$dst), (ins MEMri:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000365 "ldd [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000366 [(set f64:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000367
Brian Gaeke8542e082004-04-02 20:53:37 +0000368// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000369def STBrr : F3_1<3, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000370 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000371 "stb $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000372 [(truncstorei8 i32:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000373def STBri : F3_2<3, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000374 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000375 "stb $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000376 [(truncstorei8 i32:$src, ADDRri:$addr)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000377def STHrr : F3_1<3, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000378 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000379 "sth $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000380 [(truncstorei16 i32:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000381def STHri : F3_2<3, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000382 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000383 "sth $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000384 [(truncstorei16 i32:$src, ADDRri:$addr)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000385def STrr : F3_1<3, 0b000100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000386 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000387 "st $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000388 [(store i32:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000389def STri : F3_2<3, 0b000100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000390 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000391 "st $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000392 [(store i32:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000393
394// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000395def STFrr : F3_1<3, 0b100100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000396 (outs), (ins MEMrr:$addr, FPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000397 "st $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000398 [(store f32:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000399def STFri : F3_2<3, 0b100100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000400 (outs), (ins MEMri:$addr, FPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000401 "st $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000402 [(store f32:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000403def STDFrr : F3_1<3, 0b100111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000404 (outs), (ins MEMrr:$addr, DFPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000405 "std $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000406 [(store f64:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000407def STDFri : F3_2<3, 0b100111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000408 (outs), (ins MEMri:$addr, DFPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000409 "std $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000410 [(store f64:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000411
Brian Gaeke775158d2004-03-04 04:37:45 +0000412// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000413def SETHIi: F2_1<0b100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000414 (outs IntRegs:$dst), (ins i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000415 "sethi $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000416 [(set i32:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000417
Brian Gaeke8542e082004-04-02 20:53:37 +0000418// Section B.10 - NOP Instruction, p. 105
419// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000420let rd = 0, imm22 = 0 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000421 def NOP : F2_1<0b100, (outs), (ins), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000422
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000423// Section B.11 - Logical Instructions, p. 106
Chris Lattneraca36b92006-09-01 22:28:02 +0000424defm AND : F3_12<"and", 0b000001, and>;
425
Chris Lattner96b84be2005-12-16 06:25:42 +0000426def ANDNrr : F3_1<2, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000427 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000428 "andn $b, $c, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000429 [(set i32:$dst, (and i32:$b, (not i32:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000430def ANDNri : F3_2<2, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000431 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000432 "andn $b, $c, $dst", []>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000433
434defm OR : F3_12<"or", 0b000010, or>;
435
Chris Lattner96b84be2005-12-16 06:25:42 +0000436def ORNrr : F3_1<2, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000437 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000438 "orn $b, $c, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000439 [(set i32:$dst, (or i32:$b, (not i32:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000440def ORNri : F3_2<2, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000441 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000442 "orn $b, $c, $dst", []>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000443defm XOR : F3_12<"xor", 0b000011, xor>;
444
Chris Lattner96b84be2005-12-16 06:25:42 +0000445def XNORrr : F3_1<2, 0b000111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000446 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000447 "xnor $b, $c, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000448 [(set i32:$dst, (not (xor i32:$b, i32:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000449def XNORri : F3_2<2, 0b000111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000450 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000451 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000452
453// Section B.12 - Shift Instructions, p. 107
Chris Lattneraca36b92006-09-01 22:28:02 +0000454defm SLL : F3_12<"sll", 0b100101, shl>;
455defm SRL : F3_12<"srl", 0b100110, srl>;
456defm SRA : F3_12<"sra", 0b100111, sra>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000457
458// Section B.13 - Add Instructions, p. 108
Chris Lattneraca36b92006-09-01 22:28:02 +0000459defm ADD : F3_12<"add", 0b000000, add>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000460
461// "LEA" forms of add (patterns to make tblgen happy)
462def LEA_ADDri : F3_2<2, 0b000000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000463 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000464 "add ${addr:arith}, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000465 [(set i32:$dst, ADDRri:$addr)]>;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000466
467let Defs = [ICC] in
468 defm ADDCC : F3_12<"addcc", 0b010000, addc>;
469
Venkatraman Govindarajuf27df332011-01-11 22:38:28 +0000470let Uses = [ICC] in
471 defm ADDX : F3_12<"addx", 0b001000, adde>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000472
Brian Gaeke775158d2004-03-04 04:37:45 +0000473// Section B.15 - Subtract Instructions, p. 110
Chris Lattneraca36b92006-09-01 22:28:02 +0000474defm SUB : F3_12 <"sub" , 0b000100, sub>;
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000475let Uses = [ICC] in
476 defm SUBX : F3_12 <"subx" , 0b001100, sube>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000477
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000478let Defs = [ICC] in
Chris Lattnerdb486a62009-09-15 17:46:24 +0000479 defm SUBCC : F3_12 <"subcc", 0b010100, SPcmpicc>;
480
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000481let Uses = [ICC], Defs = [ICC] in
Chris Lattnerdb486a62009-09-15 17:46:24 +0000482 def SUBXCCrr: F3_1<2, 0b011100,
483 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
484 "subxcc $b, $c, $dst", []>;
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000485
Brian Gaeke775158d2004-03-04 04:37:45 +0000486
Brian Gaeke032f80f2004-03-16 22:37:13 +0000487// Section B.18 - Multiply Instructions, p. 113
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000488let Defs = [Y] in {
489 defm UMUL : F3_12np<"umul", 0b001010>;
490 defm SMUL : F3_12 <"smul", 0b001011, mul>;
491}
Chris Lattner94136782006-02-09 05:06:36 +0000492
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000493// Section B.19 - Divide Instructions, p. 115
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000494let Defs = [Y] in {
495 defm UDIV : F3_12np<"udiv", 0b001110>;
496 defm SDIV : F3_12np<"sdiv", 0b001111>;
497}
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000498
Brian Gaekea8056fa2004-03-06 05:32:13 +0000499// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattneraca36b92006-09-01 22:28:02 +0000500defm SAVE : F3_12np<"save" , 0b111100>;
501defm RESTORE : F3_12np<"restore", 0b111101>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000502
Brian Gaekec3e97012004-05-08 04:21:32 +0000503// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000504
505// conditional branch class:
Evan Cheng64d80e32007-07-19 01:14:50 +0000506class BranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern>
507 : F2_2<cc, 0b010, (outs), ins, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000508 let isBranch = 1;
509 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000510 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000511}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000512
513let isBarrier = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000514 def BA : BranchSP<0b1000, (ins brtarget:$dst),
Chris Lattner04dd6732005-12-18 01:46:58 +0000515 "ba $dst",
516 [(br bb:$dst)]>;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000517
Chris Lattner7a4d2912006-01-31 06:56:30 +0000518// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattnerdb486a62009-09-15 17:46:24 +0000519let Uses = [ICC] in
520 def BCOND : BranchSP<0, (ins brtarget:$dst, CCOp:$cc),
521 "b$cc $dst",
522 [(SPbricc bb:$dst, imm:$cc)]>;
Chris Lattner3772bcb2006-01-30 07:43:04 +0000523
Brian Gaekec3e97012004-05-08 04:21:32 +0000524
Brian Gaeke4185d032004-07-08 09:08:22 +0000525// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
526
527// floating-point conditional branch class:
Evan Cheng64d80e32007-07-19 01:14:50 +0000528class FPBranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern>
529 : F2_2<cc, 0b110, (outs), ins, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000530 let isBranch = 1;
531 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000532 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000533}
534
Chris Lattner7a4d2912006-01-31 06:56:30 +0000535// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattnerdb486a62009-09-15 17:46:24 +0000536let Uses = [FCC] in
537 def FBCOND : FPBranchSP<0, (ins brtarget:$dst, CCOp:$cc),
538 "fb$cc $dst",
539 [(SPbrfcc bb:$dst, imm:$cc)]>;
Brian Gaekeb354b712004-11-16 07:32:09 +0000540
541
Brian Gaeke8542e082004-04-02 20:53:37 +0000542// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000543// This is the only Format 1 instruction
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000544let Uses = [O6],
Evan Chengffbacca2007-07-21 00:34:19 +0000545 hasDelaySlot = 1, isCall = 1,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000546 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
Venkatraman Govindaraju71e39da2011-01-20 05:08:26 +0000547 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
548 ICC, FCC, Y] in {
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000549 def CALL : InstSP<(outs), (ins calltarget:$dst, variable_ops),
Evan Cheng171049d2005-12-23 22:14:32 +0000550 "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000551 bits<30> disp;
552 let op = 1;
553 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000554 }
Evan Cheng171049d2005-12-23 22:14:32 +0000555
Chris Lattner2db3ff62005-12-18 15:55:15 +0000556 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000557 def JMPLrr : F3_1<2, 0b111000,
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000558 (outs), (ins MEMrr:$ptr, variable_ops),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000559 "call $ptr",
Chris Lattnerde3e05f2010-03-18 23:57:57 +0000560 [(call ADDRrr:$ptr)]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000561 def JMPLri : F3_2<2, 0b111000,
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000562 (outs), (ins MEMri:$ptr, variable_ops),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000563 "call $ptr",
Chris Lattnerde3e05f2010-03-18 23:57:57 +0000564 [(call ADDRri:$ptr)]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000565}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000566
Chris Lattner37949f52005-12-17 22:22:53 +0000567// Section B.28 - Read State Register Instructions
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000568let Uses = [Y] in
569 def RDY : F3_1<2, 0b101000,
570 (outs IntRegs:$dst), (ins),
571 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000572
Chris Lattner22ede702004-04-07 04:06:46 +0000573// Section B.29 - Write State Register Instructions
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000574let Defs = [Y] in {
575 def WRYrr : F3_1<2, 0b110000,
576 (outs), (ins IntRegs:$b, IntRegs:$c),
577 "wr $b, $c, %y", []>;
578 def WRYri : F3_2<2, 0b110000,
579 (outs), (ins IntRegs:$b, i32imm:$c),
580 "wr $b, $c, %y", []>;
581}
Brian Gaekec53105c2004-06-27 22:53:56 +0000582// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000583def FITOS : F3_3<2, 0b110100, 0b011000100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000584 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000585 "fitos $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000586 [(set FPRegs:$dst, (SPitof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000587def FITOD : F3_3<2, 0b110100, 0b011001000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000588 (outs DFPRegs:$dst), (ins FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000589 "fitod $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000590 [(set DFPRegs:$dst, (SPitof FPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000591
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000592// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000593def FSTOI : F3_3<2, 0b110100, 0b011010001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000594 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000595 "fstoi $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000596 [(set FPRegs:$dst, (SPftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000597def FDTOI : F3_3<2, 0b110100, 0b011010010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000598 (outs FPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000599 "fdtoi $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000600 [(set FPRegs:$dst, (SPftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000601
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000602// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000603def FSTOD : F3_3<2, 0b110100, 0b011001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000604 (outs DFPRegs:$dst), (ins FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000605 "fstod $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000606 [(set f64:$dst, (fextend f32:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000607def FDTOS : F3_3<2, 0b110100, 0b011000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000608 (outs FPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000609 "fdtos $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000610 [(set f32:$dst, (fround f64:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000611
Brian Gaekef89cc652004-06-18 06:28:10 +0000612// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000613def FMOVS : F3_3<2, 0b110100, 0b000000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000614 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000615 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000616def FNEGS : F3_3<2, 0b110100, 0b000000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000617 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000618 "fnegs $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000619 [(set f32:$dst, (fneg f32:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000620def FABSS : F3_3<2, 0b110100, 0b000001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000621 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000622 "fabss $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000623 [(set f32:$dst, (fabs f32:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000624
Chris Lattner294974b2005-12-17 23:20:27 +0000625
626// Floating-point Square Root Instructions, p.145
627def FSQRTS : F3_3<2, 0b110100, 0b000101001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000628 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000629 "fsqrts $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000630 [(set f32:$dst, (fsqrt f32:$src))]>;
Chris Lattner294974b2005-12-17 23:20:27 +0000631def FSQRTD : F3_3<2, 0b110100, 0b000101010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000632 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000633 "fsqrtd $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000634 [(set f64:$dst, (fsqrt f64:$src))]>;
Chris Lattner294974b2005-12-17 23:20:27 +0000635
636
Brian Gaekef89cc652004-06-18 06:28:10 +0000637
Brian Gaekec53105c2004-06-27 22:53:56 +0000638// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000639def FADDS : F3_3<2, 0b110100, 0b001000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000640 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000641 "fadds $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000642 [(set f32:$dst, (fadd f32:$src1, f32:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000643def FADDD : F3_3<2, 0b110100, 0b001000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000644 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000645 "faddd $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000646 [(set f64:$dst, (fadd f64:$src1, f64:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000647def FSUBS : F3_3<2, 0b110100, 0b001000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000648 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000649 "fsubs $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000650 [(set f32:$dst, (fsub f32:$src1, f32:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000651def FSUBD : F3_3<2, 0b110100, 0b001000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000652 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000653 "fsubd $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000654 [(set f64:$dst, (fsub f64:$src1, f64:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000655
656// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000657def FMULS : F3_3<2, 0b110100, 0b001001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000658 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000659 "fmuls $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000660 [(set f32:$dst, (fmul f32:$src1, f32:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000661def FMULD : F3_3<2, 0b110100, 0b001001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000662 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000663 "fmuld $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000664 [(set f64:$dst, (fmul f64:$src1, f64:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000665def FSMULD : F3_3<2, 0b110100, 0b001101001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000666 (outs DFPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000667 "fsmuld $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000668 [(set f64:$dst, (fmul (fextend f32:$src1),
669 (fextend f32:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000670def FDIVS : F3_3<2, 0b110100, 0b001001101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000671 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000672 "fdivs $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000673 [(set f32:$dst, (fdiv f32:$src1, f32:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000674def FDIVD : F3_3<2, 0b110100, 0b001001110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000675 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000676 "fdivd $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000677 [(set f64:$dst, (fdiv f64:$src1, f64:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000678
Brian Gaeke4185d032004-07-08 09:08:22 +0000679// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000680// Note: the 2nd template arg is different for these guys.
681// Note 2: the result of a FCMP is not available until the 2nd cycle
682// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000683// is modelled with a forced noop after the instruction.
Chris Lattnerdb486a62009-09-15 17:46:24 +0000684let Defs = [FCC] in {
685 def FCMPS : F3_3<2, 0b110101, 0b001010001,
686 (outs), (ins FPRegs:$src1, FPRegs:$src2),
687 "fcmps $src1, $src2\n\tnop",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000688 [(SPcmpfcc f32:$src1, f32:$src2)]>;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000689 def FCMPD : F3_3<2, 0b110101, 0b001010010,
690 (outs), (ins DFPRegs:$src1, DFPRegs:$src2),
691 "fcmpd $src1, $src2\n\tnop",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000692 [(SPcmpfcc f64:$src1, f64:$src2)]>;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000693}
Chris Lattner76afdc92006-01-30 05:35:57 +0000694
695//===----------------------------------------------------------------------===//
696// V9 Instructions
697//===----------------------------------------------------------------------===//
698
699// V9 Conditional Moves.
Eric Christopherc63a4042010-06-21 20:22:35 +0000700let Predicates = [HasV9], Constraints = "$T = $dst" in {
Chris Lattner97f91022006-01-31 06:24:29 +0000701 // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual.
Chris Lattner76afdc92006-01-30 05:35:57 +0000702 // FIXME: Add instruction encodings for the JIT some day.
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000703 let Uses = [ICC] in {
704 def MOVICCrr
705 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, CCOp:$cc),
706 "mov$cc %icc, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000707 [(set i32:$dst, (SPselecticc i32:$F, i32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000708 def MOVICCri
709 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, i32imm:$F, CCOp:$cc),
710 "mov$cc %icc, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000711 [(set i32:$dst, (SPselecticc simm11:$F, i32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000712 }
Chris Lattner6dc83c72006-01-31 05:26:36 +0000713
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000714 let Uses = [FCC] in {
715 def MOVFCCrr
716 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, CCOp:$cc),
717 "mov$cc %fcc0, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000718 [(set i32:$dst, (SPselectfcc i32:$F, i32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000719 def MOVFCCri
720 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, i32imm:$F, CCOp:$cc),
721 "mov$cc %fcc0, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000722 [(set i32:$dst, (SPselectfcc simm11:$F, i32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000723 }
Chris Lattneraf370f72006-01-31 07:26:55 +0000724
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000725 let Uses = [ICC] in {
726 def FMOVS_ICC
727 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, CCOp:$cc),
728 "fmovs$cc %icc, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000729 [(set f32:$dst,
730 (SPselecticc f32:$F, f32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000731 def FMOVD_ICC
732 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
733 "fmovd$cc %icc, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000734 [(set f64:$dst, (SPselecticc f64:$F, f64:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000735 }
736
737 let Uses = [FCC] in {
738 def FMOVS_FCC
739 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, CCOp:$cc),
740 "fmovs$cc %fcc0, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000741 [(set f32:$dst, (SPselectfcc f32:$F, f32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000742 def FMOVD_FCC
743 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
744 "fmovd$cc %fcc0, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000745 [(set f64:$dst, (SPselectfcc f64:$F, f64:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000746 }
Chris Lattneraf370f72006-01-31 07:26:55 +0000747
Chris Lattner76afdc92006-01-30 05:35:57 +0000748}
749
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000750// Floating-Point Move Instructions, p. 164 of the V9 manual.
751let Predicates = [HasV9] in {
752 def FMOVD : F3_3<2, 0b110100, 0b000000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000753 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000754 "fmovd $src, $dst", []>;
755 def FNEGD : F3_3<2, 0b110100, 0b000000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000756 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000757 "fnegd $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000758 [(set f64:$dst, (fneg f64:$src))]>;
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000759 def FABSD : F3_3<2, 0b110100, 0b000001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000760 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000761 "fabsd $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000762 [(set f64:$dst, (fabs f64:$src))]>;
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000763}
764
Chris Lattner9072c052006-01-30 06:14:02 +0000765// POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear
766// the top 32-bits before using it. To do this clearing, we use a SLLri X,0.
767def POPCrr : F3_1<2, 0b101110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000768 (outs IntRegs:$dst), (ins IntRegs:$src),
Chris Lattner9072c052006-01-30 06:14:02 +0000769 "popc $src, $dst", []>, Requires<[HasV9]>;
Jakob Stoklund Olesenedf03822013-03-23 20:35:05 +0000770def : Pat<(ctpop i32:$src),
Jakob Stoklund Olesend28e30f2013-03-24 19:37:04 +0000771 (POPCrr (SLLri $src, 0))>;
Chris Lattner9072c052006-01-30 06:14:02 +0000772
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000773//===----------------------------------------------------------------------===//
774// Non-Instruction Patterns
775//===----------------------------------------------------------------------===//
776
777// Small immediates.
778def : Pat<(i32 simm13:$val),
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000779 (ORri (i32 G0), imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000780// Arbitrary immediates.
781def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000782 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000783
Nate Begeman551bf3f2006-02-17 05:43:56 +0000784// subc
Jakob Stoklund Olesenedf03822013-03-23 20:35:05 +0000785def : Pat<(subc i32:$b, i32:$c),
Jakob Stoklund Olesend28e30f2013-03-24 19:37:04 +0000786 (SUBCCrr $b, $c)>;
Jakob Stoklund Olesenedf03822013-03-23 20:35:05 +0000787def : Pat<(subc i32:$b, simm13:$val),
Jakob Stoklund Olesend28e30f2013-03-24 19:37:04 +0000788 (SUBCCri $b, imm:$val)>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000789
Chris Lattner76acc872005-12-18 02:37:35 +0000790// Global addresses, constant pool entries
Chris Lattner7c90f732006-02-05 05:50:24 +0000791def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000792def : Pat<(SPlo tglobaladdr:$in), (ORri (i32 G0), tglobaladdr:$in)>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000793def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000794def : Pat<(SPlo tconstpool:$in), (ORri (i32 G0), tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000795
Chris Lattner4fca0172006-01-15 09:26:27 +0000796// Add reg, lo. This is used when taking the addr of a global/constpool entry.
Jakob Stoklund Olesenedf03822013-03-23 20:35:05 +0000797def : Pat<(add i32:$r, (SPlo tglobaladdr:$in)),
Jakob Stoklund Olesend28e30f2013-03-24 19:37:04 +0000798 (ADDri $r, tglobaladdr:$in)>;
Jakob Stoklund Olesenedf03822013-03-23 20:35:05 +0000799def : Pat<(add i32:$r, (SPlo tconstpool:$in)),
Jakob Stoklund Olesend28e30f2013-03-24 19:37:04 +0000800 (ADDri $r, tconstpool:$in)>;
Chris Lattner4fca0172006-01-15 09:26:27 +0000801
Evan Cheng171049d2005-12-23 22:14:32 +0000802// Calls:
803def : Pat<(call tglobaladdr:$dst),
804 (CALL tglobaladdr:$dst)>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000805def : Pat<(call texternalsym:$dst),
806 (CALL texternalsym:$dst)>;
Evan Cheng171049d2005-12-23 22:14:32 +0000807
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000808// Map integer extload's to zextloads.
Evan Cheng466685d2006-10-09 20:57:25 +0000809def : Pat<(i32 (extloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
810def : Pat<(i32 (extloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>;
811def : Pat<(i32 (extloadi8 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
812def : Pat<(i32 (extloadi8 ADDRri:$src)), (LDUBri ADDRri:$src)>;
813def : Pat<(i32 (extloadi16 ADDRrr:$src)), (LDUHrr ADDRrr:$src)>;
814def : Pat<(i32 (extloadi16 ADDRri:$src)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000815
Chris Lattnera1251f22005-12-19 01:43:04 +0000816// zextload bool -> zextload byte
Evan Cheng466685d2006-10-09 20:57:25 +0000817def : Pat<(i32 (zextloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
818def : Pat<(i32 (zextloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>;