blob: 429b1d3357c3204d51bdacec57554769f2ccad2b [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Owen Andersond9aa7d32010-11-02 00:05:05 +0000104 unsigned getAddrMode6RegisterOperand(const MachineInstr &MI);
Owen Andersoncf667be2010-11-02 01:24:55 +0000105 unsigned getAddrMode6OffsetOperand(const MachineInstr &MI);
Owen Andersond9aa7d32010-11-02 00:05:05 +0000106
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000107 unsigned getAddrModeSBit(const MachineInstr &MI,
108 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000109
Evan Cheng83b5cf02008-11-05 23:22:34 +0000110 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000111 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000112 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000113
Evan Cheng83b5cf02008-11-05 23:22:34 +0000114 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000115 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
Evan Cheng83b5cf02008-11-05 23:22:34 +0000118 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
119 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000120
121 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
122
Evan Chengfbc9d412008-11-06 01:21:28 +0000123 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000124
Evan Cheng97f48c32008-11-06 22:15:19 +0000125 void emitExtendInstruction(const MachineInstr &MI);
126
Evan Cheng8b59db32008-11-07 01:41:35 +0000127 void emitMiscArithInstruction(const MachineInstr &MI);
128
Bob Wilson9a1c1892010-08-11 00:01:18 +0000129 void emitSaturateInstruction(const MachineInstr &MI);
130
Evan Chengedda31c2008-11-05 18:35:52 +0000131 void emitBranchInstruction(const MachineInstr &MI);
132
Evan Cheng437c1732008-11-07 22:30:53 +0000133 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000134
Evan Chengedda31c2008-11-05 18:35:52 +0000135 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000136
Evan Cheng96581d32008-11-11 02:11:05 +0000137 void emitVFPArithInstruction(const MachineInstr &MI);
138
Evan Cheng78be83d2008-11-11 19:40:26 +0000139 void emitVFPConversionInstruction(const MachineInstr &MI);
140
Evan Chengcd8e66a2008-11-11 21:48:44 +0000141 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
142
143 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
144
Bob Wilsond5a563d2010-06-29 17:34:07 +0000145 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000146 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000147 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
148 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000149 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000150
Evan Cheng7602e112008-09-02 06:52:38 +0000151 /// getMachineOpValue - Return binary encoding of operand. If the machine
152 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000153 unsigned getMachineOpValue(const MachineInstr &MI,
154 const MachineOperand &MO) const;
155 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000156 return getMachineOpValue(MI, MI.getOperand(OpIdx));
157 }
Evan Cheng7602e112008-09-02 06:52:38 +0000158
Jim Grosbach08bd5492010-10-12 23:00:24 +0000159 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
160 // TableGen'erated getBinaryCodeForInstr() function to encode any
161 // operand values, instead querying getMachineOpValue() directly for
162 // each operand it needs to encode. Thus, any of the new encoder
163 // helper functions can simply return 0 as the values the return
164 // are already handled elsewhere. They are placeholders to allow this
165 // encoder to continue to function until the MC encoder is sufficiently
166 // far along that this one can be eliminated entirely.
167 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
168 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000169 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
170 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000171 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
172 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000173 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
174 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000175 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
176 const { return 0; }
Owen Andersond9aa7d32010-11-02 00:05:05 +0000177 unsigned getAddrMode6RegisterOperand(const MachineInstr &MI, unsigned Op)
178 const { return 0; }
Owen Andersoncf667be2010-11-02 01:24:55 +0000179 unsigned getAddrMode6OffsetOperand(const MachineInstr &MI, unsigned Op)
180 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000181 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
182 unsigned Op) const { return 0; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000183 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
Jim Grosbachf31430f2010-10-27 19:55:59 +0000184 const {
185 // {17-13} = reg
186 // {12} = (U)nsigned (add == '1', sub == '0')
187 // {11-0} = imm12
188 const MachineOperand &MO = MI.getOperand(Op);
189 const MachineOperand &MO1 = MI.getOperand(Op + 1);
Jim Grosbachccf72ca2010-10-27 20:39:40 +0000190 if (!MO.isReg()) {
191 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
192 return 0;
193 }
Jim Grosbachf31430f2010-10-27 19:55:59 +0000194 unsigned Reg = getARMRegisterNumbering(MO.getReg());
195 int32_t Imm12 = MO1.getImm();
196 uint32_t Binary;
197 Binary = Imm12 & 0xfff;
198 if (Imm12 >= 0)
199 Binary |= (1 << 12);
200 Binary |= (Reg << 13);
201 return Binary;
202 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000203 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
204 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000205
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000206 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
207 const { return 0; }
208
Shih-wei Liao5170b712010-05-26 00:02:28 +0000209 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000210 /// machine operand requires relocation, record the relocation and return
211 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000212 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000213 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000214
Evan Cheng83b5cf02008-11-05 23:22:34 +0000215 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000216 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000217 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000218
219 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000220 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000221 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000222 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000223 intptr_t ACPV = 0) const;
224 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
225 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
226 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000227 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000228 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000229 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000230}
231
Chris Lattner33fabd72010-02-02 21:48:51 +0000232char ARMCodeEmitter::ID = 0;
233
Bob Wilson87949d42010-03-17 21:16:45 +0000234/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000235/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000236FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
237 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000238 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000239}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000240
Chris Lattner33fabd72010-02-02 21:48:51 +0000241bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000242 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
243 MF.getTarget().getRelocationModel() != Reloc::Static) &&
244 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000245 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
246 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
247 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000248 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000249 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000250 MJTEs = 0;
251 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000252 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000253 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000254 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000255 MMI = &getAnalysis<MachineModuleInfo>();
256 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000257
258 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000259 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000260 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000261 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000262 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000263 MBB != E; ++MBB) {
264 MCE.StartMachineBasicBlock(MBB);
265 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
266 I != E; ++I)
267 emitInstruction(*I);
268 }
269 } while (MCE.finishFunction(MF));
270
271 return false;
272}
273
Evan Cheng83b5cf02008-11-05 23:22:34 +0000274/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000275///
Chris Lattner33fabd72010-02-02 21:48:51 +0000276unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000277 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000278 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000279 case ARM_AM::asr: return 2;
280 case ARM_AM::lsl: return 0;
281 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000282 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000283 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000284 }
Evan Cheng7602e112008-09-02 06:52:38 +0000285 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000286}
287
Shih-wei Liao5170b712010-05-26 00:02:28 +0000288/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000289/// machine operand requires relocation, record the relocation and return zero.
290unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000291 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000292 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000293 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000294 && "Relocation to this function should be for movt or movw");
295
296 if (MO.isImm())
297 return static_cast<unsigned>(MO.getImm());
298 else if (MO.isGlobal())
299 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
300 else if (MO.isSymbol())
301 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
302 else if (MO.isMBB())
303 emitMachineBasicBlock(MO.getMBB(), Reloc);
304 else {
305#ifndef NDEBUG
306 errs() << MO;
307#endif
308 llvm_unreachable("Unsupported operand type for movw/movt");
309 }
310 return 0;
311}
312
Evan Cheng7602e112008-09-02 06:52:38 +0000313/// getMachineOpValue - Return binary encoding of operand. If the machine
314/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000315unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000316 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000317 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000318 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000319 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000320 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000321 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000322 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000323 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000324 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000325 else if (MO.isCPI()) {
326 const TargetInstrDesc &TID = MI.getDesc();
327 // For VFP load, the immediate offset is multiplied by 4.
328 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
329 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
330 emitConstPoolAddress(MO.getIndex(), Reloc);
331 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000332 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000333 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000334 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000335 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000336#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000337 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000338#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000339 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000340 }
Evan Cheng7602e112008-09-02 06:52:38 +0000341 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000342}
343
Evan Cheng057d0c32008-09-18 07:28:19 +0000344/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000345///
Dan Gohman46510a72010-04-15 01:51:59 +0000346void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000347 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000348 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000349 MachineRelocation MR = Indirect
350 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000351 const_cast<GlobalValue *>(GV),
352 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000353 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000354 const_cast<GlobalValue *>(GV), ACPV,
355 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000356 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000357}
358
359/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
360/// be emitted to the current location in the function, and allow it to be PC
361/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000362void ARMCodeEmitter::
363emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000364 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
365 Reloc, ES));
366}
367
368/// emitConstPoolAddress - Arrange for the address of an constant pool
369/// to be emitted to the current location in the function, and allow it to be PC
370/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000371void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000372 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000373 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000374 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000375}
376
377/// emitJumpTableAddress - Arrange for the address of a jump table to
378/// be emitted to the current location in the function, and allow it to be PC
379/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000380void ARMCodeEmitter::
381emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000382 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000383 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000384}
385
Raul Herbster9c1a3822007-08-30 23:29:26 +0000386/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000387void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000388 unsigned Reloc,
389 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000390 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000391 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000392}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000393
Chris Lattner33fabd72010-02-02 21:48:51 +0000394void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000395 DEBUG(errs() << " 0x";
396 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000397 MCE.emitWordLE(Binary);
398}
399
Chris Lattner33fabd72010-02-02 21:48:51 +0000400void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000401 DEBUG(errs() << " 0x";
402 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000403 MCE.emitDWordLE(Binary);
404}
405
Chris Lattner33fabd72010-02-02 21:48:51 +0000406void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000407 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000408
Devang Patelaf0e2722009-10-06 02:19:11 +0000409 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000410
Dan Gohmanfe601042010-06-22 15:08:57 +0000411 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000412 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000413 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000414 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000415 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000416 }
Evan Chengedda31c2008-11-05 18:35:52 +0000417 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000418 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000419 break;
420 case ARMII::DPFrm:
421 case ARMII::DPSoRegFrm:
422 emitDataProcessingInstruction(MI);
423 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000424 case ARMII::LdFrm:
425 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000426 emitLoadStoreInstruction(MI);
427 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000428 case ARMII::LdMiscFrm:
429 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000430 emitMiscLoadStoreInstruction(MI);
431 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000432 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000433 emitLoadStoreMultipleInstruction(MI);
434 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000435 case ARMII::MulFrm:
436 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000437 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000438 case ARMII::ExtFrm:
439 emitExtendInstruction(MI);
440 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000441 case ARMII::ArithMiscFrm:
442 emitMiscArithInstruction(MI);
443 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000444 case ARMII::SatFrm:
445 emitSaturateInstruction(MI);
446 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000447 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000448 emitBranchInstruction(MI);
449 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000450 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000451 emitMiscBranchInstruction(MI);
452 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000453 // VFP instructions.
454 case ARMII::VFPUnaryFrm:
455 case ARMII::VFPBinaryFrm:
456 emitVFPArithInstruction(MI);
457 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000458 case ARMII::VFPConv1Frm:
459 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000460 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000461 case ARMII::VFPConv4Frm:
462 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000463 emitVFPConversionInstruction(MI);
464 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000465 case ARMII::VFPLdStFrm:
466 emitVFPLoadStoreInstruction(MI);
467 break;
468 case ARMII::VFPLdStMulFrm:
469 emitVFPLoadStoreMultipleInstruction(MI);
470 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000471
Bob Wilson1a913ed2010-06-11 21:34:50 +0000472 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000473 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000474 case ARMII::NSetLnFrm:
475 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000476 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000477 case ARMII::NDupFrm:
478 emitNEONDupInstruction(MI);
479 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000480 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000481 emitNEON1RegModImmInstruction(MI);
482 break;
483 case ARMII::N2RegFrm:
484 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000485 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000486 case ARMII::N3RegFrm:
487 emitNEON3RegInstruction(MI);
488 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000489 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000490 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000491}
492
Chris Lattner33fabd72010-02-02 21:48:51 +0000493void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000494 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
495 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000496 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000497
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000498 // Remember the CONSTPOOL_ENTRY address for later relocation.
499 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
500
501 // Emit constpool island entry. In most cases, the actual values will be
502 // resolved and relocated after code emission.
503 if (MCPE.isMachineConstantPoolEntry()) {
504 ARMConstantPoolValue *ACPV =
505 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
506
Chris Lattner705e07f2009-08-23 03:41:05 +0000507 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
508 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000509
Bob Wilson28989a82009-11-02 16:59:06 +0000510 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000511 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000512 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000513 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000514 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000515 isa<Function>(GV),
516 Subtarget->GVIsIndirectSymbol(GV, RelocM),
517 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000518 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000519 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
520 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000521 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000522 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000523 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000524
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000525 DEBUG({
526 errs() << " ** Constant pool #" << CPI << " @ "
527 << (void*)MCE.getCurrentPCValue() << " ";
528 if (const Function *F = dyn_cast<Function>(CV))
529 errs() << F->getName();
530 else
531 errs() << *CV;
532 errs() << '\n';
533 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000534
Dan Gohman46510a72010-04-15 01:51:59 +0000535 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000536 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000537 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000538 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000539 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000540 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000541 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000542 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000543 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000544 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000545 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
546 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000547 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000548 }
549 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000550 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000551 }
552 }
553}
554
Zonr Changf86399b2010-05-25 08:42:45 +0000555void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
556 const MachineOperand &MO0 = MI.getOperand(0);
557 const MachineOperand &MO1 = MI.getOperand(1);
558
559 // Emit the 'movw' instruction.
560 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
561
562 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
563
564 // Set the conditional execution predicate.
565 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
566
567 // Encode Rd.
568 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
569
570 // Encode imm16 as imm4:imm12
571 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
572 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
573 emitWordLE(Binary);
574
575 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
576 // Emit the 'movt' instruction.
577 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
578
579 // Set the conditional execution predicate.
580 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
581
582 // Encode Rd.
583 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
584
585 // Encode imm16 as imm4:imm1, same as movw above.
586 Binary |= Hi16 & 0xFFF;
587 Binary |= ((Hi16 >> 12) & 0xF) << 16;
588 emitWordLE(Binary);
589}
590
Chris Lattner33fabd72010-02-02 21:48:51 +0000591void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000592 const MachineOperand &MO0 = MI.getOperand(0);
593 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000594 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
595 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000596 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
597 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
598
599 // Emit the 'mov' instruction.
600 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
601
602 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000603 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000604
605 // Encode Rd.
606 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
607
608 // Encode so_imm.
609 // Set bit I(25) to identify this is the immediate form of <shifter_op>
610 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000611 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000612 emitWordLE(Binary);
613
614 // Now the 'orr' instruction.
615 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
616
617 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000618 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000619
620 // Encode Rd.
621 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
622
623 // Encode Rn.
624 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
625
626 // Encode so_imm.
627 // Set bit I(25) to identify this is the immediate form of <shifter_op>
628 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000629 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000630 emitWordLE(Binary);
631}
632
Chris Lattner33fabd72010-02-02 21:48:51 +0000633void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000634 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000635
Evan Cheng4df60f52008-11-07 09:06:08 +0000636 const TargetInstrDesc &TID = MI.getDesc();
637
638 // Emit the 'add' instruction.
639 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
640
641 // Set the conditional execution predicate
642 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
643
644 // Encode S bit if MI modifies CPSR.
645 Binary |= getAddrModeSBit(MI, TID);
646
647 // Encode Rd.
648 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
649
650 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000651 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000652
653 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000654 Binary |= 1 << ARMII::I_BitShift;
655 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
656
657 emitWordLE(Binary);
658}
659
Chris Lattner33fabd72010-02-02 21:48:51 +0000660void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000661 unsigned Opcode = MI.getDesc().Opcode;
662
663 // Part of binary is determined by TableGn.
664 unsigned Binary = getBinaryCodeForInstr(MI);
665
666 // Set the conditional execution predicate
667 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
668
669 // Encode S bit if MI modifies CPSR.
670 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
671 Binary |= 1 << ARMII::S_BitShift;
672
673 // Encode register def if there is one.
674 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
675
676 // Encode the shift operation.
677 switch (Opcode) {
678 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000679 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000680 // rrx
681 Binary |= 0x6 << 4;
682 break;
683 case ARM::MOVsrl_flag:
684 // lsr #1
685 Binary |= (0x2 << 4) | (1 << 7);
686 break;
687 case ARM::MOVsra_flag:
688 // asr #1
689 Binary |= (0x4 << 4) | (1 << 7);
690 break;
691 }
692
693 // Encode register Rm.
694 Binary |= getMachineOpValue(MI, 1);
695
696 emitWordLE(Binary);
697}
698
Chris Lattner33fabd72010-02-02 21:48:51 +0000699void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000700 DEBUG(errs() << " ** LPC" << LabelID << " @ "
701 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000702 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
703}
704
Chris Lattner33fabd72010-02-02 21:48:51 +0000705void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000706 unsigned Opcode = MI.getDesc().Opcode;
707 switch (Opcode) {
708 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000709 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000710 case ARM::BX:
711 case ARM::BMOVPCRX:
712 case ARM::BXr9:
713 case ARM::BMOVPCRXr9: {
714 // First emit mov lr, pc
715 unsigned Binary = 0x01a0e00f;
716 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
717 emitWordLE(Binary);
718
719 // and then emit the branch.
720 emitMiscBranchInstruction(MI);
721 break;
722 }
Chris Lattner518bb532010-02-09 19:54:29 +0000723 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000724 // We allow inline assembler nodes with empty bodies - they can
725 // implicitly define registers, which is ok for JIT.
726 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000727 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000728 }
Evan Chengffa6d962008-11-13 23:36:57 +0000729 break;
730 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000731 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000732 case TargetOpcode::EH_LABEL:
733 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
734 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000735 case TargetOpcode::IMPLICIT_DEF:
736 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000737 // Do nothing.
738 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000739 case ARM::CONSTPOOL_ENTRY:
740 emitConstPoolInstruction(MI);
741 break;
742 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000743 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000744 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000745 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000746 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000747 break;
748 }
749 case ARM::PICLDR:
750 case ARM::PICLDRB:
751 case ARM::PICSTR:
752 case ARM::PICSTRB: {
753 // Remember of the address of the PC label for relocation later.
754 addPCLabel(MI.getOperand(2).getImm());
755 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000756 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000757 break;
758 }
759 case ARM::PICLDRH:
760 case ARM::PICLDRSH:
761 case ARM::PICLDRSB:
762 case ARM::PICSTRH: {
763 // Remember of the address of the PC label for relocation later.
764 addPCLabel(MI.getOperand(2).getImm());
765 // These are just load / store instructions that implicitly read pc.
766 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000767 break;
768 }
Zonr Changf86399b2010-05-25 08:42:45 +0000769
770 case ARM::MOVi32imm:
771 emitMOVi32immInstruction(MI);
772 break;
773
Evan Cheng90922132008-11-06 02:25:39 +0000774 case ARM::MOVi2pieces:
775 // Two instructions to materialize a constant.
776 emitMOVi2piecesInstruction(MI);
777 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000778 case ARM::LEApcrelJT:
779 // Materialize jumptable address.
780 emitLEApcrelJTInstruction(MI);
781 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000782 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000783 case ARM::MOVsrl_flag:
784 case ARM::MOVsra_flag:
785 emitPseudoMoveInstruction(MI);
786 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000787 }
788}
789
Bob Wilson87949d42010-03-17 21:16:45 +0000790unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000791 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000792 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000793 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000794 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000795
796 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
797 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
798 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
799
800 // Encode the shift opcode.
801 unsigned SBits = 0;
802 unsigned Rs = MO1.getReg();
803 if (Rs) {
804 // Set shift operand (bit[7:4]).
805 // LSL - 0001
806 // LSR - 0011
807 // ASR - 0101
808 // ROR - 0111
809 // RRX - 0110 and bit[11:8] clear.
810 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000811 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000812 case ARM_AM::lsl: SBits = 0x1; break;
813 case ARM_AM::lsr: SBits = 0x3; break;
814 case ARM_AM::asr: SBits = 0x5; break;
815 case ARM_AM::ror: SBits = 0x7; break;
816 case ARM_AM::rrx: SBits = 0x6; break;
817 }
818 } else {
819 // Set shift operand (bit[6:4]).
820 // LSL - 000
821 // LSR - 010
822 // ASR - 100
823 // ROR - 110
824 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000825 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000826 case ARM_AM::lsl: SBits = 0x0; break;
827 case ARM_AM::lsr: SBits = 0x2; break;
828 case ARM_AM::asr: SBits = 0x4; break;
829 case ARM_AM::ror: SBits = 0x6; break;
830 }
831 }
832 Binary |= SBits << 4;
833 if (SOpc == ARM_AM::rrx)
834 return Binary;
835
836 // Encode the shift operation Rs or shift_imm (except rrx).
837 if (Rs) {
838 // Encode Rs bit[11:8].
839 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000840 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000841 }
842
843 // Encode shift_imm bit[11:7].
844 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
845}
846
Chris Lattner33fabd72010-02-02 21:48:51 +0000847unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000848 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
849 assert(SoImmVal != -1 && "Not a valid so_imm value!");
850
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000851 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000852 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000853 << ARMII::SoRotImmShift;
854
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000855 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000856 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000857 return Binary;
858}
859
Chris Lattner33fabd72010-02-02 21:48:51 +0000860unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000861 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000862 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000863 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000864 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000865 return 1 << ARMII::S_BitShift;
866 }
867 return 0;
868}
869
Bob Wilson87949d42010-03-17 21:16:45 +0000870void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000871 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000872 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000873 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000874
875 // Part of binary is determined by TableGn.
876 unsigned Binary = getBinaryCodeForInstr(MI);
877
Jim Grosbach33412622008-10-07 19:05:35 +0000878 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000879 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000880
Evan Cheng49a9f292008-09-12 22:45:55 +0000881 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000882 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000883
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000884 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000885 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000886 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000887 if (NumDefs)
888 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
889 else if (ImplicitRd)
890 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000891 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000892
Zonr Changf86399b2010-05-25 08:42:45 +0000893 if (TID.Opcode == ARM::MOVi16) {
894 // Get immediate from MI.
895 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
896 ARM::reloc_arm_movw);
897 // Encode imm which is the same as in emitMOVi32immInstruction().
898 Binary |= Lo16 & 0xFFF;
899 Binary |= ((Lo16 >> 12) & 0xF) << 16;
900 emitWordLE(Binary);
901 return;
902 } else if(TID.Opcode == ARM::MOVTi16) {
903 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
904 ARM::reloc_arm_movt) >> 16);
905 Binary |= Hi16 & 0xFFF;
906 Binary |= ((Hi16 >> 12) & 0xF) << 16;
907 emitWordLE(Binary);
908 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000909 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000910 uint32_t v = ~MI.getOperand(2).getImm();
911 int32_t lsb = CountTrailingZeros_32(v);
912 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000913 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000914 Binary |= (msb & 0x1F) << 16;
915 Binary |= (lsb & 0x1F) << 7;
916 emitWordLE(Binary);
917 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000918 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
919 // Encode Rn in Instr{0-3}
920 Binary |= getMachineOpValue(MI, OpIdx++);
921
922 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
923 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
924
925 // Instr{20-16} = widthm1, Instr{11-7} = lsb
926 Binary |= (widthm1 & 0x1F) << 16;
927 Binary |= (lsb & 0x1F) << 7;
928 emitWordLE(Binary);
929 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000930 }
931
Evan Chengd87293c2008-11-06 08:47:38 +0000932 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
933 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
934 ++OpIdx;
935
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000936 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000937 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
938 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000939 if (ImplicitRn)
940 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000941 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000942 else {
943 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
944 ++OpIdx;
945 }
Evan Cheng7602e112008-09-02 06:52:38 +0000946 }
947
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000948 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000949 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000950 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000951 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000952 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000953 return;
954 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000955
Evan Chengedda31c2008-11-05 18:35:52 +0000956 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000957 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000958 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000959 return;
960 }
Evan Cheng7602e112008-09-02 06:52:38 +0000961
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000962 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000963 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000964
Evan Cheng83b5cf02008-11-05 23:22:34 +0000965 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000966}
967
Bob Wilson87949d42010-03-17 21:16:45 +0000968void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000969 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000970 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000971 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000972 unsigned Form = TID.TSFlags & ARMII::FormMask;
973 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000974
Evan Chengedda31c2008-11-05 18:35:52 +0000975 // Part of binary is determined by TableGn.
976 unsigned Binary = getBinaryCodeForInstr(MI);
977
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000978 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
979 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
980 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +0000981 emitWordLE(Binary);
982 return;
983 }
984
Jim Grosbach33412622008-10-07 19:05:35 +0000985 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000986 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000987
Evan Cheng4df60f52008-11-07 09:06:08 +0000988 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000989
990 // Operand 0 of a pre- and post-indexed store is the address base
991 // writeback. Skip it.
992 bool Skipped = false;
993 if (IsPrePost && Form == ARMII::StFrm) {
994 ++OpIdx;
995 Skipped = true;
996 }
997
998 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000999 if (ImplicitRd)
1000 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001001 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001002 else
1003 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001004
1005 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001006 if (ImplicitRn)
1007 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001008 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001009 else
1010 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001011
Evan Cheng05c356e2008-11-08 01:44:13 +00001012 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001013 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001014 ++OpIdx;
1015
Evan Cheng83b5cf02008-11-05 23:22:34 +00001016 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001017 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001018 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001019
Evan Chenge7de7e32008-09-13 01:44:01 +00001020 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001021 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001022 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001023 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001024 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001025 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001026 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1027 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001028 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001029 }
1030
Bill Wendling7d31a162010-10-20 22:44:54 +00001031 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001032 Binary |= 1 << ARMII::I_BitShift;
1033 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1034 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001035 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001036
Evan Cheng70632912008-11-12 07:34:37 +00001037 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001038 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001039 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001040 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1041 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001042 }
1043
Evan Cheng83b5cf02008-11-05 23:22:34 +00001044 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001045}
1046
Chris Lattner33fabd72010-02-02 21:48:51 +00001047void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001048 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001049 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001050 unsigned Form = TID.TSFlags & ARMII::FormMask;
1051 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001052
Evan Chengedda31c2008-11-05 18:35:52 +00001053 // Part of binary is determined by TableGn.
1054 unsigned Binary = getBinaryCodeForInstr(MI);
1055
Jim Grosbach33412622008-10-07 19:05:35 +00001056 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001057 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001058
Evan Cheng148cad82008-11-13 07:34:59 +00001059 unsigned OpIdx = 0;
1060
1061 // Operand 0 of a pre- and post-indexed store is the address base
1062 // writeback. Skip it.
1063 bool Skipped = false;
1064 if (IsPrePost && Form == ARMII::StMiscFrm) {
1065 ++OpIdx;
1066 Skipped = true;
1067 }
1068
Evan Cheng7602e112008-09-02 06:52:38 +00001069 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001070 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001071
Evan Cheng358dec52009-06-15 08:28:29 +00001072 // Skip LDRD and STRD's second operand.
1073 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1074 ++OpIdx;
1075
Evan Cheng7602e112008-09-02 06:52:38 +00001076 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001077 if (ImplicitRn)
1078 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001079 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001080 else
1081 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001082
Evan Cheng05c356e2008-11-08 01:44:13 +00001083 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001084 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001085 ++OpIdx;
1086
Evan Cheng83b5cf02008-11-05 23:22:34 +00001087 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001088 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001089 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001090
Evan Chenge7de7e32008-09-13 01:44:01 +00001091 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001092 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001093 ARMII::U_BitShift);
1094
1095 // If this instr is in register offset/index encoding, set bit[3:0]
1096 // to the corresponding Rm register.
1097 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001098 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001099 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001100 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001101 }
1102
Evan Chengd87293c2008-11-06 08:47:38 +00001103 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001104 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001105 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001106 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001107 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1108 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001109 }
1110
Evan Cheng83b5cf02008-11-05 23:22:34 +00001111 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001112}
1113
Evan Chengcd8e66a2008-11-11 21:48:44 +00001114static unsigned getAddrModeUPBits(unsigned Mode) {
1115 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001116
1117 // Set addressing mode by modifying bits U(23) and P(24)
1118 // IA - Increment after - bit U = 1 and bit P = 0
1119 // IB - Increment before - bit U = 1 and bit P = 1
1120 // DA - Decrement after - bit U = 0 and bit P = 0
1121 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001122 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001123 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001124 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001125 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1126 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1127 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001128 }
1129
Evan Chengcd8e66a2008-11-11 21:48:44 +00001130 return Binary;
1131}
1132
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001133void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1134 const TargetInstrDesc &TID = MI.getDesc();
1135 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1136
Evan Chengcd8e66a2008-11-11 21:48:44 +00001137 // Part of binary is determined by TableGn.
1138 unsigned Binary = getBinaryCodeForInstr(MI);
1139
1140 // Set the conditional execution predicate
1141 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1142
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001143 // Skip operand 0 of an instruction with base register update.
1144 unsigned OpIdx = 0;
1145 if (IsUpdating)
1146 ++OpIdx;
1147
Evan Chengcd8e66a2008-11-11 21:48:44 +00001148 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001149 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001150
1151 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001152 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001153 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1154
Evan Cheng7602e112008-09-02 06:52:38 +00001155 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001156 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001157 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001158
1159 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001160 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001161 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001162 if (!MO.isReg() || MO.isImplicit())
1163 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001164 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001165 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1166 RegNum < 16);
1167 Binary |= 0x1 << RegNum;
1168 }
1169
Evan Cheng83b5cf02008-11-05 23:22:34 +00001170 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001171}
1172
Chris Lattner33fabd72010-02-02 21:48:51 +00001173void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001174 const TargetInstrDesc &TID = MI.getDesc();
1175
1176 // Part of binary is determined by TableGn.
1177 unsigned Binary = getBinaryCodeForInstr(MI);
1178
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001179 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001180 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001181
1182 // Encode S bit if MI modifies CPSR.
1183 Binary |= getAddrModeSBit(MI, TID);
1184
1185 // 32x32->64bit operations have two destination registers. The number
1186 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001187 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001188 if (TID.getNumDefs() == 2)
1189 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1190
1191 // Encode Rd
1192 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1193
1194 // Encode Rm
1195 Binary |= getMachineOpValue(MI, OpIdx++);
1196
1197 // Encode Rs
1198 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1199
Evan Chengfbc9d412008-11-06 01:21:28 +00001200 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1201 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001202 if (TID.getNumOperands() > OpIdx &&
1203 !TID.OpInfo[OpIdx].isPredicate() &&
1204 !TID.OpInfo[OpIdx].isOptionalDef())
1205 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1206
1207 emitWordLE(Binary);
1208}
1209
Chris Lattner33fabd72010-02-02 21:48:51 +00001210void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001211 const TargetInstrDesc &TID = MI.getDesc();
1212
1213 // Part of binary is determined by TableGn.
1214 unsigned Binary = getBinaryCodeForInstr(MI);
1215
1216 // Set the conditional execution predicate
1217 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1218
1219 unsigned OpIdx = 0;
1220
1221 // Encode Rd
1222 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1223
1224 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1225 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1226 if (MO2.isReg()) {
1227 // Two register operand form.
1228 // Encode Rn.
1229 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1230
1231 // Encode Rm.
1232 Binary |= getMachineOpValue(MI, MO2);
1233 ++OpIdx;
1234 } else {
1235 Binary |= getMachineOpValue(MI, MO1);
1236 }
1237
1238 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1239 if (MI.getOperand(OpIdx).isImm() &&
1240 !TID.OpInfo[OpIdx].isPredicate() &&
1241 !TID.OpInfo[OpIdx].isOptionalDef())
1242 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001243
Evan Cheng83b5cf02008-11-05 23:22:34 +00001244 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001245}
1246
Chris Lattner33fabd72010-02-02 21:48:51 +00001247void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001248 const TargetInstrDesc &TID = MI.getDesc();
1249
1250 // Part of binary is determined by TableGn.
1251 unsigned Binary = getBinaryCodeForInstr(MI);
1252
1253 // Set the conditional execution predicate
1254 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1255
1256 unsigned OpIdx = 0;
1257
1258 // Encode Rd
1259 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1260
1261 const MachineOperand &MO = MI.getOperand(OpIdx++);
1262 if (OpIdx == TID.getNumOperands() ||
1263 TID.OpInfo[OpIdx].isPredicate() ||
1264 TID.OpInfo[OpIdx].isOptionalDef()) {
1265 // Encode Rm and it's done.
1266 Binary |= getMachineOpValue(MI, MO);
1267 emitWordLE(Binary);
1268 return;
1269 }
1270
1271 // Encode Rn.
1272 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1273
1274 // Encode Rm.
1275 Binary |= getMachineOpValue(MI, OpIdx++);
1276
1277 // Encode shift_imm.
1278 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001279 if (TID.Opcode == ARM::PKHTB) {
1280 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1281 if (ShiftAmt == 32)
1282 ShiftAmt = 0;
1283 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001284 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1285 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001286
Evan Cheng8b59db32008-11-07 01:41:35 +00001287 emitWordLE(Binary);
1288}
1289
Bob Wilson9a1c1892010-08-11 00:01:18 +00001290void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1291 const TargetInstrDesc &TID = MI.getDesc();
1292
1293 // Part of binary is determined by TableGen.
1294 unsigned Binary = getBinaryCodeForInstr(MI);
1295
1296 // Set the conditional execution predicate
1297 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1298
1299 // Encode Rd
1300 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1301
1302 // Encode saturate bit position.
1303 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001304 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001305 Pos -= 1;
1306 assert((Pos < 16 || (Pos < 32 &&
1307 TID.Opcode != ARM::SSAT16 &&
1308 TID.Opcode != ARM::USAT16)) &&
1309 "saturate bit position out of range");
1310 Binary |= Pos << 16;
1311
1312 // Encode Rm
1313 Binary |= getMachineOpValue(MI, 2);
1314
1315 // Encode shift_imm.
1316 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001317 unsigned ShiftOp = MI.getOperand(3).getImm();
1318 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1319 if (Opc == ARM_AM::asr)
1320 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001321 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001322 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001323 ShiftAmt = 0;
1324 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1325 Binary |= ShiftAmt << ARMII::ShiftShift;
1326 }
1327
1328 emitWordLE(Binary);
1329}
1330
Chris Lattner33fabd72010-02-02 21:48:51 +00001331void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001332 const TargetInstrDesc &TID = MI.getDesc();
1333
Torok Edwindac237e2009-07-08 20:53:28 +00001334 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001335 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001336 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001337
Evan Cheng7602e112008-09-02 06:52:38 +00001338 // Part of binary is determined by TableGn.
1339 unsigned Binary = getBinaryCodeForInstr(MI);
1340
Evan Chengedda31c2008-11-05 18:35:52 +00001341 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001342 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001343
1344 // Set signed_immed_24 field
1345 Binary |= getMachineOpValue(MI, 0);
1346
Evan Cheng83b5cf02008-11-05 23:22:34 +00001347 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001348}
1349
Chris Lattner33fabd72010-02-02 21:48:51 +00001350void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001351 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001352 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001353 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001354 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1355 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001356
1357 // Now emit the jump table entries.
1358 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1359 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1360 if (IsPIC)
1361 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001362 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001363 else
1364 // Absolute DestBB address.
1365 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1366 emitWordLE(0);
1367 }
1368}
1369
Chris Lattner33fabd72010-02-02 21:48:51 +00001370void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001371 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001372
Evan Cheng437c1732008-11-07 22:30:53 +00001373 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001374 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001375 // First emit a ldr pc, [] instruction.
1376 emitDataProcessingInstruction(MI, ARM::PC);
1377
1378 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001379 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001380 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001381 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1382 emitInlineJumpTable(JTIndex);
1383 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001384 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001385 // First emit a ldr pc, [] instruction.
1386 emitLoadStoreInstruction(MI, ARM::PC);
1387
1388 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001389 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001390 return;
1391 }
1392
Evan Chengedda31c2008-11-05 18:35:52 +00001393 // Part of binary is determined by TableGn.
1394 unsigned Binary = getBinaryCodeForInstr(MI);
1395
1396 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001397 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001398
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001399 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001400 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001401 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001402 else
Evan Chengedda31c2008-11-05 18:35:52 +00001403 // otherwise, set the return register
1404 Binary |= getMachineOpValue(MI, 0);
1405
Evan Cheng83b5cf02008-11-05 23:22:34 +00001406 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001407}
Evan Cheng7602e112008-09-02 06:52:38 +00001408
Evan Cheng80a11982008-11-12 06:41:41 +00001409static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001410 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001411 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001412 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001413 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001414 if (!isSPVFP)
1415 Binary |= RegD << ARMII::RegRdShift;
1416 else {
1417 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1418 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1419 }
Evan Cheng80a11982008-11-12 06:41:41 +00001420 return Binary;
1421}
Evan Cheng78be83d2008-11-11 19:40:26 +00001422
Evan Cheng80a11982008-11-12 06:41:41 +00001423static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001424 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001425 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001426 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001427 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001428 if (!isSPVFP)
1429 Binary |= RegN << ARMII::RegRnShift;
1430 else {
1431 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1432 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1433 }
Evan Cheng80a11982008-11-12 06:41:41 +00001434 return Binary;
1435}
Evan Chengd06d48d2008-11-12 02:19:38 +00001436
Evan Cheng80a11982008-11-12 06:41:41 +00001437static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1438 unsigned RegM = MI.getOperand(OpIdx).getReg();
1439 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001440 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001441 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001442 if (!isSPVFP)
1443 Binary |= RegM;
1444 else {
1445 Binary |= ((RegM & 0x1E) >> 1);
1446 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001447 }
Evan Cheng80a11982008-11-12 06:41:41 +00001448 return Binary;
1449}
1450
Chris Lattner33fabd72010-02-02 21:48:51 +00001451void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001452 const TargetInstrDesc &TID = MI.getDesc();
1453
1454 // Part of binary is determined by TableGn.
1455 unsigned Binary = getBinaryCodeForInstr(MI);
1456
1457 // Set the conditional execution predicate
1458 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1459
1460 unsigned OpIdx = 0;
1461 assert((Binary & ARMII::D_BitShift) == 0 &&
1462 (Binary & ARMII::N_BitShift) == 0 &&
1463 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1464
1465 // Encode Dd / Sd.
1466 Binary |= encodeVFPRd(MI, OpIdx++);
1467
1468 // If this is a two-address operand, skip it, e.g. FMACD.
1469 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1470 ++OpIdx;
1471
1472 // Encode Dn / Sn.
1473 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001474 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001475
1476 if (OpIdx == TID.getNumOperands() ||
1477 TID.OpInfo[OpIdx].isPredicate() ||
1478 TID.OpInfo[OpIdx].isOptionalDef()) {
1479 // FCMPEZD etc. has only one operand.
1480 emitWordLE(Binary);
1481 return;
1482 }
1483
1484 // Encode Dm / Sm.
1485 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001486
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001487 emitWordLE(Binary);
1488}
1489
Bob Wilson87949d42010-03-17 21:16:45 +00001490void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001491 const TargetInstrDesc &TID = MI.getDesc();
1492 unsigned Form = TID.TSFlags & ARMII::FormMask;
1493
1494 // Part of binary is determined by TableGn.
1495 unsigned Binary = getBinaryCodeForInstr(MI);
1496
1497 // Set the conditional execution predicate
1498 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1499
1500 switch (Form) {
1501 default: break;
1502 case ARMII::VFPConv1Frm:
1503 case ARMII::VFPConv2Frm:
1504 case ARMII::VFPConv3Frm:
1505 // Encode Dd / Sd.
1506 Binary |= encodeVFPRd(MI, 0);
1507 break;
1508 case ARMII::VFPConv4Frm:
1509 // Encode Dn / Sn.
1510 Binary |= encodeVFPRn(MI, 0);
1511 break;
1512 case ARMII::VFPConv5Frm:
1513 // Encode Dm / Sm.
1514 Binary |= encodeVFPRm(MI, 0);
1515 break;
1516 }
1517
1518 switch (Form) {
1519 default: break;
1520 case ARMII::VFPConv1Frm:
1521 // Encode Dm / Sm.
1522 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001523 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001524 case ARMII::VFPConv2Frm:
1525 case ARMII::VFPConv3Frm:
1526 // Encode Dn / Sn.
1527 Binary |= encodeVFPRn(MI, 1);
1528 break;
1529 case ARMII::VFPConv4Frm:
1530 case ARMII::VFPConv5Frm:
1531 // Encode Dd / Sd.
1532 Binary |= encodeVFPRd(MI, 1);
1533 break;
1534 }
1535
1536 if (Form == ARMII::VFPConv5Frm)
1537 // Encode Dn / Sn.
1538 Binary |= encodeVFPRn(MI, 2);
1539 else if (Form == ARMII::VFPConv3Frm)
1540 // Encode Dm / Sm.
1541 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001542
1543 emitWordLE(Binary);
1544}
1545
Chris Lattner33fabd72010-02-02 21:48:51 +00001546void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001547 // Part of binary is determined by TableGn.
1548 unsigned Binary = getBinaryCodeForInstr(MI);
1549
1550 // Set the conditional execution predicate
1551 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1552
1553 unsigned OpIdx = 0;
1554
1555 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001556 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001557
1558 // Encode address base.
1559 const MachineOperand &Base = MI.getOperand(OpIdx++);
1560 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1561
1562 // If there is a non-zero immediate offset, encode it.
1563 if (Base.isReg()) {
1564 const MachineOperand &Offset = MI.getOperand(OpIdx);
1565 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1566 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1567 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001568 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001569 emitWordLE(Binary);
1570 return;
1571 }
1572 }
1573
1574 // If immediate offset is omitted, default to +0.
1575 Binary |= 1 << ARMII::U_BitShift;
1576
1577 emitWordLE(Binary);
1578}
1579
Bob Wilson87949d42010-03-17 21:16:45 +00001580void
1581ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001582 const TargetInstrDesc &TID = MI.getDesc();
1583 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1584
Evan Chengcd8e66a2008-11-11 21:48:44 +00001585 // Part of binary is determined by TableGn.
1586 unsigned Binary = getBinaryCodeForInstr(MI);
1587
1588 // Set the conditional execution predicate
1589 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1590
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001591 // Skip operand 0 of an instruction with base register update.
1592 unsigned OpIdx = 0;
1593 if (IsUpdating)
1594 ++OpIdx;
1595
Evan Chengcd8e66a2008-11-11 21:48:44 +00001596 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001597 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001598
1599 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001600 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001601 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001602
1603 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001604 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001605 Binary |= 0x1 << ARMII::W_BitShift;
1606
1607 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001608 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001609
Bob Wilsond4bfd542010-08-27 23:18:17 +00001610 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001611 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001612 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001613 const MachineOperand &MO = MI.getOperand(i);
1614 if (!MO.isReg() || MO.isImplicit())
1615 break;
1616 ++NumRegs;
1617 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001618 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1619 // Otherwise, it will be 0, in the case of 32-bit registers.
1620 if(Binary & 0x100)
1621 Binary |= NumRegs * 2;
1622 else
1623 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001624
1625 emitWordLE(Binary);
1626}
1627
Bob Wilson1a913ed2010-06-11 21:34:50 +00001628static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1629 unsigned RegD = MI.getOperand(OpIdx).getReg();
1630 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001631 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001632 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1633 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1634 return Binary;
1635}
1636
Bob Wilson5e7b6072010-06-25 22:40:46 +00001637static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1638 unsigned RegN = MI.getOperand(OpIdx).getReg();
1639 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001640 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001641 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1642 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1643 return Binary;
1644}
1645
Bob Wilson583a2a02010-06-25 21:17:19 +00001646static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1647 unsigned RegM = MI.getOperand(OpIdx).getReg();
1648 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001649 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001650 Binary |= (RegM & 0xf);
1651 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1652 return Binary;
1653}
1654
Bob Wilsond896a972010-06-28 21:12:19 +00001655/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1656/// data-processing instruction to the corresponding Thumb encoding.
1657static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1658 assert((Binary & 0xfe000000) == 0xf2000000 &&
1659 "not an ARM NEON data-processing instruction");
1660 unsigned UBit = (Binary >> 24) & 1;
1661 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1662}
1663
Bob Wilsond5a563d2010-06-29 17:34:07 +00001664void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001665 unsigned Binary = getBinaryCodeForInstr(MI);
1666
Bob Wilsond5a563d2010-06-29 17:34:07 +00001667 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1668 const TargetInstrDesc &TID = MI.getDesc();
1669 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1670 RegTOpIdx = 0;
1671 RegNOpIdx = 1;
1672 LnOpIdx = 2;
1673 } else { // ARMII::NSetLnFrm
1674 RegTOpIdx = 2;
1675 RegNOpIdx = 0;
1676 LnOpIdx = 3;
1677 }
1678
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001679 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001680 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001681
Bob Wilsond5a563d2010-06-29 17:34:07 +00001682 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001683 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001684 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001685 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001686
1687 unsigned LaneShift;
1688 if ((Binary & (1 << 22)) != 0)
1689 LaneShift = 0; // 8-bit elements
1690 else if ((Binary & (1 << 5)) != 0)
1691 LaneShift = 1; // 16-bit elements
1692 else
1693 LaneShift = 2; // 32-bit elements
1694
Bob Wilsond5a563d2010-06-29 17:34:07 +00001695 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001696 unsigned Opc1 = Lane >> 2;
1697 unsigned Opc2 = Lane & 3;
1698 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1699 Binary |= (Opc1 << 21);
1700 Binary |= (Opc2 << 5);
1701
1702 emitWordLE(Binary);
1703}
1704
Bob Wilson21773e72010-06-29 20:13:29 +00001705void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1706 unsigned Binary = getBinaryCodeForInstr(MI);
1707
1708 // Set the conditional execution predicate
1709 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1710
1711 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001712 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001713 Binary |= (RegT << ARMII::RegRdShift);
1714 Binary |= encodeNEONRn(MI, 0);
1715 emitWordLE(Binary);
1716}
1717
Bob Wilson583a2a02010-06-25 21:17:19 +00001718void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001719 unsigned Binary = getBinaryCodeForInstr(MI);
1720 // Destination register is encoded in Dd.
1721 Binary |= encodeNEONRd(MI, 0);
1722 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1723 unsigned Imm = MI.getOperand(1).getImm();
1724 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001725 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001726 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001727 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001728 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001729 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001730 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001731 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001732 emitWordLE(Binary);
1733}
1734
Bob Wilson583a2a02010-06-25 21:17:19 +00001735void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001736 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001737 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001738 // Destination register is encoded in Dd; source register in Dm.
1739 unsigned OpIdx = 0;
1740 Binary |= encodeNEONRd(MI, OpIdx++);
1741 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1742 ++OpIdx;
1743 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001744 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001745 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001746 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1747 emitWordLE(Binary);
1748}
1749
Bob Wilson5e7b6072010-06-25 22:40:46 +00001750void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1751 const TargetInstrDesc &TID = MI.getDesc();
1752 unsigned Binary = getBinaryCodeForInstr(MI);
1753 // Destination register is encoded in Dd; source registers in Dn and Dm.
1754 unsigned OpIdx = 0;
1755 Binary |= encodeNEONRd(MI, OpIdx++);
1756 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1757 ++OpIdx;
1758 Binary |= encodeNEONRn(MI, OpIdx++);
1759 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1760 ++OpIdx;
1761 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001762 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001763 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001764 // FIXME: This does not handle VMOVDneon or VMOVQ.
1765 emitWordLE(Binary);
1766}
1767
Evan Cheng7602e112008-09-02 06:52:38 +00001768#include "ARMGenCodeEmitter.inc"