blob: d49a79d7f98c1c0dfb4b50dd711baa5a617f985a [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000104
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000105 unsigned getAddrModeSBit(const MachineInstr &MI,
106 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000107
Evan Cheng83b5cf02008-11-05 23:22:34 +0000108 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000109 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000110 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000111
Evan Cheng83b5cf02008-11-05 23:22:34 +0000112 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000113 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
Evan Cheng83b5cf02008-11-05 23:22:34 +0000116 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
117 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000118
119 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
120
Evan Chengfbc9d412008-11-06 01:21:28 +0000121 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000122
Evan Cheng97f48c32008-11-06 22:15:19 +0000123 void emitExtendInstruction(const MachineInstr &MI);
124
Evan Cheng8b59db32008-11-07 01:41:35 +0000125 void emitMiscArithInstruction(const MachineInstr &MI);
126
Bob Wilson9a1c1892010-08-11 00:01:18 +0000127 void emitSaturateInstruction(const MachineInstr &MI);
128
Evan Chengedda31c2008-11-05 18:35:52 +0000129 void emitBranchInstruction(const MachineInstr &MI);
130
Evan Cheng437c1732008-11-07 22:30:53 +0000131 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000132
Evan Chengedda31c2008-11-05 18:35:52 +0000133 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000134
Evan Cheng96581d32008-11-11 02:11:05 +0000135 void emitVFPArithInstruction(const MachineInstr &MI);
136
Evan Cheng78be83d2008-11-11 19:40:26 +0000137 void emitVFPConversionInstruction(const MachineInstr &MI);
138
Evan Chengcd8e66a2008-11-11 21:48:44 +0000139 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
140
141 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
142
143 void emitMiscInstruction(const MachineInstr &MI);
144
Bob Wilsond5a563d2010-06-29 17:34:07 +0000145 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000146 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000147 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
148 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000149 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000150
Evan Cheng7602e112008-09-02 06:52:38 +0000151 /// getMachineOpValue - Return binary encoding of operand. If the machine
152 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000153 unsigned getMachineOpValue(const MachineInstr &MI,
154 const MachineOperand &MO) const;
155 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000156 return getMachineOpValue(MI, MI.getOperand(OpIdx));
157 }
Evan Cheng7602e112008-09-02 06:52:38 +0000158
Jim Grosbach08bd5492010-10-12 23:00:24 +0000159 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
160 // TableGen'erated getBinaryCodeForInstr() function to encode any
161 // operand values, instead querying getMachineOpValue() directly for
162 // each operand it needs to encode. Thus, any of the new encoder
163 // helper functions can simply return 0 as the values the return
164 // are already handled elsewhere. They are placeholders to allow this
165 // encoder to continue to function until the MC encoder is sufficiently
166 // far along that this one can be eliminated entirely.
167 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
168 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000169 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
170 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000171 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
172 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000173
Shih-wei Liao5170b712010-05-26 00:02:28 +0000174 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000175 /// machine operand requires relocation, record the relocation and return
176 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000177 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000178 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000179
Evan Cheng83b5cf02008-11-05 23:22:34 +0000180 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000181 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000182 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000183
184 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000185 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000186 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000187 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000188 intptr_t ACPV = 0) const;
189 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
190 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
191 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000192 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000193 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000194 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000195}
196
Chris Lattner33fabd72010-02-02 21:48:51 +0000197char ARMCodeEmitter::ID = 0;
198
Bob Wilson87949d42010-03-17 21:16:45 +0000199/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000200/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000201FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
202 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000203 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000204}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000205
Chris Lattner33fabd72010-02-02 21:48:51 +0000206bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000207 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
208 MF.getTarget().getRelocationModel() != Reloc::Static) &&
209 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000210 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
211 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
212 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000213 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000214 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000215 MJTEs = 0;
216 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000217 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000218 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000219 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000220 MMI = &getAnalysis<MachineModuleInfo>();
221 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000222
223 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000224 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000225 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000226 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000227 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000228 MBB != E; ++MBB) {
229 MCE.StartMachineBasicBlock(MBB);
230 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
231 I != E; ++I)
232 emitInstruction(*I);
233 }
234 } while (MCE.finishFunction(MF));
235
236 return false;
237}
238
Evan Cheng83b5cf02008-11-05 23:22:34 +0000239/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000240///
Chris Lattner33fabd72010-02-02 21:48:51 +0000241unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000242 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000243 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000244 case ARM_AM::asr: return 2;
245 case ARM_AM::lsl: return 0;
246 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000247 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000248 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000249 }
Evan Cheng7602e112008-09-02 06:52:38 +0000250 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000251}
252
Shih-wei Liao5170b712010-05-26 00:02:28 +0000253/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000254/// machine operand requires relocation, record the relocation and return zero.
255unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000256 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000257 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000258 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000259 && "Relocation to this function should be for movt or movw");
260
261 if (MO.isImm())
262 return static_cast<unsigned>(MO.getImm());
263 else if (MO.isGlobal())
264 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
265 else if (MO.isSymbol())
266 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
267 else if (MO.isMBB())
268 emitMachineBasicBlock(MO.getMBB(), Reloc);
269 else {
270#ifndef NDEBUG
271 errs() << MO;
272#endif
273 llvm_unreachable("Unsupported operand type for movw/movt");
274 }
275 return 0;
276}
277
Evan Cheng7602e112008-09-02 06:52:38 +0000278/// getMachineOpValue - Return binary encoding of operand. If the machine
279/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000280unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000281 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000282 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000283 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000284 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000285 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000286 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000287 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000288 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000289 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000290 else if (MO.isCPI()) {
291 const TargetInstrDesc &TID = MI.getDesc();
292 // For VFP load, the immediate offset is multiplied by 4.
293 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
294 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
295 emitConstPoolAddress(MO.getIndex(), Reloc);
296 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000297 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000298 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000299 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000300 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000301#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000302 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000303#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000304 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000305 }
Evan Cheng7602e112008-09-02 06:52:38 +0000306 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000307}
308
Evan Cheng057d0c32008-09-18 07:28:19 +0000309/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000310///
Dan Gohman46510a72010-04-15 01:51:59 +0000311void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000312 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000313 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000314 MachineRelocation MR = Indirect
315 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000316 const_cast<GlobalValue *>(GV),
317 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000318 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000319 const_cast<GlobalValue *>(GV), ACPV,
320 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000321 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000322}
323
324/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
325/// be emitted to the current location in the function, and allow it to be PC
326/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000327void ARMCodeEmitter::
328emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000329 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
330 Reloc, ES));
331}
332
333/// emitConstPoolAddress - Arrange for the address of an constant pool
334/// to be emitted to the current location in the function, and allow it to be PC
335/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000336void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000337 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000338 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000339 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000340}
341
342/// emitJumpTableAddress - Arrange for the address of a jump table to
343/// be emitted to the current location in the function, and allow it to be PC
344/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000345void ARMCodeEmitter::
346emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000347 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000348 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000349}
350
Raul Herbster9c1a3822007-08-30 23:29:26 +0000351/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000352void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000353 unsigned Reloc,
354 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000355 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000356 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000357}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000358
Chris Lattner33fabd72010-02-02 21:48:51 +0000359void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000360 DEBUG(errs() << " 0x";
361 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000362 MCE.emitWordLE(Binary);
363}
364
Chris Lattner33fabd72010-02-02 21:48:51 +0000365void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000366 DEBUG(errs() << " 0x";
367 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000368 MCE.emitDWordLE(Binary);
369}
370
Chris Lattner33fabd72010-02-02 21:48:51 +0000371void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000372 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000373
Devang Patelaf0e2722009-10-06 02:19:11 +0000374 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000375
Dan Gohmanfe601042010-06-22 15:08:57 +0000376 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000377 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000378 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000379 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000380 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000381 }
Evan Chengedda31c2008-11-05 18:35:52 +0000382 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000383 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000384 break;
385 case ARMII::DPFrm:
386 case ARMII::DPSoRegFrm:
387 emitDataProcessingInstruction(MI);
388 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000389 case ARMII::LdFrm:
390 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000391 emitLoadStoreInstruction(MI);
392 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000393 case ARMII::LdMiscFrm:
394 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000395 emitMiscLoadStoreInstruction(MI);
396 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000397 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000398 emitLoadStoreMultipleInstruction(MI);
399 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000400 case ARMII::MulFrm:
401 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000402 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000403 case ARMII::ExtFrm:
404 emitExtendInstruction(MI);
405 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000406 case ARMII::ArithMiscFrm:
407 emitMiscArithInstruction(MI);
408 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000409 case ARMII::SatFrm:
410 emitSaturateInstruction(MI);
411 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000412 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000413 emitBranchInstruction(MI);
414 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000415 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000416 emitMiscBranchInstruction(MI);
417 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000418 // VFP instructions.
419 case ARMII::VFPUnaryFrm:
420 case ARMII::VFPBinaryFrm:
421 emitVFPArithInstruction(MI);
422 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000423 case ARMII::VFPConv1Frm:
424 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000425 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000426 case ARMII::VFPConv4Frm:
427 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000428 emitVFPConversionInstruction(MI);
429 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000430 case ARMII::VFPLdStFrm:
431 emitVFPLoadStoreInstruction(MI);
432 break;
433 case ARMII::VFPLdStMulFrm:
434 emitVFPLoadStoreMultipleInstruction(MI);
435 break;
436 case ARMII::VFPMiscFrm:
437 emitMiscInstruction(MI);
438 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000439 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000440 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000441 case ARMII::NSetLnFrm:
442 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000443 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000444 case ARMII::NDupFrm:
445 emitNEONDupInstruction(MI);
446 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000447 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000448 emitNEON1RegModImmInstruction(MI);
449 break;
450 case ARMII::N2RegFrm:
451 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000452 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000453 case ARMII::N3RegFrm:
454 emitNEON3RegInstruction(MI);
455 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000456 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000457 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000458}
459
Chris Lattner33fabd72010-02-02 21:48:51 +0000460void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000461 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
462 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000463 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000464
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000465 // Remember the CONSTPOOL_ENTRY address for later relocation.
466 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
467
468 // Emit constpool island entry. In most cases, the actual values will be
469 // resolved and relocated after code emission.
470 if (MCPE.isMachineConstantPoolEntry()) {
471 ARMConstantPoolValue *ACPV =
472 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
473
Chris Lattner705e07f2009-08-23 03:41:05 +0000474 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
475 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000476
Bob Wilson28989a82009-11-02 16:59:06 +0000477 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000478 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000479 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000480 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000481 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000482 isa<Function>(GV),
483 Subtarget->GVIsIndirectSymbol(GV, RelocM),
484 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000485 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000486 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
487 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000488 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000489 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000490 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000491
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000492 DEBUG({
493 errs() << " ** Constant pool #" << CPI << " @ "
494 << (void*)MCE.getCurrentPCValue() << " ";
495 if (const Function *F = dyn_cast<Function>(CV))
496 errs() << F->getName();
497 else
498 errs() << *CV;
499 errs() << '\n';
500 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000501
Dan Gohman46510a72010-04-15 01:51:59 +0000502 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000503 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000504 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000505 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000506 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000507 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000508 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000509 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000510 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000511 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000512 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
513 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000514 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000515 }
516 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000517 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000518 }
519 }
520}
521
Zonr Changf86399b2010-05-25 08:42:45 +0000522void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
523 const MachineOperand &MO0 = MI.getOperand(0);
524 const MachineOperand &MO1 = MI.getOperand(1);
525
526 // Emit the 'movw' instruction.
527 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
528
529 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
530
531 // Set the conditional execution predicate.
532 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
533
534 // Encode Rd.
535 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
536
537 // Encode imm16 as imm4:imm12
538 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
539 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
540 emitWordLE(Binary);
541
542 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
543 // Emit the 'movt' instruction.
544 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
545
546 // Set the conditional execution predicate.
547 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
548
549 // Encode Rd.
550 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
551
552 // Encode imm16 as imm4:imm1, same as movw above.
553 Binary |= Hi16 & 0xFFF;
554 Binary |= ((Hi16 >> 12) & 0xF) << 16;
555 emitWordLE(Binary);
556}
557
Chris Lattner33fabd72010-02-02 21:48:51 +0000558void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000559 const MachineOperand &MO0 = MI.getOperand(0);
560 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000561 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
562 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000563 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
564 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
565
566 // Emit the 'mov' instruction.
567 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
568
569 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000570 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000571
572 // Encode Rd.
573 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
574
575 // Encode so_imm.
576 // Set bit I(25) to identify this is the immediate form of <shifter_op>
577 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000578 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000579 emitWordLE(Binary);
580
581 // Now the 'orr' instruction.
582 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
583
584 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000585 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000586
587 // Encode Rd.
588 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
589
590 // Encode Rn.
591 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
592
593 // Encode so_imm.
594 // Set bit I(25) to identify this is the immediate form of <shifter_op>
595 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000596 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000597 emitWordLE(Binary);
598}
599
Chris Lattner33fabd72010-02-02 21:48:51 +0000600void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000601 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000602
Evan Cheng4df60f52008-11-07 09:06:08 +0000603 const TargetInstrDesc &TID = MI.getDesc();
604
605 // Emit the 'add' instruction.
606 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
607
608 // Set the conditional execution predicate
609 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
610
611 // Encode S bit if MI modifies CPSR.
612 Binary |= getAddrModeSBit(MI, TID);
613
614 // Encode Rd.
615 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
616
617 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000618 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000619
620 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000621 Binary |= 1 << ARMII::I_BitShift;
622 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
623
624 emitWordLE(Binary);
625}
626
Chris Lattner33fabd72010-02-02 21:48:51 +0000627void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000628 unsigned Opcode = MI.getDesc().Opcode;
629
630 // Part of binary is determined by TableGn.
631 unsigned Binary = getBinaryCodeForInstr(MI);
632
633 // Set the conditional execution predicate
634 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
635
636 // Encode S bit if MI modifies CPSR.
637 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
638 Binary |= 1 << ARMII::S_BitShift;
639
640 // Encode register def if there is one.
641 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
642
643 // Encode the shift operation.
644 switch (Opcode) {
645 default: break;
646 case ARM::MOVrx:
647 // rrx
648 Binary |= 0x6 << 4;
649 break;
650 case ARM::MOVsrl_flag:
651 // lsr #1
652 Binary |= (0x2 << 4) | (1 << 7);
653 break;
654 case ARM::MOVsra_flag:
655 // asr #1
656 Binary |= (0x4 << 4) | (1 << 7);
657 break;
658 }
659
660 // Encode register Rm.
661 Binary |= getMachineOpValue(MI, 1);
662
663 emitWordLE(Binary);
664}
665
Chris Lattner33fabd72010-02-02 21:48:51 +0000666void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000667 DEBUG(errs() << " ** LPC" << LabelID << " @ "
668 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000669 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
670}
671
Chris Lattner33fabd72010-02-02 21:48:51 +0000672void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000673 unsigned Opcode = MI.getDesc().Opcode;
674 switch (Opcode) {
675 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000676 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000677 case ARM::BX:
678 case ARM::BMOVPCRX:
679 case ARM::BXr9:
680 case ARM::BMOVPCRXr9: {
681 // First emit mov lr, pc
682 unsigned Binary = 0x01a0e00f;
683 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
684 emitWordLE(Binary);
685
686 // and then emit the branch.
687 emitMiscBranchInstruction(MI);
688 break;
689 }
Chris Lattner518bb532010-02-09 19:54:29 +0000690 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000691 // We allow inline assembler nodes with empty bodies - they can
692 // implicitly define registers, which is ok for JIT.
693 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000694 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000695 }
Evan Chengffa6d962008-11-13 23:36:57 +0000696 break;
697 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000698 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000699 case TargetOpcode::EH_LABEL:
700 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
701 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000702 case TargetOpcode::IMPLICIT_DEF:
703 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000704 // Do nothing.
705 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000706 case ARM::CONSTPOOL_ENTRY:
707 emitConstPoolInstruction(MI);
708 break;
709 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000710 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000711 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000712 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000713 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000714 break;
715 }
716 case ARM::PICLDR:
717 case ARM::PICLDRB:
718 case ARM::PICSTR:
719 case ARM::PICSTRB: {
720 // Remember of the address of the PC label for relocation later.
721 addPCLabel(MI.getOperand(2).getImm());
722 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000723 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000724 break;
725 }
726 case ARM::PICLDRH:
727 case ARM::PICLDRSH:
728 case ARM::PICLDRSB:
729 case ARM::PICSTRH: {
730 // Remember of the address of the PC label for relocation later.
731 addPCLabel(MI.getOperand(2).getImm());
732 // These are just load / store instructions that implicitly read pc.
733 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000734 break;
735 }
Zonr Changf86399b2010-05-25 08:42:45 +0000736
737 case ARM::MOVi32imm:
738 emitMOVi32immInstruction(MI);
739 break;
740
Evan Cheng90922132008-11-06 02:25:39 +0000741 case ARM::MOVi2pieces:
742 // Two instructions to materialize a constant.
743 emitMOVi2piecesInstruction(MI);
744 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000745 case ARM::LEApcrelJT:
746 // Materialize jumptable address.
747 emitLEApcrelJTInstruction(MI);
748 break;
Evan Chenga9562552008-11-14 20:09:11 +0000749 case ARM::MOVrx:
750 case ARM::MOVsrl_flag:
751 case ARM::MOVsra_flag:
752 emitPseudoMoveInstruction(MI);
753 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000754 }
755}
756
Bob Wilson87949d42010-03-17 21:16:45 +0000757unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000758 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000759 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000760 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000761 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000762
763 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
764 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
765 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
766
767 // Encode the shift opcode.
768 unsigned SBits = 0;
769 unsigned Rs = MO1.getReg();
770 if (Rs) {
771 // Set shift operand (bit[7:4]).
772 // LSL - 0001
773 // LSR - 0011
774 // ASR - 0101
775 // ROR - 0111
776 // RRX - 0110 and bit[11:8] clear.
777 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000778 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000779 case ARM_AM::lsl: SBits = 0x1; break;
780 case ARM_AM::lsr: SBits = 0x3; break;
781 case ARM_AM::asr: SBits = 0x5; break;
782 case ARM_AM::ror: SBits = 0x7; break;
783 case ARM_AM::rrx: SBits = 0x6; break;
784 }
785 } else {
786 // Set shift operand (bit[6:4]).
787 // LSL - 000
788 // LSR - 010
789 // ASR - 100
790 // ROR - 110
791 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000792 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000793 case ARM_AM::lsl: SBits = 0x0; break;
794 case ARM_AM::lsr: SBits = 0x2; break;
795 case ARM_AM::asr: SBits = 0x4; break;
796 case ARM_AM::ror: SBits = 0x6; break;
797 }
798 }
799 Binary |= SBits << 4;
800 if (SOpc == ARM_AM::rrx)
801 return Binary;
802
803 // Encode the shift operation Rs or shift_imm (except rrx).
804 if (Rs) {
805 // Encode Rs bit[11:8].
806 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000807 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000808 }
809
810 // Encode shift_imm bit[11:7].
811 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
812}
813
Chris Lattner33fabd72010-02-02 21:48:51 +0000814unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000815 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
816 assert(SoImmVal != -1 && "Not a valid so_imm value!");
817
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000818 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000819 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000820 << ARMII::SoRotImmShift;
821
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000822 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000823 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000824 return Binary;
825}
826
Chris Lattner33fabd72010-02-02 21:48:51 +0000827unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000828 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000829 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000830 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000831 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000832 return 1 << ARMII::S_BitShift;
833 }
834 return 0;
835}
836
Bob Wilson87949d42010-03-17 21:16:45 +0000837void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000838 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000839 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000840 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000841
842 // Part of binary is determined by TableGn.
843 unsigned Binary = getBinaryCodeForInstr(MI);
844
Jim Grosbach33412622008-10-07 19:05:35 +0000845 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000846 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000847
Evan Cheng49a9f292008-09-12 22:45:55 +0000848 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000849 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000850
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000851 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000852 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000853 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000854 if (NumDefs)
855 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
856 else if (ImplicitRd)
857 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000858 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000859
Zonr Changf86399b2010-05-25 08:42:45 +0000860 if (TID.Opcode == ARM::MOVi16) {
861 // Get immediate from MI.
862 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
863 ARM::reloc_arm_movw);
864 // Encode imm which is the same as in emitMOVi32immInstruction().
865 Binary |= Lo16 & 0xFFF;
866 Binary |= ((Lo16 >> 12) & 0xF) << 16;
867 emitWordLE(Binary);
868 return;
869 } else if(TID.Opcode == ARM::MOVTi16) {
870 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
871 ARM::reloc_arm_movt) >> 16);
872 Binary |= Hi16 & 0xFFF;
873 Binary |= ((Hi16 >> 12) & 0xF) << 16;
874 emitWordLE(Binary);
875 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000876 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000877 uint32_t v = ~MI.getOperand(2).getImm();
878 int32_t lsb = CountTrailingZeros_32(v);
879 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000880 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000881 Binary |= (msb & 0x1F) << 16;
882 Binary |= (lsb & 0x1F) << 7;
883 emitWordLE(Binary);
884 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000885 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
886 // Encode Rn in Instr{0-3}
887 Binary |= getMachineOpValue(MI, OpIdx++);
888
889 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
890 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
891
892 // Instr{20-16} = widthm1, Instr{11-7} = lsb
893 Binary |= (widthm1 & 0x1F) << 16;
894 Binary |= (lsb & 0x1F) << 7;
895 emitWordLE(Binary);
896 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000897 }
898
Evan Chengd87293c2008-11-06 08:47:38 +0000899 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
900 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
901 ++OpIdx;
902
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000903 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000904 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
905 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000906 if (ImplicitRn)
907 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000908 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000909 else {
910 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
911 ++OpIdx;
912 }
Evan Cheng7602e112008-09-02 06:52:38 +0000913 }
914
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000915 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000916 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000917 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000918 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000919 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000920 return;
921 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000922
Evan Chengedda31c2008-11-05 18:35:52 +0000923 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000924 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000925 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000926 return;
927 }
Evan Cheng7602e112008-09-02 06:52:38 +0000928
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000929 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000930 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000931
Evan Cheng83b5cf02008-11-05 23:22:34 +0000932 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000933}
934
Bob Wilson87949d42010-03-17 21:16:45 +0000935void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000936 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000937 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000938 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000939 unsigned Form = TID.TSFlags & ARMII::FormMask;
940 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000941
Evan Chengedda31c2008-11-05 18:35:52 +0000942 // Part of binary is determined by TableGn.
943 unsigned Binary = getBinaryCodeForInstr(MI);
944
Jim Grosbach33412622008-10-07 19:05:35 +0000945 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000946 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000947
Evan Cheng4df60f52008-11-07 09:06:08 +0000948 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000949
950 // Operand 0 of a pre- and post-indexed store is the address base
951 // writeback. Skip it.
952 bool Skipped = false;
953 if (IsPrePost && Form == ARMII::StFrm) {
954 ++OpIdx;
955 Skipped = true;
956 }
957
958 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000959 if (ImplicitRd)
960 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000961 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000962 else
963 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000964
965 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000966 if (ImplicitRn)
967 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000968 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000969 else
970 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000971
Evan Cheng05c356e2008-11-08 01:44:13 +0000972 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000973 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000974 ++OpIdx;
975
Evan Cheng83b5cf02008-11-05 23:22:34 +0000976 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000977 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000978 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000979
Evan Chenge7de7e32008-09-13 01:44:01 +0000980 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000981 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000982 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000983 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000984 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000985 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000986 Binary |= ARM_AM::getAM2Offset(AM2Opc);
987 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000988 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000989 }
990
991 // Set bit I(25), because this is not in immediate enconding.
992 Binary |= 1 << ARMII::I_BitShift;
993 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
994 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000995 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +0000996
Evan Cheng70632912008-11-12 07:34:37 +0000997 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000998 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000999 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001000 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1001 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001002 }
1003
Evan Cheng83b5cf02008-11-05 23:22:34 +00001004 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001005}
1006
Chris Lattner33fabd72010-02-02 21:48:51 +00001007void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001008 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001009 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001010 unsigned Form = TID.TSFlags & ARMII::FormMask;
1011 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001012
Evan Chengedda31c2008-11-05 18:35:52 +00001013 // Part of binary is determined by TableGn.
1014 unsigned Binary = getBinaryCodeForInstr(MI);
1015
Jim Grosbach33412622008-10-07 19:05:35 +00001016 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001017 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001018
Evan Cheng148cad82008-11-13 07:34:59 +00001019 unsigned OpIdx = 0;
1020
1021 // Operand 0 of a pre- and post-indexed store is the address base
1022 // writeback. Skip it.
1023 bool Skipped = false;
1024 if (IsPrePost && Form == ARMII::StMiscFrm) {
1025 ++OpIdx;
1026 Skipped = true;
1027 }
1028
Evan Cheng7602e112008-09-02 06:52:38 +00001029 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001030 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001031
Evan Cheng358dec52009-06-15 08:28:29 +00001032 // Skip LDRD and STRD's second operand.
1033 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1034 ++OpIdx;
1035
Evan Cheng7602e112008-09-02 06:52:38 +00001036 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001037 if (ImplicitRn)
1038 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001039 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001040 else
1041 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001042
Evan Cheng05c356e2008-11-08 01:44:13 +00001043 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001044 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001045 ++OpIdx;
1046
Evan Cheng83b5cf02008-11-05 23:22:34 +00001047 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001048 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001049 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001050
Evan Chenge7de7e32008-09-13 01:44:01 +00001051 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001052 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001053 ARMII::U_BitShift);
1054
1055 // If this instr is in register offset/index encoding, set bit[3:0]
1056 // to the corresponding Rm register.
1057 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001058 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001059 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001060 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001061 }
1062
Evan Chengd87293c2008-11-06 08:47:38 +00001063 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001064 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001065 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001066 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001067 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1068 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001069 }
1070
Evan Cheng83b5cf02008-11-05 23:22:34 +00001071 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001072}
1073
Evan Chengcd8e66a2008-11-11 21:48:44 +00001074static unsigned getAddrModeUPBits(unsigned Mode) {
1075 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001076
1077 // Set addressing mode by modifying bits U(23) and P(24)
1078 // IA - Increment after - bit U = 1 and bit P = 0
1079 // IB - Increment before - bit U = 1 and bit P = 1
1080 // DA - Decrement after - bit U = 0 and bit P = 0
1081 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001082 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001083 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001084 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001085 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1086 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1087 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001088 }
1089
Evan Chengcd8e66a2008-11-11 21:48:44 +00001090 return Binary;
1091}
1092
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001093void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1094 const TargetInstrDesc &TID = MI.getDesc();
1095 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1096
Evan Chengcd8e66a2008-11-11 21:48:44 +00001097 // Part of binary is determined by TableGn.
1098 unsigned Binary = getBinaryCodeForInstr(MI);
1099
1100 // Set the conditional execution predicate
1101 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1102
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001103 // Skip operand 0 of an instruction with base register update.
1104 unsigned OpIdx = 0;
1105 if (IsUpdating)
1106 ++OpIdx;
1107
Evan Chengcd8e66a2008-11-11 21:48:44 +00001108 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001109 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001110
1111 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001112 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001113 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1114
Evan Cheng7602e112008-09-02 06:52:38 +00001115 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001116 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001117 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001118
1119 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001120 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001121 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001122 if (!MO.isReg() || MO.isImplicit())
1123 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001124 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001125 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1126 RegNum < 16);
1127 Binary |= 0x1 << RegNum;
1128 }
1129
Evan Cheng83b5cf02008-11-05 23:22:34 +00001130 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001131}
1132
Chris Lattner33fabd72010-02-02 21:48:51 +00001133void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001134 const TargetInstrDesc &TID = MI.getDesc();
1135
1136 // Part of binary is determined by TableGn.
1137 unsigned Binary = getBinaryCodeForInstr(MI);
1138
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001139 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001140 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001141
1142 // Encode S bit if MI modifies CPSR.
1143 Binary |= getAddrModeSBit(MI, TID);
1144
1145 // 32x32->64bit operations have two destination registers. The number
1146 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001147 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001148 if (TID.getNumDefs() == 2)
1149 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1150
1151 // Encode Rd
1152 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1153
1154 // Encode Rm
1155 Binary |= getMachineOpValue(MI, OpIdx++);
1156
1157 // Encode Rs
1158 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1159
Evan Chengfbc9d412008-11-06 01:21:28 +00001160 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1161 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001162 if (TID.getNumOperands() > OpIdx &&
1163 !TID.OpInfo[OpIdx].isPredicate() &&
1164 !TID.OpInfo[OpIdx].isOptionalDef())
1165 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1166
1167 emitWordLE(Binary);
1168}
1169
Chris Lattner33fabd72010-02-02 21:48:51 +00001170void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001171 const TargetInstrDesc &TID = MI.getDesc();
1172
1173 // Part of binary is determined by TableGn.
1174 unsigned Binary = getBinaryCodeForInstr(MI);
1175
1176 // Set the conditional execution predicate
1177 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1178
1179 unsigned OpIdx = 0;
1180
1181 // Encode Rd
1182 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1183
1184 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1185 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1186 if (MO2.isReg()) {
1187 // Two register operand form.
1188 // Encode Rn.
1189 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1190
1191 // Encode Rm.
1192 Binary |= getMachineOpValue(MI, MO2);
1193 ++OpIdx;
1194 } else {
1195 Binary |= getMachineOpValue(MI, MO1);
1196 }
1197
1198 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1199 if (MI.getOperand(OpIdx).isImm() &&
1200 !TID.OpInfo[OpIdx].isPredicate() &&
1201 !TID.OpInfo[OpIdx].isOptionalDef())
1202 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001203
Evan Cheng83b5cf02008-11-05 23:22:34 +00001204 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001205}
1206
Chris Lattner33fabd72010-02-02 21:48:51 +00001207void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001208 const TargetInstrDesc &TID = MI.getDesc();
1209
1210 // Part of binary is determined by TableGn.
1211 unsigned Binary = getBinaryCodeForInstr(MI);
1212
1213 // Set the conditional execution predicate
1214 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1215
1216 unsigned OpIdx = 0;
1217
1218 // Encode Rd
1219 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1220
1221 const MachineOperand &MO = MI.getOperand(OpIdx++);
1222 if (OpIdx == TID.getNumOperands() ||
1223 TID.OpInfo[OpIdx].isPredicate() ||
1224 TID.OpInfo[OpIdx].isOptionalDef()) {
1225 // Encode Rm and it's done.
1226 Binary |= getMachineOpValue(MI, MO);
1227 emitWordLE(Binary);
1228 return;
1229 }
1230
1231 // Encode Rn.
1232 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1233
1234 // Encode Rm.
1235 Binary |= getMachineOpValue(MI, OpIdx++);
1236
1237 // Encode shift_imm.
1238 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001239 if (TID.Opcode == ARM::PKHTB) {
1240 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1241 if (ShiftAmt == 32)
1242 ShiftAmt = 0;
1243 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001244 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1245 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001246
Evan Cheng8b59db32008-11-07 01:41:35 +00001247 emitWordLE(Binary);
1248}
1249
Bob Wilson9a1c1892010-08-11 00:01:18 +00001250void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1251 const TargetInstrDesc &TID = MI.getDesc();
1252
1253 // Part of binary is determined by TableGen.
1254 unsigned Binary = getBinaryCodeForInstr(MI);
1255
1256 // Set the conditional execution predicate
1257 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1258
1259 // Encode Rd
1260 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1261
1262 // Encode saturate bit position.
1263 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001264 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001265 Pos -= 1;
1266 assert((Pos < 16 || (Pos < 32 &&
1267 TID.Opcode != ARM::SSAT16 &&
1268 TID.Opcode != ARM::USAT16)) &&
1269 "saturate bit position out of range");
1270 Binary |= Pos << 16;
1271
1272 // Encode Rm
1273 Binary |= getMachineOpValue(MI, 2);
1274
1275 // Encode shift_imm.
1276 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001277 unsigned ShiftOp = MI.getOperand(3).getImm();
1278 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1279 if (Opc == ARM_AM::asr)
1280 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001281 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001282 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001283 ShiftAmt = 0;
1284 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1285 Binary |= ShiftAmt << ARMII::ShiftShift;
1286 }
1287
1288 emitWordLE(Binary);
1289}
1290
Chris Lattner33fabd72010-02-02 21:48:51 +00001291void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001292 const TargetInstrDesc &TID = MI.getDesc();
1293
Torok Edwindac237e2009-07-08 20:53:28 +00001294 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001295 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001296 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001297
Evan Cheng7602e112008-09-02 06:52:38 +00001298 // Part of binary is determined by TableGn.
1299 unsigned Binary = getBinaryCodeForInstr(MI);
1300
Evan Chengedda31c2008-11-05 18:35:52 +00001301 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001302 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001303
1304 // Set signed_immed_24 field
1305 Binary |= getMachineOpValue(MI, 0);
1306
Evan Cheng83b5cf02008-11-05 23:22:34 +00001307 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001308}
1309
Chris Lattner33fabd72010-02-02 21:48:51 +00001310void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001311 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001312 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001313 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001314 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1315 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001316
1317 // Now emit the jump table entries.
1318 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1319 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1320 if (IsPIC)
1321 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001322 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001323 else
1324 // Absolute DestBB address.
1325 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1326 emitWordLE(0);
1327 }
1328}
1329
Chris Lattner33fabd72010-02-02 21:48:51 +00001330void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001331 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001332
Evan Cheng437c1732008-11-07 22:30:53 +00001333 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001334 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001335 // First emit a ldr pc, [] instruction.
1336 emitDataProcessingInstruction(MI, ARM::PC);
1337
1338 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001339 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001340 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001341 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1342 emitInlineJumpTable(JTIndex);
1343 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001344 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001345 // First emit a ldr pc, [] instruction.
1346 emitLoadStoreInstruction(MI, ARM::PC);
1347
1348 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001349 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001350 return;
1351 }
1352
Evan Chengedda31c2008-11-05 18:35:52 +00001353 // Part of binary is determined by TableGn.
1354 unsigned Binary = getBinaryCodeForInstr(MI);
1355
1356 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001357 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001358
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001359 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001360 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001361 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001362 else
Evan Chengedda31c2008-11-05 18:35:52 +00001363 // otherwise, set the return register
1364 Binary |= getMachineOpValue(MI, 0);
1365
Evan Cheng83b5cf02008-11-05 23:22:34 +00001366 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001367}
Evan Cheng7602e112008-09-02 06:52:38 +00001368
Evan Cheng80a11982008-11-12 06:41:41 +00001369static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001370 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001371 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001372 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001373 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001374 if (!isSPVFP)
1375 Binary |= RegD << ARMII::RegRdShift;
1376 else {
1377 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1378 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1379 }
Evan Cheng80a11982008-11-12 06:41:41 +00001380 return Binary;
1381}
Evan Cheng78be83d2008-11-11 19:40:26 +00001382
Evan Cheng80a11982008-11-12 06:41:41 +00001383static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001384 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001385 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001386 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001387 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001388 if (!isSPVFP)
1389 Binary |= RegN << ARMII::RegRnShift;
1390 else {
1391 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1392 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1393 }
Evan Cheng80a11982008-11-12 06:41:41 +00001394 return Binary;
1395}
Evan Chengd06d48d2008-11-12 02:19:38 +00001396
Evan Cheng80a11982008-11-12 06:41:41 +00001397static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1398 unsigned RegM = MI.getOperand(OpIdx).getReg();
1399 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001400 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001401 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001402 if (!isSPVFP)
1403 Binary |= RegM;
1404 else {
1405 Binary |= ((RegM & 0x1E) >> 1);
1406 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001407 }
Evan Cheng80a11982008-11-12 06:41:41 +00001408 return Binary;
1409}
1410
Chris Lattner33fabd72010-02-02 21:48:51 +00001411void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001412 const TargetInstrDesc &TID = MI.getDesc();
1413
1414 // Part of binary is determined by TableGn.
1415 unsigned Binary = getBinaryCodeForInstr(MI);
1416
1417 // Set the conditional execution predicate
1418 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1419
1420 unsigned OpIdx = 0;
1421 assert((Binary & ARMII::D_BitShift) == 0 &&
1422 (Binary & ARMII::N_BitShift) == 0 &&
1423 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1424
1425 // Encode Dd / Sd.
1426 Binary |= encodeVFPRd(MI, OpIdx++);
1427
1428 // If this is a two-address operand, skip it, e.g. FMACD.
1429 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1430 ++OpIdx;
1431
1432 // Encode Dn / Sn.
1433 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001434 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001435
1436 if (OpIdx == TID.getNumOperands() ||
1437 TID.OpInfo[OpIdx].isPredicate() ||
1438 TID.OpInfo[OpIdx].isOptionalDef()) {
1439 // FCMPEZD etc. has only one operand.
1440 emitWordLE(Binary);
1441 return;
1442 }
1443
1444 // Encode Dm / Sm.
1445 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001446
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001447 emitWordLE(Binary);
1448}
1449
Bob Wilson87949d42010-03-17 21:16:45 +00001450void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001451 const TargetInstrDesc &TID = MI.getDesc();
1452 unsigned Form = TID.TSFlags & ARMII::FormMask;
1453
1454 // Part of binary is determined by TableGn.
1455 unsigned Binary = getBinaryCodeForInstr(MI);
1456
1457 // Set the conditional execution predicate
1458 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1459
1460 switch (Form) {
1461 default: break;
1462 case ARMII::VFPConv1Frm:
1463 case ARMII::VFPConv2Frm:
1464 case ARMII::VFPConv3Frm:
1465 // Encode Dd / Sd.
1466 Binary |= encodeVFPRd(MI, 0);
1467 break;
1468 case ARMII::VFPConv4Frm:
1469 // Encode Dn / Sn.
1470 Binary |= encodeVFPRn(MI, 0);
1471 break;
1472 case ARMII::VFPConv5Frm:
1473 // Encode Dm / Sm.
1474 Binary |= encodeVFPRm(MI, 0);
1475 break;
1476 }
1477
1478 switch (Form) {
1479 default: break;
1480 case ARMII::VFPConv1Frm:
1481 // Encode Dm / Sm.
1482 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001483 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001484 case ARMII::VFPConv2Frm:
1485 case ARMII::VFPConv3Frm:
1486 // Encode Dn / Sn.
1487 Binary |= encodeVFPRn(MI, 1);
1488 break;
1489 case ARMII::VFPConv4Frm:
1490 case ARMII::VFPConv5Frm:
1491 // Encode Dd / Sd.
1492 Binary |= encodeVFPRd(MI, 1);
1493 break;
1494 }
1495
1496 if (Form == ARMII::VFPConv5Frm)
1497 // Encode Dn / Sn.
1498 Binary |= encodeVFPRn(MI, 2);
1499 else if (Form == ARMII::VFPConv3Frm)
1500 // Encode Dm / Sm.
1501 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001502
1503 emitWordLE(Binary);
1504}
1505
Chris Lattner33fabd72010-02-02 21:48:51 +00001506void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001507 // Part of binary is determined by TableGn.
1508 unsigned Binary = getBinaryCodeForInstr(MI);
1509
1510 // Set the conditional execution predicate
1511 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1512
1513 unsigned OpIdx = 0;
1514
1515 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001516 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001517
1518 // Encode address base.
1519 const MachineOperand &Base = MI.getOperand(OpIdx++);
1520 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1521
1522 // If there is a non-zero immediate offset, encode it.
1523 if (Base.isReg()) {
1524 const MachineOperand &Offset = MI.getOperand(OpIdx);
1525 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1526 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1527 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001528 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001529 emitWordLE(Binary);
1530 return;
1531 }
1532 }
1533
1534 // If immediate offset is omitted, default to +0.
1535 Binary |= 1 << ARMII::U_BitShift;
1536
1537 emitWordLE(Binary);
1538}
1539
Bob Wilson87949d42010-03-17 21:16:45 +00001540void
1541ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001542 const TargetInstrDesc &TID = MI.getDesc();
1543 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1544
Evan Chengcd8e66a2008-11-11 21:48:44 +00001545 // Part of binary is determined by TableGn.
1546 unsigned Binary = getBinaryCodeForInstr(MI);
1547
1548 // Set the conditional execution predicate
1549 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1550
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001551 // Skip operand 0 of an instruction with base register update.
1552 unsigned OpIdx = 0;
1553 if (IsUpdating)
1554 ++OpIdx;
1555
Evan Chengcd8e66a2008-11-11 21:48:44 +00001556 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001557 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001558
1559 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001560 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001561 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001562
1563 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001564 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001565 Binary |= 0x1 << ARMII::W_BitShift;
1566
1567 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001568 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001569
Bob Wilsond4bfd542010-08-27 23:18:17 +00001570 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001571 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001572 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001573 const MachineOperand &MO = MI.getOperand(i);
1574 if (!MO.isReg() || MO.isImplicit())
1575 break;
1576 ++NumRegs;
1577 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001578 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1579 // Otherwise, it will be 0, in the case of 32-bit registers.
1580 if(Binary & 0x100)
1581 Binary |= NumRegs * 2;
1582 else
1583 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001584
1585 emitWordLE(Binary);
1586}
1587
Chris Lattner33fabd72010-02-02 21:48:51 +00001588void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001589 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001590 // Part of binary is determined by TableGn.
1591 unsigned Binary = getBinaryCodeForInstr(MI);
1592
1593 // Set the conditional execution predicate
1594 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1595
Zonr Changf3c770a2010-05-25 10:23:52 +00001596 switch(Opcode) {
1597 default:
1598 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1599
1600 case ARM::FMSTAT:
1601 // No further encoding needed.
1602 break;
1603
1604 case ARM::VMRS:
1605 case ARM::VMSR: {
1606 const MachineOperand &MO0 = MI.getOperand(0);
1607 // Encode Rt.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001608 Binary |= getARMRegisterNumbering(MO0.getReg()) << ARMII::RegRdShift;
Zonr Changf3c770a2010-05-25 10:23:52 +00001609 break;
1610 }
1611
1612 case ARM::FCONSTD:
1613 case ARM::FCONSTS: {
1614 // Encode Dd / Sd.
1615 Binary |= encodeVFPRd(MI, 0);
1616
1617 // Encode imm., Table A7-18 VFP modified immediate constants
1618 const MachineOperand &MO1 = MI.getOperand(1);
1619 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1620 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1621 unsigned ModifiedImm;
1622
1623 if(Opcode == ARM::FCONSTS)
1624 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1625 (Imm & 0x03F80000) >> 19; // bcdefgh
1626 else // Opcode == ARM::FCONSTD
1627 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1628 (Imm & 0x007F0000) >> 16; // bcdefgh
1629
1630 // Insts{19-16} = abcd, Insts{3-0} = efgh
1631 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1632 Binary |= (ModifiedImm & 0xF);
1633 break;
1634 }
1635 }
1636
Evan Chengcd8e66a2008-11-11 21:48:44 +00001637 emitWordLE(Binary);
1638}
1639
Bob Wilson1a913ed2010-06-11 21:34:50 +00001640static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1641 unsigned RegD = MI.getOperand(OpIdx).getReg();
1642 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001643 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001644 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1645 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1646 return Binary;
1647}
1648
Bob Wilson5e7b6072010-06-25 22:40:46 +00001649static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1650 unsigned RegN = MI.getOperand(OpIdx).getReg();
1651 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001652 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001653 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1654 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1655 return Binary;
1656}
1657
Bob Wilson583a2a02010-06-25 21:17:19 +00001658static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1659 unsigned RegM = MI.getOperand(OpIdx).getReg();
1660 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001661 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001662 Binary |= (RegM & 0xf);
1663 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1664 return Binary;
1665}
1666
Bob Wilsond896a972010-06-28 21:12:19 +00001667/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1668/// data-processing instruction to the corresponding Thumb encoding.
1669static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1670 assert((Binary & 0xfe000000) == 0xf2000000 &&
1671 "not an ARM NEON data-processing instruction");
1672 unsigned UBit = (Binary >> 24) & 1;
1673 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1674}
1675
Bob Wilsond5a563d2010-06-29 17:34:07 +00001676void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001677 unsigned Binary = getBinaryCodeForInstr(MI);
1678
Bob Wilsond5a563d2010-06-29 17:34:07 +00001679 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1680 const TargetInstrDesc &TID = MI.getDesc();
1681 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1682 RegTOpIdx = 0;
1683 RegNOpIdx = 1;
1684 LnOpIdx = 2;
1685 } else { // ARMII::NSetLnFrm
1686 RegTOpIdx = 2;
1687 RegNOpIdx = 0;
1688 LnOpIdx = 3;
1689 }
1690
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001691 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001692 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001693
Bob Wilsond5a563d2010-06-29 17:34:07 +00001694 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001695 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001696 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001697 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001698
1699 unsigned LaneShift;
1700 if ((Binary & (1 << 22)) != 0)
1701 LaneShift = 0; // 8-bit elements
1702 else if ((Binary & (1 << 5)) != 0)
1703 LaneShift = 1; // 16-bit elements
1704 else
1705 LaneShift = 2; // 32-bit elements
1706
Bob Wilsond5a563d2010-06-29 17:34:07 +00001707 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001708 unsigned Opc1 = Lane >> 2;
1709 unsigned Opc2 = Lane & 3;
1710 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1711 Binary |= (Opc1 << 21);
1712 Binary |= (Opc2 << 5);
1713
1714 emitWordLE(Binary);
1715}
1716
Bob Wilson21773e72010-06-29 20:13:29 +00001717void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1718 unsigned Binary = getBinaryCodeForInstr(MI);
1719
1720 // Set the conditional execution predicate
1721 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1722
1723 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001724 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001725 Binary |= (RegT << ARMII::RegRdShift);
1726 Binary |= encodeNEONRn(MI, 0);
1727 emitWordLE(Binary);
1728}
1729
Bob Wilson583a2a02010-06-25 21:17:19 +00001730void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001731 unsigned Binary = getBinaryCodeForInstr(MI);
1732 // Destination register is encoded in Dd.
1733 Binary |= encodeNEONRd(MI, 0);
1734 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1735 unsigned Imm = MI.getOperand(1).getImm();
1736 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001737 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001738 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001739 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001740 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001741 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001742 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001743 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001744 emitWordLE(Binary);
1745}
1746
Bob Wilson583a2a02010-06-25 21:17:19 +00001747void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001748 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001749 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001750 // Destination register is encoded in Dd; source register in Dm.
1751 unsigned OpIdx = 0;
1752 Binary |= encodeNEONRd(MI, OpIdx++);
1753 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1754 ++OpIdx;
1755 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001756 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001757 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001758 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1759 emitWordLE(Binary);
1760}
1761
Bob Wilson5e7b6072010-06-25 22:40:46 +00001762void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1763 const TargetInstrDesc &TID = MI.getDesc();
1764 unsigned Binary = getBinaryCodeForInstr(MI);
1765 // Destination register is encoded in Dd; source registers in Dn and Dm.
1766 unsigned OpIdx = 0;
1767 Binary |= encodeNEONRd(MI, OpIdx++);
1768 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1769 ++OpIdx;
1770 Binary |= encodeNEONRn(MI, OpIdx++);
1771 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1772 ++OpIdx;
1773 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001774 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001775 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001776 // FIXME: This does not handle VMOVDneon or VMOVQ.
1777 emitWordLE(Binary);
1778}
1779
Evan Cheng7602e112008-09-02 06:52:38 +00001780#include "ARMGenCodeEmitter.inc"