blob: affec70d266fe823d9f7911c5bbc600e2b3a0d77 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000104
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000105 unsigned getAddrModeSBit(const MachineInstr &MI,
106 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000107
Evan Cheng83b5cf02008-11-05 23:22:34 +0000108 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000109 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000110 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000111
Evan Cheng83b5cf02008-11-05 23:22:34 +0000112 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000113 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
Evan Cheng83b5cf02008-11-05 23:22:34 +0000116 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
117 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000118
119 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
120
Evan Chengfbc9d412008-11-06 01:21:28 +0000121 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000122
Evan Cheng97f48c32008-11-06 22:15:19 +0000123 void emitExtendInstruction(const MachineInstr &MI);
124
Evan Cheng8b59db32008-11-07 01:41:35 +0000125 void emitMiscArithInstruction(const MachineInstr &MI);
126
Bob Wilson9a1c1892010-08-11 00:01:18 +0000127 void emitSaturateInstruction(const MachineInstr &MI);
128
Evan Chengedda31c2008-11-05 18:35:52 +0000129 void emitBranchInstruction(const MachineInstr &MI);
130
Evan Cheng437c1732008-11-07 22:30:53 +0000131 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000132
Evan Chengedda31c2008-11-05 18:35:52 +0000133 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000134
Evan Cheng96581d32008-11-11 02:11:05 +0000135 void emitVFPArithInstruction(const MachineInstr &MI);
136
Evan Cheng78be83d2008-11-11 19:40:26 +0000137 void emitVFPConversionInstruction(const MachineInstr &MI);
138
Evan Chengcd8e66a2008-11-11 21:48:44 +0000139 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
140
141 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
142
Bob Wilsond5a563d2010-06-29 17:34:07 +0000143 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000144 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000145 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
146 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000147 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000148
Evan Cheng7602e112008-09-02 06:52:38 +0000149 /// getMachineOpValue - Return binary encoding of operand. If the machine
150 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000151 unsigned getMachineOpValue(const MachineInstr &MI,
152 const MachineOperand &MO) const;
153 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000154 return getMachineOpValue(MI, MI.getOperand(OpIdx));
155 }
Evan Cheng7602e112008-09-02 06:52:38 +0000156
Jim Grosbach08bd5492010-10-12 23:00:24 +0000157 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
158 // TableGen'erated getBinaryCodeForInstr() function to encode any
159 // operand values, instead querying getMachineOpValue() directly for
160 // each operand it needs to encode. Thus, any of the new encoder
161 // helper functions can simply return 0 as the values the return
162 // are already handled elsewhere. They are placeholders to allow this
163 // encoder to continue to function until the MC encoder is sufficiently
164 // far along that this one can be eliminated entirely.
165 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
166 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000167 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
168 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000169 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
170 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000171 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
172 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000173 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
174 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000175 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
176 unsigned Op) const { return 0; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000177 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
Jim Grosbachf31430f2010-10-27 19:55:59 +0000178 const {
179 // {17-13} = reg
180 // {12} = (U)nsigned (add == '1', sub == '0')
181 // {11-0} = imm12
182 const MachineOperand &MO = MI.getOperand(Op);
183 const MachineOperand &MO1 = MI.getOperand(Op + 1);
184 unsigned Reg = getARMRegisterNumbering(MO.getReg());
185 int32_t Imm12 = MO1.getImm();
186 uint32_t Binary;
187 Binary = Imm12 & 0xfff;
188 if (Imm12 >= 0)
189 Binary |= (1 << 12);
190 Binary |= (Reg << 13);
191 return Binary;
192 }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000193
Shih-wei Liao5170b712010-05-26 00:02:28 +0000194 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000195 /// machine operand requires relocation, record the relocation and return
196 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000197 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000198 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000199
Evan Cheng83b5cf02008-11-05 23:22:34 +0000200 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000201 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000202 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000203
204 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000205 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000206 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000207 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000208 intptr_t ACPV = 0) const;
209 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
210 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
211 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000212 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000213 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000214 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000215}
216
Chris Lattner33fabd72010-02-02 21:48:51 +0000217char ARMCodeEmitter::ID = 0;
218
Bob Wilson87949d42010-03-17 21:16:45 +0000219/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000220/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000221FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
222 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000223 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000224}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000225
Chris Lattner33fabd72010-02-02 21:48:51 +0000226bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000227 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
228 MF.getTarget().getRelocationModel() != Reloc::Static) &&
229 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000230 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
231 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
232 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000233 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000234 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000235 MJTEs = 0;
236 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000237 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000238 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000239 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000240 MMI = &getAnalysis<MachineModuleInfo>();
241 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000242
243 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000244 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000245 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000246 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000247 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000248 MBB != E; ++MBB) {
249 MCE.StartMachineBasicBlock(MBB);
250 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
251 I != E; ++I)
252 emitInstruction(*I);
253 }
254 } while (MCE.finishFunction(MF));
255
256 return false;
257}
258
Evan Cheng83b5cf02008-11-05 23:22:34 +0000259/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000260///
Chris Lattner33fabd72010-02-02 21:48:51 +0000261unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000262 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000263 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000264 case ARM_AM::asr: return 2;
265 case ARM_AM::lsl: return 0;
266 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000267 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000268 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000269 }
Evan Cheng7602e112008-09-02 06:52:38 +0000270 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000271}
272
Shih-wei Liao5170b712010-05-26 00:02:28 +0000273/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000274/// machine operand requires relocation, record the relocation and return zero.
275unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000276 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000277 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000278 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000279 && "Relocation to this function should be for movt or movw");
280
281 if (MO.isImm())
282 return static_cast<unsigned>(MO.getImm());
283 else if (MO.isGlobal())
284 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
285 else if (MO.isSymbol())
286 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
287 else if (MO.isMBB())
288 emitMachineBasicBlock(MO.getMBB(), Reloc);
289 else {
290#ifndef NDEBUG
291 errs() << MO;
292#endif
293 llvm_unreachable("Unsupported operand type for movw/movt");
294 }
295 return 0;
296}
297
Evan Cheng7602e112008-09-02 06:52:38 +0000298/// getMachineOpValue - Return binary encoding of operand. If the machine
299/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000300unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000301 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000302 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000303 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000304 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000305 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000306 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000307 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000308 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000309 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000310 else if (MO.isCPI()) {
311 const TargetInstrDesc &TID = MI.getDesc();
312 // For VFP load, the immediate offset is multiplied by 4.
313 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
314 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
315 emitConstPoolAddress(MO.getIndex(), Reloc);
316 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000317 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000318 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000319 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000320 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000321#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000322 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000323#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000324 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000325 }
Evan Cheng7602e112008-09-02 06:52:38 +0000326 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000327}
328
Evan Cheng057d0c32008-09-18 07:28:19 +0000329/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000330///
Dan Gohman46510a72010-04-15 01:51:59 +0000331void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000332 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000333 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000334 MachineRelocation MR = Indirect
335 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000336 const_cast<GlobalValue *>(GV),
337 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000338 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000339 const_cast<GlobalValue *>(GV), ACPV,
340 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000341 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000342}
343
344/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
345/// be emitted to the current location in the function, and allow it to be PC
346/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000347void ARMCodeEmitter::
348emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000349 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
350 Reloc, ES));
351}
352
353/// emitConstPoolAddress - Arrange for the address of an constant pool
354/// to be emitted to the current location in the function, and allow it to be PC
355/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000356void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000357 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000358 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000359 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000360}
361
362/// emitJumpTableAddress - Arrange for the address of a jump table to
363/// be emitted to the current location in the function, and allow it to be PC
364/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000365void ARMCodeEmitter::
366emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000367 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000368 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000369}
370
Raul Herbster9c1a3822007-08-30 23:29:26 +0000371/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000372void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000373 unsigned Reloc,
374 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000375 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000376 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000377}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000378
Chris Lattner33fabd72010-02-02 21:48:51 +0000379void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000380 DEBUG(errs() << " 0x";
381 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000382 MCE.emitWordLE(Binary);
383}
384
Chris Lattner33fabd72010-02-02 21:48:51 +0000385void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000386 DEBUG(errs() << " 0x";
387 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000388 MCE.emitDWordLE(Binary);
389}
390
Chris Lattner33fabd72010-02-02 21:48:51 +0000391void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000392 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000393
Devang Patelaf0e2722009-10-06 02:19:11 +0000394 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000395
Dan Gohmanfe601042010-06-22 15:08:57 +0000396 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000397 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000398 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000399 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000400 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000401 }
Evan Chengedda31c2008-11-05 18:35:52 +0000402 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000403 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000404 break;
405 case ARMII::DPFrm:
406 case ARMII::DPSoRegFrm:
407 emitDataProcessingInstruction(MI);
408 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000409 case ARMII::LdFrm:
410 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000411 emitLoadStoreInstruction(MI);
412 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000413 case ARMII::LdMiscFrm:
414 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000415 emitMiscLoadStoreInstruction(MI);
416 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000417 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000418 emitLoadStoreMultipleInstruction(MI);
419 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000420 case ARMII::MulFrm:
421 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000422 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000423 case ARMII::ExtFrm:
424 emitExtendInstruction(MI);
425 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000426 case ARMII::ArithMiscFrm:
427 emitMiscArithInstruction(MI);
428 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000429 case ARMII::SatFrm:
430 emitSaturateInstruction(MI);
431 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000432 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000433 emitBranchInstruction(MI);
434 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000435 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000436 emitMiscBranchInstruction(MI);
437 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000438 // VFP instructions.
439 case ARMII::VFPUnaryFrm:
440 case ARMII::VFPBinaryFrm:
441 emitVFPArithInstruction(MI);
442 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000443 case ARMII::VFPConv1Frm:
444 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000445 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000446 case ARMII::VFPConv4Frm:
447 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000448 emitVFPConversionInstruction(MI);
449 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000450 case ARMII::VFPLdStFrm:
451 emitVFPLoadStoreInstruction(MI);
452 break;
453 case ARMII::VFPLdStMulFrm:
454 emitVFPLoadStoreMultipleInstruction(MI);
455 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000456
Bob Wilson1a913ed2010-06-11 21:34:50 +0000457 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000458 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000459 case ARMII::NSetLnFrm:
460 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000461 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000462 case ARMII::NDupFrm:
463 emitNEONDupInstruction(MI);
464 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000465 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000466 emitNEON1RegModImmInstruction(MI);
467 break;
468 case ARMII::N2RegFrm:
469 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000470 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000471 case ARMII::N3RegFrm:
472 emitNEON3RegInstruction(MI);
473 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000474 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000475 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000476}
477
Chris Lattner33fabd72010-02-02 21:48:51 +0000478void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000479 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
480 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000481 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000482
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000483 // Remember the CONSTPOOL_ENTRY address for later relocation.
484 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
485
486 // Emit constpool island entry. In most cases, the actual values will be
487 // resolved and relocated after code emission.
488 if (MCPE.isMachineConstantPoolEntry()) {
489 ARMConstantPoolValue *ACPV =
490 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
491
Chris Lattner705e07f2009-08-23 03:41:05 +0000492 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
493 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000494
Bob Wilson28989a82009-11-02 16:59:06 +0000495 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000496 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000497 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000498 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000499 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000500 isa<Function>(GV),
501 Subtarget->GVIsIndirectSymbol(GV, RelocM),
502 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000503 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000504 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
505 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000506 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000507 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000508 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000509
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000510 DEBUG({
511 errs() << " ** Constant pool #" << CPI << " @ "
512 << (void*)MCE.getCurrentPCValue() << " ";
513 if (const Function *F = dyn_cast<Function>(CV))
514 errs() << F->getName();
515 else
516 errs() << *CV;
517 errs() << '\n';
518 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000519
Dan Gohman46510a72010-04-15 01:51:59 +0000520 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000521 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000522 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000523 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000524 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000525 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000526 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000527 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000528 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000529 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000530 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
531 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000532 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000533 }
534 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000535 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000536 }
537 }
538}
539
Zonr Changf86399b2010-05-25 08:42:45 +0000540void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
541 const MachineOperand &MO0 = MI.getOperand(0);
542 const MachineOperand &MO1 = MI.getOperand(1);
543
544 // Emit the 'movw' instruction.
545 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
546
547 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
548
549 // Set the conditional execution predicate.
550 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
551
552 // Encode Rd.
553 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
554
555 // Encode imm16 as imm4:imm12
556 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
557 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
558 emitWordLE(Binary);
559
560 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
561 // Emit the 'movt' instruction.
562 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
563
564 // Set the conditional execution predicate.
565 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
566
567 // Encode Rd.
568 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
569
570 // Encode imm16 as imm4:imm1, same as movw above.
571 Binary |= Hi16 & 0xFFF;
572 Binary |= ((Hi16 >> 12) & 0xF) << 16;
573 emitWordLE(Binary);
574}
575
Chris Lattner33fabd72010-02-02 21:48:51 +0000576void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000577 const MachineOperand &MO0 = MI.getOperand(0);
578 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000579 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
580 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000581 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
582 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
583
584 // Emit the 'mov' instruction.
585 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
586
587 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000588 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000589
590 // Encode Rd.
591 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
592
593 // Encode so_imm.
594 // Set bit I(25) to identify this is the immediate form of <shifter_op>
595 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000596 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000597 emitWordLE(Binary);
598
599 // Now the 'orr' instruction.
600 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
601
602 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000603 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000604
605 // Encode Rd.
606 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
607
608 // Encode Rn.
609 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
610
611 // Encode so_imm.
612 // Set bit I(25) to identify this is the immediate form of <shifter_op>
613 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000614 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000615 emitWordLE(Binary);
616}
617
Chris Lattner33fabd72010-02-02 21:48:51 +0000618void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000619 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000620
Evan Cheng4df60f52008-11-07 09:06:08 +0000621 const TargetInstrDesc &TID = MI.getDesc();
622
623 // Emit the 'add' instruction.
624 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
625
626 // Set the conditional execution predicate
627 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
628
629 // Encode S bit if MI modifies CPSR.
630 Binary |= getAddrModeSBit(MI, TID);
631
632 // Encode Rd.
633 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
634
635 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000636 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000637
638 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000639 Binary |= 1 << ARMII::I_BitShift;
640 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
641
642 emitWordLE(Binary);
643}
644
Chris Lattner33fabd72010-02-02 21:48:51 +0000645void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000646 unsigned Opcode = MI.getDesc().Opcode;
647
648 // Part of binary is determined by TableGn.
649 unsigned Binary = getBinaryCodeForInstr(MI);
650
651 // Set the conditional execution predicate
652 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
653
654 // Encode S bit if MI modifies CPSR.
655 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
656 Binary |= 1 << ARMII::S_BitShift;
657
658 // Encode register def if there is one.
659 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
660
661 // Encode the shift operation.
662 switch (Opcode) {
663 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000664 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000665 // rrx
666 Binary |= 0x6 << 4;
667 break;
668 case ARM::MOVsrl_flag:
669 // lsr #1
670 Binary |= (0x2 << 4) | (1 << 7);
671 break;
672 case ARM::MOVsra_flag:
673 // asr #1
674 Binary |= (0x4 << 4) | (1 << 7);
675 break;
676 }
677
678 // Encode register Rm.
679 Binary |= getMachineOpValue(MI, 1);
680
681 emitWordLE(Binary);
682}
683
Chris Lattner33fabd72010-02-02 21:48:51 +0000684void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000685 DEBUG(errs() << " ** LPC" << LabelID << " @ "
686 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000687 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
688}
689
Chris Lattner33fabd72010-02-02 21:48:51 +0000690void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000691 unsigned Opcode = MI.getDesc().Opcode;
692 switch (Opcode) {
693 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000694 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000695 case ARM::BX:
696 case ARM::BMOVPCRX:
697 case ARM::BXr9:
698 case ARM::BMOVPCRXr9: {
699 // First emit mov lr, pc
700 unsigned Binary = 0x01a0e00f;
701 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
702 emitWordLE(Binary);
703
704 // and then emit the branch.
705 emitMiscBranchInstruction(MI);
706 break;
707 }
Chris Lattner518bb532010-02-09 19:54:29 +0000708 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000709 // We allow inline assembler nodes with empty bodies - they can
710 // implicitly define registers, which is ok for JIT.
711 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000712 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000713 }
Evan Chengffa6d962008-11-13 23:36:57 +0000714 break;
715 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000716 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000717 case TargetOpcode::EH_LABEL:
718 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
719 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000720 case TargetOpcode::IMPLICIT_DEF:
721 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000722 // Do nothing.
723 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000724 case ARM::CONSTPOOL_ENTRY:
725 emitConstPoolInstruction(MI);
726 break;
727 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000728 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000729 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000730 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000731 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000732 break;
733 }
734 case ARM::PICLDR:
735 case ARM::PICLDRB:
736 case ARM::PICSTR:
737 case ARM::PICSTRB: {
738 // Remember of the address of the PC label for relocation later.
739 addPCLabel(MI.getOperand(2).getImm());
740 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000741 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000742 break;
743 }
744 case ARM::PICLDRH:
745 case ARM::PICLDRSH:
746 case ARM::PICLDRSB:
747 case ARM::PICSTRH: {
748 // Remember of the address of the PC label for relocation later.
749 addPCLabel(MI.getOperand(2).getImm());
750 // These are just load / store instructions that implicitly read pc.
751 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000752 break;
753 }
Zonr Changf86399b2010-05-25 08:42:45 +0000754
755 case ARM::MOVi32imm:
756 emitMOVi32immInstruction(MI);
757 break;
758
Evan Cheng90922132008-11-06 02:25:39 +0000759 case ARM::MOVi2pieces:
760 // Two instructions to materialize a constant.
761 emitMOVi2piecesInstruction(MI);
762 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000763 case ARM::LEApcrelJT:
764 // Materialize jumptable address.
765 emitLEApcrelJTInstruction(MI);
766 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000767 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000768 case ARM::MOVsrl_flag:
769 case ARM::MOVsra_flag:
770 emitPseudoMoveInstruction(MI);
771 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000772 }
773}
774
Bob Wilson87949d42010-03-17 21:16:45 +0000775unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000776 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000777 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000778 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000779 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000780
781 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
782 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
783 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
784
785 // Encode the shift opcode.
786 unsigned SBits = 0;
787 unsigned Rs = MO1.getReg();
788 if (Rs) {
789 // Set shift operand (bit[7:4]).
790 // LSL - 0001
791 // LSR - 0011
792 // ASR - 0101
793 // ROR - 0111
794 // RRX - 0110 and bit[11:8] clear.
795 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000796 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000797 case ARM_AM::lsl: SBits = 0x1; break;
798 case ARM_AM::lsr: SBits = 0x3; break;
799 case ARM_AM::asr: SBits = 0x5; break;
800 case ARM_AM::ror: SBits = 0x7; break;
801 case ARM_AM::rrx: SBits = 0x6; break;
802 }
803 } else {
804 // Set shift operand (bit[6:4]).
805 // LSL - 000
806 // LSR - 010
807 // ASR - 100
808 // ROR - 110
809 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000810 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000811 case ARM_AM::lsl: SBits = 0x0; break;
812 case ARM_AM::lsr: SBits = 0x2; break;
813 case ARM_AM::asr: SBits = 0x4; break;
814 case ARM_AM::ror: SBits = 0x6; break;
815 }
816 }
817 Binary |= SBits << 4;
818 if (SOpc == ARM_AM::rrx)
819 return Binary;
820
821 // Encode the shift operation Rs or shift_imm (except rrx).
822 if (Rs) {
823 // Encode Rs bit[11:8].
824 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000825 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000826 }
827
828 // Encode shift_imm bit[11:7].
829 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
830}
831
Chris Lattner33fabd72010-02-02 21:48:51 +0000832unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000833 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
834 assert(SoImmVal != -1 && "Not a valid so_imm value!");
835
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000836 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000837 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000838 << ARMII::SoRotImmShift;
839
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000840 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000841 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000842 return Binary;
843}
844
Chris Lattner33fabd72010-02-02 21:48:51 +0000845unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000846 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000847 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000848 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000849 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000850 return 1 << ARMII::S_BitShift;
851 }
852 return 0;
853}
854
Bob Wilson87949d42010-03-17 21:16:45 +0000855void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000856 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000857 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000858 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000859
860 // Part of binary is determined by TableGn.
861 unsigned Binary = getBinaryCodeForInstr(MI);
862
Jim Grosbach33412622008-10-07 19:05:35 +0000863 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000864 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000865
Evan Cheng49a9f292008-09-12 22:45:55 +0000866 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000867 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000868
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000869 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000870 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000871 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000872 if (NumDefs)
873 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
874 else if (ImplicitRd)
875 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000876 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000877
Zonr Changf86399b2010-05-25 08:42:45 +0000878 if (TID.Opcode == ARM::MOVi16) {
879 // Get immediate from MI.
880 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
881 ARM::reloc_arm_movw);
882 // Encode imm which is the same as in emitMOVi32immInstruction().
883 Binary |= Lo16 & 0xFFF;
884 Binary |= ((Lo16 >> 12) & 0xF) << 16;
885 emitWordLE(Binary);
886 return;
887 } else if(TID.Opcode == ARM::MOVTi16) {
888 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
889 ARM::reloc_arm_movt) >> 16);
890 Binary |= Hi16 & 0xFFF;
891 Binary |= ((Hi16 >> 12) & 0xF) << 16;
892 emitWordLE(Binary);
893 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000894 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000895 uint32_t v = ~MI.getOperand(2).getImm();
896 int32_t lsb = CountTrailingZeros_32(v);
897 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000898 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000899 Binary |= (msb & 0x1F) << 16;
900 Binary |= (lsb & 0x1F) << 7;
901 emitWordLE(Binary);
902 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000903 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
904 // Encode Rn in Instr{0-3}
905 Binary |= getMachineOpValue(MI, OpIdx++);
906
907 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
908 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
909
910 // Instr{20-16} = widthm1, Instr{11-7} = lsb
911 Binary |= (widthm1 & 0x1F) << 16;
912 Binary |= (lsb & 0x1F) << 7;
913 emitWordLE(Binary);
914 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000915 }
916
Evan Chengd87293c2008-11-06 08:47:38 +0000917 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
918 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
919 ++OpIdx;
920
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000921 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000922 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
923 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000924 if (ImplicitRn)
925 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000926 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000927 else {
928 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
929 ++OpIdx;
930 }
Evan Cheng7602e112008-09-02 06:52:38 +0000931 }
932
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000933 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000934 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000935 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000936 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000937 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000938 return;
939 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000940
Evan Chengedda31c2008-11-05 18:35:52 +0000941 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000942 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000943 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000944 return;
945 }
Evan Cheng7602e112008-09-02 06:52:38 +0000946
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000947 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000948 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000949
Evan Cheng83b5cf02008-11-05 23:22:34 +0000950 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000951}
952
Bob Wilson87949d42010-03-17 21:16:45 +0000953void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000954 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000955 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000956 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000957 unsigned Form = TID.TSFlags & ARMII::FormMask;
958 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000959
Evan Chengedda31c2008-11-05 18:35:52 +0000960 // Part of binary is determined by TableGn.
961 unsigned Binary = getBinaryCodeForInstr(MI);
962
Jim Grosbachf31430f2010-10-27 19:55:59 +0000963 // If this is an LDRi12 or LDRcp, nothing more needs be done.
964 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp) {
Jim Grosbach093177d2010-10-27 17:52:51 +0000965 emitWordLE(Binary);
966 return;
967 }
968
Jim Grosbach33412622008-10-07 19:05:35 +0000969 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000970 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000971
Evan Cheng4df60f52008-11-07 09:06:08 +0000972 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000973
974 // Operand 0 of a pre- and post-indexed store is the address base
975 // writeback. Skip it.
976 bool Skipped = false;
977 if (IsPrePost && Form == ARMII::StFrm) {
978 ++OpIdx;
979 Skipped = true;
980 }
981
982 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000983 if (ImplicitRd)
984 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000985 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000986 else
987 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000988
989 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000990 if (ImplicitRn)
991 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000992 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000993 else
994 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000995
Evan Cheng05c356e2008-11-08 01:44:13 +0000996 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000997 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000998 ++OpIdx;
999
Evan Cheng83b5cf02008-11-05 23:22:34 +00001000 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001001 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001002 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001003
Evan Chenge7de7e32008-09-13 01:44:01 +00001004 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001005 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001006 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001007 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001008 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001009 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001010 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1011 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001012 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001013 }
1014
Bill Wendling7d31a162010-10-20 22:44:54 +00001015 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001016 Binary |= 1 << ARMII::I_BitShift;
1017 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1018 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001019 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001020
Evan Cheng70632912008-11-12 07:34:37 +00001021 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001022 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001023 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001024 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1025 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001026 }
1027
Evan Cheng83b5cf02008-11-05 23:22:34 +00001028 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001029}
1030
Chris Lattner33fabd72010-02-02 21:48:51 +00001031void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001032 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001033 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001034 unsigned Form = TID.TSFlags & ARMII::FormMask;
1035 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001036
Evan Chengedda31c2008-11-05 18:35:52 +00001037 // Part of binary is determined by TableGn.
1038 unsigned Binary = getBinaryCodeForInstr(MI);
1039
Jim Grosbach33412622008-10-07 19:05:35 +00001040 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001041 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001042
Evan Cheng148cad82008-11-13 07:34:59 +00001043 unsigned OpIdx = 0;
1044
1045 // Operand 0 of a pre- and post-indexed store is the address base
1046 // writeback. Skip it.
1047 bool Skipped = false;
1048 if (IsPrePost && Form == ARMII::StMiscFrm) {
1049 ++OpIdx;
1050 Skipped = true;
1051 }
1052
Evan Cheng7602e112008-09-02 06:52:38 +00001053 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001054 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001055
Evan Cheng358dec52009-06-15 08:28:29 +00001056 // Skip LDRD and STRD's second operand.
1057 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1058 ++OpIdx;
1059
Evan Cheng7602e112008-09-02 06:52:38 +00001060 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001061 if (ImplicitRn)
1062 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001063 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001064 else
1065 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001066
Evan Cheng05c356e2008-11-08 01:44:13 +00001067 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001068 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001069 ++OpIdx;
1070
Evan Cheng83b5cf02008-11-05 23:22:34 +00001071 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001072 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001073 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001074
Evan Chenge7de7e32008-09-13 01:44:01 +00001075 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001076 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001077 ARMII::U_BitShift);
1078
1079 // If this instr is in register offset/index encoding, set bit[3:0]
1080 // to the corresponding Rm register.
1081 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001082 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001083 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001084 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001085 }
1086
Evan Chengd87293c2008-11-06 08:47:38 +00001087 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001088 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001089 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001090 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001091 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1092 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001093 }
1094
Evan Cheng83b5cf02008-11-05 23:22:34 +00001095 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001096}
1097
Evan Chengcd8e66a2008-11-11 21:48:44 +00001098static unsigned getAddrModeUPBits(unsigned Mode) {
1099 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001100
1101 // Set addressing mode by modifying bits U(23) and P(24)
1102 // IA - Increment after - bit U = 1 and bit P = 0
1103 // IB - Increment before - bit U = 1 and bit P = 1
1104 // DA - Decrement after - bit U = 0 and bit P = 0
1105 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001106 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001107 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001108 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001109 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1110 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1111 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001112 }
1113
Evan Chengcd8e66a2008-11-11 21:48:44 +00001114 return Binary;
1115}
1116
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001117void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1118 const TargetInstrDesc &TID = MI.getDesc();
1119 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1120
Evan Chengcd8e66a2008-11-11 21:48:44 +00001121 // Part of binary is determined by TableGn.
1122 unsigned Binary = getBinaryCodeForInstr(MI);
1123
1124 // Set the conditional execution predicate
1125 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1126
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001127 // Skip operand 0 of an instruction with base register update.
1128 unsigned OpIdx = 0;
1129 if (IsUpdating)
1130 ++OpIdx;
1131
Evan Chengcd8e66a2008-11-11 21:48:44 +00001132 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001133 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001134
1135 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001136 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001137 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1138
Evan Cheng7602e112008-09-02 06:52:38 +00001139 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001140 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001141 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001142
1143 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001144 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001145 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001146 if (!MO.isReg() || MO.isImplicit())
1147 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001148 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001149 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1150 RegNum < 16);
1151 Binary |= 0x1 << RegNum;
1152 }
1153
Evan Cheng83b5cf02008-11-05 23:22:34 +00001154 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001155}
1156
Chris Lattner33fabd72010-02-02 21:48:51 +00001157void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001158 const TargetInstrDesc &TID = MI.getDesc();
1159
1160 // Part of binary is determined by TableGn.
1161 unsigned Binary = getBinaryCodeForInstr(MI);
1162
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001163 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001164 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001165
1166 // Encode S bit if MI modifies CPSR.
1167 Binary |= getAddrModeSBit(MI, TID);
1168
1169 // 32x32->64bit operations have two destination registers. The number
1170 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001171 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001172 if (TID.getNumDefs() == 2)
1173 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1174
1175 // Encode Rd
1176 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1177
1178 // Encode Rm
1179 Binary |= getMachineOpValue(MI, OpIdx++);
1180
1181 // Encode Rs
1182 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1183
Evan Chengfbc9d412008-11-06 01:21:28 +00001184 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1185 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001186 if (TID.getNumOperands() > OpIdx &&
1187 !TID.OpInfo[OpIdx].isPredicate() &&
1188 !TID.OpInfo[OpIdx].isOptionalDef())
1189 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1190
1191 emitWordLE(Binary);
1192}
1193
Chris Lattner33fabd72010-02-02 21:48:51 +00001194void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001195 const TargetInstrDesc &TID = MI.getDesc();
1196
1197 // Part of binary is determined by TableGn.
1198 unsigned Binary = getBinaryCodeForInstr(MI);
1199
1200 // Set the conditional execution predicate
1201 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1202
1203 unsigned OpIdx = 0;
1204
1205 // Encode Rd
1206 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1207
1208 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1209 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1210 if (MO2.isReg()) {
1211 // Two register operand form.
1212 // Encode Rn.
1213 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1214
1215 // Encode Rm.
1216 Binary |= getMachineOpValue(MI, MO2);
1217 ++OpIdx;
1218 } else {
1219 Binary |= getMachineOpValue(MI, MO1);
1220 }
1221
1222 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1223 if (MI.getOperand(OpIdx).isImm() &&
1224 !TID.OpInfo[OpIdx].isPredicate() &&
1225 !TID.OpInfo[OpIdx].isOptionalDef())
1226 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001227
Evan Cheng83b5cf02008-11-05 23:22:34 +00001228 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001229}
1230
Chris Lattner33fabd72010-02-02 21:48:51 +00001231void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001232 const TargetInstrDesc &TID = MI.getDesc();
1233
1234 // Part of binary is determined by TableGn.
1235 unsigned Binary = getBinaryCodeForInstr(MI);
1236
1237 // Set the conditional execution predicate
1238 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1239
1240 unsigned OpIdx = 0;
1241
1242 // Encode Rd
1243 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1244
1245 const MachineOperand &MO = MI.getOperand(OpIdx++);
1246 if (OpIdx == TID.getNumOperands() ||
1247 TID.OpInfo[OpIdx].isPredicate() ||
1248 TID.OpInfo[OpIdx].isOptionalDef()) {
1249 // Encode Rm and it's done.
1250 Binary |= getMachineOpValue(MI, MO);
1251 emitWordLE(Binary);
1252 return;
1253 }
1254
1255 // Encode Rn.
1256 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1257
1258 // Encode Rm.
1259 Binary |= getMachineOpValue(MI, OpIdx++);
1260
1261 // Encode shift_imm.
1262 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001263 if (TID.Opcode == ARM::PKHTB) {
1264 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1265 if (ShiftAmt == 32)
1266 ShiftAmt = 0;
1267 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001268 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1269 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001270
Evan Cheng8b59db32008-11-07 01:41:35 +00001271 emitWordLE(Binary);
1272}
1273
Bob Wilson9a1c1892010-08-11 00:01:18 +00001274void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1275 const TargetInstrDesc &TID = MI.getDesc();
1276
1277 // Part of binary is determined by TableGen.
1278 unsigned Binary = getBinaryCodeForInstr(MI);
1279
1280 // Set the conditional execution predicate
1281 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1282
1283 // Encode Rd
1284 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1285
1286 // Encode saturate bit position.
1287 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001288 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001289 Pos -= 1;
1290 assert((Pos < 16 || (Pos < 32 &&
1291 TID.Opcode != ARM::SSAT16 &&
1292 TID.Opcode != ARM::USAT16)) &&
1293 "saturate bit position out of range");
1294 Binary |= Pos << 16;
1295
1296 // Encode Rm
1297 Binary |= getMachineOpValue(MI, 2);
1298
1299 // Encode shift_imm.
1300 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001301 unsigned ShiftOp = MI.getOperand(3).getImm();
1302 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1303 if (Opc == ARM_AM::asr)
1304 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001305 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001306 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001307 ShiftAmt = 0;
1308 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1309 Binary |= ShiftAmt << ARMII::ShiftShift;
1310 }
1311
1312 emitWordLE(Binary);
1313}
1314
Chris Lattner33fabd72010-02-02 21:48:51 +00001315void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001316 const TargetInstrDesc &TID = MI.getDesc();
1317
Torok Edwindac237e2009-07-08 20:53:28 +00001318 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001319 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001320 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001321
Evan Cheng7602e112008-09-02 06:52:38 +00001322 // Part of binary is determined by TableGn.
1323 unsigned Binary = getBinaryCodeForInstr(MI);
1324
Evan Chengedda31c2008-11-05 18:35:52 +00001325 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001326 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001327
1328 // Set signed_immed_24 field
1329 Binary |= getMachineOpValue(MI, 0);
1330
Evan Cheng83b5cf02008-11-05 23:22:34 +00001331 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001332}
1333
Chris Lattner33fabd72010-02-02 21:48:51 +00001334void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001335 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001336 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001337 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001338 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1339 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001340
1341 // Now emit the jump table entries.
1342 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1343 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1344 if (IsPIC)
1345 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001346 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001347 else
1348 // Absolute DestBB address.
1349 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1350 emitWordLE(0);
1351 }
1352}
1353
Chris Lattner33fabd72010-02-02 21:48:51 +00001354void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001355 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001356
Evan Cheng437c1732008-11-07 22:30:53 +00001357 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001358 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001359 // First emit a ldr pc, [] instruction.
1360 emitDataProcessingInstruction(MI, ARM::PC);
1361
1362 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001363 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001364 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001365 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1366 emitInlineJumpTable(JTIndex);
1367 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001368 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001369 // First emit a ldr pc, [] instruction.
1370 emitLoadStoreInstruction(MI, ARM::PC);
1371
1372 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001373 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001374 return;
1375 }
1376
Evan Chengedda31c2008-11-05 18:35:52 +00001377 // Part of binary is determined by TableGn.
1378 unsigned Binary = getBinaryCodeForInstr(MI);
1379
1380 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001381 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001382
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001383 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001384 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001385 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001386 else
Evan Chengedda31c2008-11-05 18:35:52 +00001387 // otherwise, set the return register
1388 Binary |= getMachineOpValue(MI, 0);
1389
Evan Cheng83b5cf02008-11-05 23:22:34 +00001390 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001391}
Evan Cheng7602e112008-09-02 06:52:38 +00001392
Evan Cheng80a11982008-11-12 06:41:41 +00001393static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001394 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001395 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001396 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001397 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001398 if (!isSPVFP)
1399 Binary |= RegD << ARMII::RegRdShift;
1400 else {
1401 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1402 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1403 }
Evan Cheng80a11982008-11-12 06:41:41 +00001404 return Binary;
1405}
Evan Cheng78be83d2008-11-11 19:40:26 +00001406
Evan Cheng80a11982008-11-12 06:41:41 +00001407static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001408 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001409 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001410 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001411 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001412 if (!isSPVFP)
1413 Binary |= RegN << ARMII::RegRnShift;
1414 else {
1415 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1416 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1417 }
Evan Cheng80a11982008-11-12 06:41:41 +00001418 return Binary;
1419}
Evan Chengd06d48d2008-11-12 02:19:38 +00001420
Evan Cheng80a11982008-11-12 06:41:41 +00001421static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1422 unsigned RegM = MI.getOperand(OpIdx).getReg();
1423 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001424 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001425 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001426 if (!isSPVFP)
1427 Binary |= RegM;
1428 else {
1429 Binary |= ((RegM & 0x1E) >> 1);
1430 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001431 }
Evan Cheng80a11982008-11-12 06:41:41 +00001432 return Binary;
1433}
1434
Chris Lattner33fabd72010-02-02 21:48:51 +00001435void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001436 const TargetInstrDesc &TID = MI.getDesc();
1437
1438 // Part of binary is determined by TableGn.
1439 unsigned Binary = getBinaryCodeForInstr(MI);
1440
1441 // Set the conditional execution predicate
1442 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1443
1444 unsigned OpIdx = 0;
1445 assert((Binary & ARMII::D_BitShift) == 0 &&
1446 (Binary & ARMII::N_BitShift) == 0 &&
1447 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1448
1449 // Encode Dd / Sd.
1450 Binary |= encodeVFPRd(MI, OpIdx++);
1451
1452 // If this is a two-address operand, skip it, e.g. FMACD.
1453 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1454 ++OpIdx;
1455
1456 // Encode Dn / Sn.
1457 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001458 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001459
1460 if (OpIdx == TID.getNumOperands() ||
1461 TID.OpInfo[OpIdx].isPredicate() ||
1462 TID.OpInfo[OpIdx].isOptionalDef()) {
1463 // FCMPEZD etc. has only one operand.
1464 emitWordLE(Binary);
1465 return;
1466 }
1467
1468 // Encode Dm / Sm.
1469 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001470
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001471 emitWordLE(Binary);
1472}
1473
Bob Wilson87949d42010-03-17 21:16:45 +00001474void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001475 const TargetInstrDesc &TID = MI.getDesc();
1476 unsigned Form = TID.TSFlags & ARMII::FormMask;
1477
1478 // Part of binary is determined by TableGn.
1479 unsigned Binary = getBinaryCodeForInstr(MI);
1480
1481 // Set the conditional execution predicate
1482 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1483
1484 switch (Form) {
1485 default: break;
1486 case ARMII::VFPConv1Frm:
1487 case ARMII::VFPConv2Frm:
1488 case ARMII::VFPConv3Frm:
1489 // Encode Dd / Sd.
1490 Binary |= encodeVFPRd(MI, 0);
1491 break;
1492 case ARMII::VFPConv4Frm:
1493 // Encode Dn / Sn.
1494 Binary |= encodeVFPRn(MI, 0);
1495 break;
1496 case ARMII::VFPConv5Frm:
1497 // Encode Dm / Sm.
1498 Binary |= encodeVFPRm(MI, 0);
1499 break;
1500 }
1501
1502 switch (Form) {
1503 default: break;
1504 case ARMII::VFPConv1Frm:
1505 // Encode Dm / Sm.
1506 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001507 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001508 case ARMII::VFPConv2Frm:
1509 case ARMII::VFPConv3Frm:
1510 // Encode Dn / Sn.
1511 Binary |= encodeVFPRn(MI, 1);
1512 break;
1513 case ARMII::VFPConv4Frm:
1514 case ARMII::VFPConv5Frm:
1515 // Encode Dd / Sd.
1516 Binary |= encodeVFPRd(MI, 1);
1517 break;
1518 }
1519
1520 if (Form == ARMII::VFPConv5Frm)
1521 // Encode Dn / Sn.
1522 Binary |= encodeVFPRn(MI, 2);
1523 else if (Form == ARMII::VFPConv3Frm)
1524 // Encode Dm / Sm.
1525 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001526
1527 emitWordLE(Binary);
1528}
1529
Chris Lattner33fabd72010-02-02 21:48:51 +00001530void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001531 // Part of binary is determined by TableGn.
1532 unsigned Binary = getBinaryCodeForInstr(MI);
1533
1534 // Set the conditional execution predicate
1535 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1536
1537 unsigned OpIdx = 0;
1538
1539 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001540 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001541
1542 // Encode address base.
1543 const MachineOperand &Base = MI.getOperand(OpIdx++);
1544 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1545
1546 // If there is a non-zero immediate offset, encode it.
1547 if (Base.isReg()) {
1548 const MachineOperand &Offset = MI.getOperand(OpIdx);
1549 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1550 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1551 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001552 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001553 emitWordLE(Binary);
1554 return;
1555 }
1556 }
1557
1558 // If immediate offset is omitted, default to +0.
1559 Binary |= 1 << ARMII::U_BitShift;
1560
1561 emitWordLE(Binary);
1562}
1563
Bob Wilson87949d42010-03-17 21:16:45 +00001564void
1565ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001566 const TargetInstrDesc &TID = MI.getDesc();
1567 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1568
Evan Chengcd8e66a2008-11-11 21:48:44 +00001569 // Part of binary is determined by TableGn.
1570 unsigned Binary = getBinaryCodeForInstr(MI);
1571
1572 // Set the conditional execution predicate
1573 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1574
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001575 // Skip operand 0 of an instruction with base register update.
1576 unsigned OpIdx = 0;
1577 if (IsUpdating)
1578 ++OpIdx;
1579
Evan Chengcd8e66a2008-11-11 21:48:44 +00001580 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001581 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001582
1583 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001584 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001585 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001586
1587 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001588 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001589 Binary |= 0x1 << ARMII::W_BitShift;
1590
1591 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001592 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001593
Bob Wilsond4bfd542010-08-27 23:18:17 +00001594 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001595 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001596 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001597 const MachineOperand &MO = MI.getOperand(i);
1598 if (!MO.isReg() || MO.isImplicit())
1599 break;
1600 ++NumRegs;
1601 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001602 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1603 // Otherwise, it will be 0, in the case of 32-bit registers.
1604 if(Binary & 0x100)
1605 Binary |= NumRegs * 2;
1606 else
1607 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001608
1609 emitWordLE(Binary);
1610}
1611
Bob Wilson1a913ed2010-06-11 21:34:50 +00001612static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1613 unsigned RegD = MI.getOperand(OpIdx).getReg();
1614 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001615 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001616 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1617 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1618 return Binary;
1619}
1620
Bob Wilson5e7b6072010-06-25 22:40:46 +00001621static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1622 unsigned RegN = MI.getOperand(OpIdx).getReg();
1623 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001624 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001625 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1626 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1627 return Binary;
1628}
1629
Bob Wilson583a2a02010-06-25 21:17:19 +00001630static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1631 unsigned RegM = MI.getOperand(OpIdx).getReg();
1632 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001633 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001634 Binary |= (RegM & 0xf);
1635 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1636 return Binary;
1637}
1638
Bob Wilsond896a972010-06-28 21:12:19 +00001639/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1640/// data-processing instruction to the corresponding Thumb encoding.
1641static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1642 assert((Binary & 0xfe000000) == 0xf2000000 &&
1643 "not an ARM NEON data-processing instruction");
1644 unsigned UBit = (Binary >> 24) & 1;
1645 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1646}
1647
Bob Wilsond5a563d2010-06-29 17:34:07 +00001648void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001649 unsigned Binary = getBinaryCodeForInstr(MI);
1650
Bob Wilsond5a563d2010-06-29 17:34:07 +00001651 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1652 const TargetInstrDesc &TID = MI.getDesc();
1653 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1654 RegTOpIdx = 0;
1655 RegNOpIdx = 1;
1656 LnOpIdx = 2;
1657 } else { // ARMII::NSetLnFrm
1658 RegTOpIdx = 2;
1659 RegNOpIdx = 0;
1660 LnOpIdx = 3;
1661 }
1662
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001663 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001664 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001665
Bob Wilsond5a563d2010-06-29 17:34:07 +00001666 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001667 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001668 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001669 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001670
1671 unsigned LaneShift;
1672 if ((Binary & (1 << 22)) != 0)
1673 LaneShift = 0; // 8-bit elements
1674 else if ((Binary & (1 << 5)) != 0)
1675 LaneShift = 1; // 16-bit elements
1676 else
1677 LaneShift = 2; // 32-bit elements
1678
Bob Wilsond5a563d2010-06-29 17:34:07 +00001679 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001680 unsigned Opc1 = Lane >> 2;
1681 unsigned Opc2 = Lane & 3;
1682 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1683 Binary |= (Opc1 << 21);
1684 Binary |= (Opc2 << 5);
1685
1686 emitWordLE(Binary);
1687}
1688
Bob Wilson21773e72010-06-29 20:13:29 +00001689void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1690 unsigned Binary = getBinaryCodeForInstr(MI);
1691
1692 // Set the conditional execution predicate
1693 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1694
1695 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001696 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001697 Binary |= (RegT << ARMII::RegRdShift);
1698 Binary |= encodeNEONRn(MI, 0);
1699 emitWordLE(Binary);
1700}
1701
Bob Wilson583a2a02010-06-25 21:17:19 +00001702void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001703 unsigned Binary = getBinaryCodeForInstr(MI);
1704 // Destination register is encoded in Dd.
1705 Binary |= encodeNEONRd(MI, 0);
1706 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1707 unsigned Imm = MI.getOperand(1).getImm();
1708 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001709 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001710 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001711 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001712 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001713 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001714 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001715 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001716 emitWordLE(Binary);
1717}
1718
Bob Wilson583a2a02010-06-25 21:17:19 +00001719void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001720 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001721 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001722 // Destination register is encoded in Dd; source register in Dm.
1723 unsigned OpIdx = 0;
1724 Binary |= encodeNEONRd(MI, OpIdx++);
1725 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1726 ++OpIdx;
1727 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001728 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001729 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001730 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1731 emitWordLE(Binary);
1732}
1733
Bob Wilson5e7b6072010-06-25 22:40:46 +00001734void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1735 const TargetInstrDesc &TID = MI.getDesc();
1736 unsigned Binary = getBinaryCodeForInstr(MI);
1737 // Destination register is encoded in Dd; source registers in Dn and Dm.
1738 unsigned OpIdx = 0;
1739 Binary |= encodeNEONRd(MI, OpIdx++);
1740 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1741 ++OpIdx;
1742 Binary |= encodeNEONRn(MI, OpIdx++);
1743 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1744 ++OpIdx;
1745 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001746 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001747 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001748 // FIXME: This does not handle VMOVDneon or VMOVQ.
1749 emitWordLE(Binary);
1750}
1751
Evan Cheng7602e112008-09-02 06:52:38 +00001752#include "ARMGenCodeEmitter.inc"