blob: 9c01fcd184f01ac477ff59ff9ab6250e740c9193 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilson9f6c4c12010-02-18 06:05:53 +000096def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
97 SDTCisSameAs<0, 2>]>;
98def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
99def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
100
Bob Wilsoncba270d2010-07-13 21:16:48 +0000101def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
102 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000103 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000104 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
105 return (EltBits == 32 && EltVal == 0);
106}]>;
107
108def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
109 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000110 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000111 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
112 return (EltBits == 8 && EltVal == 0xff);
113}]>;
114
Bob Wilson5bafff32009-06-22 23:27:02 +0000115//===----------------------------------------------------------------------===//
116// NEON operand definitions
117//===----------------------------------------------------------------------===//
118
Bob Wilson1a913ed2010-06-11 21:34:50 +0000119def nModImm : Operand<i32> {
120 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000121}
122
Bob Wilson5bafff32009-06-22 23:27:02 +0000123//===----------------------------------------------------------------------===//
124// NEON load / store instructions
125//===----------------------------------------------------------------------===//
126
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000127let mayLoad = 1, neverHasSideEffects = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000128// Use vldmia to load a Q register as a D register pair.
129// This is equivalent to VLDMD except that it has a Q register operand
130// instead of a pair of D registers.
131def VLDMQ
132 : AXDI5<(outs QPR:$dst), (ins addrmode5:$addr, pred:$p),
133 IndexModeNone, IIC_fpLoadm,
134 "vldm${addr:submode}${p}\t${addr:base}, ${dst:dregpair}", "", []>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000135
136// Use vld1 to load a Q register as a D register pair.
137// This alternative to VLDMQ allows an alignment to be specified.
138// This is equivalent to VLD1q64 except that it has a Q register operand.
139def VLD1q
140 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
141 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000142} // mayLoad = 1, neverHasSideEffects = 1
Bob Wilson621f1952010-03-23 05:25:43 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayStore = 1, neverHasSideEffects = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000145// Use vstmia to store a Q register as a D register pair.
146// This is equivalent to VSTMD except that it has a Q register operand
147// instead of a pair of D registers.
148def VSTMQ
149 : AXDI5<(outs), (ins QPR:$src, addrmode5:$addr, pred:$p),
150 IndexModeNone, IIC_fpStorem,
151 "vstm${addr:submode}${p}\t${addr:base}, ${src:dregpair}", "", []>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000152
153// Use vst1 to store a Q register as a D register pair.
154// This alternative to VSTMQ allows an alignment to be specified.
155// This is equivalent to VST1q64 except that it has a Q register operand.
156def VST1q
157 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
158 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000159} // mayStore = 1, neverHasSideEffects = 1
Bob Wilson11d98992010-03-23 06:20:33 +0000160
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000161let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000162
Bob Wilson205a5ca2009-07-08 18:11:30 +0000163// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000164class VLD1D<bits<4> op7_4, string Dt>
165 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
166 (ins addrmode6:$addr), IIC_VLD1,
167 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
168class VLD1Q<bits<4> op7_4, string Dt>
169 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
170 (ins addrmode6:$addr), IIC_VLD1,
171 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000172
Bob Wilson621f1952010-03-23 05:25:43 +0000173def VLD1d8 : VLD1D<0b0000, "8">;
174def VLD1d16 : VLD1D<0b0100, "16">;
175def VLD1d32 : VLD1D<0b1000, "32">;
176def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000177
Bob Wilson621f1952010-03-23 05:25:43 +0000178def VLD1q8 : VLD1Q<0b0000, "8">;
179def VLD1q16 : VLD1Q<0b0100, "16">;
180def VLD1q32 : VLD1Q<0b1000, "32">;
181def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000182
183// ...with address register writeback:
184class VLD1DWB<bits<4> op7_4, string Dt>
185 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000186 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
187 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000188 "$addr.addr = $wb", []>;
189class VLD1QWB<bits<4> op7_4, string Dt>
190 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000191 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
192 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000193 "$addr.addr = $wb", []>;
194
195def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
196def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
197def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
198def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
199
200def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
201def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
202def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
203def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000204
Bob Wilson052ba452010-03-22 18:22:06 +0000205// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000206class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000207 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000208 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000209 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000210class VLD1D3WB<bits<4> op7_4, string Dt>
211 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000212 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000213 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000214
215def VLD1d8T : VLD1D3<0b0000, "8">;
216def VLD1d16T : VLD1D3<0b0100, "16">;
217def VLD1d32T : VLD1D3<0b1000, "32">;
218def VLD1d64T : VLD1D3<0b1100, "64">;
219
220def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
221def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
222def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000223def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000224
225// ...with 4 registers (some of these are only for the disassembler):
226class VLD1D4<bits<4> op7_4, string Dt>
227 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
228 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
229 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000230class VLD1D4WB<bits<4> op7_4, string Dt>
231 : NLdSt<0,0b10,0b0010,op7_4,
232 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000233 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
234 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000235 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000236
Bob Wilson052ba452010-03-22 18:22:06 +0000237def VLD1d8Q : VLD1D4<0b0000, "8">;
238def VLD1d16Q : VLD1D4<0b0100, "16">;
239def VLD1d32Q : VLD1D4<0b1000, "32">;
240def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000241
242def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
243def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
244def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000245def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000246
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000247// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000248class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
249 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000250 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000251 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
252class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000253 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000254 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000255 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000256 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000257
Bob Wilson00bf1d92010-03-20 18:14:26 +0000258def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
259def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
260def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000261
Bob Wilson95808322010-03-18 20:18:39 +0000262def VLD2q8 : VLD2Q<0b0000, "8">;
263def VLD2q16 : VLD2Q<0b0100, "16">;
264def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000265
Bob Wilson92cb9322010-03-20 20:10:51 +0000266// ...with address register writeback:
267class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
268 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000269 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
270 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000271 "$addr.addr = $wb", []>;
272class VLD2QWB<bits<4> op7_4, string Dt>
273 : NLdSt<0, 0b10, 0b0011, op7_4,
274 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000275 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
276 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000277 "$addr.addr = $wb", []>;
278
279def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
280def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
281def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000282
283def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
284def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
285def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
286
Bob Wilson00bf1d92010-03-20 18:14:26 +0000287// ...with double-spaced registers (for disassembly only):
288def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
289def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
290def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000291def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
292def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
293def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000294
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000295// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000296class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
297 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000298 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000299 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000300
Bob Wilson00bf1d92010-03-20 18:14:26 +0000301def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
302def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
303def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000304
Bob Wilson92cb9322010-03-20 20:10:51 +0000305// ...with address register writeback:
306class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
307 : NLdSt<0, 0b10, op11_8, op7_4,
308 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000309 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
310 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000311 "$addr.addr = $wb", []>;
312
313def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
314def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
315def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000316
317// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000318def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
319def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
320def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000321def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
322def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
323def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000324
Bob Wilson92cb9322010-03-20 20:10:51 +0000325// ...alternate versions to be allocated odd register numbers:
326def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
327def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
328def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000329
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000330// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000331class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
332 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000333 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000334 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000335 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000336
Bob Wilson00bf1d92010-03-20 18:14:26 +0000337def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
338def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
339def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000340
Bob Wilson92cb9322010-03-20 20:10:51 +0000341// ...with address register writeback:
342class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
343 : NLdSt<0, 0b10, op11_8, op7_4,
344 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000345 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
346 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000347 "$addr.addr = $wb", []>;
348
349def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
350def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
351def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000352
353// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000354def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
355def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
356def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000357def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
358def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
359def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360
Bob Wilson92cb9322010-03-20 20:10:51 +0000361// ...alternate versions to be allocated odd register numbers:
362def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
363def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
364def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000365
366// VLD1LN : Vector Load (single element to one lane)
367// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000368
Bob Wilson243fcc52009-09-01 04:26:28 +0000369// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000370class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
371 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000372 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
373 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
374 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000375
Bob Wilson39842552010-03-22 16:43:10 +0000376def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
377def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
378def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000379
Bob Wilson41315282010-03-20 20:39:53 +0000380// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000381def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
382def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000383
Bob Wilson41315282010-03-20 20:39:53 +0000384// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000385def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
386def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000387
Bob Wilsona1023642010-03-20 20:47:18 +0000388// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000389class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
390 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000391 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000392 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000393 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000394 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
395
Bob Wilson39842552010-03-22 16:43:10 +0000396def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
397def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
398def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000399
Bob Wilson39842552010-03-22 16:43:10 +0000400def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
401def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000402
Bob Wilson243fcc52009-09-01 04:26:28 +0000403// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000404class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
405 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000406 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
407 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
408 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
409 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000410
Bob Wilson39842552010-03-22 16:43:10 +0000411def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
412def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
413def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000414
Bob Wilson41315282010-03-20 20:39:53 +0000415// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000416def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
417def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000418
Bob Wilson41315282010-03-20 20:39:53 +0000419// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000420def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
421def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000422
Bob Wilsona1023642010-03-20 20:47:18 +0000423// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000424class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
425 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000426 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000427 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000428 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
429 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000430 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000431 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
432 []>;
433
Bob Wilson39842552010-03-22 16:43:10 +0000434def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
435def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
436def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000437
Bob Wilson39842552010-03-22 16:43:10 +0000438def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
439def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000440
Bob Wilson243fcc52009-09-01 04:26:28 +0000441// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000442class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
443 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000444 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
445 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
446 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000447 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000448 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000449
Bob Wilson39842552010-03-22 16:43:10 +0000450def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
451def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
452def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000453
Bob Wilson41315282010-03-20 20:39:53 +0000454// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000455def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
456def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000457
Bob Wilson41315282010-03-20 20:39:53 +0000458// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000459def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
460def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000461
Bob Wilsona1023642010-03-20 20:47:18 +0000462// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000463class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
464 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000465 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000466 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000467 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
468 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000469"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000470"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
471 []>;
472
Bob Wilson39842552010-03-22 16:43:10 +0000473def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
474def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
475def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000476
Bob Wilson39842552010-03-22 16:43:10 +0000477def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
478def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000479
Bob Wilsonb07c1712009-10-07 21:53:04 +0000480// VLD1DUP : Vector Load (single element to all lanes)
481// VLD2DUP : Vector Load (single 2-element structure to all lanes)
482// VLD3DUP : Vector Load (single 3-element structure to all lanes)
483// VLD4DUP : Vector Load (single 4-element structure to all lanes)
484// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000486
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000487let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000488
Bob Wilson11d98992010-03-23 06:20:33 +0000489// VST1 : Vector Store (multiple single elements)
490class VST1D<bits<4> op7_4, string Dt>
491 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
492 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
493class VST1Q<bits<4> op7_4, string Dt>
494 : NLdSt<0,0b00,0b1010,op7_4, (outs),
495 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
496 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
497
498def VST1d8 : VST1D<0b0000, "8">;
499def VST1d16 : VST1D<0b0100, "16">;
500def VST1d32 : VST1D<0b1000, "32">;
501def VST1d64 : VST1D<0b1100, "64">;
502
503def VST1q8 : VST1Q<0b0000, "8">;
504def VST1q16 : VST1Q<0b0100, "16">;
505def VST1q32 : VST1Q<0b1000, "32">;
506def VST1q64 : VST1Q<0b1100, "64">;
507
Bob Wilson25eb5012010-03-20 20:54:36 +0000508// ...with address register writeback:
509class VST1DWB<bits<4> op7_4, string Dt>
510 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000511 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
512 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000513class VST1QWB<bits<4> op7_4, string Dt>
514 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000515 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
516 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000517
518def VST1d8_UPD : VST1DWB<0b0000, "8">;
519def VST1d16_UPD : VST1DWB<0b0100, "16">;
520def VST1d32_UPD : VST1DWB<0b1000, "32">;
521def VST1d64_UPD : VST1DWB<0b1100, "64">;
522
523def VST1q8_UPD : VST1QWB<0b0000, "8">;
524def VST1q16_UPD : VST1QWB<0b0100, "16">;
525def VST1q32_UPD : VST1QWB<0b1000, "32">;
526def VST1q64_UPD : VST1QWB<0b1100, "64">;
527
Bob Wilson052ba452010-03-22 18:22:06 +0000528// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000529class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000530 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000531 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000532 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000533class VST1D3WB<bits<4> op7_4, string Dt>
534 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000535 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000536 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000537 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000538 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000539
540def VST1d8T : VST1D3<0b0000, "8">;
541def VST1d16T : VST1D3<0b0100, "16">;
542def VST1d32T : VST1D3<0b1000, "32">;
543def VST1d64T : VST1D3<0b1100, "64">;
544
545def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
546def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
547def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
548def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
549
550// ...with 4 registers (some of these are only for the disassembler):
551class VST1D4<bits<4> op7_4, string Dt>
552 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
553 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
554 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
555 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000556class VST1D4WB<bits<4> op7_4, string Dt>
557 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000558 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000559 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000560 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000561 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000562
Bob Wilson052ba452010-03-22 18:22:06 +0000563def VST1d8Q : VST1D4<0b0000, "8">;
564def VST1d16Q : VST1D4<0b0100, "16">;
565def VST1d32Q : VST1D4<0b1000, "32">;
566def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000567
568def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
569def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
570def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000571def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000572
Bob Wilsonb36ec862009-08-06 18:47:44 +0000573// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000574class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
575 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
576 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
577 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000578class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000579 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000580 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000581 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000582 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000583
Bob Wilson068b18b2010-03-20 21:15:48 +0000584def VST2d8 : VST2D<0b1000, 0b0000, "8">;
585def VST2d16 : VST2D<0b1000, 0b0100, "16">;
586def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000587
Bob Wilson95808322010-03-18 20:18:39 +0000588def VST2q8 : VST2Q<0b0000, "8">;
589def VST2q16 : VST2Q<0b0100, "16">;
590def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000591
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000592// ...with address register writeback:
593class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
594 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000595 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
596 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000597 "$addr.addr = $wb", []>;
598class VST2QWB<bits<4> op7_4, string Dt>
599 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000600 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000601 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000602 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000603 "$addr.addr = $wb", []>;
604
605def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
606def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
607def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000608
609def VST2q8_UPD : VST2QWB<0b0000, "8">;
610def VST2q16_UPD : VST2QWB<0b0100, "16">;
611def VST2q32_UPD : VST2QWB<0b1000, "32">;
612
Bob Wilson068b18b2010-03-20 21:15:48 +0000613// ...with double-spaced registers (for disassembly only):
614def VST2b8 : VST2D<0b1001, 0b0000, "8">;
615def VST2b16 : VST2D<0b1001, 0b0100, "16">;
616def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000617def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
618def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
619def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000620
Bob Wilsonb36ec862009-08-06 18:47:44 +0000621// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000622class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
623 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000624 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000625 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000626
Bob Wilson068b18b2010-03-20 21:15:48 +0000627def VST3d8 : VST3D<0b0100, 0b0000, "8">;
628def VST3d16 : VST3D<0b0100, 0b0100, "16">;
629def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000630
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000631// ...with address register writeback:
632class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
633 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000634 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000635 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000636 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000637 "$addr.addr = $wb", []>;
638
639def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
640def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
641def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000642
643// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000644def VST3q8 : VST3D<0b0101, 0b0000, "8">;
645def VST3q16 : VST3D<0b0101, 0b0100, "16">;
646def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000647def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
648def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
649def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000650
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000651// ...alternate versions to be allocated odd register numbers:
652def VST3q8odd_UPD : VST3DWB<0b0101, 0b0000, "8">;
653def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">;
654def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000655
Bob Wilsonb36ec862009-08-06 18:47:44 +0000656// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000657class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
658 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000659 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000660 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000661 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000662
Bob Wilson068b18b2010-03-20 21:15:48 +0000663def VST4d8 : VST4D<0b0000, 0b0000, "8">;
664def VST4d16 : VST4D<0b0000, 0b0100, "16">;
665def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000666
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000667// ...with address register writeback:
668class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
669 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000670 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000671 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000672 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000673 "$addr.addr = $wb", []>;
674
675def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
676def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
677def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000678
679// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000680def VST4q8 : VST4D<0b0001, 0b0000, "8">;
681def VST4q16 : VST4D<0b0001, 0b0100, "16">;
682def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000683def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
684def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
685def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000686
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000687// ...alternate versions to be allocated odd register numbers:
688def VST4q8odd_UPD : VST4DWB<0b0001, 0b0000, "8">;
689def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">;
690def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000691
692// VST1LN : Vector Store (single element from one lane)
693// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000694
Bob Wilson8a3198b2009-09-01 18:51:56 +0000695// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000696class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
697 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000698 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000699 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000700 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000701
Bob Wilson39842552010-03-22 16:43:10 +0000702def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
703def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
704def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000705
Bob Wilson41315282010-03-20 20:39:53 +0000706// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000707def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
708def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000709
Bob Wilson41315282010-03-20 20:39:53 +0000710// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000711def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
712def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000713
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000714// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000715class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
716 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000717 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000718 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000719 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000720 "$addr.addr = $wb", []>;
721
Bob Wilson39842552010-03-22 16:43:10 +0000722def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
723def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
724def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000725
Bob Wilson39842552010-03-22 16:43:10 +0000726def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
727def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000728
Bob Wilson8a3198b2009-09-01 18:51:56 +0000729// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000730class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
731 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000732 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000733 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000734 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000735
Bob Wilson39842552010-03-22 16:43:10 +0000736def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
737def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
738def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000739
Bob Wilson41315282010-03-20 20:39:53 +0000740// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000741def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
742def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000743
Bob Wilson41315282010-03-20 20:39:53 +0000744// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000745def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
746def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000747
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000748// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000749class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
750 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000751 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000752 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
753 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000754 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000755 "$addr.addr = $wb", []>;
756
Bob Wilson39842552010-03-22 16:43:10 +0000757def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
758def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
759def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000760
Bob Wilson39842552010-03-22 16:43:10 +0000761def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
762def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000763
Bob Wilson8a3198b2009-09-01 18:51:56 +0000764// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000765class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
766 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000767 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000768 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000769 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000770 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000771
Bob Wilson39842552010-03-22 16:43:10 +0000772def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
773def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
774def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000775
Bob Wilson41315282010-03-20 20:39:53 +0000776// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000777def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
778def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000779
Bob Wilson41315282010-03-20 20:39:53 +0000780// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000781def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
782def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000783
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000784// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000785class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
786 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000787 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000788 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
789 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000790 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000791 "$addr.addr = $wb", []>;
792
Bob Wilson39842552010-03-22 16:43:10 +0000793def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
794def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
795def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000796
Bob Wilson39842552010-03-22 16:43:10 +0000797def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
798def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000799
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000800} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000801
Bob Wilson205a5ca2009-07-08 18:11:30 +0000802
Bob Wilson5bafff32009-06-22 23:27:02 +0000803//===----------------------------------------------------------------------===//
804// NEON pattern fragments
805//===----------------------------------------------------------------------===//
806
807// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000808def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000809 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
810 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000811}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000812def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000813 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
814 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000815}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000816def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000817 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
818 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000819}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000820def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000821 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
822 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000823}]>;
824
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000825// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000826def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000827 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
828 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000829}]>;
830
Bob Wilson5bafff32009-06-22 23:27:02 +0000831// Translate lane numbers from Q registers to D subregs.
832def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000834}]>;
835def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000837}]>;
838def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000840}]>;
841
842//===----------------------------------------------------------------------===//
843// Instruction Classes
844//===----------------------------------------------------------------------===//
845
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000846// Basic 2-register operations: single-, double- and quad-register.
847class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
848 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
849 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000850 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
851 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
852 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000853class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000854 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
855 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000856 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
857 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
858 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000859class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000860 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
861 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000862 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
863 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
864 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000865
Bob Wilson69bfbd62010-02-17 22:42:54 +0000866// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000867class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000868 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000869 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000870 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
871 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000872 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000873 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
874class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000875 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000876 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000877 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
878 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000879 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000880 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
881
882// Narrow 2-register intrinsics.
883class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
884 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000885 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000886 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000888 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000889 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
890
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000891// Long 2-register operations (currently only used for VMOVL).
892class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
893 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
894 InstrItinClass itin, string OpcodeStr, string Dt,
895 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +0000896 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000897 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000898 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000899
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000900// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000901class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000902 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000903 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000904 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000905 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000906class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000907 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000908 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000909 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000910 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000911
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000912// Basic 3-register operations: single-, double- and quad-register.
913class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
914 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
915 SDNode OpNode, bit Commutable>
916 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000917 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
918 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000919 let isCommutable = Commutable;
920}
921
Bob Wilson5bafff32009-06-22 23:27:02 +0000922class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000923 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000924 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000925 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000926 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000927 OpcodeStr, Dt, "$dst, $src1, $src2", "",
928 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
929 let isCommutable = Commutable;
930}
931// Same as N3VD but no data type.
932class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
933 InstrItinClass itin, string OpcodeStr,
934 ValueType ResTy, ValueType OpTy,
935 SDNode OpNode, bit Commutable>
936 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000937 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000938 OpcodeStr, "$dst, $src1, $src2", "",
939 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000940 let isCommutable = Commutable;
941}
Johnny Chen897dd0c2010-03-27 01:03:13 +0000942
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000943class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000944 InstrItinClass itin, string OpcodeStr, string Dt,
945 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000946 : N3V<0, 1, op21_20, op11_8, 1, 0,
947 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
948 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
949 [(set (Ty DPR:$dst),
950 (Ty (ShOp (Ty DPR:$src1),
951 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000952 let isCommutable = 0;
953}
954class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000955 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000956 : N3V<0, 1, op21_20, op11_8, 1, 0,
957 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
958 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
959 [(set (Ty DPR:$dst),
960 (Ty (ShOp (Ty DPR:$src1),
961 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000962 let isCommutable = 0;
963}
964
Bob Wilson5bafff32009-06-22 23:27:02 +0000965class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000966 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000967 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000968 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000969 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000970 OpcodeStr, Dt, "$dst, $src1, $src2", "",
971 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
972 let isCommutable = Commutable;
973}
974class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
975 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000976 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000977 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000978 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000979 OpcodeStr, "$dst, $src1, $src2", "",
980 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000981 let isCommutable = Commutable;
982}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000983class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000984 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000985 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000986 : N3V<1, 1, op21_20, op11_8, 1, 0,
987 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
988 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
989 [(set (ResTy QPR:$dst),
990 (ResTy (ShOp (ResTy QPR:$src1),
991 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
992 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000993 let isCommutable = 0;
994}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000995class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000996 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000997 : N3V<1, 1, op21_20, op11_8, 1, 0,
998 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
999 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1000 [(set (ResTy QPR:$dst),
1001 (ResTy (ShOp (ResTy QPR:$src1),
1002 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1003 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001004 let isCommutable = 0;
1005}
Bob Wilson5bafff32009-06-22 23:27:02 +00001006
1007// Basic 3-register intrinsics, both double- and quad-register.
1008class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001009 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001010 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001011 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1012 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1013 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1014 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001015 let isCommutable = Commutable;
1016}
David Goodwin658ea602009-09-25 18:38:29 +00001017class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001018 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001019 : N3V<0, 1, op21_20, op11_8, 1, 0,
1020 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1021 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1022 [(set (Ty DPR:$dst),
1023 (Ty (IntOp (Ty DPR:$src1),
1024 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1025 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001026 let isCommutable = 0;
1027}
David Goodwin658ea602009-09-25 18:38:29 +00001028class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001029 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001030 : N3V<0, 1, op21_20, op11_8, 1, 0,
1031 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1032 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1033 [(set (Ty DPR:$dst),
1034 (Ty (IntOp (Ty DPR:$src1),
1035 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001036 let isCommutable = 0;
1037}
1038
Bob Wilson5bafff32009-06-22 23:27:02 +00001039class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001040 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001041 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001042 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1043 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1044 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1045 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001046 let isCommutable = Commutable;
1047}
David Goodwin658ea602009-09-25 18:38:29 +00001048class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001049 string OpcodeStr, string Dt,
1050 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001051 : N3V<1, 1, op21_20, op11_8, 1, 0,
1052 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1053 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1054 [(set (ResTy QPR:$dst),
1055 (ResTy (IntOp (ResTy QPR:$src1),
1056 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1057 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001058 let isCommutable = 0;
1059}
David Goodwin658ea602009-09-25 18:38:29 +00001060class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001061 string OpcodeStr, string Dt,
1062 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001063 : N3V<1, 1, op21_20, op11_8, 1, 0,
1064 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1065 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1066 [(set (ResTy QPR:$dst),
1067 (ResTy (IntOp (ResTy QPR:$src1),
1068 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1069 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001070 let isCommutable = 0;
1071}
Bob Wilson5bafff32009-06-22 23:27:02 +00001072
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001073// Multiply-Add/Sub operations: single-, double- and quad-register.
1074class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1075 InstrItinClass itin, string OpcodeStr, string Dt,
1076 ValueType Ty, SDNode MulOp, SDNode OpNode>
1077 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1078 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001079 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001080 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1081
Bob Wilson5bafff32009-06-22 23:27:02 +00001082class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001083 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001084 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001085 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001086 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001087 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001088 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1089 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001090class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001091 string OpcodeStr, string Dt,
1092 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001093 : N3V<0, 1, op21_20, op11_8, 1, 0,
1094 (outs DPR:$dst),
1095 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1096 NVMulSLFrm, itin,
1097 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1098 [(set (Ty DPR:$dst),
1099 (Ty (ShOp (Ty DPR:$src1),
1100 (Ty (MulOp DPR:$src2,
1101 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1102 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001103class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001104 string OpcodeStr, string Dt,
1105 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001106 : N3V<0, 1, op21_20, op11_8, 1, 0,
1107 (outs DPR:$dst),
1108 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1109 NVMulSLFrm, itin,
1110 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1111 [(set (Ty DPR:$dst),
1112 (Ty (ShOp (Ty DPR:$src1),
1113 (Ty (MulOp DPR:$src2,
1114 (Ty (NEONvduplane (Ty DPR_8:$src3),
1115 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001116
Bob Wilson5bafff32009-06-22 23:27:02 +00001117class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001118 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001119 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001120 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001121 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001122 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001123 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1124 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001125class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001126 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001127 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001128 : N3V<1, 1, op21_20, op11_8, 1, 0,
1129 (outs QPR:$dst),
1130 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1131 NVMulSLFrm, itin,
1132 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1133 [(set (ResTy QPR:$dst),
1134 (ResTy (ShOp (ResTy QPR:$src1),
1135 (ResTy (MulOp QPR:$src2,
1136 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1137 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001138class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001139 string OpcodeStr, string Dt,
1140 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001141 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001142 : N3V<1, 1, op21_20, op11_8, 1, 0,
1143 (outs QPR:$dst),
1144 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1145 NVMulSLFrm, itin,
1146 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1147 [(set (ResTy QPR:$dst),
1148 (ResTy (ShOp (ResTy QPR:$src1),
1149 (ResTy (MulOp QPR:$src2,
1150 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1151 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001152
1153// Neon 3-argument intrinsics, both double- and quad-register.
1154// The destination register is also used as the first source operand register.
1155class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001156 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001157 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001158 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001159 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001160 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001161 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1162 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1163class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001164 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001165 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001166 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001167 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001168 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1170 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1171
1172// Neon Long 3-argument intrinsic. The destination register is
1173// a quad-register and is also used as the first source operand register.
1174class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001175 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001176 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001177 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001178 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001179 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001180 [(set QPR:$dst,
1181 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001182class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001183 string OpcodeStr, string Dt,
1184 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001185 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1186 (outs QPR:$dst),
1187 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1188 NVMulSLFrm, itin,
1189 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1190 [(set (ResTy QPR:$dst),
1191 (ResTy (IntOp (ResTy QPR:$src1),
1192 (OpTy DPR:$src2),
1193 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1194 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001195class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1196 InstrItinClass itin, string OpcodeStr, string Dt,
1197 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001198 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1199 (outs QPR:$dst),
1200 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1201 NVMulSLFrm, itin,
1202 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1203 [(set (ResTy QPR:$dst),
1204 (ResTy (IntOp (ResTy QPR:$src1),
1205 (OpTy DPR:$src2),
1206 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1207 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001208
Bob Wilson5bafff32009-06-22 23:27:02 +00001209// Narrowing 3-register intrinsics.
1210class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001211 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001212 Intrinsic IntOp, bit Commutable>
1213 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001214 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001215 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001216 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1217 let isCommutable = Commutable;
1218}
1219
1220// Long 3-register intrinsics.
1221class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001222 InstrItinClass itin, string OpcodeStr, string Dt,
1223 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001224 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001225 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001226 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001227 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1228 let isCommutable = Commutable;
1229}
David Goodwin658ea602009-09-25 18:38:29 +00001230class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001231 string OpcodeStr, string Dt,
1232 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001233 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1234 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1235 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1236 [(set (ResTy QPR:$dst),
1237 (ResTy (IntOp (OpTy DPR:$src1),
1238 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1239 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001240class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1241 InstrItinClass itin, string OpcodeStr, string Dt,
1242 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001243 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1244 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1245 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1246 [(set (ResTy QPR:$dst),
1247 (ResTy (IntOp (OpTy DPR:$src1),
1248 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1249 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001250
1251// Wide 3-register intrinsics.
1252class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001253 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001254 Intrinsic IntOp, bit Commutable>
1255 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001256 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001257 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1259 let isCommutable = Commutable;
1260}
1261
1262// Pairwise long 2-register intrinsics, both double- and quad-register.
1263class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001264 bits<2> op17_16, bits<5> op11_7, bit op4,
1265 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001266 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1267 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001268 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001269 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1270class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001271 bits<2> op17_16, bits<5> op11_7, bit op4,
1272 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001273 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1274 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001275 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001276 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1277
1278// Pairwise long 2-register accumulate intrinsics,
1279// both double- and quad-register.
1280// The destination register is also used as the first source operand register.
1281class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001282 bits<2> op17_16, bits<5> op11_7, bit op4,
1283 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001284 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1285 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001286 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001287 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001288 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1289class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001290 bits<2> op17_16, bits<5> op11_7, bit op4,
1291 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001292 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1293 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001294 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001295 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001296 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1297
1298// Shift by immediate,
1299// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001300class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001301 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001302 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001303 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001304 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001305 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001306 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001307class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001308 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001309 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001310 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001311 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001312 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001313 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1314
Johnny Chen6c8648b2010-03-17 23:26:50 +00001315// Long shift by immediate.
1316class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1317 string OpcodeStr, string Dt,
1318 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1319 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001320 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001321 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001322 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1323 (i32 imm:$SIMM))))]>;
1324
Bob Wilson5bafff32009-06-22 23:27:02 +00001325// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001326class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001327 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001328 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001329 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001330 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001331 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001332 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1333 (i32 imm:$SIMM))))]>;
1334
1335// Shift right by immediate and accumulate,
1336// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001337class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001338 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001339 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001340 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001341 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001342 [(set DPR:$dst, (Ty (add DPR:$src1,
1343 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001344class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001345 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001346 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001347 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001348 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001349 [(set QPR:$dst, (Ty (add QPR:$src1,
1350 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1351
1352// Shift by immediate and insert,
1353// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001354class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001355 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001356 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001357 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001358 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001359 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001360class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001361 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001362 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001363 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001364 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001365 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1366
1367// Convert, with fractional bits immediate,
1368// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001369class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001370 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001371 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001372 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001373 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1374 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001375 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001376class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001377 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001378 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001379 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001380 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1381 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001382 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1383
1384//===----------------------------------------------------------------------===//
1385// Multiclasses
1386//===----------------------------------------------------------------------===//
1387
Bob Wilson916ac5b2009-10-03 04:44:16 +00001388// Abbreviations used in multiclass suffixes:
1389// Q = quarter int (8 bit) elements
1390// H = half int (16 bit) elements
1391// S = single int (32 bit) elements
1392// D = double int (64 bit) elements
1393
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001394// Neon 2-register vector operations -- for disassembly only.
1395
1396// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001397multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1398 bits<5> op11_7, bit op4, string opc, string Dt,
1399 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001400 // 64-bit vector types.
1401 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1402 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001403 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001404 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1405 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001406 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001407 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1408 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001409 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001410 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1411 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1412 opc, "f32", asm, "", []> {
1413 let Inst{10} = 1; // overwrite F = 1
1414 }
1415
1416 // 128-bit vector types.
1417 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1418 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001419 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001420 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1421 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001422 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001423 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1424 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001425 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001426 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1427 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1428 opc, "f32", asm, "", []> {
1429 let Inst{10} = 1; // overwrite F = 1
1430 }
1431}
1432
Bob Wilson5bafff32009-06-22 23:27:02 +00001433// Neon 3-register vector operations.
1434
1435// First with only element sizes of 8, 16 and 32 bits:
1436multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001437 InstrItinClass itinD16, InstrItinClass itinD32,
1438 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001439 string OpcodeStr, string Dt,
1440 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001441 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001442 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001443 OpcodeStr, !strconcat(Dt, "8"),
1444 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001445 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001446 OpcodeStr, !strconcat(Dt, "16"),
1447 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001448 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001449 OpcodeStr, !strconcat(Dt, "32"),
1450 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001451
1452 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001453 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001454 OpcodeStr, !strconcat(Dt, "8"),
1455 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001456 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001457 OpcodeStr, !strconcat(Dt, "16"),
1458 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001459 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001460 OpcodeStr, !strconcat(Dt, "32"),
1461 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001462}
1463
Evan Chengf81bf152009-11-23 21:57:23 +00001464multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1465 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1466 v4i16, ShOp>;
1467 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001468 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001469 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001470 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001471 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001472 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001473}
1474
Bob Wilson5bafff32009-06-22 23:27:02 +00001475// ....then also with element size 64 bits:
1476multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001477 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001478 string OpcodeStr, string Dt,
1479 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001480 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001481 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001482 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001483 OpcodeStr, !strconcat(Dt, "64"),
1484 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001485 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001486 OpcodeStr, !strconcat(Dt, "64"),
1487 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001488}
1489
1490
1491// Neon Narrowing 2-register vector intrinsics,
1492// source operand element sizes of 16, 32 and 64 bits:
1493multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001494 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001495 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001496 Intrinsic IntOp> {
1497 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001498 itin, OpcodeStr, !strconcat(Dt, "16"),
1499 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001500 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001501 itin, OpcodeStr, !strconcat(Dt, "32"),
1502 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001503 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001504 itin, OpcodeStr, !strconcat(Dt, "64"),
1505 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001506}
1507
1508
1509// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1510// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001511multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1512 string OpcodeStr, string Dt, SDNode OpNode> {
1513 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1514 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1515 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1516 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1517 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1518 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001519}
1520
1521
1522// Neon 3-register vector intrinsics.
1523
1524// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001525multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001526 InstrItinClass itinD16, InstrItinClass itinD32,
1527 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001528 string OpcodeStr, string Dt,
1529 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001530 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001531 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001533 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001534 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001535 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001536 v2i32, v2i32, IntOp, Commutable>;
1537
1538 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001539 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001540 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001541 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001542 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001543 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001544 v4i32, v4i32, IntOp, Commutable>;
1545}
1546
David Goodwin658ea602009-09-25 18:38:29 +00001547multiclass N3VIntSL_HS<bits<4> op11_8,
1548 InstrItinClass itinD16, InstrItinClass itinD32,
1549 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001550 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001551 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001552 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001553 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001554 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001555 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001556 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001557 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001558 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001559}
1560
Bob Wilson5bafff32009-06-22 23:27:02 +00001561// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001562multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001563 InstrItinClass itinD16, InstrItinClass itinD32,
1564 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001565 string OpcodeStr, string Dt,
1566 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001567 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001568 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001569 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001570 OpcodeStr, !strconcat(Dt, "8"),
1571 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001572 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001573 OpcodeStr, !strconcat(Dt, "8"),
1574 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001575}
1576
1577// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001578multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001579 InstrItinClass itinD16, InstrItinClass itinD32,
1580 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001581 string OpcodeStr, string Dt,
1582 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001583 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001584 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001585 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001586 OpcodeStr, !strconcat(Dt, "64"),
1587 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001588 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001589 OpcodeStr, !strconcat(Dt, "64"),
1590 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001591}
1592
Bob Wilson5bafff32009-06-22 23:27:02 +00001593// Neon Narrowing 3-register vector intrinsics,
1594// source operand element sizes of 16, 32 and 64 bits:
1595multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001596 string OpcodeStr, string Dt,
1597 Intrinsic IntOp, bit Commutable = 0> {
1598 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1599 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001600 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001601 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1602 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001603 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001604 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1605 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001606 v2i32, v2i64, IntOp, Commutable>;
1607}
1608
1609
1610// Neon Long 3-register vector intrinsics.
1611
1612// First with only element sizes of 16 and 32 bits:
1613multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001614 InstrItinClass itin16, InstrItinClass itin32,
1615 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001616 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001617 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001618 OpcodeStr, !strconcat(Dt, "16"),
1619 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001620 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001621 OpcodeStr, !strconcat(Dt, "32"),
1622 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001623}
1624
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001625multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001626 InstrItinClass itin, string OpcodeStr, string Dt,
1627 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001628 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001629 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001630 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001631 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001632}
1633
Bob Wilson5bafff32009-06-22 23:27:02 +00001634// ....then also with element size of 8 bits:
1635multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001636 InstrItinClass itin16, InstrItinClass itin32,
1637 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001638 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001639 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001640 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001641 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001642 OpcodeStr, !strconcat(Dt, "8"),
1643 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001644}
1645
1646
1647// Neon Wide 3-register vector intrinsics,
1648// source operand element sizes of 8, 16 and 32 bits:
1649multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001650 string OpcodeStr, string Dt,
1651 Intrinsic IntOp, bit Commutable = 0> {
1652 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1653 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001654 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001655 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1656 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001657 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001658 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1659 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 v2i64, v2i32, IntOp, Commutable>;
1661}
1662
1663
1664// Neon Multiply-Op vector operations,
1665// element sizes of 8, 16 and 32 bits:
1666multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001667 InstrItinClass itinD16, InstrItinClass itinD32,
1668 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001669 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001670 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001671 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001672 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001673 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001674 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001675 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001676 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001677
1678 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001679 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001680 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001681 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001682 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001683 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001684 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001685}
1686
David Goodwin658ea602009-09-25 18:38:29 +00001687multiclass N3VMulOpSL_HS<bits<4> op11_8,
1688 InstrItinClass itinD16, InstrItinClass itinD32,
1689 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001690 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001691 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001692 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001693 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001694 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001695 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001696 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1697 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001698 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001699 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1700 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001701}
Bob Wilson5bafff32009-06-22 23:27:02 +00001702
1703// Neon 3-argument intrinsics,
1704// element sizes of 8, 16 and 32 bits:
1705multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001706 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001708 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001709 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001710 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001711 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001712 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001713 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001714 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001715
1716 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001717 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001718 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001719 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001720 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001721 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001722 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001723}
1724
1725
1726// Neon Long 3-argument intrinsics.
1727
1728// First with only element sizes of 16 and 32 bits:
1729multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001730 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001731 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00001732 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001733 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00001734 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001735 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001736}
1737
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001738multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001740 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001741 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001742 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001743 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001744}
1745
Bob Wilson5bafff32009-06-22 23:27:02 +00001746// ....then also with element size of 8 bits:
1747multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001748 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001749 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00001750 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
1751 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001752 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001753}
1754
1755
1756// Neon 2-register vector intrinsics,
1757// element sizes of 8, 16 and 32 bits:
1758multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001759 bits<5> op11_7, bit op4,
1760 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001761 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001762 // 64-bit vector types.
1763 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001764 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001765 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001766 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001767 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001768 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001769
1770 // 128-bit vector types.
1771 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001772 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001773 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001774 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001775 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001776 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001777}
1778
1779
1780// Neon Pairwise long 2-register intrinsics,
1781// element sizes of 8, 16 and 32 bits:
1782multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1783 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001784 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001785 // 64-bit vector types.
1786 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001787 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001788 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001789 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001790 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001792
1793 // 128-bit vector types.
1794 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001795 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001796 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001797 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001798 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001799 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001800}
1801
1802
1803// Neon Pairwise long 2-register accumulate intrinsics,
1804// element sizes of 8, 16 and 32 bits:
1805multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1806 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001807 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001808 // 64-bit vector types.
1809 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001810 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001811 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001812 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001813 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001814 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001815
1816 // 128-bit vector types.
1817 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001819 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001820 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001821 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001822 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001823}
1824
1825
1826// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001827// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001828// element sizes of 8, 16, 32 and 64 bits:
1829multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001830 InstrItinClass itin, string OpcodeStr, string Dt,
1831 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001832 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001833 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001834 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001835 let Inst{21-19} = 0b001; // imm6 = 001xxx
1836 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001837 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001838 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001839 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1840 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001841 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001842 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001843 let Inst{21} = 0b1; // imm6 = 1xxxxx
1844 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001845 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001846 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001847 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001848
1849 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001850 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001851 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001852 let Inst{21-19} = 0b001; // imm6 = 001xxx
1853 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001854 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001855 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001856 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1857 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001858 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001859 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001860 let Inst{21} = 0b1; // imm6 = 1xxxxx
1861 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001862 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001863 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001864 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001865}
1866
Bob Wilson5bafff32009-06-22 23:27:02 +00001867// Neon Shift-Accumulate vector operations,
1868// element sizes of 8, 16, 32 and 64 bits:
1869multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001870 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001871 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001872 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001873 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001874 let Inst{21-19} = 0b001; // imm6 = 001xxx
1875 }
1876 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001877 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001878 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1879 }
1880 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001881 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001882 let Inst{21} = 0b1; // imm6 = 1xxxxx
1883 }
1884 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001885 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001886 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001887
1888 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001889 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001890 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001891 let Inst{21-19} = 0b001; // imm6 = 001xxx
1892 }
1893 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001894 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001895 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1896 }
1897 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001898 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001899 let Inst{21} = 0b1; // imm6 = 1xxxxx
1900 }
1901 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001902 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001903 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001904}
1905
1906
1907// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001908// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001909// element sizes of 8, 16, 32 and 64 bits:
1910multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001911 string OpcodeStr, SDNode ShOp,
1912 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001913 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001914 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001915 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001916 let Inst{21-19} = 0b001; // imm6 = 001xxx
1917 }
1918 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001919 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001920 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1921 }
1922 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001923 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001924 let Inst{21} = 0b1; // imm6 = 1xxxxx
1925 }
1926 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001927 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001928 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001929
1930 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001931 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001932 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001933 let Inst{21-19} = 0b001; // imm6 = 001xxx
1934 }
1935 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001936 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001937 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1938 }
1939 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001940 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001941 let Inst{21} = 0b1; // imm6 = 1xxxxx
1942 }
1943 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001944 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001945 // imm6 = xxxxxx
1946}
1947
1948// Neon Shift Long operations,
1949// element sizes of 8, 16, 32 bits:
1950multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001952 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001953 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001954 let Inst{21-19} = 0b001; // imm6 = 001xxx
1955 }
1956 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001957 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001958 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1959 }
1960 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001961 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001962 let Inst{21} = 0b1; // imm6 = 1xxxxx
1963 }
1964}
1965
1966// Neon Shift Narrow operations,
1967// element sizes of 16, 32, 64 bits:
1968multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001969 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001970 SDNode OpNode> {
1971 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001972 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001973 let Inst{21-19} = 0b001; // imm6 = 001xxx
1974 }
1975 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001976 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001977 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1978 }
1979 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001980 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001981 let Inst{21} = 0b1; // imm6 = 1xxxxx
1982 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001983}
1984
1985//===----------------------------------------------------------------------===//
1986// Instruction Definitions.
1987//===----------------------------------------------------------------------===//
1988
1989// Vector Add Operations.
1990
1991// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001992defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001993 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001994def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001995 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001996def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001997 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001998// VADDL : Vector Add Long (Q = D + D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001999defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2000 "vaddl", "s", int_arm_neon_vaddls, 1>;
2001defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2002 "vaddl", "u", int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002003// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00002004defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
2005defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002006// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002007defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2008 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2009 "vhadd", "s", int_arm_neon_vhadds, 1>;
2010defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2011 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2012 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002013// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002014defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2015 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2016 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2017defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2018 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2019 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002020// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002021defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2022 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2023 "vqadd", "s", int_arm_neon_vqadds, 1>;
2024defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2025 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2026 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002027// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002028defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2029 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002030// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002031defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2032 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002033
2034// Vector Multiply Operations.
2035
2036// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002037defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002038 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002039def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2040 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2041def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2042 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002043def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002044 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002045def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002046 v4f32, v4f32, fmul, 1>;
2047defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2048def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2049def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2050 v2f32, fmul>;
2051
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002052def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2053 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2054 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2055 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002056 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002057 (SubReg_i16_lane imm:$lane)))>;
2058def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2059 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2060 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2061 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002062 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002063 (SubReg_i32_lane imm:$lane)))>;
2064def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2065 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2066 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2067 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002068 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002069 (SubReg_i32_lane imm:$lane)))>;
2070
Bob Wilson5bafff32009-06-22 23:27:02 +00002071// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002072defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002073 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002074 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002075defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2076 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002077 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002078def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002079 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2080 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002081 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2082 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002083 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002084 (SubReg_i16_lane imm:$lane)))>;
2085def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002086 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2087 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002088 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2089 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002090 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002091 (SubReg_i32_lane imm:$lane)))>;
2092
Bob Wilson5bafff32009-06-22 23:27:02 +00002093// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002094defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2095 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002096 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002097defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2098 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002099 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002100def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002101 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2102 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002103 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2104 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002105 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002106 (SubReg_i16_lane imm:$lane)))>;
2107def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002108 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2109 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002110 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2111 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002112 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002113 (SubReg_i32_lane imm:$lane)))>;
2114
Bob Wilson5bafff32009-06-22 23:27:02 +00002115// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002116defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2117 "vmull", "s", int_arm_neon_vmulls, 1>;
2118defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2119 "vmull", "u", int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002120def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002121 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002122defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002123 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002124defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002125 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002126
Bob Wilson5bafff32009-06-22 23:27:02 +00002127// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002128defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2129 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2130defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2131 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002132
2133// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2134
2135// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002136defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002137 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2138def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002139 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002140def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002141 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002142defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002143 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2144def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002145 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002146def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002147 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002148
2149def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002150 (mul (v8i16 QPR:$src2),
2151 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2152 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002153 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002154 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002155 (SubReg_i16_lane imm:$lane)))>;
2156
2157def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002158 (mul (v4i32 QPR:$src2),
2159 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2160 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002161 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002162 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002163 (SubReg_i32_lane imm:$lane)))>;
2164
2165def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002166 (fmul (v4f32 QPR:$src2),
2167 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002168 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2169 (v4f32 QPR:$src2),
2170 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002171 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002172 (SubReg_i32_lane imm:$lane)))>;
2173
Bob Wilson5bafff32009-06-22 23:27:02 +00002174// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002175defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002176 "vmlal", "s", int_arm_neon_vmlals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002177defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002178 "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002179
Evan Chengf81bf152009-11-23 21:57:23 +00002180defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2181defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002182
Bob Wilson5bafff32009-06-22 23:27:02 +00002183// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002184defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002185 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002186defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002187
Bob Wilson5bafff32009-06-22 23:27:02 +00002188// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002189defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002190 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2191def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002192 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002193def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002194 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002195defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002196 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2197def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002198 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002199def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002200 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002201
2202def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002203 (mul (v8i16 QPR:$src2),
2204 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2205 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002206 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002207 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002208 (SubReg_i16_lane imm:$lane)))>;
2209
2210def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002211 (mul (v4i32 QPR:$src2),
2212 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2213 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002214 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002215 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002216 (SubReg_i32_lane imm:$lane)))>;
2217
2218def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002219 (fmul (v4f32 QPR:$src2),
2220 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2221 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002222 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002223 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002224 (SubReg_i32_lane imm:$lane)))>;
2225
Bob Wilson5bafff32009-06-22 23:27:02 +00002226// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002227defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002228 "vmlsl", "s", int_arm_neon_vmlsls>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002229defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002230 "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002231
Evan Chengf81bf152009-11-23 21:57:23 +00002232defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2233defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002234
Bob Wilson5bafff32009-06-22 23:27:02 +00002235// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002236defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002237 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002238defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002239
2240// Vector Subtract Operations.
2241
2242// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002243defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 "vsub", "i", sub, 0>;
2245def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002246 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002247def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002248 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002249// VSUBL : Vector Subtract Long (Q = D - D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002250defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2251 "vsubl", "s", int_arm_neon_vsubls, 1>;
2252defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2253 "vsubl", "u", int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002254// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002255defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2256defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002257// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002258defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002259 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002260 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002261defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002262 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002263 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002264// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002265defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002266 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002267 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002268defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002269 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002271// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002272defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2273 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002274// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002275defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2276 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002277
2278// Vector Comparisons.
2279
2280// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002281defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2282 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002283def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002284 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002285def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002286 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002287// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002288defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002289 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002290
Bob Wilson5bafff32009-06-22 23:27:02 +00002291// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002292defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2293 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2294defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2295 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002296def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2297 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002298def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002299 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002300// For disassembly only.
2301defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2302 "$dst, $src, #0">;
2303// For disassembly only.
2304defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2305 "$dst, $src, #0">;
2306
Bob Wilson5bafff32009-06-22 23:27:02 +00002307// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002308defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2309 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2310defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2311 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002312def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002313 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002314def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002315 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002316// For disassembly only.
2317defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2318 "$dst, $src, #0">;
2319// For disassembly only.
2320defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2321 "$dst, $src, #0">;
2322
Bob Wilson5bafff32009-06-22 23:27:02 +00002323// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002324def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2325 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2326def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2327 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002329def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2330 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2331def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2332 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002333// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002334defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002335 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002336
2337// Vector Bitwise Operations.
2338
Bob Wilsoncba270d2010-07-13 21:16:48 +00002339def vnotd : PatFrag<(ops node:$in),
2340 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2341def vnotq : PatFrag<(ops node:$in),
2342 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002343
2344
Bob Wilson5bafff32009-06-22 23:27:02 +00002345// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002346def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2347 v2i32, v2i32, and, 1>;
2348def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2349 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002350
2351// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002352def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2353 v2i32, v2i32, xor, 1>;
2354def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2355 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002356
2357// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002358def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2359 v2i32, v2i32, or, 1>;
2360def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2361 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002362
2363// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002364def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002365 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2366 "vbic", "$dst, $src1, $src2", "",
2367 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002368 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002369def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002370 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2371 "vbic", "$dst, $src1, $src2", "",
2372 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002373 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002374
2375// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002376def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002377 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2378 "vorn", "$dst, $src1, $src2", "",
2379 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002380 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002381def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002382 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2383 "vorn", "$dst, $src1, $src2", "",
2384 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002385 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002386
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002387// VMVN : Vector Bitwise NOT (Immediate)
2388
2389let isReMaterializable = 1 in {
2390def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2391 (ins nModImm:$SIMM), IIC_VMOVImm,
2392 "vmvn", "i16", "$dst, $SIMM", "",
2393 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>;
2394def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2395 (ins nModImm:$SIMM), IIC_VMOVImm,
2396 "vmvn", "i16", "$dst, $SIMM", "",
2397 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>;
2398
2399def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2400 (ins nModImm:$SIMM), IIC_VMOVImm,
2401 "vmvn", "i32", "$dst, $SIMM", "",
2402 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>;
2403def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2404 (ins nModImm:$SIMM), IIC_VMOVImm,
2405 "vmvn", "i32", "$dst, $SIMM", "",
2406 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>;
2407}
2408
Bob Wilson5bafff32009-06-22 23:27:02 +00002409// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002410def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002411 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002412 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002413 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002414def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002415 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002416 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002417 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2418def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2419def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002420
2421// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002422def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002423 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2424 N3RegFrm, IIC_VCNTiD,
2425 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2426 [(set DPR:$dst,
2427 (v2i32 (or (and DPR:$src2, DPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002428 (and DPR:$src3, (vnotd DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002429def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002430 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2431 N3RegFrm, IIC_VCNTiQ,
2432 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2433 [(set QPR:$dst,
2434 (v4i32 (or (and QPR:$src2, QPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002435 (and QPR:$src3, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002436
2437// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002438// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002439def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2440 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002441 N3RegFrm, IIC_VBINiD,
2442 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002443 [/* For disassembly only; pattern left blank */]>;
2444def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2445 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002446 N3RegFrm, IIC_VBINiQ,
2447 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002448 [/* For disassembly only; pattern left blank */]>;
2449
Bob Wilson5bafff32009-06-22 23:27:02 +00002450// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002451// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002452def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2453 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002454 N3RegFrm, IIC_VBINiD,
2455 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002456 [/* For disassembly only; pattern left blank */]>;
2457def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2458 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002459 N3RegFrm, IIC_VBINiQ,
2460 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002461 [/* For disassembly only; pattern left blank */]>;
2462
2463// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002464// for equivalent operations with different register constraints; it just
2465// inserts copies.
2466
2467// Vector Absolute Differences.
2468
2469// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002470defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002471 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002472 "vabd", "s", int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002473defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002474 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 "vabd", "u", int_arm_neon_vabdu, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002476def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002477 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002478def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002480
2481// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002482defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002483 "vabdl", "s", int_arm_neon_vabdls, 0>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002484defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002486
2487// VABA : Vector Absolute Difference and Accumulate
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002488defm VABAs : N3VInt3_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2489 "vaba", "s", int_arm_neon_vabas>;
2490defm VABAu : N3VInt3_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2491 "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002492
2493// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002494defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002495 "vabal", "s", int_arm_neon_vabals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002496defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002497 "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002498
2499// Vector Maximum and Minimum.
2500
2501// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002502defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002503 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002504 "vmax", "s", int_arm_neon_vmaxs, 1>;
2505defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002506 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002507 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002508def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
2509 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002510 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002511def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2512 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002513 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
2514
2515// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002516defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
2517 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2518 "vmin", "s", int_arm_neon_vmins, 1>;
2519defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
2520 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2521 "vmin", "u", int_arm_neon_vminu, 1>;
2522def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
2523 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002524 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002525def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2526 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002527 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002528
2529// Vector Pairwise Operations.
2530
2531// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002532def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2533 "vpadd", "i8",
2534 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2535def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2536 "vpadd", "i16",
2537 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2538def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2539 "vpadd", "i32",
2540 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00002541def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
2542 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002543 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002544
2545// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002546defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002547 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002548defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002549 int_arm_neon_vpaddlu>;
2550
2551// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002552defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002553 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002554defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002555 int_arm_neon_vpadalu>;
2556
2557// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002558def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002559 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002560def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002561 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002562def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002563 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002564def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002565 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002566def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002567 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002568def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002569 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002570def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002571 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002572
2573// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002574def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002575 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002576def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002577 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002578def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002579 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002580def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002581 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002582def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002583 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002584def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002585 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002586def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002587 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002588
2589// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2590
2591// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002592def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002593 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002594 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002595def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002596 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002597 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002598def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002599 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002600 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002601def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002602 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002603 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002604
2605// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002606def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002607 IIC_VRECSD, "vrecps", "f32",
2608 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002609def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002610 IIC_VRECSQ, "vrecps", "f32",
2611 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002612
2613// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002614def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002615 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002616 v2i32, v2i32, int_arm_neon_vrsqrte>;
2617def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002618 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002619 v4i32, v4i32, int_arm_neon_vrsqrte>;
2620def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002621 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002622 v2f32, v2f32, int_arm_neon_vrsqrte>;
2623def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002624 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002625 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002626
2627// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002628def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002629 IIC_VRECSD, "vrsqrts", "f32",
2630 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002631def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002632 IIC_VRECSQ, "vrsqrts", "f32",
2633 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002634
2635// Vector Shifts.
2636
2637// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002638defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
2639 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2640 "vshl", "s", int_arm_neon_vshifts, 0>;
2641defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
2642 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2643 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002644// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002645defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
2646 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002647// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002648defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
2649 N2RegVShRFrm>;
2650defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
2651 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652
2653// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002654defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2655defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002656
2657// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002658class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002659 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002660 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002661 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2662 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002663 let Inst{21-16} = op21_16;
2664}
Evan Chengf81bf152009-11-23 21:57:23 +00002665def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002666 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002667def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002668 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002669def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002670 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002671
2672// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002673defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2674 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002675
2676// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002677defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
2678 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2679 "vrshl", "s", int_arm_neon_vrshifts, 0>;
2680defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
2681 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2682 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002683// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00002684defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
2685 N2RegVShRFrm>;
2686defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
2687 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002688
2689// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002690defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002691 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002692
2693// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002694defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
2695 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2696 "vqshl", "s", int_arm_neon_vqshifts, 0>;
2697defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
2698 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2699 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002700// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002701defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
2702 N2RegVShLFrm>;
2703defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
2704 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002705// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002706defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
2707 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002708
2709// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002710defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002711 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002712defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002713 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714
2715// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002716defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002717 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002718
2719// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002720defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
2721 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2722 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
2723defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
2724 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2725 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002726
2727// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002728defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002729 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002730defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002731 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002732
2733// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002734defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002735 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002736
2737// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002738defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2739defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002740// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002741defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2742defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002743
2744// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002745defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002746// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002747defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002748
2749// Vector Absolute and Saturating Absolute.
2750
2751// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002752defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002753 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002754 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002755def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002756 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002757 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002758def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002759 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002760 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002761
2762// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002763defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002764 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002765 int_arm_neon_vqabs>;
2766
2767// Vector Negate.
2768
Bob Wilsoncba270d2010-07-13 21:16:48 +00002769def vnegd : PatFrag<(ops node:$in),
2770 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
2771def vnegq : PatFrag<(ops node:$in),
2772 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002773
Evan Chengf81bf152009-11-23 21:57:23 +00002774class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002775 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002776 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002777 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002778class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002779 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002780 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002781 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002782
Chris Lattner0a00ed92010-03-28 08:39:10 +00002783// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00002784def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2785def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2786def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2787def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2788def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2789def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002790
2791// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002792def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002793 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002794 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002795 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2796def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002797 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002798 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002799 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2800
Bob Wilsoncba270d2010-07-13 21:16:48 +00002801def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
2802def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
2803def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
2804def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
2805def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
2806def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002807
2808// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002809defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002810 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002811 int_arm_neon_vqneg>;
2812
2813// Vector Bit Counting Operations.
2814
2815// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002816defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002817 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002818 int_arm_neon_vcls>;
2819// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002820defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002821 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002822 int_arm_neon_vclz>;
2823// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002824def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002825 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002826 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002827def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002828 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002829 v16i8, v16i8, int_arm_neon_vcnt>;
2830
Johnny Chend8836042010-02-24 20:06:07 +00002831// Vector Swap -- for disassembly only.
2832def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2833 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2834 "vswp", "$dst, $src", "", []>;
2835def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2836 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2837 "vswp", "$dst, $src", "", []>;
2838
Bob Wilson5bafff32009-06-22 23:27:02 +00002839// Vector Move Operations.
2840
2841// VMOV : Vector Move (Register)
2842
Evan Cheng020cc1b2010-05-13 00:16:46 +00002843let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00002844def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002845 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00002846def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002847 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002848
Evan Cheng22c687b2010-05-14 02:13:41 +00002849// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00002850// be expanded after register allocation is completed.
2851def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002852 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00002853
2854def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002855 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00002856} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00002857
Bob Wilson5bafff32009-06-22 23:27:02 +00002858// VMOV : Vector Move (Immediate)
2859
Evan Cheng47006be2010-05-17 21:54:50 +00002860let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00002861def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002862 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002863 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002864 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002865def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002866 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002867 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002868 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002869
Bob Wilson1a913ed2010-06-11 21:34:50 +00002870def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
2871 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002872 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002873 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002874def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
2875 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002876 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002877 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002878
Bob Wilson046afdb2010-07-14 06:30:44 +00002879def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002880 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002882 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson046afdb2010-07-14 06:30:44 +00002883def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002884 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002885 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002886 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002887
2888def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002889 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002890 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002891 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002892def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002893 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002894 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002895 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00002896} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00002897
2898// VMOV : Vector Get Lane (move scalar to ARM core register)
2899
Johnny Chen131c4a52009-11-23 17:48:17 +00002900def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002901 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002902 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002903 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2904 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002905def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002906 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002907 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002908 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2909 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002910def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002911 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002912 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002913 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2914 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002915def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002916 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002917 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002918 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2919 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002920def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002921 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002922 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002923 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2924 imm:$lane))]>;
2925// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2926def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2927 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002928 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002929 (SubReg_i8_lane imm:$lane))>;
2930def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2931 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002932 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002933 (SubReg_i16_lane imm:$lane))>;
2934def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2935 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002936 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002937 (SubReg_i8_lane imm:$lane))>;
2938def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2939 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002940 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002941 (SubReg_i16_lane imm:$lane))>;
2942def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2943 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002944 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002945 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002946def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002947 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002948 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002949def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002950 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002951 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002952//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002953// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002954def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002955 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002956
2957
2958// VMOV : Vector Set Lane (move ARM core register to scalar)
2959
2960let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002961def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002962 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002963 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002964 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2965 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002966def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002967 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002968 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002969 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2970 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002971def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002972 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002973 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002974 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2975 GPR:$src2, imm:$lane))]>;
2976}
2977def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2978 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002979 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002980 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002981 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002982 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002983def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2984 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002985 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002986 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002987 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002988 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002989def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2990 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002991 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002992 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002993 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002994 (DSubReg_i32_reg imm:$lane)))>;
2995
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002996def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002997 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2998 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002999def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003000 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3001 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003002
3003//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003004// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003005def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003006 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003007
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003008def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003009 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003010def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003011 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003012def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003013 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003014
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003015def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3016 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3017def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3018 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3019def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3020 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3021
3022def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3023 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3024 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003025 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003026def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3027 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3028 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003029 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003030def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3031 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3032 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003033 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003034
Bob Wilson5bafff32009-06-22 23:27:02 +00003035// VDUP : Vector Duplicate (from ARM core register to all elements)
3036
Evan Chengf81bf152009-11-23 21:57:23 +00003037class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003038 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003039 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003040 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003041class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003042 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003043 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003044 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003045
Evan Chengf81bf152009-11-23 21:57:23 +00003046def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3047def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3048def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3049def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3050def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3051def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003052
3053def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003054 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003055 [(set DPR:$dst, (v2f32 (NEONvdup
3056 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003057def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003058 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003059 [(set QPR:$dst, (v4f32 (NEONvdup
3060 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003061
3062// VDUP : Vector Duplicate Lane (from scalar to all elements)
3063
Johnny Chene4614f72010-03-25 17:01:27 +00003064class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3065 ValueType Ty>
3066 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3067 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3068 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003069
Johnny Chene4614f72010-03-25 17:01:27 +00003070class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003071 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003072 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3073 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3074 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3075 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003076
Bob Wilson507df402009-10-21 02:15:46 +00003077// Inst{19-16} is partially specified depending on the element size.
3078
Johnny Chene4614f72010-03-25 17:01:27 +00003079def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3080def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3081def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3082def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3083def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3084def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3085def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3086def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003087
Bob Wilson0ce37102009-08-14 05:08:32 +00003088def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3089 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3090 (DSubReg_i8_reg imm:$lane))),
3091 (SubReg_i8_lane imm:$lane)))>;
3092def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3093 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3094 (DSubReg_i16_reg imm:$lane))),
3095 (SubReg_i16_lane imm:$lane)))>;
3096def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3097 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3098 (DSubReg_i32_reg imm:$lane))),
3099 (SubReg_i32_lane imm:$lane)))>;
3100def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3101 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3102 (DSubReg_i32_reg imm:$lane))),
3103 (SubReg_i32_lane imm:$lane)))>;
3104
Johnny Chenda1aea42009-11-23 21:00:43 +00003105def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3106 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003107 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003108 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003109
Johnny Chenda1aea42009-11-23 21:00:43 +00003110def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3111 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003112 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003113 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003114
Bob Wilson5bafff32009-06-22 23:27:02 +00003115// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003116defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3117 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003118// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003119defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3120 "vqmovn", "s", int_arm_neon_vqmovns>;
3121defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3122 "vqmovn", "u", int_arm_neon_vqmovnu>;
3123defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3124 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003125// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003126defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3127defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003128
3129// Vector Conversions.
3130
Johnny Chen9e088762010-03-17 17:52:21 +00003131// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003132def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3133 v2i32, v2f32, fp_to_sint>;
3134def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3135 v2i32, v2f32, fp_to_uint>;
3136def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3137 v2f32, v2i32, sint_to_fp>;
3138def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3139 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003140
Johnny Chen6c8648b2010-03-17 23:26:50 +00003141def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3142 v4i32, v4f32, fp_to_sint>;
3143def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3144 v4i32, v4f32, fp_to_uint>;
3145def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3146 v4f32, v4i32, sint_to_fp>;
3147def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3148 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003149
3150// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003151def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003152 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003153def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003154 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003155def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003156 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003157def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003158 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3159
Evan Chengf81bf152009-11-23 21:57:23 +00003160def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003161 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003162def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003163 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003164def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003165 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003166def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003167 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3168
Bob Wilsond8e17572009-08-12 22:31:50 +00003169// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003170
3171// VREV64 : Vector Reverse elements within 64-bit doublewords
3172
Evan Chengf81bf152009-11-23 21:57:23 +00003173class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003174 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003175 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003176 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003177 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003178class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003179 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003180 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003182 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003183
Evan Chengf81bf152009-11-23 21:57:23 +00003184def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3185def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3186def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3187def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003188
Evan Chengf81bf152009-11-23 21:57:23 +00003189def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3190def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3191def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3192def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003193
3194// VREV32 : Vector Reverse elements within 32-bit words
3195
Evan Chengf81bf152009-11-23 21:57:23 +00003196class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003197 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003198 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003200 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003201class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003202 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003203 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003205 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003206
Evan Chengf81bf152009-11-23 21:57:23 +00003207def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3208def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003209
Evan Chengf81bf152009-11-23 21:57:23 +00003210def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3211def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003212
3213// VREV16 : Vector Reverse elements within 16-bit halfwords
3214
Evan Chengf81bf152009-11-23 21:57:23 +00003215class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003216 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003217 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003218 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003219 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003220class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003221 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003222 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003223 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003224 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003225
Evan Chengf81bf152009-11-23 21:57:23 +00003226def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3227def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003228
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003229// Other Vector Shuffles.
3230
3231// VEXT : Vector Extract
3232
Evan Chengf81bf152009-11-23 21:57:23 +00003233class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003234 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3235 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3236 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3237 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3238 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003239
Evan Chengf81bf152009-11-23 21:57:23 +00003240class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003241 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3242 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3243 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3244 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3245 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003246
Evan Chengf81bf152009-11-23 21:57:23 +00003247def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3248def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3249def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3250def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003251
Evan Chengf81bf152009-11-23 21:57:23 +00003252def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3253def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3254def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3255def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003256
Bob Wilson64efd902009-08-08 05:53:00 +00003257// VTRN : Vector Transpose
3258
Evan Chengf81bf152009-11-23 21:57:23 +00003259def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3260def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3261def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003262
Evan Chengf81bf152009-11-23 21:57:23 +00003263def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3264def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3265def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003266
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003267// VUZP : Vector Unzip (Deinterleave)
3268
Evan Chengf81bf152009-11-23 21:57:23 +00003269def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3270def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3271def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003272
Evan Chengf81bf152009-11-23 21:57:23 +00003273def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3274def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3275def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003276
3277// VZIP : Vector Zip (Interleave)
3278
Evan Chengf81bf152009-11-23 21:57:23 +00003279def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3280def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3281def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003282
Evan Chengf81bf152009-11-23 21:57:23 +00003283def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3284def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3285def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003286
Bob Wilson114a2662009-08-12 20:51:55 +00003287// Vector Table Lookup and Table Extension.
3288
3289// VTBL : Vector Table Lookup
3290def VTBL1
3291 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003292 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003293 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003294 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003295let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003296def VTBL2
3297 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003298 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003299 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003300def VTBL3
3301 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003302 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003303 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003304def VTBL4
3305 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003306 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003307 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003308 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003309} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003310
3311// VTBX : Vector Table Extension
3312def VTBX1
3313 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003314 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003315 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003316 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3317 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003318let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003319def VTBX2
3320 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003321 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003322 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003323def VTBX3
3324 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003325 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003326 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003327 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3328 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003329def VTBX4
3330 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003331 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003332 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003333 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003334} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003335
Bob Wilson5bafff32009-06-22 23:27:02 +00003336//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003337// NEON instructions for single-precision FP math
3338//===----------------------------------------------------------------------===//
3339
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003340class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3341 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003342 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003343 SPR:$a, ssub_0))),
3344 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003345
3346class N3VSPat<SDNode OpNode, NeonI Inst>
3347 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003348 (EXTRACT_SUBREG (v2f32
3349 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003350 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003351 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003352 SPR:$b, ssub_0))),
3353 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003354
3355class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3356 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3357 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003358 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003359 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003360 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003361 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003362 SPR:$b, ssub_0)),
3363 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003364
Evan Cheng1d2426c2009-08-07 19:30:41 +00003365// These need separate instructions because they must use DPR_VFP2 register
3366// class which have SPR sub-registers.
3367
3368// Vector Add Operations used for single-precision FP
3369let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003370def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3371def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003372
David Goodwin338268c2009-08-10 22:17:39 +00003373// Vector Sub Operations used for single-precision FP
3374let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003375def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3376def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003377
Evan Cheng1d2426c2009-08-07 19:30:41 +00003378// Vector Multiply Operations used for single-precision FP
3379let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003380def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3381def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003382
3383// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003384// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3385// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003386
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003387//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003388//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003389// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003390//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003391
3392//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003393//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003394// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003395//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003396
David Goodwin338268c2009-08-10 22:17:39 +00003397// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003398let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003399def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3400 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3401 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003402def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003403
David Goodwin338268c2009-08-10 22:17:39 +00003404// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003405let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003406def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3407 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3408 "vneg", "f32", "$dst, $src", "", []>;
3409def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003410
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003411// Vector Maximum used for single-precision FP
3412let neverHasSideEffects = 1 in
3413def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003414 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003415 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3416def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3417
3418// Vector Minimum used for single-precision FP
3419let neverHasSideEffects = 1 in
3420def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003421 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003422 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3423def : N3VSPat<NEONfmin, VMINfd_sfp>;
3424
David Goodwin338268c2009-08-10 22:17:39 +00003425// Vector Convert between single-precision FP and integer
3426let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003427def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3428 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003429def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003430
3431let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003432def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3433 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003434def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003435
3436let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003437def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3438 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003439def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003440
3441let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003442def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3443 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003444def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003445
Evan Cheng1d2426c2009-08-07 19:30:41 +00003446//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003447// Non-Instruction Patterns
3448//===----------------------------------------------------------------------===//
3449
3450// bit_convert
3451def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3452def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3453def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3454def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3455def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3456def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3457def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3458def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3459def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3460def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3461def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3462def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3463def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3464def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3465def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3466def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3467def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3468def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3469def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3470def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3471def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3472def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3473def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3474def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3475def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3476def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3477def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3478def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3479def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3480def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3481
3482def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3483def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3484def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3485def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3486def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3487def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3488def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3489def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3490def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3491def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3492def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3493def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3494def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3495def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3496def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3497def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3498def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3499def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3500def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3501def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3502def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3503def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3504def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3505def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3506def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3507def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3508def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3509def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3510def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3511def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;