Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines an instruction selector for the ARM target. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 14 | #define DEBUG_TYPE "arm-isel" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 15 | #include "ARM.h" |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 16 | #include "ARMBaseInstrInfo.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 17 | #include "ARMTargetMachine.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 18 | #include "MCTargetDesc/ARMAddressingModes.h" |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 19 | #include "llvm/CallingConv.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 20 | #include "llvm/Constants.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 21 | #include "llvm/DerivedTypes.h" |
| 22 | #include "llvm/Function.h" |
| 23 | #include "llvm/Intrinsics.h" |
Owen Anderson | 9adc0ab | 2009-07-14 23:09:55 +0000 | [diff] [blame] | 24 | #include "llvm/LLVMContext.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 26 | #include "llvm/CodeGen/MachineFunction.h" |
| 27 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 28 | #include "llvm/CodeGen/SelectionDAG.h" |
| 29 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetLowering.h" |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 31 | #include "llvm/Target/TargetOptions.h" |
Evan Cheng | 94cc6d3 | 2010-05-04 20:39:49 +0000 | [diff] [blame] | 32 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | 3d62d78 | 2008-02-03 05:43:57 +0000 | [diff] [blame] | 33 | #include "llvm/Support/Compiler.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 34 | #include "llvm/Support/Debug.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 35 | #include "llvm/Support/ErrorHandling.h" |
| 36 | #include "llvm/Support/raw_ostream.h" |
| 37 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 38 | using namespace llvm; |
| 39 | |
Evan Cheng | a2c519b | 2010-07-30 23:33:54 +0000 | [diff] [blame] | 40 | static cl::opt<bool> |
| 41 | DisableShifterOp("disable-shifter-op", cl::Hidden, |
| 42 | cl::desc("Disable isel of shifter-op"), |
| 43 | cl::init(false)); |
| 44 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 45 | static cl::opt<bool> |
| 46 | CheckVMLxHazard("check-vmlx-hazard", cl::Hidden, |
| 47 | cl::desc("Check fp vmla / vmls hazard at isel time"), |
Bob Wilson | 84c5eed | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 48 | cl::init(true)); |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 49 | |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 50 | static cl::opt<bool> |
| 51 | DisableARMIntABS("disable-arm-int-abs", cl::Hidden, |
| 52 | cl::desc("Enable / disable ARM integer abs transform"), |
| 53 | cl::init(false)); |
| 54 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 55 | //===--------------------------------------------------------------------===// |
| 56 | /// ARMDAGToDAGISel - ARM specific code to select ARM machine |
| 57 | /// instructions for SelectionDAG operations. |
| 58 | /// |
| 59 | namespace { |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 60 | |
| 61 | enum AddrMode2Type { |
| 62 | AM2_BASE, // Simple AM2 (+-imm12) |
| 63 | AM2_SHOP // Shifter-op AM2 |
| 64 | }; |
| 65 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 66 | class ARMDAGToDAGISel : public SelectionDAGISel { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 67 | ARMBaseTargetMachine &TM; |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 68 | const ARMBaseInstrInfo *TII; |
Evan Cheng | 3f7eb8e | 2008-09-18 07:24:33 +0000 | [diff] [blame] | 69 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 70 | /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can |
| 71 | /// make the right decision when generating code for different targets. |
| 72 | const ARMSubtarget *Subtarget; |
| 73 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 74 | public: |
Bob Wilson | 522ce97 | 2009-09-28 14:30:20 +0000 | [diff] [blame] | 75 | explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm, |
| 76 | CodeGenOpt::Level OptLevel) |
| 77 | : SelectionDAGISel(tm, OptLevel), TM(tm), |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 78 | TII(static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo())), |
| 79 | Subtarget(&TM.getSubtarget<ARMSubtarget>()) { |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 80 | } |
| 81 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 82 | virtual const char *getPassName() const { |
| 83 | return "ARM Instruction Selection"; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 84 | } |
| 85 | |
Bob Wilson | af4a891 | 2009-10-08 18:51:31 +0000 | [diff] [blame] | 86 | /// getI32Imm - Return a target constant of type i32 with the specified |
| 87 | /// value. |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 88 | inline SDValue getI32Imm(unsigned Imm) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 89 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 90 | } |
| 91 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 92 | SDNode *Select(SDNode *N); |
Evan Cheng | 014bf21 | 2010-02-15 19:41:07 +0000 | [diff] [blame] | 93 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 94 | |
| 95 | bool hasNoVMLxHazardUse(SDNode *N) const; |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 96 | bool isShifterOpProfitable(const SDValue &Shift, |
| 97 | ARM_AM::ShiftOpc ShOpcVal, unsigned ShAmt); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 98 | bool SelectRegShifterOperand(SDValue N, SDValue &A, |
| 99 | SDValue &B, SDValue &C, |
| 100 | bool CheckProfitability = true); |
| 101 | bool SelectImmShifterOperand(SDValue N, SDValue &A, |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 102 | SDValue &B, bool CheckProfitability = true); |
| 103 | bool SelectShiftRegShifterOperand(SDValue N, SDValue &A, |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 104 | SDValue &B, SDValue &C) { |
| 105 | // Don't apply the profitability check |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 106 | return SelectRegShifterOperand(N, A, B, C, false); |
| 107 | } |
| 108 | bool SelectShiftImmShifterOperand(SDValue N, SDValue &A, |
| 109 | SDValue &B) { |
| 110 | // Don't apply the profitability check |
| 111 | return SelectImmShifterOperand(N, A, B, false); |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 114 | bool SelectAddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm); |
| 115 | bool SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, SDValue &Opc); |
| 116 | |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 117 | AddrMode2Type SelectAddrMode2Worker(SDValue N, SDValue &Base, |
| 118 | SDValue &Offset, SDValue &Opc); |
| 119 | bool SelectAddrMode2Base(SDValue N, SDValue &Base, SDValue &Offset, |
| 120 | SDValue &Opc) { |
| 121 | return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_BASE; |
| 122 | } |
| 123 | |
| 124 | bool SelectAddrMode2ShOp(SDValue N, SDValue &Base, SDValue &Offset, |
| 125 | SDValue &Opc) { |
| 126 | return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_SHOP; |
| 127 | } |
| 128 | |
| 129 | bool SelectAddrMode2(SDValue N, SDValue &Base, SDValue &Offset, |
| 130 | SDValue &Opc) { |
| 131 | SelectAddrMode2Worker(N, Base, Offset, Opc); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 132 | // return SelectAddrMode2ShOp(N, Base, Offset, Opc); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 133 | // This always matches one way or another. |
| 134 | return true; |
| 135 | } |
| 136 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 137 | bool SelectAddrMode2OffsetReg(SDNode *Op, SDValue N, |
| 138 | SDValue &Offset, SDValue &Opc); |
| 139 | bool SelectAddrMode2OffsetImm(SDNode *Op, SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 140 | SDValue &Offset, SDValue &Opc); |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 141 | bool SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N, |
| 142 | SDValue &Offset, SDValue &Opc); |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 143 | bool SelectAddrOffsetNone(SDValue N, SDValue &Base); |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 144 | bool SelectAddrMode3(SDValue N, SDValue &Base, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 145 | SDValue &Offset, SDValue &Opc); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 146 | bool SelectAddrMode3Offset(SDNode *Op, SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 147 | SDValue &Offset, SDValue &Opc); |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 148 | bool SelectAddrMode5(SDValue N, SDValue &Base, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 149 | SDValue &Offset); |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 150 | bool SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,SDValue &Align); |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 151 | bool SelectAddrMode6Offset(SDNode *Op, SDValue N, SDValue &Offset); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 152 | |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 153 | bool SelectAddrModePC(SDValue N, SDValue &Offset, SDValue &Label); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 154 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 155 | // Thumb Addressing Modes: |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 156 | bool SelectThumbAddrModeRR(SDValue N, SDValue &Base, SDValue &Offset); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 157 | bool SelectThumbAddrModeRI(SDValue N, SDValue &Base, SDValue &Offset, |
| 158 | unsigned Scale); |
| 159 | bool SelectThumbAddrModeRI5S1(SDValue N, SDValue &Base, SDValue &Offset); |
| 160 | bool SelectThumbAddrModeRI5S2(SDValue N, SDValue &Base, SDValue &Offset); |
| 161 | bool SelectThumbAddrModeRI5S4(SDValue N, SDValue &Base, SDValue &Offset); |
| 162 | bool SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, SDValue &Base, |
| 163 | SDValue &OffImm); |
| 164 | bool SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base, |
| 165 | SDValue &OffImm); |
| 166 | bool SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base, |
| 167 | SDValue &OffImm); |
| 168 | bool SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base, |
| 169 | SDValue &OffImm); |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 170 | bool SelectThumbAddrModeSP(SDValue N, SDValue &Base, SDValue &OffImm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 171 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 172 | // Thumb 2 Addressing Modes: |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 173 | bool SelectT2ShifterOperandReg(SDValue N, |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 174 | SDValue &BaseReg, SDValue &Opc); |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 175 | bool SelectT2AddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm); |
| 176 | bool SelectT2AddrModeImm8(SDValue N, SDValue &Base, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 177 | SDValue &OffImm); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 178 | bool SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N, |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 179 | SDValue &OffImm); |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 180 | bool SelectT2AddrModeSoReg(SDValue N, SDValue &Base, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 181 | SDValue &OffReg, SDValue &ShImm); |
| 182 | |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 183 | inline bool is_so_imm(unsigned Imm) const { |
| 184 | return ARM_AM::getSOImmVal(Imm) != -1; |
| 185 | } |
| 186 | |
| 187 | inline bool is_so_imm_not(unsigned Imm) const { |
| 188 | return ARM_AM::getSOImmVal(~Imm) != -1; |
| 189 | } |
| 190 | |
| 191 | inline bool is_t2_so_imm(unsigned Imm) const { |
| 192 | return ARM_AM::getT2SOImmVal(Imm) != -1; |
| 193 | } |
| 194 | |
| 195 | inline bool is_t2_so_imm_not(unsigned Imm) const { |
| 196 | return ARM_AM::getT2SOImmVal(~Imm) != -1; |
| 197 | } |
| 198 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 199 | // Include the pieces autogenerated from the target description. |
| 200 | #include "ARMGenDAGISel.inc" |
Bob Wilson | 224c244 | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 201 | |
| 202 | private: |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 203 | /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for |
| 204 | /// ARM. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 205 | SDNode *SelectARMIndexedLoad(SDNode *N); |
| 206 | SDNode *SelectT2IndexedLoad(SDNode *N); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 207 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 208 | /// SelectVLD - Select NEON load intrinsics. NumVecs should be |
| 209 | /// 1, 2, 3 or 4. The opcode arrays specify the instructions used for |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 210 | /// loads of D registers and even subregs and odd subregs of Q registers. |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 211 | /// For NumVecs <= 2, QOpcodes1 is not used. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 212 | SDNode *SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs, |
| 213 | unsigned *DOpcodes, |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 214 | unsigned *QOpcodes0, unsigned *QOpcodes1); |
| 215 | |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 216 | /// SelectVST - Select NEON store intrinsics. NumVecs should |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 217 | /// be 1, 2, 3 or 4. The opcode arrays specify the instructions used for |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 218 | /// stores of D registers and even subregs and odd subregs of Q registers. |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 219 | /// For NumVecs <= 2, QOpcodes1 is not used. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 220 | SDNode *SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs, |
| 221 | unsigned *DOpcodes, |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 222 | unsigned *QOpcodes0, unsigned *QOpcodes1); |
| 223 | |
Bob Wilson | 9649344 | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 224 | /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 225 | /// be 2, 3 or 4. The opcode arrays specify the instructions used for |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 226 | /// load/store of D registers and Q registers. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 227 | SDNode *SelectVLDSTLane(SDNode *N, bool IsLoad, |
| 228 | bool isUpdating, unsigned NumVecs, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 229 | unsigned *DOpcodes, unsigned *QOpcodes); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 230 | |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 231 | /// SelectVLDDup - Select NEON load-duplicate intrinsics. NumVecs |
| 232 | /// should be 2, 3 or 4. The opcode array specifies the instructions used |
| 233 | /// for loading D registers. (Q registers are not supported.) |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 234 | SDNode *SelectVLDDup(SDNode *N, bool isUpdating, unsigned NumVecs, |
| 235 | unsigned *Opcodes); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 236 | |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 237 | /// SelectVTBL - Select NEON VTBL and VTBX intrinsics. NumVecs should be 2, |
| 238 | /// 3 or 4. These are custom-selected so that a REG_SEQUENCE can be |
| 239 | /// generated to force the table registers to be consecutive. |
| 240 | SDNode *SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, unsigned Opc); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 241 | |
Sandeep Patel | 4e1ed88 | 2009-10-13 20:25:58 +0000 | [diff] [blame] | 242 | /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM. |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 243 | SDNode *SelectV6T2BitfieldExtractOp(SDNode *N, bool isSigned); |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 244 | |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 245 | /// SelectCMOVOp - Select CMOV instructions for ARM. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 246 | SDNode *SelectCMOVOp(SDNode *N); |
Evan Cheng | c892aeb | 2012-02-23 01:19:06 +0000 | [diff] [blame] | 247 | SDNode *SelectConditionalOp(SDNode *N); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 248 | SDNode *SelectT2CMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 249 | ARMCC::CondCodes CCVal, SDValue CCR, |
| 250 | SDValue InFlag); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 251 | SDNode *SelectARMCMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 252 | ARMCC::CondCodes CCVal, SDValue CCR, |
| 253 | SDValue InFlag); |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 254 | SDNode *SelectT2CMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 255 | ARMCC::CondCodes CCVal, SDValue CCR, |
| 256 | SDValue InFlag); |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 257 | SDNode *SelectARMCMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 258 | ARMCC::CondCodes CCVal, SDValue CCR, |
| 259 | SDValue InFlag); |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 260 | |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 261 | // Select special operations if node forms integer ABS pattern |
| 262 | SDNode *SelectABSOp(SDNode *N); |
| 263 | |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 264 | SDNode *SelectConcatVector(SDNode *N); |
| 265 | |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 266 | SDNode *SelectAtomic64(SDNode *Node, unsigned Opc); |
| 267 | |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 268 | /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for |
| 269 | /// inline asm expressions. |
| 270 | virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op, |
| 271 | char ConstraintCode, |
| 272 | std::vector<SDValue> &OutOps); |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 273 | |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 274 | // Form pairs of consecutive S, D, or Q registers. |
| 275 | SDNode *PairSRegs(EVT VT, SDValue V0, SDValue V1); |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 276 | SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1); |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 277 | SDNode *PairQRegs(EVT VT, SDValue V0, SDValue V1); |
| 278 | |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 279 | // Form sequences of 4 consecutive S, D, or Q registers. |
| 280 | SDNode *QuadSRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3); |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 281 | SDNode *QuadDRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3); |
Evan Cheng | 8f6de38 | 2010-05-16 03:27:48 +0000 | [diff] [blame] | 282 | SDNode *QuadQRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3); |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 283 | |
| 284 | // Get the alignment operand for a NEON VLD or VST instruction. |
| 285 | SDValue GetVLDSTAlign(SDValue Align, unsigned NumVecs, bool is64BitVector); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 286 | }; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 287 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 288 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 289 | /// isInt32Immediate - This method tests to see if the node is a 32-bit constant |
| 290 | /// operand. If so Imm will receive the 32-bit value. |
| 291 | static bool isInt32Immediate(SDNode *N, unsigned &Imm) { |
| 292 | if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) { |
| 293 | Imm = cast<ConstantSDNode>(N)->getZExtValue(); |
| 294 | return true; |
| 295 | } |
| 296 | return false; |
| 297 | } |
| 298 | |
| 299 | // isInt32Immediate - This method tests to see if a constant operand. |
| 300 | // If so Imm will receive the 32 bit value. |
| 301 | static bool isInt32Immediate(SDValue N, unsigned &Imm) { |
| 302 | return isInt32Immediate(N.getNode(), Imm); |
| 303 | } |
| 304 | |
| 305 | // isOpcWithIntImmediate - This method tests to see if the node is a specific |
| 306 | // opcode and that it has a immediate integer right operand. |
| 307 | // If so Imm will receive the 32 bit value. |
| 308 | static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) { |
| 309 | return N->getOpcode() == Opc && |
| 310 | isInt32Immediate(N->getOperand(1).getNode(), Imm); |
| 311 | } |
| 312 | |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 313 | /// \brief Check whether a particular node is a constant value representable as |
| 314 | /// (N * Scale) where (N in [\arg RangeMin, \arg RangeMax). |
| 315 | /// |
| 316 | /// \param ScaledConstant [out] - On success, the pre-scaled constant value. |
Jakob Stoklund Olesen | 11ebe3d | 2011-09-23 22:10:33 +0000 | [diff] [blame] | 317 | static bool isScaledConstantInRange(SDValue Node, int Scale, |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 318 | int RangeMin, int RangeMax, |
| 319 | int &ScaledConstant) { |
Jakob Stoklund Olesen | 11ebe3d | 2011-09-23 22:10:33 +0000 | [diff] [blame] | 320 | assert(Scale > 0 && "Invalid scale!"); |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 321 | |
| 322 | // Check that this is a constant. |
| 323 | const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Node); |
| 324 | if (!C) |
| 325 | return false; |
| 326 | |
| 327 | ScaledConstant = (int) C->getZExtValue(); |
| 328 | if ((ScaledConstant % Scale) != 0) |
| 329 | return false; |
| 330 | |
| 331 | ScaledConstant /= Scale; |
| 332 | return ScaledConstant >= RangeMin && ScaledConstant < RangeMax; |
| 333 | } |
| 334 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 335 | /// hasNoVMLxHazardUse - Return true if it's desirable to select a FP MLA / MLS |
| 336 | /// node. VFP / NEON fp VMLA / VMLS instructions have special RAW hazards (at |
| 337 | /// least on current ARM implementations) which should be avoidded. |
| 338 | bool ARMDAGToDAGISel::hasNoVMLxHazardUse(SDNode *N) const { |
| 339 | if (OptLevel == CodeGenOpt::None) |
| 340 | return true; |
| 341 | |
| 342 | if (!CheckVMLxHazard) |
| 343 | return true; |
| 344 | |
| 345 | if (!Subtarget->isCortexA8() && !Subtarget->isCortexA9()) |
| 346 | return true; |
| 347 | |
| 348 | if (!N->hasOneUse()) |
| 349 | return false; |
| 350 | |
| 351 | SDNode *Use = *N->use_begin(); |
| 352 | if (Use->getOpcode() == ISD::CopyToReg) |
| 353 | return true; |
| 354 | if (Use->isMachineOpcode()) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 355 | const MCInstrDesc &MCID = TII->get(Use->getMachineOpcode()); |
| 356 | if (MCID.mayStore()) |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 357 | return true; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 358 | unsigned Opcode = MCID.getOpcode(); |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 359 | if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD) |
| 360 | return true; |
| 361 | // vmlx feeding into another vmlx. We actually want to unfold |
| 362 | // the use later in the MLxExpansion pass. e.g. |
| 363 | // vmla |
| 364 | // vmla (stall 8 cycles) |
| 365 | // |
| 366 | // vmul (5 cycles) |
| 367 | // vadd (5 cycles) |
| 368 | // vmla |
| 369 | // This adds up to about 18 - 19 cycles. |
| 370 | // |
| 371 | // vmla |
| 372 | // vmul (stall 4 cycles) |
| 373 | // vadd adds up to about 14 cycles. |
| 374 | return TII->isFpMLxInstruction(Opcode); |
| 375 | } |
| 376 | |
| 377 | return false; |
| 378 | } |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 379 | |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 380 | bool ARMDAGToDAGISel::isShifterOpProfitable(const SDValue &Shift, |
| 381 | ARM_AM::ShiftOpc ShOpcVal, |
| 382 | unsigned ShAmt) { |
| 383 | if (!Subtarget->isCortexA9()) |
| 384 | return true; |
| 385 | if (Shift.hasOneUse()) |
| 386 | return true; |
| 387 | // R << 2 is free. |
| 388 | return ShOpcVal == ARM_AM::lsl && ShAmt == 2; |
| 389 | } |
| 390 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 391 | bool ARMDAGToDAGISel::SelectImmShifterOperand(SDValue N, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 392 | SDValue &BaseReg, |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 393 | SDValue &Opc, |
| 394 | bool CheckProfitability) { |
Evan Cheng | a2c519b | 2010-07-30 23:33:54 +0000 | [diff] [blame] | 395 | if (DisableShifterOp) |
| 396 | return false; |
| 397 | |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 398 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 399 | |
| 400 | // Don't match base register only case. That is matched to a separate |
| 401 | // lower complexity pattern with explicit register operand. |
| 402 | if (ShOpcVal == ARM_AM::no_shift) return false; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 403 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 404 | BaseReg = N.getOperand(0); |
| 405 | unsigned ShImmVal = 0; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 406 | ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)); |
| 407 | if (!RHS) return false; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 408 | ShImmVal = RHS->getZExtValue() & 31; |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 409 | Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal), |
| 410 | MVT::i32); |
| 411 | return true; |
| 412 | } |
| 413 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 414 | bool ARMDAGToDAGISel::SelectRegShifterOperand(SDValue N, |
| 415 | SDValue &BaseReg, |
| 416 | SDValue &ShReg, |
| 417 | SDValue &Opc, |
| 418 | bool CheckProfitability) { |
| 419 | if (DisableShifterOp) |
| 420 | return false; |
| 421 | |
| 422 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
| 423 | |
| 424 | // Don't match base register only case. That is matched to a separate |
| 425 | // lower complexity pattern with explicit register operand. |
| 426 | if (ShOpcVal == ARM_AM::no_shift) return false; |
| 427 | |
| 428 | BaseReg = N.getOperand(0); |
| 429 | unsigned ShImmVal = 0; |
| 430 | ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)); |
| 431 | if (RHS) return false; |
| 432 | |
| 433 | ShReg = N.getOperand(1); |
| 434 | if (CheckProfitability && !isShifterOpProfitable(N, ShOpcVal, ShImmVal)) |
| 435 | return false; |
| 436 | Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal), |
| 437 | MVT::i32); |
| 438 | return true; |
| 439 | } |
| 440 | |
| 441 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 442 | bool ARMDAGToDAGISel::SelectAddrModeImm12(SDValue N, |
| 443 | SDValue &Base, |
| 444 | SDValue &OffImm) { |
| 445 | // Match simple R + imm12 operands. |
| 446 | |
| 447 | // Base only. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 448 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 449 | !CurDAG->isBaseWithConstantOffset(N)) { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 450 | if (N.getOpcode() == ISD::FrameIndex) { |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 451 | // Match frame index. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 452 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 453 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 454 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 455 | return true; |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 456 | } |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 457 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 458 | if (N.getOpcode() == ARMISD::Wrapper && |
| 459 | !(Subtarget->useMovt() && |
| 460 | N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 461 | Base = N.getOperand(0); |
| 462 | } else |
| 463 | Base = N; |
| 464 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 465 | return true; |
| 466 | } |
| 467 | |
| 468 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 469 | int RHSC = (int)RHS->getZExtValue(); |
| 470 | if (N.getOpcode() == ISD::SUB) |
| 471 | RHSC = -RHSC; |
| 472 | |
| 473 | if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned) |
| 474 | Base = N.getOperand(0); |
| 475 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 476 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 477 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 478 | } |
| 479 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 480 | return true; |
| 481 | } |
| 482 | } |
| 483 | |
| 484 | // Base only. |
| 485 | Base = N; |
| 486 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 487 | return true; |
| 488 | } |
| 489 | |
| 490 | |
| 491 | |
| 492 | bool ARMDAGToDAGISel::SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, |
| 493 | SDValue &Opc) { |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 494 | if (N.getOpcode() == ISD::MUL && |
| 495 | (!Subtarget->isCortexA9() || N.hasOneUse())) { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 496 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 497 | // X * [3,5,9] -> X + X * [2,4,8] etc. |
| 498 | int RHSC = (int)RHS->getZExtValue(); |
| 499 | if (RHSC & 1) { |
| 500 | RHSC = RHSC & ~1; |
| 501 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 502 | if (RHSC < 0) { |
| 503 | AddSub = ARM_AM::sub; |
| 504 | RHSC = - RHSC; |
| 505 | } |
| 506 | if (isPowerOf2_32(RHSC)) { |
| 507 | unsigned ShAmt = Log2_32(RHSC); |
| 508 | Base = Offset = N.getOperand(0); |
| 509 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, |
| 510 | ARM_AM::lsl), |
| 511 | MVT::i32); |
| 512 | return true; |
| 513 | } |
| 514 | } |
| 515 | } |
| 516 | } |
| 517 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 518 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 519 | // ISD::OR that is equivalent to an ISD::ADD. |
| 520 | !CurDAG->isBaseWithConstantOffset(N)) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 521 | return false; |
| 522 | |
| 523 | // Leave simple R +/- imm12 operands for LDRi12 |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 524 | if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::OR) { |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 525 | int RHSC; |
| 526 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1, |
| 527 | -0x1000+1, 0x1000, RHSC)) // 12 bits. |
| 528 | return false; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 529 | } |
| 530 | |
| 531 | // Otherwise this is R +/- [possibly shifted] R. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 532 | ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::SUB ? ARM_AM::sub:ARM_AM::add; |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 533 | ARM_AM::ShiftOpc ShOpcVal = |
| 534 | ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode()); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 535 | unsigned ShAmt = 0; |
| 536 | |
| 537 | Base = N.getOperand(0); |
| 538 | Offset = N.getOperand(1); |
| 539 | |
| 540 | if (ShOpcVal != ARM_AM::no_shift) { |
| 541 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 542 | // it. |
| 543 | if (ConstantSDNode *Sh = |
| 544 | dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) { |
| 545 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 546 | if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt)) |
| 547 | Offset = N.getOperand(1).getOperand(0); |
| 548 | else { |
| 549 | ShAmt = 0; |
| 550 | ShOpcVal = ARM_AM::no_shift; |
| 551 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 552 | } else { |
| 553 | ShOpcVal = ARM_AM::no_shift; |
| 554 | } |
| 555 | } |
| 556 | |
| 557 | // Try matching (R shl C) + (R). |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 558 | if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift && |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 559 | !(Subtarget->isCortexA9() || N.getOperand(0).hasOneUse())) { |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 560 | ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode()); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 561 | if (ShOpcVal != ARM_AM::no_shift) { |
| 562 | // Check to see if the RHS of the shift is a constant, if not, we can't |
| 563 | // fold it. |
| 564 | if (ConstantSDNode *Sh = |
| 565 | dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) { |
| 566 | ShAmt = Sh->getZExtValue(); |
Cameron Zwarich | 8f8aa81 | 2011-10-05 23:39:02 +0000 | [diff] [blame] | 567 | if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) { |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 568 | Offset = N.getOperand(0).getOperand(0); |
| 569 | Base = N.getOperand(1); |
| 570 | } else { |
| 571 | ShAmt = 0; |
| 572 | ShOpcVal = ARM_AM::no_shift; |
| 573 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 574 | } else { |
| 575 | ShOpcVal = ARM_AM::no_shift; |
| 576 | } |
| 577 | } |
| 578 | } |
| 579 | |
| 580 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
| 581 | MVT::i32); |
| 582 | return true; |
| 583 | } |
| 584 | |
| 585 | |
| 586 | |
| 587 | |
| 588 | //----- |
| 589 | |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 590 | AddrMode2Type ARMDAGToDAGISel::SelectAddrMode2Worker(SDValue N, |
| 591 | SDValue &Base, |
| 592 | SDValue &Offset, |
| 593 | SDValue &Opc) { |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 594 | if (N.getOpcode() == ISD::MUL && |
| 595 | (!Subtarget->isCortexA9() || N.hasOneUse())) { |
Evan Cheng | a13fd10 | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 596 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 597 | // X * [3,5,9] -> X + X * [2,4,8] etc. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 598 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | a13fd10 | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 599 | if (RHSC & 1) { |
| 600 | RHSC = RHSC & ~1; |
| 601 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 602 | if (RHSC < 0) { |
| 603 | AddSub = ARM_AM::sub; |
| 604 | RHSC = - RHSC; |
| 605 | } |
| 606 | if (isPowerOf2_32(RHSC)) { |
| 607 | unsigned ShAmt = Log2_32(RHSC); |
| 608 | Base = Offset = N.getOperand(0); |
| 609 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, |
| 610 | ARM_AM::lsl), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 611 | MVT::i32); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 612 | return AM2_SHOP; |
Evan Cheng | a13fd10 | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 613 | } |
| 614 | } |
| 615 | } |
| 616 | } |
| 617 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 618 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 619 | // ISD::OR that is equivalent to an ADD. |
| 620 | !CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 621 | Base = N; |
| 622 | if (N.getOpcode() == ISD::FrameIndex) { |
| 623 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 624 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 625 | } else if (N.getOpcode() == ARMISD::Wrapper && |
| 626 | !(Subtarget->useMovt() && |
| 627 | N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 628 | Base = N.getOperand(0); |
| 629 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 630 | Offset = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 631 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0, |
| 632 | ARM_AM::no_shift), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 633 | MVT::i32); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 634 | return AM2_BASE; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 635 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 636 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 637 | // Match simple R +/- imm12 operands. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 638 | if (N.getOpcode() != ISD::SUB) { |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 639 | int RHSC; |
| 640 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1, |
| 641 | -0x1000+1, 0x1000, RHSC)) { // 12 bits. |
| 642 | Base = N.getOperand(0); |
| 643 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 644 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 645 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 646 | } |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 647 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 648 | |
| 649 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 650 | if (RHSC < 0) { |
| 651 | AddSub = ARM_AM::sub; |
| 652 | RHSC = - RHSC; |
| 653 | } |
| 654 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC, |
| 655 | ARM_AM::no_shift), |
| 656 | MVT::i32); |
| 657 | return AM2_BASE; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 658 | } |
Jim Grosbach | be91232 | 2010-09-29 17:32:29 +0000 | [diff] [blame] | 659 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 660 | |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 661 | if (Subtarget->isCortexA9() && !N.hasOneUse()) { |
| 662 | // Compute R +/- (R << N) and reuse it. |
| 663 | Base = N; |
| 664 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 665 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0, |
| 666 | ARM_AM::no_shift), |
| 667 | MVT::i32); |
| 668 | return AM2_BASE; |
| 669 | } |
| 670 | |
Johnny Chen | 6a3b5ee | 2009-10-27 17:25:15 +0000 | [diff] [blame] | 671 | // Otherwise this is R +/- [possibly shifted] R. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 672 | ARM_AM::AddrOpc AddSub = N.getOpcode() != ISD::SUB ? ARM_AM::add:ARM_AM::sub; |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 673 | ARM_AM::ShiftOpc ShOpcVal = |
| 674 | ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 675 | unsigned ShAmt = 0; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 676 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 677 | Base = N.getOperand(0); |
| 678 | Offset = N.getOperand(1); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 679 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 680 | if (ShOpcVal != ARM_AM::no_shift) { |
| 681 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 682 | // it. |
| 683 | if (ConstantSDNode *Sh = |
| 684 | dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 685 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 686 | if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt)) |
| 687 | Offset = N.getOperand(1).getOperand(0); |
| 688 | else { |
| 689 | ShAmt = 0; |
| 690 | ShOpcVal = ARM_AM::no_shift; |
| 691 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 692 | } else { |
| 693 | ShOpcVal = ARM_AM::no_shift; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 694 | } |
| 695 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 696 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 697 | // Try matching (R shl C) + (R). |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 698 | if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift && |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 699 | !(Subtarget->isCortexA9() || N.getOperand(0).hasOneUse())) { |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 700 | ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 701 | if (ShOpcVal != ARM_AM::no_shift) { |
| 702 | // Check to see if the RHS of the shift is a constant, if not, we can't |
| 703 | // fold it. |
| 704 | if (ConstantSDNode *Sh = |
| 705 | dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 706 | ShAmt = Sh->getZExtValue(); |
Cameron Zwarich | 8f8aa81 | 2011-10-05 23:39:02 +0000 | [diff] [blame] | 707 | if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) { |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 708 | Offset = N.getOperand(0).getOperand(0); |
| 709 | Base = N.getOperand(1); |
| 710 | } else { |
| 711 | ShAmt = 0; |
| 712 | ShOpcVal = ARM_AM::no_shift; |
| 713 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 714 | } else { |
| 715 | ShOpcVal = ARM_AM::no_shift; |
| 716 | } |
| 717 | } |
| 718 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 719 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 720 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 721 | MVT::i32); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 722 | return AM2_SHOP; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 723 | } |
| 724 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 725 | bool ARMDAGToDAGISel::SelectAddrMode2OffsetReg(SDNode *Op, SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 726 | SDValue &Offset, SDValue &Opc) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 727 | unsigned Opcode = Op->getOpcode(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 728 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 729 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 730 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 731 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 732 | ? ARM_AM::add : ARM_AM::sub; |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 733 | int Val; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 734 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) |
| 735 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 736 | |
| 737 | Offset = N; |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 738 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 739 | unsigned ShAmt = 0; |
| 740 | if (ShOpcVal != ARM_AM::no_shift) { |
| 741 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 742 | // it. |
| 743 | if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 744 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 745 | if (isShifterOpProfitable(N, ShOpcVal, ShAmt)) |
| 746 | Offset = N.getOperand(0); |
| 747 | else { |
| 748 | ShAmt = 0; |
| 749 | ShOpcVal = ARM_AM::no_shift; |
| 750 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 751 | } else { |
| 752 | ShOpcVal = ARM_AM::no_shift; |
| 753 | } |
| 754 | } |
| 755 | |
| 756 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 757 | MVT::i32); |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 758 | return true; |
| 759 | } |
| 760 | |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 761 | bool ARMDAGToDAGISel::SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N, |
| 762 | SDValue &Offset, SDValue &Opc) { |
Owen Anderson | d84192f | 2011-08-31 20:00:11 +0000 | [diff] [blame] | 763 | unsigned Opcode = Op->getOpcode(); |
| 764 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 765 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 766 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 767 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 768 | ? ARM_AM::add : ARM_AM::sub; |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 769 | int Val; |
| 770 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits. |
Owen Anderson | d84192f | 2011-08-31 20:00:11 +0000 | [diff] [blame] | 771 | if (AddSub == ARM_AM::sub) Val *= -1; |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 772 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 773 | Opc = CurDAG->getTargetConstant(Val, MVT::i32); |
| 774 | return true; |
| 775 | } |
| 776 | |
| 777 | return false; |
| 778 | } |
| 779 | |
| 780 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 781 | bool ARMDAGToDAGISel::SelectAddrMode2OffsetImm(SDNode *Op, SDValue N, |
| 782 | SDValue &Offset, SDValue &Opc) { |
| 783 | unsigned Opcode = Op->getOpcode(); |
| 784 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 785 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 786 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 787 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 788 | ? ARM_AM::add : ARM_AM::sub; |
| 789 | int Val; |
| 790 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits. |
| 791 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 792 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val, |
| 793 | ARM_AM::no_shift), |
| 794 | MVT::i32); |
| 795 | return true; |
| 796 | } |
| 797 | |
| 798 | return false; |
| 799 | } |
| 800 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 801 | bool ARMDAGToDAGISel::SelectAddrOffsetNone(SDValue N, SDValue &Base) { |
| 802 | Base = N; |
| 803 | return true; |
| 804 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 805 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 806 | bool ARMDAGToDAGISel::SelectAddrMode3(SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 807 | SDValue &Base, SDValue &Offset, |
| 808 | SDValue &Opc) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 809 | if (N.getOpcode() == ISD::SUB) { |
| 810 | // X - C is canonicalize to X + -C, no need to handle it here. |
| 811 | Base = N.getOperand(0); |
| 812 | Offset = N.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 813 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 814 | return true; |
| 815 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 816 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 817 | if (!CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 818 | Base = N; |
| 819 | if (N.getOpcode() == ISD::FrameIndex) { |
| 820 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 821 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 822 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 823 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 824 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 825 | return true; |
| 826 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 827 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 828 | // If the RHS is +/- imm8, fold into addr mode. |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 829 | int RHSC; |
| 830 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1, |
| 831 | -256 + 1, 256, RHSC)) { // 8 bits. |
| 832 | Base = N.getOperand(0); |
| 833 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 834 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 835 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 836 | } |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 837 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 838 | |
| 839 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 840 | if (RHSC < 0) { |
| 841 | AddSub = ARM_AM::sub; |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 842 | RHSC = -RHSC; |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 843 | } |
| 844 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32); |
| 845 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 846 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 847 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 848 | Base = N.getOperand(0); |
| 849 | Offset = N.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 850 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 851 | return true; |
| 852 | } |
| 853 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 854 | bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDNode *Op, SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 855 | SDValue &Offset, SDValue &Opc) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 856 | unsigned Opcode = Op->getOpcode(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 857 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 858 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 859 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 860 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 861 | ? ARM_AM::add : ARM_AM::sub; |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 862 | int Val; |
| 863 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 256, Val)) { // 12 bits. |
| 864 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 865 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32); |
| 866 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 867 | } |
| 868 | |
| 869 | Offset = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 870 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 871 | return true; |
| 872 | } |
| 873 | |
Jim Grosbach | 3ab5658 | 2010-10-21 19:38:40 +0000 | [diff] [blame] | 874 | bool ARMDAGToDAGISel::SelectAddrMode5(SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 875 | SDValue &Base, SDValue &Offset) { |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 876 | if (!CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 877 | Base = N; |
| 878 | if (N.getOpcode() == ISD::FrameIndex) { |
| 879 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 880 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 881 | } else if (N.getOpcode() == ARMISD::Wrapper && |
| 882 | !(Subtarget->useMovt() && |
| 883 | N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 884 | Base = N.getOperand(0); |
| 885 | } |
| 886 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 887 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 888 | return true; |
| 889 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 890 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 891 | // If the RHS is +/- imm8, fold into addr mode. |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 892 | int RHSC; |
| 893 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, |
| 894 | -256 + 1, 256, RHSC)) { |
| 895 | Base = N.getOperand(0); |
| 896 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 897 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 898 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 899 | } |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 900 | |
| 901 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 902 | if (RHSC < 0) { |
| 903 | AddSub = ARM_AM::sub; |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 904 | RHSC = -RHSC; |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 905 | } |
| 906 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC), |
| 907 | MVT::i32); |
| 908 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 909 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 910 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 911 | Base = N; |
| 912 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 913 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 914 | return true; |
| 915 | } |
| 916 | |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 917 | bool ARMDAGToDAGISel::SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr, |
| 918 | SDValue &Align) { |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 919 | Addr = N; |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 920 | |
| 921 | unsigned Alignment = 0; |
| 922 | if (LSBaseSDNode *LSN = dyn_cast<LSBaseSDNode>(Parent)) { |
| 923 | // This case occurs only for VLD1-lane/dup and VST1-lane instructions. |
| 924 | // The maximum alignment is equal to the memory size being referenced. |
| 925 | unsigned LSNAlign = LSN->getAlignment(); |
| 926 | unsigned MemSize = LSN->getMemoryVT().getSizeInBits() / 8; |
Jakob Stoklund Olesen | b0117ee | 2011-10-27 22:39:16 +0000 | [diff] [blame] | 927 | if (LSNAlign >= MemSize && MemSize > 1) |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 928 | Alignment = MemSize; |
| 929 | } else { |
| 930 | // All other uses of addrmode6 are for intrinsics. For now just record |
| 931 | // the raw alignment value; it will be refined later based on the legal |
| 932 | // alignment operands for the intrinsic. |
| 933 | Alignment = cast<MemIntrinsicSDNode>(Parent)->getAlignment(); |
| 934 | } |
| 935 | |
| 936 | Align = CurDAG->getTargetConstant(Alignment, MVT::i32); |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 937 | return true; |
| 938 | } |
| 939 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 940 | bool ARMDAGToDAGISel::SelectAddrMode6Offset(SDNode *Op, SDValue N, |
| 941 | SDValue &Offset) { |
| 942 | LSBaseSDNode *LdSt = cast<LSBaseSDNode>(Op); |
| 943 | ISD::MemIndexedMode AM = LdSt->getAddressingMode(); |
| 944 | if (AM != ISD::POST_INC) |
| 945 | return false; |
| 946 | Offset = N; |
| 947 | if (ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N)) { |
| 948 | if (NC->getZExtValue() * 8 == LdSt->getMemoryVT().getSizeInBits()) |
| 949 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 950 | } |
| 951 | return true; |
| 952 | } |
| 953 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 954 | bool ARMDAGToDAGISel::SelectAddrModePC(SDValue N, |
Evan Cheng | bba9f5f | 2009-08-14 19:01:37 +0000 | [diff] [blame] | 955 | SDValue &Offset, SDValue &Label) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 956 | if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) { |
| 957 | Offset = N.getOperand(0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 958 | SDValue N1 = N.getOperand(1); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 959 | Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(), |
| 960 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 961 | return true; |
| 962 | } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 963 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 964 | return false; |
| 965 | } |
| 966 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 967 | |
| 968 | //===----------------------------------------------------------------------===// |
| 969 | // Thumb Addressing Modes |
| 970 | //===----------------------------------------------------------------------===// |
| 971 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 972 | bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 973 | SDValue &Base, SDValue &Offset){ |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 974 | if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 975 | ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N); |
Dan Gohman | e368b46 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 976 | if (!NC || !NC->isNullValue()) |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 977 | return false; |
| 978 | |
| 979 | Base = Offset = N; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 980 | return true; |
| 981 | } |
| 982 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 983 | Base = N.getOperand(0); |
| 984 | Offset = N.getOperand(1); |
| 985 | return true; |
| 986 | } |
| 987 | |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 988 | bool |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 989 | ARMDAGToDAGISel::SelectThumbAddrModeRI(SDValue N, SDValue &Base, |
| 990 | SDValue &Offset, unsigned Scale) { |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 991 | if (Scale == 4) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 992 | SDValue TmpBase, TmpOffImm; |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 993 | if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm)) |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 994 | return false; // We want to select tLDRspi / tSTRspi instead. |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 995 | |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 996 | if (N.getOpcode() == ARMISD::Wrapper && |
| 997 | N.getOperand(0).getOpcode() == ISD::TargetConstantPool) |
| 998 | return false; // We want to select tLDRpci instead. |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 999 | } |
| 1000 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1001 | if (!CurDAG->isBaseWithConstantOffset(N)) |
Bill Wendling | bc4224b | 2010-12-15 01:03:19 +0000 | [diff] [blame] | 1002 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1003 | |
Evan Cheng | ad0e465 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 1004 | // Thumb does not have [sp, r] address mode. |
| 1005 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
| 1006 | RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1)); |
| 1007 | if ((LHSR && LHSR->getReg() == ARM::SP) || |
Bill Wendling | bc4224b | 2010-12-15 01:03:19 +0000 | [diff] [blame] | 1008 | (RHSR && RHSR->getReg() == ARM::SP)) |
| 1009 | return false; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1010 | |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1011 | // FIXME: Why do we explicitly check for a match here and then return false? |
| 1012 | // Presumably to allow something else to match, but shouldn't this be |
| 1013 | // documented? |
| 1014 | int RHSC; |
| 1015 | if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) |
| 1016 | return false; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1017 | |
| 1018 | Base = N.getOperand(0); |
| 1019 | Offset = N.getOperand(1); |
| 1020 | return true; |
| 1021 | } |
| 1022 | |
| 1023 | bool |
| 1024 | ARMDAGToDAGISel::SelectThumbAddrModeRI5S1(SDValue N, |
| 1025 | SDValue &Base, |
| 1026 | SDValue &Offset) { |
| 1027 | return SelectThumbAddrModeRI(N, Base, Offset, 1); |
| 1028 | } |
| 1029 | |
| 1030 | bool |
| 1031 | ARMDAGToDAGISel::SelectThumbAddrModeRI5S2(SDValue N, |
| 1032 | SDValue &Base, |
| 1033 | SDValue &Offset) { |
| 1034 | return SelectThumbAddrModeRI(N, Base, Offset, 2); |
| 1035 | } |
| 1036 | |
| 1037 | bool |
| 1038 | ARMDAGToDAGISel::SelectThumbAddrModeRI5S4(SDValue N, |
| 1039 | SDValue &Base, |
| 1040 | SDValue &Offset) { |
| 1041 | return SelectThumbAddrModeRI(N, Base, Offset, 4); |
| 1042 | } |
| 1043 | |
| 1044 | bool |
| 1045 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, |
| 1046 | SDValue &Base, SDValue &OffImm) { |
| 1047 | if (Scale == 4) { |
| 1048 | SDValue TmpBase, TmpOffImm; |
| 1049 | if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm)) |
| 1050 | return false; // We want to select tLDRspi / tSTRspi instead. |
| 1051 | |
| 1052 | if (N.getOpcode() == ARMISD::Wrapper && |
| 1053 | N.getOperand(0).getOpcode() == ISD::TargetConstantPool) |
| 1054 | return false; // We want to select tLDRpci instead. |
| 1055 | } |
| 1056 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1057 | if (!CurDAG->isBaseWithConstantOffset(N)) { |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1058 | if (N.getOpcode() == ARMISD::Wrapper && |
| 1059 | !(Subtarget->useMovt() && |
| 1060 | N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) { |
| 1061 | Base = N.getOperand(0); |
| 1062 | } else { |
| 1063 | Base = N; |
| 1064 | } |
| 1065 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1066 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | ad0e465 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 1067 | return true; |
| 1068 | } |
| 1069 | |
Bill Wendling | bc4224b | 2010-12-15 01:03:19 +0000 | [diff] [blame] | 1070 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
| 1071 | RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1)); |
| 1072 | if ((LHSR && LHSR->getReg() == ARM::SP) || |
| 1073 | (RHSR && RHSR->getReg() == ARM::SP)) { |
| 1074 | ConstantSDNode *LHS = dyn_cast<ConstantSDNode>(N.getOperand(0)); |
| 1075 | ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)); |
| 1076 | unsigned LHSC = LHS ? LHS->getZExtValue() : 0; |
| 1077 | unsigned RHSC = RHS ? RHS->getZExtValue() : 0; |
| 1078 | |
| 1079 | // Thumb does not have [sp, #imm5] address mode for non-zero imm5. |
| 1080 | if (LHSC != 0 || RHSC != 0) return false; |
| 1081 | |
| 1082 | Base = N; |
| 1083 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 1084 | return true; |
| 1085 | } |
| 1086 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1087 | // If the RHS is + imm5 * scale, fold into addr mode. |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1088 | int RHSC; |
| 1089 | if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) { |
| 1090 | Base = N.getOperand(0); |
| 1091 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 1092 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1093 | } |
| 1094 | |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 1095 | Base = N.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1096 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 1097 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1098 | } |
| 1099 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1100 | bool |
| 1101 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base, |
| 1102 | SDValue &OffImm) { |
| 1103 | return SelectThumbAddrModeImm5S(N, 4, Base, OffImm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1104 | } |
| 1105 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1106 | bool |
| 1107 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base, |
| 1108 | SDValue &OffImm) { |
| 1109 | return SelectThumbAddrModeImm5S(N, 2, Base, OffImm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1110 | } |
| 1111 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1112 | bool |
| 1113 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base, |
| 1114 | SDValue &OffImm) { |
| 1115 | return SelectThumbAddrModeImm5S(N, 1, Base, OffImm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1116 | } |
| 1117 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1118 | bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue N, |
| 1119 | SDValue &Base, SDValue &OffImm) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1120 | if (N.getOpcode() == ISD::FrameIndex) { |
| 1121 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 1122 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1123 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1124 | return true; |
| 1125 | } |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1126 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1127 | if (!CurDAG->isBaseWithConstantOffset(N)) |
Evan Cheng | ad0e465 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 1128 | return false; |
| 1129 | |
| 1130 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
Evan Cheng | 8c1a73a | 2007-02-06 09:11:20 +0000 | [diff] [blame] | 1131 | if (N.getOperand(0).getOpcode() == ISD::FrameIndex || |
| 1132 | (LHSR && LHSR->getReg() == ARM::SP)) { |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1133 | // If the RHS is + imm8 * scale, fold into addr mode. |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1134 | int RHSC; |
| 1135 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, 0, 256, RHSC)) { |
| 1136 | Base = N.getOperand(0); |
| 1137 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 1138 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 1139 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1140 | } |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1141 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 1142 | return true; |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1143 | } |
| 1144 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1145 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1146 | return false; |
| 1147 | } |
| 1148 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1149 | |
| 1150 | //===----------------------------------------------------------------------===// |
| 1151 | // Thumb 2 Addressing Modes |
| 1152 | //===----------------------------------------------------------------------===// |
| 1153 | |
| 1154 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1155 | bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue N, SDValue &BaseReg, |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1156 | SDValue &Opc) { |
Evan Cheng | a2c519b | 2010-07-30 23:33:54 +0000 | [diff] [blame] | 1157 | if (DisableShifterOp) |
| 1158 | return false; |
| 1159 | |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 1160 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1161 | |
| 1162 | // Don't match base register only case. That is matched to a separate |
| 1163 | // lower complexity pattern with explicit register operand. |
| 1164 | if (ShOpcVal == ARM_AM::no_shift) return false; |
| 1165 | |
| 1166 | BaseReg = N.getOperand(0); |
| 1167 | unsigned ShImmVal = 0; |
| 1168 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 1169 | ShImmVal = RHS->getZExtValue() & 31; |
| 1170 | Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal)); |
| 1171 | return true; |
| 1172 | } |
| 1173 | |
| 1174 | return false; |
| 1175 | } |
| 1176 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1177 | bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue N, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1178 | SDValue &Base, SDValue &OffImm) { |
| 1179 | // Match simple R + imm12 operands. |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1180 | |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1181 | // Base only. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1182 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 1183 | !CurDAG->isBaseWithConstantOffset(N)) { |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1184 | if (N.getOpcode() == ISD::FrameIndex) { |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1185 | // Match frame index. |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1186 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 1187 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1188 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1189 | return true; |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1190 | } |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 1191 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1192 | if (N.getOpcode() == ARMISD::Wrapper && |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1193 | !(Subtarget->useMovt() && |
| 1194 | N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) { |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1195 | Base = N.getOperand(0); |
| 1196 | if (Base.getOpcode() == ISD::TargetConstantPool) |
| 1197 | return false; // We want to select t2LDRpci instead. |
| 1198 | } else |
| 1199 | Base = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1200 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1201 | return true; |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1202 | } |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1203 | |
| 1204 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1205 | if (SelectT2AddrModeImm8(N, Base, OffImm)) |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1206 | // Let t2LDRi8 handle (R - imm8). |
| 1207 | return false; |
| 1208 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1209 | int RHSC = (int)RHS->getZExtValue(); |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1210 | if (N.getOpcode() == ISD::SUB) |
| 1211 | RHSC = -RHSC; |
| 1212 | |
| 1213 | if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned) |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1214 | Base = N.getOperand(0); |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1215 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 1216 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 1217 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 1218 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1219 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1220 | return true; |
| 1221 | } |
| 1222 | } |
| 1223 | |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1224 | // Base only. |
| 1225 | Base = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1226 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1227 | return true; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1228 | } |
| 1229 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1230 | bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue N, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1231 | SDValue &Base, SDValue &OffImm) { |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1232 | // Match simple R - imm8 operands. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1233 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 1234 | !CurDAG->isBaseWithConstantOffset(N)) |
| 1235 | return false; |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 1236 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1237 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 1238 | int RHSC = (int)RHS->getSExtValue(); |
| 1239 | if (N.getOpcode() == ISD::SUB) |
| 1240 | RHSC = -RHSC; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1241 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1242 | if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative) |
| 1243 | Base = N.getOperand(0); |
| 1244 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 1245 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 1246 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1247 | } |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1248 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 1249 | return true; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1250 | } |
| 1251 | } |
| 1252 | |
| 1253 | return false; |
| 1254 | } |
| 1255 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1256 | bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N, |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1257 | SDValue &OffImm){ |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1258 | unsigned Opcode = Op->getOpcode(); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1259 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 1260 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 1261 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1262 | int RHSC; |
| 1263 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x100, RHSC)) { // 8 bits. |
| 1264 | OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC)) |
| 1265 | ? CurDAG->getTargetConstant(RHSC, MVT::i32) |
| 1266 | : CurDAG->getTargetConstant(-RHSC, MVT::i32); |
| 1267 | return true; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1268 | } |
| 1269 | |
| 1270 | return false; |
| 1271 | } |
| 1272 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1273 | bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue N, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1274 | SDValue &Base, |
| 1275 | SDValue &OffReg, SDValue &ShImm) { |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1276 | // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1277 | if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1278 | return false; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1279 | |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1280 | // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8. |
| 1281 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 1282 | int RHSC = (int)RHS->getZExtValue(); |
| 1283 | if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned) |
| 1284 | return false; |
| 1285 | else if (RHSC < 0 && RHSC >= -255) // 8 bits |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1286 | return false; |
| 1287 | } |
| 1288 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1289 | // Look for (R + R) or (R + (R << [1,2,3])). |
| 1290 | unsigned ShAmt = 0; |
| 1291 | Base = N.getOperand(0); |
| 1292 | OffReg = N.getOperand(1); |
| 1293 | |
| 1294 | // Swap if it is ((R << c) + R). |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 1295 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg.getOpcode()); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1296 | if (ShOpcVal != ARM_AM::lsl) { |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 1297 | ShOpcVal = ARM_AM::getShiftOpcForNode(Base.getOpcode()); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1298 | if (ShOpcVal == ARM_AM::lsl) |
| 1299 | std::swap(Base, OffReg); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1300 | } |
| 1301 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1302 | if (ShOpcVal == ARM_AM::lsl) { |
| 1303 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 1304 | // it. |
| 1305 | if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) { |
| 1306 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1307 | if (ShAmt < 4 && isShifterOpProfitable(OffReg, ShOpcVal, ShAmt)) |
| 1308 | OffReg = OffReg.getOperand(0); |
| 1309 | else { |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1310 | ShAmt = 0; |
| 1311 | ShOpcVal = ARM_AM::no_shift; |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1312 | } |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1313 | } else { |
| 1314 | ShOpcVal = ARM_AM::no_shift; |
| 1315 | } |
David Goodwin | 7ecc850 | 2009-07-15 15:50:19 +0000 | [diff] [blame] | 1316 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1317 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1318 | ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1319 | |
| 1320 | return true; |
| 1321 | } |
| 1322 | |
| 1323 | //===--------------------------------------------------------------------===// |
| 1324 | |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1325 | /// getAL - Returns a ARMCC::AL immediate node. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1326 | static inline SDValue getAL(SelectionDAG *CurDAG) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1327 | return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1328 | } |
| 1329 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1330 | SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDNode *N) { |
| 1331 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1332 | ISD::MemIndexedMode AM = LD->getAddressingMode(); |
| 1333 | if (AM == ISD::UNINDEXED) |
| 1334 | return NULL; |
| 1335 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1336 | EVT LoadedVT = LD->getMemoryVT(); |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1337 | SDValue Offset, AMOpc; |
| 1338 | bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC); |
| 1339 | unsigned Opcode = 0; |
| 1340 | bool Match = false; |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1341 | if (LoadedVT == MVT::i32 && isPre && |
| 1342 | SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) { |
| 1343 | Opcode = ARM::LDR_PRE_IMM; |
| 1344 | Match = true; |
| 1345 | } else if (LoadedVT == MVT::i32 && !isPre && |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1346 | SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) { |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1347 | Opcode = ARM::LDR_POST_IMM; |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1348 | Match = true; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1349 | } else if (LoadedVT == MVT::i32 && |
| 1350 | SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) { |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 1351 | Opcode = isPre ? ARM::LDR_PRE_REG : ARM::LDR_POST_REG; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1352 | Match = true; |
| 1353 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1354 | } else if (LoadedVT == MVT::i16 && |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1355 | SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) { |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1356 | Match = true; |
| 1357 | Opcode = (LD->getExtensionType() == ISD::SEXTLOAD) |
| 1358 | ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST) |
| 1359 | : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1360 | } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) { |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1361 | if (LD->getExtensionType() == ISD::SEXTLOAD) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1362 | if (SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) { |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1363 | Match = true; |
| 1364 | Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST; |
| 1365 | } |
| 1366 | } else { |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1367 | if (isPre && |
| 1368 | SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) { |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1369 | Match = true; |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1370 | Opcode = ARM::LDRB_PRE_IMM; |
| 1371 | } else if (!isPre && |
| 1372 | SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) { |
| 1373 | Match = true; |
| 1374 | Opcode = ARM::LDRB_POST_IMM; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1375 | } else if (SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) { |
| 1376 | Match = true; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 1377 | Opcode = isPre ? ARM::LDRB_PRE_REG : ARM::LDRB_POST_REG; |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1378 | } |
| 1379 | } |
| 1380 | } |
| 1381 | |
| 1382 | if (Match) { |
Owen Anderson | 2b568fb | 2011-08-26 21:12:37 +0000 | [diff] [blame] | 1383 | if (Opcode == ARM::LDR_PRE_IMM || Opcode == ARM::LDRB_PRE_IMM) { |
| 1384 | SDValue Chain = LD->getChain(); |
| 1385 | SDValue Base = LD->getBasePtr(); |
| 1386 | SDValue Ops[]= { Base, AMOpc, getAL(CurDAG), |
| 1387 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Jim Grosbach | b04546f | 2011-09-13 20:30:37 +0000 | [diff] [blame] | 1388 | return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32, |
| 1389 | MVT::i32, MVT::Other, Ops, 5); |
Owen Anderson | 2b568fb | 2011-08-26 21:12:37 +0000 | [diff] [blame] | 1390 | } else { |
| 1391 | SDValue Chain = LD->getChain(); |
| 1392 | SDValue Base = LD->getBasePtr(); |
| 1393 | SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG), |
| 1394 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Jim Grosbach | b04546f | 2011-09-13 20:30:37 +0000 | [diff] [blame] | 1395 | return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32, |
| 1396 | MVT::i32, MVT::Other, Ops, 6); |
Owen Anderson | 2b568fb | 2011-08-26 21:12:37 +0000 | [diff] [blame] | 1397 | } |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1398 | } |
| 1399 | |
| 1400 | return NULL; |
| 1401 | } |
| 1402 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1403 | SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDNode *N) { |
| 1404 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1405 | ISD::MemIndexedMode AM = LD->getAddressingMode(); |
| 1406 | if (AM == ISD::UNINDEXED) |
| 1407 | return NULL; |
| 1408 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1409 | EVT LoadedVT = LD->getMemoryVT(); |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1410 | bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1411 | SDValue Offset; |
| 1412 | bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC); |
| 1413 | unsigned Opcode = 0; |
| 1414 | bool Match = false; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1415 | if (SelectT2AddrModeImm8Offset(N, LD->getOffset(), Offset)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1416 | switch (LoadedVT.getSimpleVT().SimpleTy) { |
| 1417 | case MVT::i32: |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1418 | Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST; |
| 1419 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1420 | case MVT::i16: |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1421 | if (isSExtLd) |
| 1422 | Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST; |
| 1423 | else |
| 1424 | Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1425 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1426 | case MVT::i8: |
| 1427 | case MVT::i1: |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1428 | if (isSExtLd) |
| 1429 | Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST; |
| 1430 | else |
| 1431 | Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1432 | break; |
| 1433 | default: |
| 1434 | return NULL; |
| 1435 | } |
| 1436 | Match = true; |
| 1437 | } |
| 1438 | |
| 1439 | if (Match) { |
| 1440 | SDValue Chain = LD->getChain(); |
| 1441 | SDValue Base = LD->getBasePtr(); |
| 1442 | SDValue Ops[]= { Base, Offset, getAL(CurDAG), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1443 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1444 | return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32, MVT::i32, |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1445 | MVT::Other, Ops, 5); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1446 | } |
| 1447 | |
| 1448 | return NULL; |
| 1449 | } |
| 1450 | |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1451 | /// PairSRegs - Form a D register from a pair of S registers. |
| 1452 | /// |
| 1453 | SDNode *ARMDAGToDAGISel::PairSRegs(EVT VT, SDValue V0, SDValue V1) { |
| 1454 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1455 | SDValue RegClass = |
| 1456 | CurDAG->getTargetConstant(ARM::DPR_VFP2RegClassID, MVT::i32); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1457 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32); |
| 1458 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1459 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
| 1460 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1461 | } |
| 1462 | |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1463 | /// PairDRegs - Form a quad register from a pair of D registers. |
| 1464 | /// |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 1465 | SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) { |
| 1466 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1467 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1468 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32); |
| 1469 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1470 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
| 1471 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5); |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 1472 | } |
| 1473 | |
Evan Cheng | 7f68719 | 2010-05-14 00:21:45 +0000 | [diff] [blame] | 1474 | /// PairQRegs - Form 4 consecutive D registers from a pair of Q registers. |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1475 | /// |
| 1476 | SDNode *ARMDAGToDAGISel::PairQRegs(EVT VT, SDValue V0, SDValue V1) { |
| 1477 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1478 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1479 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32); |
| 1480 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1481 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
| 1482 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5); |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1483 | } |
| 1484 | |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1485 | /// QuadSRegs - Form 4 consecutive S registers. |
| 1486 | /// |
| 1487 | SDNode *ARMDAGToDAGISel::QuadSRegs(EVT VT, SDValue V0, SDValue V1, |
| 1488 | SDValue V2, SDValue V3) { |
| 1489 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1490 | SDValue RegClass = |
| 1491 | CurDAG->getTargetConstant(ARM::QPR_VFP2RegClassID, MVT::i32); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1492 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32); |
| 1493 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32); |
| 1494 | SDValue SubReg2 = CurDAG->getTargetConstant(ARM::ssub_2, MVT::i32); |
| 1495 | SDValue SubReg3 = CurDAG->getTargetConstant(ARM::ssub_3, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1496 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1, |
| 1497 | V2, SubReg2, V3, SubReg3 }; |
| 1498 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1499 | } |
| 1500 | |
Evan Cheng | 7f68719 | 2010-05-14 00:21:45 +0000 | [diff] [blame] | 1501 | /// QuadDRegs - Form 4 consecutive D registers. |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1502 | /// |
| 1503 | SDNode *ARMDAGToDAGISel::QuadDRegs(EVT VT, SDValue V0, SDValue V1, |
| 1504 | SDValue V2, SDValue V3) { |
| 1505 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1506 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1507 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32); |
| 1508 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32); |
| 1509 | SDValue SubReg2 = CurDAG->getTargetConstant(ARM::dsub_2, MVT::i32); |
| 1510 | SDValue SubReg3 = CurDAG->getTargetConstant(ARM::dsub_3, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1511 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1, |
| 1512 | V2, SubReg2, V3, SubReg3 }; |
| 1513 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9); |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1514 | } |
| 1515 | |
Evan Cheng | 8f6de38 | 2010-05-16 03:27:48 +0000 | [diff] [blame] | 1516 | /// QuadQRegs - Form 4 consecutive Q registers. |
| 1517 | /// |
| 1518 | SDNode *ARMDAGToDAGISel::QuadQRegs(EVT VT, SDValue V0, SDValue V1, |
| 1519 | SDValue V2, SDValue V3) { |
| 1520 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1521 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1522 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32); |
| 1523 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32); |
| 1524 | SDValue SubReg2 = CurDAG->getTargetConstant(ARM::qsub_2, MVT::i32); |
| 1525 | SDValue SubReg3 = CurDAG->getTargetConstant(ARM::qsub_3, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1526 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1, |
| 1527 | V2, SubReg2, V3, SubReg3 }; |
| 1528 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9); |
Evan Cheng | 8f6de38 | 2010-05-16 03:27:48 +0000 | [diff] [blame] | 1529 | } |
| 1530 | |
Bob Wilson | 2a6e616 | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1531 | /// GetVLDSTAlign - Get the alignment (in bytes) for the alignment operand |
| 1532 | /// of a NEON VLD or VST instruction. The supported values depend on the |
| 1533 | /// number of registers being loaded. |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1534 | SDValue ARMDAGToDAGISel::GetVLDSTAlign(SDValue Align, unsigned NumVecs, |
| 1535 | bool is64BitVector) { |
Bob Wilson | 2a6e616 | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1536 | unsigned NumRegs = NumVecs; |
| 1537 | if (!is64BitVector && NumVecs < 3) |
| 1538 | NumRegs *= 2; |
| 1539 | |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1540 | unsigned Alignment = cast<ConstantSDNode>(Align)->getZExtValue(); |
Bob Wilson | 2a6e616 | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1541 | if (Alignment >= 32 && NumRegs == 4) |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1542 | Alignment = 32; |
| 1543 | else if (Alignment >= 16 && (NumRegs == 2 || NumRegs == 4)) |
| 1544 | Alignment = 16; |
| 1545 | else if (Alignment >= 8) |
| 1546 | Alignment = 8; |
| 1547 | else |
| 1548 | Alignment = 0; |
| 1549 | |
| 1550 | return CurDAG->getTargetConstant(Alignment, MVT::i32); |
Bob Wilson | 2a6e616 | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1551 | } |
| 1552 | |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1553 | // Get the register stride update opcode of a VLD/VST instruction that |
| 1554 | // is otherwise equivalent to the given fixed stride updating instruction. |
| 1555 | static unsigned getVLDSTRegisterUpdateOpcode(unsigned Opc) { |
| 1556 | switch (Opc) { |
| 1557 | default: break; |
| 1558 | case ARM::VLD1d8wb_fixed: return ARM::VLD1d8wb_register; |
| 1559 | case ARM::VLD1d16wb_fixed: return ARM::VLD1d16wb_register; |
| 1560 | case ARM::VLD1d32wb_fixed: return ARM::VLD1d32wb_register; |
| 1561 | case ARM::VLD1d64wb_fixed: return ARM::VLD1d64wb_register; |
| 1562 | case ARM::VLD1q8wb_fixed: return ARM::VLD1q8wb_register; |
| 1563 | case ARM::VLD1q16wb_fixed: return ARM::VLD1q16wb_register; |
| 1564 | case ARM::VLD1q32wb_fixed: return ARM::VLD1q32wb_register; |
| 1565 | case ARM::VLD1q64wb_fixed: return ARM::VLD1q64wb_register; |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1566 | |
| 1567 | case ARM::VST1d8wb_fixed: return ARM::VST1d8wb_register; |
| 1568 | case ARM::VST1d16wb_fixed: return ARM::VST1d16wb_register; |
| 1569 | case ARM::VST1d32wb_fixed: return ARM::VST1d32wb_register; |
| 1570 | case ARM::VST1d64wb_fixed: return ARM::VST1d64wb_register; |
| 1571 | case ARM::VST1q8wb_fixed: return ARM::VST1q8wb_register; |
| 1572 | case ARM::VST1q16wb_fixed: return ARM::VST1q16wb_register; |
| 1573 | case ARM::VST1q32wb_fixed: return ARM::VST1q32wb_register; |
| 1574 | case ARM::VST1q64wb_fixed: return ARM::VST1q64wb_register; |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1575 | case ARM::VST1d64TPseudoWB_fixed: return ARM::VST1d64TPseudoWB_register; |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1576 | case ARM::VST1d64QPseudoWB_fixed: return ARM::VST1d64QPseudoWB_register; |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1577 | |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1578 | case ARM::VLD2d8wb_fixed: return ARM::VLD2d8wb_register; |
| 1579 | case ARM::VLD2d16wb_fixed: return ARM::VLD2d16wb_register; |
| 1580 | case ARM::VLD2d32wb_fixed: return ARM::VLD2d32wb_register; |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1581 | case ARM::VLD2q8PseudoWB_fixed: return ARM::VLD2q8PseudoWB_register; |
| 1582 | case ARM::VLD2q16PseudoWB_fixed: return ARM::VLD2q16PseudoWB_register; |
| 1583 | case ARM::VLD2q32PseudoWB_fixed: return ARM::VLD2q32PseudoWB_register; |
| 1584 | |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1585 | case ARM::VST2d8wb_fixed: return ARM::VST2d8wb_register; |
| 1586 | case ARM::VST2d16wb_fixed: return ARM::VST2d16wb_register; |
| 1587 | case ARM::VST2d32wb_fixed: return ARM::VST2d32wb_register; |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1588 | case ARM::VST2q8PseudoWB_fixed: return ARM::VST2q8PseudoWB_register; |
| 1589 | case ARM::VST2q16PseudoWB_fixed: return ARM::VST2q16PseudoWB_register; |
| 1590 | case ARM::VST2q32PseudoWB_fixed: return ARM::VST2q32PseudoWB_register; |
Jim Grosbach | e6949b1 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 1591 | |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame^] | 1592 | case ARM::VLD2DUPd8wb_fixed: return ARM::VLD2DUPd8wb_register; |
| 1593 | case ARM::VLD2DUPd16wb_fixed: return ARM::VLD2DUPd16wb_register; |
| 1594 | case ARM::VLD2DUPd32wb_fixed: return ARM::VLD2DUPd32wb_register; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1595 | } |
| 1596 | return Opc; // If not one we handle, return it unchanged. |
| 1597 | } |
| 1598 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1599 | SDNode *ARMDAGToDAGISel::SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs, |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1600 | unsigned *DOpcodes, unsigned *QOpcodes0, |
| 1601 | unsigned *QOpcodes1) { |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 1602 | assert(NumVecs >= 1 && NumVecs <= 4 && "VLD NumVecs out-of-range"); |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1603 | DebugLoc dl = N->getDebugLoc(); |
| 1604 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1605 | SDValue MemAddr, Align; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1606 | unsigned AddrOpIdx = isUpdating ? 1 : 2; |
| 1607 | if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align)) |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1608 | return NULL; |
| 1609 | |
| 1610 | SDValue Chain = N->getOperand(0); |
| 1611 | EVT VT = N->getValueType(0); |
| 1612 | bool is64BitVector = VT.is64BitVector(); |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1613 | Align = GetVLDSTAlign(Align, NumVecs, is64BitVector); |
Bob Wilson | 40ff01a | 2010-09-23 21:43:54 +0000 | [diff] [blame] | 1614 | |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1615 | unsigned OpcodeIndex; |
| 1616 | switch (VT.getSimpleVT().SimpleTy) { |
| 1617 | default: llvm_unreachable("unhandled vld type"); |
| 1618 | // Double-register operations: |
| 1619 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 1620 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 1621 | case MVT::v2f32: |
| 1622 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 1623 | case MVT::v1i64: OpcodeIndex = 3; break; |
| 1624 | // Quad-register operations: |
| 1625 | case MVT::v16i8: OpcodeIndex = 0; break; |
| 1626 | case MVT::v8i16: OpcodeIndex = 1; break; |
| 1627 | case MVT::v4f32: |
| 1628 | case MVT::v4i32: OpcodeIndex = 2; break; |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 1629 | case MVT::v2i64: OpcodeIndex = 3; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1630 | assert(NumVecs == 1 && "v2i64 type only supported for VLD1"); |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 1631 | break; |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1632 | } |
| 1633 | |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1634 | EVT ResTy; |
| 1635 | if (NumVecs == 1) |
| 1636 | ResTy = VT; |
| 1637 | else { |
| 1638 | unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs; |
| 1639 | if (!is64BitVector) |
| 1640 | ResTyElts *= 2; |
| 1641 | ResTy = EVT::getVectorVT(*CurDAG->getContext(), MVT::i64, ResTyElts); |
| 1642 | } |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1643 | std::vector<EVT> ResTys; |
| 1644 | ResTys.push_back(ResTy); |
| 1645 | if (isUpdating) |
| 1646 | ResTys.push_back(MVT::i32); |
| 1647 | ResTys.push_back(MVT::Other); |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1648 | |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 1649 | SDValue Pred = getAL(CurDAG); |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1650 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1651 | SDNode *VLd; |
| 1652 | SmallVector<SDValue, 7> Ops; |
Evan Cheng | e9e2ba0 | 2010-05-10 21:26:24 +0000 | [diff] [blame] | 1653 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1654 | // Double registers and VLD1/VLD2 quad registers are directly supported. |
| 1655 | if (is64BitVector || NumVecs <= 2) { |
| 1656 | unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] : |
| 1657 | QOpcodes0[OpcodeIndex]); |
| 1658 | Ops.push_back(MemAddr); |
| 1659 | Ops.push_back(Align); |
| 1660 | if (isUpdating) { |
| 1661 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1662 | // FIXME: VLD1/VLD2 fixed increment doesn't need Reg0. Remove the reg0 |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1663 | // case entirely when the rest are updated to that form, too. |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1664 | if ((NumVecs == 1 || NumVecs == 2) && !isa<ConstantSDNode>(Inc.getNode())) |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1665 | Opc = getVLDSTRegisterUpdateOpcode(Opc); |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1666 | // We use a VLD1 for v1i64 even if the pseudo says vld2/3/4, so |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1667 | // check for that explicitly too. Horribly hacky, but temporary. |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1668 | if ((NumVecs != 1 && NumVecs != 2 && Opc != ARM::VLD1q64wb_fixed) || |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1669 | !isa<ConstantSDNode>(Inc.getNode())) |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1670 | Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc); |
Evan Cheng | e9e2ba0 | 2010-05-10 21:26:24 +0000 | [diff] [blame] | 1671 | } |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1672 | Ops.push_back(Pred); |
| 1673 | Ops.push_back(Reg0); |
| 1674 | Ops.push_back(Chain); |
| 1675 | VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size()); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1676 | |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1677 | } else { |
| 1678 | // Otherwise, quad registers are loaded with two separate instructions, |
| 1679 | // where one loads the even registers and the other loads the odd registers. |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1680 | EVT AddrTy = MemAddr.getValueType(); |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1681 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1682 | // Load the even subregs. This is always an updating load, so that it |
| 1683 | // provides the address to the second load for the odd subregs. |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1684 | SDValue ImplDef = |
| 1685 | SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, ResTy), 0); |
| 1686 | const SDValue OpsA[] = { MemAddr, Align, Reg0, ImplDef, Pred, Reg0, Chain }; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1687 | SDNode *VLdA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl, |
| 1688 | ResTy, AddrTy, MVT::Other, OpsA, 7); |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1689 | Chain = SDValue(VLdA, 2); |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1690 | |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1691 | // Load the odd subregs. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1692 | Ops.push_back(SDValue(VLdA, 1)); |
| 1693 | Ops.push_back(Align); |
| 1694 | if (isUpdating) { |
| 1695 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
| 1696 | assert(isa<ConstantSDNode>(Inc.getNode()) && |
| 1697 | "only constant post-increment update allowed for VLD3/4"); |
| 1698 | (void)Inc; |
| 1699 | Ops.push_back(Reg0); |
| 1700 | } |
| 1701 | Ops.push_back(SDValue(VLdA, 0)); |
| 1702 | Ops.push_back(Pred); |
| 1703 | Ops.push_back(Reg0); |
| 1704 | Ops.push_back(Chain); |
| 1705 | VLd = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys, |
| 1706 | Ops.data(), Ops.size()); |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1707 | } |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1708 | |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1709 | // Transfer memoperands. |
| 1710 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 1711 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 1712 | cast<MachineSDNode>(VLd)->setMemRefs(MemOp, MemOp + 1); |
| 1713 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1714 | if (NumVecs == 1) |
| 1715 | return VLd; |
| 1716 | |
| 1717 | // Extract out the subregisters. |
| 1718 | SDValue SuperReg = SDValue(VLd, 0); |
| 1719 | assert(ARM::dsub_7 == ARM::dsub_0+7 && |
| 1720 | ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering"); |
| 1721 | unsigned Sub0 = (is64BitVector ? ARM::dsub_0 : ARM::qsub_0); |
| 1722 | for (unsigned Vec = 0; Vec < NumVecs; ++Vec) |
| 1723 | ReplaceUses(SDValue(N, Vec), |
| 1724 | CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg)); |
| 1725 | ReplaceUses(SDValue(N, NumVecs), SDValue(VLd, 1)); |
| 1726 | if (isUpdating) |
| 1727 | ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLd, 2)); |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1728 | return NULL; |
| 1729 | } |
| 1730 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1731 | SDNode *ARMDAGToDAGISel::SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs, |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1732 | unsigned *DOpcodes, unsigned *QOpcodes0, |
| 1733 | unsigned *QOpcodes1) { |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 1734 | assert(NumVecs >= 1 && NumVecs <= 4 && "VST NumVecs out-of-range"); |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1735 | DebugLoc dl = N->getDebugLoc(); |
| 1736 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1737 | SDValue MemAddr, Align; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1738 | unsigned AddrOpIdx = isUpdating ? 1 : 2; |
| 1739 | unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1) |
| 1740 | if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align)) |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1741 | return NULL; |
| 1742 | |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1743 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 1744 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 1745 | |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1746 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1747 | EVT VT = N->getOperand(Vec0Idx).getValueType(); |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1748 | bool is64BitVector = VT.is64BitVector(); |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1749 | Align = GetVLDSTAlign(Align, NumVecs, is64BitVector); |
Bob Wilson | 2a6e616 | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1750 | |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1751 | unsigned OpcodeIndex; |
| 1752 | switch (VT.getSimpleVT().SimpleTy) { |
| 1753 | default: llvm_unreachable("unhandled vst type"); |
| 1754 | // Double-register operations: |
| 1755 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 1756 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 1757 | case MVT::v2f32: |
| 1758 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 1759 | case MVT::v1i64: OpcodeIndex = 3; break; |
| 1760 | // Quad-register operations: |
| 1761 | case MVT::v16i8: OpcodeIndex = 0; break; |
| 1762 | case MVT::v8i16: OpcodeIndex = 1; break; |
| 1763 | case MVT::v4f32: |
| 1764 | case MVT::v4i32: OpcodeIndex = 2; break; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1765 | case MVT::v2i64: OpcodeIndex = 3; |
| 1766 | assert(NumVecs == 1 && "v2i64 type only supported for VST1"); |
| 1767 | break; |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1768 | } |
| 1769 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1770 | std::vector<EVT> ResTys; |
| 1771 | if (isUpdating) |
| 1772 | ResTys.push_back(MVT::i32); |
| 1773 | ResTys.push_back(MVT::Other); |
| 1774 | |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 1775 | SDValue Pred = getAL(CurDAG); |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1776 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1777 | SmallVector<SDValue, 7> Ops; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1778 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1779 | // Double registers and VST1/VST2 quad registers are directly supported. |
| 1780 | if (is64BitVector || NumVecs <= 2) { |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1781 | SDValue SrcReg; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1782 | if (NumVecs == 1) { |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1783 | SrcReg = N->getOperand(Vec0Idx); |
| 1784 | } else if (is64BitVector) { |
Evan Cheng | 0ce537a | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1785 | // Form a REG_SEQUENCE to force register allocation. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1786 | SDValue V0 = N->getOperand(Vec0Idx + 0); |
| 1787 | SDValue V1 = N->getOperand(Vec0Idx + 1); |
Evan Cheng | 0ce537a | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1788 | if (NumVecs == 2) |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1789 | SrcReg = SDValue(PairDRegs(MVT::v2i64, V0, V1), 0); |
Evan Cheng | 0ce537a | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1790 | else { |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1791 | SDValue V2 = N->getOperand(Vec0Idx + 2); |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1792 | // If it's a vst3, form a quad D-register and leave the last part as |
Evan Cheng | 0ce537a | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1793 | // an undef. |
| 1794 | SDValue V3 = (NumVecs == 3) |
| 1795 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,dl,VT), 0) |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1796 | : N->getOperand(Vec0Idx + 3); |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1797 | SrcReg = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0); |
Evan Cheng | 0ce537a | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1798 | } |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1799 | } else { |
| 1800 | // Form a QQ register. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1801 | SDValue Q0 = N->getOperand(Vec0Idx); |
| 1802 | SDValue Q1 = N->getOperand(Vec0Idx + 1); |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1803 | SrcReg = SDValue(PairQRegs(MVT::v4i64, Q0, Q1), 0); |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1804 | } |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1805 | |
| 1806 | unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] : |
| 1807 | QOpcodes0[OpcodeIndex]); |
| 1808 | Ops.push_back(MemAddr); |
| 1809 | Ops.push_back(Align); |
| 1810 | if (isUpdating) { |
| 1811 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1812 | // FIXME: VST1/VST2 fixed increment doesn't need Reg0. Remove the reg0 |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1813 | // case entirely when the rest are updated to that form, too. |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1814 | if (NumVecs <= 2 && !isa<ConstantSDNode>(Inc.getNode())) |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1815 | Opc = getVLDSTRegisterUpdateOpcode(Opc); |
| 1816 | // We use a VST1 for v1i64 even if the pseudo says vld2/3/4, so |
| 1817 | // check for that explicitly too. Horribly hacky, but temporary. |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1818 | if ((NumVecs > 2 && Opc != ARM::VST1q64wb_fixed) || |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1819 | !isa<ConstantSDNode>(Inc.getNode())) |
| 1820 | Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1821 | } |
| 1822 | Ops.push_back(SrcReg); |
| 1823 | Ops.push_back(Pred); |
| 1824 | Ops.push_back(Reg0); |
| 1825 | Ops.push_back(Chain); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1826 | SDNode *VSt = |
| 1827 | CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size()); |
| 1828 | |
| 1829 | // Transfer memoperands. |
| 1830 | cast<MachineSDNode>(VSt)->setMemRefs(MemOp, MemOp + 1); |
| 1831 | |
| 1832 | return VSt; |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1833 | } |
| 1834 | |
| 1835 | // Otherwise, quad registers are stored with two separate instructions, |
| 1836 | // where one stores the even registers and the other stores the odd registers. |
Evan Cheng | 7189fd0 | 2010-05-15 07:53:37 +0000 | [diff] [blame] | 1837 | |
Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 1838 | // Form the QQQQ REG_SEQUENCE. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1839 | SDValue V0 = N->getOperand(Vec0Idx + 0); |
| 1840 | SDValue V1 = N->getOperand(Vec0Idx + 1); |
| 1841 | SDValue V2 = N->getOperand(Vec0Idx + 2); |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1842 | SDValue V3 = (NumVecs == 3) |
| 1843 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0) |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1844 | : N->getOperand(Vec0Idx + 3); |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1845 | SDValue RegSeq = SDValue(QuadQRegs(MVT::v8i64, V0, V1, V2, V3), 0); |
Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 1846 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1847 | // Store the even D registers. This is always an updating store, so that it |
| 1848 | // provides the address to the second store for the odd subregs. |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1849 | const SDValue OpsA[] = { MemAddr, Align, Reg0, RegSeq, Pred, Reg0, Chain }; |
| 1850 | SDNode *VStA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl, |
| 1851 | MemAddr.getValueType(), |
| 1852 | MVT::Other, OpsA, 7); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1853 | cast<MachineSDNode>(VStA)->setMemRefs(MemOp, MemOp + 1); |
Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 1854 | Chain = SDValue(VStA, 1); |
| 1855 | |
| 1856 | // Store the odd D registers. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1857 | Ops.push_back(SDValue(VStA, 0)); |
| 1858 | Ops.push_back(Align); |
| 1859 | if (isUpdating) { |
| 1860 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
| 1861 | assert(isa<ConstantSDNode>(Inc.getNode()) && |
| 1862 | "only constant post-increment update allowed for VST3/4"); |
| 1863 | (void)Inc; |
| 1864 | Ops.push_back(Reg0); |
| 1865 | } |
| 1866 | Ops.push_back(RegSeq); |
| 1867 | Ops.push_back(Pred); |
| 1868 | Ops.push_back(Reg0); |
| 1869 | Ops.push_back(Chain); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1870 | SDNode *VStB = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys, |
| 1871 | Ops.data(), Ops.size()); |
| 1872 | cast<MachineSDNode>(VStB)->setMemRefs(MemOp, MemOp + 1); |
| 1873 | return VStB; |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1874 | } |
| 1875 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1876 | SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDNode *N, bool IsLoad, |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1877 | bool isUpdating, unsigned NumVecs, |
| 1878 | unsigned *DOpcodes, |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1879 | unsigned *QOpcodes) { |
Bob Wilson | 9649344 | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 1880 | assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range"); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1881 | DebugLoc dl = N->getDebugLoc(); |
| 1882 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1883 | SDValue MemAddr, Align; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1884 | unsigned AddrOpIdx = isUpdating ? 1 : 2; |
| 1885 | unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1) |
| 1886 | if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align)) |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1887 | return NULL; |
| 1888 | |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1889 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 1890 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 1891 | |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1892 | SDValue Chain = N->getOperand(0); |
| 1893 | unsigned Lane = |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1894 | cast<ConstantSDNode>(N->getOperand(Vec0Idx + NumVecs))->getZExtValue(); |
| 1895 | EVT VT = N->getOperand(Vec0Idx).getValueType(); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1896 | bool is64BitVector = VT.is64BitVector(); |
| 1897 | |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1898 | unsigned Alignment = 0; |
Bob Wilson | 3454ed9 | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 1899 | if (NumVecs != 3) { |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1900 | Alignment = cast<ConstantSDNode>(Align)->getZExtValue(); |
Bob Wilson | 3454ed9 | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 1901 | unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8; |
| 1902 | if (Alignment > NumBytes) |
| 1903 | Alignment = NumBytes; |
Bob Wilson | a92bac6 | 2010-12-10 19:37:42 +0000 | [diff] [blame] | 1904 | if (Alignment < 8 && Alignment < NumBytes) |
| 1905 | Alignment = 0; |
Bob Wilson | 3454ed9 | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 1906 | // Alignment must be a power of two; make sure of that. |
| 1907 | Alignment = (Alignment & -Alignment); |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1908 | if (Alignment == 1) |
| 1909 | Alignment = 0; |
Bob Wilson | 3454ed9 | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 1910 | } |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1911 | Align = CurDAG->getTargetConstant(Alignment, MVT::i32); |
Bob Wilson | 3454ed9 | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 1912 | |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1913 | unsigned OpcodeIndex; |
| 1914 | switch (VT.getSimpleVT().SimpleTy) { |
Bob Wilson | 9649344 | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 1915 | default: llvm_unreachable("unhandled vld/vst lane type"); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1916 | // Double-register operations: |
| 1917 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 1918 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 1919 | case MVT::v2f32: |
| 1920 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 1921 | // Quad-register operations: |
| 1922 | case MVT::v8i16: OpcodeIndex = 0; break; |
| 1923 | case MVT::v4f32: |
| 1924 | case MVT::v4i32: OpcodeIndex = 1; break; |
| 1925 | } |
| 1926 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1927 | std::vector<EVT> ResTys; |
| 1928 | if (IsLoad) { |
| 1929 | unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs; |
| 1930 | if (!is64BitVector) |
| 1931 | ResTyElts *= 2; |
| 1932 | ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), |
| 1933 | MVT::i64, ResTyElts)); |
| 1934 | } |
| 1935 | if (isUpdating) |
| 1936 | ResTys.push_back(MVT::i32); |
| 1937 | ResTys.push_back(MVT::Other); |
| 1938 | |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 1939 | SDValue Pred = getAL(CurDAG); |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1940 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1941 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1942 | SmallVector<SDValue, 8> Ops; |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1943 | Ops.push_back(MemAddr); |
Jim Grosbach | 8a5ec86 | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 1944 | Ops.push_back(Align); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1945 | if (isUpdating) { |
| 1946 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
| 1947 | Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc); |
| 1948 | } |
Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 1949 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1950 | SDValue SuperReg; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1951 | SDValue V0 = N->getOperand(Vec0Idx + 0); |
| 1952 | SDValue V1 = N->getOperand(Vec0Idx + 1); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1953 | if (NumVecs == 2) { |
| 1954 | if (is64BitVector) |
| 1955 | SuperReg = SDValue(PairDRegs(MVT::v2i64, V0, V1), 0); |
| 1956 | else |
| 1957 | SuperReg = SDValue(PairQRegs(MVT::v4i64, V0, V1), 0); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1958 | } else { |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1959 | SDValue V2 = N->getOperand(Vec0Idx + 2); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1960 | SDValue V3 = (NumVecs == 3) |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1961 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0) |
| 1962 | : N->getOperand(Vec0Idx + 3); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1963 | if (is64BitVector) |
| 1964 | SuperReg = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0); |
| 1965 | else |
| 1966 | SuperReg = SDValue(QuadQRegs(MVT::v8i64, V0, V1, V2, V3), 0); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1967 | } |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1968 | Ops.push_back(SuperReg); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1969 | Ops.push_back(getI32Imm(Lane)); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1970 | Ops.push_back(Pred); |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1971 | Ops.push_back(Reg0); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1972 | Ops.push_back(Chain); |
| 1973 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1974 | unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] : |
| 1975 | QOpcodes[OpcodeIndex]); |
| 1976 | SDNode *VLdLn = CurDAG->getMachineNode(Opc, dl, ResTys, |
| 1977 | Ops.data(), Ops.size()); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1978 | cast<MachineSDNode>(VLdLn)->setMemRefs(MemOp, MemOp + 1); |
Bob Wilson | 9649344 | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 1979 | if (!IsLoad) |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1980 | return VLdLn; |
Evan Cheng | 7092c2b | 2010-05-15 01:36:29 +0000 | [diff] [blame] | 1981 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1982 | // Extract the subregisters. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1983 | SuperReg = SDValue(VLdLn, 0); |
| 1984 | assert(ARM::dsub_7 == ARM::dsub_0+7 && |
| 1985 | ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering"); |
| 1986 | unsigned Sub0 = is64BitVector ? ARM::dsub_0 : ARM::qsub_0; |
Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 1987 | for (unsigned Vec = 0; Vec < NumVecs; ++Vec) |
| 1988 | ReplaceUses(SDValue(N, Vec), |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1989 | CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg)); |
| 1990 | ReplaceUses(SDValue(N, NumVecs), SDValue(VLdLn, 1)); |
| 1991 | if (isUpdating) |
| 1992 | ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdLn, 2)); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1993 | return NULL; |
| 1994 | } |
| 1995 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1996 | SDNode *ARMDAGToDAGISel::SelectVLDDup(SDNode *N, bool isUpdating, |
| 1997 | unsigned NumVecs, unsigned *Opcodes) { |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1998 | assert(NumVecs >=2 && NumVecs <= 4 && "VLDDup NumVecs out-of-range"); |
| 1999 | DebugLoc dl = N->getDebugLoc(); |
| 2000 | |
| 2001 | SDValue MemAddr, Align; |
| 2002 | if (!SelectAddrMode6(N, N->getOperand(1), MemAddr, Align)) |
| 2003 | return NULL; |
| 2004 | |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2005 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 2006 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 2007 | |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2008 | SDValue Chain = N->getOperand(0); |
| 2009 | EVT VT = N->getValueType(0); |
| 2010 | |
| 2011 | unsigned Alignment = 0; |
| 2012 | if (NumVecs != 3) { |
| 2013 | Alignment = cast<ConstantSDNode>(Align)->getZExtValue(); |
| 2014 | unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8; |
| 2015 | if (Alignment > NumBytes) |
| 2016 | Alignment = NumBytes; |
Bob Wilson | a92bac6 | 2010-12-10 19:37:42 +0000 | [diff] [blame] | 2017 | if (Alignment < 8 && Alignment < NumBytes) |
| 2018 | Alignment = 0; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2019 | // Alignment must be a power of two; make sure of that. |
| 2020 | Alignment = (Alignment & -Alignment); |
| 2021 | if (Alignment == 1) |
| 2022 | Alignment = 0; |
| 2023 | } |
| 2024 | Align = CurDAG->getTargetConstant(Alignment, MVT::i32); |
| 2025 | |
| 2026 | unsigned OpcodeIndex; |
| 2027 | switch (VT.getSimpleVT().SimpleTy) { |
| 2028 | default: llvm_unreachable("unhandled vld-dup type"); |
| 2029 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 2030 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 2031 | case MVT::v2f32: |
| 2032 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 2033 | } |
| 2034 | |
| 2035 | SDValue Pred = getAL(CurDAG); |
| 2036 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
| 2037 | SDValue SuperReg; |
| 2038 | unsigned Opc = Opcodes[OpcodeIndex]; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2039 | SmallVector<SDValue, 6> Ops; |
| 2040 | Ops.push_back(MemAddr); |
| 2041 | Ops.push_back(Align); |
| 2042 | if (isUpdating) { |
Jim Grosbach | e6949b1 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 2043 | // fixed-stride update instructions don't have an explicit writeback |
| 2044 | // operand. It's implicit in the opcode itself. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2045 | SDValue Inc = N->getOperand(2); |
Jim Grosbach | e6949b1 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 2046 | if (!isa<ConstantSDNode>(Inc.getNode())) |
| 2047 | Ops.push_back(Inc); |
| 2048 | // FIXME: VLD3 and VLD4 haven't been updated to that form yet. |
| 2049 | else if (NumVecs > 2) |
| 2050 | Ops.push_back(Reg0); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2051 | } |
| 2052 | Ops.push_back(Pred); |
| 2053 | Ops.push_back(Reg0); |
| 2054 | Ops.push_back(Chain); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2055 | |
| 2056 | unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2057 | std::vector<EVT> ResTys; |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2058 | ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), MVT::i64,ResTyElts)); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2059 | if (isUpdating) |
| 2060 | ResTys.push_back(MVT::i32); |
| 2061 | ResTys.push_back(MVT::Other); |
| 2062 | SDNode *VLdDup = |
| 2063 | CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size()); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2064 | cast<MachineSDNode>(VLdDup)->setMemRefs(MemOp, MemOp + 1); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2065 | SuperReg = SDValue(VLdDup, 0); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2066 | |
| 2067 | // Extract the subregisters. |
| 2068 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2069 | unsigned SubIdx = ARM::dsub_0; |
| 2070 | for (unsigned Vec = 0; Vec < NumVecs; ++Vec) |
| 2071 | ReplaceUses(SDValue(N, Vec), |
| 2072 | CurDAG->getTargetExtractSubreg(SubIdx+Vec, dl, VT, SuperReg)); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2073 | ReplaceUses(SDValue(N, NumVecs), SDValue(VLdDup, 1)); |
| 2074 | if (isUpdating) |
| 2075 | ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdDup, 2)); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2076 | return NULL; |
| 2077 | } |
| 2078 | |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2079 | SDNode *ARMDAGToDAGISel::SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, |
| 2080 | unsigned Opc) { |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2081 | assert(NumVecs >= 2 && NumVecs <= 4 && "VTBL NumVecs out-of-range"); |
| 2082 | DebugLoc dl = N->getDebugLoc(); |
| 2083 | EVT VT = N->getValueType(0); |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2084 | unsigned FirstTblReg = IsExt ? 2 : 1; |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2085 | |
| 2086 | // Form a REG_SEQUENCE to force register allocation. |
| 2087 | SDValue RegSeq; |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2088 | SDValue V0 = N->getOperand(FirstTblReg + 0); |
| 2089 | SDValue V1 = N->getOperand(FirstTblReg + 1); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2090 | if (NumVecs == 2) |
| 2091 | RegSeq = SDValue(PairDRegs(MVT::v16i8, V0, V1), 0); |
| 2092 | else { |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2093 | SDValue V2 = N->getOperand(FirstTblReg + 2); |
Jim Grosbach | 3ab5658 | 2010-10-21 19:38:40 +0000 | [diff] [blame] | 2094 | // If it's a vtbl3, form a quad D-register and leave the last part as |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2095 | // an undef. |
| 2096 | SDValue V3 = (NumVecs == 3) |
| 2097 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0) |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2098 | : N->getOperand(FirstTblReg + 3); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2099 | RegSeq = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0); |
| 2100 | } |
| 2101 | |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2102 | SmallVector<SDValue, 6> Ops; |
| 2103 | if (IsExt) |
| 2104 | Ops.push_back(N->getOperand(1)); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 2105 | Ops.push_back(RegSeq); |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2106 | Ops.push_back(N->getOperand(FirstTblReg + NumVecs)); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2107 | Ops.push_back(getAL(CurDAG)); // predicate |
| 2108 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // predicate register |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2109 | return CurDAG->getMachineNode(Opc, dl, VT, Ops.data(), Ops.size()); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2110 | } |
| 2111 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2112 | SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDNode *N, |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2113 | bool isSigned) { |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2114 | if (!Subtarget->hasV6T2Ops()) |
| 2115 | return NULL; |
Bob Wilson | 9649344 | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 2116 | |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2117 | unsigned Opc = isSigned ? (Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX) |
| 2118 | : (Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX); |
| 2119 | |
| 2120 | |
| 2121 | // For unsigned extracts, check for a shift right and mask |
| 2122 | unsigned And_imm = 0; |
| 2123 | if (N->getOpcode() == ISD::AND) { |
| 2124 | if (isOpcWithIntImmediate(N, ISD::AND, And_imm)) { |
| 2125 | |
| 2126 | // The immediate is a mask of the low bits iff imm & (imm+1) == 0 |
| 2127 | if (And_imm & (And_imm + 1)) |
| 2128 | return NULL; |
| 2129 | |
| 2130 | unsigned Srl_imm = 0; |
| 2131 | if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL, |
| 2132 | Srl_imm)) { |
| 2133 | assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!"); |
| 2134 | |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2135 | // Note: The width operand is encoded as width-1. |
| 2136 | unsigned Width = CountTrailingOnes_32(And_imm) - 1; |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2137 | unsigned LSB = Srl_imm; |
| 2138 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
| 2139 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
| 2140 | CurDAG->getTargetConstant(LSB, MVT::i32), |
| 2141 | CurDAG->getTargetConstant(Width, MVT::i32), |
| 2142 | getAL(CurDAG), Reg0 }; |
| 2143 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
| 2144 | } |
| 2145 | } |
| 2146 | return NULL; |
| 2147 | } |
| 2148 | |
| 2149 | // Otherwise, we're looking for a shift of a shift |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2150 | unsigned Shl_imm = 0; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2151 | if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, Shl_imm)) { |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2152 | assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!"); |
| 2153 | unsigned Srl_imm = 0; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2154 | if (isInt32Immediate(N->getOperand(1), Srl_imm)) { |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2155 | assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!"); |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2156 | // Note: The width operand is encoded as width-1. |
| 2157 | unsigned Width = 32 - Srl_imm - 1; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2158 | int LSB = Srl_imm - Shl_imm; |
Evan Cheng | 8000c6c | 2009-10-22 00:40:00 +0000 | [diff] [blame] | 2159 | if (LSB < 0) |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2160 | return NULL; |
| 2161 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2162 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2163 | CurDAG->getTargetConstant(LSB, MVT::i32), |
| 2164 | CurDAG->getTargetConstant(Width, MVT::i32), |
| 2165 | getAL(CurDAG), Reg0 }; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2166 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2167 | } |
| 2168 | } |
| 2169 | return NULL; |
| 2170 | } |
| 2171 | |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2172 | SDNode *ARMDAGToDAGISel:: |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2173 | SelectT2CMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2174 | ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) { |
| 2175 | SDValue CPTmp0; |
| 2176 | SDValue CPTmp1; |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 2177 | if (SelectT2ShifterOperandReg(TrueVal, CPTmp0, CPTmp1)) { |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2178 | unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue(); |
| 2179 | unsigned SOShOp = ARM_AM::getSORegShOp(SOVal); |
| 2180 | unsigned Opc = 0; |
| 2181 | switch (SOShOp) { |
| 2182 | case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break; |
| 2183 | case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break; |
| 2184 | case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break; |
| 2185 | case ARM_AM::ror: Opc = ARM::t2MOVCCror; break; |
| 2186 | default: |
| 2187 | llvm_unreachable("Unknown so_reg opcode!"); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2188 | } |
| 2189 | SDValue SOShImm = |
| 2190 | CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32); |
| 2191 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2192 | SDValue Ops[] = { FalseVal, CPTmp0, SOShImm, CC, CCR, InFlag }; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2193 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32,Ops, 6); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2194 | } |
| 2195 | return 0; |
| 2196 | } |
| 2197 | |
| 2198 | SDNode *ARMDAGToDAGISel:: |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2199 | SelectARMCMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2200 | ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) { |
| 2201 | SDValue CPTmp0; |
| 2202 | SDValue CPTmp1; |
| 2203 | SDValue CPTmp2; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2204 | if (SelectImmShifterOperand(TrueVal, CPTmp0, CPTmp2)) { |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2205 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
Owen Anderson | e0a0314 | 2011-07-22 18:30:30 +0000 | [diff] [blame] | 2206 | SDValue Ops[] = { FalseVal, CPTmp0, CPTmp2, CC, CCR, InFlag }; |
| 2207 | return CurDAG->SelectNodeTo(N, ARM::MOVCCsi, MVT::i32, Ops, 6); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2208 | } |
| 2209 | |
| 2210 | if (SelectRegShifterOperand(TrueVal, CPTmp0, CPTmp1, CPTmp2)) { |
| 2211 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2212 | SDValue Ops[] = { FalseVal, CPTmp0, CPTmp1, CPTmp2, CC, CCR, InFlag }; |
| 2213 | return CurDAG->SelectNodeTo(N, ARM::MOVCCsr, MVT::i32, Ops, 7); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2214 | } |
| 2215 | return 0; |
| 2216 | } |
| 2217 | |
| 2218 | SDNode *ARMDAGToDAGISel:: |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2219 | SelectT2CMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2220 | ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) { |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2221 | ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal); |
Evan Cheng | ff96b63 | 2010-11-19 23:01:16 +0000 | [diff] [blame] | 2222 | if (!T) |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2223 | return 0; |
| 2224 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2225 | unsigned Opc = 0; |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2226 | unsigned TrueImm = T->getZExtValue(); |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2227 | if (is_t2_so_imm(TrueImm)) { |
| 2228 | Opc = ARM::t2MOVCCi; |
| 2229 | } else if (TrueImm <= 0xffff) { |
| 2230 | Opc = ARM::t2MOVCCi16; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2231 | } else if (is_t2_so_imm_not(TrueImm)) { |
| 2232 | TrueImm = ~TrueImm; |
| 2233 | Opc = ARM::t2MVNCCi; |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2234 | } else if (TrueVal.getNode()->hasOneUse() && Subtarget->hasV6T2Ops()) { |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2235 | // Large immediate. |
| 2236 | Opc = ARM::t2MOVCCi32imm; |
| 2237 | } |
| 2238 | |
| 2239 | if (Opc) { |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 2240 | SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2241 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2242 | SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag }; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2243 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2244 | } |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2245 | |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2246 | return 0; |
| 2247 | } |
| 2248 | |
| 2249 | SDNode *ARMDAGToDAGISel:: |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2250 | SelectARMCMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2251 | ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) { |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2252 | ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal); |
| 2253 | if (!T) |
| 2254 | return 0; |
| 2255 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2256 | unsigned Opc = 0; |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2257 | unsigned TrueImm = T->getZExtValue(); |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 2258 | bool isSoImm = is_so_imm(TrueImm); |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2259 | if (isSoImm) { |
| 2260 | Opc = ARM::MOVCCi; |
| 2261 | } else if (Subtarget->hasV6T2Ops() && TrueImm <= 0xffff) { |
| 2262 | Opc = ARM::MOVCCi16; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2263 | } else if (is_so_imm_not(TrueImm)) { |
| 2264 | TrueImm = ~TrueImm; |
| 2265 | Opc = ARM::MVNCCi; |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2266 | } else if (TrueVal.getNode()->hasOneUse() && |
| 2267 | (Subtarget->hasV6T2Ops() || ARM_AM::isSOImmTwoPartVal(TrueImm))) { |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2268 | // Large immediate. |
| 2269 | Opc = ARM::MOVCCi32imm; |
| 2270 | } |
| 2271 | |
| 2272 | if (Opc) { |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2273 | SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2274 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2275 | SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag }; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2276 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2277 | } |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 2278 | |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2279 | return 0; |
| 2280 | } |
| 2281 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2282 | SDNode *ARMDAGToDAGISel::SelectCMOVOp(SDNode *N) { |
| 2283 | EVT VT = N->getValueType(0); |
| 2284 | SDValue FalseVal = N->getOperand(0); |
| 2285 | SDValue TrueVal = N->getOperand(1); |
| 2286 | SDValue CC = N->getOperand(2); |
| 2287 | SDValue CCR = N->getOperand(3); |
| 2288 | SDValue InFlag = N->getOperand(4); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2289 | assert(CC.getOpcode() == ISD::Constant); |
| 2290 | assert(CCR.getOpcode() == ISD::Register); |
| 2291 | ARMCC::CondCodes CCVal = |
| 2292 | (ARMCC::CondCodes)cast<ConstantSDNode>(CC)->getZExtValue(); |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2293 | |
| 2294 | if (!Subtarget->isThumb1Only() && VT == MVT::i32) { |
| 2295 | // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc) |
| 2296 | // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc) |
| 2297 | // Pattern complexity = 18 cost = 1 size = 0 |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2298 | if (Subtarget->isThumb()) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2299 | SDNode *Res = SelectT2CMOVShiftOp(N, FalseVal, TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2300 | CCVal, CCR, InFlag); |
| 2301 | if (!Res) |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2302 | Res = SelectT2CMOVShiftOp(N, TrueVal, FalseVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2303 | ARMCC::getOppositeCondition(CCVal), CCR, InFlag); |
| 2304 | if (Res) |
| 2305 | return Res; |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2306 | } else { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2307 | SDNode *Res = SelectARMCMOVShiftOp(N, FalseVal, TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2308 | CCVal, CCR, InFlag); |
| 2309 | if (!Res) |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2310 | Res = SelectARMCMOVShiftOp(N, TrueVal, FalseVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2311 | ARMCC::getOppositeCondition(CCVal), CCR, InFlag); |
| 2312 | if (Res) |
| 2313 | return Res; |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2314 | } |
| 2315 | |
| 2316 | // Pattern: (ARMcmov:i32 GPR:i32:$false, |
Jakob Stoklund Olesen | 00d3dda | 2010-08-17 20:39:04 +0000 | [diff] [blame] | 2317 | // (imm:i32)<<P:Pred_so_imm>>:$true, |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2318 | // (imm:i32):$cc) |
| 2319 | // Emits: (MOVCCi:i32 GPR:i32:$false, |
| 2320 | // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc) |
| 2321 | // Pattern complexity = 10 cost = 1 size = 0 |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2322 | if (Subtarget->isThumb()) { |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2323 | SDNode *Res = SelectT2CMOVImmOp(N, FalseVal, TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2324 | CCVal, CCR, InFlag); |
| 2325 | if (!Res) |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2326 | Res = SelectT2CMOVImmOp(N, TrueVal, FalseVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2327 | ARMCC::getOppositeCondition(CCVal), CCR, InFlag); |
| 2328 | if (Res) |
| 2329 | return Res; |
| 2330 | } else { |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2331 | SDNode *Res = SelectARMCMOVImmOp(N, FalseVal, TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2332 | CCVal, CCR, InFlag); |
| 2333 | if (!Res) |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2334 | Res = SelectARMCMOVImmOp(N, TrueVal, FalseVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2335 | ARMCC::getOppositeCondition(CCVal), CCR, InFlag); |
| 2336 | if (Res) |
| 2337 | return Res; |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2338 | } |
| 2339 | } |
| 2340 | |
| 2341 | // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 2342 | // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 2343 | // Pattern complexity = 6 cost = 1 size = 0 |
| 2344 | // |
| 2345 | // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 2346 | // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 2347 | // Pattern complexity = 6 cost = 11 size = 0 |
| 2348 | // |
Jim Grosbach | 3c5edaa | 2011-03-11 23:15:02 +0000 | [diff] [blame] | 2349 | // Also VMOVScc and VMOVDcc. |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2350 | SDValue Tmp2 = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2351 | SDValue Ops[] = { FalseVal, TrueVal, Tmp2, CCR, InFlag }; |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2352 | unsigned Opc = 0; |
| 2353 | switch (VT.getSimpleVT().SimpleTy) { |
Craig Topper | bc21981 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 2354 | default: llvm_unreachable("Illegal conditional move type!"); |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2355 | case MVT::i32: |
| 2356 | Opc = Subtarget->isThumb() |
| 2357 | ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo) |
| 2358 | : ARM::MOVCCr; |
| 2359 | break; |
| 2360 | case MVT::f32: |
| 2361 | Opc = ARM::VMOVScc; |
| 2362 | break; |
| 2363 | case MVT::f64: |
| 2364 | Opc = ARM::VMOVDcc; |
| 2365 | break; |
| 2366 | } |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2367 | return CurDAG->SelectNodeTo(N, Opc, VT, Ops, 5); |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2368 | } |
| 2369 | |
Evan Cheng | c892aeb | 2012-02-23 01:19:06 +0000 | [diff] [blame] | 2370 | SDNode *ARMDAGToDAGISel::SelectConditionalOp(SDNode *N) { |
Evan Cheng | c892aeb | 2012-02-23 01:19:06 +0000 | [diff] [blame] | 2371 | SDValue FalseVal = N->getOperand(0); |
| 2372 | SDValue TrueVal = N->getOperand(1); |
| 2373 | ARMCC::CondCodes CCVal = |
| 2374 | (ARMCC::CondCodes)cast<ConstantSDNode>(N->getOperand(2))->getZExtValue(); |
| 2375 | SDValue CCR = N->getOperand(3); |
| 2376 | assert(CCR.getOpcode() == ISD::Register); |
| 2377 | SDValue InFlag = N->getOperand(4); |
| 2378 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2379 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
| 2380 | |
| 2381 | if (Subtarget->isThumb()) { |
| 2382 | SDValue CPTmp0; |
| 2383 | SDValue CPTmp1; |
| 2384 | if (SelectT2ShifterOperandReg(TrueVal, CPTmp0, CPTmp1)) { |
| 2385 | unsigned Opc; |
| 2386 | switch (N->getOpcode()) { |
| 2387 | default: llvm_unreachable("Unexpected node"); |
| 2388 | case ARMISD::CAND: Opc = ARM::t2ANDCCrs; break; |
| 2389 | case ARMISD::COR: Opc = ARM::t2ORRCCrs; break; |
| 2390 | case ARMISD::CXOR: Opc = ARM::t2EORCCrs; break; |
| 2391 | } |
| 2392 | SDValue Ops[] = { FalseVal, CPTmp0, CPTmp1, CC, CCR, Reg0, InFlag }; |
| 2393 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 7); |
| 2394 | } |
| 2395 | |
| 2396 | ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal); |
| 2397 | if (T) { |
| 2398 | unsigned TrueImm = T->getZExtValue(); |
| 2399 | if (is_t2_so_imm(TrueImm)) { |
| 2400 | unsigned Opc; |
| 2401 | switch (N->getOpcode()) { |
| 2402 | default: llvm_unreachable("Unexpected node"); |
| 2403 | case ARMISD::CAND: Opc = ARM::t2ANDCCri; break; |
| 2404 | case ARMISD::COR: Opc = ARM::t2ORRCCri; break; |
| 2405 | case ARMISD::CXOR: Opc = ARM::t2EORCCri; break; |
| 2406 | } |
| 2407 | SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32); |
| 2408 | SDValue Ops[] = { FalseVal, True, CC, CCR, Reg0, InFlag }; |
| 2409 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 6); |
| 2410 | } |
| 2411 | } |
| 2412 | |
| 2413 | unsigned Opc; |
| 2414 | switch (N->getOpcode()) { |
| 2415 | default: llvm_unreachable("Unexpected node"); |
| 2416 | case ARMISD::CAND: Opc = ARM::t2ANDCCrr; break; |
| 2417 | case ARMISD::COR: Opc = ARM::t2ORRCCrr; break; |
| 2418 | case ARMISD::CXOR: Opc = ARM::t2EORCCrr; break; |
| 2419 | } |
| 2420 | SDValue Ops[] = { FalseVal, TrueVal, CC, CCR, Reg0, InFlag }; |
| 2421 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 6); |
| 2422 | } |
| 2423 | |
| 2424 | SDValue CPTmp0; |
| 2425 | SDValue CPTmp1; |
| 2426 | SDValue CPTmp2; |
| 2427 | if (SelectImmShifterOperand(TrueVal, CPTmp0, CPTmp2)) { |
| 2428 | unsigned Opc; |
| 2429 | switch (N->getOpcode()) { |
| 2430 | default: llvm_unreachable("Unexpected node"); |
| 2431 | case ARMISD::CAND: Opc = ARM::ANDCCrsi; break; |
| 2432 | case ARMISD::COR: Opc = ARM::ORRCCrsi; break; |
| 2433 | case ARMISD::CXOR: Opc = ARM::EORCCrsi; break; |
| 2434 | } |
| 2435 | SDValue Ops[] = { FalseVal, CPTmp0, CPTmp2, CC, CCR, Reg0, InFlag }; |
| 2436 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 7); |
| 2437 | } |
| 2438 | |
| 2439 | if (SelectRegShifterOperand(TrueVal, CPTmp0, CPTmp1, CPTmp2)) { |
| 2440 | unsigned Opc; |
| 2441 | switch (N->getOpcode()) { |
| 2442 | default: llvm_unreachable("Unexpected node"); |
| 2443 | case ARMISD::CAND: Opc = ARM::ANDCCrsr; break; |
| 2444 | case ARMISD::COR: Opc = ARM::ORRCCrsr; break; |
| 2445 | case ARMISD::CXOR: Opc = ARM::EORCCrsr; break; |
| 2446 | } |
| 2447 | SDValue Ops[] = { FalseVal, CPTmp0, CPTmp1, CPTmp2, CC, CCR, Reg0, InFlag }; |
| 2448 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 8); |
| 2449 | } |
| 2450 | |
| 2451 | ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal); |
| 2452 | if (T) { |
| 2453 | unsigned TrueImm = T->getZExtValue(); |
| 2454 | if (is_so_imm(TrueImm)) { |
| 2455 | unsigned Opc; |
| 2456 | switch (N->getOpcode()) { |
| 2457 | default: llvm_unreachable("Unexpected node"); |
| 2458 | case ARMISD::CAND: Opc = ARM::ANDCCri; break; |
| 2459 | case ARMISD::COR: Opc = ARM::ORRCCri; break; |
| 2460 | case ARMISD::CXOR: Opc = ARM::EORCCri; break; |
| 2461 | } |
| 2462 | SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32); |
| 2463 | SDValue Ops[] = { FalseVal, True, CC, CCR, Reg0, InFlag }; |
| 2464 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 6); |
| 2465 | } |
| 2466 | } |
| 2467 | |
| 2468 | unsigned Opc; |
| 2469 | switch (N->getOpcode()) { |
| 2470 | default: llvm_unreachable("Unexpected node"); |
| 2471 | case ARMISD::CAND: Opc = ARM::ANDCCrr; break; |
| 2472 | case ARMISD::COR: Opc = ARM::ORRCCrr; break; |
| 2473 | case ARMISD::CXOR: Opc = ARM::EORCCrr; break; |
| 2474 | } |
| 2475 | SDValue Ops[] = { FalseVal, TrueVal, CC, CCR, Reg0, InFlag }; |
| 2476 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 6); |
| 2477 | } |
| 2478 | |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2479 | /// Target-specific DAG combining for ISD::XOR. |
| 2480 | /// Target-independent combining lowers SELECT_CC nodes of the form |
| 2481 | /// select_cc setg[ge] X, 0, X, -X |
| 2482 | /// select_cc setgt X, -1, X, -X |
| 2483 | /// select_cc setl[te] X, 0, -X, X |
| 2484 | /// select_cc setlt X, 1, -X, X |
| 2485 | /// which represent Integer ABS into: |
| 2486 | /// Y = sra (X, size(X)-1); xor (add (X, Y), Y) |
| 2487 | /// ARM instruction selection detects the latter and matches it to |
| 2488 | /// ARM::ABS or ARM::t2ABS machine node. |
| 2489 | SDNode *ARMDAGToDAGISel::SelectABSOp(SDNode *N){ |
| 2490 | SDValue XORSrc0 = N->getOperand(0); |
| 2491 | SDValue XORSrc1 = N->getOperand(1); |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2492 | EVT VT = N->getValueType(0); |
| 2493 | |
| 2494 | if (DisableARMIntABS) |
| 2495 | return NULL; |
| 2496 | |
| 2497 | if (Subtarget->isThumb1Only()) |
| 2498 | return NULL; |
| 2499 | |
| 2500 | if (XORSrc0.getOpcode() != ISD::ADD || |
| 2501 | XORSrc1.getOpcode() != ISD::SRA) |
| 2502 | return NULL; |
| 2503 | |
| 2504 | SDValue ADDSrc0 = XORSrc0.getOperand(0); |
| 2505 | SDValue ADDSrc1 = XORSrc0.getOperand(1); |
| 2506 | SDValue SRASrc0 = XORSrc1.getOperand(0); |
| 2507 | SDValue SRASrc1 = XORSrc1.getOperand(1); |
| 2508 | ConstantSDNode *SRAConstant = dyn_cast<ConstantSDNode>(SRASrc1); |
| 2509 | EVT XType = SRASrc0.getValueType(); |
| 2510 | unsigned Size = XType.getSizeInBits() - 1; |
| 2511 | |
| 2512 | if (ADDSrc1 == XORSrc1 && |
| 2513 | ADDSrc0 == SRASrc0 && |
| 2514 | XType.isInteger() && |
| 2515 | SRAConstant != NULL && |
| 2516 | Size == SRAConstant->getZExtValue()) { |
| 2517 | |
| 2518 | unsigned Opcode = ARM::ABS; |
| 2519 | if (Subtarget->isThumb2()) |
| 2520 | Opcode = ARM::t2ABS; |
| 2521 | |
| 2522 | return CurDAG->SelectNodeTo(N, Opcode, VT, ADDSrc0); |
| 2523 | } |
| 2524 | |
| 2525 | return NULL; |
| 2526 | } |
| 2527 | |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 2528 | SDNode *ARMDAGToDAGISel::SelectConcatVector(SDNode *N) { |
| 2529 | // The only time a CONCAT_VECTORS operation can have legal types is when |
| 2530 | // two 64-bit vectors are concatenated to a 128-bit vector. |
| 2531 | EVT VT = N->getValueType(0); |
| 2532 | if (!VT.is128BitVector() || N->getNumOperands() != 2) |
| 2533 | llvm_unreachable("unexpected CONCAT_VECTORS"); |
Bob Wilson | a1f544b | 2010-12-17 01:21:08 +0000 | [diff] [blame] | 2534 | return PairDRegs(VT, N->getOperand(0), N->getOperand(1)); |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 2535 | } |
| 2536 | |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 2537 | SDNode *ARMDAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) { |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 2538 | SmallVector<SDValue, 6> Ops; |
| 2539 | Ops.push_back(Node->getOperand(1)); // Ptr |
| 2540 | Ops.push_back(Node->getOperand(2)); // Low part of Val1 |
| 2541 | Ops.push_back(Node->getOperand(3)); // High part of Val1 |
Owen Anderson | d84192f | 2011-08-31 20:00:11 +0000 | [diff] [blame] | 2542 | if (Opc == ARM::ATOMCMPXCHG6432) { |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 2543 | Ops.push_back(Node->getOperand(4)); // Low part of Val2 |
| 2544 | Ops.push_back(Node->getOperand(5)); // High part of Val2 |
| 2545 | } |
| 2546 | Ops.push_back(Node->getOperand(0)); // Chain |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 2547 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 2548 | MemOp[0] = cast<MemSDNode>(Node)->getMemOperand(); |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 2549 | SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(), |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 2550 | MVT::i32, MVT::i32, MVT::Other, |
| 2551 | Ops.data() ,Ops.size()); |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 2552 | cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1); |
| 2553 | return ResNode; |
| 2554 | } |
| 2555 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2556 | SDNode *ARMDAGToDAGISel::Select(SDNode *N) { |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2557 | DebugLoc dl = N->getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2558 | |
Dan Gohman | e8be6c6 | 2008-07-17 19:10:17 +0000 | [diff] [blame] | 2559 | if (N->isMachineOpcode()) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2560 | return NULL; // Already selected. |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 2561 | |
| 2562 | switch (N->getOpcode()) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2563 | default: break; |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2564 | case ISD::XOR: { |
| 2565 | // Select special operations if XOR node forms integer ABS pattern |
| 2566 | SDNode *ResNode = SelectABSOp(N); |
| 2567 | if (ResNode) |
| 2568 | return ResNode; |
| 2569 | // Other cases are autogenerated. |
| 2570 | break; |
| 2571 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2572 | case ISD::Constant: { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2573 | unsigned Val = cast<ConstantSDNode>(N)->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2574 | bool UseCP = true; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2575 | if (Subtarget->hasThumb2()) |
| 2576 | // Thumb2-aware targets have the MOVT instruction, so all immediates can |
| 2577 | // be done with MOV + MOVT, at worst. |
| 2578 | UseCP = 0; |
| 2579 | else { |
| 2580 | if (Subtarget->isThumb()) { |
Bob Wilson | e64e3cf | 2009-06-22 17:29:13 +0000 | [diff] [blame] | 2581 | UseCP = (Val > 255 && // MOV |
| 2582 | ~Val > 255 && // MOV + MVN |
| 2583 | !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2584 | } else |
| 2585 | UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV |
| 2586 | ARM_AM::getSOImmVal(~Val) == -1 && // MVN |
| 2587 | !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs. |
| 2588 | } |
| 2589 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2590 | if (UseCP) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2591 | SDValue CPIdx = |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 2592 | CurDAG->getTargetConstantPool(ConstantInt::get( |
| 2593 | Type::getInt32Ty(*CurDAG->getContext()), Val), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2594 | TLI.getPointerTy()); |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 2595 | |
| 2596 | SDNode *ResNode; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 2597 | if (Subtarget->isThumb1Only()) { |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2598 | SDValue Pred = getAL(CurDAG); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2599 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 2600 | SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() }; |
Jim Grosbach | 3e33363 | 2010-12-15 23:52:36 +0000 | [diff] [blame] | 2601 | ResNode = CurDAG->getMachineNode(ARM::tLDRpci, dl, MVT::i32, MVT::Other, |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2602 | Ops, 4); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 2603 | } else { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2604 | SDValue Ops[] = { |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2605 | CPIdx, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2606 | CurDAG->getTargetConstant(0, MVT::i32), |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2607 | getAL(CurDAG), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2608 | CurDAG->getRegister(0, MVT::i32), |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 2609 | CurDAG->getEntryNode() |
| 2610 | }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2611 | ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2612 | Ops, 5); |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 2613 | } |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2614 | ReplaceUses(SDValue(N, 0), SDValue(ResNode, 0)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2615 | return NULL; |
| 2616 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2617 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2618 | // Other cases are autogenerated. |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 2619 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2620 | } |
Rafael Espindola | f819a49 | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 2621 | case ISD::FrameIndex: { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2622 | // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm. |
Rafael Espindola | f819a49 | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 2623 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2624 | SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 2625 | if (Subtarget->isThumb1Only()) { |
Jim Grosbach | 5b81584 | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 2626 | SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32), |
| 2627 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) }; |
| 2628 | return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, Ops, 4); |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 2629 | } else { |
David Goodwin | 419c615 | 2009-07-14 18:48:51 +0000 | [diff] [blame] | 2630 | unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ? |
| 2631 | ARM::t2ADDri : ARM::ADDri); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2632 | SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32), |
| 2633 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2634 | CurDAG->getRegister(0, MVT::i32) }; |
| 2635 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2636 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2637 | } |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2638 | case ISD::SRL: |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2639 | if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false)) |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2640 | return I; |
| 2641 | break; |
| 2642 | case ISD::SRA: |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2643 | if (SDNode *I = SelectV6T2BitfieldExtractOp(N, true)) |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2644 | return I; |
| 2645 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2646 | case ISD::MUL: |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2647 | if (Subtarget->isThumb1Only()) |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 2648 | break; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2649 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2650 | unsigned RHSV = C->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2651 | if (!RHSV) break; |
| 2652 | if (isPowerOf2_32(RHSV-1)) { // 2^n+1? |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2653 | unsigned ShImm = Log2_32(RHSV-1); |
| 2654 | if (ShImm >= 32) |
| 2655 | break; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2656 | SDValue V = N->getOperand(0); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2657 | ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2658 | SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32); |
| 2659 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 78dd9db | 2009-07-22 18:08:05 +0000 | [diff] [blame] | 2660 | if (Subtarget->isThumb()) { |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2661 | SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2662 | return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2663 | } else { |
| 2664 | SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2665 | return CurDAG->SelectNodeTo(N, ARM::ADDrsi, MVT::i32, Ops, 7); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2666 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2667 | } |
| 2668 | if (isPowerOf2_32(RHSV+1)) { // 2^n-1? |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2669 | unsigned ShImm = Log2_32(RHSV+1); |
| 2670 | if (ShImm >= 32) |
| 2671 | break; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2672 | SDValue V = N->getOperand(0); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2673 | ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2674 | SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32); |
| 2675 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 78dd9db | 2009-07-22 18:08:05 +0000 | [diff] [blame] | 2676 | if (Subtarget->isThumb()) { |
Bob Wilson | 13ef840 | 2010-05-28 00:27:15 +0000 | [diff] [blame] | 2677 | SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
| 2678 | return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 6); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2679 | } else { |
| 2680 | SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2681 | return CurDAG->SelectNodeTo(N, ARM::RSBrsi, MVT::i32, Ops, 7); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2682 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2683 | } |
| 2684 | } |
| 2685 | break; |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2686 | case ISD::AND: { |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2687 | // Check for unsigned bitfield extract |
| 2688 | if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false)) |
| 2689 | return I; |
| 2690 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2691 | // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits |
| 2692 | // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits |
| 2693 | // are entirely contributed by c2 and lower 16-bits are entirely contributed |
| 2694 | // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)). |
| 2695 | // Select it to: "movt x, ((c1 & 0xffff) >> 16) |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2696 | EVT VT = N->getValueType(0); |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2697 | if (VT != MVT::i32) |
| 2698 | break; |
| 2699 | unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2()) |
| 2700 | ? ARM::t2MOVTi16 |
| 2701 | : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0); |
| 2702 | if (!Opc) |
| 2703 | break; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2704 | SDValue N0 = N->getOperand(0), N1 = N->getOperand(1); |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2705 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1); |
| 2706 | if (!N1C) |
| 2707 | break; |
| 2708 | if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) { |
| 2709 | SDValue N2 = N0.getOperand(1); |
| 2710 | ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2); |
| 2711 | if (!N2C) |
| 2712 | break; |
| 2713 | unsigned N1CVal = N1C->getZExtValue(); |
| 2714 | unsigned N2CVal = N2C->getZExtValue(); |
| 2715 | if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) && |
| 2716 | (N1CVal & 0xffffU) == 0xffffU && |
| 2717 | (N2CVal & 0xffffU) == 0x0U) { |
| 2718 | SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16, |
| 2719 | MVT::i32); |
| 2720 | SDValue Ops[] = { N0.getOperand(0), Imm16, |
| 2721 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) }; |
| 2722 | return CurDAG->getMachineNode(Opc, dl, VT, Ops, 4); |
| 2723 | } |
| 2724 | } |
| 2725 | break; |
| 2726 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2727 | case ARMISD::VMOVRRD: |
| 2728 | return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32, |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2729 | N->getOperand(0), getAL(CurDAG), |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2730 | CurDAG->getRegister(0, MVT::i32)); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2731 | case ISD::UMUL_LOHI: { |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2732 | if (Subtarget->isThumb1Only()) |
| 2733 | break; |
| 2734 | if (Subtarget->isThumb()) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2735 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2736 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2737 | CurDAG->getRegister(0, MVT::i32) }; |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 2738 | return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32,Ops,4); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2739 | } else { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2740 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2741 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2742 | CurDAG->getRegister(0, MVT::i32) }; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2743 | return CurDAG->getMachineNode(Subtarget->hasV6Ops() ? |
| 2744 | ARM::UMULL : ARM::UMULLv5, |
| 2745 | dl, MVT::i32, MVT::i32, Ops, 5); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2746 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2747 | } |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2748 | case ISD::SMUL_LOHI: { |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2749 | if (Subtarget->isThumb1Only()) |
| 2750 | break; |
| 2751 | if (Subtarget->isThumb()) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2752 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2753 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) }; |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 2754 | return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32,Ops,4); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2755 | } else { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2756 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2757 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2758 | CurDAG->getRegister(0, MVT::i32) }; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2759 | return CurDAG->getMachineNode(Subtarget->hasV6Ops() ? |
| 2760 | ARM::SMULL : ARM::SMULLv5, |
| 2761 | dl, MVT::i32, MVT::i32, Ops, 5); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2762 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2763 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2764 | case ISD::LOAD: { |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 2765 | SDNode *ResNode = 0; |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2766 | if (Subtarget->isThumb() && Subtarget->hasThumb2()) |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2767 | ResNode = SelectT2IndexedLoad(N); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 2768 | else |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2769 | ResNode = SelectARMIndexedLoad(N); |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 2770 | if (ResNode) |
| 2771 | return ResNode; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2772 | // Other cases are autogenerated. |
Rafael Espindola | f819a49 | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 2773 | break; |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 2774 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2775 | case ARMISD::BRCOND: { |
| 2776 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 2777 | // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 2778 | // Pattern complexity = 6 cost = 1 size = 0 |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2779 | |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2780 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 2781 | // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 2782 | // Pattern complexity = 6 cost = 1 size = 0 |
| 2783 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 2784 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 2785 | // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 2786 | // Pattern complexity = 6 cost = 1 size = 0 |
| 2787 | |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2788 | unsigned Opc = Subtarget->isThumb() ? |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 2789 | ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2790 | SDValue Chain = N->getOperand(0); |
| 2791 | SDValue N1 = N->getOperand(1); |
| 2792 | SDValue N2 = N->getOperand(2); |
| 2793 | SDValue N3 = N->getOperand(3); |
| 2794 | SDValue InFlag = N->getOperand(4); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2795 | assert(N1.getOpcode() == ISD::BasicBlock); |
| 2796 | assert(N2.getOpcode() == ISD::Constant); |
| 2797 | assert(N3.getOpcode() == ISD::Register); |
| 2798 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2799 | SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2800 | cast<ConstantSDNode>(N2)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2801 | MVT::i32); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2802 | SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2803 | SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other, |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 2804 | MVT::Glue, Ops, 5); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2805 | Chain = SDValue(ResNode, 0); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2806 | if (N->getNumValues() == 2) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2807 | InFlag = SDValue(ResNode, 1); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2808 | ReplaceUses(SDValue(N, 1), InFlag); |
Chris Lattner | a47b9bc | 2008-02-03 03:20:59 +0000 | [diff] [blame] | 2809 | } |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2810 | ReplaceUses(SDValue(N, 0), |
Evan Cheng | ed54de4 | 2009-11-19 08:16:50 +0000 | [diff] [blame] | 2811 | SDValue(Chain.getNode(), Chain.getResNo())); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2812 | return NULL; |
| 2813 | } |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2814 | case ARMISD::CMOV: |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2815 | return SelectCMOVOp(N); |
Evan Cheng | c892aeb | 2012-02-23 01:19:06 +0000 | [diff] [blame] | 2816 | case ARMISD::CAND: |
| 2817 | case ARMISD::COR: |
| 2818 | case ARMISD::CXOR: |
| 2819 | return SelectConditionalOp(N); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2820 | case ARMISD::VZIP: { |
| 2821 | unsigned Opc = 0; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2822 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2823 | switch (VT.getSimpleVT().SimpleTy) { |
| 2824 | default: return NULL; |
| 2825 | case MVT::v8i8: Opc = ARM::VZIPd8; break; |
| 2826 | case MVT::v4i16: Opc = ARM::VZIPd16; break; |
| 2827 | case MVT::v2f32: |
| 2828 | case MVT::v2i32: Opc = ARM::VZIPd32; break; |
| 2829 | case MVT::v16i8: Opc = ARM::VZIPq8; break; |
| 2830 | case MVT::v8i16: Opc = ARM::VZIPq16; break; |
| 2831 | case MVT::v4f32: |
| 2832 | case MVT::v4i32: Opc = ARM::VZIPq32; break; |
| 2833 | } |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2834 | SDValue Pred = getAL(CurDAG); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2835 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
| 2836 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg }; |
| 2837 | return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4); |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2838 | } |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2839 | case ARMISD::VUZP: { |
| 2840 | unsigned Opc = 0; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2841 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2842 | switch (VT.getSimpleVT().SimpleTy) { |
| 2843 | default: return NULL; |
| 2844 | case MVT::v8i8: Opc = ARM::VUZPd8; break; |
| 2845 | case MVT::v4i16: Opc = ARM::VUZPd16; break; |
| 2846 | case MVT::v2f32: |
| 2847 | case MVT::v2i32: Opc = ARM::VUZPd32; break; |
| 2848 | case MVT::v16i8: Opc = ARM::VUZPq8; break; |
| 2849 | case MVT::v8i16: Opc = ARM::VUZPq16; break; |
| 2850 | case MVT::v4f32: |
| 2851 | case MVT::v4i32: Opc = ARM::VUZPq32; break; |
| 2852 | } |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2853 | SDValue Pred = getAL(CurDAG); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2854 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
| 2855 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg }; |
| 2856 | return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4); |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2857 | } |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2858 | case ARMISD::VTRN: { |
| 2859 | unsigned Opc = 0; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2860 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2861 | switch (VT.getSimpleVT().SimpleTy) { |
| 2862 | default: return NULL; |
| 2863 | case MVT::v8i8: Opc = ARM::VTRNd8; break; |
| 2864 | case MVT::v4i16: Opc = ARM::VTRNd16; break; |
| 2865 | case MVT::v2f32: |
| 2866 | case MVT::v2i32: Opc = ARM::VTRNd32; break; |
| 2867 | case MVT::v16i8: Opc = ARM::VTRNq8; break; |
| 2868 | case MVT::v8i16: Opc = ARM::VTRNq16; break; |
| 2869 | case MVT::v4f32: |
| 2870 | case MVT::v4i32: Opc = ARM::VTRNq32; break; |
| 2871 | } |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2872 | SDValue Pred = getAL(CurDAG); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2873 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
| 2874 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg }; |
| 2875 | return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4); |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2876 | } |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2877 | case ARMISD::BUILD_VECTOR: { |
| 2878 | EVT VecVT = N->getValueType(0); |
| 2879 | EVT EltVT = VecVT.getVectorElementType(); |
| 2880 | unsigned NumElts = VecVT.getVectorNumElements(); |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 2881 | if (EltVT == MVT::f64) { |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2882 | assert(NumElts == 2 && "unexpected type for BUILD_VECTOR"); |
| 2883 | return PairDRegs(VecVT, N->getOperand(0), N->getOperand(1)); |
| 2884 | } |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 2885 | assert(EltVT == MVT::f32 && "unexpected type for BUILD_VECTOR"); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2886 | if (NumElts == 2) |
| 2887 | return PairSRegs(VecVT, N->getOperand(0), N->getOperand(1)); |
| 2888 | assert(NumElts == 4 && "unexpected type for BUILD_VECTOR"); |
| 2889 | return QuadSRegs(VecVT, N->getOperand(0), N->getOperand(1), |
| 2890 | N->getOperand(2), N->getOperand(3)); |
| 2891 | } |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 2892 | |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2893 | case ARMISD::VLD2DUP: { |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame^] | 2894 | unsigned Opcodes[] = { ARM::VLD2DUPd8, ARM::VLD2DUPd16, |
| 2895 | ARM::VLD2DUPd32 }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2896 | return SelectVLDDup(N, false, 2, Opcodes); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2897 | } |
| 2898 | |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 2899 | case ARMISD::VLD3DUP: { |
| 2900 | unsigned Opcodes[] = { ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd16Pseudo, |
| 2901 | ARM::VLD3DUPd32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2902 | return SelectVLDDup(N, false, 3, Opcodes); |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 2903 | } |
| 2904 | |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 2905 | case ARMISD::VLD4DUP: { |
| 2906 | unsigned Opcodes[] = { ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd16Pseudo, |
| 2907 | ARM::VLD4DUPd32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2908 | return SelectVLDDup(N, false, 4, Opcodes); |
| 2909 | } |
| 2910 | |
| 2911 | case ARMISD::VLD2DUP_UPD: { |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame^] | 2912 | unsigned Opcodes[] = { ARM::VLD2DUPd8wb_fixed, ARM::VLD2DUPd16wb_fixed, |
| 2913 | ARM::VLD2DUPd32wb_fixed }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2914 | return SelectVLDDup(N, true, 2, Opcodes); |
| 2915 | } |
| 2916 | |
| 2917 | case ARMISD::VLD3DUP_UPD: { |
| 2918 | unsigned Opcodes[] = { ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd16Pseudo_UPD, |
| 2919 | ARM::VLD3DUPd32Pseudo_UPD }; |
| 2920 | return SelectVLDDup(N, true, 3, Opcodes); |
| 2921 | } |
| 2922 | |
| 2923 | case ARMISD::VLD4DUP_UPD: { |
| 2924 | unsigned Opcodes[] = { ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd16Pseudo_UPD, |
| 2925 | ARM::VLD4DUPd32Pseudo_UPD }; |
| 2926 | return SelectVLDDup(N, true, 4, Opcodes); |
| 2927 | } |
| 2928 | |
| 2929 | case ARMISD::VLD1_UPD: { |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 2930 | unsigned DOpcodes[] = { ARM::VLD1d8wb_fixed, ARM::VLD1d16wb_fixed, |
| 2931 | ARM::VLD1d32wb_fixed, ARM::VLD1d64wb_fixed }; |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 2932 | unsigned QOpcodes[] = { ARM::VLD1q8wb_fixed, |
| 2933 | ARM::VLD1q16wb_fixed, |
| 2934 | ARM::VLD1q32wb_fixed, |
| 2935 | ARM::VLD1q64wb_fixed }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2936 | return SelectVLD(N, true, 1, DOpcodes, QOpcodes, 0); |
| 2937 | } |
| 2938 | |
| 2939 | case ARMISD::VLD2_UPD: { |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 2940 | unsigned DOpcodes[] = { ARM::VLD2d8wb_fixed, |
| 2941 | ARM::VLD2d16wb_fixed, |
| 2942 | ARM::VLD2d32wb_fixed, |
| 2943 | ARM::VLD1q64wb_fixed}; |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 2944 | unsigned QOpcodes[] = { ARM::VLD2q8PseudoWB_fixed, |
| 2945 | ARM::VLD2q16PseudoWB_fixed, |
| 2946 | ARM::VLD2q32PseudoWB_fixed }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2947 | return SelectVLD(N, true, 2, DOpcodes, QOpcodes, 0); |
| 2948 | } |
| 2949 | |
| 2950 | case ARMISD::VLD3_UPD: { |
| 2951 | unsigned DOpcodes[] = { ARM::VLD3d8Pseudo_UPD, ARM::VLD3d16Pseudo_UPD, |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 2952 | ARM::VLD3d32Pseudo_UPD, ARM::VLD1q64wb_fixed}; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2953 | unsigned QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD, |
| 2954 | ARM::VLD3q16Pseudo_UPD, |
| 2955 | ARM::VLD3q32Pseudo_UPD }; |
| 2956 | unsigned QOpcodes1[] = { ARM::VLD3q8oddPseudo_UPD, |
| 2957 | ARM::VLD3q16oddPseudo_UPD, |
| 2958 | ARM::VLD3q32oddPseudo_UPD }; |
| 2959 | return SelectVLD(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1); |
| 2960 | } |
| 2961 | |
| 2962 | case ARMISD::VLD4_UPD: { |
| 2963 | unsigned DOpcodes[] = { ARM::VLD4d8Pseudo_UPD, ARM::VLD4d16Pseudo_UPD, |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 2964 | ARM::VLD4d32Pseudo_UPD, ARM::VLD1q64wb_fixed}; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2965 | unsigned QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD, |
| 2966 | ARM::VLD4q16Pseudo_UPD, |
| 2967 | ARM::VLD4q32Pseudo_UPD }; |
| 2968 | unsigned QOpcodes1[] = { ARM::VLD4q8oddPseudo_UPD, |
| 2969 | ARM::VLD4q16oddPseudo_UPD, |
| 2970 | ARM::VLD4q32oddPseudo_UPD }; |
| 2971 | return SelectVLD(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1); |
| 2972 | } |
| 2973 | |
| 2974 | case ARMISD::VLD2LN_UPD: { |
| 2975 | unsigned DOpcodes[] = { ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd16Pseudo_UPD, |
| 2976 | ARM::VLD2LNd32Pseudo_UPD }; |
| 2977 | unsigned QOpcodes[] = { ARM::VLD2LNq16Pseudo_UPD, |
| 2978 | ARM::VLD2LNq32Pseudo_UPD }; |
| 2979 | return SelectVLDSTLane(N, true, true, 2, DOpcodes, QOpcodes); |
| 2980 | } |
| 2981 | |
| 2982 | case ARMISD::VLD3LN_UPD: { |
| 2983 | unsigned DOpcodes[] = { ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd16Pseudo_UPD, |
| 2984 | ARM::VLD3LNd32Pseudo_UPD }; |
| 2985 | unsigned QOpcodes[] = { ARM::VLD3LNq16Pseudo_UPD, |
| 2986 | ARM::VLD3LNq32Pseudo_UPD }; |
| 2987 | return SelectVLDSTLane(N, true, true, 3, DOpcodes, QOpcodes); |
| 2988 | } |
| 2989 | |
| 2990 | case ARMISD::VLD4LN_UPD: { |
| 2991 | unsigned DOpcodes[] = { ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd16Pseudo_UPD, |
| 2992 | ARM::VLD4LNd32Pseudo_UPD }; |
| 2993 | unsigned QOpcodes[] = { ARM::VLD4LNq16Pseudo_UPD, |
| 2994 | ARM::VLD4LNq32Pseudo_UPD }; |
| 2995 | return SelectVLDSTLane(N, true, true, 4, DOpcodes, QOpcodes); |
| 2996 | } |
| 2997 | |
| 2998 | case ARMISD::VST1_UPD: { |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 2999 | unsigned DOpcodes[] = { ARM::VST1d8wb_fixed, ARM::VST1d16wb_fixed, |
| 3000 | ARM::VST1d32wb_fixed, ARM::VST1d64wb_fixed }; |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3001 | unsigned QOpcodes[] = { ARM::VST1q8wb_fixed, |
| 3002 | ARM::VST1q16wb_fixed, |
| 3003 | ARM::VST1q32wb_fixed, |
| 3004 | ARM::VST1q64wb_fixed }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3005 | return SelectVST(N, true, 1, DOpcodes, QOpcodes, 0); |
| 3006 | } |
| 3007 | |
| 3008 | case ARMISD::VST2_UPD: { |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3009 | unsigned DOpcodes[] = { ARM::VST2d8wb_fixed, |
| 3010 | ARM::VST2d16wb_fixed, |
| 3011 | ARM::VST2d32wb_fixed, |
| 3012 | ARM::VST1q64wb_fixed}; |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 3013 | unsigned QOpcodes[] = { ARM::VST2q8PseudoWB_fixed, |
| 3014 | ARM::VST2q16PseudoWB_fixed, |
| 3015 | ARM::VST2q32PseudoWB_fixed }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3016 | return SelectVST(N, true, 2, DOpcodes, QOpcodes, 0); |
| 3017 | } |
| 3018 | |
| 3019 | case ARMISD::VST3_UPD: { |
| 3020 | unsigned DOpcodes[] = { ARM::VST3d8Pseudo_UPD, ARM::VST3d16Pseudo_UPD, |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 3021 | ARM::VST3d32Pseudo_UPD,ARM::VST1d64TPseudoWB_fixed}; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3022 | unsigned QOpcodes0[] = { ARM::VST3q8Pseudo_UPD, |
| 3023 | ARM::VST3q16Pseudo_UPD, |
| 3024 | ARM::VST3q32Pseudo_UPD }; |
| 3025 | unsigned QOpcodes1[] = { ARM::VST3q8oddPseudo_UPD, |
| 3026 | ARM::VST3q16oddPseudo_UPD, |
| 3027 | ARM::VST3q32oddPseudo_UPD }; |
| 3028 | return SelectVST(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1); |
| 3029 | } |
| 3030 | |
| 3031 | case ARMISD::VST4_UPD: { |
| 3032 | unsigned DOpcodes[] = { ARM::VST4d8Pseudo_UPD, ARM::VST4d16Pseudo_UPD, |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 3033 | ARM::VST4d32Pseudo_UPD,ARM::VST1d64QPseudoWB_fixed}; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3034 | unsigned QOpcodes0[] = { ARM::VST4q8Pseudo_UPD, |
| 3035 | ARM::VST4q16Pseudo_UPD, |
| 3036 | ARM::VST4q32Pseudo_UPD }; |
| 3037 | unsigned QOpcodes1[] = { ARM::VST4q8oddPseudo_UPD, |
| 3038 | ARM::VST4q16oddPseudo_UPD, |
| 3039 | ARM::VST4q32oddPseudo_UPD }; |
| 3040 | return SelectVST(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1); |
| 3041 | } |
| 3042 | |
| 3043 | case ARMISD::VST2LN_UPD: { |
| 3044 | unsigned DOpcodes[] = { ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd16Pseudo_UPD, |
| 3045 | ARM::VST2LNd32Pseudo_UPD }; |
| 3046 | unsigned QOpcodes[] = { ARM::VST2LNq16Pseudo_UPD, |
| 3047 | ARM::VST2LNq32Pseudo_UPD }; |
| 3048 | return SelectVLDSTLane(N, false, true, 2, DOpcodes, QOpcodes); |
| 3049 | } |
| 3050 | |
| 3051 | case ARMISD::VST3LN_UPD: { |
| 3052 | unsigned DOpcodes[] = { ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd16Pseudo_UPD, |
| 3053 | ARM::VST3LNd32Pseudo_UPD }; |
| 3054 | unsigned QOpcodes[] = { ARM::VST3LNq16Pseudo_UPD, |
| 3055 | ARM::VST3LNq32Pseudo_UPD }; |
| 3056 | return SelectVLDSTLane(N, false, true, 3, DOpcodes, QOpcodes); |
| 3057 | } |
| 3058 | |
| 3059 | case ARMISD::VST4LN_UPD: { |
| 3060 | unsigned DOpcodes[] = { ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd16Pseudo_UPD, |
| 3061 | ARM::VST4LNd32Pseudo_UPD }; |
| 3062 | unsigned QOpcodes[] = { ARM::VST4LNq16Pseudo_UPD, |
| 3063 | ARM::VST4LNq32Pseudo_UPD }; |
| 3064 | return SelectVLDSTLane(N, false, true, 4, DOpcodes, QOpcodes); |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 3065 | } |
| 3066 | |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3067 | case ISD::INTRINSIC_VOID: |
| 3068 | case ISD::INTRINSIC_W_CHAIN: { |
| 3069 | unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue(); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3070 | switch (IntNo) { |
| 3071 | default: |
Bob Wilson | 429009b | 2010-05-06 16:05:26 +0000 | [diff] [blame] | 3072 | break; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3073 | |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3074 | case Intrinsic::arm_ldrexd: { |
| 3075 | SDValue MemAddr = N->getOperand(2); |
| 3076 | DebugLoc dl = N->getDebugLoc(); |
| 3077 | SDValue Chain = N->getOperand(0); |
| 3078 | |
| 3079 | unsigned NewOpc = ARM::LDREXD; |
| 3080 | if (Subtarget->isThumb() && Subtarget->hasThumb2()) |
| 3081 | NewOpc = ARM::t2LDREXD; |
| 3082 | |
| 3083 | // arm_ldrexd returns a i64 value in {i32, i32} |
| 3084 | std::vector<EVT> ResTys; |
| 3085 | ResTys.push_back(MVT::i32); |
| 3086 | ResTys.push_back(MVT::i32); |
| 3087 | ResTys.push_back(MVT::Other); |
| 3088 | |
| 3089 | // place arguments in the right order |
| 3090 | SmallVector<SDValue, 7> Ops; |
| 3091 | Ops.push_back(MemAddr); |
| 3092 | Ops.push_back(getAL(CurDAG)); |
| 3093 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); |
| 3094 | Ops.push_back(Chain); |
| 3095 | SDNode *Ld = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops.data(), |
| 3096 | Ops.size()); |
| 3097 | // Transfer memoperands. |
| 3098 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 3099 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 3100 | cast<MachineSDNode>(Ld)->setMemRefs(MemOp, MemOp + 1); |
| 3101 | |
| 3102 | // Until there's support for specifing explicit register constraints |
| 3103 | // like the use of even/odd register pair, hardcode ldrexd to always |
| 3104 | // use the pair [R0, R1] to hold the load result. |
| 3105 | Chain = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ARM::R0, |
| 3106 | SDValue(Ld, 0), SDValue(0,0)); |
| 3107 | Chain = CurDAG->getCopyToReg(Chain, dl, ARM::R1, |
| 3108 | SDValue(Ld, 1), Chain.getValue(1)); |
| 3109 | |
| 3110 | // Remap uses. |
| 3111 | SDValue Glue = Chain.getValue(1); |
| 3112 | if (!SDValue(N, 0).use_empty()) { |
| 3113 | SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, |
| 3114 | ARM::R0, MVT::i32, Glue); |
| 3115 | Glue = Result.getValue(2); |
| 3116 | ReplaceUses(SDValue(N, 0), Result); |
| 3117 | } |
| 3118 | if (!SDValue(N, 1).use_empty()) { |
| 3119 | SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, |
| 3120 | ARM::R1, MVT::i32, Glue); |
| 3121 | Glue = Result.getValue(2); |
| 3122 | ReplaceUses(SDValue(N, 1), Result); |
| 3123 | } |
| 3124 | |
| 3125 | ReplaceUses(SDValue(N, 2), SDValue(Ld, 2)); |
| 3126 | return NULL; |
| 3127 | } |
| 3128 | |
| 3129 | case Intrinsic::arm_strexd: { |
| 3130 | DebugLoc dl = N->getDebugLoc(); |
| 3131 | SDValue Chain = N->getOperand(0); |
| 3132 | SDValue Val0 = N->getOperand(2); |
| 3133 | SDValue Val1 = N->getOperand(3); |
| 3134 | SDValue MemAddr = N->getOperand(4); |
| 3135 | |
| 3136 | // Until there's support for specifing explicit register constraints |
| 3137 | // like the use of even/odd register pair, hardcode strexd to always |
| 3138 | // use the pair [R2, R3] to hold the i64 (i32, i32) value to be stored. |
| 3139 | Chain = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ARM::R2, Val0, |
| 3140 | SDValue(0, 0)); |
| 3141 | Chain = CurDAG->getCopyToReg(Chain, dl, ARM::R3, Val1, Chain.getValue(1)); |
| 3142 | |
| 3143 | SDValue Glue = Chain.getValue(1); |
| 3144 | Val0 = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, |
| 3145 | ARM::R2, MVT::i32, Glue); |
| 3146 | Glue = Val0.getValue(1); |
| 3147 | Val1 = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, |
| 3148 | ARM::R3, MVT::i32, Glue); |
| 3149 | |
| 3150 | // Store exclusive double return a i32 value which is the return status |
| 3151 | // of the issued store. |
| 3152 | std::vector<EVT> ResTys; |
| 3153 | ResTys.push_back(MVT::i32); |
| 3154 | ResTys.push_back(MVT::Other); |
| 3155 | |
| 3156 | // place arguments in the right order |
| 3157 | SmallVector<SDValue, 7> Ops; |
| 3158 | Ops.push_back(Val0); |
| 3159 | Ops.push_back(Val1); |
| 3160 | Ops.push_back(MemAddr); |
| 3161 | Ops.push_back(getAL(CurDAG)); |
| 3162 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); |
| 3163 | Ops.push_back(Chain); |
| 3164 | |
| 3165 | unsigned NewOpc = ARM::STREXD; |
| 3166 | if (Subtarget->isThumb() && Subtarget->hasThumb2()) |
| 3167 | NewOpc = ARM::t2STREXD; |
| 3168 | |
| 3169 | SDNode *St = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops.data(), |
| 3170 | Ops.size()); |
| 3171 | // Transfer memoperands. |
| 3172 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 3173 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 3174 | cast<MachineSDNode>(St)->setMemRefs(MemOp, MemOp + 1); |
| 3175 | |
| 3176 | return St; |
| 3177 | } |
| 3178 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 3179 | case Intrinsic::arm_neon_vld1: { |
| 3180 | unsigned DOpcodes[] = { ARM::VLD1d8, ARM::VLD1d16, |
| 3181 | ARM::VLD1d32, ARM::VLD1d64 }; |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3182 | unsigned QOpcodes[] = { ARM::VLD1q8, ARM::VLD1q16, |
| 3183 | ARM::VLD1q32, ARM::VLD1q64}; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3184 | return SelectVLD(N, false, 1, DOpcodes, QOpcodes, 0); |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 3185 | } |
| 3186 | |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3187 | case Intrinsic::arm_neon_vld2: { |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3188 | unsigned DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16, |
| 3189 | ARM::VLD2d32, ARM::VLD1q64 }; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 3190 | unsigned QOpcodes[] = { ARM::VLD2q8Pseudo, ARM::VLD2q16Pseudo, |
| 3191 | ARM::VLD2q32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3192 | return SelectVLD(N, false, 2, DOpcodes, QOpcodes, 0); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3193 | } |
| 3194 | |
| 3195 | case Intrinsic::arm_neon_vld3: { |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 3196 | unsigned DOpcodes[] = { ARM::VLD3d8Pseudo, ARM::VLD3d16Pseudo, |
| 3197 | ARM::VLD3d32Pseudo, ARM::VLD1d64TPseudo }; |
| 3198 | unsigned QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD, |
| 3199 | ARM::VLD3q16Pseudo_UPD, |
| 3200 | ARM::VLD3q32Pseudo_UPD }; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 3201 | unsigned QOpcodes1[] = { ARM::VLD3q8oddPseudo, |
| 3202 | ARM::VLD3q16oddPseudo, |
| 3203 | ARM::VLD3q32oddPseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3204 | return SelectVLD(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3205 | } |
| 3206 | |
| 3207 | case Intrinsic::arm_neon_vld4: { |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 3208 | unsigned DOpcodes[] = { ARM::VLD4d8Pseudo, ARM::VLD4d16Pseudo, |
| 3209 | ARM::VLD4d32Pseudo, ARM::VLD1d64QPseudo }; |
| 3210 | unsigned QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD, |
| 3211 | ARM::VLD4q16Pseudo_UPD, |
| 3212 | ARM::VLD4q32Pseudo_UPD }; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 3213 | unsigned QOpcodes1[] = { ARM::VLD4q8oddPseudo, |
| 3214 | ARM::VLD4q16oddPseudo, |
| 3215 | ARM::VLD4q32oddPseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3216 | return SelectVLD(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3217 | } |
| 3218 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3219 | case Intrinsic::arm_neon_vld2lane: { |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 3220 | unsigned DOpcodes[] = { ARM::VLD2LNd8Pseudo, ARM::VLD2LNd16Pseudo, |
| 3221 | ARM::VLD2LNd32Pseudo }; |
| 3222 | unsigned QOpcodes[] = { ARM::VLD2LNq16Pseudo, ARM::VLD2LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3223 | return SelectVLDSTLane(N, true, false, 2, DOpcodes, QOpcodes); |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3224 | } |
| 3225 | |
| 3226 | case Intrinsic::arm_neon_vld3lane: { |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 3227 | unsigned DOpcodes[] = { ARM::VLD3LNd8Pseudo, ARM::VLD3LNd16Pseudo, |
| 3228 | ARM::VLD3LNd32Pseudo }; |
| 3229 | unsigned QOpcodes[] = { ARM::VLD3LNq16Pseudo, ARM::VLD3LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3230 | return SelectVLDSTLane(N, true, false, 3, DOpcodes, QOpcodes); |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3231 | } |
| 3232 | |
| 3233 | case Intrinsic::arm_neon_vld4lane: { |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 3234 | unsigned DOpcodes[] = { ARM::VLD4LNd8Pseudo, ARM::VLD4LNd16Pseudo, |
| 3235 | ARM::VLD4LNd32Pseudo }; |
| 3236 | unsigned QOpcodes[] = { ARM::VLD4LNq16Pseudo, ARM::VLD4LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3237 | return SelectVLDSTLane(N, true, false, 4, DOpcodes, QOpcodes); |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3238 | } |
| 3239 | |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 3240 | case Intrinsic::arm_neon_vst1: { |
| 3241 | unsigned DOpcodes[] = { ARM::VST1d8, ARM::VST1d16, |
| 3242 | ARM::VST1d32, ARM::VST1d64 }; |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3243 | unsigned QOpcodes[] = { ARM::VST1q8, ARM::VST1q16, |
| 3244 | ARM::VST1q32, ARM::VST1q64 }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3245 | return SelectVST(N, false, 1, DOpcodes, QOpcodes, 0); |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 3246 | } |
| 3247 | |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3248 | case Intrinsic::arm_neon_vst2: { |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3249 | unsigned DOpcodes[] = { ARM::VST2d8, ARM::VST2d16, |
| 3250 | ARM::VST2d32, ARM::VST1q64 }; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 3251 | unsigned QOpcodes[] = { ARM::VST2q8Pseudo, ARM::VST2q16Pseudo, |
| 3252 | ARM::VST2q32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3253 | return SelectVST(N, false, 2, DOpcodes, QOpcodes, 0); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3254 | } |
| 3255 | |
| 3256 | case Intrinsic::arm_neon_vst3: { |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 3257 | unsigned DOpcodes[] = { ARM::VST3d8Pseudo, ARM::VST3d16Pseudo, |
| 3258 | ARM::VST3d32Pseudo, ARM::VST1d64TPseudo }; |
| 3259 | unsigned QOpcodes0[] = { ARM::VST3q8Pseudo_UPD, |
| 3260 | ARM::VST3q16Pseudo_UPD, |
| 3261 | ARM::VST3q32Pseudo_UPD }; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 3262 | unsigned QOpcodes1[] = { ARM::VST3q8oddPseudo, |
| 3263 | ARM::VST3q16oddPseudo, |
| 3264 | ARM::VST3q32oddPseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3265 | return SelectVST(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3266 | } |
| 3267 | |
| 3268 | case Intrinsic::arm_neon_vst4: { |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 3269 | unsigned DOpcodes[] = { ARM::VST4d8Pseudo, ARM::VST4d16Pseudo, |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 3270 | ARM::VST4d32Pseudo, ARM::VST1d64QPseudo }; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 3271 | unsigned QOpcodes0[] = { ARM::VST4q8Pseudo_UPD, |
| 3272 | ARM::VST4q16Pseudo_UPD, |
| 3273 | ARM::VST4q32Pseudo_UPD }; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 3274 | unsigned QOpcodes1[] = { ARM::VST4q8oddPseudo, |
| 3275 | ARM::VST4q16oddPseudo, |
| 3276 | ARM::VST4q32oddPseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3277 | return SelectVST(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3278 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3279 | |
| 3280 | case Intrinsic::arm_neon_vst2lane: { |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 3281 | unsigned DOpcodes[] = { ARM::VST2LNd8Pseudo, ARM::VST2LNd16Pseudo, |
| 3282 | ARM::VST2LNd32Pseudo }; |
| 3283 | unsigned QOpcodes[] = { ARM::VST2LNq16Pseudo, ARM::VST2LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3284 | return SelectVLDSTLane(N, false, false, 2, DOpcodes, QOpcodes); |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3285 | } |
| 3286 | |
| 3287 | case Intrinsic::arm_neon_vst3lane: { |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 3288 | unsigned DOpcodes[] = { ARM::VST3LNd8Pseudo, ARM::VST3LNd16Pseudo, |
| 3289 | ARM::VST3LNd32Pseudo }; |
| 3290 | unsigned QOpcodes[] = { ARM::VST3LNq16Pseudo, ARM::VST3LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3291 | return SelectVLDSTLane(N, false, false, 3, DOpcodes, QOpcodes); |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3292 | } |
| 3293 | |
| 3294 | case Intrinsic::arm_neon_vst4lane: { |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 3295 | unsigned DOpcodes[] = { ARM::VST4LNd8Pseudo, ARM::VST4LNd16Pseudo, |
| 3296 | ARM::VST4LNd32Pseudo }; |
| 3297 | unsigned QOpcodes[] = { ARM::VST4LNq16Pseudo, ARM::VST4LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3298 | return SelectVLDSTLane(N, false, false, 4, DOpcodes, QOpcodes); |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3299 | } |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3300 | } |
Bob Wilson | 429009b | 2010-05-06 16:05:26 +0000 | [diff] [blame] | 3301 | break; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3302 | } |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 3303 | |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3304 | case ISD::INTRINSIC_WO_CHAIN: { |
| 3305 | unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue(); |
| 3306 | switch (IntNo) { |
| 3307 | default: |
| 3308 | break; |
| 3309 | |
| 3310 | case Intrinsic::arm_neon_vtbl2: |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3311 | return SelectVTBL(N, false, 2, ARM::VTBL2); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3312 | case Intrinsic::arm_neon_vtbl3: |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3313 | return SelectVTBL(N, false, 3, ARM::VTBL3Pseudo); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3314 | case Intrinsic::arm_neon_vtbl4: |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3315 | return SelectVTBL(N, false, 4, ARM::VTBL4Pseudo); |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3316 | |
| 3317 | case Intrinsic::arm_neon_vtbx2: |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3318 | return SelectVTBL(N, true, 2, ARM::VTBX2); |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3319 | case Intrinsic::arm_neon_vtbx3: |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3320 | return SelectVTBL(N, true, 3, ARM::VTBX3Pseudo); |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3321 | case Intrinsic::arm_neon_vtbx4: |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3322 | return SelectVTBL(N, true, 4, ARM::VTBX4Pseudo); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3323 | } |
| 3324 | break; |
| 3325 | } |
| 3326 | |
Bill Wendling | 69a05a7 | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3327 | case ARMISD::VTBL1: { |
| 3328 | DebugLoc dl = N->getDebugLoc(); |
| 3329 | EVT VT = N->getValueType(0); |
| 3330 | SmallVector<SDValue, 6> Ops; |
| 3331 | |
| 3332 | Ops.push_back(N->getOperand(0)); |
| 3333 | Ops.push_back(N->getOperand(1)); |
| 3334 | Ops.push_back(getAL(CurDAG)); // Predicate |
| 3335 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register |
| 3336 | return CurDAG->getMachineNode(ARM::VTBL1, dl, VT, Ops.data(), Ops.size()); |
| 3337 | } |
| 3338 | case ARMISD::VTBL2: { |
| 3339 | DebugLoc dl = N->getDebugLoc(); |
| 3340 | EVT VT = N->getValueType(0); |
| 3341 | |
| 3342 | // Form a REG_SEQUENCE to force register allocation. |
| 3343 | SDValue V0 = N->getOperand(0); |
| 3344 | SDValue V1 = N->getOperand(1); |
| 3345 | SDValue RegSeq = SDValue(PairDRegs(MVT::v16i8, V0, V1), 0); |
| 3346 | |
| 3347 | SmallVector<SDValue, 6> Ops; |
| 3348 | Ops.push_back(RegSeq); |
| 3349 | Ops.push_back(N->getOperand(2)); |
| 3350 | Ops.push_back(getAL(CurDAG)); // Predicate |
| 3351 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3352 | return CurDAG->getMachineNode(ARM::VTBL2, dl, VT, |
Bill Wendling | 69a05a7 | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3353 | Ops.data(), Ops.size()); |
| 3354 | } |
| 3355 | |
Bob Wilson | 429009b | 2010-05-06 16:05:26 +0000 | [diff] [blame] | 3356 | case ISD::CONCAT_VECTORS: |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 3357 | return SelectConcatVector(N); |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 3358 | |
| 3359 | case ARMISD::ATOMOR64_DAG: |
| 3360 | return SelectAtomic64(N, ARM::ATOMOR6432); |
| 3361 | case ARMISD::ATOMXOR64_DAG: |
| 3362 | return SelectAtomic64(N, ARM::ATOMXOR6432); |
| 3363 | case ARMISD::ATOMADD64_DAG: |
| 3364 | return SelectAtomic64(N, ARM::ATOMADD6432); |
| 3365 | case ARMISD::ATOMSUB64_DAG: |
| 3366 | return SelectAtomic64(N, ARM::ATOMSUB6432); |
| 3367 | case ARMISD::ATOMNAND64_DAG: |
| 3368 | return SelectAtomic64(N, ARM::ATOMNAND6432); |
| 3369 | case ARMISD::ATOMAND64_DAG: |
| 3370 | return SelectAtomic64(N, ARM::ATOMAND6432); |
| 3371 | case ARMISD::ATOMSWAP64_DAG: |
| 3372 | return SelectAtomic64(N, ARM::ATOMSWAP6432); |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 3373 | case ARMISD::ATOMCMPXCHG64_DAG: |
| 3374 | return SelectAtomic64(N, ARM::ATOMCMPXCHG6432); |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 3375 | } |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 3376 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 3377 | return SelectCode(N); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3378 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3379 | |
Bob Wilson | 224c244 | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 3380 | bool ARMDAGToDAGISel:: |
| 3381 | SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode, |
| 3382 | std::vector<SDValue> &OutOps) { |
| 3383 | assert(ConstraintCode == 'm' && "unexpected asm memory constraint"); |
Bob Wilson | 765cc0b | 2009-10-13 20:50:28 +0000 | [diff] [blame] | 3384 | // Require the address to be in a register. That is safe for all ARM |
| 3385 | // variants and it is hard to do anything much smarter without knowing |
| 3386 | // how the operand is used. |
| 3387 | OutOps.push_back(Op); |
Bob Wilson | 224c244 | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 3388 | return false; |
| 3389 | } |
| 3390 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3391 | /// createARMISelDag - This pass converts a legalized DAG into a |
| 3392 | /// ARM-specific DAG, ready for instruction scheduling. |
| 3393 | /// |
Bob Wilson | 522ce97 | 2009-09-28 14:30:20 +0000 | [diff] [blame] | 3394 | FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM, |
| 3395 | CodeGenOpt::Level OptLevel) { |
| 3396 | return new ARMDAGToDAGISel(TM, OptLevel); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3397 | } |