blob: a242b1388938b53a7e58d0f876314f53cb402842 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
Evan Chengb9803a82009-11-06 23:52:48 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
19#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000020#include "ARMBaseRegisterInfo.h"
21#include "ARMMachineFunctionInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000026#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000027#include "llvm/Target/TargetRegisterInfo.h"
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000028#include "llvm/Support/CommandLine.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000030using namespace llvm;
31
Benjamin Kramera67f14b2011-08-19 01:42:18 +000032static cl::opt<bool>
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000033VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
34 cl::desc("Verify machine code after expanding ARM pseudos"));
35
Evan Chengb9803a82009-11-06 23:52:48 +000036namespace {
37 class ARMExpandPseudo : public MachineFunctionPass {
38 public:
39 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000040 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000041
Jim Grosbache4ad3872010-10-19 23:27:08 +000042 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000043 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000044 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000045 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000046
47 virtual bool runOnMachineFunction(MachineFunction &Fn);
48
49 virtual const char *getPassName() const {
50 return "ARM pseudo instruction expansion pass";
51 }
52
53 private:
Evan Cheng43130072010-05-12 23:13:12 +000054 void TransferImpOps(MachineInstr &OldMI,
55 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000056 bool ExpandMI(MachineBasicBlock &MBB,
57 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000058 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000059 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
60 void ExpandVST(MachineBasicBlock::iterator &MBBI);
61 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000062 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach60d99a52011-12-15 22:27:11 +000063 unsigned Opc, bool IsExt);
Evan Cheng9fe20092011-01-20 08:34:58 +000064 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
65 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000066 };
67 char ARMExpandPseudo::ID = 0;
68}
69
Evan Cheng43130072010-05-12 23:13:12 +000070/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
71/// the instructions created from the expansion.
72void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
73 MachineInstrBuilder &UseMI,
74 MachineInstrBuilder &DefMI) {
Evan Chenge837dea2011-06-28 19:10:37 +000075 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng43130072010-05-12 23:13:12 +000076 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
77 i != e; ++i) {
78 const MachineOperand &MO = OldMI.getOperand(i);
79 assert(MO.isReg() && MO.getReg());
80 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000081 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000082 else
Bob Wilson63569c92010-09-09 00:15:32 +000083 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000084 }
85}
86
Bob Wilson8466fa12010-09-13 23:01:35 +000087namespace {
88 // Constants for register spacing in NEON load/store instructions.
89 // For quad-register load-lane and store-lane pseudo instructors, the
90 // spacing is initially assumed to be EvenDblSpc, and that is changed to
91 // OddDblSpc depending on the lane number operand.
92 enum NEONRegSpacing {
93 SingleSpc,
94 EvenDblSpc,
95 OddDblSpc
96 };
97
98 // Entries for NEON load/store information table. The table is sorted by
99 // PseudoOpc for fast binary-search lookups.
100 struct NEONLdStTableEntry {
Craig Topperb78ca422012-03-11 07:16:55 +0000101 uint16_t PseudoOpc;
102 uint16_t RealOpc;
Bob Wilson8466fa12010-09-13 23:01:35 +0000103 bool IsLoad;
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000104 bool isUpdating;
105 bool hasWritebackOperand;
Bob Wilson8466fa12010-09-13 23:01:35 +0000106 NEONRegSpacing RegSpacing;
107 unsigned char NumRegs; // D registers loaded or stored
108 unsigned char RegElts; // elements per D register; used for lane ops
Jim Grosbach280dfad2011-10-21 18:54:25 +0000109 // FIXME: Temporary flag to denote whether the real instruction takes
110 // a single register (like the encoding) or all of the registers in
111 // the list (like the asm syntax and the isel DAG). When all definitions
112 // are converted to take only the single encoded register, this will
113 // go away.
114 bool copyAllListRegs;
Bob Wilson8466fa12010-09-13 23:01:35 +0000115
116 // Comparison methods for binary search of the table.
117 bool operator<(const NEONLdStTableEntry &TE) const {
118 return PseudoOpc < TE.PseudoOpc;
119 }
120 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
121 return TE.PseudoOpc < PseudoOpc;
122 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000123 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
124 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000125 return PseudoOpc < TE.PseudoOpc;
126 }
127 };
128}
129
130static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000131{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
132{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
133{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
134{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
135{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
136{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000137
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000138{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
139{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000140
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000141{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
142{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
143{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
144{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
145{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
146{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
147{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
148{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
149{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
150{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000151
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000152{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000153{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
154{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000155{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000156{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
157{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000158{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000159{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
160{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000161
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000162{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
163{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
164{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
165{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
166{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
167{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson86c6d802010-11-29 19:35:29 +0000168
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000169{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
170{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
171{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
172{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
173{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
174{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
175{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
176{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
177{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
178{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000179
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000180{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
181{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
182{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
183{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
184{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
185{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000186
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000187{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
188{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
189{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
190{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
191{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
192{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
193{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
194{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
195{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000196
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000197{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
198{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
199{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
200{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
201{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
202{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson6c4c9822010-11-30 00:00:35 +0000203
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000204{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
205{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
206{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
207{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
208{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
209{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
210{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
211{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
212{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
213{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000214
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000215{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
216{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
217{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
218{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
219{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
220{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000221
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000222{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
223{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
224{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
225{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
226{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
227{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
228{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
229{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
230{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000231
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000232{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
233{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
234{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
235{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
236{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
237{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000238
Jim Grosbach4c7edb32011-11-29 22:58:48 +0000239{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
240{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
241{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbachd5ca2012011-11-29 22:38:04 +0000242{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
243{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
244{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000245
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000246{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
247{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
248{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
249{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
250{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
251{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
252{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
253{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
254{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
255{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000256
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000257{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000258{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
259{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000260{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000261{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
262{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000263{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000264{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
265{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000266
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000267{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
268{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
269{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
270{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
271{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
272{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
273{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
274{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
275{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
276{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000277
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000278{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
279{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
280{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
281{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
282{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
283{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000284
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000285{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
286{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
287{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
288{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
289{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
290{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
291{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
292{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
293{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000294
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000295{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
296{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
297{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
298{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
299{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
300{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
301{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
302{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
303{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
304{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000305
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000306{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
307{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
308{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
309{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
310{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
311{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000312
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000313{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
314{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
315{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
316{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
317{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
318{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
319{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
320{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
321{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilson8466fa12010-09-13 23:01:35 +0000322};
323
324/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
325/// load or store pseudo instruction.
326static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
Craig Topperb78ca422012-03-11 07:16:55 +0000327 const unsigned NumEntries = array_lengthof(NEONLdStTable);
Bob Wilson8466fa12010-09-13 23:01:35 +0000328
329#ifndef NDEBUG
330 // Make sure the table is sorted.
331 static bool TableChecked = false;
332 if (!TableChecked) {
333 for (unsigned i = 0; i != NumEntries-1; ++i)
334 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
335 "NEONLdStTable is not sorted!");
336 TableChecked = true;
337 }
338#endif
339
340 const NEONLdStTableEntry *I =
341 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
342 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
343 return I;
344 return NULL;
345}
346
347/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
348/// corresponding to the specified register spacing. Not all of the results
349/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
350static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
351 const TargetRegisterInfo *TRI, unsigned &D0,
352 unsigned &D1, unsigned &D2, unsigned &D3) {
353 if (RegSpc == SingleSpc) {
354 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
355 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
356 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
357 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
358 } else if (RegSpc == EvenDblSpc) {
359 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
360 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
361 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
362 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
363 } else {
364 assert(RegSpc == OddDblSpc && "unknown register spacing");
365 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
366 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
367 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
368 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000369 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000370}
371
Bob Wilson82a9c842010-09-02 16:17:29 +0000372/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
373/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000374void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000375 MachineInstr &MI = *MBBI;
376 MachineBasicBlock &MBB = *MI.getParent();
377
Bob Wilson8466fa12010-09-13 23:01:35 +0000378 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
379 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
380 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
381 unsigned NumRegs = TableEntry->NumRegs;
382
383 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
384 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000385 unsigned OpIdx = 0;
386
387 bool DstIsDead = MI.getOperand(OpIdx).isDead();
388 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
389 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000390 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach280dfad2011-10-21 18:54:25 +0000391 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
392 if (NumRegs > 1 && TableEntry->copyAllListRegs)
393 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
394 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000395 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach280dfad2011-10-21 18:54:25 +0000396 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000397 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000398
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000399 if (TableEntry->isUpdating)
Bob Wilson63569c92010-09-09 00:15:32 +0000400 MIB.addOperand(MI.getOperand(OpIdx++));
401
Bob Wilsonffde0802010-09-02 16:00:54 +0000402 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000403 MIB.addOperand(MI.getOperand(OpIdx++));
404 MIB.addOperand(MI.getOperand(OpIdx++));
405 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000406 if (TableEntry->hasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000407 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000408
Bob Wilson19d644d2010-09-09 00:38:32 +0000409 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000410 // has an extra operand that is a use of the super-register. Record the
411 // operand index and skip over it.
412 unsigned SrcOpIdx = 0;
413 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
414 SrcOpIdx = OpIdx++;
415
416 // Copy the predicate operands.
417 MIB.addOperand(MI.getOperand(OpIdx++));
418 MIB.addOperand(MI.getOperand(OpIdx++));
419
420 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000421 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000422 if (SrcOpIdx != 0) {
423 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000424 MO.setImplicit(true);
425 MIB.addOperand(MO);
426 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000427 // Add an implicit def for the super-register.
428 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000429 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000430
431 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000432 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000433
Bob Wilsonffde0802010-09-02 16:00:54 +0000434 MI.eraseFromParent();
435}
436
Bob Wilson01ba4612010-08-26 18:51:29 +0000437/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
438/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000439void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000440 MachineInstr &MI = *MBBI;
441 MachineBasicBlock &MBB = *MI.getParent();
442
Bob Wilson8466fa12010-09-13 23:01:35 +0000443 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
444 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
445 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
446 unsigned NumRegs = TableEntry->NumRegs;
447
448 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
449 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000450 unsigned OpIdx = 0;
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000451 if (TableEntry->isUpdating)
Bob Wilson63569c92010-09-09 00:15:32 +0000452 MIB.addOperand(MI.getOperand(OpIdx++));
453
Bob Wilson709d5922010-08-25 23:27:42 +0000454 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000455 MIB.addOperand(MI.getOperand(OpIdx++));
456 MIB.addOperand(MI.getOperand(OpIdx++));
457 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000458 if (TableEntry->hasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000459 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000460
461 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Jakob Stoklund Olesend628a582012-06-15 17:46:54 +0000462 bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
Bob Wilson823611b2010-09-16 04:25:37 +0000463 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000464 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000465 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jakob Stoklund Olesend628a582012-06-15 17:46:54 +0000466 MIB.addReg(D0, getUndefRegState(SrcIsUndef));
Jim Grosbach4334e032011-10-31 21:50:31 +0000467 if (NumRegs > 1 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesend628a582012-06-15 17:46:54 +0000468 MIB.addReg(D1, getUndefRegState(SrcIsUndef));
Jim Grosbach4334e032011-10-31 21:50:31 +0000469 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesend628a582012-06-15 17:46:54 +0000470 MIB.addReg(D2, getUndefRegState(SrcIsUndef));
Jim Grosbach4334e032011-10-31 21:50:31 +0000471 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesend628a582012-06-15 17:46:54 +0000472 MIB.addReg(D3, getUndefRegState(SrcIsUndef));
Bob Wilson823611b2010-09-16 04:25:37 +0000473
474 // Copy the predicate operands.
475 MIB.addOperand(MI.getOperand(OpIdx++));
476 MIB.addOperand(MI.getOperand(OpIdx++));
477
Jakob Stoklund Olesend628a582012-06-15 17:46:54 +0000478 if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000479 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000480 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000481
482 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000483 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000484
Bob Wilson709d5922010-08-25 23:27:42 +0000485 MI.eraseFromParent();
486}
487
Bob Wilson8466fa12010-09-13 23:01:35 +0000488/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
489/// register operands to real instructions with D register operands.
490void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
491 MachineInstr &MI = *MBBI;
492 MachineBasicBlock &MBB = *MI.getParent();
493
494 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
495 assert(TableEntry && "NEONLdStTable lookup failed");
496 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
497 unsigned NumRegs = TableEntry->NumRegs;
498 unsigned RegElts = TableEntry->RegElts;
499
500 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
501 TII->get(TableEntry->RealOpc));
502 unsigned OpIdx = 0;
503 // The lane operand is always the 3rd from last operand, before the 2
504 // predicate operands.
505 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
506
507 // Adjust the lane and spacing as needed for Q registers.
508 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
509 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
510 RegSpc = OddDblSpc;
511 Lane -= RegElts;
512 }
513 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
514
Ted Kremenek584520e2011-01-23 17:05:06 +0000515 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000516 unsigned DstReg = 0;
517 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000518 if (TableEntry->IsLoad) {
519 DstIsDead = MI.getOperand(OpIdx).isDead();
520 DstReg = MI.getOperand(OpIdx++).getReg();
521 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000522 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
523 if (NumRegs > 1)
524 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000525 if (NumRegs > 2)
526 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
527 if (NumRegs > 3)
528 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
529 }
530
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000531 if (TableEntry->isUpdating)
Bob Wilson8466fa12010-09-13 23:01:35 +0000532 MIB.addOperand(MI.getOperand(OpIdx++));
533
534 // Copy the addrmode6 operands.
535 MIB.addOperand(MI.getOperand(OpIdx++));
536 MIB.addOperand(MI.getOperand(OpIdx++));
537 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000538 if (TableEntry->hasWritebackOperand)
Bob Wilson8466fa12010-09-13 23:01:35 +0000539 MIB.addOperand(MI.getOperand(OpIdx++));
540
541 // Grab the super-register source.
542 MachineOperand MO = MI.getOperand(OpIdx++);
543 if (!TableEntry->IsLoad)
544 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
545
546 // Add the subregs as sources of the new instruction.
547 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
548 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000549 MIB.addReg(D0, SrcFlags);
550 if (NumRegs > 1)
551 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000552 if (NumRegs > 2)
553 MIB.addReg(D2, SrcFlags);
554 if (NumRegs > 3)
555 MIB.addReg(D3, SrcFlags);
556
557 // Add the lane number operand.
558 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000559 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000560
Bob Wilson823611b2010-09-16 04:25:37 +0000561 // Copy the predicate operands.
562 MIB.addOperand(MI.getOperand(OpIdx++));
563 MIB.addOperand(MI.getOperand(OpIdx++));
564
Bob Wilson8466fa12010-09-13 23:01:35 +0000565 // Copy the super-register source to be an implicit source.
566 MO.setImplicit(true);
567 MIB.addOperand(MO);
568 if (TableEntry->IsLoad)
569 // Add an implicit def for the super-register.
570 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
571 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen20273792011-12-17 00:07:02 +0000572 // Transfer memoperands.
573 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson8466fa12010-09-13 23:01:35 +0000574 MI.eraseFromParent();
575}
576
Bob Wilsonbd916c52010-09-13 23:55:10 +0000577/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
578/// register operands to real instructions with D register operands.
579void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach60d99a52011-12-15 22:27:11 +0000580 unsigned Opc, bool IsExt) {
Bob Wilsonbd916c52010-09-13 23:55:10 +0000581 MachineInstr &MI = *MBBI;
582 MachineBasicBlock &MBB = *MI.getParent();
583
584 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
585 unsigned OpIdx = 0;
586
587 // Transfer the destination register operand.
588 MIB.addOperand(MI.getOperand(OpIdx++));
589 if (IsExt)
590 MIB.addOperand(MI.getOperand(OpIdx++));
591
592 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
593 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
594 unsigned D0, D1, D2, D3;
595 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach60d99a52011-12-15 22:27:11 +0000596 MIB.addReg(D0);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000597
598 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000599 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000600
Bob Wilson823611b2010-09-16 04:25:37 +0000601 // Copy the predicate operands.
602 MIB.addOperand(MI.getOperand(OpIdx++));
603 MIB.addOperand(MI.getOperand(OpIdx++));
604
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000605 if (SrcIsKill) // Add an implicit kill for the super-reg.
606 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000607 TransferImpOps(MI, MIB, MIB);
608 MI.eraseFromParent();
609}
610
Evan Cheng9fe20092011-01-20 08:34:58 +0000611void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
612 MachineBasicBlock::iterator &MBBI) {
613 MachineInstr &MI = *MBBI;
614 unsigned Opcode = MI.getOpcode();
615 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000616 ARMCC::CondCodes Pred = getInstrPredicate(&MI, PredReg);
Evan Cheng9fe20092011-01-20 08:34:58 +0000617 unsigned DstReg = MI.getOperand(0).getReg();
618 bool DstIsDead = MI.getOperand(0).isDead();
619 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
620 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
621 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000622
Evan Cheng9fe20092011-01-20 08:34:58 +0000623 if (!STI->hasV6T2Ops() &&
624 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
625 // Expand into a movi + orr.
626 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
627 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
628 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
629 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000630
Evan Cheng9fe20092011-01-20 08:34:58 +0000631 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
632 unsigned ImmVal = (unsigned)MO.getImm();
633 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
634 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
635 LO16 = LO16.addImm(SOImmValV1);
636 HI16 = HI16.addImm(SOImmValV2);
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000637 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
638 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000639 LO16.addImm(Pred).addReg(PredReg).addReg(0);
640 HI16.addImm(Pred).addReg(PredReg).addReg(0);
641 TransferImpOps(MI, LO16, HI16);
642 MI.eraseFromParent();
643 return;
644 }
645
646 unsigned LO16Opc = 0;
647 unsigned HI16Opc = 0;
648 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
649 LO16Opc = ARM::t2MOVi16;
650 HI16Opc = ARM::t2MOVTi16;
651 } else {
652 LO16Opc = ARM::MOVi16;
653 HI16Opc = ARM::MOVTi16;
654 }
655
656 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
657 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
658 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
659 .addReg(DstReg);
660
661 if (MO.isImm()) {
662 unsigned Imm = MO.getImm();
663 unsigned Lo16 = Imm & 0xffff;
664 unsigned Hi16 = (Imm >> 16) & 0xffff;
665 LO16 = LO16.addImm(Lo16);
666 HI16 = HI16.addImm(Hi16);
667 } else {
668 const GlobalValue *GV = MO.getGlobal();
669 unsigned TF = MO.getTargetFlags();
670 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
671 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
672 }
673
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000674 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
675 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000676 LO16.addImm(Pred).addReg(PredReg);
677 HI16.addImm(Pred).addReg(PredReg);
678
679 TransferImpOps(MI, LO16, HI16);
680 MI.eraseFromParent();
681}
682
683bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
684 MachineBasicBlock::iterator MBBI) {
685 MachineInstr &MI = *MBBI;
686 unsigned Opcode = MI.getOpcode();
687 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000688 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000689 return false;
Jim Grosbachf219f312011-03-11 23:09:50 +0000690 case ARM::VMOVScc:
691 case ARM::VMOVDcc: {
692 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
693 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
694 MI.getOperand(1).getReg())
695 .addReg(MI.getOperand(2).getReg(),
696 getKillRegState(MI.getOperand(2).isKill()))
697 .addImm(MI.getOperand(3).getImm()) // 'pred'
698 .addReg(MI.getOperand(4).getReg());
699
700 MI.eraseFromParent();
701 return true;
702 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000703 case ARM::t2MOVCCr:
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000704 case ARM::MOVCCr: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000705 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
706 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000707 MI.getOperand(1).getReg())
708 .addReg(MI.getOperand(2).getReg(),
709 getKillRegState(MI.getOperand(2).isKill()))
710 .addImm(MI.getOperand(3).getImm()) // 'pred'
711 .addReg(MI.getOperand(4).getReg())
712 .addReg(0); // 's' bit
713
714 MI.eraseFromParent();
715 return true;
716 }
Owen Anderson152d4a42011-07-21 23:38:37 +0000717 case ARM::MOVCCsi: {
718 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
719 (MI.getOperand(1).getReg()))
720 .addReg(MI.getOperand(2).getReg(),
721 getKillRegState(MI.getOperand(2).isKill()))
722 .addImm(MI.getOperand(3).getImm())
723 .addImm(MI.getOperand(4).getImm()) // 'pred'
724 .addReg(MI.getOperand(5).getReg())
725 .addReg(0); // 's' bit
726
727 MI.eraseFromParent();
728 return true;
729 }
730
Owen Anderson92a20222011-07-21 18:54:16 +0000731 case ARM::MOVCCsr: {
Owen Anderson152d4a42011-07-21 23:38:37 +0000732 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000733 (MI.getOperand(1).getReg()))
734 .addReg(MI.getOperand(2).getReg(),
735 getKillRegState(MI.getOperand(2).isKill()))
736 .addReg(MI.getOperand(3).getReg(),
737 getKillRegState(MI.getOperand(3).isKill()))
738 .addImm(MI.getOperand(4).getImm())
739 .addImm(MI.getOperand(5).getImm()) // 'pred'
740 .addReg(MI.getOperand(6).getReg())
741 .addReg(0); // 's' bit
742
743 MI.eraseFromParent();
744 return true;
745 }
Jim Grosbach39062762011-03-11 01:09:28 +0000746 case ARM::MOVCCi16: {
747 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16),
748 MI.getOperand(1).getReg())
749 .addImm(MI.getOperand(2).getImm())
750 .addImm(MI.getOperand(3).getImm()) // 'pred'
751 .addReg(MI.getOperand(4).getReg());
752
753 MI.eraseFromParent();
754 return true;
755 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000756 case ARM::t2MOVCCi:
Jim Grosbach39062762011-03-11 01:09:28 +0000757 case ARM::MOVCCi: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000758 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
759 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach39062762011-03-11 01:09:28 +0000760 MI.getOperand(1).getReg())
761 .addImm(MI.getOperand(2).getImm())
762 .addImm(MI.getOperand(3).getImm()) // 'pred'
763 .addReg(MI.getOperand(4).getReg())
764 .addReg(0); // 's' bit
765
766 MI.eraseFromParent();
767 return true;
768 }
Jim Grosbache672ff82011-03-11 19:55:55 +0000769 case ARM::MVNCCi: {
770 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi),
771 MI.getOperand(1).getReg())
772 .addImm(MI.getOperand(2).getImm())
773 .addImm(MI.getOperand(3).getImm()) // 'pred'
774 .addReg(MI.getOperand(4).getReg())
775 .addReg(0); // 's' bit
776
777 MI.eraseFromParent();
778 return true;
779 }
Bob Wilsonf4aea8f2011-12-22 23:39:48 +0000780 case ARM::Int_eh_sjlj_dispatchsetup:
781 case ARM::Int_eh_sjlj_dispatchsetup_nofp:
782 case ARM::tInt_eh_sjlj_dispatchsetup: {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000783 MachineFunction &MF = *MI.getParent()->getParent();
784 const ARMBaseInstrInfo *AII =
785 static_cast<const ARMBaseInstrInfo*>(TII);
786 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
787 // For functions using a base pointer, we rematerialize it (via the frame
788 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
789 // for us. Otherwise, expand to nothing.
790 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000791 int32_t NumBytes = AFI->getFramePtrSpillOffset();
792 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000793 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000794 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000795
796 if (AFI->isThumb2Function()) {
Craig Topperc89c7442012-03-27 07:21:54 +0000797 emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
798 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000799 } else if (AFI->isThumbFunction()) {
Craig Topperc89c7442012-03-27 07:21:54 +0000800 emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
801 FramePtr, -NumBytes, *TII, RI);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000802 } else {
Craig Topperc89c7442012-03-27 07:21:54 +0000803 emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
804 FramePtr, -NumBytes, ARMCC::AL, 0,
805 *TII);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000806 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000807 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000808 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000809 MachineFrameInfo *MFI = MF.getFrameInfo();
810 unsigned MaxAlign = MFI->getMaxAlignment();
811 assert (!AFI->isThumb1OnlyFunction());
812 // Emit bic r6, r6, MaxAlign
813 unsigned bicOpc = AFI->isThumbFunction() ?
814 ARM::t2BICri : ARM::BICri;
815 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
816 TII->get(bicOpc), ARM::R6)
817 .addReg(ARM::R6, RegState::Kill)
818 .addImm(MaxAlign-1)));
819 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000820
821 }
822 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000823 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000824 }
825
Jim Grosbach7032f922010-10-14 22:57:13 +0000826 case ARM::MOVsrl_flag:
827 case ARM::MOVsra_flag: {
828 // These are just fancy MOVs insructions.
Owen Anderson152d4a42011-07-21 23:38:37 +0000829 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000830 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000831 .addOperand(MI.getOperand(1))
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000832 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
833 ARM_AM::lsr : ARM_AM::asr),
834 1)))
Evan Cheng9fe20092011-01-20 08:34:58 +0000835 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000836 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000837 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000838 }
839 case ARM::RRX: {
840 // This encodes as "MOVs Rd, Rm, rrx
841 MachineInstrBuilder MIB =
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000842 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach7032f922010-10-14 22:57:13 +0000843 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000844 .addOperand(MI.getOperand(1))
Evan Cheng9fe20092011-01-20 08:34:58 +0000845 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000846 .addReg(0);
847 TransferImpOps(MI, MIB, MIB);
848 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000849 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000850 }
Jim Grosbachff97eb02011-06-30 19:38:01 +0000851 case ARM::tTPsoft:
Jason W Kima0871e72010-12-08 23:14:44 +0000852 case ARM::TPsoft: {
Owen Anderson971b83b2011-02-08 22:39:40 +0000853 MachineInstrBuilder MIB =
Jason W Kima0871e72010-12-08 23:14:44 +0000854 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbachff97eb02011-06-30 19:38:01 +0000855 TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL))
Jason W Kima0871e72010-12-08 23:14:44 +0000856 .addExternalSymbol("__aeabi_read_tp", 0);
857
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000858 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kima0871e72010-12-08 23:14:44 +0000859 TransferImpOps(MI, MIB, MIB);
860 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000861 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000862 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000863 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000864 case ARM::t2LDRpci_pic: {
865 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson971b83b2011-02-08 22:39:40 +0000866 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Chengb9803a82009-11-06 23:52:48 +0000867 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000868 bool DstIsDead = MI.getOperand(0).isDead();
869 MachineInstrBuilder MIB1 =
Owen Anderson971b83b2011-02-08 22:39:40 +0000870 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
871 TII->get(NewLdOpc), DstReg)
872 .addOperand(MI.getOperand(1)));
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000873 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng43130072010-05-12 23:13:12 +0000874 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
875 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000876 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000877 .addReg(DstReg)
878 .addOperand(MI.getOperand(2));
879 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000880 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000881 return true;
882 }
883
Evan Cheng53519f02011-01-21 18:55:51 +0000884 case ARM::MOV_ga_dyn:
885 case ARM::MOV_ga_pcrel:
886 case ARM::MOV_ga_pcrel_ldr:
887 case ARM::t2MOV_ga_dyn:
888 case ARM::t2MOV_ga_pcrel: {
889 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000890 unsigned LabelId = AFI->createPICLabelUId();
891 unsigned DstReg = MI.getOperand(0).getReg();
892 bool DstIsDead = MI.getOperand(0).isDead();
893 const MachineOperand &MO1 = MI.getOperand(1);
894 const GlobalValue *GV = MO1.getGlobal();
895 unsigned TF = MO1.getTargetFlags();
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000896 bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode!=ARM::t2MOV_ga_dyn);
Evan Cheng53519f02011-01-21 18:55:51 +0000897 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
898 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000899 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Evan Cheng53519f02011-01-21 18:55:51 +0000900 unsigned LO16TF = isPIC
901 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
902 unsigned HI16TF = isPIC
903 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000904 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000905 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000906 : ARM::tPICADD;
907 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
908 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000909 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000910 .addImm(LabelId);
911 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000912 TII->get(HI16Opc), DstReg)
913 .addReg(DstReg)
914 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
915 .addImm(LabelId);
916 if (!isPIC) {
917 TransferImpOps(MI, MIB1, MIB2);
918 MI.eraseFromParent();
919 return true;
920 }
921
922 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000923 TII->get(PICAddOpc))
924 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
925 .addReg(DstReg).addImm(LabelId);
926 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000927 AddDefaultPred(MIB3);
928 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Jakob Stoklund Olesen6e6269a2012-05-20 06:38:42 +0000929 MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000930 }
Evan Cheng53519f02011-01-21 18:55:51 +0000931 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000932 MI.eraseFromParent();
933 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000934 }
Evan Cheng43130072010-05-12 23:13:12 +0000935
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000936 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000937 case ARM::MOVCCi32imm:
938 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000939 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +0000940 ExpandMOV32BitImm(MBB, MBBI);
941 return true;
Evan Chengd929f772010-05-13 00:17:02 +0000942
Owen Anderson848b0c32011-03-29 16:45:53 +0000943 case ARM::VLDMQIA: {
944 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000945 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000946 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000947 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000948
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000949 // Grab the Q register destination.
950 bool DstIsDead = MI.getOperand(OpIdx).isDead();
951 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000952
953 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000954 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000955
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000956 // Copy the predicate operands.
957 MIB.addOperand(MI.getOperand(OpIdx++));
958 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000959
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000960 // Add the destination operands (D subregs).
961 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
962 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
963 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
964 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000965
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000966 // Add an implicit def for the super-register.
967 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
968 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen20273792011-12-17 00:07:02 +0000969 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000970 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000971 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000972 }
973
Owen Anderson848b0c32011-03-29 16:45:53 +0000974 case ARM::VSTMQIA: {
975 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000976 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000977 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000978 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000979
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000980 // Grab the Q register source.
981 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
982 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000983
984 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000985 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000986
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000987 // Copy the predicate operands.
988 MIB.addOperand(MI.getOperand(OpIdx++));
989 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000990
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000991 // Add the source operands (D subregs).
992 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
993 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
994 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000995
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000996 if (SrcIsKill) // Add an implicit kill for the Q register.
997 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000998
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000999 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen20273792011-12-17 00:07:02 +00001000 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001001 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001002 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001003 }
Jim Grosbach65dc3032010-10-06 21:16:16 +00001004 case ARM::VDUPfqf:
1005 case ARM::VDUPfdf:{
Jim Grosbach8b8515c2011-03-11 20:31:17 +00001006 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1007 ARM::VDUPLN32d;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001008 MachineInstrBuilder MIB =
1009 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1010 unsigned OpIdx = 0;
1011 unsigned SrcReg = MI.getOperand(1).getReg();
1012 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
1013 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbachb181ad32011-03-11 23:00:16 +00001014 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1015 &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +00001016 // The lane is [0,1] for the containing DReg superregister.
1017 // Copy the dst/src register operands.
1018 MIB.addOperand(MI.getOperand(OpIdx++));
1019 MIB.addReg(DReg);
1020 ++OpIdx;
1021 // Add the lane select operand.
1022 MIB.addImm(Lane);
1023 // Add the predicate operands.
1024 MIB.addOperand(MI.getOperand(OpIdx++));
1025 MIB.addOperand(MI.getOperand(OpIdx++));
1026
1027 TransferImpOps(MI, MIB, MIB);
1028 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001029 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001030 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001031
Bob Wilsonffde0802010-09-02 16:00:54 +00001032 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001033 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001034 case ARM::VLD2q32Pseudo:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00001035 case ARM::VLD2q8PseudoWB_fixed:
1036 case ARM::VLD2q16PseudoWB_fixed:
1037 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00001038 case ARM::VLD2q8PseudoWB_register:
1039 case ARM::VLD2q16PseudoWB_register:
1040 case ARM::VLD2q32PseudoWB_register:
Bob Wilsonf5721912010-09-03 18:16:02 +00001041 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001042 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001043 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001044 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001045 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001046 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001047 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001048 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001049 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001050 case ARM::VLD3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001051 case ARM::VLD3q8oddPseudo:
1052 case ARM::VLD3q16oddPseudo:
1053 case ARM::VLD3q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001054 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001055 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001056 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001057 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001058 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001059 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001060 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001061 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001062 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001063 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001064 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001065 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001066 case ARM::VLD4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001067 case ARM::VLD4q8oddPseudo:
1068 case ARM::VLD4q16oddPseudo:
1069 case ARM::VLD4q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001070 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001071 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001072 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +00001073 case ARM::VLD3DUPd8Pseudo:
1074 case ARM::VLD3DUPd16Pseudo:
1075 case ARM::VLD3DUPd32Pseudo:
1076 case ARM::VLD3DUPd8Pseudo_UPD:
1077 case ARM::VLD3DUPd16Pseudo_UPD:
1078 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001079 case ARM::VLD4DUPd8Pseudo:
1080 case ARM::VLD4DUPd16Pseudo:
1081 case ARM::VLD4DUPd32Pseudo:
1082 case ARM::VLD4DUPd8Pseudo_UPD:
1083 case ARM::VLD4DUPd16Pseudo_UPD:
1084 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001085 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001086 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001087
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001088 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001089 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001090 case ARM::VST2q32Pseudo:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001091 case ARM::VST2q8PseudoWB_fixed:
1092 case ARM::VST2q16PseudoWB_fixed:
1093 case ARM::VST2q32PseudoWB_fixed:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001094 case ARM::VST2q8PseudoWB_register:
1095 case ARM::VST2q16PseudoWB_register:
1096 case ARM::VST2q32PseudoWB_register:
Bob Wilson01ba4612010-08-26 18:51:29 +00001097 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001098 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001099 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001100 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001101 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001102 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001103 case ARM::VST3d32Pseudo_UPD:
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001104 case ARM::VST1d64TPseudoWB_fixed:
1105 case ARM::VST1d64TPseudoWB_register:
Bob Wilson01ba4612010-08-26 18:51:29 +00001106 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001107 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001108 case ARM::VST3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001109 case ARM::VST3q8oddPseudo:
1110 case ARM::VST3q16oddPseudo:
1111 case ARM::VST3q32oddPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001112 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001113 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001114 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001115 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001116 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001117 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001118 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001119 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001120 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001121 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001122 case ARM::VST1d64QPseudoWB_fixed:
1123 case ARM::VST1d64QPseudoWB_register:
Bob Wilson709d5922010-08-25 23:27:42 +00001124 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001125 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001126 case ARM::VST4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001127 case ARM::VST4q8oddPseudo:
1128 case ARM::VST4q16oddPseudo:
1129 case ARM::VST4q32oddPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001130 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001131 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001132 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001133 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001134 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001135
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001136 case ARM::VLD1LNq8Pseudo:
1137 case ARM::VLD1LNq16Pseudo:
1138 case ARM::VLD1LNq32Pseudo:
1139 case ARM::VLD1LNq8Pseudo_UPD:
1140 case ARM::VLD1LNq16Pseudo_UPD:
1141 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001142 case ARM::VLD2LNd8Pseudo:
1143 case ARM::VLD2LNd16Pseudo:
1144 case ARM::VLD2LNd32Pseudo:
1145 case ARM::VLD2LNq16Pseudo:
1146 case ARM::VLD2LNq32Pseudo:
1147 case ARM::VLD2LNd8Pseudo_UPD:
1148 case ARM::VLD2LNd16Pseudo_UPD:
1149 case ARM::VLD2LNd32Pseudo_UPD:
1150 case ARM::VLD2LNq16Pseudo_UPD:
1151 case ARM::VLD2LNq32Pseudo_UPD:
1152 case ARM::VLD3LNd8Pseudo:
1153 case ARM::VLD3LNd16Pseudo:
1154 case ARM::VLD3LNd32Pseudo:
1155 case ARM::VLD3LNq16Pseudo:
1156 case ARM::VLD3LNq32Pseudo:
1157 case ARM::VLD3LNd8Pseudo_UPD:
1158 case ARM::VLD3LNd16Pseudo_UPD:
1159 case ARM::VLD3LNd32Pseudo_UPD:
1160 case ARM::VLD3LNq16Pseudo_UPD:
1161 case ARM::VLD3LNq32Pseudo_UPD:
1162 case ARM::VLD4LNd8Pseudo:
1163 case ARM::VLD4LNd16Pseudo:
1164 case ARM::VLD4LNd32Pseudo:
1165 case ARM::VLD4LNq16Pseudo:
1166 case ARM::VLD4LNq32Pseudo:
1167 case ARM::VLD4LNd8Pseudo_UPD:
1168 case ARM::VLD4LNd16Pseudo_UPD:
1169 case ARM::VLD4LNd32Pseudo_UPD:
1170 case ARM::VLD4LNq16Pseudo_UPD:
1171 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001172 case ARM::VST1LNq8Pseudo:
1173 case ARM::VST1LNq16Pseudo:
1174 case ARM::VST1LNq32Pseudo:
1175 case ARM::VST1LNq8Pseudo_UPD:
1176 case ARM::VST1LNq16Pseudo_UPD:
1177 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001178 case ARM::VST2LNd8Pseudo:
1179 case ARM::VST2LNd16Pseudo:
1180 case ARM::VST2LNd32Pseudo:
1181 case ARM::VST2LNq16Pseudo:
1182 case ARM::VST2LNq32Pseudo:
1183 case ARM::VST2LNd8Pseudo_UPD:
1184 case ARM::VST2LNd16Pseudo_UPD:
1185 case ARM::VST2LNd32Pseudo_UPD:
1186 case ARM::VST2LNq16Pseudo_UPD:
1187 case ARM::VST2LNq32Pseudo_UPD:
1188 case ARM::VST3LNd8Pseudo:
1189 case ARM::VST3LNd16Pseudo:
1190 case ARM::VST3LNd32Pseudo:
1191 case ARM::VST3LNq16Pseudo:
1192 case ARM::VST3LNq32Pseudo:
1193 case ARM::VST3LNd8Pseudo_UPD:
1194 case ARM::VST3LNd16Pseudo_UPD:
1195 case ARM::VST3LNd32Pseudo_UPD:
1196 case ARM::VST3LNq16Pseudo_UPD:
1197 case ARM::VST3LNq32Pseudo_UPD:
1198 case ARM::VST4LNd8Pseudo:
1199 case ARM::VST4LNd16Pseudo:
1200 case ARM::VST4LNd32Pseudo:
1201 case ARM::VST4LNq16Pseudo:
1202 case ARM::VST4LNq32Pseudo:
1203 case ARM::VST4LNd8Pseudo_UPD:
1204 case ARM::VST4LNd16Pseudo_UPD:
1205 case ARM::VST4LNd32Pseudo_UPD:
1206 case ARM::VST4LNq16Pseudo_UPD:
1207 case ARM::VST4LNq32Pseudo_UPD:
1208 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001209 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001210
Jim Grosbach60d99a52011-12-15 22:27:11 +00001211 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1212 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
Jim Grosbach60d99a52011-12-15 22:27:11 +00001213 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1214 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Evan Cheng9fe20092011-01-20 08:34:58 +00001215 }
Evan Cheng9fe20092011-01-20 08:34:58 +00001216}
1217
1218bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1219 bool Modified = false;
1220
1221 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1222 while (MBBI != E) {
1223 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1224 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001225 MBBI = NMBBI;
1226 }
1227
1228 return Modified;
1229}
1230
1231bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001232 const TargetMachine &TM = MF.getTarget();
1233 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1234 TRI = TM.getRegisterInfo();
1235 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001236 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001237
1238 bool Modified = false;
1239 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1240 ++MFI)
1241 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +00001242 if (VerifyARMPseudo)
1243 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Chengb9803a82009-11-06 23:52:48 +00001244 return Modified;
1245}
1246
1247/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1248/// expansion pass.
1249FunctionPass *llvm::createARMExpandPseudoPass() {
1250 return new ARMExpandPseudo();
1251}