blob: 35f3c25500a6d6ea493dc5da679c8a4934fd6147 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
19#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000020#include "ARMBaseRegisterInfo.h"
21#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000022#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000027#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000029#include "llvm/Support/CommandLine.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000030#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000031using namespace llvm;
32
Benjamin Kramera67f14b2011-08-19 01:42:18 +000033static cl::opt<bool>
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000034VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
35 cl::desc("Verify machine code after expanding ARM pseudos"));
36
Evan Chengb9803a82009-11-06 23:52:48 +000037namespace {
38 class ARMExpandPseudo : public MachineFunctionPass {
39 public:
40 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000041 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000042
Jim Grosbache4ad3872010-10-19 23:27:08 +000043 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000044 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000045 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000046 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000047
48 virtual bool runOnMachineFunction(MachineFunction &Fn);
49
50 virtual const char *getPassName() const {
51 return "ARM pseudo instruction expansion pass";
52 }
53
54 private:
Evan Cheng43130072010-05-12 23:13:12 +000055 void TransferImpOps(MachineInstr &OldMI,
56 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000057 bool ExpandMI(MachineBasicBlock &MBB,
58 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000059 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000060 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
61 void ExpandVST(MachineBasicBlock::iterator &MBBI);
62 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000063 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach60d99a52011-12-15 22:27:11 +000064 unsigned Opc, bool IsExt);
Evan Cheng9fe20092011-01-20 08:34:58 +000065 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
66 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000067 };
68 char ARMExpandPseudo::ID = 0;
69}
70
Evan Cheng43130072010-05-12 23:13:12 +000071/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
72/// the instructions created from the expansion.
73void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
74 MachineInstrBuilder &UseMI,
75 MachineInstrBuilder &DefMI) {
Evan Chenge837dea2011-06-28 19:10:37 +000076 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng43130072010-05-12 23:13:12 +000077 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
78 i != e; ++i) {
79 const MachineOperand &MO = OldMI.getOperand(i);
80 assert(MO.isReg() && MO.getReg());
81 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000082 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000083 else
Bob Wilson63569c92010-09-09 00:15:32 +000084 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000085 }
86}
87
Bob Wilson8466fa12010-09-13 23:01:35 +000088namespace {
89 // Constants for register spacing in NEON load/store instructions.
90 // For quad-register load-lane and store-lane pseudo instructors, the
91 // spacing is initially assumed to be EvenDblSpc, and that is changed to
92 // OddDblSpc depending on the lane number operand.
93 enum NEONRegSpacing {
94 SingleSpc,
95 EvenDblSpc,
96 OddDblSpc
97 };
98
99 // Entries for NEON load/store information table. The table is sorted by
100 // PseudoOpc for fast binary-search lookups.
101 struct NEONLdStTableEntry {
102 unsigned PseudoOpc;
103 unsigned RealOpc;
104 bool IsLoad;
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000105 bool isUpdating;
106 bool hasWritebackOperand;
Bob Wilson8466fa12010-09-13 23:01:35 +0000107 NEONRegSpacing RegSpacing;
108 unsigned char NumRegs; // D registers loaded or stored
109 unsigned char RegElts; // elements per D register; used for lane ops
Jim Grosbach280dfad2011-10-21 18:54:25 +0000110 // FIXME: Temporary flag to denote whether the real instruction takes
111 // a single register (like the encoding) or all of the registers in
112 // the list (like the asm syntax and the isel DAG). When all definitions
113 // are converted to take only the single encoded register, this will
114 // go away.
115 bool copyAllListRegs;
Bob Wilson8466fa12010-09-13 23:01:35 +0000116
117 // Comparison methods for binary search of the table.
118 bool operator<(const NEONLdStTableEntry &TE) const {
119 return PseudoOpc < TE.PseudoOpc;
120 }
121 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
122 return TE.PseudoOpc < PseudoOpc;
123 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000124 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
125 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000126 return PseudoOpc < TE.PseudoOpc;
127 }
128 };
129}
130
131static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbach13af2222011-11-30 18:21:25 +0000132{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, false, SingleSpc, 2, 4,false},
Jim Grosbach096334e2011-11-30 19:35:44 +0000133{ ARM::VLD1DUPq16PseudoWB_fixed, ARM::VLD1DUPq16wb_fixed, true, true, true, SingleSpc, 2, 4,false},
134{ ARM::VLD1DUPq16PseudoWB_register, ARM::VLD1DUPq16wb_register, true, true, true, SingleSpc, 2, 4,false},
Jim Grosbach13af2222011-11-30 18:21:25 +0000135{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, false, SingleSpc, 2, 2,false},
Jim Grosbach096334e2011-11-30 19:35:44 +0000136{ ARM::VLD1DUPq32PseudoWB_fixed, ARM::VLD1DUPq32wb_fixed, true, true, false, SingleSpc, 2, 2,false},
137{ ARM::VLD1DUPq32PseudoWB_register, ARM::VLD1DUPq32wb_register, true, true, true, SingleSpc, 2, 2,false},
Jim Grosbach13af2222011-11-30 18:21:25 +0000138{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, false, SingleSpc, 2, 8,false},
Jim Grosbach096334e2011-11-30 19:35:44 +0000139{ ARM::VLD1DUPq8PseudoWB_fixed, ARM::VLD1DUPq8wb_fixed, true, true, false, SingleSpc, 2, 8,false},
140{ ARM::VLD1DUPq8PseudoWB_register, ARM::VLD1DUPq8wb_register, true, true, true, SingleSpc, 2, 8,false},
Bob Wilson2a0e9742010-11-27 06:35:16 +0000141
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000142{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
143{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
144{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
145{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
146{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
147{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000148
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000149{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
150{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
151{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, false, SingleSpc, 2, 4 ,false},
152{ ARM::VLD1q16PseudoWB_fixed, ARM::VLD1q16wb_fixed,true,false,false,SingleSpc, 2, 4 ,false},
153{ ARM::VLD1q16PseudoWB_register, ARM::VLD1q16wb_register, true, true, true, SingleSpc, 2, 4 ,false},
154{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, false, SingleSpc, 2, 2 ,false},
155{ ARM::VLD1q32PseudoWB_fixed, ARM::VLD1q32wb_fixed,true,false, false,SingleSpc, 2, 2 ,false},
156{ ARM::VLD1q32PseudoWB_register, ARM::VLD1q32wb_register, true, true, true, SingleSpc, 2, 2 ,false},
157{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, false, SingleSpc, 2, 1 ,false},
158{ ARM::VLD1q64PseudoWB_fixed, ARM::VLD1q64wb_fixed,true,false, false,SingleSpc, 2, 2 ,false},
159{ ARM::VLD1q64PseudoWB_register, ARM::VLD1q64wb_register, true, true, true, SingleSpc, 2, 1 ,false},
160{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, false, SingleSpc, 2, 8 ,false},
161{ ARM::VLD1q8PseudoWB_fixed, ARM::VLD1q8wb_fixed,true,false, false, SingleSpc, 2, 8 ,false},
162{ ARM::VLD1q8PseudoWB_register, ARM::VLD1q8wb_register,true,true, true,SingleSpc,2,8,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000163
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000164{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, false, SingleSpc, 2, 4,false},
Jim Grosbache6949b12011-12-21 19:40:55 +0000165{ ARM::VLD2DUPd16PseudoWB_fixed, ARM::VLD2DUPd16wb_fixed, true, true, false, SingleSpc, 2, 4,false},
166{ ARM::VLD2DUPd16PseudoWB_register, ARM::VLD2DUPd16wb_register, true, true, true, SingleSpc, 2, 4,false},
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000167{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, false, SingleSpc, 2, 2,false},
Jim Grosbache6949b12011-12-21 19:40:55 +0000168{ ARM::VLD2DUPd32PseudoWB_fixed, ARM::VLD2DUPd32wb_fixed, true, true, false, SingleSpc, 2, 2,false},
169{ ARM::VLD2DUPd32PseudoWB_register, ARM::VLD2DUPd32wb_register, true, true, true, SingleSpc, 2, 2,false},
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000170{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, false, SingleSpc, 2, 8,false},
Jim Grosbache6949b12011-12-21 19:40:55 +0000171{ ARM::VLD2DUPd8PseudoWB_fixed, ARM::VLD2DUPd8wb_fixed, true, true, false, SingleSpc, 2, 8,false},
172{ ARM::VLD2DUPd8PseudoWB_register, ARM::VLD2DUPd8wb_register, true, true, true, SingleSpc, 2, 8,false},
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000173
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000174{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
175{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
176{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
177{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
178{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
179{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
180{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
181{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
182{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
183{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000184
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000185{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, false, SingleSpc, 2, 4 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000186{ ARM::VLD2d16PseudoWB_fixed, ARM::VLD2d16wb_fixed, true, true, false, SingleSpc, 2, 4 ,false},
187{ ARM::VLD2d16PseudoWB_register, ARM::VLD2d16wb_register, true, true, true, SingleSpc, 2, 4 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000188{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, false, SingleSpc, 2, 2 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000189{ ARM::VLD2d32PseudoWB_fixed, ARM::VLD2d32wb_fixed, true, true, false, SingleSpc, 2, 2 ,false},
190{ ARM::VLD2d32PseudoWB_register, ARM::VLD2d32wb_register, true, true, true, SingleSpc, 2, 2 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000191{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, false, SingleSpc, 2, 8 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000192{ ARM::VLD2d8PseudoWB_fixed, ARM::VLD2d8wb_fixed, true, true, false, SingleSpc, 2, 8 ,false},
193{ ARM::VLD2d8PseudoWB_register, ARM::VLD2d8wb_register, true, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000194
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000195{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000196{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
197{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000198{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000199{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
200{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000201{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000202{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
203{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000204
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000205{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
206{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
207{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
208{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
209{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
210{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson86c6d802010-11-29 19:35:29 +0000211
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000212{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
213{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
214{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
215{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
216{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
217{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
218{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
219{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
220{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
221{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000222
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000223{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
224{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
225{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
226{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
227{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
228{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000229
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000230{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
231{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
232{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
233{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
234{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
235{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
236{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
237{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
238{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000239
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000240{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
241{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
242{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
243{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
244{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
245{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson6c4c9822010-11-30 00:00:35 +0000246
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000247{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
248{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
249{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
250{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
251{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
252{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
253{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
254{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
255{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
256{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000257
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000258{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
259{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
260{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
261{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
262{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
263{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000264
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000265{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
266{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
267{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
268{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
269{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
270{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
271{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
272{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
273{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000274
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000275{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
276{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
277{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
278{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
279{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
280{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000281
Jim Grosbach4c7edb32011-11-29 22:58:48 +0000282{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
283{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
284{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbachd5ca2012011-11-29 22:38:04 +0000285{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
286{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
287{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000288
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000289{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, false, SingleSpc, 2, 4 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000290{ ARM::VST1q16PseudoWB_fixed, ARM::VST1q16wb_fixed, false, true, false, SingleSpc, 2, 4 ,false},
291{ ARM::VST1q16PseudoWB_register, ARM::VST1q16wb_register, false, true, true, SingleSpc, 2, 4 ,false},
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000292{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, false, SingleSpc, 2, 2 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000293{ ARM::VST1q32PseudoWB_fixed, ARM::VST1q32wb_fixed, false, true, false, SingleSpc, 2, 2 ,false},
294{ ARM::VST1q32PseudoWB_register, ARM::VST1q32wb_register, false, true, true, SingleSpc, 2, 2 ,false},
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000295{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, false, SingleSpc, 2, 1 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000296{ ARM::VST1q64PseudoWB_fixed, ARM::VST1q64wb_fixed, false, true, false, SingleSpc, 2, 1 ,false},
297{ ARM::VST1q64PseudoWB_register, ARM::VST1q64wb_register, false, true, true, SingleSpc, 2, 1 ,false},
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000298{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, false, SingleSpc, 2, 8 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000299{ ARM::VST1q8PseudoWB_fixed, ARM::VST1q8wb_fixed, false, true, false, SingleSpc, 2, 8 ,false},
300{ ARM::VST1q8PseudoWB_register, ARM::VST1q8wb_register, false, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000301
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000302{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
303{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
304{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
305{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
306{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
307{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
308{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
309{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
310{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
311{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000312
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000313{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, false, SingleSpc, 2, 4 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000314{ ARM::VST2d16PseudoWB_fixed, ARM::VST2d16wb_fixed, false, true, false, SingleSpc, 2, 4 ,false},
315{ ARM::VST2d16PseudoWB_register, ARM::VST2d16wb_register, false, true, true, SingleSpc, 2, 4 ,false},
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000316{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, false, SingleSpc, 2, 2 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000317{ ARM::VST2d32PseudoWB_fixed, ARM::VST2d32wb_fixed, false, true, true, SingleSpc, 2, 2 ,false},
318{ ARM::VST2d32PseudoWB_register, ARM::VST2d32wb_register, false, true, true, SingleSpc, 2, 2 ,false},
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000319{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, false, SingleSpc, 2, 8 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000320{ ARM::VST2d8PseudoWB_fixed, ARM::VST2d8wb_fixed, false, true, false, SingleSpc, 2, 8 ,false},
321{ ARM::VST2d8PseudoWB_register, ARM::VST2d8wb_register, false, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000322
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000323{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000324{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
325{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000326{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000327{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
328{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000329{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000330{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
331{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000332
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000333{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
334{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
335{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
336{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
337{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
338{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
339{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
340{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
341{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
342{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000343
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000344{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
345{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
346{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
347{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
348{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
349{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000350
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000351{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
352{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
353{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
354{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
355{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
356{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
357{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
358{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
359{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000360
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000361{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
362{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
363{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
364{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
365{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
366{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
367{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
368{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
369{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
370{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000371
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000372{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
373{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
374{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
375{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
376{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
377{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000378
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000379{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
380{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
381{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
382{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
383{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
384{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
385{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
386{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
387{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilson8466fa12010-09-13 23:01:35 +0000388};
389
390/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
391/// load or store pseudo instruction.
392static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
393 unsigned NumEntries = array_lengthof(NEONLdStTable);
394
395#ifndef NDEBUG
396 // Make sure the table is sorted.
397 static bool TableChecked = false;
398 if (!TableChecked) {
399 for (unsigned i = 0; i != NumEntries-1; ++i)
400 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
401 "NEONLdStTable is not sorted!");
402 TableChecked = true;
403 }
404#endif
405
406 const NEONLdStTableEntry *I =
407 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
408 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
409 return I;
410 return NULL;
411}
412
413/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
414/// corresponding to the specified register spacing. Not all of the results
415/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
416static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
417 const TargetRegisterInfo *TRI, unsigned &D0,
418 unsigned &D1, unsigned &D2, unsigned &D3) {
419 if (RegSpc == SingleSpc) {
420 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
421 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
422 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
423 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
424 } else if (RegSpc == EvenDblSpc) {
425 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
426 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
427 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
428 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
429 } else {
430 assert(RegSpc == OddDblSpc && "unknown register spacing");
431 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
432 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
433 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
434 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000435 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000436}
437
Bob Wilson82a9c842010-09-02 16:17:29 +0000438/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
439/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000440void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000441 MachineInstr &MI = *MBBI;
442 MachineBasicBlock &MBB = *MI.getParent();
443
Bob Wilson8466fa12010-09-13 23:01:35 +0000444 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
445 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
446 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
447 unsigned NumRegs = TableEntry->NumRegs;
448
449 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
450 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000451 unsigned OpIdx = 0;
452
453 bool DstIsDead = MI.getOperand(OpIdx).isDead();
454 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
455 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000456 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach280dfad2011-10-21 18:54:25 +0000457 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
458 if (NumRegs > 1 && TableEntry->copyAllListRegs)
459 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
460 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000461 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach280dfad2011-10-21 18:54:25 +0000462 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000463 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000464
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000465 if (TableEntry->isUpdating)
Bob Wilson63569c92010-09-09 00:15:32 +0000466 MIB.addOperand(MI.getOperand(OpIdx++));
467
Bob Wilsonffde0802010-09-02 16:00:54 +0000468 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000469 MIB.addOperand(MI.getOperand(OpIdx++));
470 MIB.addOperand(MI.getOperand(OpIdx++));
471 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000472 if (TableEntry->hasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000473 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000474
Bob Wilson19d644d2010-09-09 00:38:32 +0000475 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000476 // has an extra operand that is a use of the super-register. Record the
477 // operand index and skip over it.
478 unsigned SrcOpIdx = 0;
479 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
480 SrcOpIdx = OpIdx++;
481
482 // Copy the predicate operands.
483 MIB.addOperand(MI.getOperand(OpIdx++));
484 MIB.addOperand(MI.getOperand(OpIdx++));
485
486 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000487 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000488 if (SrcOpIdx != 0) {
489 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000490 MO.setImplicit(true);
491 MIB.addOperand(MO);
492 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000493 // Add an implicit def for the super-register.
494 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000495 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000496
497 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000498 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000499
Bob Wilsonffde0802010-09-02 16:00:54 +0000500 MI.eraseFromParent();
501}
502
Bob Wilson01ba4612010-08-26 18:51:29 +0000503/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
504/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000505void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000506 MachineInstr &MI = *MBBI;
507 MachineBasicBlock &MBB = *MI.getParent();
508
Bob Wilson8466fa12010-09-13 23:01:35 +0000509 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
510 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
511 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
512 unsigned NumRegs = TableEntry->NumRegs;
513
514 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
515 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000516 unsigned OpIdx = 0;
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000517 if (TableEntry->isUpdating)
Bob Wilson63569c92010-09-09 00:15:32 +0000518 MIB.addOperand(MI.getOperand(OpIdx++));
519
Bob Wilson709d5922010-08-25 23:27:42 +0000520 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000521 MIB.addOperand(MI.getOperand(OpIdx++));
522 MIB.addOperand(MI.getOperand(OpIdx++));
523 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000524 if (TableEntry->hasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000525 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000526
527 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000528 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000529 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000530 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4334e032011-10-31 21:50:31 +0000531 MIB.addReg(D0);
532 if (NumRegs > 1 && TableEntry->copyAllListRegs)
533 MIB.addReg(D1);
534 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson7e701972010-08-30 18:10:48 +0000535 MIB.addReg(D2);
Jim Grosbach4334e032011-10-31 21:50:31 +0000536 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson7e701972010-08-30 18:10:48 +0000537 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000538
539 // Copy the predicate operands.
540 MIB.addOperand(MI.getOperand(OpIdx++));
541 MIB.addOperand(MI.getOperand(OpIdx++));
542
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000543 if (SrcIsKill) // Add an implicit kill for the super-reg.
544 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000545 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000546
547 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000548 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000549
Bob Wilson709d5922010-08-25 23:27:42 +0000550 MI.eraseFromParent();
551}
552
Bob Wilson8466fa12010-09-13 23:01:35 +0000553/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
554/// register operands to real instructions with D register operands.
555void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
556 MachineInstr &MI = *MBBI;
557 MachineBasicBlock &MBB = *MI.getParent();
558
559 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
560 assert(TableEntry && "NEONLdStTable lookup failed");
561 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
562 unsigned NumRegs = TableEntry->NumRegs;
563 unsigned RegElts = TableEntry->RegElts;
564
565 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
566 TII->get(TableEntry->RealOpc));
567 unsigned OpIdx = 0;
568 // The lane operand is always the 3rd from last operand, before the 2
569 // predicate operands.
570 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
571
572 // Adjust the lane and spacing as needed for Q registers.
573 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
574 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
575 RegSpc = OddDblSpc;
576 Lane -= RegElts;
577 }
578 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
579
Ted Kremenek584520e2011-01-23 17:05:06 +0000580 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000581 unsigned DstReg = 0;
582 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000583 if (TableEntry->IsLoad) {
584 DstIsDead = MI.getOperand(OpIdx).isDead();
585 DstReg = MI.getOperand(OpIdx++).getReg();
586 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000587 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
588 if (NumRegs > 1)
589 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000590 if (NumRegs > 2)
591 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
592 if (NumRegs > 3)
593 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
594 }
595
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000596 if (TableEntry->isUpdating)
Bob Wilson8466fa12010-09-13 23:01:35 +0000597 MIB.addOperand(MI.getOperand(OpIdx++));
598
599 // Copy the addrmode6 operands.
600 MIB.addOperand(MI.getOperand(OpIdx++));
601 MIB.addOperand(MI.getOperand(OpIdx++));
602 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000603 if (TableEntry->hasWritebackOperand)
Bob Wilson8466fa12010-09-13 23:01:35 +0000604 MIB.addOperand(MI.getOperand(OpIdx++));
605
606 // Grab the super-register source.
607 MachineOperand MO = MI.getOperand(OpIdx++);
608 if (!TableEntry->IsLoad)
609 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
610
611 // Add the subregs as sources of the new instruction.
612 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
613 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000614 MIB.addReg(D0, SrcFlags);
615 if (NumRegs > 1)
616 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000617 if (NumRegs > 2)
618 MIB.addReg(D2, SrcFlags);
619 if (NumRegs > 3)
620 MIB.addReg(D3, SrcFlags);
621
622 // Add the lane number operand.
623 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000624 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000625
Bob Wilson823611b2010-09-16 04:25:37 +0000626 // Copy the predicate operands.
627 MIB.addOperand(MI.getOperand(OpIdx++));
628 MIB.addOperand(MI.getOperand(OpIdx++));
629
Bob Wilson8466fa12010-09-13 23:01:35 +0000630 // Copy the super-register source to be an implicit source.
631 MO.setImplicit(true);
632 MIB.addOperand(MO);
633 if (TableEntry->IsLoad)
634 // Add an implicit def for the super-register.
635 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
636 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen20273792011-12-17 00:07:02 +0000637 // Transfer memoperands.
638 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson8466fa12010-09-13 23:01:35 +0000639 MI.eraseFromParent();
640}
641
Bob Wilsonbd916c52010-09-13 23:55:10 +0000642/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
643/// register operands to real instructions with D register operands.
644void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach60d99a52011-12-15 22:27:11 +0000645 unsigned Opc, bool IsExt) {
Bob Wilsonbd916c52010-09-13 23:55:10 +0000646 MachineInstr &MI = *MBBI;
647 MachineBasicBlock &MBB = *MI.getParent();
648
649 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
650 unsigned OpIdx = 0;
651
652 // Transfer the destination register operand.
653 MIB.addOperand(MI.getOperand(OpIdx++));
654 if (IsExt)
655 MIB.addOperand(MI.getOperand(OpIdx++));
656
657 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
658 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
659 unsigned D0, D1, D2, D3;
660 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach60d99a52011-12-15 22:27:11 +0000661 MIB.addReg(D0);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000662
663 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000664 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000665
Bob Wilson823611b2010-09-16 04:25:37 +0000666 // Copy the predicate operands.
667 MIB.addOperand(MI.getOperand(OpIdx++));
668 MIB.addOperand(MI.getOperand(OpIdx++));
669
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000670 if (SrcIsKill) // Add an implicit kill for the super-reg.
671 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000672 TransferImpOps(MI, MIB, MIB);
673 MI.eraseFromParent();
674}
675
Evan Cheng9fe20092011-01-20 08:34:58 +0000676void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
677 MachineBasicBlock::iterator &MBBI) {
678 MachineInstr &MI = *MBBI;
679 unsigned Opcode = MI.getOpcode();
680 unsigned PredReg = 0;
681 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
682 unsigned DstReg = MI.getOperand(0).getReg();
683 bool DstIsDead = MI.getOperand(0).isDead();
684 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
685 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
686 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000687
Evan Cheng9fe20092011-01-20 08:34:58 +0000688 if (!STI->hasV6T2Ops() &&
689 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
690 // Expand into a movi + orr.
691 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
692 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
693 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
694 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000695
Evan Cheng9fe20092011-01-20 08:34:58 +0000696 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
697 unsigned ImmVal = (unsigned)MO.getImm();
698 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
699 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
700 LO16 = LO16.addImm(SOImmValV1);
701 HI16 = HI16.addImm(SOImmValV2);
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000702 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
703 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000704 LO16.addImm(Pred).addReg(PredReg).addReg(0);
705 HI16.addImm(Pred).addReg(PredReg).addReg(0);
706 TransferImpOps(MI, LO16, HI16);
707 MI.eraseFromParent();
708 return;
709 }
710
711 unsigned LO16Opc = 0;
712 unsigned HI16Opc = 0;
713 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
714 LO16Opc = ARM::t2MOVi16;
715 HI16Opc = ARM::t2MOVTi16;
716 } else {
717 LO16Opc = ARM::MOVi16;
718 HI16Opc = ARM::MOVTi16;
719 }
720
721 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
722 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
723 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
724 .addReg(DstReg);
725
726 if (MO.isImm()) {
727 unsigned Imm = MO.getImm();
728 unsigned Lo16 = Imm & 0xffff;
729 unsigned Hi16 = (Imm >> 16) & 0xffff;
730 LO16 = LO16.addImm(Lo16);
731 HI16 = HI16.addImm(Hi16);
732 } else {
733 const GlobalValue *GV = MO.getGlobal();
734 unsigned TF = MO.getTargetFlags();
735 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
736 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
737 }
738
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000739 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
740 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000741 LO16.addImm(Pred).addReg(PredReg);
742 HI16.addImm(Pred).addReg(PredReg);
743
744 TransferImpOps(MI, LO16, HI16);
745 MI.eraseFromParent();
746}
747
748bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
749 MachineBasicBlock::iterator MBBI) {
750 MachineInstr &MI = *MBBI;
751 unsigned Opcode = MI.getOpcode();
752 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000753 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000754 return false;
Jim Grosbachf219f312011-03-11 23:09:50 +0000755 case ARM::VMOVScc:
756 case ARM::VMOVDcc: {
757 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
758 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
759 MI.getOperand(1).getReg())
760 .addReg(MI.getOperand(2).getReg(),
761 getKillRegState(MI.getOperand(2).isKill()))
762 .addImm(MI.getOperand(3).getImm()) // 'pred'
763 .addReg(MI.getOperand(4).getReg());
764
765 MI.eraseFromParent();
766 return true;
767 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000768 case ARM::t2MOVCCr:
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000769 case ARM::MOVCCr: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000770 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
771 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000772 MI.getOperand(1).getReg())
773 .addReg(MI.getOperand(2).getReg(),
774 getKillRegState(MI.getOperand(2).isKill()))
775 .addImm(MI.getOperand(3).getImm()) // 'pred'
776 .addReg(MI.getOperand(4).getReg())
777 .addReg(0); // 's' bit
778
779 MI.eraseFromParent();
780 return true;
781 }
Owen Anderson152d4a42011-07-21 23:38:37 +0000782 case ARM::MOVCCsi: {
783 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
784 (MI.getOperand(1).getReg()))
785 .addReg(MI.getOperand(2).getReg(),
786 getKillRegState(MI.getOperand(2).isKill()))
787 .addImm(MI.getOperand(3).getImm())
788 .addImm(MI.getOperand(4).getImm()) // 'pred'
789 .addReg(MI.getOperand(5).getReg())
790 .addReg(0); // 's' bit
791
792 MI.eraseFromParent();
793 return true;
794 }
795
Owen Anderson92a20222011-07-21 18:54:16 +0000796 case ARM::MOVCCsr: {
Owen Anderson152d4a42011-07-21 23:38:37 +0000797 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000798 (MI.getOperand(1).getReg()))
799 .addReg(MI.getOperand(2).getReg(),
800 getKillRegState(MI.getOperand(2).isKill()))
801 .addReg(MI.getOperand(3).getReg(),
802 getKillRegState(MI.getOperand(3).isKill()))
803 .addImm(MI.getOperand(4).getImm())
804 .addImm(MI.getOperand(5).getImm()) // 'pred'
805 .addReg(MI.getOperand(6).getReg())
806 .addReg(0); // 's' bit
807
808 MI.eraseFromParent();
809 return true;
810 }
Jim Grosbach39062762011-03-11 01:09:28 +0000811 case ARM::MOVCCi16: {
812 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16),
813 MI.getOperand(1).getReg())
814 .addImm(MI.getOperand(2).getImm())
815 .addImm(MI.getOperand(3).getImm()) // 'pred'
816 .addReg(MI.getOperand(4).getReg());
817
818 MI.eraseFromParent();
819 return true;
820 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000821 case ARM::t2MOVCCi:
Jim Grosbach39062762011-03-11 01:09:28 +0000822 case ARM::MOVCCi: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000823 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
824 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach39062762011-03-11 01:09:28 +0000825 MI.getOperand(1).getReg())
826 .addImm(MI.getOperand(2).getImm())
827 .addImm(MI.getOperand(3).getImm()) // 'pred'
828 .addReg(MI.getOperand(4).getReg())
829 .addReg(0); // 's' bit
830
831 MI.eraseFromParent();
832 return true;
833 }
Jim Grosbache672ff82011-03-11 19:55:55 +0000834 case ARM::MVNCCi: {
835 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi),
836 MI.getOperand(1).getReg())
837 .addImm(MI.getOperand(2).getImm())
838 .addImm(MI.getOperand(3).getImm()) // 'pred'
839 .addReg(MI.getOperand(4).getReg())
840 .addReg(0); // 's' bit
841
842 MI.eraseFromParent();
843 return true;
844 }
Bob Wilsonf4aea8f2011-12-22 23:39:48 +0000845 case ARM::Int_eh_sjlj_dispatchsetup:
846 case ARM::Int_eh_sjlj_dispatchsetup_nofp:
847 case ARM::tInt_eh_sjlj_dispatchsetup: {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000848 MachineFunction &MF = *MI.getParent()->getParent();
849 const ARMBaseInstrInfo *AII =
850 static_cast<const ARMBaseInstrInfo*>(TII);
851 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
852 // For functions using a base pointer, we rematerialize it (via the frame
853 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
854 // for us. Otherwise, expand to nothing.
855 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000856 int32_t NumBytes = AFI->getFramePtrSpillOffset();
857 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000858 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000859 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000860
861 if (AFI->isThumb2Function()) {
862 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
863 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
864 } else if (AFI->isThumbFunction()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000865 llvm::emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
866 FramePtr, -NumBytes, *TII, RI);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000867 } else {
868 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
869 FramePtr, -NumBytes, ARMCC::AL, 0,
870 *TII);
871 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000872 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000873 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000874 MachineFrameInfo *MFI = MF.getFrameInfo();
875 unsigned MaxAlign = MFI->getMaxAlignment();
876 assert (!AFI->isThumb1OnlyFunction());
877 // Emit bic r6, r6, MaxAlign
878 unsigned bicOpc = AFI->isThumbFunction() ?
879 ARM::t2BICri : ARM::BICri;
880 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
881 TII->get(bicOpc), ARM::R6)
882 .addReg(ARM::R6, RegState::Kill)
883 .addImm(MaxAlign-1)));
884 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000885
886 }
887 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000888 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000889 }
890
Jim Grosbach7032f922010-10-14 22:57:13 +0000891 case ARM::MOVsrl_flag:
892 case ARM::MOVsra_flag: {
893 // These are just fancy MOVs insructions.
Owen Anderson152d4a42011-07-21 23:38:37 +0000894 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000895 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000896 .addOperand(MI.getOperand(1))
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000897 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
898 ARM_AM::lsr : ARM_AM::asr),
899 1)))
Evan Cheng9fe20092011-01-20 08:34:58 +0000900 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000901 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000902 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000903 }
904 case ARM::RRX: {
905 // This encodes as "MOVs Rd, Rm, rrx
906 MachineInstrBuilder MIB =
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000907 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach7032f922010-10-14 22:57:13 +0000908 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000909 .addOperand(MI.getOperand(1))
Evan Cheng9fe20092011-01-20 08:34:58 +0000910 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000911 .addReg(0);
912 TransferImpOps(MI, MIB, MIB);
913 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000914 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000915 }
Jim Grosbachff97eb02011-06-30 19:38:01 +0000916 case ARM::tTPsoft:
Jason W Kima0871e72010-12-08 23:14:44 +0000917 case ARM::TPsoft: {
Owen Anderson971b83b2011-02-08 22:39:40 +0000918 MachineInstrBuilder MIB =
Jason W Kima0871e72010-12-08 23:14:44 +0000919 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbachff97eb02011-06-30 19:38:01 +0000920 TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL))
Jason W Kima0871e72010-12-08 23:14:44 +0000921 .addExternalSymbol("__aeabi_read_tp", 0);
922
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000923 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kima0871e72010-12-08 23:14:44 +0000924 TransferImpOps(MI, MIB, MIB);
925 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000926 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000927 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000928 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000929 case ARM::t2LDRpci_pic: {
930 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson971b83b2011-02-08 22:39:40 +0000931 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Chengb9803a82009-11-06 23:52:48 +0000932 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000933 bool DstIsDead = MI.getOperand(0).isDead();
934 MachineInstrBuilder MIB1 =
Owen Anderson971b83b2011-02-08 22:39:40 +0000935 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
936 TII->get(NewLdOpc), DstReg)
937 .addOperand(MI.getOperand(1)));
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000938 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng43130072010-05-12 23:13:12 +0000939 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
940 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000941 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000942 .addReg(DstReg)
943 .addOperand(MI.getOperand(2));
944 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000945 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000946 return true;
947 }
948
Evan Cheng53519f02011-01-21 18:55:51 +0000949 case ARM::MOV_ga_dyn:
950 case ARM::MOV_ga_pcrel:
951 case ARM::MOV_ga_pcrel_ldr:
952 case ARM::t2MOV_ga_dyn:
953 case ARM::t2MOV_ga_pcrel: {
954 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000955 unsigned LabelId = AFI->createPICLabelUId();
956 unsigned DstReg = MI.getOperand(0).getReg();
957 bool DstIsDead = MI.getOperand(0).isDead();
958 const MachineOperand &MO1 = MI.getOperand(1);
959 const GlobalValue *GV = MO1.getGlobal();
960 unsigned TF = MO1.getTargetFlags();
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000961 bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode!=ARM::t2MOV_ga_dyn);
Evan Cheng53519f02011-01-21 18:55:51 +0000962 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
963 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000964 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Evan Cheng53519f02011-01-21 18:55:51 +0000965 unsigned LO16TF = isPIC
966 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
967 unsigned HI16TF = isPIC
968 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000969 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000970 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000971 : ARM::tPICADD;
972 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
973 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000974 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000975 .addImm(LabelId);
976 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000977 TII->get(HI16Opc), DstReg)
978 .addReg(DstReg)
979 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
980 .addImm(LabelId);
981 if (!isPIC) {
982 TransferImpOps(MI, MIB1, MIB2);
983 MI.eraseFromParent();
984 return true;
985 }
986
987 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000988 TII->get(PICAddOpc))
989 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
990 .addReg(DstReg).addImm(LabelId);
991 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000992 AddDefaultPred(MIB3);
993 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000994 MIB2->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000995 }
Evan Cheng53519f02011-01-21 18:55:51 +0000996 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000997 MI.eraseFromParent();
998 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000999 }
Evan Cheng43130072010-05-12 23:13:12 +00001000
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +00001001 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +00001002 case ARM::MOVCCi32imm:
1003 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001004 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +00001005 ExpandMOV32BitImm(MBB, MBBI);
1006 return true;
Evan Chengd929f772010-05-13 00:17:02 +00001007
Owen Anderson848b0c32011-03-29 16:45:53 +00001008 case ARM::VLDMQIA: {
1009 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001010 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001011 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001012 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001013
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001014 // Grab the Q register destination.
1015 bool DstIsDead = MI.getOperand(OpIdx).isDead();
1016 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001017
1018 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001019 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001020
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001021 // Copy the predicate operands.
1022 MIB.addOperand(MI.getOperand(OpIdx++));
1023 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001024
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001025 // Add the destination operands (D subregs).
1026 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1027 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1028 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1029 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001030
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001031 // Add an implicit def for the super-register.
1032 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1033 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen20273792011-12-17 00:07:02 +00001034 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001035 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001036 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001037 }
1038
Owen Anderson848b0c32011-03-29 16:45:53 +00001039 case ARM::VSTMQIA: {
1040 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001041 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001042 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001043 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001044
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001045 // Grab the Q register source.
1046 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1047 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001048
1049 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001050 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001051
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001052 // Copy the predicate operands.
1053 MIB.addOperand(MI.getOperand(OpIdx++));
1054 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001055
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001056 // Add the source operands (D subregs).
1057 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1058 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1059 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001060
Chris Lattnerd7d030a2011-04-29 05:24:29 +00001061 if (SrcIsKill) // Add an implicit kill for the Q register.
1062 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001063
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001064 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen20273792011-12-17 00:07:02 +00001065 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001066 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001067 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001068 }
Jim Grosbach65dc3032010-10-06 21:16:16 +00001069 case ARM::VDUPfqf:
1070 case ARM::VDUPfdf:{
Jim Grosbach8b8515c2011-03-11 20:31:17 +00001071 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1072 ARM::VDUPLN32d;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001073 MachineInstrBuilder MIB =
1074 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1075 unsigned OpIdx = 0;
1076 unsigned SrcReg = MI.getOperand(1).getReg();
1077 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
1078 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbachb181ad32011-03-11 23:00:16 +00001079 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1080 &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +00001081 // The lane is [0,1] for the containing DReg superregister.
1082 // Copy the dst/src register operands.
1083 MIB.addOperand(MI.getOperand(OpIdx++));
1084 MIB.addReg(DReg);
1085 ++OpIdx;
1086 // Add the lane select operand.
1087 MIB.addImm(Lane);
1088 // Add the predicate operands.
1089 MIB.addOperand(MI.getOperand(OpIdx++));
1090 MIB.addOperand(MI.getOperand(OpIdx++));
1091
1092 TransferImpOps(MI, MIB, MIB);
1093 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001094 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001095 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001096
Bob Wilsonffde0802010-09-02 16:00:54 +00001097 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001098 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001099 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001100 case ARM::VLD1q64Pseudo:
Jim Grosbach10b90a92011-10-24 21:45:13 +00001101 case ARM::VLD1q8PseudoWB_register:
1102 case ARM::VLD1q16PseudoWB_register:
1103 case ARM::VLD1q32PseudoWB_register:
1104 case ARM::VLD1q64PseudoWB_register:
1105 case ARM::VLD1q8PseudoWB_fixed:
1106 case ARM::VLD1q16PseudoWB_fixed:
1107 case ARM::VLD1q32PseudoWB_fixed:
1108 case ARM::VLD1q64PseudoWB_fixed:
Bob Wilsonffde0802010-09-02 16:00:54 +00001109 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001110 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001111 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001112 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001113 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001114 case ARM::VLD2q32Pseudo:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00001115 case ARM::VLD2d8PseudoWB_fixed:
1116 case ARM::VLD2d16PseudoWB_fixed:
1117 case ARM::VLD2d32PseudoWB_fixed:
1118 case ARM::VLD2q8PseudoWB_fixed:
1119 case ARM::VLD2q16PseudoWB_fixed:
1120 case ARM::VLD2q32PseudoWB_fixed:
1121 case ARM::VLD2d8PseudoWB_register:
1122 case ARM::VLD2d16PseudoWB_register:
1123 case ARM::VLD2d32PseudoWB_register:
1124 case ARM::VLD2q8PseudoWB_register:
1125 case ARM::VLD2q16PseudoWB_register:
1126 case ARM::VLD2q32PseudoWB_register:
Bob Wilsonf5721912010-09-03 18:16:02 +00001127 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001128 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001129 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001130 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001131 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001132 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001133 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001134 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001135 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001136 case ARM::VLD3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001137 case ARM::VLD3q8oddPseudo:
1138 case ARM::VLD3q16oddPseudo:
1139 case ARM::VLD3q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001140 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001141 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001142 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001143 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001144 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001145 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001146 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001147 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001148 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001149 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001150 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001151 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001152 case ARM::VLD4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001153 case ARM::VLD4q8oddPseudo:
1154 case ARM::VLD4q16oddPseudo:
1155 case ARM::VLD4q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001156 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001157 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001158 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +00001159 case ARM::VLD1DUPq8Pseudo:
1160 case ARM::VLD1DUPq16Pseudo:
1161 case ARM::VLD1DUPq32Pseudo:
Jim Grosbach096334e2011-11-30 19:35:44 +00001162 case ARM::VLD1DUPq8PseudoWB_fixed:
1163 case ARM::VLD1DUPq16PseudoWB_fixed:
1164 case ARM::VLD1DUPq32PseudoWB_fixed:
1165 case ARM::VLD1DUPq8PseudoWB_register:
1166 case ARM::VLD1DUPq16PseudoWB_register:
1167 case ARM::VLD1DUPq32PseudoWB_register:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001168 case ARM::VLD2DUPd8Pseudo:
1169 case ARM::VLD2DUPd16Pseudo:
1170 case ARM::VLD2DUPd32Pseudo:
Jim Grosbache6949b12011-12-21 19:40:55 +00001171 case ARM::VLD2DUPd8PseudoWB_fixed:
1172 case ARM::VLD2DUPd16PseudoWB_fixed:
1173 case ARM::VLD2DUPd32PseudoWB_fixed:
1174 case ARM::VLD2DUPd8PseudoWB_register:
1175 case ARM::VLD2DUPd16PseudoWB_register:
1176 case ARM::VLD2DUPd32PseudoWB_register:
Bob Wilson86c6d802010-11-29 19:35:29 +00001177 case ARM::VLD3DUPd8Pseudo:
1178 case ARM::VLD3DUPd16Pseudo:
1179 case ARM::VLD3DUPd32Pseudo:
1180 case ARM::VLD3DUPd8Pseudo_UPD:
1181 case ARM::VLD3DUPd16Pseudo_UPD:
1182 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001183 case ARM::VLD4DUPd8Pseudo:
1184 case ARM::VLD4DUPd16Pseudo:
1185 case ARM::VLD4DUPd32Pseudo:
1186 case ARM::VLD4DUPd8Pseudo_UPD:
1187 case ARM::VLD4DUPd16Pseudo_UPD:
1188 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001189 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001190 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001191
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001192 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001193 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001194 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001195 case ARM::VST1q64Pseudo:
Jim Grosbach4334e032011-10-31 21:50:31 +00001196 case ARM::VST1q8PseudoWB_fixed:
1197 case ARM::VST1q16PseudoWB_fixed:
1198 case ARM::VST1q32PseudoWB_fixed:
1199 case ARM::VST1q64PseudoWB_fixed:
1200 case ARM::VST1q8PseudoWB_register:
1201 case ARM::VST1q16PseudoWB_register:
1202 case ARM::VST1q32PseudoWB_register:
1203 case ARM::VST1q64PseudoWB_register:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001204 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001205 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001206 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001207 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001208 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001209 case ARM::VST2q32Pseudo:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001210 case ARM::VST2d8PseudoWB_fixed:
1211 case ARM::VST2d16PseudoWB_fixed:
1212 case ARM::VST2d32PseudoWB_fixed:
1213 case ARM::VST2q8PseudoWB_fixed:
1214 case ARM::VST2q16PseudoWB_fixed:
1215 case ARM::VST2q32PseudoWB_fixed:
1216 case ARM::VST2d8PseudoWB_register:
1217 case ARM::VST2d16PseudoWB_register:
1218 case ARM::VST2d32PseudoWB_register:
1219 case ARM::VST2q8PseudoWB_register:
1220 case ARM::VST2q16PseudoWB_register:
1221 case ARM::VST2q32PseudoWB_register:
Bob Wilson01ba4612010-08-26 18:51:29 +00001222 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001223 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001224 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001225 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001226 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001227 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001228 case ARM::VST3d32Pseudo_UPD:
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001229 case ARM::VST1d64TPseudoWB_fixed:
1230 case ARM::VST1d64TPseudoWB_register:
Bob Wilson01ba4612010-08-26 18:51:29 +00001231 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001232 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001233 case ARM::VST3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001234 case ARM::VST3q8oddPseudo:
1235 case ARM::VST3q16oddPseudo:
1236 case ARM::VST3q32oddPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001237 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001238 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001239 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001240 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001241 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001242 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001243 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001244 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001245 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001246 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001247 case ARM::VST1d64QPseudoWB_fixed:
1248 case ARM::VST1d64QPseudoWB_register:
Bob Wilson709d5922010-08-25 23:27:42 +00001249 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001250 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001251 case ARM::VST4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001252 case ARM::VST4q8oddPseudo:
1253 case ARM::VST4q16oddPseudo:
1254 case ARM::VST4q32oddPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001255 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001256 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001257 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001258 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001259 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001260
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001261 case ARM::VLD1LNq8Pseudo:
1262 case ARM::VLD1LNq16Pseudo:
1263 case ARM::VLD1LNq32Pseudo:
1264 case ARM::VLD1LNq8Pseudo_UPD:
1265 case ARM::VLD1LNq16Pseudo_UPD:
1266 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001267 case ARM::VLD2LNd8Pseudo:
1268 case ARM::VLD2LNd16Pseudo:
1269 case ARM::VLD2LNd32Pseudo:
1270 case ARM::VLD2LNq16Pseudo:
1271 case ARM::VLD2LNq32Pseudo:
1272 case ARM::VLD2LNd8Pseudo_UPD:
1273 case ARM::VLD2LNd16Pseudo_UPD:
1274 case ARM::VLD2LNd32Pseudo_UPD:
1275 case ARM::VLD2LNq16Pseudo_UPD:
1276 case ARM::VLD2LNq32Pseudo_UPD:
1277 case ARM::VLD3LNd8Pseudo:
1278 case ARM::VLD3LNd16Pseudo:
1279 case ARM::VLD3LNd32Pseudo:
1280 case ARM::VLD3LNq16Pseudo:
1281 case ARM::VLD3LNq32Pseudo:
1282 case ARM::VLD3LNd8Pseudo_UPD:
1283 case ARM::VLD3LNd16Pseudo_UPD:
1284 case ARM::VLD3LNd32Pseudo_UPD:
1285 case ARM::VLD3LNq16Pseudo_UPD:
1286 case ARM::VLD3LNq32Pseudo_UPD:
1287 case ARM::VLD4LNd8Pseudo:
1288 case ARM::VLD4LNd16Pseudo:
1289 case ARM::VLD4LNd32Pseudo:
1290 case ARM::VLD4LNq16Pseudo:
1291 case ARM::VLD4LNq32Pseudo:
1292 case ARM::VLD4LNd8Pseudo_UPD:
1293 case ARM::VLD4LNd16Pseudo_UPD:
1294 case ARM::VLD4LNd32Pseudo_UPD:
1295 case ARM::VLD4LNq16Pseudo_UPD:
1296 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001297 case ARM::VST1LNq8Pseudo:
1298 case ARM::VST1LNq16Pseudo:
1299 case ARM::VST1LNq32Pseudo:
1300 case ARM::VST1LNq8Pseudo_UPD:
1301 case ARM::VST1LNq16Pseudo_UPD:
1302 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001303 case ARM::VST2LNd8Pseudo:
1304 case ARM::VST2LNd16Pseudo:
1305 case ARM::VST2LNd32Pseudo:
1306 case ARM::VST2LNq16Pseudo:
1307 case ARM::VST2LNq32Pseudo:
1308 case ARM::VST2LNd8Pseudo_UPD:
1309 case ARM::VST2LNd16Pseudo_UPD:
1310 case ARM::VST2LNd32Pseudo_UPD:
1311 case ARM::VST2LNq16Pseudo_UPD:
1312 case ARM::VST2LNq32Pseudo_UPD:
1313 case ARM::VST3LNd8Pseudo:
1314 case ARM::VST3LNd16Pseudo:
1315 case ARM::VST3LNd32Pseudo:
1316 case ARM::VST3LNq16Pseudo:
1317 case ARM::VST3LNq32Pseudo:
1318 case ARM::VST3LNd8Pseudo_UPD:
1319 case ARM::VST3LNd16Pseudo_UPD:
1320 case ARM::VST3LNd32Pseudo_UPD:
1321 case ARM::VST3LNq16Pseudo_UPD:
1322 case ARM::VST3LNq32Pseudo_UPD:
1323 case ARM::VST4LNd8Pseudo:
1324 case ARM::VST4LNd16Pseudo:
1325 case ARM::VST4LNd32Pseudo:
1326 case ARM::VST4LNq16Pseudo:
1327 case ARM::VST4LNq32Pseudo:
1328 case ARM::VST4LNd8Pseudo_UPD:
1329 case ARM::VST4LNd16Pseudo_UPD:
1330 case ARM::VST4LNd32Pseudo_UPD:
1331 case ARM::VST4LNq16Pseudo_UPD:
1332 case ARM::VST4LNq32Pseudo_UPD:
1333 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001334 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001335
Jim Grosbach60d99a52011-12-15 22:27:11 +00001336 case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false); return true;
1337 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1338 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
1339 case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true); return true;
1340 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1341 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Evan Cheng9fe20092011-01-20 08:34:58 +00001342 }
Bob Wilson709d5922010-08-25 23:27:42 +00001343
Evan Cheng9fe20092011-01-20 08:34:58 +00001344 return false;
1345}
1346
1347bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1348 bool Modified = false;
1349
1350 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1351 while (MBBI != E) {
1352 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1353 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001354 MBBI = NMBBI;
1355 }
1356
1357 return Modified;
1358}
1359
1360bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001361 const TargetMachine &TM = MF.getTarget();
1362 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1363 TRI = TM.getRegisterInfo();
1364 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001365 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001366
1367 bool Modified = false;
1368 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1369 ++MFI)
1370 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +00001371 if (VerifyARMPseudo)
1372 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Chengb9803a82009-11-06 23:52:48 +00001373 return Modified;
1374}
1375
1376/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1377/// expansion pass.
1378FunctionPass *llvm::createARMExpandPseudoPass() {
1379 return new ARMExpandPseudo();
1380}