blob: 057d9bfb1acbd0ae553b180f068d11390f423840 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilson9f6c4c12010-02-18 06:05:53 +000096def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
97 SDTCisSameAs<0, 2>]>;
98def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
99def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
100
Bob Wilsoncba270d2010-07-13 21:16:48 +0000101def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
102 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000103 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000104 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
105 return (EltBits == 32 && EltVal == 0);
106}]>;
107
108def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
109 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000110 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000111 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
112 return (EltBits == 8 && EltVal == 0xff);
113}]>;
114
Bob Wilson5bafff32009-06-22 23:27:02 +0000115//===----------------------------------------------------------------------===//
116// NEON operand definitions
117//===----------------------------------------------------------------------===//
118
Bob Wilson1a913ed2010-06-11 21:34:50 +0000119def nModImm : Operand<i32> {
120 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000121}
122
Bob Wilson5bafff32009-06-22 23:27:02 +0000123//===----------------------------------------------------------------------===//
124// NEON load / store instructions
125//===----------------------------------------------------------------------===//
126
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000127let mayLoad = 1, neverHasSideEffects = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000128// Use vldmia to load a Q register as a D register pair.
129// This is equivalent to VLDMD except that it has a Q register operand
130// instead of a pair of D registers.
131def VLDMQ
132 : AXDI5<(outs QPR:$dst), (ins addrmode5:$addr, pred:$p),
133 IndexModeNone, IIC_fpLoadm,
134 "vldm${addr:submode}${p}\t${addr:base}, ${dst:dregpair}", "", []>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000135
136// Use vld1 to load a Q register as a D register pair.
137// This alternative to VLDMQ allows an alignment to be specified.
138// This is equivalent to VLD1q64 except that it has a Q register operand.
139def VLD1q
140 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
141 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000142} // mayLoad = 1, neverHasSideEffects = 1
Bob Wilson621f1952010-03-23 05:25:43 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayStore = 1, neverHasSideEffects = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000145// Use vstmia to store a Q register as a D register pair.
146// This is equivalent to VSTMD except that it has a Q register operand
147// instead of a pair of D registers.
148def VSTMQ
149 : AXDI5<(outs), (ins QPR:$src, addrmode5:$addr, pred:$p),
150 IndexModeNone, IIC_fpStorem,
151 "vstm${addr:submode}${p}\t${addr:base}, ${src:dregpair}", "", []>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000152
153// Use vst1 to store a Q register as a D register pair.
154// This alternative to VSTMQ allows an alignment to be specified.
155// This is equivalent to VST1q64 except that it has a Q register operand.
156def VST1q
157 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
158 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000159} // mayStore = 1, neverHasSideEffects = 1
Bob Wilson11d98992010-03-23 06:20:33 +0000160
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000161let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000162
Bob Wilson205a5ca2009-07-08 18:11:30 +0000163// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000164class VLD1D<bits<4> op7_4, string Dt>
165 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
166 (ins addrmode6:$addr), IIC_VLD1,
167 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
168class VLD1Q<bits<4> op7_4, string Dt>
169 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
170 (ins addrmode6:$addr), IIC_VLD1,
171 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000172
Bob Wilson621f1952010-03-23 05:25:43 +0000173def VLD1d8 : VLD1D<0b0000, "8">;
174def VLD1d16 : VLD1D<0b0100, "16">;
175def VLD1d32 : VLD1D<0b1000, "32">;
176def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000177
Bob Wilson621f1952010-03-23 05:25:43 +0000178def VLD1q8 : VLD1Q<0b0000, "8">;
179def VLD1q16 : VLD1Q<0b0100, "16">;
180def VLD1q32 : VLD1Q<0b1000, "32">;
181def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000182
183// ...with address register writeback:
184class VLD1DWB<bits<4> op7_4, string Dt>
185 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000186 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
187 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000188 "$addr.addr = $wb", []>;
189class VLD1QWB<bits<4> op7_4, string Dt>
190 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000191 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
192 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000193 "$addr.addr = $wb", []>;
194
195def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
196def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
197def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
198def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
199
200def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
201def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
202def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
203def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000204
Bob Wilson052ba452010-03-22 18:22:06 +0000205// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000206class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000207 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000208 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000209 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000210class VLD1D3WB<bits<4> op7_4, string Dt>
211 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000212 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000213 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000214
215def VLD1d8T : VLD1D3<0b0000, "8">;
216def VLD1d16T : VLD1D3<0b0100, "16">;
217def VLD1d32T : VLD1D3<0b1000, "32">;
218def VLD1d64T : VLD1D3<0b1100, "64">;
219
220def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
221def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
222def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000223def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000224
225// ...with 4 registers (some of these are only for the disassembler):
226class VLD1D4<bits<4> op7_4, string Dt>
227 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
228 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
229 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000230class VLD1D4WB<bits<4> op7_4, string Dt>
231 : NLdSt<0,0b10,0b0010,op7_4,
232 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000233 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
234 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000235 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000236
Bob Wilson052ba452010-03-22 18:22:06 +0000237def VLD1d8Q : VLD1D4<0b0000, "8">;
238def VLD1d16Q : VLD1D4<0b0100, "16">;
239def VLD1d32Q : VLD1D4<0b1000, "32">;
240def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000241
242def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
243def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
244def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000245def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000246
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000247// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000248class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
249 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000250 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000251 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
252class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000253 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000254 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000255 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000256 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000257
Bob Wilson00bf1d92010-03-20 18:14:26 +0000258def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
259def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
260def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000261
Bob Wilson95808322010-03-18 20:18:39 +0000262def VLD2q8 : VLD2Q<0b0000, "8">;
263def VLD2q16 : VLD2Q<0b0100, "16">;
264def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000265
Bob Wilson92cb9322010-03-20 20:10:51 +0000266// ...with address register writeback:
267class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
268 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000269 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
270 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000271 "$addr.addr = $wb", []>;
272class VLD2QWB<bits<4> op7_4, string Dt>
273 : NLdSt<0, 0b10, 0b0011, op7_4,
274 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000275 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
276 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000277 "$addr.addr = $wb", []>;
278
279def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
280def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
281def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000282
283def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
284def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
285def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
286
Bob Wilson00bf1d92010-03-20 18:14:26 +0000287// ...with double-spaced registers (for disassembly only):
288def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
289def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
290def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000291def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
292def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
293def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000294
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000295// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000296class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
297 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000298 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000299 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000300
Bob Wilson00bf1d92010-03-20 18:14:26 +0000301def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
302def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
303def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000304
Bob Wilson92cb9322010-03-20 20:10:51 +0000305// ...with address register writeback:
306class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
307 : NLdSt<0, 0b10, op11_8, op7_4,
308 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000309 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
310 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000311 "$addr.addr = $wb", []>;
312
313def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
314def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
315def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000316
317// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000318def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
319def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
320def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000321def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
322def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
323def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000324
Bob Wilson92cb9322010-03-20 20:10:51 +0000325// ...alternate versions to be allocated odd register numbers:
326def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
327def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
328def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000329
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000330// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000331class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
332 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000333 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000334 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000335 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000336
Bob Wilson00bf1d92010-03-20 18:14:26 +0000337def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
338def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
339def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000340
Bob Wilson92cb9322010-03-20 20:10:51 +0000341// ...with address register writeback:
342class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
343 : NLdSt<0, 0b10, op11_8, op7_4,
344 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000345 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
346 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000347 "$addr.addr = $wb", []>;
348
349def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
350def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
351def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000352
353// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000354def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
355def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
356def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000357def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
358def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
359def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360
Bob Wilson92cb9322010-03-20 20:10:51 +0000361// ...alternate versions to be allocated odd register numbers:
362def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
363def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
364def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000365
366// VLD1LN : Vector Load (single element to one lane)
367// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000368
Bob Wilson243fcc52009-09-01 04:26:28 +0000369// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000370class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
371 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000372 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
373 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
374 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000375
Bob Wilson39842552010-03-22 16:43:10 +0000376def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
377def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
378def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000379
Bob Wilson41315282010-03-20 20:39:53 +0000380// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000381def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
382def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000383
Bob Wilson41315282010-03-20 20:39:53 +0000384// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000385def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
386def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000387
Bob Wilsona1023642010-03-20 20:47:18 +0000388// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000389class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
390 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000391 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000392 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000393 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000394 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
395
Bob Wilson39842552010-03-22 16:43:10 +0000396def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
397def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
398def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000399
Bob Wilson39842552010-03-22 16:43:10 +0000400def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
401def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000402
Bob Wilson243fcc52009-09-01 04:26:28 +0000403// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000404class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
405 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000406 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
407 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
408 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
409 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000410
Bob Wilson39842552010-03-22 16:43:10 +0000411def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
412def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
413def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000414
Bob Wilson41315282010-03-20 20:39:53 +0000415// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000416def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
417def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000418
Bob Wilson41315282010-03-20 20:39:53 +0000419// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000420def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
421def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000422
Bob Wilsona1023642010-03-20 20:47:18 +0000423// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000424class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
425 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000426 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000427 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000428 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
429 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000430 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000431 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
432 []>;
433
Bob Wilson39842552010-03-22 16:43:10 +0000434def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
435def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
436def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000437
Bob Wilson39842552010-03-22 16:43:10 +0000438def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
439def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000440
Bob Wilson243fcc52009-09-01 04:26:28 +0000441// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000442class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
443 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000444 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
445 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
446 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000447 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000448 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000449
Bob Wilson39842552010-03-22 16:43:10 +0000450def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
451def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
452def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000453
Bob Wilson41315282010-03-20 20:39:53 +0000454// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000455def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
456def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000457
Bob Wilson41315282010-03-20 20:39:53 +0000458// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000459def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
460def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000461
Bob Wilsona1023642010-03-20 20:47:18 +0000462// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000463class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
464 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000465 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000466 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000467 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
468 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000469"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000470"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
471 []>;
472
Bob Wilson39842552010-03-22 16:43:10 +0000473def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
474def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
475def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000476
Bob Wilson39842552010-03-22 16:43:10 +0000477def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
478def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000479
Bob Wilsonb07c1712009-10-07 21:53:04 +0000480// VLD1DUP : Vector Load (single element to all lanes)
481// VLD2DUP : Vector Load (single 2-element structure to all lanes)
482// VLD3DUP : Vector Load (single 3-element structure to all lanes)
483// VLD4DUP : Vector Load (single 4-element structure to all lanes)
484// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000486
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000487let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000488
Bob Wilson709d5922010-08-25 23:27:42 +0000489// Classes for VST* pseudo-instructions with multi-register operands.
490// These are expanded to real instructions after register allocation.
491class VSTQQPseudo
492 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), IIC_VST, "">;
493class VSTQQWBPseudo
494 : PseudoNLdSt<(outs GPR:$wb),
495 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), IIC_VST,
496 "$addr.addr = $wb">;
497class VSTQQQQWBPseudo
498 : PseudoNLdSt<(outs GPR:$wb),
499 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VST,
500 "$addr.addr = $wb">;
501
Bob Wilson11d98992010-03-23 06:20:33 +0000502// VST1 : Vector Store (multiple single elements)
503class VST1D<bits<4> op7_4, string Dt>
504 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
505 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
506class VST1Q<bits<4> op7_4, string Dt>
507 : NLdSt<0,0b00,0b1010,op7_4, (outs),
508 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
509 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
510
511def VST1d8 : VST1D<0b0000, "8">;
512def VST1d16 : VST1D<0b0100, "16">;
513def VST1d32 : VST1D<0b1000, "32">;
514def VST1d64 : VST1D<0b1100, "64">;
515
516def VST1q8 : VST1Q<0b0000, "8">;
517def VST1q16 : VST1Q<0b0100, "16">;
518def VST1q32 : VST1Q<0b1000, "32">;
519def VST1q64 : VST1Q<0b1100, "64">;
520
Bob Wilson25eb5012010-03-20 20:54:36 +0000521// ...with address register writeback:
522class VST1DWB<bits<4> op7_4, string Dt>
523 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000524 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
525 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000526class VST1QWB<bits<4> op7_4, string Dt>
527 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000528 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
529 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000530
531def VST1d8_UPD : VST1DWB<0b0000, "8">;
532def VST1d16_UPD : VST1DWB<0b0100, "16">;
533def VST1d32_UPD : VST1DWB<0b1000, "32">;
534def VST1d64_UPD : VST1DWB<0b1100, "64">;
535
536def VST1q8_UPD : VST1QWB<0b0000, "8">;
537def VST1q16_UPD : VST1QWB<0b0100, "16">;
538def VST1q32_UPD : VST1QWB<0b1000, "32">;
539def VST1q64_UPD : VST1QWB<0b1100, "64">;
540
Bob Wilson052ba452010-03-22 18:22:06 +0000541// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000542class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000543 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000544 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000545 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000546class VST1D3WB<bits<4> op7_4, string Dt>
547 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000548 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000549 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000550 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000551 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000552
553def VST1d8T : VST1D3<0b0000, "8">;
554def VST1d16T : VST1D3<0b0100, "16">;
555def VST1d32T : VST1D3<0b1000, "32">;
556def VST1d64T : VST1D3<0b1100, "64">;
557
558def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
559def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
560def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
561def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
562
Bob Wilson01ba4612010-08-26 18:51:29 +0000563def VST1d64TPseudo : VSTQQPseudo;
564def VST1d64TPseudo_UPD : VSTQQWBPseudo;
565
Bob Wilson052ba452010-03-22 18:22:06 +0000566// ...with 4 registers (some of these are only for the disassembler):
567class VST1D4<bits<4> op7_4, string Dt>
568 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
569 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
570 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
571 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000572class VST1D4WB<bits<4> op7_4, string Dt>
573 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000574 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000575 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000576 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000577 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000578
Bob Wilson052ba452010-03-22 18:22:06 +0000579def VST1d8Q : VST1D4<0b0000, "8">;
580def VST1d16Q : VST1D4<0b0100, "16">;
581def VST1d32Q : VST1D4<0b1000, "32">;
582def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000583
584def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
585def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
586def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000587def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000588
Bob Wilson70e48b22010-08-26 05:33:30 +0000589def VST1d64QPseudo : VSTQQPseudo;
590def VST1d64QPseudo_UPD : VSTQQWBPseudo;
591
Bob Wilsonb36ec862009-08-06 18:47:44 +0000592// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000593class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
594 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
595 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
596 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000597class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000598 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000599 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000600 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000601 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000602
Bob Wilson068b18b2010-03-20 21:15:48 +0000603def VST2d8 : VST2D<0b1000, 0b0000, "8">;
604def VST2d16 : VST2D<0b1000, 0b0100, "16">;
605def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000606
Bob Wilson95808322010-03-18 20:18:39 +0000607def VST2q8 : VST2Q<0b0000, "8">;
608def VST2q16 : VST2Q<0b0100, "16">;
609def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000610
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000611// ...with address register writeback:
612class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
613 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000614 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
615 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000616 "$addr.addr = $wb", []>;
617class VST2QWB<bits<4> op7_4, string Dt>
618 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000619 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000620 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000621 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000622 "$addr.addr = $wb", []>;
623
624def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
625def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
626def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000627
628def VST2q8_UPD : VST2QWB<0b0000, "8">;
629def VST2q16_UPD : VST2QWB<0b0100, "16">;
630def VST2q32_UPD : VST2QWB<0b1000, "32">;
631
Bob Wilson068b18b2010-03-20 21:15:48 +0000632// ...with double-spaced registers (for disassembly only):
633def VST2b8 : VST2D<0b1001, 0b0000, "8">;
634def VST2b16 : VST2D<0b1001, 0b0100, "16">;
635def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000636def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
637def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
638def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000639
Bob Wilsonb36ec862009-08-06 18:47:44 +0000640// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000641class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
642 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000643 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000644 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000645
Bob Wilson068b18b2010-03-20 21:15:48 +0000646def VST3d8 : VST3D<0b0100, 0b0000, "8">;
647def VST3d16 : VST3D<0b0100, 0b0100, "16">;
648def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000649
Bob Wilson01ba4612010-08-26 18:51:29 +0000650def VST3d8Pseudo : VSTQQPseudo;
651def VST3d16Pseudo : VSTQQPseudo;
652def VST3d32Pseudo : VSTQQPseudo;
653
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000654// ...with address register writeback:
655class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
656 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000657 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000658 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000659 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000660 "$addr.addr = $wb", []>;
661
662def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
663def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
664def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000665
Bob Wilson01ba4612010-08-26 18:51:29 +0000666def VST3d8Pseudo_UPD : VSTQQWBPseudo;
667def VST3d16Pseudo_UPD : VSTQQWBPseudo;
668def VST3d32Pseudo_UPD : VSTQQWBPseudo;
669
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000670// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000671def VST3q8 : VST3D<0b0101, 0b0000, "8">;
672def VST3q16 : VST3D<0b0101, 0b0100, "16">;
673def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000674def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
675def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
676def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000677
Bob Wilson01ba4612010-08-26 18:51:29 +0000678def VST3q8Pseudo_UPD : VSTQQQQWBPseudo;
679def VST3q16Pseudo_UPD : VSTQQQQWBPseudo;
680def VST3q32Pseudo_UPD : VSTQQQQWBPseudo;
681
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000682// ...alternate versions to be allocated odd register numbers:
Bob Wilson01ba4612010-08-26 18:51:29 +0000683def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo;
684def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo;
685def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilson66a70632009-10-07 20:30:08 +0000686
Bob Wilsonb36ec862009-08-06 18:47:44 +0000687// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000688class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
689 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000690 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000691 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000692 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000693
Bob Wilson068b18b2010-03-20 21:15:48 +0000694def VST4d8 : VST4D<0b0000, 0b0000, "8">;
695def VST4d16 : VST4D<0b0000, 0b0100, "16">;
696def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000697
Bob Wilson709d5922010-08-25 23:27:42 +0000698def VST4d8Pseudo : VSTQQPseudo;
699def VST4d16Pseudo : VSTQQPseudo;
700def VST4d32Pseudo : VSTQQPseudo;
701
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000702// ...with address register writeback:
703class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
704 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000705 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000706 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000707 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000708 "$addr.addr = $wb", []>;
709
710def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
711def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
712def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000713
Bob Wilson709d5922010-08-25 23:27:42 +0000714def VST4d8Pseudo_UPD : VSTQQWBPseudo;
715def VST4d16Pseudo_UPD : VSTQQWBPseudo;
716def VST4d32Pseudo_UPD : VSTQQWBPseudo;
717
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000718// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000719def VST4q8 : VST4D<0b0001, 0b0000, "8">;
720def VST4q16 : VST4D<0b0001, 0b0100, "16">;
721def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000722def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
723def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
724def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000725
Bob Wilson709d5922010-08-25 23:27:42 +0000726def VST4q8Pseudo_UPD : VSTQQQQWBPseudo;
727def VST4q16Pseudo_UPD : VSTQQQQWBPseudo;
728def VST4q32Pseudo_UPD : VSTQQQQWBPseudo;
729
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000730// ...alternate versions to be allocated odd register numbers:
Bob Wilson709d5922010-08-25 23:27:42 +0000731def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo;
732def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo;
733def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000734
735// VST1LN : Vector Store (single element from one lane)
736// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000737
Bob Wilson8a3198b2009-09-01 18:51:56 +0000738// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000739class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
740 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000741 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000742 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000743 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000744
Bob Wilson39842552010-03-22 16:43:10 +0000745def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
746def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
747def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000748
Bob Wilson41315282010-03-20 20:39:53 +0000749// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000750def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
751def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000752
Bob Wilson41315282010-03-20 20:39:53 +0000753// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000754def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
755def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000756
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000757// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000758class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
759 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000760 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000761 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000762 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000763 "$addr.addr = $wb", []>;
764
Bob Wilson39842552010-03-22 16:43:10 +0000765def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
766def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
767def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000768
Bob Wilson39842552010-03-22 16:43:10 +0000769def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
770def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000771
Bob Wilson8a3198b2009-09-01 18:51:56 +0000772// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000773class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
774 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000775 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000776 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000777 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000778
Bob Wilson39842552010-03-22 16:43:10 +0000779def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
780def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
781def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000782
Bob Wilson41315282010-03-20 20:39:53 +0000783// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000784def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
785def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000786
Bob Wilson41315282010-03-20 20:39:53 +0000787// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000788def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
789def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000790
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000791// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000792class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
793 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000794 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000795 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
796 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000797 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000798 "$addr.addr = $wb", []>;
799
Bob Wilson39842552010-03-22 16:43:10 +0000800def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
801def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
802def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000803
Bob Wilson39842552010-03-22 16:43:10 +0000804def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
805def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000806
Bob Wilson8a3198b2009-09-01 18:51:56 +0000807// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000808class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
809 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000810 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000811 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000812 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000813 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000814
Bob Wilson39842552010-03-22 16:43:10 +0000815def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
816def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
817def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000818
Bob Wilson41315282010-03-20 20:39:53 +0000819// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000820def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
821def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000822
Bob Wilson41315282010-03-20 20:39:53 +0000823// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000824def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
825def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000826
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000827// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000828class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
829 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000830 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000831 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
832 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000833 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000834 "$addr.addr = $wb", []>;
835
Bob Wilson39842552010-03-22 16:43:10 +0000836def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
837def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
838def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000839
Bob Wilson39842552010-03-22 16:43:10 +0000840def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
841def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000842
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000843} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000844
Bob Wilson205a5ca2009-07-08 18:11:30 +0000845
Bob Wilson5bafff32009-06-22 23:27:02 +0000846//===----------------------------------------------------------------------===//
847// NEON pattern fragments
848//===----------------------------------------------------------------------===//
849
850// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000851def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000852 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
853 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000854}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000855def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000856 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
857 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000858}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000859def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000860 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
861 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000862}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000863def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000864 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
865 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000866}]>;
867
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000868// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000869def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000870 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
871 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000872}]>;
873
Bob Wilson5bafff32009-06-22 23:27:02 +0000874// Translate lane numbers from Q registers to D subregs.
875def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000877}]>;
878def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000880}]>;
881def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000883}]>;
884
885//===----------------------------------------------------------------------===//
886// Instruction Classes
887//===----------------------------------------------------------------------===//
888
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000889// Basic 2-register operations: single-, double- and quad-register.
890class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
891 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
892 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000893 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
894 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
895 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000896class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000897 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
898 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000899 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
900 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
901 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000902class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000903 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
904 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000905 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
906 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
907 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000908
Bob Wilson69bfbd62010-02-17 22:42:54 +0000909// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000910class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000911 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000912 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000913 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
914 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000915 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000916 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
917class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000918 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000919 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000920 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
921 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000922 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000923 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
924
925// Narrow 2-register intrinsics.
926class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
927 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000928 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000929 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000930 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000931 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000932 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
933
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000934// Long 2-register operations (currently only used for VMOVL).
935class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
936 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
937 InstrItinClass itin, string OpcodeStr, string Dt,
938 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +0000939 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000940 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000941 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000942
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000943// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000944class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000945 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000946 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000947 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000948 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000949class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000950 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000951 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000952 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000953 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000954
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000955// Basic 3-register operations: single-, double- and quad-register.
956class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
957 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
958 SDNode OpNode, bit Commutable>
959 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000960 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
961 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000962 let isCommutable = Commutable;
963}
964
Bob Wilson5bafff32009-06-22 23:27:02 +0000965class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000966 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000967 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000968 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000969 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000970 OpcodeStr, Dt, "$dst, $src1, $src2", "",
971 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
972 let isCommutable = Commutable;
973}
974// Same as N3VD but no data type.
975class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
976 InstrItinClass itin, string OpcodeStr,
977 ValueType ResTy, ValueType OpTy,
978 SDNode OpNode, bit Commutable>
979 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000980 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000981 OpcodeStr, "$dst, $src1, $src2", "",
982 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000983 let isCommutable = Commutable;
984}
Johnny Chen897dd0c2010-03-27 01:03:13 +0000985
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000986class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000987 InstrItinClass itin, string OpcodeStr, string Dt,
988 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000989 : N3V<0, 1, op21_20, op11_8, 1, 0,
990 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
991 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
992 [(set (Ty DPR:$dst),
993 (Ty (ShOp (Ty DPR:$src1),
994 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000995 let isCommutable = 0;
996}
997class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000998 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000999 : N3V<0, 1, op21_20, op11_8, 1, 0,
1000 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1001 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1002 [(set (Ty DPR:$dst),
1003 (Ty (ShOp (Ty DPR:$src1),
1004 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001005 let isCommutable = 0;
1006}
1007
Bob Wilson5bafff32009-06-22 23:27:02 +00001008class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001009 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001010 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001011 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001012 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001013 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1014 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1015 let isCommutable = Commutable;
1016}
1017class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1018 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001019 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001020 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001021 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001022 OpcodeStr, "$dst, $src1, $src2", "",
1023 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001024 let isCommutable = Commutable;
1025}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001026class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001027 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001028 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001029 : N3V<1, 1, op21_20, op11_8, 1, 0,
1030 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1031 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1032 [(set (ResTy QPR:$dst),
1033 (ResTy (ShOp (ResTy QPR:$src1),
1034 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1035 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001036 let isCommutable = 0;
1037}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001038class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001039 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001040 : N3V<1, 1, op21_20, op11_8, 1, 0,
1041 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1042 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1043 [(set (ResTy QPR:$dst),
1044 (ResTy (ShOp (ResTy QPR:$src1),
1045 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1046 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001047 let isCommutable = 0;
1048}
Bob Wilson5bafff32009-06-22 23:27:02 +00001049
1050// Basic 3-register intrinsics, both double- and quad-register.
1051class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001052 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001053 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001054 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1055 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1056 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1057 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001058 let isCommutable = Commutable;
1059}
David Goodwin658ea602009-09-25 18:38:29 +00001060class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001061 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001062 : N3V<0, 1, op21_20, op11_8, 1, 0,
1063 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1064 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1065 [(set (Ty DPR:$dst),
1066 (Ty (IntOp (Ty DPR:$src1),
1067 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1068 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001069 let isCommutable = 0;
1070}
David Goodwin658ea602009-09-25 18:38:29 +00001071class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001072 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001073 : N3V<0, 1, op21_20, op11_8, 1, 0,
1074 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1075 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1076 [(set (Ty DPR:$dst),
1077 (Ty (IntOp (Ty DPR:$src1),
1078 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001079 let isCommutable = 0;
1080}
1081
Bob Wilson5bafff32009-06-22 23:27:02 +00001082class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001083 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001084 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001085 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1086 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1087 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1088 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001089 let isCommutable = Commutable;
1090}
David Goodwin658ea602009-09-25 18:38:29 +00001091class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001092 string OpcodeStr, string Dt,
1093 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001094 : N3V<1, 1, op21_20, op11_8, 1, 0,
1095 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1096 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1097 [(set (ResTy QPR:$dst),
1098 (ResTy (IntOp (ResTy QPR:$src1),
1099 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1100 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001101 let isCommutable = 0;
1102}
David Goodwin658ea602009-09-25 18:38:29 +00001103class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001104 string OpcodeStr, string Dt,
1105 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001106 : N3V<1, 1, op21_20, op11_8, 1, 0,
1107 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1108 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1109 [(set (ResTy QPR:$dst),
1110 (ResTy (IntOp (ResTy QPR:$src1),
1111 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1112 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001113 let isCommutable = 0;
1114}
Bob Wilson5bafff32009-06-22 23:27:02 +00001115
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001116// Multiply-Add/Sub operations: single-, double- and quad-register.
1117class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1118 InstrItinClass itin, string OpcodeStr, string Dt,
1119 ValueType Ty, SDNode MulOp, SDNode OpNode>
1120 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1121 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001122 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001123 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1124
Bob Wilson5bafff32009-06-22 23:27:02 +00001125class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001126 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001127 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001128 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001129 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001130 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001131 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1132 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001133class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001134 string OpcodeStr, string Dt,
1135 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001136 : N3V<0, 1, op21_20, op11_8, 1, 0,
1137 (outs DPR:$dst),
1138 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1139 NVMulSLFrm, itin,
1140 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1141 [(set (Ty DPR:$dst),
1142 (Ty (ShOp (Ty DPR:$src1),
1143 (Ty (MulOp DPR:$src2,
1144 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1145 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001146class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001147 string OpcodeStr, string Dt,
1148 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001149 : N3V<0, 1, op21_20, op11_8, 1, 0,
1150 (outs DPR:$dst),
1151 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1152 NVMulSLFrm, itin,
1153 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1154 [(set (Ty DPR:$dst),
1155 (Ty (ShOp (Ty DPR:$src1),
1156 (Ty (MulOp DPR:$src2,
1157 (Ty (NEONvduplane (Ty DPR_8:$src3),
1158 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001159
Bob Wilson5bafff32009-06-22 23:27:02 +00001160class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001161 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001162 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001163 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001164 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001165 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001166 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1167 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001168class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001169 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001170 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001171 : N3V<1, 1, op21_20, op11_8, 1, 0,
1172 (outs QPR:$dst),
1173 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1174 NVMulSLFrm, itin,
1175 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1176 [(set (ResTy QPR:$dst),
1177 (ResTy (ShOp (ResTy QPR:$src1),
1178 (ResTy (MulOp QPR:$src2,
1179 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1180 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001181class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001182 string OpcodeStr, string Dt,
1183 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001184 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001185 : N3V<1, 1, op21_20, op11_8, 1, 0,
1186 (outs QPR:$dst),
1187 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1188 NVMulSLFrm, itin,
1189 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1190 [(set (ResTy QPR:$dst),
1191 (ResTy (ShOp (ResTy QPR:$src1),
1192 (ResTy (MulOp QPR:$src2,
1193 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1194 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001195
1196// Neon 3-argument intrinsics, both double- and quad-register.
1197// The destination register is also used as the first source operand register.
1198class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001199 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001200 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001201 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001202 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001203 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001204 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1205 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1206class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001207 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001208 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001209 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001210 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001211 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001212 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1213 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1214
1215// Neon Long 3-argument intrinsic. The destination register is
1216// a quad-register and is also used as the first source operand register.
1217class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001218 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001219 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001220 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001221 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001222 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001223 [(set QPR:$dst,
1224 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001225class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001226 string OpcodeStr, string Dt,
1227 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001228 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1229 (outs QPR:$dst),
1230 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1231 NVMulSLFrm, itin,
1232 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1233 [(set (ResTy QPR:$dst),
1234 (ResTy (IntOp (ResTy QPR:$src1),
1235 (OpTy DPR:$src2),
1236 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1237 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001238class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1239 InstrItinClass itin, string OpcodeStr, string Dt,
1240 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001241 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1242 (outs QPR:$dst),
1243 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1244 NVMulSLFrm, itin,
1245 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1246 [(set (ResTy QPR:$dst),
1247 (ResTy (IntOp (ResTy QPR:$src1),
1248 (OpTy DPR:$src2),
1249 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1250 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001251
Bob Wilson5bafff32009-06-22 23:27:02 +00001252// Narrowing 3-register intrinsics.
1253class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001254 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001255 Intrinsic IntOp, bit Commutable>
1256 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001257 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001258 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001259 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1260 let isCommutable = Commutable;
1261}
1262
1263// Long 3-register intrinsics.
1264class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001265 InstrItinClass itin, string OpcodeStr, string Dt,
1266 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001267 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001268 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001269 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001270 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1271 let isCommutable = Commutable;
1272}
David Goodwin658ea602009-09-25 18:38:29 +00001273class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001274 string OpcodeStr, string Dt,
1275 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001276 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1277 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1278 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1279 [(set (ResTy QPR:$dst),
1280 (ResTy (IntOp (OpTy DPR:$src1),
1281 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1282 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001283class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1284 InstrItinClass itin, string OpcodeStr, string Dt,
1285 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001286 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1287 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1288 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1289 [(set (ResTy QPR:$dst),
1290 (ResTy (IntOp (OpTy DPR:$src1),
1291 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1292 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001293
1294// Wide 3-register intrinsics.
1295class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001296 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001297 Intrinsic IntOp, bit Commutable>
1298 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001299 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001300 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001301 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1302 let isCommutable = Commutable;
1303}
1304
1305// Pairwise long 2-register intrinsics, both double- and quad-register.
1306class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001307 bits<2> op17_16, bits<5> op11_7, bit op4,
1308 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001309 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1310 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001311 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001312 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1313class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001314 bits<2> op17_16, bits<5> op11_7, bit op4,
1315 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001316 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1317 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001318 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001319 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1320
1321// Pairwise long 2-register accumulate intrinsics,
1322// both double- and quad-register.
1323// The destination register is also used as the first source operand register.
1324class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001325 bits<2> op17_16, bits<5> op11_7, bit op4,
1326 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001327 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1328 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001329 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001330 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001331 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1332class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001333 bits<2> op17_16, bits<5> op11_7, bit op4,
1334 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001335 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1336 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001337 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001338 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001339 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1340
1341// Shift by immediate,
1342// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001343class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001344 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001345 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001346 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001347 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001348 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001349 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001350class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001351 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001352 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001353 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001354 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001355 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001356 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1357
Johnny Chen6c8648b2010-03-17 23:26:50 +00001358// Long shift by immediate.
1359class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1360 string OpcodeStr, string Dt,
1361 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1362 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001363 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001364 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001365 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1366 (i32 imm:$SIMM))))]>;
1367
Bob Wilson5bafff32009-06-22 23:27:02 +00001368// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001369class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001370 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001371 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001372 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001373 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001374 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001375 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1376 (i32 imm:$SIMM))))]>;
1377
1378// Shift right by immediate and accumulate,
1379// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001380class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001381 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001382 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001383 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001384 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001385 [(set DPR:$dst, (Ty (add DPR:$src1,
1386 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001387class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001388 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001389 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001390 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001391 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001392 [(set QPR:$dst, (Ty (add QPR:$src1,
1393 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1394
1395// Shift by immediate and insert,
1396// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001397class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001398 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001399 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001400 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001401 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001402 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001403class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001404 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001405 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001406 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001407 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001408 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1409
1410// Convert, with fractional bits immediate,
1411// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001412class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001413 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001414 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001415 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001416 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1417 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001418 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001419class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001420 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001421 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001422 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001423 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1424 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001425 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1426
1427//===----------------------------------------------------------------------===//
1428// Multiclasses
1429//===----------------------------------------------------------------------===//
1430
Bob Wilson916ac5b2009-10-03 04:44:16 +00001431// Abbreviations used in multiclass suffixes:
1432// Q = quarter int (8 bit) elements
1433// H = half int (16 bit) elements
1434// S = single int (32 bit) elements
1435// D = double int (64 bit) elements
1436
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001437// Neon 2-register vector operations -- for disassembly only.
1438
1439// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001440multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1441 bits<5> op11_7, bit op4, string opc, string Dt,
1442 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001443 // 64-bit vector types.
1444 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1445 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001446 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001447 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1448 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001449 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001450 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1451 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001452 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001453 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1454 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1455 opc, "f32", asm, "", []> {
1456 let Inst{10} = 1; // overwrite F = 1
1457 }
1458
1459 // 128-bit vector types.
1460 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1461 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001462 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001463 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1464 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001465 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001466 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1467 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001468 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001469 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1470 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1471 opc, "f32", asm, "", []> {
1472 let Inst{10} = 1; // overwrite F = 1
1473 }
1474}
1475
Bob Wilson5bafff32009-06-22 23:27:02 +00001476// Neon 3-register vector operations.
1477
1478// First with only element sizes of 8, 16 and 32 bits:
1479multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001480 InstrItinClass itinD16, InstrItinClass itinD32,
1481 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001482 string OpcodeStr, string Dt,
1483 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001484 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001485 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001486 OpcodeStr, !strconcat(Dt, "8"),
1487 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001488 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001489 OpcodeStr, !strconcat(Dt, "16"),
1490 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001491 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001492 OpcodeStr, !strconcat(Dt, "32"),
1493 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001494
1495 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001496 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001497 OpcodeStr, !strconcat(Dt, "8"),
1498 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001499 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001500 OpcodeStr, !strconcat(Dt, "16"),
1501 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001502 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001503 OpcodeStr, !strconcat(Dt, "32"),
1504 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001505}
1506
Evan Chengf81bf152009-11-23 21:57:23 +00001507multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1508 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1509 v4i16, ShOp>;
1510 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001511 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001512 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001513 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001514 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001515 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001516}
1517
Bob Wilson5bafff32009-06-22 23:27:02 +00001518// ....then also with element size 64 bits:
1519multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001520 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001521 string OpcodeStr, string Dt,
1522 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001523 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001524 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001525 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001526 OpcodeStr, !strconcat(Dt, "64"),
1527 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001528 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001529 OpcodeStr, !strconcat(Dt, "64"),
1530 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001531}
1532
1533
1534// Neon Narrowing 2-register vector intrinsics,
1535// source operand element sizes of 16, 32 and 64 bits:
1536multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001537 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001538 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001539 Intrinsic IntOp> {
1540 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001541 itin, OpcodeStr, !strconcat(Dt, "16"),
1542 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001543 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001544 itin, OpcodeStr, !strconcat(Dt, "32"),
1545 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001546 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 itin, OpcodeStr, !strconcat(Dt, "64"),
1548 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001549}
1550
1551
1552// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1553// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001554multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1555 string OpcodeStr, string Dt, SDNode OpNode> {
1556 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1557 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1558 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1559 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1560 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1561 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001562}
1563
1564
1565// Neon 3-register vector intrinsics.
1566
1567// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001568multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001569 InstrItinClass itinD16, InstrItinClass itinD32,
1570 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001571 string OpcodeStr, string Dt,
1572 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001573 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001574 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001575 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001576 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001577 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001578 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001579 v2i32, v2i32, IntOp, Commutable>;
1580
1581 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001582 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001583 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001584 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001585 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001586 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001587 v4i32, v4i32, IntOp, Commutable>;
1588}
1589
David Goodwin658ea602009-09-25 18:38:29 +00001590multiclass N3VIntSL_HS<bits<4> op11_8,
1591 InstrItinClass itinD16, InstrItinClass itinD32,
1592 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001593 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001594 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001595 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001596 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001597 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001598 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001599 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001600 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001601 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001602}
1603
Bob Wilson5bafff32009-06-22 23:27:02 +00001604// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001605multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001606 InstrItinClass itinD16, InstrItinClass itinD32,
1607 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001608 string OpcodeStr, string Dt,
1609 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001610 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001611 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001612 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001613 OpcodeStr, !strconcat(Dt, "8"),
1614 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001615 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001616 OpcodeStr, !strconcat(Dt, "8"),
1617 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001618}
1619
1620// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001621multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001622 InstrItinClass itinD16, InstrItinClass itinD32,
1623 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001624 string OpcodeStr, string Dt,
1625 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001626 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001627 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001628 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001629 OpcodeStr, !strconcat(Dt, "64"),
1630 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001631 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001632 OpcodeStr, !strconcat(Dt, "64"),
1633 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001634}
1635
Bob Wilson5bafff32009-06-22 23:27:02 +00001636// Neon Narrowing 3-register vector intrinsics,
1637// source operand element sizes of 16, 32 and 64 bits:
1638multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001639 string OpcodeStr, string Dt,
1640 Intrinsic IntOp, bit Commutable = 0> {
1641 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1642 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001643 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001644 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1645 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001646 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001647 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1648 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001649 v2i32, v2i64, IntOp, Commutable>;
1650}
1651
1652
1653// Neon Long 3-register vector intrinsics.
1654
1655// First with only element sizes of 16 and 32 bits:
1656multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001657 InstrItinClass itin16, InstrItinClass itin32,
1658 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001659 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001660 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001661 OpcodeStr, !strconcat(Dt, "16"),
1662 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001663 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001664 OpcodeStr, !strconcat(Dt, "32"),
1665 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001666}
1667
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001668multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001669 InstrItinClass itin, string OpcodeStr, string Dt,
1670 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001671 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001672 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001673 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001674 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001675}
1676
Bob Wilson5bafff32009-06-22 23:27:02 +00001677// ....then also with element size of 8 bits:
1678multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001679 InstrItinClass itin16, InstrItinClass itin32,
1680 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001681 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001682 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001683 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001684 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 OpcodeStr, !strconcat(Dt, "8"),
1686 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001687}
1688
1689
1690// Neon Wide 3-register vector intrinsics,
1691// source operand element sizes of 8, 16 and 32 bits:
1692multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001693 string OpcodeStr, string Dt,
1694 Intrinsic IntOp, bit Commutable = 0> {
1695 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1696 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001697 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001698 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1699 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001700 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001701 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1702 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001703 v2i64, v2i32, IntOp, Commutable>;
1704}
1705
1706
1707// Neon Multiply-Op vector operations,
1708// element sizes of 8, 16 and 32 bits:
1709multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001710 InstrItinClass itinD16, InstrItinClass itinD32,
1711 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001712 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001713 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001714 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001715 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001716 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001718 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001719 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001720
1721 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001722 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001723 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001724 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001726 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001727 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001728}
1729
David Goodwin658ea602009-09-25 18:38:29 +00001730multiclass N3VMulOpSL_HS<bits<4> op11_8,
1731 InstrItinClass itinD16, InstrItinClass itinD32,
1732 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001733 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001734 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001735 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001736 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001738 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001739 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1740 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001741 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001742 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1743 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001744}
Bob Wilson5bafff32009-06-22 23:27:02 +00001745
1746// Neon 3-argument intrinsics,
1747// element sizes of 8, 16 and 32 bits:
1748multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001749 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001750 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001751 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001752 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001753 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001754 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001755 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001756 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001757 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001758
1759 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001760 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001761 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001762 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001763 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001764 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001765 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001766}
1767
1768
1769// Neon Long 3-argument intrinsics.
1770
1771// First with only element sizes of 16 and 32 bits:
1772multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001773 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001774 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00001775 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001776 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00001777 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001778 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001779}
1780
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001781multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001782 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001783 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001784 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001785 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001786 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001787}
1788
Bob Wilson5bafff32009-06-22 23:27:02 +00001789// ....then also with element size of 8 bits:
1790multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001791 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001792 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00001793 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
1794 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001795 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001796}
1797
1798
1799// Neon 2-register vector intrinsics,
1800// element sizes of 8, 16 and 32 bits:
1801multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001802 bits<5> op11_7, bit op4,
1803 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001804 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001805 // 64-bit vector types.
1806 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001807 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001808 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001809 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001810 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001811 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001812
1813 // 128-bit vector types.
1814 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001815 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001816 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001817 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001818 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001819 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001820}
1821
1822
1823// Neon Pairwise long 2-register intrinsics,
1824// element sizes of 8, 16 and 32 bits:
1825multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1826 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001827 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001828 // 64-bit vector types.
1829 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001830 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001831 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001832 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001833 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001834 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001835
1836 // 128-bit vector types.
1837 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001838 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001839 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001840 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001841 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001842 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001843}
1844
1845
1846// Neon Pairwise long 2-register accumulate intrinsics,
1847// element sizes of 8, 16 and 32 bits:
1848multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1849 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001850 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001851 // 64-bit vector types.
1852 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001853 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001854 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001855 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001856 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001857 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001858
1859 // 128-bit vector types.
1860 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001861 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001862 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001863 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001864 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001865 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001866}
1867
1868
1869// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001870// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001871// element sizes of 8, 16, 32 and 64 bits:
1872multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001873 InstrItinClass itin, string OpcodeStr, string Dt,
1874 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001875 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001876 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001877 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001878 let Inst{21-19} = 0b001; // imm6 = 001xxx
1879 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001880 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001881 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001882 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1883 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001884 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001885 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001886 let Inst{21} = 0b1; // imm6 = 1xxxxx
1887 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001888 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001889 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001890 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001891
1892 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001893 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001894 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001895 let Inst{21-19} = 0b001; // imm6 = 001xxx
1896 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001897 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001898 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001899 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1900 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001901 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001902 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001903 let Inst{21} = 0b1; // imm6 = 1xxxxx
1904 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001905 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001906 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001907 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001908}
1909
Bob Wilson5bafff32009-06-22 23:27:02 +00001910// Neon Shift-Accumulate vector operations,
1911// element sizes of 8, 16, 32 and 64 bits:
1912multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001913 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001914 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001915 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001916 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001917 let Inst{21-19} = 0b001; // imm6 = 001xxx
1918 }
1919 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001920 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001921 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1922 }
1923 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001925 let Inst{21} = 0b1; // imm6 = 1xxxxx
1926 }
1927 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001928 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001929 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001930
1931 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001932 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001933 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001934 let Inst{21-19} = 0b001; // imm6 = 001xxx
1935 }
1936 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001937 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001938 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1939 }
1940 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001941 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001942 let Inst{21} = 0b1; // imm6 = 1xxxxx
1943 }
1944 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001945 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001946 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001947}
1948
1949
1950// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001951// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001952// element sizes of 8, 16, 32 and 64 bits:
1953multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001954 string OpcodeStr, SDNode ShOp,
1955 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001956 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001957 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001958 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001959 let Inst{21-19} = 0b001; // imm6 = 001xxx
1960 }
1961 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001962 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001963 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1964 }
1965 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001966 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001967 let Inst{21} = 0b1; // imm6 = 1xxxxx
1968 }
1969 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001970 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001971 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001972
1973 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001974 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001975 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001976 let Inst{21-19} = 0b001; // imm6 = 001xxx
1977 }
1978 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001979 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001980 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1981 }
1982 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001983 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001984 let Inst{21} = 0b1; // imm6 = 1xxxxx
1985 }
1986 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001987 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001988 // imm6 = xxxxxx
1989}
1990
1991// Neon Shift Long operations,
1992// element sizes of 8, 16, 32 bits:
1993multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001994 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001995 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001996 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001997 let Inst{21-19} = 0b001; // imm6 = 001xxx
1998 }
1999 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002000 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002001 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2002 }
2003 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002004 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002005 let Inst{21} = 0b1; // imm6 = 1xxxxx
2006 }
2007}
2008
2009// Neon Shift Narrow operations,
2010// element sizes of 16, 32, 64 bits:
2011multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002012 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002013 SDNode OpNode> {
2014 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002015 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002016 let Inst{21-19} = 0b001; // imm6 = 001xxx
2017 }
2018 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002019 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002020 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2021 }
2022 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002023 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002024 let Inst{21} = 0b1; // imm6 = 1xxxxx
2025 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002026}
2027
2028//===----------------------------------------------------------------------===//
2029// Instruction Definitions.
2030//===----------------------------------------------------------------------===//
2031
2032// Vector Add Operations.
2033
2034// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002035defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002036 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002037def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002038 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002039def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002040 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002041// VADDL : Vector Add Long (Q = D + D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002042defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2043 "vaddl", "s", int_arm_neon_vaddls, 1>;
2044defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2045 "vaddl", "u", int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002046// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00002047defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
2048defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002049// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002050defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2051 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2052 "vhadd", "s", int_arm_neon_vhadds, 1>;
2053defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2054 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2055 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002056// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002057defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2058 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2059 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2060defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2061 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2062 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002063// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002064defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2065 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2066 "vqadd", "s", int_arm_neon_vqadds, 1>;
2067defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2068 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2069 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002070// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002071defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2072 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002073// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002074defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2075 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002076
2077// Vector Multiply Operations.
2078
2079// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002080defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002081 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002082def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2083 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2084def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2085 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002086def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002087 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002088def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002089 v4f32, v4f32, fmul, 1>;
2090defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2091def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2092def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2093 v2f32, fmul>;
2094
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002095def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2096 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2097 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2098 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002099 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002100 (SubReg_i16_lane imm:$lane)))>;
2101def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2102 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2103 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2104 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002105 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002106 (SubReg_i32_lane imm:$lane)))>;
2107def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2108 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2109 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2110 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002111 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002112 (SubReg_i32_lane imm:$lane)))>;
2113
Bob Wilson5bafff32009-06-22 23:27:02 +00002114// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002115defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002116 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002117 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002118defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2119 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002120 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002121def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002122 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2123 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002124 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2125 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002126 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002127 (SubReg_i16_lane imm:$lane)))>;
2128def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002129 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2130 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002131 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2132 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002133 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002134 (SubReg_i32_lane imm:$lane)))>;
2135
Bob Wilson5bafff32009-06-22 23:27:02 +00002136// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002137defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2138 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002139 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002140defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2141 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002142 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002143def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002144 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2145 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002146 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2147 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002148 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002149 (SubReg_i16_lane imm:$lane)))>;
2150def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002151 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2152 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002153 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2154 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002155 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002156 (SubReg_i32_lane imm:$lane)))>;
2157
Bob Wilson5bafff32009-06-22 23:27:02 +00002158// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002159defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2160 "vmull", "s", int_arm_neon_vmulls, 1>;
2161defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2162 "vmull", "u", int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002163def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002164 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002165defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002166 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002167defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002168 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002169
Bob Wilson5bafff32009-06-22 23:27:02 +00002170// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002171defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2172 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2173defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2174 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002175
2176// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2177
2178// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002179defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002180 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2181def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002182 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002183def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002184 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002185defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002186 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2187def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002188 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002189def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002190 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002191
2192def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002193 (mul (v8i16 QPR:$src2),
2194 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2195 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002196 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002197 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002198 (SubReg_i16_lane imm:$lane)))>;
2199
2200def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002201 (mul (v4i32 QPR:$src2),
2202 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2203 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002204 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002205 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002206 (SubReg_i32_lane imm:$lane)))>;
2207
2208def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002209 (fmul (v4f32 QPR:$src2),
2210 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002211 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2212 (v4f32 QPR:$src2),
2213 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002214 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002215 (SubReg_i32_lane imm:$lane)))>;
2216
Bob Wilson5bafff32009-06-22 23:27:02 +00002217// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002218defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002219 "vmlal", "s", int_arm_neon_vmlals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002220defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002221 "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002222
Evan Chengf81bf152009-11-23 21:57:23 +00002223defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2224defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002225
Bob Wilson5bafff32009-06-22 23:27:02 +00002226// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002227defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002228 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002229defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002230
Bob Wilson5bafff32009-06-22 23:27:02 +00002231// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002232defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002233 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2234def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002235 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002236def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002237 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002238defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002239 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2240def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002241 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002242def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002243 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002244
2245def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002246 (mul (v8i16 QPR:$src2),
2247 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2248 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002249 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002250 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002251 (SubReg_i16_lane imm:$lane)))>;
2252
2253def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002254 (mul (v4i32 QPR:$src2),
2255 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2256 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002257 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002258 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002259 (SubReg_i32_lane imm:$lane)))>;
2260
2261def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002262 (fmul (v4f32 QPR:$src2),
2263 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2264 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002265 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002266 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002267 (SubReg_i32_lane imm:$lane)))>;
2268
Bob Wilson5bafff32009-06-22 23:27:02 +00002269// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002270defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002271 "vmlsl", "s", int_arm_neon_vmlsls>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002272defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002273 "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002274
Evan Chengf81bf152009-11-23 21:57:23 +00002275defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2276defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002277
Bob Wilson5bafff32009-06-22 23:27:02 +00002278// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002279defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002280 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002281defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002282
2283// Vector Subtract Operations.
2284
2285// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002286defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002287 "vsub", "i", sub, 0>;
2288def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002289 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002290def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002291 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002292// VSUBL : Vector Subtract Long (Q = D - D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002293defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2294 "vsubl", "s", int_arm_neon_vsubls, 1>;
2295defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2296 "vsubl", "u", int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002297// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002298defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2299defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002300// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002301defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002302 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002303 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002304defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002305 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002306 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002307// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002308defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002309 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002310 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002311defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002312 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002313 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002314// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002315defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2316 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002317// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002318defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2319 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002320
2321// Vector Comparisons.
2322
2323// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002324defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2325 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002326def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002327 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002328def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002329 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002330// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002331defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002332 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002333
Bob Wilson5bafff32009-06-22 23:27:02 +00002334// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002335defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2336 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2337defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2338 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002339def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2340 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002341def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002342 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002343// For disassembly only.
2344defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2345 "$dst, $src, #0">;
2346// For disassembly only.
2347defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2348 "$dst, $src, #0">;
2349
Bob Wilson5bafff32009-06-22 23:27:02 +00002350// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002351defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2352 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2353defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2354 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002355def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002356 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002357def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002358 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002359// For disassembly only.
2360defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2361 "$dst, $src, #0">;
2362// For disassembly only.
2363defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2364 "$dst, $src, #0">;
2365
Bob Wilson5bafff32009-06-22 23:27:02 +00002366// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002367def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2368 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2369def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2370 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002371// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002372def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2373 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2374def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2375 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002376// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002377defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002378 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002379
2380// Vector Bitwise Operations.
2381
Bob Wilsoncba270d2010-07-13 21:16:48 +00002382def vnotd : PatFrag<(ops node:$in),
2383 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2384def vnotq : PatFrag<(ops node:$in),
2385 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002386
2387
Bob Wilson5bafff32009-06-22 23:27:02 +00002388// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002389def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2390 v2i32, v2i32, and, 1>;
2391def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2392 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002393
2394// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002395def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2396 v2i32, v2i32, xor, 1>;
2397def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2398 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002399
2400// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002401def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2402 v2i32, v2i32, or, 1>;
2403def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2404 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002405
2406// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002407def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002408 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2409 "vbic", "$dst, $src1, $src2", "",
2410 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002411 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002412def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002413 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2414 "vbic", "$dst, $src1, $src2", "",
2415 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002416 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002417
2418// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002419def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002420 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2421 "vorn", "$dst, $src1, $src2", "",
2422 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002423 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002424def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002425 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2426 "vorn", "$dst, $src1, $src2", "",
2427 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002428 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002429
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002430// VMVN : Vector Bitwise NOT (Immediate)
2431
2432let isReMaterializable = 1 in {
2433def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2434 (ins nModImm:$SIMM), IIC_VMOVImm,
2435 "vmvn", "i16", "$dst, $SIMM", "",
2436 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>;
2437def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2438 (ins nModImm:$SIMM), IIC_VMOVImm,
2439 "vmvn", "i16", "$dst, $SIMM", "",
2440 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>;
2441
2442def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2443 (ins nModImm:$SIMM), IIC_VMOVImm,
2444 "vmvn", "i32", "$dst, $SIMM", "",
2445 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>;
2446def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2447 (ins nModImm:$SIMM), IIC_VMOVImm,
2448 "vmvn", "i32", "$dst, $SIMM", "",
2449 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>;
2450}
2451
Bob Wilson5bafff32009-06-22 23:27:02 +00002452// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002453def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002454 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002455 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002456 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002457def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002458 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002459 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002460 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2461def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2462def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002463
2464// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002465def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002466 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2467 N3RegFrm, IIC_VCNTiD,
2468 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2469 [(set DPR:$dst,
2470 (v2i32 (or (and DPR:$src2, DPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002471 (and DPR:$src3, (vnotd DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002472def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002473 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2474 N3RegFrm, IIC_VCNTiQ,
2475 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2476 [(set QPR:$dst,
2477 (v4i32 (or (and QPR:$src2, QPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002478 (and QPR:$src3, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002479
2480// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002481// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002482def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2483 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002484 N3RegFrm, IIC_VBINiD,
2485 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002486 [/* For disassembly only; pattern left blank */]>;
2487def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2488 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002489 N3RegFrm, IIC_VBINiQ,
2490 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002491 [/* For disassembly only; pattern left blank */]>;
2492
Bob Wilson5bafff32009-06-22 23:27:02 +00002493// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002494// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002495def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2496 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002497 N3RegFrm, IIC_VBINiD,
2498 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002499 [/* For disassembly only; pattern left blank */]>;
2500def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2501 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002502 N3RegFrm, IIC_VBINiQ,
2503 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002504 [/* For disassembly only; pattern left blank */]>;
2505
2506// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002507// for equivalent operations with different register constraints; it just
2508// inserts copies.
2509
2510// Vector Absolute Differences.
2511
2512// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002513defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002514 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002515 "vabd", "s", int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002516defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002517 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002518 "vabd", "u", int_arm_neon_vabdu, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002519def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002520 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002521def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002522 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523
2524// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002525defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002526 "vabdl", "s", int_arm_neon_vabdls, 0>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002527defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002528 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002529
2530// VABA : Vector Absolute Difference and Accumulate
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002531defm VABAs : N3VInt3_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2532 "vaba", "s", int_arm_neon_vabas>;
2533defm VABAu : N3VInt3_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2534 "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002535
2536// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002537defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002538 "vabal", "s", int_arm_neon_vabals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002539defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002540 "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002541
2542// Vector Maximum and Minimum.
2543
2544// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002545defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002546 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002547 "vmax", "s", int_arm_neon_vmaxs, 1>;
2548defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002549 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002550 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002551def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
2552 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002553 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002554def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2555 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002556 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
2557
2558// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002559defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
2560 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2561 "vmin", "s", int_arm_neon_vmins, 1>;
2562defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
2563 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2564 "vmin", "u", int_arm_neon_vminu, 1>;
2565def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
2566 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002567 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002568def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2569 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002570 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002571
2572// Vector Pairwise Operations.
2573
2574// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002575def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2576 "vpadd", "i8",
2577 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2578def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2579 "vpadd", "i16",
2580 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2581def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2582 "vpadd", "i32",
2583 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00002584def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
2585 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002586 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002587
2588// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002589defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002590 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002591defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002592 int_arm_neon_vpaddlu>;
2593
2594// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002595defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002596 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002597defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002598 int_arm_neon_vpadalu>;
2599
2600// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002601def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002602 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002603def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002604 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002605def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002606 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002607def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002608 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002609def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002610 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002611def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002612 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002613def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002614 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002615
2616// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002617def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002618 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002619def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002620 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002621def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002622 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002623def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002624 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002625def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002626 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002627def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002628 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002629def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002630 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002631
2632// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2633
2634// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002635def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002636 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002637 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002638def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002639 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002640 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002641def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002642 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002643 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002644def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002645 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002646 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002647
2648// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002649def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002650 IIC_VRECSD, "vrecps", "f32",
2651 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002652def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002653 IIC_VRECSQ, "vrecps", "f32",
2654 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002655
2656// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002657def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002658 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002659 v2i32, v2i32, int_arm_neon_vrsqrte>;
2660def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002661 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002662 v4i32, v4i32, int_arm_neon_vrsqrte>;
2663def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002664 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002665 v2f32, v2f32, int_arm_neon_vrsqrte>;
2666def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002667 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002668 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002669
2670// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002671def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002672 IIC_VRECSD, "vrsqrts", "f32",
2673 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002674def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002675 IIC_VRECSQ, "vrsqrts", "f32",
2676 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002677
2678// Vector Shifts.
2679
2680// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002681defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
2682 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2683 "vshl", "s", int_arm_neon_vshifts, 0>;
2684defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
2685 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2686 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002687// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002688defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
2689 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002690// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002691defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
2692 N2RegVShRFrm>;
2693defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
2694 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002695
2696// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002697defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2698defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002699
2700// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002701class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002702 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002703 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002704 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2705 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002706 let Inst{21-16} = op21_16;
2707}
Evan Chengf81bf152009-11-23 21:57:23 +00002708def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002709 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002710def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002711 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002712def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002713 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714
2715// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002716defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2717 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002718
2719// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002720defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
2721 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2722 "vrshl", "s", int_arm_neon_vrshifts, 0>;
2723defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
2724 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2725 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002726// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00002727defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
2728 N2RegVShRFrm>;
2729defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
2730 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002731
2732// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002733defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002734 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002735
2736// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002737defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
2738 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2739 "vqshl", "s", int_arm_neon_vqshifts, 0>;
2740defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
2741 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2742 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002743// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002744defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
2745 N2RegVShLFrm>;
2746defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
2747 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002748// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002749defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
2750 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002751
2752// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002753defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002754 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002755defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002756 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002757
2758// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002759defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002760 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002761
2762// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002763defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
2764 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2765 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
2766defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
2767 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2768 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002769
2770// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002771defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002772 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002773defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002774 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002775
2776// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002777defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002778 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002779
2780// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002781defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2782defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002783// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002784defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2785defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002786
2787// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002788defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002789// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002790defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791
2792// Vector Absolute and Saturating Absolute.
2793
2794// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002795defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002796 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002797 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002798def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002799 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002800 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002801def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002802 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002803 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002804
2805// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002806defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 int_arm_neon_vqabs>;
2809
2810// Vector Negate.
2811
Bob Wilsoncba270d2010-07-13 21:16:48 +00002812def vnegd : PatFrag<(ops node:$in),
2813 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
2814def vnegq : PatFrag<(ops node:$in),
2815 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002816
Evan Chengf81bf152009-11-23 21:57:23 +00002817class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002818 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002819 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002820 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002821class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002822 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002823 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002824 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002825
Chris Lattner0a00ed92010-03-28 08:39:10 +00002826// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00002827def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2828def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2829def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2830def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2831def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2832def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002833
2834// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002835def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002836 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002837 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002838 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2839def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002840 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002841 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002842 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2843
Bob Wilsoncba270d2010-07-13 21:16:48 +00002844def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
2845def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
2846def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
2847def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
2848def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
2849def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002850
2851// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002852defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002853 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002854 int_arm_neon_vqneg>;
2855
2856// Vector Bit Counting Operations.
2857
2858// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002859defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002860 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002861 int_arm_neon_vcls>;
2862// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002863defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002865 int_arm_neon_vclz>;
2866// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002867def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002868 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002869 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002870def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002871 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002872 v16i8, v16i8, int_arm_neon_vcnt>;
2873
Johnny Chend8836042010-02-24 20:06:07 +00002874// Vector Swap -- for disassembly only.
2875def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2876 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2877 "vswp", "$dst, $src", "", []>;
2878def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2879 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2880 "vswp", "$dst, $src", "", []>;
2881
Bob Wilson5bafff32009-06-22 23:27:02 +00002882// Vector Move Operations.
2883
2884// VMOV : Vector Move (Register)
2885
Evan Cheng020cc1b2010-05-13 00:16:46 +00002886let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00002887def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002888 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00002889def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002890 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002891
Evan Cheng22c687b2010-05-14 02:13:41 +00002892// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00002893// be expanded after register allocation is completed.
2894def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002895 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00002896
2897def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002898 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00002899} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00002900
Bob Wilson5bafff32009-06-22 23:27:02 +00002901// VMOV : Vector Move (Immediate)
2902
Evan Cheng47006be2010-05-17 21:54:50 +00002903let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00002904def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002905 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002906 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002907 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002908def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002909 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002910 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002911 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002912
Bob Wilson1a913ed2010-06-11 21:34:50 +00002913def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
2914 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002915 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002916 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002917def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
2918 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002919 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002920 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002921
Bob Wilson046afdb2010-07-14 06:30:44 +00002922def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002923 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002924 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002925 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson046afdb2010-07-14 06:30:44 +00002926def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002927 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002928 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002929 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930
2931def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002932 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002933 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002934 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002935def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002936 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002937 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002938 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00002939} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00002940
2941// VMOV : Vector Get Lane (move scalar to ARM core register)
2942
Johnny Chen131c4a52009-11-23 17:48:17 +00002943def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002944 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002945 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002946 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2947 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002948def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002949 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002950 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002951 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2952 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002953def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002954 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002955 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002956 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2957 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002958def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002959 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002960 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002961 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2962 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002963def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002964 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002965 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002966 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2967 imm:$lane))]>;
2968// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2969def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2970 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002971 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002972 (SubReg_i8_lane imm:$lane))>;
2973def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2974 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002975 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 (SubReg_i16_lane imm:$lane))>;
2977def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2978 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002979 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002980 (SubReg_i8_lane imm:$lane))>;
2981def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2982 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002983 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002984 (SubReg_i16_lane imm:$lane))>;
2985def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2986 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002987 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002988 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002989def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002990 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002991 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002992def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002993 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002994 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002995//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002996// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002997def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002998 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002999
3000
3001// VMOV : Vector Set Lane (move ARM core register to scalar)
3002
3003let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00003004def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003005 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003006 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003007 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
3008 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003009def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003010 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003011 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003012 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
3013 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003014def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003015 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003016 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003017 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
3018 GPR:$src2, imm:$lane))]>;
3019}
3020def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3021 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003022 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003023 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003024 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003025 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003026def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3027 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003028 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003029 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003030 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003031 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003032def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3033 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003034 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003035 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003036 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003037 (DSubReg_i32_reg imm:$lane)))>;
3038
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003039def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003040 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3041 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003042def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003043 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3044 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003045
3046//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003047// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003048def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003049 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003050
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003051def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003052 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003053def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003054 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003055def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003056 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003057
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003058def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3059 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3060def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3061 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3062def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3063 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3064
3065def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3066 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3067 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003068 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003069def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3070 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3071 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003072 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003073def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3074 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3075 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003076 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003077
Bob Wilson5bafff32009-06-22 23:27:02 +00003078// VDUP : Vector Duplicate (from ARM core register to all elements)
3079
Evan Chengf81bf152009-11-23 21:57:23 +00003080class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003081 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003082 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003083 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003084class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003085 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003086 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003087 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003088
Evan Chengf81bf152009-11-23 21:57:23 +00003089def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3090def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3091def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3092def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3093def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3094def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003095
3096def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003097 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003098 [(set DPR:$dst, (v2f32 (NEONvdup
3099 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003100def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003101 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003102 [(set QPR:$dst, (v4f32 (NEONvdup
3103 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003104
3105// VDUP : Vector Duplicate Lane (from scalar to all elements)
3106
Johnny Chene4614f72010-03-25 17:01:27 +00003107class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3108 ValueType Ty>
3109 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3110 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3111 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003112
Johnny Chene4614f72010-03-25 17:01:27 +00003113class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003114 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003115 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3116 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3117 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3118 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003119
Bob Wilson507df402009-10-21 02:15:46 +00003120// Inst{19-16} is partially specified depending on the element size.
3121
Johnny Chene4614f72010-03-25 17:01:27 +00003122def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3123def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3124def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3125def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3126def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3127def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3128def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3129def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003130
Bob Wilson0ce37102009-08-14 05:08:32 +00003131def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3132 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3133 (DSubReg_i8_reg imm:$lane))),
3134 (SubReg_i8_lane imm:$lane)))>;
3135def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3136 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3137 (DSubReg_i16_reg imm:$lane))),
3138 (SubReg_i16_lane imm:$lane)))>;
3139def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3140 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3141 (DSubReg_i32_reg imm:$lane))),
3142 (SubReg_i32_lane imm:$lane)))>;
3143def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3144 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3145 (DSubReg_i32_reg imm:$lane))),
3146 (SubReg_i32_lane imm:$lane)))>;
3147
Johnny Chenda1aea42009-11-23 21:00:43 +00003148def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3149 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003150 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003151 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003152
Johnny Chenda1aea42009-11-23 21:00:43 +00003153def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3154 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003155 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003156 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003157
Bob Wilson5bafff32009-06-22 23:27:02 +00003158// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003159defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3160 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003162defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3163 "vqmovn", "s", int_arm_neon_vqmovns>;
3164defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3165 "vqmovn", "u", int_arm_neon_vqmovnu>;
3166defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3167 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003168// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003169defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3170defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003171
3172// Vector Conversions.
3173
Johnny Chen9e088762010-03-17 17:52:21 +00003174// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003175def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3176 v2i32, v2f32, fp_to_sint>;
3177def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3178 v2i32, v2f32, fp_to_uint>;
3179def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3180 v2f32, v2i32, sint_to_fp>;
3181def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3182 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003183
Johnny Chen6c8648b2010-03-17 23:26:50 +00003184def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3185 v4i32, v4f32, fp_to_sint>;
3186def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3187 v4i32, v4f32, fp_to_uint>;
3188def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3189 v4f32, v4i32, sint_to_fp>;
3190def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3191 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003192
3193// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003194def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003195 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003196def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003197 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003198def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003199 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003200def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003201 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3202
Evan Chengf81bf152009-11-23 21:57:23 +00003203def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003204 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003205def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003206 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003207def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003208 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003209def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003210 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3211
Bob Wilsond8e17572009-08-12 22:31:50 +00003212// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003213
3214// VREV64 : Vector Reverse elements within 64-bit doublewords
3215
Evan Chengf81bf152009-11-23 21:57:23 +00003216class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003217 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003218 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003219 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003220 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003221class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003222 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003223 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003224 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003225 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003226
Evan Chengf81bf152009-11-23 21:57:23 +00003227def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3228def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3229def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3230def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003231
Evan Chengf81bf152009-11-23 21:57:23 +00003232def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3233def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3234def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3235def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003236
3237// VREV32 : Vector Reverse elements within 32-bit words
3238
Evan Chengf81bf152009-11-23 21:57:23 +00003239class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003240 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003241 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003242 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003243 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003244class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003245 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003246 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003247 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003248 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003249
Evan Chengf81bf152009-11-23 21:57:23 +00003250def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3251def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003252
Evan Chengf81bf152009-11-23 21:57:23 +00003253def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3254def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003255
3256// VREV16 : Vector Reverse elements within 16-bit halfwords
3257
Evan Chengf81bf152009-11-23 21:57:23 +00003258class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003259 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003260 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003261 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003262 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003263class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003264 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003265 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003266 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003267 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003268
Evan Chengf81bf152009-11-23 21:57:23 +00003269def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3270def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003271
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003272// Other Vector Shuffles.
3273
3274// VEXT : Vector Extract
3275
Evan Chengf81bf152009-11-23 21:57:23 +00003276class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003277 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3278 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3279 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3280 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3281 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003282
Evan Chengf81bf152009-11-23 21:57:23 +00003283class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003284 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3285 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3286 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3287 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3288 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003289
Evan Chengf81bf152009-11-23 21:57:23 +00003290def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3291def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3292def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3293def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003294
Evan Chengf81bf152009-11-23 21:57:23 +00003295def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3296def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3297def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3298def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003299
Bob Wilson64efd902009-08-08 05:53:00 +00003300// VTRN : Vector Transpose
3301
Evan Chengf81bf152009-11-23 21:57:23 +00003302def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3303def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3304def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003305
Evan Chengf81bf152009-11-23 21:57:23 +00003306def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3307def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3308def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003309
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003310// VUZP : Vector Unzip (Deinterleave)
3311
Evan Chengf81bf152009-11-23 21:57:23 +00003312def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3313def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3314def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003315
Evan Chengf81bf152009-11-23 21:57:23 +00003316def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3317def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3318def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003319
3320// VZIP : Vector Zip (Interleave)
3321
Evan Chengf81bf152009-11-23 21:57:23 +00003322def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3323def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3324def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003325
Evan Chengf81bf152009-11-23 21:57:23 +00003326def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3327def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3328def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003329
Bob Wilson114a2662009-08-12 20:51:55 +00003330// Vector Table Lookup and Table Extension.
3331
3332// VTBL : Vector Table Lookup
3333def VTBL1
3334 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003335 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003336 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003337 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003338let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003339def VTBL2
3340 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003341 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003342 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003343def VTBL3
3344 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003345 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003346 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003347def VTBL4
3348 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003349 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003350 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003351 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003352} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003353
3354// VTBX : Vector Table Extension
3355def VTBX1
3356 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003357 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003358 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003359 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3360 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003361let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003362def VTBX2
3363 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003364 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003365 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003366def VTBX3
3367 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003368 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003369 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003370 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3371 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003372def VTBX4
3373 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003374 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003375 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003376 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003377} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003378
Bob Wilson5bafff32009-06-22 23:27:02 +00003379//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003380// NEON instructions for single-precision FP math
3381//===----------------------------------------------------------------------===//
3382
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003383class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3384 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003385 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003386 SPR:$a, ssub_0))),
3387 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003388
3389class N3VSPat<SDNode OpNode, NeonI Inst>
3390 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003391 (EXTRACT_SUBREG (v2f32
3392 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003393 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003394 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003395 SPR:$b, ssub_0))),
3396 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003397
3398class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3399 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3400 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003401 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003402 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003403 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003404 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003405 SPR:$b, ssub_0)),
3406 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003407
Evan Cheng1d2426c2009-08-07 19:30:41 +00003408// These need separate instructions because they must use DPR_VFP2 register
3409// class which have SPR sub-registers.
3410
3411// Vector Add Operations used for single-precision FP
3412let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003413def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3414def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003415
David Goodwin338268c2009-08-10 22:17:39 +00003416// Vector Sub Operations used for single-precision FP
3417let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003418def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3419def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003420
Evan Cheng1d2426c2009-08-07 19:30:41 +00003421// Vector Multiply Operations used for single-precision FP
3422let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003423def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3424def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003425
3426// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003427// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3428// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003429
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003430//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003431//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003432// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003433//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003434
3435//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003436//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003437// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003438//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003439
David Goodwin338268c2009-08-10 22:17:39 +00003440// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003441let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003442def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3443 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3444 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003445def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003446
David Goodwin338268c2009-08-10 22:17:39 +00003447// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003448let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003449def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3450 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3451 "vneg", "f32", "$dst, $src", "", []>;
3452def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003453
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003454// Vector Maximum used for single-precision FP
3455let neverHasSideEffects = 1 in
3456def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003457 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003458 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3459def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3460
3461// Vector Minimum used for single-precision FP
3462let neverHasSideEffects = 1 in
3463def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003464 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003465 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3466def : N3VSPat<NEONfmin, VMINfd_sfp>;
3467
David Goodwin338268c2009-08-10 22:17:39 +00003468// Vector Convert between single-precision FP and integer
3469let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003470def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3471 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003472def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003473
3474let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003475def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3476 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003477def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003478
3479let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003480def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3481 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003482def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003483
3484let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003485def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3486 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003487def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003488
Evan Cheng1d2426c2009-08-07 19:30:41 +00003489//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003490// Non-Instruction Patterns
3491//===----------------------------------------------------------------------===//
3492
3493// bit_convert
3494def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3495def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3496def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3497def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3498def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3499def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3500def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3501def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3502def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3503def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3504def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3505def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3506def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3507def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3508def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3509def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3510def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3511def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3512def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3513def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3514def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3515def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3516def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3517def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3518def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3519def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3520def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3521def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3522def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3523def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3524
3525def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3526def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3527def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3528def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3529def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3530def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3531def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3532def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3533def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3534def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3535def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3536def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3537def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3538def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3539def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3540def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3541def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3542def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3543def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3544def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3545def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3546def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3547def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3548def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3549def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3550def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3551def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3552def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3553def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3554def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;