blob: f1c54b9e17301585e2bcc015f6fa196416bd6883 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000104
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000105 unsigned getAddrModeSBit(const MachineInstr &MI,
106 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000107
Evan Cheng83b5cf02008-11-05 23:22:34 +0000108 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000109 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000110 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000111
Evan Cheng83b5cf02008-11-05 23:22:34 +0000112 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000113 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
Evan Cheng83b5cf02008-11-05 23:22:34 +0000116 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
117 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000118
119 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
120
Evan Chengfbc9d412008-11-06 01:21:28 +0000121 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000122
Evan Cheng97f48c32008-11-06 22:15:19 +0000123 void emitExtendInstruction(const MachineInstr &MI);
124
Evan Cheng8b59db32008-11-07 01:41:35 +0000125 void emitMiscArithInstruction(const MachineInstr &MI);
126
Bob Wilson9a1c1892010-08-11 00:01:18 +0000127 void emitSaturateInstruction(const MachineInstr &MI);
128
Evan Chengedda31c2008-11-05 18:35:52 +0000129 void emitBranchInstruction(const MachineInstr &MI);
130
Evan Cheng437c1732008-11-07 22:30:53 +0000131 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000132
Evan Chengedda31c2008-11-05 18:35:52 +0000133 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000134
Evan Cheng96581d32008-11-11 02:11:05 +0000135 void emitVFPArithInstruction(const MachineInstr &MI);
136
Evan Cheng78be83d2008-11-11 19:40:26 +0000137 void emitVFPConversionInstruction(const MachineInstr &MI);
138
Evan Chengcd8e66a2008-11-11 21:48:44 +0000139 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
140
141 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
142
Bob Wilsond5a563d2010-06-29 17:34:07 +0000143 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000144 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000145 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
146 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000147 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000148
Evan Cheng7602e112008-09-02 06:52:38 +0000149 /// getMachineOpValue - Return binary encoding of operand. If the machine
150 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000151 unsigned getMachineOpValue(const MachineInstr &MI,
152 const MachineOperand &MO) const;
153 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000154 return getMachineOpValue(MI, MI.getOperand(OpIdx));
155 }
Evan Cheng7602e112008-09-02 06:52:38 +0000156
Jim Grosbach08bd5492010-10-12 23:00:24 +0000157 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
158 // TableGen'erated getBinaryCodeForInstr() function to encode any
159 // operand values, instead querying getMachineOpValue() directly for
160 // each operand it needs to encode. Thus, any of the new encoder
161 // helper functions can simply return 0 as the values the return
162 // are already handled elsewhere. They are placeholders to allow this
163 // encoder to continue to function until the MC encoder is sufficiently
164 // far along that this one can be eliminated entirely.
165 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
166 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000167 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
168 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000169 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
170 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000171 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
172 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000173 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
174 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000175 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
176 unsigned Op) const { return 0; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000177 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
Jim Grosbachf31430f2010-10-27 19:55:59 +0000178 const {
179 // {17-13} = reg
180 // {12} = (U)nsigned (add == '1', sub == '0')
181 // {11-0} = imm12
182 const MachineOperand &MO = MI.getOperand(Op);
183 const MachineOperand &MO1 = MI.getOperand(Op + 1);
Jim Grosbachccf72ca2010-10-27 20:39:40 +0000184 if (!MO.isReg()) {
185 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
186 return 0;
187 }
Jim Grosbachf31430f2010-10-27 19:55:59 +0000188 unsigned Reg = getARMRegisterNumbering(MO.getReg());
189 int32_t Imm12 = MO1.getImm();
190 uint32_t Binary;
191 Binary = Imm12 & 0xfff;
192 if (Imm12 >= 0)
193 Binary |= (1 << 12);
194 Binary |= (Reg << 13);
195 return Binary;
196 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000197 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
198 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000199
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000200 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
202
Shih-wei Liao5170b712010-05-26 00:02:28 +0000203 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000204 /// machine operand requires relocation, record the relocation and return
205 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000206 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000207 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000208
Evan Cheng83b5cf02008-11-05 23:22:34 +0000209 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000210 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000211 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000212
213 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000214 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000215 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000216 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000217 intptr_t ACPV = 0) const;
218 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
219 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
220 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000221 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000222 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000223 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000224}
225
Chris Lattner33fabd72010-02-02 21:48:51 +0000226char ARMCodeEmitter::ID = 0;
227
Bob Wilson87949d42010-03-17 21:16:45 +0000228/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000229/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000230FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
231 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000232 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000233}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000234
Chris Lattner33fabd72010-02-02 21:48:51 +0000235bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000236 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
237 MF.getTarget().getRelocationModel() != Reloc::Static) &&
238 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000239 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
240 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
241 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000242 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000243 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000244 MJTEs = 0;
245 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000246 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000247 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000248 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000249 MMI = &getAnalysis<MachineModuleInfo>();
250 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000251
252 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000253 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000254 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000255 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000256 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000257 MBB != E; ++MBB) {
258 MCE.StartMachineBasicBlock(MBB);
259 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
260 I != E; ++I)
261 emitInstruction(*I);
262 }
263 } while (MCE.finishFunction(MF));
264
265 return false;
266}
267
Evan Cheng83b5cf02008-11-05 23:22:34 +0000268/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000269///
Chris Lattner33fabd72010-02-02 21:48:51 +0000270unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000271 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000272 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000273 case ARM_AM::asr: return 2;
274 case ARM_AM::lsl: return 0;
275 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000276 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000277 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000278 }
Evan Cheng7602e112008-09-02 06:52:38 +0000279 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000280}
281
Shih-wei Liao5170b712010-05-26 00:02:28 +0000282/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000283/// machine operand requires relocation, record the relocation and return zero.
284unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000285 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000286 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000287 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000288 && "Relocation to this function should be for movt or movw");
289
290 if (MO.isImm())
291 return static_cast<unsigned>(MO.getImm());
292 else if (MO.isGlobal())
293 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
294 else if (MO.isSymbol())
295 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
296 else if (MO.isMBB())
297 emitMachineBasicBlock(MO.getMBB(), Reloc);
298 else {
299#ifndef NDEBUG
300 errs() << MO;
301#endif
302 llvm_unreachable("Unsupported operand type for movw/movt");
303 }
304 return 0;
305}
306
Evan Cheng7602e112008-09-02 06:52:38 +0000307/// getMachineOpValue - Return binary encoding of operand. If the machine
308/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000309unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000310 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000311 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000312 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000313 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000314 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000315 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000316 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000317 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000318 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000319 else if (MO.isCPI()) {
320 const TargetInstrDesc &TID = MI.getDesc();
321 // For VFP load, the immediate offset is multiplied by 4.
322 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
323 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
324 emitConstPoolAddress(MO.getIndex(), Reloc);
325 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000326 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000327 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000328 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000329 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000330#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000331 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000332#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000333 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000334 }
Evan Cheng7602e112008-09-02 06:52:38 +0000335 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000336}
337
Evan Cheng057d0c32008-09-18 07:28:19 +0000338/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000339///
Dan Gohman46510a72010-04-15 01:51:59 +0000340void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000341 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000342 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000343 MachineRelocation MR = Indirect
344 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000345 const_cast<GlobalValue *>(GV),
346 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000347 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000348 const_cast<GlobalValue *>(GV), ACPV,
349 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000350 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000351}
352
353/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
354/// be emitted to the current location in the function, and allow it to be PC
355/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000356void ARMCodeEmitter::
357emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000358 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
359 Reloc, ES));
360}
361
362/// emitConstPoolAddress - Arrange for the address of an constant pool
363/// to be emitted to the current location in the function, and allow it to be PC
364/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000365void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000366 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000367 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000368 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000369}
370
371/// emitJumpTableAddress - Arrange for the address of a jump table to
372/// be emitted to the current location in the function, and allow it to be PC
373/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000374void ARMCodeEmitter::
375emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000376 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000377 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000378}
379
Raul Herbster9c1a3822007-08-30 23:29:26 +0000380/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000381void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000382 unsigned Reloc,
383 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000384 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000385 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000386}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000387
Chris Lattner33fabd72010-02-02 21:48:51 +0000388void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000389 DEBUG(errs() << " 0x";
390 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000391 MCE.emitWordLE(Binary);
392}
393
Chris Lattner33fabd72010-02-02 21:48:51 +0000394void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000395 DEBUG(errs() << " 0x";
396 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000397 MCE.emitDWordLE(Binary);
398}
399
Chris Lattner33fabd72010-02-02 21:48:51 +0000400void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000401 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000402
Devang Patelaf0e2722009-10-06 02:19:11 +0000403 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000404
Dan Gohmanfe601042010-06-22 15:08:57 +0000405 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000406 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000407 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000408 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000409 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000410 }
Evan Chengedda31c2008-11-05 18:35:52 +0000411 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000412 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000413 break;
414 case ARMII::DPFrm:
415 case ARMII::DPSoRegFrm:
416 emitDataProcessingInstruction(MI);
417 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000418 case ARMII::LdFrm:
419 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000420 emitLoadStoreInstruction(MI);
421 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000422 case ARMII::LdMiscFrm:
423 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000424 emitMiscLoadStoreInstruction(MI);
425 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000426 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000427 emitLoadStoreMultipleInstruction(MI);
428 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000429 case ARMII::MulFrm:
430 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000431 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000432 case ARMII::ExtFrm:
433 emitExtendInstruction(MI);
434 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000435 case ARMII::ArithMiscFrm:
436 emitMiscArithInstruction(MI);
437 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000438 case ARMII::SatFrm:
439 emitSaturateInstruction(MI);
440 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000441 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000442 emitBranchInstruction(MI);
443 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000444 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000445 emitMiscBranchInstruction(MI);
446 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000447 // VFP instructions.
448 case ARMII::VFPUnaryFrm:
449 case ARMII::VFPBinaryFrm:
450 emitVFPArithInstruction(MI);
451 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000452 case ARMII::VFPConv1Frm:
453 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000454 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000455 case ARMII::VFPConv4Frm:
456 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000457 emitVFPConversionInstruction(MI);
458 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000459 case ARMII::VFPLdStFrm:
460 emitVFPLoadStoreInstruction(MI);
461 break;
462 case ARMII::VFPLdStMulFrm:
463 emitVFPLoadStoreMultipleInstruction(MI);
464 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000465
Bob Wilson1a913ed2010-06-11 21:34:50 +0000466 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000467 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000468 case ARMII::NSetLnFrm:
469 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000470 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000471 case ARMII::NDupFrm:
472 emitNEONDupInstruction(MI);
473 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000474 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000475 emitNEON1RegModImmInstruction(MI);
476 break;
477 case ARMII::N2RegFrm:
478 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000479 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000480 case ARMII::N3RegFrm:
481 emitNEON3RegInstruction(MI);
482 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000483 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000484 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000485}
486
Chris Lattner33fabd72010-02-02 21:48:51 +0000487void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000488 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
489 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000490 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000491
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000492 // Remember the CONSTPOOL_ENTRY address for later relocation.
493 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
494
495 // Emit constpool island entry. In most cases, the actual values will be
496 // resolved and relocated after code emission.
497 if (MCPE.isMachineConstantPoolEntry()) {
498 ARMConstantPoolValue *ACPV =
499 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
500
Chris Lattner705e07f2009-08-23 03:41:05 +0000501 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
502 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000503
Bob Wilson28989a82009-11-02 16:59:06 +0000504 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000505 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000506 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000507 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000508 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000509 isa<Function>(GV),
510 Subtarget->GVIsIndirectSymbol(GV, RelocM),
511 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000512 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000513 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
514 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000515 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000516 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000517 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000518
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000519 DEBUG({
520 errs() << " ** Constant pool #" << CPI << " @ "
521 << (void*)MCE.getCurrentPCValue() << " ";
522 if (const Function *F = dyn_cast<Function>(CV))
523 errs() << F->getName();
524 else
525 errs() << *CV;
526 errs() << '\n';
527 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000528
Dan Gohman46510a72010-04-15 01:51:59 +0000529 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000530 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000531 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000532 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000533 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000534 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000535 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000536 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000537 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000538 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000539 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
540 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000541 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000542 }
543 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000544 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000545 }
546 }
547}
548
Zonr Changf86399b2010-05-25 08:42:45 +0000549void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
550 const MachineOperand &MO0 = MI.getOperand(0);
551 const MachineOperand &MO1 = MI.getOperand(1);
552
553 // Emit the 'movw' instruction.
554 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
555
556 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
557
558 // Set the conditional execution predicate.
559 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
560
561 // Encode Rd.
562 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
563
564 // Encode imm16 as imm4:imm12
565 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
566 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
567 emitWordLE(Binary);
568
569 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
570 // Emit the 'movt' instruction.
571 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
572
573 // Set the conditional execution predicate.
574 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
575
576 // Encode Rd.
577 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
578
579 // Encode imm16 as imm4:imm1, same as movw above.
580 Binary |= Hi16 & 0xFFF;
581 Binary |= ((Hi16 >> 12) & 0xF) << 16;
582 emitWordLE(Binary);
583}
584
Chris Lattner33fabd72010-02-02 21:48:51 +0000585void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000586 const MachineOperand &MO0 = MI.getOperand(0);
587 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000588 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
589 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000590 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
591 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
592
593 // Emit the 'mov' instruction.
594 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
595
596 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000597 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000598
599 // Encode Rd.
600 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
601
602 // Encode so_imm.
603 // Set bit I(25) to identify this is the immediate form of <shifter_op>
604 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000605 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000606 emitWordLE(Binary);
607
608 // Now the 'orr' instruction.
609 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
610
611 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000612 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000613
614 // Encode Rd.
615 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
616
617 // Encode Rn.
618 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
619
620 // Encode so_imm.
621 // Set bit I(25) to identify this is the immediate form of <shifter_op>
622 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000623 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000624 emitWordLE(Binary);
625}
626
Chris Lattner33fabd72010-02-02 21:48:51 +0000627void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000628 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000629
Evan Cheng4df60f52008-11-07 09:06:08 +0000630 const TargetInstrDesc &TID = MI.getDesc();
631
632 // Emit the 'add' instruction.
633 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
634
635 // Set the conditional execution predicate
636 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
637
638 // Encode S bit if MI modifies CPSR.
639 Binary |= getAddrModeSBit(MI, TID);
640
641 // Encode Rd.
642 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
643
644 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000645 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000646
647 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000648 Binary |= 1 << ARMII::I_BitShift;
649 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
650
651 emitWordLE(Binary);
652}
653
Chris Lattner33fabd72010-02-02 21:48:51 +0000654void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000655 unsigned Opcode = MI.getDesc().Opcode;
656
657 // Part of binary is determined by TableGn.
658 unsigned Binary = getBinaryCodeForInstr(MI);
659
660 // Set the conditional execution predicate
661 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
662
663 // Encode S bit if MI modifies CPSR.
664 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
665 Binary |= 1 << ARMII::S_BitShift;
666
667 // Encode register def if there is one.
668 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
669
670 // Encode the shift operation.
671 switch (Opcode) {
672 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000673 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000674 // rrx
675 Binary |= 0x6 << 4;
676 break;
677 case ARM::MOVsrl_flag:
678 // lsr #1
679 Binary |= (0x2 << 4) | (1 << 7);
680 break;
681 case ARM::MOVsra_flag:
682 // asr #1
683 Binary |= (0x4 << 4) | (1 << 7);
684 break;
685 }
686
687 // Encode register Rm.
688 Binary |= getMachineOpValue(MI, 1);
689
690 emitWordLE(Binary);
691}
692
Chris Lattner33fabd72010-02-02 21:48:51 +0000693void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000694 DEBUG(errs() << " ** LPC" << LabelID << " @ "
695 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000696 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
697}
698
Chris Lattner33fabd72010-02-02 21:48:51 +0000699void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000700 unsigned Opcode = MI.getDesc().Opcode;
701 switch (Opcode) {
702 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000703 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000704 case ARM::BX:
705 case ARM::BMOVPCRX:
706 case ARM::BXr9:
707 case ARM::BMOVPCRXr9: {
708 // First emit mov lr, pc
709 unsigned Binary = 0x01a0e00f;
710 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
711 emitWordLE(Binary);
712
713 // and then emit the branch.
714 emitMiscBranchInstruction(MI);
715 break;
716 }
Chris Lattner518bb532010-02-09 19:54:29 +0000717 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000718 // We allow inline assembler nodes with empty bodies - they can
719 // implicitly define registers, which is ok for JIT.
720 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000721 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000722 }
Evan Chengffa6d962008-11-13 23:36:57 +0000723 break;
724 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000725 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000726 case TargetOpcode::EH_LABEL:
727 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
728 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000729 case TargetOpcode::IMPLICIT_DEF:
730 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000731 // Do nothing.
732 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000733 case ARM::CONSTPOOL_ENTRY:
734 emitConstPoolInstruction(MI);
735 break;
736 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000737 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000738 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000739 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000740 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000741 break;
742 }
743 case ARM::PICLDR:
744 case ARM::PICLDRB:
745 case ARM::PICSTR:
746 case ARM::PICSTRB: {
747 // Remember of the address of the PC label for relocation later.
748 addPCLabel(MI.getOperand(2).getImm());
749 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000750 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000751 break;
752 }
753 case ARM::PICLDRH:
754 case ARM::PICLDRSH:
755 case ARM::PICLDRSB:
756 case ARM::PICSTRH: {
757 // Remember of the address of the PC label for relocation later.
758 addPCLabel(MI.getOperand(2).getImm());
759 // These are just load / store instructions that implicitly read pc.
760 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000761 break;
762 }
Zonr Changf86399b2010-05-25 08:42:45 +0000763
764 case ARM::MOVi32imm:
765 emitMOVi32immInstruction(MI);
766 break;
767
Evan Cheng90922132008-11-06 02:25:39 +0000768 case ARM::MOVi2pieces:
769 // Two instructions to materialize a constant.
770 emitMOVi2piecesInstruction(MI);
771 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000772 case ARM::LEApcrelJT:
773 // Materialize jumptable address.
774 emitLEApcrelJTInstruction(MI);
775 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000776 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000777 case ARM::MOVsrl_flag:
778 case ARM::MOVsra_flag:
779 emitPseudoMoveInstruction(MI);
780 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000781 }
782}
783
Bob Wilson87949d42010-03-17 21:16:45 +0000784unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000785 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000786 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000787 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000788 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000789
790 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
791 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
792 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
793
794 // Encode the shift opcode.
795 unsigned SBits = 0;
796 unsigned Rs = MO1.getReg();
797 if (Rs) {
798 // Set shift operand (bit[7:4]).
799 // LSL - 0001
800 // LSR - 0011
801 // ASR - 0101
802 // ROR - 0111
803 // RRX - 0110 and bit[11:8] clear.
804 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000805 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000806 case ARM_AM::lsl: SBits = 0x1; break;
807 case ARM_AM::lsr: SBits = 0x3; break;
808 case ARM_AM::asr: SBits = 0x5; break;
809 case ARM_AM::ror: SBits = 0x7; break;
810 case ARM_AM::rrx: SBits = 0x6; break;
811 }
812 } else {
813 // Set shift operand (bit[6:4]).
814 // LSL - 000
815 // LSR - 010
816 // ASR - 100
817 // ROR - 110
818 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000819 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000820 case ARM_AM::lsl: SBits = 0x0; break;
821 case ARM_AM::lsr: SBits = 0x2; break;
822 case ARM_AM::asr: SBits = 0x4; break;
823 case ARM_AM::ror: SBits = 0x6; break;
824 }
825 }
826 Binary |= SBits << 4;
827 if (SOpc == ARM_AM::rrx)
828 return Binary;
829
830 // Encode the shift operation Rs or shift_imm (except rrx).
831 if (Rs) {
832 // Encode Rs bit[11:8].
833 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000834 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000835 }
836
837 // Encode shift_imm bit[11:7].
838 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
839}
840
Chris Lattner33fabd72010-02-02 21:48:51 +0000841unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000842 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
843 assert(SoImmVal != -1 && "Not a valid so_imm value!");
844
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000845 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000846 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000847 << ARMII::SoRotImmShift;
848
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000849 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000850 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000851 return Binary;
852}
853
Chris Lattner33fabd72010-02-02 21:48:51 +0000854unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000855 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000856 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000857 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000858 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000859 return 1 << ARMII::S_BitShift;
860 }
861 return 0;
862}
863
Bob Wilson87949d42010-03-17 21:16:45 +0000864void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000865 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000866 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000867 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000868
869 // Part of binary is determined by TableGn.
870 unsigned Binary = getBinaryCodeForInstr(MI);
871
Jim Grosbach33412622008-10-07 19:05:35 +0000872 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000873 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000874
Evan Cheng49a9f292008-09-12 22:45:55 +0000875 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000876 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000877
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000878 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000879 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000880 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000881 if (NumDefs)
882 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
883 else if (ImplicitRd)
884 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000885 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000886
Zonr Changf86399b2010-05-25 08:42:45 +0000887 if (TID.Opcode == ARM::MOVi16) {
888 // Get immediate from MI.
889 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
890 ARM::reloc_arm_movw);
891 // Encode imm which is the same as in emitMOVi32immInstruction().
892 Binary |= Lo16 & 0xFFF;
893 Binary |= ((Lo16 >> 12) & 0xF) << 16;
894 emitWordLE(Binary);
895 return;
896 } else if(TID.Opcode == ARM::MOVTi16) {
897 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
898 ARM::reloc_arm_movt) >> 16);
899 Binary |= Hi16 & 0xFFF;
900 Binary |= ((Hi16 >> 12) & 0xF) << 16;
901 emitWordLE(Binary);
902 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000903 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000904 uint32_t v = ~MI.getOperand(2).getImm();
905 int32_t lsb = CountTrailingZeros_32(v);
906 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000907 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000908 Binary |= (msb & 0x1F) << 16;
909 Binary |= (lsb & 0x1F) << 7;
910 emitWordLE(Binary);
911 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000912 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
913 // Encode Rn in Instr{0-3}
914 Binary |= getMachineOpValue(MI, OpIdx++);
915
916 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
917 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
918
919 // Instr{20-16} = widthm1, Instr{11-7} = lsb
920 Binary |= (widthm1 & 0x1F) << 16;
921 Binary |= (lsb & 0x1F) << 7;
922 emitWordLE(Binary);
923 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000924 }
925
Evan Chengd87293c2008-11-06 08:47:38 +0000926 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
927 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
928 ++OpIdx;
929
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000930 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000931 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
932 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000933 if (ImplicitRn)
934 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000935 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000936 else {
937 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
938 ++OpIdx;
939 }
Evan Cheng7602e112008-09-02 06:52:38 +0000940 }
941
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000942 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000943 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000944 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000945 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000946 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000947 return;
948 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000949
Evan Chengedda31c2008-11-05 18:35:52 +0000950 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000951 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000952 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000953 return;
954 }
Evan Cheng7602e112008-09-02 06:52:38 +0000955
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000956 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000957 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000958
Evan Cheng83b5cf02008-11-05 23:22:34 +0000959 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000960}
961
Bob Wilson87949d42010-03-17 21:16:45 +0000962void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000963 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000964 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000965 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000966 unsigned Form = TID.TSFlags & ARMII::FormMask;
967 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000968
Evan Chengedda31c2008-11-05 18:35:52 +0000969 // Part of binary is determined by TableGn.
970 unsigned Binary = getBinaryCodeForInstr(MI);
971
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000972 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
973 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
974 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +0000975 emitWordLE(Binary);
976 return;
977 }
978
Jim Grosbach33412622008-10-07 19:05:35 +0000979 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000980 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000981
Evan Cheng4df60f52008-11-07 09:06:08 +0000982 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000983
984 // Operand 0 of a pre- and post-indexed store is the address base
985 // writeback. Skip it.
986 bool Skipped = false;
987 if (IsPrePost && Form == ARMII::StFrm) {
988 ++OpIdx;
989 Skipped = true;
990 }
991
992 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000993 if (ImplicitRd)
994 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000995 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000996 else
997 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000998
999 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001000 if (ImplicitRn)
1001 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001002 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001003 else
1004 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001005
Evan Cheng05c356e2008-11-08 01:44:13 +00001006 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001007 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001008 ++OpIdx;
1009
Evan Cheng83b5cf02008-11-05 23:22:34 +00001010 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001011 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001012 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001013
Evan Chenge7de7e32008-09-13 01:44:01 +00001014 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001015 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001016 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001017 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001018 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001019 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001020 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1021 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001022 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001023 }
1024
Bill Wendling7d31a162010-10-20 22:44:54 +00001025 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001026 Binary |= 1 << ARMII::I_BitShift;
1027 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1028 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001029 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001030
Evan Cheng70632912008-11-12 07:34:37 +00001031 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001032 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001033 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001034 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1035 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001036 }
1037
Evan Cheng83b5cf02008-11-05 23:22:34 +00001038 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001039}
1040
Chris Lattner33fabd72010-02-02 21:48:51 +00001041void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001042 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001043 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001044 unsigned Form = TID.TSFlags & ARMII::FormMask;
1045 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001046
Evan Chengedda31c2008-11-05 18:35:52 +00001047 // Part of binary is determined by TableGn.
1048 unsigned Binary = getBinaryCodeForInstr(MI);
1049
Jim Grosbach33412622008-10-07 19:05:35 +00001050 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001051 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001052
Evan Cheng148cad82008-11-13 07:34:59 +00001053 unsigned OpIdx = 0;
1054
1055 // Operand 0 of a pre- and post-indexed store is the address base
1056 // writeback. Skip it.
1057 bool Skipped = false;
1058 if (IsPrePost && Form == ARMII::StMiscFrm) {
1059 ++OpIdx;
1060 Skipped = true;
1061 }
1062
Evan Cheng7602e112008-09-02 06:52:38 +00001063 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001064 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001065
Evan Cheng358dec52009-06-15 08:28:29 +00001066 // Skip LDRD and STRD's second operand.
1067 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1068 ++OpIdx;
1069
Evan Cheng7602e112008-09-02 06:52:38 +00001070 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001071 if (ImplicitRn)
1072 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001073 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001074 else
1075 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001076
Evan Cheng05c356e2008-11-08 01:44:13 +00001077 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001078 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001079 ++OpIdx;
1080
Evan Cheng83b5cf02008-11-05 23:22:34 +00001081 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001082 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001083 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001084
Evan Chenge7de7e32008-09-13 01:44:01 +00001085 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001086 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001087 ARMII::U_BitShift);
1088
1089 // If this instr is in register offset/index encoding, set bit[3:0]
1090 // to the corresponding Rm register.
1091 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001092 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001093 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001094 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001095 }
1096
Evan Chengd87293c2008-11-06 08:47:38 +00001097 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001098 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001099 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001100 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001101 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1102 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001103 }
1104
Evan Cheng83b5cf02008-11-05 23:22:34 +00001105 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001106}
1107
Evan Chengcd8e66a2008-11-11 21:48:44 +00001108static unsigned getAddrModeUPBits(unsigned Mode) {
1109 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001110
1111 // Set addressing mode by modifying bits U(23) and P(24)
1112 // IA - Increment after - bit U = 1 and bit P = 0
1113 // IB - Increment before - bit U = 1 and bit P = 1
1114 // DA - Decrement after - bit U = 0 and bit P = 0
1115 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001116 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001117 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001118 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001119 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1120 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1121 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001122 }
1123
Evan Chengcd8e66a2008-11-11 21:48:44 +00001124 return Binary;
1125}
1126
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001127void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1128 const TargetInstrDesc &TID = MI.getDesc();
1129 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1130
Evan Chengcd8e66a2008-11-11 21:48:44 +00001131 // Part of binary is determined by TableGn.
1132 unsigned Binary = getBinaryCodeForInstr(MI);
1133
1134 // Set the conditional execution predicate
1135 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1136
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001137 // Skip operand 0 of an instruction with base register update.
1138 unsigned OpIdx = 0;
1139 if (IsUpdating)
1140 ++OpIdx;
1141
Evan Chengcd8e66a2008-11-11 21:48:44 +00001142 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001143 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001144
1145 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001146 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001147 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1148
Evan Cheng7602e112008-09-02 06:52:38 +00001149 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001150 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001151 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001152
1153 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001154 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001155 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001156 if (!MO.isReg() || MO.isImplicit())
1157 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001158 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001159 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1160 RegNum < 16);
1161 Binary |= 0x1 << RegNum;
1162 }
1163
Evan Cheng83b5cf02008-11-05 23:22:34 +00001164 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001165}
1166
Chris Lattner33fabd72010-02-02 21:48:51 +00001167void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001168 const TargetInstrDesc &TID = MI.getDesc();
1169
1170 // Part of binary is determined by TableGn.
1171 unsigned Binary = getBinaryCodeForInstr(MI);
1172
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001173 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001174 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001175
1176 // Encode S bit if MI modifies CPSR.
1177 Binary |= getAddrModeSBit(MI, TID);
1178
1179 // 32x32->64bit operations have two destination registers. The number
1180 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001181 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001182 if (TID.getNumDefs() == 2)
1183 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1184
1185 // Encode Rd
1186 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1187
1188 // Encode Rm
1189 Binary |= getMachineOpValue(MI, OpIdx++);
1190
1191 // Encode Rs
1192 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1193
Evan Chengfbc9d412008-11-06 01:21:28 +00001194 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1195 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001196 if (TID.getNumOperands() > OpIdx &&
1197 !TID.OpInfo[OpIdx].isPredicate() &&
1198 !TID.OpInfo[OpIdx].isOptionalDef())
1199 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1200
1201 emitWordLE(Binary);
1202}
1203
Chris Lattner33fabd72010-02-02 21:48:51 +00001204void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001205 const TargetInstrDesc &TID = MI.getDesc();
1206
1207 // Part of binary is determined by TableGn.
1208 unsigned Binary = getBinaryCodeForInstr(MI);
1209
1210 // Set the conditional execution predicate
1211 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1212
1213 unsigned OpIdx = 0;
1214
1215 // Encode Rd
1216 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1217
1218 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1219 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1220 if (MO2.isReg()) {
1221 // Two register operand form.
1222 // Encode Rn.
1223 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1224
1225 // Encode Rm.
1226 Binary |= getMachineOpValue(MI, MO2);
1227 ++OpIdx;
1228 } else {
1229 Binary |= getMachineOpValue(MI, MO1);
1230 }
1231
1232 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1233 if (MI.getOperand(OpIdx).isImm() &&
1234 !TID.OpInfo[OpIdx].isPredicate() &&
1235 !TID.OpInfo[OpIdx].isOptionalDef())
1236 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001237
Evan Cheng83b5cf02008-11-05 23:22:34 +00001238 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001239}
1240
Chris Lattner33fabd72010-02-02 21:48:51 +00001241void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001242 const TargetInstrDesc &TID = MI.getDesc();
1243
1244 // Part of binary is determined by TableGn.
1245 unsigned Binary = getBinaryCodeForInstr(MI);
1246
1247 // Set the conditional execution predicate
1248 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1249
1250 unsigned OpIdx = 0;
1251
1252 // Encode Rd
1253 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1254
1255 const MachineOperand &MO = MI.getOperand(OpIdx++);
1256 if (OpIdx == TID.getNumOperands() ||
1257 TID.OpInfo[OpIdx].isPredicate() ||
1258 TID.OpInfo[OpIdx].isOptionalDef()) {
1259 // Encode Rm and it's done.
1260 Binary |= getMachineOpValue(MI, MO);
1261 emitWordLE(Binary);
1262 return;
1263 }
1264
1265 // Encode Rn.
1266 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1267
1268 // Encode Rm.
1269 Binary |= getMachineOpValue(MI, OpIdx++);
1270
1271 // Encode shift_imm.
1272 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001273 if (TID.Opcode == ARM::PKHTB) {
1274 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1275 if (ShiftAmt == 32)
1276 ShiftAmt = 0;
1277 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001278 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1279 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001280
Evan Cheng8b59db32008-11-07 01:41:35 +00001281 emitWordLE(Binary);
1282}
1283
Bob Wilson9a1c1892010-08-11 00:01:18 +00001284void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1285 const TargetInstrDesc &TID = MI.getDesc();
1286
1287 // Part of binary is determined by TableGen.
1288 unsigned Binary = getBinaryCodeForInstr(MI);
1289
1290 // Set the conditional execution predicate
1291 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1292
1293 // Encode Rd
1294 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1295
1296 // Encode saturate bit position.
1297 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001298 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001299 Pos -= 1;
1300 assert((Pos < 16 || (Pos < 32 &&
1301 TID.Opcode != ARM::SSAT16 &&
1302 TID.Opcode != ARM::USAT16)) &&
1303 "saturate bit position out of range");
1304 Binary |= Pos << 16;
1305
1306 // Encode Rm
1307 Binary |= getMachineOpValue(MI, 2);
1308
1309 // Encode shift_imm.
1310 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001311 unsigned ShiftOp = MI.getOperand(3).getImm();
1312 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1313 if (Opc == ARM_AM::asr)
1314 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001315 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001316 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001317 ShiftAmt = 0;
1318 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1319 Binary |= ShiftAmt << ARMII::ShiftShift;
1320 }
1321
1322 emitWordLE(Binary);
1323}
1324
Chris Lattner33fabd72010-02-02 21:48:51 +00001325void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001326 const TargetInstrDesc &TID = MI.getDesc();
1327
Torok Edwindac237e2009-07-08 20:53:28 +00001328 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001329 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001330 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001331
Evan Cheng7602e112008-09-02 06:52:38 +00001332 // Part of binary is determined by TableGn.
1333 unsigned Binary = getBinaryCodeForInstr(MI);
1334
Evan Chengedda31c2008-11-05 18:35:52 +00001335 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001336 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001337
1338 // Set signed_immed_24 field
1339 Binary |= getMachineOpValue(MI, 0);
1340
Evan Cheng83b5cf02008-11-05 23:22:34 +00001341 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001342}
1343
Chris Lattner33fabd72010-02-02 21:48:51 +00001344void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001345 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001346 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001347 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001348 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1349 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001350
1351 // Now emit the jump table entries.
1352 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1353 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1354 if (IsPIC)
1355 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001356 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001357 else
1358 // Absolute DestBB address.
1359 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1360 emitWordLE(0);
1361 }
1362}
1363
Chris Lattner33fabd72010-02-02 21:48:51 +00001364void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001365 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001366
Evan Cheng437c1732008-11-07 22:30:53 +00001367 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001368 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001369 // First emit a ldr pc, [] instruction.
1370 emitDataProcessingInstruction(MI, ARM::PC);
1371
1372 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001373 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001374 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001375 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1376 emitInlineJumpTable(JTIndex);
1377 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001378 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001379 // First emit a ldr pc, [] instruction.
1380 emitLoadStoreInstruction(MI, ARM::PC);
1381
1382 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001383 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001384 return;
1385 }
1386
Evan Chengedda31c2008-11-05 18:35:52 +00001387 // Part of binary is determined by TableGn.
1388 unsigned Binary = getBinaryCodeForInstr(MI);
1389
1390 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001391 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001392
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001393 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001394 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001395 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001396 else
Evan Chengedda31c2008-11-05 18:35:52 +00001397 // otherwise, set the return register
1398 Binary |= getMachineOpValue(MI, 0);
1399
Evan Cheng83b5cf02008-11-05 23:22:34 +00001400 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001401}
Evan Cheng7602e112008-09-02 06:52:38 +00001402
Evan Cheng80a11982008-11-12 06:41:41 +00001403static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001404 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001405 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001406 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001407 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001408 if (!isSPVFP)
1409 Binary |= RegD << ARMII::RegRdShift;
1410 else {
1411 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1412 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1413 }
Evan Cheng80a11982008-11-12 06:41:41 +00001414 return Binary;
1415}
Evan Cheng78be83d2008-11-11 19:40:26 +00001416
Evan Cheng80a11982008-11-12 06:41:41 +00001417static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001418 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001419 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001420 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001421 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001422 if (!isSPVFP)
1423 Binary |= RegN << ARMII::RegRnShift;
1424 else {
1425 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1426 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1427 }
Evan Cheng80a11982008-11-12 06:41:41 +00001428 return Binary;
1429}
Evan Chengd06d48d2008-11-12 02:19:38 +00001430
Evan Cheng80a11982008-11-12 06:41:41 +00001431static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1432 unsigned RegM = MI.getOperand(OpIdx).getReg();
1433 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001434 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001435 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001436 if (!isSPVFP)
1437 Binary |= RegM;
1438 else {
1439 Binary |= ((RegM & 0x1E) >> 1);
1440 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001441 }
Evan Cheng80a11982008-11-12 06:41:41 +00001442 return Binary;
1443}
1444
Chris Lattner33fabd72010-02-02 21:48:51 +00001445void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001446 const TargetInstrDesc &TID = MI.getDesc();
1447
1448 // Part of binary is determined by TableGn.
1449 unsigned Binary = getBinaryCodeForInstr(MI);
1450
1451 // Set the conditional execution predicate
1452 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1453
1454 unsigned OpIdx = 0;
1455 assert((Binary & ARMII::D_BitShift) == 0 &&
1456 (Binary & ARMII::N_BitShift) == 0 &&
1457 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1458
1459 // Encode Dd / Sd.
1460 Binary |= encodeVFPRd(MI, OpIdx++);
1461
1462 // If this is a two-address operand, skip it, e.g. FMACD.
1463 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1464 ++OpIdx;
1465
1466 // Encode Dn / Sn.
1467 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001468 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001469
1470 if (OpIdx == TID.getNumOperands() ||
1471 TID.OpInfo[OpIdx].isPredicate() ||
1472 TID.OpInfo[OpIdx].isOptionalDef()) {
1473 // FCMPEZD etc. has only one operand.
1474 emitWordLE(Binary);
1475 return;
1476 }
1477
1478 // Encode Dm / Sm.
1479 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001480
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001481 emitWordLE(Binary);
1482}
1483
Bob Wilson87949d42010-03-17 21:16:45 +00001484void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001485 const TargetInstrDesc &TID = MI.getDesc();
1486 unsigned Form = TID.TSFlags & ARMII::FormMask;
1487
1488 // Part of binary is determined by TableGn.
1489 unsigned Binary = getBinaryCodeForInstr(MI);
1490
1491 // Set the conditional execution predicate
1492 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1493
1494 switch (Form) {
1495 default: break;
1496 case ARMII::VFPConv1Frm:
1497 case ARMII::VFPConv2Frm:
1498 case ARMII::VFPConv3Frm:
1499 // Encode Dd / Sd.
1500 Binary |= encodeVFPRd(MI, 0);
1501 break;
1502 case ARMII::VFPConv4Frm:
1503 // Encode Dn / Sn.
1504 Binary |= encodeVFPRn(MI, 0);
1505 break;
1506 case ARMII::VFPConv5Frm:
1507 // Encode Dm / Sm.
1508 Binary |= encodeVFPRm(MI, 0);
1509 break;
1510 }
1511
1512 switch (Form) {
1513 default: break;
1514 case ARMII::VFPConv1Frm:
1515 // Encode Dm / Sm.
1516 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001517 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001518 case ARMII::VFPConv2Frm:
1519 case ARMII::VFPConv3Frm:
1520 // Encode Dn / Sn.
1521 Binary |= encodeVFPRn(MI, 1);
1522 break;
1523 case ARMII::VFPConv4Frm:
1524 case ARMII::VFPConv5Frm:
1525 // Encode Dd / Sd.
1526 Binary |= encodeVFPRd(MI, 1);
1527 break;
1528 }
1529
1530 if (Form == ARMII::VFPConv5Frm)
1531 // Encode Dn / Sn.
1532 Binary |= encodeVFPRn(MI, 2);
1533 else if (Form == ARMII::VFPConv3Frm)
1534 // Encode Dm / Sm.
1535 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001536
1537 emitWordLE(Binary);
1538}
1539
Chris Lattner33fabd72010-02-02 21:48:51 +00001540void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001541 // Part of binary is determined by TableGn.
1542 unsigned Binary = getBinaryCodeForInstr(MI);
1543
1544 // Set the conditional execution predicate
1545 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1546
1547 unsigned OpIdx = 0;
1548
1549 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001550 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001551
1552 // Encode address base.
1553 const MachineOperand &Base = MI.getOperand(OpIdx++);
1554 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1555
1556 // If there is a non-zero immediate offset, encode it.
1557 if (Base.isReg()) {
1558 const MachineOperand &Offset = MI.getOperand(OpIdx);
1559 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1560 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1561 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001562 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001563 emitWordLE(Binary);
1564 return;
1565 }
1566 }
1567
1568 // If immediate offset is omitted, default to +0.
1569 Binary |= 1 << ARMII::U_BitShift;
1570
1571 emitWordLE(Binary);
1572}
1573
Bob Wilson87949d42010-03-17 21:16:45 +00001574void
1575ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001576 const TargetInstrDesc &TID = MI.getDesc();
1577 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1578
Evan Chengcd8e66a2008-11-11 21:48:44 +00001579 // Part of binary is determined by TableGn.
1580 unsigned Binary = getBinaryCodeForInstr(MI);
1581
1582 // Set the conditional execution predicate
1583 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1584
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001585 // Skip operand 0 of an instruction with base register update.
1586 unsigned OpIdx = 0;
1587 if (IsUpdating)
1588 ++OpIdx;
1589
Evan Chengcd8e66a2008-11-11 21:48:44 +00001590 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001591 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001592
1593 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001594 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001595 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001596
1597 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001598 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001599 Binary |= 0x1 << ARMII::W_BitShift;
1600
1601 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001602 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001603
Bob Wilsond4bfd542010-08-27 23:18:17 +00001604 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001605 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001606 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001607 const MachineOperand &MO = MI.getOperand(i);
1608 if (!MO.isReg() || MO.isImplicit())
1609 break;
1610 ++NumRegs;
1611 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001612 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1613 // Otherwise, it will be 0, in the case of 32-bit registers.
1614 if(Binary & 0x100)
1615 Binary |= NumRegs * 2;
1616 else
1617 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001618
1619 emitWordLE(Binary);
1620}
1621
Bob Wilson1a913ed2010-06-11 21:34:50 +00001622static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1623 unsigned RegD = MI.getOperand(OpIdx).getReg();
1624 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001625 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001626 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1627 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1628 return Binary;
1629}
1630
Bob Wilson5e7b6072010-06-25 22:40:46 +00001631static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1632 unsigned RegN = MI.getOperand(OpIdx).getReg();
1633 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001634 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001635 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1636 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1637 return Binary;
1638}
1639
Bob Wilson583a2a02010-06-25 21:17:19 +00001640static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1641 unsigned RegM = MI.getOperand(OpIdx).getReg();
1642 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001643 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001644 Binary |= (RegM & 0xf);
1645 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1646 return Binary;
1647}
1648
Bob Wilsond896a972010-06-28 21:12:19 +00001649/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1650/// data-processing instruction to the corresponding Thumb encoding.
1651static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1652 assert((Binary & 0xfe000000) == 0xf2000000 &&
1653 "not an ARM NEON data-processing instruction");
1654 unsigned UBit = (Binary >> 24) & 1;
1655 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1656}
1657
Bob Wilsond5a563d2010-06-29 17:34:07 +00001658void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001659 unsigned Binary = getBinaryCodeForInstr(MI);
1660
Bob Wilsond5a563d2010-06-29 17:34:07 +00001661 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1662 const TargetInstrDesc &TID = MI.getDesc();
1663 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1664 RegTOpIdx = 0;
1665 RegNOpIdx = 1;
1666 LnOpIdx = 2;
1667 } else { // ARMII::NSetLnFrm
1668 RegTOpIdx = 2;
1669 RegNOpIdx = 0;
1670 LnOpIdx = 3;
1671 }
1672
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001673 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001674 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001675
Bob Wilsond5a563d2010-06-29 17:34:07 +00001676 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001677 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001678 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001679 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001680
1681 unsigned LaneShift;
1682 if ((Binary & (1 << 22)) != 0)
1683 LaneShift = 0; // 8-bit elements
1684 else if ((Binary & (1 << 5)) != 0)
1685 LaneShift = 1; // 16-bit elements
1686 else
1687 LaneShift = 2; // 32-bit elements
1688
Bob Wilsond5a563d2010-06-29 17:34:07 +00001689 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001690 unsigned Opc1 = Lane >> 2;
1691 unsigned Opc2 = Lane & 3;
1692 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1693 Binary |= (Opc1 << 21);
1694 Binary |= (Opc2 << 5);
1695
1696 emitWordLE(Binary);
1697}
1698
Bob Wilson21773e72010-06-29 20:13:29 +00001699void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1700 unsigned Binary = getBinaryCodeForInstr(MI);
1701
1702 // Set the conditional execution predicate
1703 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1704
1705 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001706 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001707 Binary |= (RegT << ARMII::RegRdShift);
1708 Binary |= encodeNEONRn(MI, 0);
1709 emitWordLE(Binary);
1710}
1711
Bob Wilson583a2a02010-06-25 21:17:19 +00001712void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001713 unsigned Binary = getBinaryCodeForInstr(MI);
1714 // Destination register is encoded in Dd.
1715 Binary |= encodeNEONRd(MI, 0);
1716 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1717 unsigned Imm = MI.getOperand(1).getImm();
1718 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001719 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001720 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001721 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001722 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001723 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001724 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001725 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001726 emitWordLE(Binary);
1727}
1728
Bob Wilson583a2a02010-06-25 21:17:19 +00001729void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001730 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001731 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001732 // Destination register is encoded in Dd; source register in Dm.
1733 unsigned OpIdx = 0;
1734 Binary |= encodeNEONRd(MI, OpIdx++);
1735 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1736 ++OpIdx;
1737 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001738 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001739 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001740 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1741 emitWordLE(Binary);
1742}
1743
Bob Wilson5e7b6072010-06-25 22:40:46 +00001744void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1745 const TargetInstrDesc &TID = MI.getDesc();
1746 unsigned Binary = getBinaryCodeForInstr(MI);
1747 // Destination register is encoded in Dd; source registers in Dn and Dm.
1748 unsigned OpIdx = 0;
1749 Binary |= encodeNEONRd(MI, OpIdx++);
1750 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1751 ++OpIdx;
1752 Binary |= encodeNEONRn(MI, OpIdx++);
1753 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1754 ++OpIdx;
1755 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001756 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001757 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001758 // FIXME: This does not handle VMOVDneon or VMOVQ.
1759 emitWordLE(Binary);
1760}
1761
Evan Cheng7602e112008-09-02 06:52:38 +00001762#include "ARMGenCodeEmitter.inc"