blob: ea017c64df625d56bd20bf07f7f32c6479bc14ac [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Akira Hatanakadbe9a312011-08-18 20:07:42 +000038// If I is a shifted mask, set the size (Size) and the first bit of the
39// mask (Pos), and return true.
Akira Hatanaka854a7db2011-08-19 22:59:00 +000040// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
41static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
42 if (!isUInt<32>(I) || !isShiftedMask_32(I))
43 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000044
Akira Hatanaka854a7db2011-08-19 22:59:00 +000045 Size = CountPopulation_32(I);
46 Pos = CountTrailingZeros_32(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000047 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000048}
49
Chris Lattnerf0144122009-07-28 03:13:23 +000050const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
51 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000052 case MipsISD::JmpLink: return "MipsISD::JmpLink";
53 case MipsISD::Hi: return "MipsISD::Hi";
54 case MipsISD::Lo: return "MipsISD::Lo";
55 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000056 case MipsISD::TlsGd: return "MipsISD::TlsGd";
57 case MipsISD::TprelHi: return "MipsISD::TprelHi";
58 case MipsISD::TprelLo: return "MipsISD::TprelLo";
59 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::Ret: return "MipsISD::Ret";
61 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
62 case MipsISD::FPCmp: return "MipsISD::FPCmp";
63 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
64 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
65 case MipsISD::FPRound: return "MipsISD::FPRound";
66 case MipsISD::MAdd: return "MipsISD::MAdd";
67 case MipsISD::MAddu: return "MipsISD::MAddu";
68 case MipsISD::MSub: return "MipsISD::MSub";
69 case MipsISD::MSubu: return "MipsISD::MSubu";
70 case MipsISD::DivRem: return "MipsISD::DivRem";
71 case MipsISD::DivRemU: return "MipsISD::DivRemU";
72 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
73 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000074 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka21afc632011-06-21 00:40:49 +000075 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000076 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000077 case MipsISD::Ext: return "MipsISD::Ext";
78 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000079 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000080 }
81}
82
83MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000084MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000085 : TargetLowering(TM, new MipsTargetObjectFile()),
86 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
87 HasMips64(Subtarget->hasMips64()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000088
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000089 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000090 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000091 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000092 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093
94 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000095 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
96 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097
Akira Hatanaka95934842011-09-24 01:34:44 +000098 if (HasMips64)
99 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
100
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000101 // When dealing with single precision only, use libcalls
Akira Hatanaka792016b2011-09-23 18:28:39 +0000102 if (!Subtarget->isSingleFloat()) {
103 if (HasMips64)
104 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
105 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Akira Hatanaka792016b2011-09-23 18:28:39 +0000107 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000108
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000109 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
111 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
112 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000113
Eli Friedman6055a6a2009-07-17 04:07:24 +0000114 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
116 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000117
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000118 // Used by legalize types to correctly generate the setcc result.
119 // Without this, every float setcc comes with a AND/OR with the result,
120 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000121 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000123
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000124 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000126 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
128 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
129 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
130 setOperationAction(ISD::SELECT, MVT::f32, Custom);
131 setOperationAction(ISD::SELECT, MVT::f64, Custom);
132 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
134 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000135 setOperationAction(ISD::VASTART, MVT::Other, Custom);
136
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000137 setOperationAction(ISD::SDIV, MVT::i32, Expand);
138 setOperationAction(ISD::SREM, MVT::i32, Expand);
139 setOperationAction(ISD::UDIV, MVT::i32, Expand);
140 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000141 setOperationAction(ISD::SDIV, MVT::i64, Expand);
142 setOperationAction(ISD::SREM, MVT::i64, Expand);
143 setOperationAction(ISD::UDIV, MVT::i64, Expand);
144 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000145
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000146 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
148 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
149 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
150 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
151 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
152 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
153 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
154 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
155 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000156 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000157
Akira Hatanaka56633442011-09-20 23:53:09 +0000158 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000159 setOperationAction(ISD::ROTR, MVT::i32, Expand);
160
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000161 if (!Subtarget->hasMips64r2())
162 setOperationAction(ISD::ROTR, MVT::i64, Expand);
163
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
165 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
166 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000167 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
168 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000170 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000172 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
174 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000175 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FLOG, MVT::f32, Expand);
177 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
178 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
179 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000180 setOperationAction(ISD::FMA, MVT::f32, Expand);
181 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000182
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000183 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
184 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000186 setOperationAction(ISD::VAARG, MVT::Other, Expand);
187 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
188 setOperationAction(ISD::VAEND, MVT::Other, Expand);
189
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000190 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
192 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000193
Akira Hatanakadb548262011-07-19 23:30:50 +0000194 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000195 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000196
Eli Friedman4db5aca2011-08-29 18:23:02 +0000197 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
198 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
199
Eli Friedman26689ac2011-08-03 21:06:02 +0000200 setInsertFencesForAtomic(true);
201
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000202 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000204
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000205 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
207 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000208 }
209
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000210 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000212
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000213 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000215
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000216 setTargetDAGCombine(ISD::ADDE);
217 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000218 setTargetDAGCombine(ISD::SDIVREM);
219 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000220 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000221 setTargetDAGCombine(ISD::AND);
222 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000223
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000224 setMinFunctionAlignment(2);
225
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000226 setStackPointerRegisterToSaveRestore(Mips::SP);
227 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000228
229 setExceptionPointerRegister(Mips::A0);
230 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000231}
232
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000233bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000234 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
235 return SVT == MVT::i32 || SVT == MVT::i16;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000236}
237
Duncan Sands28b77e92011-09-06 19:07:46 +0000238EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000240}
241
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000242// SelectMadd -
243// Transforms a subgraph in CurDAG if the following pattern is found:
244// (addc multLo, Lo0), (adde multHi, Hi0),
245// where,
246// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000247// Lo0: initial value of Lo register
248// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000249// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000250static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000251 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252 // for the matching to be successful.
253 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
254
255 if (ADDCNode->getOpcode() != ISD::ADDC)
256 return false;
257
258 SDValue MultHi = ADDENode->getOperand(0);
259 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000260 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000261 unsigned MultOpc = MultHi.getOpcode();
262
263 // MultHi and MultLo must be generated by the same node,
264 if (MultLo.getNode() != MultNode)
265 return false;
266
267 // and it must be a multiplication.
268 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
269 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000270
271 // MultLo amd MultHi must be the first and second output of MultNode
272 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000273 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
274 return false;
275
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000276 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000277 // of the values of MultNode, in which case MultNode will be removed in later
278 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000279 // If there exist users other than ADDENode or ADDCNode, this function returns
280 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000281 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000282 // produced.
283 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
284 return false;
285
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000286 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000287 DebugLoc dl = ADDENode->getDebugLoc();
288
289 // create MipsMAdd(u) node
290 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000291
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000292 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
293 MVT::Glue,
294 MultNode->getOperand(0),// Factor 0
295 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000296 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000297 ADDENode->getOperand(1));// Hi0
298
299 // create CopyFromReg nodes
300 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
301 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000302 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000303 Mips::HI, MVT::i32,
304 CopyFromLo.getValue(2));
305
306 // replace uses of adde and addc here
307 if (!SDValue(ADDCNode, 0).use_empty())
308 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
309
310 if (!SDValue(ADDENode, 0).use_empty())
311 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
312
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000313 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000314}
315
316// SelectMsub -
317// Transforms a subgraph in CurDAG if the following pattern is found:
318// (addc Lo0, multLo), (sube Hi0, multHi),
319// where,
320// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000321// Lo0: initial value of Lo register
322// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000323// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000324static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000325 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000326 // for the matching to be successful.
327 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
328
329 if (SUBCNode->getOpcode() != ISD::SUBC)
330 return false;
331
332 SDValue MultHi = SUBENode->getOperand(1);
333 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000334 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000335 unsigned MultOpc = MultHi.getOpcode();
336
337 // MultHi and MultLo must be generated by the same node,
338 if (MultLo.getNode() != MultNode)
339 return false;
340
341 // and it must be a multiplication.
342 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
343 return false;
344
345 // MultLo amd MultHi must be the first and second output of MultNode
346 // respectively.
347 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
348 return false;
349
350 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
351 // of the values of MultNode, in which case MultNode will be removed in later
352 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000353 // If there exist users other than SUBENode or SUBCNode, this function returns
354 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000355 // instruction node rather than a pair of MULT and MSUB instructions being
356 // produced.
357 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
358 return false;
359
360 SDValue Chain = CurDAG->getEntryNode();
361 DebugLoc dl = SUBENode->getDebugLoc();
362
363 // create MipsSub(u) node
364 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
365
366 SDValue MSub = CurDAG->getNode(MultOpc, dl,
367 MVT::Glue,
368 MultNode->getOperand(0),// Factor 0
369 MultNode->getOperand(1),// Factor 1
370 SUBCNode->getOperand(0),// Lo0
371 SUBENode->getOperand(0));// Hi0
372
373 // create CopyFromReg nodes
374 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
375 MSub);
376 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
377 Mips::HI, MVT::i32,
378 CopyFromLo.getValue(2));
379
380 // replace uses of sube and subc here
381 if (!SDValue(SUBCNode, 0).use_empty())
382 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
383
384 if (!SDValue(SUBENode, 0).use_empty())
385 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
386
387 return true;
388}
389
390static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
391 TargetLowering::DAGCombinerInfo &DCI,
392 const MipsSubtarget* Subtarget) {
393 if (DCI.isBeforeLegalize())
394 return SDValue();
395
Akira Hatanaka56633442011-09-20 23:53:09 +0000396 if (Subtarget->hasMips32() && SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000397 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000398
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000399 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000400}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000401
402static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
403 TargetLowering::DAGCombinerInfo &DCI,
404 const MipsSubtarget* Subtarget) {
405 if (DCI.isBeforeLegalize())
406 return SDValue();
407
Akira Hatanaka56633442011-09-20 23:53:09 +0000408 if (Subtarget->hasMips32() && SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000409 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000410
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000411 return SDValue();
412}
413
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000414static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
415 TargetLowering::DAGCombinerInfo &DCI,
416 const MipsSubtarget* Subtarget) {
417 if (DCI.isBeforeLegalizeOps())
418 return SDValue();
419
Akira Hatanakadda4a072011-10-03 21:06:13 +0000420 EVT Ty = N->getValueType(0);
421 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
422 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000423 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
424 MipsISD::DivRemU;
425 DebugLoc dl = N->getDebugLoc();
426
427 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
428 N->getOperand(0), N->getOperand(1));
429 SDValue InChain = DAG.getEntryNode();
430 SDValue InGlue = DivRem;
431
432 // insert MFLO
433 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000434 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000435 InGlue);
436 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
437 InChain = CopyFromLo.getValue(1);
438 InGlue = CopyFromLo.getValue(2);
439 }
440
441 // insert MFHI
442 if (N->hasAnyUseOfValue(1)) {
443 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000444 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000445 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
446 }
447
448 return SDValue();
449}
450
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000451static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
452 switch (CC) {
453 default: llvm_unreachable("Unknown fp condition code!");
454 case ISD::SETEQ:
455 case ISD::SETOEQ: return Mips::FCOND_OEQ;
456 case ISD::SETUNE: return Mips::FCOND_UNE;
457 case ISD::SETLT:
458 case ISD::SETOLT: return Mips::FCOND_OLT;
459 case ISD::SETGT:
460 case ISD::SETOGT: return Mips::FCOND_OGT;
461 case ISD::SETLE:
462 case ISD::SETOLE: return Mips::FCOND_OLE;
463 case ISD::SETGE:
464 case ISD::SETOGE: return Mips::FCOND_OGE;
465 case ISD::SETULT: return Mips::FCOND_ULT;
466 case ISD::SETULE: return Mips::FCOND_ULE;
467 case ISD::SETUGT: return Mips::FCOND_UGT;
468 case ISD::SETUGE: return Mips::FCOND_UGE;
469 case ISD::SETUO: return Mips::FCOND_UN;
470 case ISD::SETO: return Mips::FCOND_OR;
471 case ISD::SETNE:
472 case ISD::SETONE: return Mips::FCOND_ONE;
473 case ISD::SETUEQ: return Mips::FCOND_UEQ;
474 }
475}
476
477
478// Returns true if condition code has to be inverted.
479static bool InvertFPCondCode(Mips::CondCode CC) {
480 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
481 return false;
482
483 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
484 return true;
485
486 assert(false && "Illegal Condition Code");
487 return false;
488}
489
490// Creates and returns an FPCmp node from a setcc node.
491// Returns Op if setcc is not a floating point comparison.
492static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
493 // must be a SETCC node
494 if (Op.getOpcode() != ISD::SETCC)
495 return Op;
496
497 SDValue LHS = Op.getOperand(0);
498
499 if (!LHS.getValueType().isFloatingPoint())
500 return Op;
501
502 SDValue RHS = Op.getOperand(1);
503 DebugLoc dl = Op.getDebugLoc();
504
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000505 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
506 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000507 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
508
509 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
510 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
511}
512
513// Creates and returns a CMovFPT/F node.
514static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
515 SDValue False, DebugLoc DL) {
516 bool invert = InvertFPCondCode((Mips::CondCode)
517 cast<ConstantSDNode>(Cond.getOperand(2))
518 ->getSExtValue());
519
520 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
521 True.getValueType(), True, False, Cond);
522}
523
524static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
525 TargetLowering::DAGCombinerInfo &DCI,
526 const MipsSubtarget* Subtarget) {
527 if (DCI.isBeforeLegalizeOps())
528 return SDValue();
529
530 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
531
532 if (Cond.getOpcode() != MipsISD::FPCmp)
533 return SDValue();
534
535 SDValue True = DAG.getConstant(1, MVT::i32);
536 SDValue False = DAG.getConstant(0, MVT::i32);
537
538 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
539}
540
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000541static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
542 TargetLowering::DAGCombinerInfo &DCI,
543 const MipsSubtarget* Subtarget) {
544 // Pattern match EXT.
545 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
546 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000547 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000548 return SDValue();
549
550 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
551
552 // Op's first operand must be a shift right.
553 if (ShiftRight.getOpcode() != ISD::SRA && ShiftRight.getOpcode() != ISD::SRL)
554 return SDValue();
555
556 // The second operand of the shift must be an immediate.
557 uint64_t Pos;
558 ConstantSDNode *CN;
559 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
560 return SDValue();
561
562 Pos = CN->getZExtValue();
563
564 uint64_t SMPos, SMSize;
565 // Op's second operand must be a shifted mask.
566 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000567 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000568 return SDValue();
569
570 // Return if the shifted mask does not start at bit 0 or the sum of its size
571 // and Pos exceeds the word's size.
572 if (SMPos != 0 || Pos + SMSize > 32)
573 return SDValue();
574
575 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), MVT::i32,
576 ShiftRight.getOperand(0),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000577 DAG.getConstant(Pos, MVT::i32),
578 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000579}
580
581static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
582 TargetLowering::DAGCombinerInfo &DCI,
583 const MipsSubtarget* Subtarget) {
584 // Pattern match INS.
585 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
586 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
587 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000588 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000589 return SDValue();
590
591 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
592 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
593 ConstantSDNode *CN;
594
595 // See if Op's first operand matches (and $src1 , mask0).
596 if (And0.getOpcode() != ISD::AND)
597 return SDValue();
598
599 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000600 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000601 return SDValue();
602
603 // See if Op's second operand matches (and (shl $src, pos), mask1).
604 if (And1.getOpcode() != ISD::AND)
605 return SDValue();
606
607 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000608 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000609 return SDValue();
610
611 // The shift masks must have the same position and size.
612 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
613 return SDValue();
614
615 SDValue Shl = And1.getOperand(0);
616 if (Shl.getOpcode() != ISD::SHL)
617 return SDValue();
618
619 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
620 return SDValue();
621
622 unsigned Shamt = CN->getZExtValue();
623
624 // Return if the shift amount and the first bit position of mask are not the
625 // same.
626 if (Shamt != SMPos0)
627 return SDValue();
628
629 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), MVT::i32,
630 Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000631 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000632 DAG.getConstant(SMSize0, MVT::i32),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000633 And0.getOperand(0));
634}
635
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000636SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000637 const {
638 SelectionDAG &DAG = DCI.DAG;
639 unsigned opc = N->getOpcode();
640
641 switch (opc) {
642 default: break;
643 case ISD::ADDE:
644 return PerformADDECombine(N, DAG, DCI, Subtarget);
645 case ISD::SUBE:
646 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000647 case ISD::SDIVREM:
648 case ISD::UDIVREM:
649 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000650 case ISD::SETCC:
651 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000652 case ISD::AND:
653 return PerformANDCombine(N, DAG, DCI, Subtarget);
654 case ISD::OR:
655 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000656 }
657
658 return SDValue();
659}
660
Dan Gohman475871a2008-07-27 21:46:04 +0000661SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000662LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000663{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000664 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000665 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000666 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000667 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
668 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000669 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000670 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000671 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
672 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000673 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000674 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000675 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000676 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000677 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000678 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000679 }
Dan Gohman475871a2008-07-27 21:46:04 +0000680 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000681}
682
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000683//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000684// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000685//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000686
687// AddLiveIn - This helper function adds the specified physical register to the
688// MachineFunction as a live in value. It also creates a corresponding
689// virtual register for it.
690static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000691AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000692{
693 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000694 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
695 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000696 return VReg;
697}
698
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000699// Get fp branch code (not opcode) from condition code.
700static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
701 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
702 return Mips::BRANCH_T;
703
704 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
705 return Mips::BRANCH_F;
706
707 return Mips::BRANCH_INVALID;
708}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000709
Akira Hatanaka14487d42011-06-07 19:28:39 +0000710static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
711 DebugLoc dl,
712 const MipsSubtarget* Subtarget,
713 const TargetInstrInfo *TII,
714 bool isFPCmp, unsigned Opc) {
715 // There is no need to expand CMov instructions if target has
716 // conditional moves.
717 if (Subtarget->hasCondMov())
718 return BB;
719
720 // To "insert" a SELECT_CC instruction, we actually have to insert the
721 // diamond control-flow pattern. The incoming instruction knows the
722 // destination vreg to set, the condition code register to branch on, the
723 // true/false values to select between, and a branch opcode to use.
724 const BasicBlock *LLVM_BB = BB->getBasicBlock();
725 MachineFunction::iterator It = BB;
726 ++It;
727
728 // thisMBB:
729 // ...
730 // TrueVal = ...
731 // setcc r1, r2, r3
732 // bNE r1, r0, copy1MBB
733 // fallthrough --> copy0MBB
734 MachineBasicBlock *thisMBB = BB;
735 MachineFunction *F = BB->getParent();
736 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
737 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
738 F->insert(It, copy0MBB);
739 F->insert(It, sinkMBB);
740
741 // Transfer the remainder of BB and its successor edges to sinkMBB.
742 sinkMBB->splice(sinkMBB->begin(), BB,
743 llvm::next(MachineBasicBlock::iterator(MI)),
744 BB->end());
745 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
746
747 // Next, add the true and fallthrough blocks as its successors.
748 BB->addSuccessor(copy0MBB);
749 BB->addSuccessor(sinkMBB);
750
751 // Emit the right instruction according to the type of the operands compared
752 if (isFPCmp)
753 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
754 else
755 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
756 .addReg(Mips::ZERO).addMBB(sinkMBB);
757
758 // copy0MBB:
759 // %FalseValue = ...
760 // # fallthrough to sinkMBB
761 BB = copy0MBB;
762
763 // Update machine-CFG edges
764 BB->addSuccessor(sinkMBB);
765
766 // sinkMBB:
767 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
768 // ...
769 BB = sinkMBB;
770
771 if (isFPCmp)
772 BuildMI(*BB, BB->begin(), dl,
773 TII->get(Mips::PHI), MI->getOperand(0).getReg())
774 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
775 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
776 else
777 BuildMI(*BB, BB->begin(), dl,
778 TII->get(Mips::PHI), MI->getOperand(0).getReg())
779 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
780 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
781
782 MI->eraseFromParent(); // The pseudo instruction is gone now.
783 return BB;
784}
785
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000786MachineBasicBlock *
787MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000788 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000789 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen94817572009-02-13 02:34:39 +0000790 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000791
792 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000793 default:
794 assert(false && "Unexpected instr type to insert");
795 return NULL;
796 case Mips::MOVT:
797 case Mips::MOVT_S:
798 case Mips::MOVT_D:
799 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1F);
800 case Mips::MOVF:
801 case Mips::MOVF_S:
802 case Mips::MOVF_D:
803 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1T);
804 case Mips::MOVZ_I:
805 case Mips::MOVZ_S:
806 case Mips::MOVZ_D:
807 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BNE);
808 case Mips::MOVN_I:
809 case Mips::MOVN_S:
810 case Mips::MOVN_D:
811 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BEQ);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000812
813 case Mips::ATOMIC_LOAD_ADD_I8:
814 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
815 case Mips::ATOMIC_LOAD_ADD_I16:
816 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
817 case Mips::ATOMIC_LOAD_ADD_I32:
818 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
819
820 case Mips::ATOMIC_LOAD_AND_I8:
821 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
822 case Mips::ATOMIC_LOAD_AND_I16:
823 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
824 case Mips::ATOMIC_LOAD_AND_I32:
825 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
826
827 case Mips::ATOMIC_LOAD_OR_I8:
828 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
829 case Mips::ATOMIC_LOAD_OR_I16:
830 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
831 case Mips::ATOMIC_LOAD_OR_I32:
832 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
833
834 case Mips::ATOMIC_LOAD_XOR_I8:
835 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
836 case Mips::ATOMIC_LOAD_XOR_I16:
837 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
838 case Mips::ATOMIC_LOAD_XOR_I32:
839 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
840
841 case Mips::ATOMIC_LOAD_NAND_I8:
842 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
843 case Mips::ATOMIC_LOAD_NAND_I16:
844 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
845 case Mips::ATOMIC_LOAD_NAND_I32:
846 return EmitAtomicBinary(MI, BB, 4, 0, true);
847
848 case Mips::ATOMIC_LOAD_SUB_I8:
849 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
850 case Mips::ATOMIC_LOAD_SUB_I16:
851 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
852 case Mips::ATOMIC_LOAD_SUB_I32:
853 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
854
855 case Mips::ATOMIC_SWAP_I8:
856 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
857 case Mips::ATOMIC_SWAP_I16:
858 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
859 case Mips::ATOMIC_SWAP_I32:
860 return EmitAtomicBinary(MI, BB, 4, 0);
861
862 case Mips::ATOMIC_CMP_SWAP_I8:
863 return EmitAtomicCmpSwapPartword(MI, BB, 1);
864 case Mips::ATOMIC_CMP_SWAP_I16:
865 return EmitAtomicCmpSwapPartword(MI, BB, 2);
866 case Mips::ATOMIC_CMP_SWAP_I32:
867 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000868 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000869}
870
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
872// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
873MachineBasicBlock *
874MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000875 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000876 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877 assert(Size == 4 && "Unsupported size for EmitAtomicBinary.");
878
879 MachineFunction *MF = BB->getParent();
880 MachineRegisterInfo &RegInfo = MF->getRegInfo();
881 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
882 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
883 DebugLoc dl = MI->getDebugLoc();
884
Akira Hatanaka4061da12011-07-19 20:11:17 +0000885 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886 unsigned Ptr = MI->getOperand(1).getReg();
887 unsigned Incr = MI->getOperand(2).getReg();
888
Akira Hatanaka4061da12011-07-19 20:11:17 +0000889 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
890 unsigned AndRes = RegInfo.createVirtualRegister(RC);
891 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892
893 // insert new blocks after the current block
894 const BasicBlock *LLVM_BB = BB->getBasicBlock();
895 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
896 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
897 MachineFunction::iterator It = BB;
898 ++It;
899 MF->insert(It, loopMBB);
900 MF->insert(It, exitMBB);
901
902 // Transfer the remainder of BB and its successor edges to exitMBB.
903 exitMBB->splice(exitMBB->begin(), BB,
904 llvm::next(MachineBasicBlock::iterator(MI)),
905 BB->end());
906 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
907
908 // thisMBB:
909 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000911 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000912 loopMBB->addSuccessor(loopMBB);
913 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000914
915 // loopMBB:
916 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000917 // <binop> storeval, oldval, incr
918 // sc success, storeval, 0(ptr)
919 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000920 BB = loopMBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000921 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000922 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000923 // and andres, oldval, incr
924 // nor storeval, $0, andres
925 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr);
926 BuildMI(BB, dl, TII->get(Mips::NOR), StoreVal)
927 .addReg(Mips::ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000929 // <binop> storeval, oldval, incr
930 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000932 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000933 }
Akira Hatanaka4061da12011-07-19 20:11:17 +0000934 BuildMI(BB, dl, TII->get(Mips::SC), Success)
935 .addReg(StoreVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000936 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +0000937 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938
939 MI->eraseFromParent(); // The instruction is gone now.
940
Akira Hatanaka939ece12011-07-19 03:42:13 +0000941 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000942}
943
944MachineBasicBlock *
945MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000946 MachineBasicBlock *BB,
947 unsigned Size, unsigned BinOpcode,
948 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000949 assert((Size == 1 || Size == 2) &&
950 "Unsupported size for EmitAtomicBinaryPartial.");
951
952 MachineFunction *MF = BB->getParent();
953 MachineRegisterInfo &RegInfo = MF->getRegInfo();
954 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
955 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
956 DebugLoc dl = MI->getDebugLoc();
957
958 unsigned Dest = MI->getOperand(0).getReg();
959 unsigned Ptr = MI->getOperand(1).getReg();
960 unsigned Incr = MI->getOperand(2).getReg();
961
Akira Hatanaka4061da12011-07-19 20:11:17 +0000962 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
963 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964 unsigned Mask = RegInfo.createVirtualRegister(RC);
965 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000966 unsigned NewVal = RegInfo.createVirtualRegister(RC);
967 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000968 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000969 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
970 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
971 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
972 unsigned AndRes = RegInfo.createVirtualRegister(RC);
973 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000974 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000975 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
976 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
977 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
978 unsigned SllRes = RegInfo.createVirtualRegister(RC);
979 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000980
981 // insert new blocks after the current block
982 const BasicBlock *LLVM_BB = BB->getBasicBlock();
983 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000984 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000985 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
986 MachineFunction::iterator It = BB;
987 ++It;
988 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000989 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990 MF->insert(It, exitMBB);
991
992 // Transfer the remainder of BB and its successor edges to exitMBB.
993 exitMBB->splice(exitMBB->begin(), BB,
994 llvm::next(MachineBasicBlock::iterator(MI)),
995 BB->end());
996 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
997
Akira Hatanaka81b44112011-07-19 17:09:53 +0000998 BB->addSuccessor(loopMBB);
999 loopMBB->addSuccessor(loopMBB);
1000 loopMBB->addSuccessor(sinkMBB);
1001 sinkMBB->addSuccessor(exitMBB);
1002
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001003 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001004 // addiu masklsb2,$0,-4 # 0xfffffffc
1005 // and alignedaddr,ptr,masklsb2
1006 // andi ptrlsb2,ptr,3
1007 // sll shiftamt,ptrlsb2,3
1008 // ori maskupper,$0,255 # 0xff
1009 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001011 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012
1013 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001014 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1015 .addReg(Mips::ZERO).addImm(-4);
1016 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1017 .addReg(Ptr).addReg(MaskLSB2);
1018 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1019 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1020 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1021 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001022 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1023 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001024 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001025 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001026
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001027
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001028 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001029 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001030 // ll oldval,0(alignedaddr)
1031 // binop binopres,oldval,incr2
1032 // and newval,binopres,mask
1033 // and maskedoldval0,oldval,mask2
1034 // or storeval,maskedoldval0,newval
1035 // sc success,storeval,0(alignedaddr)
1036 // beq success,$0,loopMBB
1037
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001038 // atomic.swap
1039 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001040 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001041 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001042 // and maskedoldval0,oldval,mask2
1043 // or storeval,maskedoldval0,newval
1044 // sc success,storeval,0(alignedaddr)
1045 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001046
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001047 BB = loopMBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001048 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001049 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001050 // and andres, oldval, incr2
1051 // nor binopres, $0, andres
1052 // and newval, binopres, mask
1053 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1054 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1055 .addReg(Mips::ZERO).addReg(AndRes);
1056 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001058 // <binop> binopres, oldval, incr2
1059 // and newval, binopres, mask
1060 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1061 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001062 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001063 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001064 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001065 }
1066
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001067 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001068 .addReg(OldVal).addReg(Mask2);
1069 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001070 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001071 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1072 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001073 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001074 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001075
Akira Hatanaka939ece12011-07-19 03:42:13 +00001076 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001077 // and maskedoldval1,oldval,mask
1078 // srl srlres,maskedoldval1,shiftamt
1079 // sll sllres,srlres,24
1080 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001081 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001082 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001083
Akira Hatanaka4061da12011-07-19 20:11:17 +00001084 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1085 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001086 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1087 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001088 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1089 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001090 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001091 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001092
1093 MI->eraseFromParent(); // The instruction is gone now.
1094
Akira Hatanaka939ece12011-07-19 03:42:13 +00001095 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001096}
1097
1098MachineBasicBlock *
1099MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001100 MachineBasicBlock *BB,
1101 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001102 assert(Size == 4 && "Unsupported size for EmitAtomicCmpSwap.");
1103
1104 MachineFunction *MF = BB->getParent();
1105 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1106 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1107 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1108 DebugLoc dl = MI->getDebugLoc();
1109
1110 unsigned Dest = MI->getOperand(0).getReg();
1111 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001112 unsigned OldVal = MI->getOperand(2).getReg();
1113 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114
Akira Hatanaka4061da12011-07-19 20:11:17 +00001115 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001116
1117 // insert new blocks after the current block
1118 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1119 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1120 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1121 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1122 MachineFunction::iterator It = BB;
1123 ++It;
1124 MF->insert(It, loop1MBB);
1125 MF->insert(It, loop2MBB);
1126 MF->insert(It, exitMBB);
1127
1128 // Transfer the remainder of BB and its successor edges to exitMBB.
1129 exitMBB->splice(exitMBB->begin(), BB,
1130 llvm::next(MachineBasicBlock::iterator(MI)),
1131 BB->end());
1132 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1133
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001134 // thisMBB:
1135 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001136 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001137 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001138 loop1MBB->addSuccessor(exitMBB);
1139 loop1MBB->addSuccessor(loop2MBB);
1140 loop2MBB->addSuccessor(loop1MBB);
1141 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001142
1143 // loop1MBB:
1144 // ll dest, 0(ptr)
1145 // bne dest, oldval, exitMBB
1146 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001147 BuildMI(BB, dl, TII->get(Mips::LL), Dest).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001148 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001149 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150
1151 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001152 // sc success, newval, 0(ptr)
1153 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001155 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1156 .addReg(NewVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001157 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001158 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001159
1160 MI->eraseFromParent(); // The instruction is gone now.
1161
Akira Hatanaka939ece12011-07-19 03:42:13 +00001162 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001163}
1164
1165MachineBasicBlock *
1166MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001167 MachineBasicBlock *BB,
1168 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001169 assert((Size == 1 || Size == 2) &&
1170 "Unsupported size for EmitAtomicCmpSwapPartial.");
1171
1172 MachineFunction *MF = BB->getParent();
1173 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1174 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1175 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1176 DebugLoc dl = MI->getDebugLoc();
1177
1178 unsigned Dest = MI->getOperand(0).getReg();
1179 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001180 unsigned CmpVal = MI->getOperand(2).getReg();
1181 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182
Akira Hatanaka4061da12011-07-19 20:11:17 +00001183 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1184 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001185 unsigned Mask = RegInfo.createVirtualRegister(RC);
1186 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001187 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1188 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1189 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1190 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1191 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1192 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1193 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1194 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1195 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1196 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1197 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1198 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1199 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1200 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001201
1202 // insert new blocks after the current block
1203 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1204 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1205 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001206 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001207 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1208 MachineFunction::iterator It = BB;
1209 ++It;
1210 MF->insert(It, loop1MBB);
1211 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001212 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001213 MF->insert(It, exitMBB);
1214
1215 // Transfer the remainder of BB and its successor edges to exitMBB.
1216 exitMBB->splice(exitMBB->begin(), BB,
1217 llvm::next(MachineBasicBlock::iterator(MI)),
1218 BB->end());
1219 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1220
Akira Hatanaka81b44112011-07-19 17:09:53 +00001221 BB->addSuccessor(loop1MBB);
1222 loop1MBB->addSuccessor(sinkMBB);
1223 loop1MBB->addSuccessor(loop2MBB);
1224 loop2MBB->addSuccessor(loop1MBB);
1225 loop2MBB->addSuccessor(sinkMBB);
1226 sinkMBB->addSuccessor(exitMBB);
1227
Akira Hatanaka70564a92011-07-19 18:14:26 +00001228 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001229 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001230 // addiu masklsb2,$0,-4 # 0xfffffffc
1231 // and alignedaddr,ptr,masklsb2
1232 // andi ptrlsb2,ptr,3
1233 // sll shiftamt,ptrlsb2,3
1234 // ori maskupper,$0,255 # 0xff
1235 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001236 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001237 // andi maskedcmpval,cmpval,255
1238 // sll shiftedcmpval,maskedcmpval,shiftamt
1239 // andi maskednewval,newval,255
1240 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001241 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001242 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1243 .addReg(Mips::ZERO).addImm(-4);
1244 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1245 .addReg(Ptr).addReg(MaskLSB2);
1246 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1247 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1248 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1249 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001250 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1251 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001252 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001253 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1254 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001255 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1256 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001257 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1258 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001259 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1260 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001261
1262 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001263 // ll oldval,0(alginedaddr)
1264 // and maskedoldval0,oldval,mask
1265 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266 BB = loop1MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001267 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
1268 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1269 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001270 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001271 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272
1273 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001274 // and maskedoldval1,oldval,mask2
1275 // or storeval,maskedoldval1,shiftednewval
1276 // sc success,storeval,0(alignedaddr)
1277 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001278 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001279 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1280 .addReg(OldVal).addReg(Mask2);
1281 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1282 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
1283 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1284 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001286 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001287
Akira Hatanaka939ece12011-07-19 03:42:13 +00001288 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001289 // srl srlres,maskedoldval0,shiftamt
1290 // sll sllres,srlres,24
1291 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001292 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001293 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001294
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001295 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1296 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001297 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1298 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001299 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001300 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001301
1302 MI->eraseFromParent(); // The instruction is gone now.
1303
Akira Hatanaka939ece12011-07-19 03:42:13 +00001304 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001305}
1306
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001307//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001308// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001309//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001310SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001311LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001312{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001313 MachineFunction &MF = DAG.getMachineFunction();
1314 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1315
1316 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001317 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1318 "Cannot lower if the alignment of the allocated space is larger than \
1319 that of the stack.");
1320
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001321 SDValue Chain = Op.getOperand(0);
1322 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001323 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001324
1325 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001327
1328 // Subtract the dynamic size from the actual stack size to
1329 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001331
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001332 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001333 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001334 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
1335 SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001336
1337 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001338 // value and a chain
Akira Hatanaka21afc632011-06-21 00:40:49 +00001339 SDVTList VTLs = DAG.getVTList(MVT::i32, MVT::Other);
1340 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1341 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1342
1343 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001344}
1345
1346SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001347LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001348{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001349 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001350 // the block to branch to if the condition is true.
1351 SDValue Chain = Op.getOperand(0);
1352 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001353 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001354
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001355 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1356
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001357 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001358 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001359 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001360
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001361 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001362 Mips::CondCode CC =
1363 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001364 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001365
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001366 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001367 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001368}
1369
1370SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001371LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001372{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001373 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001374
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001375 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001376 if (Cond.getOpcode() != MipsISD::FPCmp)
1377 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001378
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001379 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1380 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001381}
1382
Dan Gohmand858e902010-04-17 15:26:15 +00001383SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1384 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001385 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001386 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001387 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001388
Eli Friedmane2c74082009-08-03 02:22:28 +00001389 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001390 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001391
Chris Lattnerb71b9092009-08-13 06:28:06 +00001392 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001393
Chris Lattnere3736f82009-08-13 05:41:27 +00001394 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001395 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1396 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001397 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001398 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1399 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001400 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001401 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001402 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001403 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1404 MipsII::MO_ABS_HI);
1405 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1406 MipsII::MO_ABS_LO);
1407 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1408 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001410 }
1411
Akira Hatanaka0f843822011-06-07 18:58:42 +00001412 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1413 MipsII::MO_GOT);
1414 GA = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, GA);
1415 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
1416 DAG.getEntryNode(), GA, MachinePointerInfo(),
1417 false, false, 0);
1418 // On functions and global targets not internal linked only
1419 // a load from got/GP is necessary for PIC to work.
1420 if (!GV->hasInternalLinkage() &&
1421 (!GV->hasLocalLinkage() || isa<Function>(GV)))
1422 return ResNode;
1423 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1424 MipsII::MO_ABS_LO);
1425 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
1426 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001427}
1428
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001429SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1430 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001431 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1432 // FIXME there isn't actually debug info here
1433 DebugLoc dl = Op.getDebugLoc();
1434
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001435 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001436 // %hi/%lo relocation
1437 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1438 MipsII::MO_ABS_HI);
1439 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1440 MipsII::MO_ABS_LO);
1441 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1442 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1443 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001444 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001445
1446 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1447 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001448 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001449 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1450 MipsII::MO_ABS_LO);
1451 SDValue Load = DAG.getLoad(MVT::i32, dl,
1452 DAG.getEntryNode(), BAGOTOffset,
1453 MachinePointerInfo(), false, false, 0);
1454 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1455 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001456}
1457
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001458SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001459LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001460{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001461 // If the relocation model is PIC, use the General Dynamic TLS Model,
1462 // otherwise use the Initial Exec or Local Exec TLS Model.
1463 // TODO: implement Local Dynamic TLS model
1464
1465 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1466 DebugLoc dl = GA->getDebugLoc();
1467 const GlobalValue *GV = GA->getGlobal();
1468 EVT PtrVT = getPointerTy();
1469
1470 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1471 // General Dynamic TLS Model
1472 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001473 0, MipsII::MO_TLSGD);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001474 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1475 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1476 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1477
1478 ArgListTy Args;
1479 ArgListEntry Entry;
1480 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001481 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001482 Args.push_back(Entry);
1483 std::pair<SDValue, SDValue> CallResult =
1484 LowerCallTo(DAG.getEntryNode(),
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001485 (Type *) Type::getInt32Ty(*DAG.getContext()),
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001486 false, false, false, false, 0, CallingConv::C, false, true,
1487 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG,
1488 dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001489
1490 return CallResult.first;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001491 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001492
1493 SDValue Offset;
1494 if (GV->isDeclaration()) {
1495 // Initial Exec TLS Model
1496 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1497 MipsII::MO_GOTTPREL);
1498 Offset = DAG.getLoad(MVT::i32, dl,
1499 DAG.getEntryNode(), TGA, MachinePointerInfo(),
1500 false, false, 0);
1501 } else {
1502 // Local Exec TLS Model
1503 SDVTList VTs = DAG.getVTList(MVT::i32);
1504 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1505 MipsII::MO_TPREL_HI);
1506 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1507 MipsII::MO_TPREL_LO);
1508 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1509 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1510 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1511 }
1512
1513 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1514 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001515}
1516
1517SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001518LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001519{
Dan Gohman475871a2008-07-27 21:46:04 +00001520 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001521 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001522 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001523 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001524 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001525 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001526
Owen Andersone50ed302009-08-10 22:56:29 +00001527 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001528 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001529
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001530 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1531
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001532 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001533 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001534 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001535 } else {// Emit Load from Global Pointer
1536 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001537 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1538 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001539 false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001540 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001541
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001542 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1543 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001544 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001546
1547 return ResNode;
1548}
1549
Dan Gohman475871a2008-07-27 21:46:04 +00001550SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001551LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001552{
Dan Gohman475871a2008-07-27 21:46:04 +00001553 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001554 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001555 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001556 // FIXME there isn't actually debug info here
1557 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001558
1559 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001560 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001561 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001562 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001563 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001564 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1566 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001567 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001568
1569 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001570 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001571 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001572 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001573 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001574 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1575 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001577 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001578 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001579 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001580 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001581 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001582 CP, MachinePointerInfo::getConstantPool(),
1583 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001584 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001585 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001586 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001587 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1588 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001589
1590 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001591}
1592
Dan Gohmand858e902010-04-17 15:26:15 +00001593SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001594 MachineFunction &MF = DAG.getMachineFunction();
1595 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1596
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001597 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001598 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1599 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001600
1601 // vastart just stores the address of the VarArgsFrameIndex slot into the
1602 // memory location argument.
1603 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001604 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1605 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001606 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001607}
1608
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001609static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1610 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1611 DebugLoc dl = Op.getDebugLoc();
1612 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1613 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1614 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1615 DAG.getConstant(0x7fffffff, MVT::i32));
1616 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1617 DAG.getConstant(0x80000000, MVT::i32));
1618 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1619 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1620}
1621
1622static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001623 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001624 // Use ext/ins instructions if target architecture is Mips32r2.
1625 // Eliminate redundant mfc1 and mtc1 instructions.
1626 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001627
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001628 if (!isLittle)
1629 std::swap(LoIdx, HiIdx);
1630
1631 DebugLoc dl = Op.getDebugLoc();
1632 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1633 Op.getOperand(0),
1634 DAG.getConstant(LoIdx, MVT::i32));
1635 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1636 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1637 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1638 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1639 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1640 DAG.getConstant(0x7fffffff, MVT::i32));
1641 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1642 DAG.getConstant(0x80000000, MVT::i32));
1643 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1644
1645 if (!isLittle)
1646 std::swap(Word0, Word1);
1647
1648 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1649}
1650
1651SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1652 const {
1653 EVT Ty = Op.getValueType();
1654
1655 assert(Ty == MVT::f32 || Ty == MVT::f64);
1656
1657 if (Ty == MVT::f32)
1658 return LowerFCOPYSIGN32(Op, DAG);
1659 else
1660 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1661}
1662
Akira Hatanaka2e591472011-06-02 00:24:44 +00001663SDValue MipsTargetLowering::
1664LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001665 // check the depth
1666 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001667 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001668
1669 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1670 MFI->setFrameAddressIsTaken(true);
1671 EVT VT = Op.getValueType();
1672 DebugLoc dl = Op.getDebugLoc();
1673 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Mips::FP, VT);
1674 return FrameAddr;
1675}
1676
Akira Hatanakadb548262011-07-19 23:30:50 +00001677// TODO: set SType according to the desired memory barrier behavior.
1678SDValue MipsTargetLowering::LowerMEMBARRIER(SDValue Op,
1679 SelectionDAG& DAG) const {
1680 unsigned SType = 0;
1681 DebugLoc dl = Op.getDebugLoc();
1682 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1683 DAG.getConstant(SType, MVT::i32));
1684}
1685
Eli Friedman14648462011-07-27 22:21:52 +00001686SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1687 SelectionDAG& DAG) const {
1688 // FIXME: Need pseudo-fence for 'singlethread' fences
1689 // FIXME: Set SType for weaker fences where supported/appropriate.
1690 unsigned SType = 0;
1691 DebugLoc dl = Op.getDebugLoc();
1692 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1693 DAG.getConstant(SType, MVT::i32));
1694}
1695
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001696//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001697// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001698//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001699
1700#include "MipsGenCallingConv.inc"
1701
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001702//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001703// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001704// Mips O32 ABI rules:
1705// ---
1706// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001707// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001708// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001709// f64 - Only passed in two aliased f32 registers if no int reg has been used
1710// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001711// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1712// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001713//
1714// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001715//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001716
Duncan Sands1e96bab2010-11-04 10:49:57 +00001717static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001718 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001719 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1720
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001721 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001722
1723 static const unsigned IntRegs[] = {
1724 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1725 };
1726 static const unsigned F32Regs[] = {
1727 Mips::F12, Mips::F14
1728 };
1729 static const unsigned F64Regs[] = {
1730 Mips::D6, Mips::D7
1731 };
1732
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001733 // ByVal Args
1734 if (ArgFlags.isByVal()) {
1735 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1736 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1737 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1738 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1739 r < std::min(IntRegsSize, NextReg); ++r)
1740 State.AllocateReg(IntRegs[r]);
1741 return false;
1742 }
1743
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001744 // Promote i8 and i16
1745 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1746 LocVT = MVT::i32;
1747 if (ArgFlags.isSExt())
1748 LocInfo = CCValAssign::SExt;
1749 else if (ArgFlags.isZExt())
1750 LocInfo = CCValAssign::ZExt;
1751 else
1752 LocInfo = CCValAssign::AExt;
1753 }
1754
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001755 unsigned Reg;
1756
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001757 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1758 // is true: function is vararg, argument is 3rd or higher, there is previous
1759 // argument which is not f32 or f64.
1760 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1761 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001762 unsigned OrigAlign = ArgFlags.getOrigAlign();
1763 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001764
1765 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001766 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001767 // If this is the first part of an i64 arg,
1768 // the allocated register must be either A0 or A2.
1769 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1770 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001771 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001772 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1773 // Allocate int register and shadow next int register. If first
1774 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001775 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1776 if (Reg == Mips::A1 || Reg == Mips::A3)
1777 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1778 State.AllocateReg(IntRegs, IntRegsSize);
1779 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001780 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1781 // we are guaranteed to find an available float register
1782 if (ValVT == MVT::f32) {
1783 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1784 // Shadow int register
1785 State.AllocateReg(IntRegs, IntRegsSize);
1786 } else {
1787 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1788 // Shadow int registers
1789 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1790 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1791 State.AllocateReg(IntRegs, IntRegsSize);
1792 State.AllocateReg(IntRegs, IntRegsSize);
1793 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001794 } else
1795 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001796
Akira Hatanakad37776d2011-05-20 21:39:54 +00001797 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1798 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1799
1800 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001801 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001802 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001803 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001804
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001805 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001806}
1807
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001808//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001809// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001810//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001811
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001812static const unsigned O32IntRegsSize = 4;
1813
1814static const unsigned O32IntRegs[] = {
1815 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1816};
1817
Akira Hatanaka373e3a42011-09-23 00:58:33 +00001818// Return next O32 integer argument register.
1819static unsigned getNextIntArgReg(unsigned Reg) {
1820 assert((Reg == Mips::A0) || (Reg == Mips::A2));
1821 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
1822}
1823
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001824// Write ByVal Arg to arg registers and stack.
1825static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001826WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001827 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1828 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1829 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001830 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001831 MVT PtrType, bool isLittle) {
1832 unsigned LocMemOffset = VA.getLocMemOffset();
1833 unsigned Offset = 0;
1834 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001835 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001836
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001837 // Copy the first 4 words of byval arg to registers A0 - A3.
1838 // FIXME: Use a stricter alignment if it enables better optimization in passes
1839 // run later.
1840 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
1841 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001842 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001843 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001844 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1845 MachinePointerInfo(),
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001846 false, false, std::min(ByValAlign,
1847 (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001848 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001849 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001850 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1851 }
1852
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001853 if (RemainingSize == 0)
1854 return;
1855
1856 // If there still is a register available for argument passing, write the
1857 // remaining part of the structure to it using subword loads and shifts.
1858 if (LocMemOffset < 4 * 4) {
1859 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
1860 "There must be one to three bytes remaining.");
1861 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
1862 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1863 DAG.getConstant(Offset, MVT::i32));
1864 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
1865 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
1866 LoadPtr, MachinePointerInfo(),
1867 MVT::getIntegerVT(LoadSize * 8), false,
1868 false, Alignment);
1869 MemOpChains.push_back(LoadVal.getValue(1));
1870
1871 // If target is big endian, shift it to the most significant half-word or
1872 // byte.
1873 if (!isLittle)
1874 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
1875 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
1876
1877 Offset += LoadSize;
1878 RemainingSize -= LoadSize;
1879
1880 // Read second subword if necessary.
1881 if (RemainingSize != 0) {
1882 assert(RemainingSize == 1 && "There must be one byte remaining.");
1883 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1884 DAG.getConstant(Offset, MVT::i32));
1885 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
1886 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
1887 LoadPtr, MachinePointerInfo(),
1888 MVT::i8, false, false, Alignment);
1889 MemOpChains.push_back(Subword.getValue(1));
1890 // Insert the loaded byte to LoadVal.
1891 // FIXME: Use INS if supported by target.
1892 unsigned ShiftAmt = isLittle ? 16 : 8;
1893 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
1894 DAG.getConstant(ShiftAmt, MVT::i32));
1895 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
1896 }
1897
1898 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
1899 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1900 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001901 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001902
1903 // Create a fixed object on stack at offset LocMemOffset and copy
1904 // remaining part of byval arg to it using memcpy.
1905 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1906 DAG.getConstant(Offset, MVT::i32));
1907 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
1908 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001909 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
1910 DAG.getConstant(RemainingSize, MVT::i32),
1911 std::min(ByValAlign, (unsigned)4),
1912 /*isVolatile=*/false, /*AlwaysInline=*/false,
1913 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001914}
1915
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001917/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001918/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001920MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001921 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001922 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001923 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001924 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001925 const SmallVectorImpl<ISD::InputArg> &Ins,
1926 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001927 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001928 // MIPs target does not yet support tail call optimization.
1929 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001931 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001932 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001933 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001934 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001935 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001936
1937 // Analyze operands of the call, assigning locations to each operand.
1938 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001939 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1940 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001941
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001942 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001943 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001944 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001946
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001947 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001948 unsigned NextStackOffset = CCInfo.getNextStackOffset();
1949
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001950 // Chain is the output chain of the last Load/Store or CopyToReg node.
1951 // ByValChain is the output chain of the last Memcpy node created for copying
1952 // byval arguments to the stack.
1953 SDValue Chain, CallSeqStart, ByValChain;
1954 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
1955 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
1956 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001957
1958 // If this is the first call, create a stack frame object that points to
1959 // a location to which .cprestore saves $gp.
1960 if (IsPIC && !MipsFI->getGPFI())
1961 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1962
Akira Hatanaka21afc632011-06-21 00:40:49 +00001963 // Get the frame index of the stack frame object that points to the location
1964 // of dynamically allocated area on the stack.
1965 int DynAllocFI = MipsFI->getDynAllocFI();
1966
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001967 // Update size of the maximum argument space.
1968 // For O32, a minimum of four words (16 bytes) of argument space is
1969 // allocated.
1970 if (Subtarget->isABI_O32())
1971 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
1972
1973 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1974
1975 if (MaxCallFrameSize < NextStackOffset) {
1976 MipsFI->setMaxCallFrameSize(NextStackOffset);
1977
Akira Hatanaka21afc632011-06-21 00:40:49 +00001978 // Set the offsets relative to $sp of the $gp restore slot and dynamically
1979 // allocated stack space. These offsets must be aligned to a boundary
1980 // determined by the stack alignment of the ABI.
1981 unsigned StackAlignment = TFL->getStackAlignment();
1982 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1983 StackAlignment * StackAlignment;
1984
1985 if (IsPIC)
1986 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
1987
1988 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001989 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001990
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001991 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001992 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1993 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001994
Eric Christopher471e4222011-06-08 23:55:35 +00001995 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00001996
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001997 // Walk the register/memloc assignments, inserting copies/loads.
1998 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001999 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002000 CCValAssign &VA = ArgLocs[i];
2001
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002002 // Promote the value if needed.
2003 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002004 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002005 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002006 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002008 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002010 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2011 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002012 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2013 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002014 if (!Subtarget->isLittle())
2015 std::swap(Lo, Hi);
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002016 unsigned LocRegLo = VA.getLocReg();
2017 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2018 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2019 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002020 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002021 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002022 }
2023 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002024 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002025 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002026 break;
2027 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002028 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002029 break;
2030 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002031 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002032 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002033 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002034
2035 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002036 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002037 if (VA.isRegLoc()) {
2038 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002039 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002040 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002041
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002042 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002043 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002044
Eric Christopher471e4222011-06-08 23:55:35 +00002045 // ByVal Arg.
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002046 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2047 if (Flags.isByVal()) {
2048 assert(Subtarget->isABI_O32() &&
2049 "No support for ByVal args by ABIs other than O32 yet.");
2050 assert(Flags.getByValSize() &&
2051 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002052 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI, MFI,
2053 DAG, Arg, VA, Flags, getPointerTy(), Subtarget->isLittle());
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002054 continue;
2055 }
2056
Chris Lattnere0b12152008-03-17 06:57:02 +00002057 // Create the frame index object for this incoming parameter
Eric Christopher471e4222011-06-08 23:55:35 +00002058 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002059 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002060 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002061
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002062 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002063 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002064 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2065 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00002066 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002067 }
2068
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002069 // Extend range of indices of frame objects for outgoing arguments that were
2070 // created during this function call. Skip this step if no such objects were
2071 // created.
2072 if (LastFI)
2073 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2074
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002075 // If a memcpy has been created to copy a byval arg to a stack, replace the
2076 // chain input of CallSeqStart with ByValChain.
2077 if (InChain != ByValChain)
2078 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2079 NextStackOffsetVal);
2080
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002081 // Transform all store nodes into one single node because all store
2082 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002083 if (!MemOpChains.empty())
2084 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002085 &MemOpChains[0], MemOpChains.size());
2086
Bill Wendling056292f2008-09-16 21:48:12 +00002087 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002088 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2089 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002090 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002091 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002092 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002093
2094 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002095 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
2096 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2097 getPointerTy(), 0,MipsII:: MO_GOT);
2098 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
2099 0, MipsII::MO_ABS_LO);
2100 } else {
2101 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2102 getPointerTy(), 0, OpFlag);
2103 }
2104
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002105 LoadSymAddr = true;
2106 }
2107 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002108 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002109 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002110 LoadSymAddr = true;
2111 }
2112
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002113 SDValue InFlag;
2114
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002115 // Create nodes that load address of callee and copy it to T9
2116 if (IsPIC) {
2117 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002118 // Load callee address
Akira Hatanaka342837d2011-05-28 01:07:07 +00002119 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, Callee);
Akira Hatanaka25eba392011-06-24 19:01:25 +00002120 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), Callee,
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002121 MachinePointerInfo::getGOT(),
2122 false, false, 0);
2123
2124 // Use GOT+LO if callee has internal linkage.
2125 if (CalleeLo.getNode()) {
2126 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
2127 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
2128 } else
2129 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002130 }
2131
2132 // copy to T9
2133 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
2134 InFlag = Chain.getValue(1);
2135 Callee = DAG.getRegister(Mips::T9, MVT::i32);
2136 }
Bill Wendling056292f2008-09-16 21:48:12 +00002137
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002138 // Build a sequence of copy-to-reg nodes chained together with token
2139 // chain and flag operands which copy the outgoing args into registers.
2140 // The InFlag in necessary since all emitted instructions must be
2141 // stuck together.
2142 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2143 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2144 RegsToPass[i].second, InFlag);
2145 InFlag = Chain.getValue(1);
2146 }
2147
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002148 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002149 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002150 //
2151 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002152 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002153 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002154 Ops.push_back(Chain);
2155 Ops.push_back(Callee);
2156
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002157 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002158 // known live into the call.
2159 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2160 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2161 RegsToPass[i].second.getValueType()));
2162
Gabor Greifba36cb52008-08-28 21:40:38 +00002163 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002164 Ops.push_back(InFlag);
2165
Dale Johannesen33c960f2009-02-04 20:06:27 +00002166 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002167 InFlag = Chain.getValue(1);
2168
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002169 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002170 Chain = DAG.getCALLSEQ_END(Chain,
2171 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002172 DAG.getIntPtrConstant(0, true), InFlag);
2173 InFlag = Chain.getValue(1);
2174
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002175 // Handle result values, copying them out of physregs into vregs that we
2176 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002177 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2178 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002179}
2180
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181/// LowerCallResult - Lower the result values of a call into the
2182/// appropriate copies out of appropriate physical registers.
2183SDValue
2184MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002185 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002186 const SmallVectorImpl<ISD::InputArg> &Ins,
2187 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002188 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002189 // Assign locations to each value returned by this call.
2190 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002191 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2192 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002193
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002195
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002196 // Copy all of the result registers out of their specified physreg.
2197 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002198 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002200 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002202 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002203
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002205}
2206
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002207//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002208// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002209//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002210static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2211 std::vector<SDValue>& OutChains,
2212 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2213 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2214 unsigned LocMem = VA.getLocMemOffset();
2215 unsigned FirstWord = LocMem / 4;
2216
2217 // copy register A0 - A3 to frame object
2218 for (unsigned i = 0; i < NumWords; ++i) {
2219 unsigned CurWord = FirstWord + i;
2220 if (CurWord >= O32IntRegsSize)
2221 break;
2222
2223 unsigned SrcReg = O32IntRegs[CurWord];
2224 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2225 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2226 DAG.getConstant(i * 4, MVT::i32));
2227 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2228 StorePtr, MachinePointerInfo(), false,
2229 false, 0);
2230 OutChains.push_back(Store);
2231 }
2232}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002233
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002234/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002235/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236SDValue
2237MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002238 CallingConv::ID CallConv,
2239 bool isVarArg,
2240 const SmallVectorImpl<ISD::InputArg>
2241 &Ins,
2242 DebugLoc dl, SelectionDAG &DAG,
2243 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002244 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002245 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002246 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002247 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002248
Dan Gohman1e93df62010-04-17 14:41:14 +00002249 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002250
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002251 // Used with vargs to acumulate store chains.
2252 std::vector<SDValue> OutChains;
2253
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002254 // Assign locations to all of the incoming arguments.
2255 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002256 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2257 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002258
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002259 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002260 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002261 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002262 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002263
Akira Hatanaka43299772011-05-20 23:22:14 +00002264 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002265
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002266 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002267 CCValAssign &VA = ArgLocs[i];
2268
2269 // Arguments stored on registers
2270 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002271 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002272 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002273 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002274
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002276 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002277 else if (RegVT == MVT::i64)
2278 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002279 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002280 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002281 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002282 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002283 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002284 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002285
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002286 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002287 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002288 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002290
2291 // If this is an 8 or 16-bit value, it has been passed promoted
2292 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002293 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002294 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002295 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002296 if (VA.getLocInfo() == CCValAssign::SExt)
2297 Opcode = ISD::AssertSext;
2298 else if (VA.getLocInfo() == CCValAssign::ZExt)
2299 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002300 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002301 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00002302 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002303 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002304 }
2305
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002306 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002307 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002308 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
2309 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00002310 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002311 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002312 getNextIntArgReg(ArgReg), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002313 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002314 if (!Subtarget->isLittle())
2315 std::swap(ArgValue, ArgValue2);
2316 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2317 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002318 }
2319 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002320
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002322 } else { // VA.isRegLoc()
2323
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002324 // sanity check
2325 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002326
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002327 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2328
2329 if (Flags.isByVal()) {
2330 assert(Subtarget->isABI_O32() &&
2331 "No support for ByVal args by ABIs other than O32 yet.");
2332 assert(Flags.getByValSize() &&
2333 "ByVal args of size 0 should have been ignored by front-end.");
2334 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2335 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2336 true);
2337 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2338 InVals.push_back(FIN);
2339 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2340
2341 continue;
2342 }
2343
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002344 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002345 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
2346 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002347
2348 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002349 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002350 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002351 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00002352 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002353 }
2354 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002355
2356 // The mips ABIs for returning structs by value requires that we copy
2357 // the sret argument into $v0 for the return. Save the argument into
2358 // a virtual register so that we can access it from the return points.
2359 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2360 unsigned Reg = MipsFI->getSRetReturnReg();
2361 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002362 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002363 MipsFI->setSRetReturnReg(Reg);
2364 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002367 }
2368
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002369 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002370 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002371 // which is a value necessary to VASTART.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002372 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002373 assert(NextStackOffset % 4 == 0 &&
2374 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002375 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2376 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002377
2378 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2379 // copy the integer registers that have not been used for argument passing
2380 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002381 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002382 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002383 unsigned Idx = NextStackOffset / 4;
2384 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2385 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002386 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002387 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2388 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2389 MachinePointerInfo(),
2390 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002391 }
2392 }
2393
Akira Hatanaka43299772011-05-20 23:22:14 +00002394 MipsFI->setLastInArgFI(LastFI);
2395
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002396 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002397 // the size of Ins and InVals. This only happens when on varg functions
2398 if (!OutChains.empty()) {
2399 OutChains.push_back(Chain);
2400 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2401 &OutChains[0], OutChains.size());
2402 }
2403
Dan Gohman98ca4f22009-08-05 01:29:28 +00002404 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002405}
2406
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002407//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002408// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002409//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002410
Dan Gohman98ca4f22009-08-05 01:29:28 +00002411SDValue
2412MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002413 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002414 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002415 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002416 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002417
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002418 // CCValAssign - represent the assignment of
2419 // the return value to a location
2420 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002421
2422 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002423 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2424 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002425
Dan Gohman98ca4f22009-08-05 01:29:28 +00002426 // Analize return values.
2427 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002428
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002429 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002430 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002431 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002432 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002433 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002434 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002435 }
2436
Dan Gohman475871a2008-07-27 21:46:04 +00002437 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002438
2439 // Copy the result values into the output registers.
2440 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2441 CCValAssign &VA = RVLocs[i];
2442 assert(VA.isRegLoc() && "Can only return in registers!");
2443
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002444 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002445 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002446
2447 // guarantee that all emitted copies are
2448 // stuck together, avoiding something bad
2449 Flag = Chain.getValue(1);
2450 }
2451
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002452 // The mips ABIs for returning structs by value requires that we copy
2453 // the sret argument into $v0 for the return. We saved the argument into
2454 // a virtual register in the entry block, so now we copy the value out
2455 // and into $v0.
2456 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2457 MachineFunction &MF = DAG.getMachineFunction();
2458 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2459 unsigned Reg = MipsFI->getSRetReturnReg();
2460
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002461 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002462 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002463 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002464
Dale Johannesena05dca42009-02-04 23:02:30 +00002465 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002466 Flag = Chain.getValue(1);
2467 }
2468
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002469 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002470 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002471 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002473 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002474 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002476}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002477
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002478//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002479// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002480//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002481
2482/// getConstraintType - Given a constraint letter, return the type of
2483/// constraint it is for this target.
2484MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002485getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002486{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002487 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002488 // GCC config/mips/constraints.md
2489 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002490 // 'd' : An address register. Equivalent to r
2491 // unless generating MIPS16 code.
2492 // 'y' : Equivalent to r; retained for
2493 // backwards compatibility.
2494 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002495 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002496 switch (Constraint[0]) {
2497 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002498 case 'd':
2499 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002500 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002501 return C_RegisterClass;
2502 break;
2503 }
2504 }
2505 return TargetLowering::getConstraintType(Constraint);
2506}
2507
John Thompson44ab89e2010-10-29 17:29:13 +00002508/// Examine constraint type and operand type and determine a weight value.
2509/// This object must already have been set up with the operand type
2510/// and the current alternative constraint selected.
2511TargetLowering::ConstraintWeight
2512MipsTargetLowering::getSingleConstraintMatchWeight(
2513 AsmOperandInfo &info, const char *constraint) const {
2514 ConstraintWeight weight = CW_Invalid;
2515 Value *CallOperandVal = info.CallOperandVal;
2516 // If we don't have a value, we can't do a match,
2517 // but allow it at the lowest weight.
2518 if (CallOperandVal == NULL)
2519 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002520 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002521 // Look at the constraint type.
2522 switch (*constraint) {
2523 default:
2524 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2525 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002526 case 'd':
2527 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002528 if (type->isIntegerTy())
2529 weight = CW_Register;
2530 break;
2531 case 'f':
2532 if (type->isFloatTy())
2533 weight = CW_Register;
2534 break;
2535 }
2536 return weight;
2537}
2538
Eric Christopher38d64262011-06-29 19:33:04 +00002539/// Given a register class constraint, like 'r', if this corresponds directly
2540/// to an LLVM register class, return a register of 0 and the register class
2541/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002542std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002543getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002544{
2545 if (Constraint.size() == 1) {
2546 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002547 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2548 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002549 case 'r':
2550 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002551 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002553 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002554 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002555 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2556 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002557 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002558 }
2559 }
2560 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2561}
2562
Dan Gohman6520e202008-10-18 02:06:02 +00002563bool
2564MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2565 // The Mips target isn't yet aware of offsets.
2566 return false;
2567}
Evan Chengeb2f9692009-10-27 19:56:55 +00002568
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002569bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2570 if (VT != MVT::f32 && VT != MVT::f64)
2571 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002572 if (Imm.isNegZero())
2573 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002574 return Imm.isZero();
2575}