blob: d916edd73ae789908683e9c03c0f0382905db09f [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Akira Hatanakadbe9a312011-08-18 20:07:42 +000038// If I is a shifted mask, set the size (Size) and the first bit of the
39// mask (Pos), and return true.
Akira Hatanaka854a7db2011-08-19 22:59:00 +000040// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
41static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
42 if (!isUInt<32>(I) || !isShiftedMask_32(I))
43 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000044
Akira Hatanaka854a7db2011-08-19 22:59:00 +000045 Size = CountPopulation_32(I);
46 Pos = CountTrailingZeros_32(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000047 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000048}
49
Chris Lattnerf0144122009-07-28 03:13:23 +000050const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
51 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000052 case MipsISD::JmpLink: return "MipsISD::JmpLink";
53 case MipsISD::Hi: return "MipsISD::Hi";
54 case MipsISD::Lo: return "MipsISD::Lo";
55 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000056 case MipsISD::TlsGd: return "MipsISD::TlsGd";
57 case MipsISD::TprelHi: return "MipsISD::TprelHi";
58 case MipsISD::TprelLo: return "MipsISD::TprelLo";
59 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::Ret: return "MipsISD::Ret";
61 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
62 case MipsISD::FPCmp: return "MipsISD::FPCmp";
63 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
64 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
65 case MipsISD::FPRound: return "MipsISD::FPRound";
66 case MipsISD::MAdd: return "MipsISD::MAdd";
67 case MipsISD::MAddu: return "MipsISD::MAddu";
68 case MipsISD::MSub: return "MipsISD::MSub";
69 case MipsISD::MSubu: return "MipsISD::MSubu";
70 case MipsISD::DivRem: return "MipsISD::DivRem";
71 case MipsISD::DivRemU: return "MipsISD::DivRemU";
72 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
73 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000074 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka21afc632011-06-21 00:40:49 +000075 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000076 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000077 case MipsISD::Ext: return "MipsISD::Ext";
78 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000079 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000080 }
81}
82
83MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000084MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000085 : TargetLowering(TM, new MipsTargetObjectFile()),
86 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000087 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
88 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000089
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000090 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000091 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000092 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000093 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000094
95 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000096 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
97 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000098
Akira Hatanaka95934842011-09-24 01:34:44 +000099 if (HasMips64)
100 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
101
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000102 // When dealing with single precision only, use libcalls
Akira Hatanaka792016b2011-09-23 18:28:39 +0000103 if (!Subtarget->isSingleFloat()) {
104 if (HasMips64)
105 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
106 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Akira Hatanaka792016b2011-09-23 18:28:39 +0000108 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000109
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000110 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
112 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
113 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000114
Eli Friedman6055a6a2009-07-17 04:07:24 +0000115 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
117 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000118
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000119 // Used by legalize types to correctly generate the setcc result.
120 // Without this, every float setcc comes with a AND/OR with the result,
121 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000122 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000124
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000125 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000127 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000128 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
130 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
131 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
132 setOperationAction(ISD::SELECT, MVT::f32, Custom);
133 setOperationAction(ISD::SELECT, MVT::f64, Custom);
134 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
136 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000137 setOperationAction(ISD::VASTART, MVT::Other, Custom);
138
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000139 setOperationAction(ISD::SDIV, MVT::i32, Expand);
140 setOperationAction(ISD::SREM, MVT::i32, Expand);
141 setOperationAction(ISD::UDIV, MVT::i32, Expand);
142 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000143 setOperationAction(ISD::SDIV, MVT::i64, Expand);
144 setOperationAction(ISD::SREM, MVT::i64, Expand);
145 setOperationAction(ISD::UDIV, MVT::i64, Expand);
146 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000147
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000148 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
150 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
151 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
154 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
155 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
156 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
157 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000158 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000159
Akira Hatanaka56633442011-09-20 23:53:09 +0000160 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000161 setOperationAction(ISD::ROTR, MVT::i32, Expand);
162
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000163 if (!Subtarget->hasMips64r2())
164 setOperationAction(ISD::ROTR, MVT::i64, Expand);
165
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
167 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
168 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000169 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
170 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000172 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000174 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
176 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000177 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FLOG, MVT::f32, Expand);
179 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
180 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
181 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000182 setOperationAction(ISD::FMA, MVT::f32, Expand);
183 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000184
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000185 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
186 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000187
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000188 setOperationAction(ISD::VAARG, MVT::Other, Expand);
189 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
190 setOperationAction(ISD::VAEND, MVT::Other, Expand);
191
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000192 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
194 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000195
Akira Hatanakadb548262011-07-19 23:30:50 +0000196 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000197 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000198
Eli Friedman4db5aca2011-08-29 18:23:02 +0000199 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
200 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
201
Eli Friedman26689ac2011-08-03 21:06:02 +0000202 setInsertFencesForAtomic(true);
203
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000204 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000206
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000207 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
209 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000210 }
211
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000212 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000214
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000215 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000217
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000218 setTargetDAGCombine(ISD::ADDE);
219 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000220 setTargetDAGCombine(ISD::SDIVREM);
221 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000222 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000223 setTargetDAGCombine(ISD::AND);
224 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000225
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000226 setMinFunctionAlignment(2);
227
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000228 setStackPointerRegisterToSaveRestore(Mips::SP);
229 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000230
231 setExceptionPointerRegister(Mips::A0);
232 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000233}
234
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000235bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000236 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000237 return SVT == MVT::i64 || SVT == MVT::i32 || SVT == MVT::i16;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000238}
239
Duncan Sands28b77e92011-09-06 19:07:46 +0000240EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000242}
243
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000244// SelectMadd -
245// Transforms a subgraph in CurDAG if the following pattern is found:
246// (addc multLo, Lo0), (adde multHi, Hi0),
247// where,
248// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000249// Lo0: initial value of Lo register
250// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000251// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000253 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000254 // for the matching to be successful.
255 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
256
257 if (ADDCNode->getOpcode() != ISD::ADDC)
258 return false;
259
260 SDValue MultHi = ADDENode->getOperand(0);
261 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000262 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000263 unsigned MultOpc = MultHi.getOpcode();
264
265 // MultHi and MultLo must be generated by the same node,
266 if (MultLo.getNode() != MultNode)
267 return false;
268
269 // and it must be a multiplication.
270 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
271 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000272
273 // MultLo amd MultHi must be the first and second output of MultNode
274 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000275 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
276 return false;
277
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000278 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279 // of the values of MultNode, in which case MultNode will be removed in later
280 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000281 // If there exist users other than ADDENode or ADDCNode, this function returns
282 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000283 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000284 // produced.
285 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
286 return false;
287
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000288 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000289 DebugLoc dl = ADDENode->getDebugLoc();
290
291 // create MipsMAdd(u) node
292 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000293
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000294 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
295 MVT::Glue,
296 MultNode->getOperand(0),// Factor 0
297 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000298 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000299 ADDENode->getOperand(1));// Hi0
300
301 // create CopyFromReg nodes
302 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
303 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000304 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000305 Mips::HI, MVT::i32,
306 CopyFromLo.getValue(2));
307
308 // replace uses of adde and addc here
309 if (!SDValue(ADDCNode, 0).use_empty())
310 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
311
312 if (!SDValue(ADDENode, 0).use_empty())
313 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
314
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000315 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000316}
317
318// SelectMsub -
319// Transforms a subgraph in CurDAG if the following pattern is found:
320// (addc Lo0, multLo), (sube Hi0, multHi),
321// where,
322// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000323// Lo0: initial value of Lo register
324// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000325// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000326static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000327 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000328 // for the matching to be successful.
329 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
330
331 if (SUBCNode->getOpcode() != ISD::SUBC)
332 return false;
333
334 SDValue MultHi = SUBENode->getOperand(1);
335 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000336 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000337 unsigned MultOpc = MultHi.getOpcode();
338
339 // MultHi and MultLo must be generated by the same node,
340 if (MultLo.getNode() != MultNode)
341 return false;
342
343 // and it must be a multiplication.
344 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
345 return false;
346
347 // MultLo amd MultHi must be the first and second output of MultNode
348 // respectively.
349 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
350 return false;
351
352 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
353 // of the values of MultNode, in which case MultNode will be removed in later
354 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000355 // If there exist users other than SUBENode or SUBCNode, this function returns
356 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000357 // instruction node rather than a pair of MULT and MSUB instructions being
358 // produced.
359 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
360 return false;
361
362 SDValue Chain = CurDAG->getEntryNode();
363 DebugLoc dl = SUBENode->getDebugLoc();
364
365 // create MipsSub(u) node
366 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
367
368 SDValue MSub = CurDAG->getNode(MultOpc, dl,
369 MVT::Glue,
370 MultNode->getOperand(0),// Factor 0
371 MultNode->getOperand(1),// Factor 1
372 SUBCNode->getOperand(0),// Lo0
373 SUBENode->getOperand(0));// Hi0
374
375 // create CopyFromReg nodes
376 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
377 MSub);
378 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
379 Mips::HI, MVT::i32,
380 CopyFromLo.getValue(2));
381
382 // replace uses of sube and subc here
383 if (!SDValue(SUBCNode, 0).use_empty())
384 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
385
386 if (!SDValue(SUBENode, 0).use_empty())
387 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
388
389 return true;
390}
391
392static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
393 TargetLowering::DAGCombinerInfo &DCI,
394 const MipsSubtarget* Subtarget) {
395 if (DCI.isBeforeLegalize())
396 return SDValue();
397
Akira Hatanaka56633442011-09-20 23:53:09 +0000398 if (Subtarget->hasMips32() && SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000399 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000400
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000401 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000402}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000403
404static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
405 TargetLowering::DAGCombinerInfo &DCI,
406 const MipsSubtarget* Subtarget) {
407 if (DCI.isBeforeLegalize())
408 return SDValue();
409
Akira Hatanaka56633442011-09-20 23:53:09 +0000410 if (Subtarget->hasMips32() && SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000411 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000412
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000413 return SDValue();
414}
415
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000416static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
417 TargetLowering::DAGCombinerInfo &DCI,
418 const MipsSubtarget* Subtarget) {
419 if (DCI.isBeforeLegalizeOps())
420 return SDValue();
421
Akira Hatanakadda4a072011-10-03 21:06:13 +0000422 EVT Ty = N->getValueType(0);
423 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
424 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000425 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
426 MipsISD::DivRemU;
427 DebugLoc dl = N->getDebugLoc();
428
429 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
430 N->getOperand(0), N->getOperand(1));
431 SDValue InChain = DAG.getEntryNode();
432 SDValue InGlue = DivRem;
433
434 // insert MFLO
435 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000436 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000437 InGlue);
438 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
439 InChain = CopyFromLo.getValue(1);
440 InGlue = CopyFromLo.getValue(2);
441 }
442
443 // insert MFHI
444 if (N->hasAnyUseOfValue(1)) {
445 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000446 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000447 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
448 }
449
450 return SDValue();
451}
452
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000453static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
454 switch (CC) {
455 default: llvm_unreachable("Unknown fp condition code!");
456 case ISD::SETEQ:
457 case ISD::SETOEQ: return Mips::FCOND_OEQ;
458 case ISD::SETUNE: return Mips::FCOND_UNE;
459 case ISD::SETLT:
460 case ISD::SETOLT: return Mips::FCOND_OLT;
461 case ISD::SETGT:
462 case ISD::SETOGT: return Mips::FCOND_OGT;
463 case ISD::SETLE:
464 case ISD::SETOLE: return Mips::FCOND_OLE;
465 case ISD::SETGE:
466 case ISD::SETOGE: return Mips::FCOND_OGE;
467 case ISD::SETULT: return Mips::FCOND_ULT;
468 case ISD::SETULE: return Mips::FCOND_ULE;
469 case ISD::SETUGT: return Mips::FCOND_UGT;
470 case ISD::SETUGE: return Mips::FCOND_UGE;
471 case ISD::SETUO: return Mips::FCOND_UN;
472 case ISD::SETO: return Mips::FCOND_OR;
473 case ISD::SETNE:
474 case ISD::SETONE: return Mips::FCOND_ONE;
475 case ISD::SETUEQ: return Mips::FCOND_UEQ;
476 }
477}
478
479
480// Returns true if condition code has to be inverted.
481static bool InvertFPCondCode(Mips::CondCode CC) {
482 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
483 return false;
484
485 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
486 return true;
487
488 assert(false && "Illegal Condition Code");
489 return false;
490}
491
492// Creates and returns an FPCmp node from a setcc node.
493// Returns Op if setcc is not a floating point comparison.
494static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
495 // must be a SETCC node
496 if (Op.getOpcode() != ISD::SETCC)
497 return Op;
498
499 SDValue LHS = Op.getOperand(0);
500
501 if (!LHS.getValueType().isFloatingPoint())
502 return Op;
503
504 SDValue RHS = Op.getOperand(1);
505 DebugLoc dl = Op.getDebugLoc();
506
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000507 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
508 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000509 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
510
511 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
512 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
513}
514
515// Creates and returns a CMovFPT/F node.
516static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
517 SDValue False, DebugLoc DL) {
518 bool invert = InvertFPCondCode((Mips::CondCode)
519 cast<ConstantSDNode>(Cond.getOperand(2))
520 ->getSExtValue());
521
522 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
523 True.getValueType(), True, False, Cond);
524}
525
526static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
527 TargetLowering::DAGCombinerInfo &DCI,
528 const MipsSubtarget* Subtarget) {
529 if (DCI.isBeforeLegalizeOps())
530 return SDValue();
531
532 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
533
534 if (Cond.getOpcode() != MipsISD::FPCmp)
535 return SDValue();
536
537 SDValue True = DAG.getConstant(1, MVT::i32);
538 SDValue False = DAG.getConstant(0, MVT::i32);
539
540 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
541}
542
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000543static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
544 TargetLowering::DAGCombinerInfo &DCI,
545 const MipsSubtarget* Subtarget) {
546 // Pattern match EXT.
547 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
548 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000549 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000550 return SDValue();
551
552 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
553
554 // Op's first operand must be a shift right.
555 if (ShiftRight.getOpcode() != ISD::SRA && ShiftRight.getOpcode() != ISD::SRL)
556 return SDValue();
557
558 // The second operand of the shift must be an immediate.
559 uint64_t Pos;
560 ConstantSDNode *CN;
561 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
562 return SDValue();
563
564 Pos = CN->getZExtValue();
565
566 uint64_t SMPos, SMSize;
567 // Op's second operand must be a shifted mask.
568 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000569 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000570 return SDValue();
571
572 // Return if the shifted mask does not start at bit 0 or the sum of its size
573 // and Pos exceeds the word's size.
574 if (SMPos != 0 || Pos + SMSize > 32)
575 return SDValue();
576
577 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), MVT::i32,
578 ShiftRight.getOperand(0),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000579 DAG.getConstant(Pos, MVT::i32),
580 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000581}
582
583static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
584 TargetLowering::DAGCombinerInfo &DCI,
585 const MipsSubtarget* Subtarget) {
586 // Pattern match INS.
587 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
588 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
589 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000590 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000591 return SDValue();
592
593 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
594 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
595 ConstantSDNode *CN;
596
597 // See if Op's first operand matches (and $src1 , mask0).
598 if (And0.getOpcode() != ISD::AND)
599 return SDValue();
600
601 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000602 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000603 return SDValue();
604
605 // See if Op's second operand matches (and (shl $src, pos), mask1).
606 if (And1.getOpcode() != ISD::AND)
607 return SDValue();
608
609 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000610 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000611 return SDValue();
612
613 // The shift masks must have the same position and size.
614 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
615 return SDValue();
616
617 SDValue Shl = And1.getOperand(0);
618 if (Shl.getOpcode() != ISD::SHL)
619 return SDValue();
620
621 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
622 return SDValue();
623
624 unsigned Shamt = CN->getZExtValue();
625
626 // Return if the shift amount and the first bit position of mask are not the
627 // same.
628 if (Shamt != SMPos0)
629 return SDValue();
630
631 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), MVT::i32,
632 Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000633 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000634 DAG.getConstant(SMSize0, MVT::i32),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000635 And0.getOperand(0));
636}
637
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000638SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000639 const {
640 SelectionDAG &DAG = DCI.DAG;
641 unsigned opc = N->getOpcode();
642
643 switch (opc) {
644 default: break;
645 case ISD::ADDE:
646 return PerformADDECombine(N, DAG, DCI, Subtarget);
647 case ISD::SUBE:
648 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000649 case ISD::SDIVREM:
650 case ISD::UDIVREM:
651 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000652 case ISD::SETCC:
653 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000654 case ISD::AND:
655 return PerformANDCombine(N, DAG, DCI, Subtarget);
656 case ISD::OR:
657 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000658 }
659
660 return SDValue();
661}
662
Dan Gohman475871a2008-07-27 21:46:04 +0000663SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000664LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000665{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000666 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000667 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000668 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000669 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
670 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000671 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000672 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000673 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
674 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000675 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000676 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000677 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000678 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000679 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000680 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000681 }
Dan Gohman475871a2008-07-27 21:46:04 +0000682 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000683}
684
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000685//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000686// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000687//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000688
689// AddLiveIn - This helper function adds the specified physical register to the
690// MachineFunction as a live in value. It also creates a corresponding
691// virtual register for it.
692static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000693AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000694{
695 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000696 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
697 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000698 return VReg;
699}
700
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000701// Get fp branch code (not opcode) from condition code.
702static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
703 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
704 return Mips::BRANCH_T;
705
706 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
707 return Mips::BRANCH_F;
708
709 return Mips::BRANCH_INVALID;
710}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000711
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000712/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000713static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
714 DebugLoc dl,
715 const MipsSubtarget* Subtarget,
716 const TargetInstrInfo *TII,
717 bool isFPCmp, unsigned Opc) {
718 // There is no need to expand CMov instructions if target has
719 // conditional moves.
720 if (Subtarget->hasCondMov())
721 return BB;
722
723 // To "insert" a SELECT_CC instruction, we actually have to insert the
724 // diamond control-flow pattern. The incoming instruction knows the
725 // destination vreg to set, the condition code register to branch on, the
726 // true/false values to select between, and a branch opcode to use.
727 const BasicBlock *LLVM_BB = BB->getBasicBlock();
728 MachineFunction::iterator It = BB;
729 ++It;
730
731 // thisMBB:
732 // ...
733 // TrueVal = ...
734 // setcc r1, r2, r3
735 // bNE r1, r0, copy1MBB
736 // fallthrough --> copy0MBB
737 MachineBasicBlock *thisMBB = BB;
738 MachineFunction *F = BB->getParent();
739 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
740 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
741 F->insert(It, copy0MBB);
742 F->insert(It, sinkMBB);
743
744 // Transfer the remainder of BB and its successor edges to sinkMBB.
745 sinkMBB->splice(sinkMBB->begin(), BB,
746 llvm::next(MachineBasicBlock::iterator(MI)),
747 BB->end());
748 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
749
750 // Next, add the true and fallthrough blocks as its successors.
751 BB->addSuccessor(copy0MBB);
752 BB->addSuccessor(sinkMBB);
753
754 // Emit the right instruction according to the type of the operands compared
755 if (isFPCmp)
756 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
757 else
758 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
759 .addReg(Mips::ZERO).addMBB(sinkMBB);
760
761 // copy0MBB:
762 // %FalseValue = ...
763 // # fallthrough to sinkMBB
764 BB = copy0MBB;
765
766 // Update machine-CFG edges
767 BB->addSuccessor(sinkMBB);
768
769 // sinkMBB:
770 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
771 // ...
772 BB = sinkMBB;
773
774 if (isFPCmp)
775 BuildMI(*BB, BB->begin(), dl,
776 TII->get(Mips::PHI), MI->getOperand(0).getReg())
777 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
778 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
779 else
780 BuildMI(*BB, BB->begin(), dl,
781 TII->get(Mips::PHI), MI->getOperand(0).getReg())
782 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
783 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
784
785 MI->eraseFromParent(); // The pseudo instruction is gone now.
786 return BB;
787}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000788*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000789MachineBasicBlock *
790MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000791 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000792 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000793 default:
794 assert(false && "Unexpected instr type to insert");
795 return NULL;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000796 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000797 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000798 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
799 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000800 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000801 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
802 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000803 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000804 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000805 case Mips::ATOMIC_LOAD_ADD_I64:
806 case Mips::ATOMIC_LOAD_ADD_I64_P8:
807 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000808
809 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000810 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000811 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
812 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000813 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000814 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
815 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000816 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000817 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000818 case Mips::ATOMIC_LOAD_AND_I64:
819 case Mips::ATOMIC_LOAD_AND_I64_P8:
820 return EmitAtomicBinary(MI, BB, 48, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000821
822 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000823 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000824 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
825 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000826 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000827 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
828 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000829 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000830 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000831 case Mips::ATOMIC_LOAD_OR_I64:
832 case Mips::ATOMIC_LOAD_OR_I64_P8:
833 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834
835 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000836 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000837 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
838 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000839 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000840 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
841 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000842 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000843 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000844 case Mips::ATOMIC_LOAD_XOR_I64:
845 case Mips::ATOMIC_LOAD_XOR_I64_P8:
846 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000847
848 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000849 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000850 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
851 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000852 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
854 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000855 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000856 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_LOAD_NAND_I64:
858 case Mips::ATOMIC_LOAD_NAND_I64_P8:
859 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000860
861 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
864 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000865 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
867 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000868 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000869 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_LOAD_SUB_I64:
871 case Mips::ATOMIC_LOAD_SUB_I64_P8:
872 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873
874 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
877 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000878 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
880 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000881 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000882 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 case Mips::ATOMIC_SWAP_I64:
884 case Mips::ATOMIC_SWAP_I64_P8:
885 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886
887 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000888 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889 return EmitAtomicCmpSwapPartword(MI, BB, 1);
890 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 return EmitAtomicCmpSwapPartword(MI, BB, 2);
893 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000894 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000895 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000896 case Mips::ATOMIC_CMP_SWAP_I64:
897 case Mips::ATOMIC_CMP_SWAP_I64_P8:
898 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000899 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000900}
901
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
903// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
904MachineBasicBlock *
905MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000906 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000907 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000908 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000909
910 MachineFunction *MF = BB->getParent();
911 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000912 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000913 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
914 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000915 unsigned LL, SC, AND, NOR, ZERO, BEQ;
916
917 if (Size == 4) {
918 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
919 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
920 AND = Mips::AND;
921 NOR = Mips::NOR;
922 ZERO = Mips::ZERO;
923 BEQ = Mips::BEQ;
924 }
925 else {
926 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
927 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
928 AND = Mips::AND64;
929 NOR = Mips::NOR64;
930 ZERO = Mips::ZERO_64;
931 BEQ = Mips::BEQ64;
932 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000933
Akira Hatanaka4061da12011-07-19 20:11:17 +0000934 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935 unsigned Ptr = MI->getOperand(1).getReg();
936 unsigned Incr = MI->getOperand(2).getReg();
937
Akira Hatanaka4061da12011-07-19 20:11:17 +0000938 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
939 unsigned AndRes = RegInfo.createVirtualRegister(RC);
940 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000941
942 // insert new blocks after the current block
943 const BasicBlock *LLVM_BB = BB->getBasicBlock();
944 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
945 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
946 MachineFunction::iterator It = BB;
947 ++It;
948 MF->insert(It, loopMBB);
949 MF->insert(It, exitMBB);
950
951 // Transfer the remainder of BB and its successor edges to exitMBB.
952 exitMBB->splice(exitMBB->begin(), BB,
953 llvm::next(MachineBasicBlock::iterator(MI)),
954 BB->end());
955 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
956
957 // thisMBB:
958 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000960 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000961 loopMBB->addSuccessor(loopMBB);
962 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000963
964 // loopMBB:
965 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000966 // <binop> storeval, oldval, incr
967 // sc success, storeval, 0(ptr)
968 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +0000970 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000971 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000972 // and andres, oldval, incr
973 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +0000974 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
975 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000977 // <binop> storeval, oldval, incr
978 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000979 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000980 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000982 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
983 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984
985 MI->eraseFromParent(); // The instruction is gone now.
986
Akira Hatanaka939ece12011-07-19 03:42:13 +0000987 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000988}
989
990MachineBasicBlock *
991MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000992 MachineBasicBlock *BB,
993 unsigned Size, unsigned BinOpcode,
994 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000995 assert((Size == 1 || Size == 2) &&
996 "Unsupported size for EmitAtomicBinaryPartial.");
997
998 MachineFunction *MF = BB->getParent();
999 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1000 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1001 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1002 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001003 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1004 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005
1006 unsigned Dest = MI->getOperand(0).getReg();
1007 unsigned Ptr = MI->getOperand(1).getReg();
1008 unsigned Incr = MI->getOperand(2).getReg();
1009
Akira Hatanaka4061da12011-07-19 20:11:17 +00001010 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1011 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012 unsigned Mask = RegInfo.createVirtualRegister(RC);
1013 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001014 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1015 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001016 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001017 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1018 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1019 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1020 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1021 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001022 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001023 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1024 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1025 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1026 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1027 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001028
1029 // insert new blocks after the current block
1030 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1031 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001032 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001033 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1034 MachineFunction::iterator It = BB;
1035 ++It;
1036 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001037 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038 MF->insert(It, exitMBB);
1039
1040 // Transfer the remainder of BB and its successor edges to exitMBB.
1041 exitMBB->splice(exitMBB->begin(), BB,
1042 llvm::next(MachineBasicBlock::iterator(MI)),
1043 BB->end());
1044 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1045
Akira Hatanaka81b44112011-07-19 17:09:53 +00001046 BB->addSuccessor(loopMBB);
1047 loopMBB->addSuccessor(loopMBB);
1048 loopMBB->addSuccessor(sinkMBB);
1049 sinkMBB->addSuccessor(exitMBB);
1050
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001052 // addiu masklsb2,$0,-4 # 0xfffffffc
1053 // and alignedaddr,ptr,masklsb2
1054 // andi ptrlsb2,ptr,3
1055 // sll shiftamt,ptrlsb2,3
1056 // ori maskupper,$0,255 # 0xff
1057 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001058 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001059 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001060
1061 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001062 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1063 .addReg(Mips::ZERO).addImm(-4);
1064 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1065 .addReg(Ptr).addReg(MaskLSB2);
1066 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1067 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1068 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1069 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001070 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1071 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001073 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001074
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001075
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001076 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001077 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001078 // ll oldval,0(alignedaddr)
1079 // binop binopres,oldval,incr2
1080 // and newval,binopres,mask
1081 // and maskedoldval0,oldval,mask2
1082 // or storeval,maskedoldval0,newval
1083 // sc success,storeval,0(alignedaddr)
1084 // beq success,$0,loopMBB
1085
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001086 // atomic.swap
1087 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001088 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001089 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001090 // and maskedoldval0,oldval,mask2
1091 // or storeval,maskedoldval0,newval
1092 // sc success,storeval,0(alignedaddr)
1093 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001094
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001095 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001096 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001097 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001098 // and andres, oldval, incr2
1099 // nor binopres, $0, andres
1100 // and newval, binopres, mask
1101 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1102 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1103 .addReg(Mips::ZERO).addReg(AndRes);
1104 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001106 // <binop> binopres, oldval, incr2
1107 // and newval, binopres, mask
1108 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1109 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001110 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001111 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001112 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001113 }
1114
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001115 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001116 .addReg(OldVal).addReg(Mask2);
1117 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001118 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001119 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001120 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001121 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001122 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123
Akira Hatanaka939ece12011-07-19 03:42:13 +00001124 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001125 // and maskedoldval1,oldval,mask
1126 // srl srlres,maskedoldval1,shiftamt
1127 // sll sllres,srlres,24
1128 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001129 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001131
Akira Hatanaka4061da12011-07-19 20:11:17 +00001132 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1133 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001134 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1135 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001136 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1137 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001138 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001139 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140
1141 MI->eraseFromParent(); // The instruction is gone now.
1142
Akira Hatanaka939ece12011-07-19 03:42:13 +00001143 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001144}
1145
1146MachineBasicBlock *
1147MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001148 MachineBasicBlock *BB,
1149 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001150 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151
1152 MachineFunction *MF = BB->getParent();
1153 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001154 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001155 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1156 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001157 unsigned LL, SC, ZERO, BNE, BEQ;
1158
1159 if (Size == 4) {
1160 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1161 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1162 ZERO = Mips::ZERO;
1163 BNE = Mips::BNE;
1164 BEQ = Mips::BEQ;
1165 }
1166 else {
1167 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1168 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1169 ZERO = Mips::ZERO_64;
1170 BNE = Mips::BNE64;
1171 BEQ = Mips::BEQ64;
1172 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173
1174 unsigned Dest = MI->getOperand(0).getReg();
1175 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001176 unsigned OldVal = MI->getOperand(2).getReg();
1177 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001178
Akira Hatanaka4061da12011-07-19 20:11:17 +00001179 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001180
1181 // insert new blocks after the current block
1182 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1183 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1184 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1185 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1186 MachineFunction::iterator It = BB;
1187 ++It;
1188 MF->insert(It, loop1MBB);
1189 MF->insert(It, loop2MBB);
1190 MF->insert(It, exitMBB);
1191
1192 // Transfer the remainder of BB and its successor edges to exitMBB.
1193 exitMBB->splice(exitMBB->begin(), BB,
1194 llvm::next(MachineBasicBlock::iterator(MI)),
1195 BB->end());
1196 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1197
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001198 // thisMBB:
1199 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001200 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001201 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001202 loop1MBB->addSuccessor(exitMBB);
1203 loop1MBB->addSuccessor(loop2MBB);
1204 loop2MBB->addSuccessor(loop1MBB);
1205 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001206
1207 // loop1MBB:
1208 // ll dest, 0(ptr)
1209 // bne dest, oldval, exitMBB
1210 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001211 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1212 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001213 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001214
1215 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001216 // sc success, newval, 0(ptr)
1217 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001219 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001220 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001221 BuildMI(BB, dl, TII->get(BEQ))
1222 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223
1224 MI->eraseFromParent(); // The instruction is gone now.
1225
Akira Hatanaka939ece12011-07-19 03:42:13 +00001226 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001227}
1228
1229MachineBasicBlock *
1230MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001231 MachineBasicBlock *BB,
1232 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001233 assert((Size == 1 || Size == 2) &&
1234 "Unsupported size for EmitAtomicCmpSwapPartial.");
1235
1236 MachineFunction *MF = BB->getParent();
1237 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1238 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1239 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1240 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001241 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1242 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001243
1244 unsigned Dest = MI->getOperand(0).getReg();
1245 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001246 unsigned CmpVal = MI->getOperand(2).getReg();
1247 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001248
Akira Hatanaka4061da12011-07-19 20:11:17 +00001249 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1250 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001251 unsigned Mask = RegInfo.createVirtualRegister(RC);
1252 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001253 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1254 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1255 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1256 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1257 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1258 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1259 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1260 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1261 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1262 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1263 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1264 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1265 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1266 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001267
1268 // insert new blocks after the current block
1269 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1270 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1271 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001272 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001273 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1274 MachineFunction::iterator It = BB;
1275 ++It;
1276 MF->insert(It, loop1MBB);
1277 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001278 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279 MF->insert(It, exitMBB);
1280
1281 // Transfer the remainder of BB and its successor edges to exitMBB.
1282 exitMBB->splice(exitMBB->begin(), BB,
1283 llvm::next(MachineBasicBlock::iterator(MI)),
1284 BB->end());
1285 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1286
Akira Hatanaka81b44112011-07-19 17:09:53 +00001287 BB->addSuccessor(loop1MBB);
1288 loop1MBB->addSuccessor(sinkMBB);
1289 loop1MBB->addSuccessor(loop2MBB);
1290 loop2MBB->addSuccessor(loop1MBB);
1291 loop2MBB->addSuccessor(sinkMBB);
1292 sinkMBB->addSuccessor(exitMBB);
1293
Akira Hatanaka70564a92011-07-19 18:14:26 +00001294 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001295 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001296 // addiu masklsb2,$0,-4 # 0xfffffffc
1297 // and alignedaddr,ptr,masklsb2
1298 // andi ptrlsb2,ptr,3
1299 // sll shiftamt,ptrlsb2,3
1300 // ori maskupper,$0,255 # 0xff
1301 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001302 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001303 // andi maskedcmpval,cmpval,255
1304 // sll shiftedcmpval,maskedcmpval,shiftamt
1305 // andi maskednewval,newval,255
1306 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001307 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001308 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1309 .addReg(Mips::ZERO).addImm(-4);
1310 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1311 .addReg(Ptr).addReg(MaskLSB2);
1312 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1313 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1314 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1315 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001316 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1317 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001318 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001319 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1320 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001321 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1322 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001323 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1324 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001325 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1326 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001327
1328 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001329 // ll oldval,0(alginedaddr)
1330 // and maskedoldval0,oldval,mask
1331 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001332 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001333 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001334 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1335 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001336 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001337 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338
1339 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001340 // and maskedoldval1,oldval,mask2
1341 // or storeval,maskedoldval1,shiftednewval
1342 // sc success,storeval,0(alignedaddr)
1343 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001344 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001345 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1346 .addReg(OldVal).addReg(Mask2);
1347 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1348 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001349 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001350 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001351 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001352 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001353
Akira Hatanaka939ece12011-07-19 03:42:13 +00001354 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001355 // srl srlres,maskedoldval0,shiftamt
1356 // sll sllres,srlres,24
1357 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001358 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001359 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001360
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001361 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1362 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001363 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1364 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001365 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001366 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001367
1368 MI->eraseFromParent(); // The instruction is gone now.
1369
Akira Hatanaka939ece12011-07-19 03:42:13 +00001370 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001371}
1372
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001373//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001374// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001375//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001376SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001377LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001378{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001379 MachineFunction &MF = DAG.getMachineFunction();
1380 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001381 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001382
1383 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001384 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1385 "Cannot lower if the alignment of the allocated space is larger than \
1386 that of the stack.");
1387
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001388 SDValue Chain = Op.getOperand(0);
1389 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001390 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001391
1392 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001393 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001394
1395 // Subtract the dynamic size from the actual stack size to
1396 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001397 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001398
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001399 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001400 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001401 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001402
1403 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001404 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001405 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001406 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1407 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1408
1409 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001410}
1411
1412SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001413LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001414{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001415 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001416 // the block to branch to if the condition is true.
1417 SDValue Chain = Op.getOperand(0);
1418 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001419 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001420
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001421 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1422
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001423 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001424 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001425 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001426
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001427 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001428 Mips::CondCode CC =
1429 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001430 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001431
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001432 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001433 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001434}
1435
1436SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001437LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001438{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001439 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001440
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001441 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001442 if (Cond.getOpcode() != MipsISD::FPCmp)
1443 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001444
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001445 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1446 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001447}
1448
Dan Gohmand858e902010-04-17 15:26:15 +00001449SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1450 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001451 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001452 DebugLoc dl = Op.getDebugLoc();
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001453 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001454
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001455 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001456 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001457
Chris Lattnerb71b9092009-08-13 06:28:06 +00001458 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001459
Chris Lattnere3736f82009-08-13 05:41:27 +00001460 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001461 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1462 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001463 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001464 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1465 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001466 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001467 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001468 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001469 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1470 MipsII::MO_ABS_HI);
1471 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1472 MipsII::MO_ABS_LO);
1473 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1474 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001475 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001476 }
1477
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001478 EVT ValTy = Op.getValueType();
1479 bool HasGotOfst = (GV->hasInternalLinkage() ||
1480 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1481 unsigned GotFlag = IsN64 ?
1482 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
1483 MipsII::MO_GOT;
1484 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
1485 GA = DAG.getNode(MipsISD::WrapperPIC, dl, ValTy, GA);
1486 SDValue ResNode = DAG.getLoad(ValTy, dl,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001487 DAG.getEntryNode(), GA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001488 false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001489 // On functions and global targets not internal linked only
1490 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001491 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001492 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001493 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1494 IsN64 ? MipsII::MO_GOT_OFST :
1495 MipsII::MO_ABS_LO);
1496 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1497 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001498}
1499
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001500SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1501 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001502 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1503 // FIXME there isn't actually debug info here
1504 DebugLoc dl = Op.getDebugLoc();
1505
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001506 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001507 // %hi/%lo relocation
1508 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1509 MipsII::MO_ABS_HI);
1510 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1511 MipsII::MO_ABS_LO);
1512 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1513 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1514 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001515 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001516
1517 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1518 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001519 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001520 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1521 MipsII::MO_ABS_LO);
1522 SDValue Load = DAG.getLoad(MVT::i32, dl,
1523 DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001524 MachinePointerInfo(), false, false, false, 0);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001525 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1526 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001527}
1528
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001529SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001530LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001531{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001532 // If the relocation model is PIC, use the General Dynamic TLS Model,
1533 // otherwise use the Initial Exec or Local Exec TLS Model.
1534 // TODO: implement Local Dynamic TLS model
1535
1536 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1537 DebugLoc dl = GA->getDebugLoc();
1538 const GlobalValue *GV = GA->getGlobal();
1539 EVT PtrVT = getPointerTy();
1540
1541 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1542 // General Dynamic TLS Model
1543 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001544 0, MipsII::MO_TLSGD);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001545 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1546 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1547 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1548
1549 ArgListTy Args;
1550 ArgListEntry Entry;
1551 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001552 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001553 Args.push_back(Entry);
1554 std::pair<SDValue, SDValue> CallResult =
1555 LowerCallTo(DAG.getEntryNode(),
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001556 (Type *) Type::getInt32Ty(*DAG.getContext()),
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001557 false, false, false, false, 0, CallingConv::C, false, true,
1558 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG,
1559 dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001560
1561 return CallResult.first;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001562 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001563
1564 SDValue Offset;
1565 if (GV->isDeclaration()) {
1566 // Initial Exec TLS Model
1567 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1568 MipsII::MO_GOTTPREL);
1569 Offset = DAG.getLoad(MVT::i32, dl,
1570 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001571 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001572 } else {
1573 // Local Exec TLS Model
1574 SDVTList VTs = DAG.getVTList(MVT::i32);
1575 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1576 MipsII::MO_TPREL_HI);
1577 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1578 MipsII::MO_TPREL_LO);
1579 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1580 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1581 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1582 }
1583
1584 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1585 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001586}
1587
1588SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001589LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001590{
Dan Gohman475871a2008-07-27 21:46:04 +00001591 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001592 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001593 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001594 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001595 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001596 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001597
Owen Andersone50ed302009-08-10 22:56:29 +00001598 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001599 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001600
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001601 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1602
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001603 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001604 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001605 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001606 } else {// Emit Load from Global Pointer
1607 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001608 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1609 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001610 false, false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001611 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001612
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001613 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1614 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001615 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001617
1618 return ResNode;
1619}
1620
Dan Gohman475871a2008-07-27 21:46:04 +00001621SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001622LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001623{
Dan Gohman475871a2008-07-27 21:46:04 +00001624 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001625 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001626 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001627 // FIXME there isn't actually debug info here
1628 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001629
1630 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001631 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001632 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001633 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001634 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001635 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1637 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001638 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001639
1640 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001641 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001642 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001643 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001644 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001645 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1646 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001648 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001649 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001650 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001651 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001652 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001653 CP, MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001654 false, false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001655 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001656 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001657 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001658 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1659 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001660
1661 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001662}
1663
Dan Gohmand858e902010-04-17 15:26:15 +00001664SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001665 MachineFunction &MF = DAG.getMachineFunction();
1666 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1667
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001668 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001669 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1670 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001671
1672 // vastart just stores the address of the VarArgsFrameIndex slot into the
1673 // memory location argument.
1674 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001675 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1676 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001677 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001678}
1679
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001680static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1681 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1682 DebugLoc dl = Op.getDebugLoc();
1683 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1684 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1685 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1686 DAG.getConstant(0x7fffffff, MVT::i32));
1687 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1688 DAG.getConstant(0x80000000, MVT::i32));
1689 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1690 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1691}
1692
1693static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001694 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001695 // Use ext/ins instructions if target architecture is Mips32r2.
1696 // Eliminate redundant mfc1 and mtc1 instructions.
1697 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001698
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001699 if (!isLittle)
1700 std::swap(LoIdx, HiIdx);
1701
1702 DebugLoc dl = Op.getDebugLoc();
1703 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1704 Op.getOperand(0),
1705 DAG.getConstant(LoIdx, MVT::i32));
1706 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1707 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1708 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1709 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1710 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1711 DAG.getConstant(0x7fffffff, MVT::i32));
1712 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1713 DAG.getConstant(0x80000000, MVT::i32));
1714 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1715
1716 if (!isLittle)
1717 std::swap(Word0, Word1);
1718
1719 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1720}
1721
1722SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1723 const {
1724 EVT Ty = Op.getValueType();
1725
1726 assert(Ty == MVT::f32 || Ty == MVT::f64);
1727
1728 if (Ty == MVT::f32)
1729 return LowerFCOPYSIGN32(Op, DAG);
1730 else
1731 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1732}
1733
Akira Hatanaka2e591472011-06-02 00:24:44 +00001734SDValue MipsTargetLowering::
1735LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001736 // check the depth
1737 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001738 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001739
1740 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1741 MFI->setFrameAddressIsTaken(true);
1742 EVT VT = Op.getValueType();
1743 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001744 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1745 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001746 return FrameAddr;
1747}
1748
Akira Hatanakadb548262011-07-19 23:30:50 +00001749// TODO: set SType according to the desired memory barrier behavior.
1750SDValue MipsTargetLowering::LowerMEMBARRIER(SDValue Op,
1751 SelectionDAG& DAG) const {
1752 unsigned SType = 0;
1753 DebugLoc dl = Op.getDebugLoc();
1754 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1755 DAG.getConstant(SType, MVT::i32));
1756}
1757
Eli Friedman14648462011-07-27 22:21:52 +00001758SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1759 SelectionDAG& DAG) const {
1760 // FIXME: Need pseudo-fence for 'singlethread' fences
1761 // FIXME: Set SType for weaker fences where supported/appropriate.
1762 unsigned SType = 0;
1763 DebugLoc dl = Op.getDebugLoc();
1764 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1765 DAG.getConstant(SType, MVT::i32));
1766}
1767
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001768//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001769// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001770//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001771
1772#include "MipsGenCallingConv.inc"
1773
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001774//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001775// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001776// Mips O32 ABI rules:
1777// ---
1778// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001779// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001780// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001781// f64 - Only passed in two aliased f32 registers if no int reg has been used
1782// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001783// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1784// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001785//
1786// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001787//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001788
Duncan Sands1e96bab2010-11-04 10:49:57 +00001789static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001790 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001791 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1792
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001793 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001794
1795 static const unsigned IntRegs[] = {
1796 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1797 };
1798 static const unsigned F32Regs[] = {
1799 Mips::F12, Mips::F14
1800 };
1801 static const unsigned F64Regs[] = {
1802 Mips::D6, Mips::D7
1803 };
1804
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001805 // ByVal Args
1806 if (ArgFlags.isByVal()) {
1807 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1808 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1809 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1810 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1811 r < std::min(IntRegsSize, NextReg); ++r)
1812 State.AllocateReg(IntRegs[r]);
1813 return false;
1814 }
1815
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001816 // Promote i8 and i16
1817 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1818 LocVT = MVT::i32;
1819 if (ArgFlags.isSExt())
1820 LocInfo = CCValAssign::SExt;
1821 else if (ArgFlags.isZExt())
1822 LocInfo = CCValAssign::ZExt;
1823 else
1824 LocInfo = CCValAssign::AExt;
1825 }
1826
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001827 unsigned Reg;
1828
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001829 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1830 // is true: function is vararg, argument is 3rd or higher, there is previous
1831 // argument which is not f32 or f64.
1832 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1833 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001834 unsigned OrigAlign = ArgFlags.getOrigAlign();
1835 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001836
1837 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001838 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001839 // If this is the first part of an i64 arg,
1840 // the allocated register must be either A0 or A2.
1841 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1842 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001843 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001844 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1845 // Allocate int register and shadow next int register. If first
1846 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001847 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1848 if (Reg == Mips::A1 || Reg == Mips::A3)
1849 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1850 State.AllocateReg(IntRegs, IntRegsSize);
1851 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001852 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1853 // we are guaranteed to find an available float register
1854 if (ValVT == MVT::f32) {
1855 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1856 // Shadow int register
1857 State.AllocateReg(IntRegs, IntRegsSize);
1858 } else {
1859 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1860 // Shadow int registers
1861 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1862 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1863 State.AllocateReg(IntRegs, IntRegsSize);
1864 State.AllocateReg(IntRegs, IntRegsSize);
1865 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001866 } else
1867 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001868
Akira Hatanakad37776d2011-05-20 21:39:54 +00001869 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1870 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1871
1872 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001873 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001874 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001875 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001876
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001877 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001878}
1879
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001880//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001881// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001882//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001883
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001884static const unsigned O32IntRegsSize = 4;
1885
1886static const unsigned O32IntRegs[] = {
1887 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1888};
1889
Akira Hatanaka373e3a42011-09-23 00:58:33 +00001890// Return next O32 integer argument register.
1891static unsigned getNextIntArgReg(unsigned Reg) {
1892 assert((Reg == Mips::A0) || (Reg == Mips::A2));
1893 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
1894}
1895
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001896// Write ByVal Arg to arg registers and stack.
1897static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001898WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001899 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1900 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1901 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001902 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001903 MVT PtrType, bool isLittle) {
1904 unsigned LocMemOffset = VA.getLocMemOffset();
1905 unsigned Offset = 0;
1906 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001907 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001908
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001909 // Copy the first 4 words of byval arg to registers A0 - A3.
1910 // FIXME: Use a stricter alignment if it enables better optimization in passes
1911 // run later.
1912 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
1913 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001914 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001915 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001916 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1917 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001918 false, false, false, std::min(ByValAlign,
1919 (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001920 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001921 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001922 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1923 }
1924
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001925 if (RemainingSize == 0)
1926 return;
1927
1928 // If there still is a register available for argument passing, write the
1929 // remaining part of the structure to it using subword loads and shifts.
1930 if (LocMemOffset < 4 * 4) {
1931 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
1932 "There must be one to three bytes remaining.");
1933 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
1934 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1935 DAG.getConstant(Offset, MVT::i32));
1936 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
1937 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
1938 LoadPtr, MachinePointerInfo(),
1939 MVT::getIntegerVT(LoadSize * 8), false,
1940 false, Alignment);
1941 MemOpChains.push_back(LoadVal.getValue(1));
1942
1943 // If target is big endian, shift it to the most significant half-word or
1944 // byte.
1945 if (!isLittle)
1946 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
1947 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
1948
1949 Offset += LoadSize;
1950 RemainingSize -= LoadSize;
1951
1952 // Read second subword if necessary.
1953 if (RemainingSize != 0) {
1954 assert(RemainingSize == 1 && "There must be one byte remaining.");
1955 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1956 DAG.getConstant(Offset, MVT::i32));
1957 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
1958 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
1959 LoadPtr, MachinePointerInfo(),
1960 MVT::i8, false, false, Alignment);
1961 MemOpChains.push_back(Subword.getValue(1));
1962 // Insert the loaded byte to LoadVal.
1963 // FIXME: Use INS if supported by target.
1964 unsigned ShiftAmt = isLittle ? 16 : 8;
1965 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
1966 DAG.getConstant(ShiftAmt, MVT::i32));
1967 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
1968 }
1969
1970 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
1971 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1972 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001973 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001974
1975 // Create a fixed object on stack at offset LocMemOffset and copy
1976 // remaining part of byval arg to it using memcpy.
1977 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1978 DAG.getConstant(Offset, MVT::i32));
1979 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
1980 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001981 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
1982 DAG.getConstant(RemainingSize, MVT::i32),
1983 std::min(ByValAlign, (unsigned)4),
1984 /*isVolatile=*/false, /*AlwaysInline=*/false,
1985 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001986}
1987
Dan Gohman98ca4f22009-08-05 01:29:28 +00001988/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001989/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001990/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001992MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001993 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001994 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001995 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001996 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001997 const SmallVectorImpl<ISD::InputArg> &Ins,
1998 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001999 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002000 // MIPs target does not yet support tail call optimization.
2001 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002003 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002004 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002005 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002006 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002007 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002008
2009 // Analyze operands of the call, assigning locations to each operand.
2010 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002011 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2012 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002013
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002014 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002015 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002016 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002018
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002019 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002020 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2021
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002022 // Chain is the output chain of the last Load/Store or CopyToReg node.
2023 // ByValChain is the output chain of the last Memcpy node created for copying
2024 // byval arguments to the stack.
2025 SDValue Chain, CallSeqStart, ByValChain;
2026 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2027 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2028 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002029
2030 // If this is the first call, create a stack frame object that points to
2031 // a location to which .cprestore saves $gp.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002032 if (IsO32 && IsPIC && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002033 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2034
Akira Hatanaka21afc632011-06-21 00:40:49 +00002035 // Get the frame index of the stack frame object that points to the location
2036 // of dynamically allocated area on the stack.
2037 int DynAllocFI = MipsFI->getDynAllocFI();
2038
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002039 // Update size of the maximum argument space.
2040 // For O32, a minimum of four words (16 bytes) of argument space is
2041 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002042 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002043 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2044
2045 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2046
2047 if (MaxCallFrameSize < NextStackOffset) {
2048 MipsFI->setMaxCallFrameSize(NextStackOffset);
2049
Akira Hatanaka21afc632011-06-21 00:40:49 +00002050 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2051 // allocated stack space. These offsets must be aligned to a boundary
2052 // determined by the stack alignment of the ABI.
2053 unsigned StackAlignment = TFL->getStackAlignment();
2054 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2055 StackAlignment * StackAlignment;
2056
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002057 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002058 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2059
2060 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002061 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002062
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002063 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002064 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2065 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002066
Eric Christopher471e4222011-06-08 23:55:35 +00002067 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002068
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002069 // Walk the register/memloc assignments, inserting copies/loads.
2070 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002071 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002072 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002073 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
2074
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002075 // Promote the value if needed.
2076 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002077 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002078 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002079 if (VA.isRegLoc()) {
2080 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2081 (ValVT == MVT::f64 && LocVT == MVT::i64))
2082 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2083 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002084 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2085 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002086 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2087 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002088 if (!Subtarget->isLittle())
2089 std::swap(Lo, Hi);
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002090 unsigned LocRegLo = VA.getLocReg();
2091 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2092 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2093 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002094 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002095 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002096 }
2097 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002098 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002099 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002100 break;
2101 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002102 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002103 break;
2104 case CCValAssign::AExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002105 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002106 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002107 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002108
2109 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002110 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002111 if (VA.isRegLoc()) {
2112 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002113 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002114 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002115
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002116 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002117 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002118
Eric Christopher471e4222011-06-08 23:55:35 +00002119 // ByVal Arg.
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002120 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2121 if (Flags.isByVal()) {
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002122 assert(IsO32 &&
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002123 "No support for ByVal args by ABIs other than O32 yet.");
2124 assert(Flags.getByValSize() &&
2125 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002126 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI, MFI,
2127 DAG, Arg, VA, Flags, getPointerTy(), Subtarget->isLittle());
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002128 continue;
2129 }
2130
Chris Lattnere0b12152008-03-17 06:57:02 +00002131 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002132 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002133 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002134 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002135
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002136 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002137 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002138 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2139 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00002140 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002141 }
2142
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002143 // Extend range of indices of frame objects for outgoing arguments that were
2144 // created during this function call. Skip this step if no such objects were
2145 // created.
2146 if (LastFI)
2147 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2148
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002149 // If a memcpy has been created to copy a byval arg to a stack, replace the
2150 // chain input of CallSeqStart with ByValChain.
2151 if (InChain != ByValChain)
2152 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2153 NextStackOffsetVal);
2154
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002155 // Transform all store nodes into one single node because all store
2156 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002157 if (!MemOpChains.empty())
2158 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002159 &MemOpChains[0], MemOpChains.size());
2160
Bill Wendling056292f2008-09-16 21:48:12 +00002161 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002162 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2163 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002164 unsigned char OpFlag;
2165 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002166 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002167 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002168
2169 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002170 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2171 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2172 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2173 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2174 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002175 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002176 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002177 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002178 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002179 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2180 getPointerTy(), 0, OpFlag);
2181 }
2182
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002183 LoadSymAddr = true;
2184 }
2185 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002186 if (IsN64 || (!IsO32 && IsPIC))
2187 OpFlag = MipsII::MO_GOT_DISP;
2188 else if (!IsPIC) // !N64 && static
2189 OpFlag = MipsII::MO_NO_FLAG;
2190 else // O32 & PIC
2191 OpFlag = MipsII::MO_GOT_CALL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002192 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002193 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002194 LoadSymAddr = true;
2195 }
2196
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002197 SDValue InFlag;
2198
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002199 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002200 if (IsPICCall) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002201 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002202 // Load callee address
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002203 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, getPointerTy(), Callee);
2204 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2205 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002206 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002207
2208 // Use GOT+LO if callee has internal linkage.
2209 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002210 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2211 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002212 } else
2213 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002214 }
2215
2216 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002217 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2218 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002219 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002220 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002221 }
Bill Wendling056292f2008-09-16 21:48:12 +00002222
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002223 // Build a sequence of copy-to-reg nodes chained together with token
2224 // chain and flag operands which copy the outgoing args into registers.
2225 // The InFlag in necessary since all emitted instructions must be
2226 // stuck together.
2227 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2228 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2229 RegsToPass[i].second, InFlag);
2230 InFlag = Chain.getValue(1);
2231 }
2232
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002233 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002234 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002235 //
2236 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002237 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002238 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002239 Ops.push_back(Chain);
2240 Ops.push_back(Callee);
2241
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002242 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002243 // known live into the call.
2244 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2245 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2246 RegsToPass[i].second.getValueType()));
2247
Gabor Greifba36cb52008-08-28 21:40:38 +00002248 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002249 Ops.push_back(InFlag);
2250
Dale Johannesen33c960f2009-02-04 20:06:27 +00002251 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002252 InFlag = Chain.getValue(1);
2253
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002254 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002255 Chain = DAG.getCALLSEQ_END(Chain,
2256 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002257 DAG.getIntPtrConstant(0, true), InFlag);
2258 InFlag = Chain.getValue(1);
2259
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002260 // Handle result values, copying them out of physregs into vregs that we
2261 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002262 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2263 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002264}
2265
Dan Gohman98ca4f22009-08-05 01:29:28 +00002266/// LowerCallResult - Lower the result values of a call into the
2267/// appropriate copies out of appropriate physical registers.
2268SDValue
2269MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002270 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002271 const SmallVectorImpl<ISD::InputArg> &Ins,
2272 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002273 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002274 // Assign locations to each value returned by this call.
2275 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002276 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2277 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002278
Dan Gohman98ca4f22009-08-05 01:29:28 +00002279 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002280
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002281 // Copy all of the result registers out of their specified physreg.
2282 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002283 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002285 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002286 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002287 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002288
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002290}
2291
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002292//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002293// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002294//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002295static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2296 std::vector<SDValue>& OutChains,
2297 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2298 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2299 unsigned LocMem = VA.getLocMemOffset();
2300 unsigned FirstWord = LocMem / 4;
2301
2302 // copy register A0 - A3 to frame object
2303 for (unsigned i = 0; i < NumWords; ++i) {
2304 unsigned CurWord = FirstWord + i;
2305 if (CurWord >= O32IntRegsSize)
2306 break;
2307
2308 unsigned SrcReg = O32IntRegs[CurWord];
2309 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2310 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2311 DAG.getConstant(i * 4, MVT::i32));
2312 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2313 StorePtr, MachinePointerInfo(), false,
2314 false, 0);
2315 OutChains.push_back(Store);
2316 }
2317}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002318
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002319/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002320/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321SDValue
2322MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002323 CallingConv::ID CallConv,
2324 bool isVarArg,
2325 const SmallVectorImpl<ISD::InputArg>
2326 &Ins,
2327 DebugLoc dl, SelectionDAG &DAG,
2328 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002329 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002330 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002331 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002332 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002333
Dan Gohman1e93df62010-04-17 14:41:14 +00002334 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002335
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002336 // Used with vargs to acumulate store chains.
2337 std::vector<SDValue> OutChains;
2338
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002339 // Assign locations to all of the incoming arguments.
2340 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002341 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2342 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002343
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002344 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002345 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002346 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002347 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002348
Akira Hatanaka43299772011-05-20 23:22:14 +00002349 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002350
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002351 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002352 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002353 EVT ValVT = VA.getValVT();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002354
2355 // Arguments stored on registers
2356 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002357 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002358 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002359 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002360
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002362 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002363 else if (RegVT == MVT::i64)
2364 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002365 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002366 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002367 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002368 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002369 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002370 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002371
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002372 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002373 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002374 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002376
2377 // If this is an 8 or 16-bit value, it has been passed promoted
2378 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002379 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002380 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002381 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002382 if (VA.getLocInfo() == CCValAssign::SExt)
2383 Opcode = ISD::AssertSext;
2384 else if (VA.getLocInfo() == CCValAssign::ZExt)
2385 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002386 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002387 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002388 DAG.getValueType(ValVT));
2389 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002390 }
2391
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002392 // Handle floating point arguments passed in integer registers.
2393 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2394 (RegVT == MVT::i64 && ValVT == MVT::f64))
2395 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2396 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2397 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2398 getNextIntArgReg(ArgReg), RC);
2399 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2400 if (!Subtarget->isLittle())
2401 std::swap(ArgValue, ArgValue2);
2402 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2403 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002404 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002405
Dan Gohman98ca4f22009-08-05 01:29:28 +00002406 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002407 } else { // VA.isRegLoc()
2408
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002409 // sanity check
2410 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002411
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002412 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2413
2414 if (Flags.isByVal()) {
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002415 assert(IsO32 &&
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002416 "No support for ByVal args by ABIs other than O32 yet.");
2417 assert(Flags.getByValSize() &&
2418 "ByVal args of size 0 should have been ignored by front-end.");
2419 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2420 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2421 true);
2422 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2423 InVals.push_back(FIN);
2424 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2425
2426 continue;
2427 }
2428
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002429 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002430 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002431 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002432
2433 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002434 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002435 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002436 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002437 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002438 }
2439 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002440
2441 // The mips ABIs for returning structs by value requires that we copy
2442 // the sret argument into $v0 for the return. Save the argument into
2443 // a virtual register so that we can access it from the return points.
2444 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2445 unsigned Reg = MipsFI->getSRetReturnReg();
2446 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002447 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002448 MipsFI->setSRetReturnReg(Reg);
2449 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002450 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002451 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002452 }
2453
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002454 if (isVarArg && IsO32) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002455 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002456 // which is a value necessary to VASTART.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002457 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002458 assert(NextStackOffset % 4 == 0 &&
2459 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002460 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2461 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002462
2463 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2464 // copy the integer registers that have not been used for argument passing
2465 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002466 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002467 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002468 unsigned Idx = NextStackOffset / 4;
2469 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2470 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002471 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002472 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2473 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2474 MachinePointerInfo(),
2475 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002476 }
2477 }
2478
Akira Hatanaka43299772011-05-20 23:22:14 +00002479 MipsFI->setLastInArgFI(LastFI);
2480
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002481 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002482 // the size of Ins and InVals. This only happens when on varg functions
2483 if (!OutChains.empty()) {
2484 OutChains.push_back(Chain);
2485 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2486 &OutChains[0], OutChains.size());
2487 }
2488
Dan Gohman98ca4f22009-08-05 01:29:28 +00002489 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002490}
2491
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002492//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002493// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002494//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002495
Dan Gohman98ca4f22009-08-05 01:29:28 +00002496SDValue
2497MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002498 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002499 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002500 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002501 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002503 // CCValAssign - represent the assignment of
2504 // the return value to a location
2505 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002506
2507 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002508 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2509 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002510
Dan Gohman98ca4f22009-08-05 01:29:28 +00002511 // Analize return values.
2512 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002513
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002514 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002515 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002516 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002517 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002518 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002519 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002520 }
2521
Dan Gohman475871a2008-07-27 21:46:04 +00002522 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002523
2524 // Copy the result values into the output registers.
2525 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2526 CCValAssign &VA = RVLocs[i];
2527 assert(VA.isRegLoc() && "Can only return in registers!");
2528
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002529 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002530 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002531
2532 // guarantee that all emitted copies are
2533 // stuck together, avoiding something bad
2534 Flag = Chain.getValue(1);
2535 }
2536
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002537 // The mips ABIs for returning structs by value requires that we copy
2538 // the sret argument into $v0 for the return. We saved the argument into
2539 // a virtual register in the entry block, so now we copy the value out
2540 // and into $v0.
2541 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2542 MachineFunction &MF = DAG.getMachineFunction();
2543 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2544 unsigned Reg = MipsFI->getSRetReturnReg();
2545
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002546 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002547 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002548 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002549
Dale Johannesena05dca42009-02-04 23:02:30 +00002550 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002551 Flag = Chain.getValue(1);
2552 }
2553
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002554 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002555 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002556 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002557 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002558 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002559 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002560 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002561}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002562
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002563//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002564// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002565//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002566
2567/// getConstraintType - Given a constraint letter, return the type of
2568/// constraint it is for this target.
2569MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002570getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002571{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002572 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002573 // GCC config/mips/constraints.md
2574 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002575 // 'd' : An address register. Equivalent to r
2576 // unless generating MIPS16 code.
2577 // 'y' : Equivalent to r; retained for
2578 // backwards compatibility.
2579 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002580 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002581 switch (Constraint[0]) {
2582 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002583 case 'd':
2584 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002585 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002586 return C_RegisterClass;
2587 break;
2588 }
2589 }
2590 return TargetLowering::getConstraintType(Constraint);
2591}
2592
John Thompson44ab89e2010-10-29 17:29:13 +00002593/// Examine constraint type and operand type and determine a weight value.
2594/// This object must already have been set up with the operand type
2595/// and the current alternative constraint selected.
2596TargetLowering::ConstraintWeight
2597MipsTargetLowering::getSingleConstraintMatchWeight(
2598 AsmOperandInfo &info, const char *constraint) const {
2599 ConstraintWeight weight = CW_Invalid;
2600 Value *CallOperandVal = info.CallOperandVal;
2601 // If we don't have a value, we can't do a match,
2602 // but allow it at the lowest weight.
2603 if (CallOperandVal == NULL)
2604 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002605 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002606 // Look at the constraint type.
2607 switch (*constraint) {
2608 default:
2609 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2610 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002611 case 'd':
2612 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002613 if (type->isIntegerTy())
2614 weight = CW_Register;
2615 break;
2616 case 'f':
2617 if (type->isFloatTy())
2618 weight = CW_Register;
2619 break;
2620 }
2621 return weight;
2622}
2623
Eric Christopher38d64262011-06-29 19:33:04 +00002624/// Given a register class constraint, like 'r', if this corresponds directly
2625/// to an LLVM register class, return a register of 0 and the register class
2626/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002627std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002628getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002629{
2630 if (Constraint.size() == 1) {
2631 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002632 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2633 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002634 case 'r':
2635 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002636 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002637 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002638 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002639 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002640 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2641 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002642 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002643 }
2644 }
2645 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2646}
2647
Dan Gohman6520e202008-10-18 02:06:02 +00002648bool
2649MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2650 // The Mips target isn't yet aware of offsets.
2651 return false;
2652}
Evan Chengeb2f9692009-10-27 19:56:55 +00002653
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002654bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2655 if (VT != MVT::f32 && VT != MVT::f64)
2656 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002657 if (Imm.isNegZero())
2658 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002659 return Imm.isZero();
2660}