blob: c1926c3dd8987a8b4a0047bf905e5c62f51ec59b [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
18// SSE scalar FP Instructions
19//===----------------------------------------------------------------------===//
20
Dan Gohman533297b2009-10-29 18:10:34 +000021// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
22// instruction selection into a branch sequence.
23let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +000024 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000025 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000026 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000027 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
28 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000029 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000030 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000031 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000032 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
33 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000034 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000035 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000036 "#CMOV_V4F32 PSEUDO!",
37 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000038 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
39 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000040 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000041 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000042 "#CMOV_V2F64 PSEUDO!",
43 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000044 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
45 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000046 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000047 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000048 "#CMOV_V2I64 PSEUDO!",
49 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000050 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +000051 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000052}
53
Bill Wendlingddd35322007-05-02 23:11:52 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000055// SSE 1 & 2 Instructions Classes
56//===----------------------------------------------------------------------===//
57
58/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
59multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000060 RegisterClass RC, X86MemOperand x86memop,
61 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000062 let isCommutable = 1 in {
63 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 !if(Is2Addr,
65 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
66 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
67 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000068 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000069 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000070 !if(Is2Addr,
71 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
72 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
73 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000074}
75
76/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
77multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000078 string asm, string SSEVer, string FPSizeStr,
79 Operand memopr, ComplexPattern mem_cpat,
80 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000081 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 !if(Is2Addr,
83 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
84 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
85 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
86 !strconcat(SSEVer, !strconcat("_",
87 !strconcat(OpcodeStr, FPSizeStr))))
88 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000089 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000090 !if(Is2Addr,
91 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
92 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
93 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
94 !strconcat(SSEVer, !strconcat("_",
95 !strconcat(OpcodeStr, FPSizeStr))))
96 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097}
98
99/// sse12_fp_packed - SSE 1 & 2 packed instructions class
100multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 RegisterClass RC, ValueType vt,
102 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000104 let isCommutable = 1 in
105 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000106 !if(Is2Addr,
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
109 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
110 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000111 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000112 !if(Is2Addr,
113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
114 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
115 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000118/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
119multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
120 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000121 list<dag> pat_rr, list<dag> pat_rm,
122 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000123 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000124 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
125 !if(Is2Addr,
126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
128 pat_rr, d>;
129 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
130 !if(Is2Addr,
131 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
133 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000134}
135
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000136/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
137multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000138 string asm, string SSEVer, string FPSizeStr,
139 X86MemOperand x86memop, PatFrag mem_frag,
140 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000141 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000142 !if(Is2Addr,
143 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
144 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000145 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000146 !strconcat(SSEVer, !strconcat("_",
147 !strconcat(OpcodeStr, FPSizeStr))))
148 RC:$src1, RC:$src2))], d>;
149 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
150 !if(Is2Addr,
151 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
152 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000153 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000154 !strconcat(SSEVer, !strconcat("_",
155 !strconcat(OpcodeStr, FPSizeStr))))
156 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000157}
158
159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000160// SSE 1 & 2 - Move Instructions
161//===----------------------------------------------------------------------===//
162
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000163class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
164 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
165 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
166
167// Loading from memory automatically zeroing upper bits.
168class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
169 PatFrag mem_pat, string OpcodeStr> :
170 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
172 [(set RC:$dst, (mem_pat addr:$src))]>;
173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000174// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
175// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
176// is used instead. Register-to-register movss/movsd is not modeled as an
177// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
178// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000179let isAsmParserOnly = 1 in {
180 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
181 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
182 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
183 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
184
185 let canFoldAsLoad = 1, isReMaterializable = 1 in {
186 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
187
188 let AddedComplexity = 20 in
189 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
190 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000191}
192
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000193let Constraints = "$src1 = $dst" in {
194 def MOVSSrr : sse12_move_rr<FR32, v4f32,
195 "movss\t{$src2, $dst|$dst, $src2}">, XS;
196 def MOVSDrr : sse12_move_rr<FR64, v2f64,
197 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
198}
199
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000201 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
202
203 let AddedComplexity = 20 in
204 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000205}
206
207let AddedComplexity = 15 in {
208// Extract the low 32-bit value from one vector and insert it into another.
209def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
210 (MOVSSrr (v4f32 VR128:$src1),
211 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
212// Extract the low 64-bit value from one vector and insert it into another.
213def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
214 (MOVSDrr (v2f64 VR128:$src1),
215 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
216}
217
218// Implicitly promote a 32-bit scalar to a vector.
219def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
220 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
221// Implicitly promote a 64-bit scalar to a vector.
222def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
223 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
224
225let AddedComplexity = 20 in {
226// MOVSSrm zeros the high parts of the register; represent this
227// with SUBREG_TO_REG.
228def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
229 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
230def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
231 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
232def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
233 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
234// MOVSDrm zeros the high parts of the register; represent this
235// with SUBREG_TO_REG.
236def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
237 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
238def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
239 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
240def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
241 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
242def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
243 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
244def : Pat<(v2f64 (X86vzload addr:$src)),
245 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
246}
247
248// Store scalar value to memory.
249def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
250 "movss\t{$src, $dst|$dst, $src}",
251 [(store FR32:$src, addr:$dst)]>;
252def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
253 "movsd\t{$src, $dst|$dst, $src}",
254 [(store FR64:$src, addr:$dst)]>;
255
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000256let isAsmParserOnly = 1 in {
257def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
258 "movss\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000259 [(store FR32:$src, addr:$dst)]>, XS, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000260def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
261 "movsd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000262 [(store FR64:$src, addr:$dst)]>, XD, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000263}
264
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000265// Extract and store.
266def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
267 addr:$dst),
268 (MOVSSmr addr:$dst,
269 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
270def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
271 addr:$dst),
272 (MOVSDmr addr:$dst,
273 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
274
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275// Move Aligned/Unaligned floating point values
276multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
277 X86MemOperand x86memop, PatFrag ld_frag,
278 string asm, Domain d,
279 bit IsReMaterializable = 1> {
280let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000281 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
282 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000283let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000284 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000286 [(set RC:$dst, (ld_frag addr:$src))], d>;
287}
288
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000289let isAsmParserOnly = 1 in {
290defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
291 "movaps", SSEPackedSingle>, VEX;
292defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
293 "movapd", SSEPackedDouble>, OpSize, VEX;
294defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
295 "movups", SSEPackedSingle>, VEX;
296defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
297 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000298
299defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
300 "movaps", SSEPackedSingle>, VEX;
301defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
302 "movapd", SSEPackedDouble>, OpSize, VEX;
303defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
304 "movups", SSEPackedSingle>, VEX;
305defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
306 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000307}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000308defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000309 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000310defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000311 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000312defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000313 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000314defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000315 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000316
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000317let isAsmParserOnly = 1 in {
318def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
319 "movaps\t{$src, $dst|$dst, $src}",
320 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
321def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
322 "movapd\t{$src, $dst|$dst, $src}",
323 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
324def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
325 "movups\t{$src, $dst|$dst, $src}",
326 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
327def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
328 "movupd\t{$src, $dst|$dst, $src}",
329 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000330def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
331 "movaps\t{$src, $dst|$dst, $src}",
332 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
333def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
334 "movapd\t{$src, $dst|$dst, $src}",
335 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
336def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
339def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
340 "movupd\t{$src, $dst|$dst, $src}",
341 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000342}
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000343
344def : Pat<(int_x86_avx_loadu_ps_256 addr:$src), (VMOVUPSYrm addr:$src)>;
345def : Pat<(int_x86_avx_storeu_ps_256 addr:$dst, VR256:$src),
346 (VMOVUPSYmr addr:$dst, VR256:$src)>;
347
348def : Pat<(int_x86_avx_loadu_pd_256 addr:$src), (VMOVUPDYrm addr:$src)>;
349def : Pat<(int_x86_avx_storeu_pd_256 addr:$dst, VR256:$src),
350 (VMOVUPDYmr addr:$dst, VR256:$src)>;
351
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000352def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movaps\t{$src, $dst|$dst, $src}",
354 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
355def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
356 "movapd\t{$src, $dst|$dst, $src}",
357 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
358def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
359 "movups\t{$src, $dst|$dst, $src}",
360 [(store (v4f32 VR128:$src), addr:$dst)]>;
361def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
362 "movupd\t{$src, $dst|$dst, $src}",
363 [(store (v2f64 VR128:$src), addr:$dst)]>;
364
365// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000366let isAsmParserOnly = 1 in {
367 let canFoldAsLoad = 1, isReMaterializable = 1 in
368 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
369 (ins f128mem:$src),
370 "movups\t{$src, $dst|$dst, $src}",
371 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
372 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
373 (ins f128mem:$src),
374 "movupd\t{$src, $dst|$dst, $src}",
375 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
376 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
377 (ins f128mem:$dst, VR128:$src),
378 "movups\t{$src, $dst|$dst, $src}",
379 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
380 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
381 (ins f128mem:$dst, VR128:$src),
382 "movupd\t{$src, $dst|$dst, $src}",
383 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
384}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000385let canFoldAsLoad = 1, isReMaterializable = 1 in
386def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
387 "movups\t{$src, $dst|$dst, $src}",
388 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
389def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
390 "movupd\t{$src, $dst|$dst, $src}",
391 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
392
393def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
394 "movups\t{$src, $dst|$dst, $src}",
395 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
396def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
397 "movupd\t{$src, $dst|$dst, $src}",
398 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
399
400// Move Low/High packed floating point values
401multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
402 PatFrag mov_frag, string base_opc,
403 string asm_opr> {
404 def PSrm : PI<opc, MRMSrcMem,
405 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
406 !strconcat(!strconcat(base_opc,"s"), asm_opr),
407 [(set RC:$dst,
408 (mov_frag RC:$src1,
409 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
410 SSEPackedSingle>, TB;
411
412 def PDrm : PI<opc, MRMSrcMem,
413 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
414 !strconcat(!strconcat(base_opc,"d"), asm_opr),
415 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
416 (scalar_to_vector (loadf64 addr:$src2)))))],
417 SSEPackedDouble>, TB, OpSize;
418}
419
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000420let isAsmParserOnly = 1, AddedComplexity = 20 in {
421 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
422 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
423 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
424 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
425}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000426let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
427 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
428 "\t{$src2, $dst|$dst, $src2}">;
429 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
430 "\t{$src2, $dst|$dst, $src2}">;
431}
432
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000433let isAsmParserOnly = 1 in {
434def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
435 "movlps\t{$src, $dst|$dst, $src}",
436 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
437 (iPTR 0))), addr:$dst)]>, VEX;
438def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
439 "movlpd\t{$src, $dst|$dst, $src}",
440 [(store (f64 (vector_extract (v2f64 VR128:$src),
441 (iPTR 0))), addr:$dst)]>, VEX;
442}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000443def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
444 "movlps\t{$src, $dst|$dst, $src}",
445 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
446 (iPTR 0))), addr:$dst)]>;
447def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
448 "movlpd\t{$src, $dst|$dst, $src}",
449 [(store (f64 (vector_extract (v2f64 VR128:$src),
450 (iPTR 0))), addr:$dst)]>;
451
452// v2f64 extract element 1 is always custom lowered to unpack high to low
453// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000454let isAsmParserOnly = 1 in {
455def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
456 "movhps\t{$src, $dst|$dst, $src}",
457 [(store (f64 (vector_extract
458 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
459 (undef)), (iPTR 0))), addr:$dst)]>,
460 VEX;
461def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
462 "movhpd\t{$src, $dst|$dst, $src}",
463 [(store (f64 (vector_extract
464 (v2f64 (unpckh VR128:$src, (undef))),
465 (iPTR 0))), addr:$dst)]>,
466 VEX;
467}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000468def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
469 "movhps\t{$src, $dst|$dst, $src}",
470 [(store (f64 (vector_extract
471 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
472 (undef)), (iPTR 0))), addr:$dst)]>;
473def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
474 "movhpd\t{$src, $dst|$dst, $src}",
475 [(store (f64 (vector_extract
476 (v2f64 (unpckh VR128:$src, (undef))),
477 (iPTR 0))), addr:$dst)]>;
478
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000479let isAsmParserOnly = 1, AddedComplexity = 20 in {
480 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
481 (ins VR128:$src1, VR128:$src2),
482 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
483 [(set VR128:$dst,
484 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
485 VEX_4V;
486 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
487 (ins VR128:$src1, VR128:$src2),
488 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
489 [(set VR128:$dst,
490 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
491 VEX_4V;
492}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000493let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
494 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
495 (ins VR128:$src1, VR128:$src2),
496 "movlhps\t{$src2, $dst|$dst, $src2}",
497 [(set VR128:$dst,
498 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
499 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
500 (ins VR128:$src1, VR128:$src2),
501 "movhlps\t{$src2, $dst|$dst, $src2}",
502 [(set VR128:$dst,
503 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
504}
505
506def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
507 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
508let AddedComplexity = 20 in {
509 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
510 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
511 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
512 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
513}
514
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000515//===----------------------------------------------------------------------===//
516// SSE 1 & 2 - Conversion Instructions
517//===----------------------------------------------------------------------===//
518
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000519multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000520 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
521 string asm> {
522 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
523 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
524 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
525 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
526}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000527
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000528multiclass sse12_cvt_s_np<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
529 X86MemOperand x86memop, string asm> {
530 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
531 []>;
532 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
533 []>;
534}
535
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000536multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
537 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
538 string asm, Domain d> {
539 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
540 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
541 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
542 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
543}
544
545multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000546 X86MemOperand x86memop, string asm> {
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000547 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000548 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000549 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000550 (ins DstRC:$src1, x86memop:$src),
551 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000552}
553
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000554let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000555defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
556 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
557defm VCVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
558 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
559 VEX_W;
560defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
561 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
562defm VCVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
563 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD,
564 VEX, VEX_W;
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000565
566// The assembler can recognize rr 64-bit instructions by seeing a rxx
567// register, but the same isn't true when only using memory operands,
568// provide other assembly "l" and "q" forms to address this explicitly
569// where appropriate to do so.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000570defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, i32mem, "cvtsi2ss">, XS,
571 VEX_4V;
572defm VCVTSI2SS64 : sse12_vcvt_avx<0x2A, GR64, FR32, i64mem, "cvtsi2ss{q}">, XS,
573 VEX_4V, VEX_W;
574defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd">, XD,
575 VEX_4V;
576defm VCVTSI2SDL : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd{l}">, XD,
577 VEX_4V;
578defm VCVTSI2SD64 : sse12_vcvt_avx<0x2A, GR64, FR64, i64mem, "cvtsi2sd{q}">, XD,
579 VEX_4V, VEX_W;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000580}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000581
582defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
583 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000584defm CVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
585 "cvttss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000586defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
587 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000588defm CVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
589 "cvttsd2si{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000590defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000591 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000592defm CVTSI2SS64 : sse12_cvt_s<0x2A, GR64, FR32, sint_to_fp, i64mem, loadi64,
593 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000594defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000595 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000596defm CVTSI2SD64 : sse12_cvt_s<0x2A, GR64, FR64, sint_to_fp, i64mem, loadi64,
597 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000598
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000599// Conversion Instructions Intrinsics - Match intrinsics which expect MM
600// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000601
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000602multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
603 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
604 string asm> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000605 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
606 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
607 [(set DstRC:$dst, (Int SrcRC:$src))]>;
608 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
609 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
610 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000611}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000612
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000613multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
614 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000615 PatFrag ld_frag, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000616 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000617 !if(Is2Addr,
618 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
619 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
620 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000621 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000622 (ins DstRC:$src1, x86memop:$src2),
623 !if(Is2Addr,
624 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
625 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000626 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
627}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000628
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000629let isAsmParserOnly = 1 in {
630 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000631 f32mem, load, "cvtss2si">, XS, VEX;
632 defm Int_VCVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
633 int_x86_sse_cvtss2si64, f32mem, load, "cvtss2si">,
634 XS, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000635 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000636 f128mem, load, "cvtsd2si">, XD, VEX;
637 defm Int_VCVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
638 int_x86_sse2_cvtsd2si64, f128mem, load, "cvtsd2si">,
639 XD, VEX, VEX_W;
640
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000641 // FIXME: The asm matcher has a hack to ignore instructions with _Int and Int_
642 // Get rid of this hack or rename the intrinsics, there are several
643 // intructions that only match with the intrinsic form, why create duplicates
644 // to let them be recognized by the assembler?
645 defm VCVTSD2SI_alt : sse12_cvt_s_np<0x2D, FR64, GR32, f64mem,
646 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
647 defm VCVTSD2SI64 : sse12_cvt_s_np<0x2D, FR64, GR64, f64mem,
648 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000649}
650defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000651 f32mem, load, "cvtss2si">, XS;
652defm Int_CVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse_cvtss2si64,
653 f32mem, load, "cvtss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000654defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000655 f128mem, load, "cvtsd2si">, XD;
656defm Int_CVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse2_cvtsd2si64,
657 f128mem, load, "cvtsd2si">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000658
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000659defm CVTSD2SI64 : sse12_cvt_s_np<0x2D, VR128, GR64, f64mem, "cvtsd2si{q}">, XD,
660 REX_W;
661
662let isAsmParserOnly = 1 in {
663 defm Int_VCVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
664 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss", 0>, XS, VEX_4V;
665 defm Int_VCVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
666 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss", 0>, XS, VEX_4V,
667 VEX_W;
668 defm Int_VCVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
669 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd", 0>, XD, VEX_4V;
670 defm Int_VCVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
671 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd", 0>, XD,
672 VEX_4V, VEX_W;
673}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000674
675let Constraints = "$src1 = $dst" in {
676 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
677 int_x86_sse_cvtsi2ss, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000678 "cvtsi2ss">, XS;
679 defm Int_CVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
680 int_x86_sse_cvtsi642ss, i64mem, loadi64,
681 "cvtsi2ss{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000682 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
683 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000684 "cvtsi2sd">, XD;
685 defm Int_CVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
686 int_x86_sse2_cvtsi642sd, i64mem, loadi64,
687 "cvtsi2sd">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000688}
689
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000690/// SSE 1 Only
691
692// Aliases for intrinsics
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000693let isAsmParserOnly = 1 in {
694defm Int_VCVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
695 f32mem, load, "cvttss2si">, XS, VEX;
696defm Int_VCVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
697 int_x86_sse_cvttss2si64, f32mem, load,
698 "cvttss2si">, XS, VEX, VEX_W;
699defm Int_VCVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
700 f128mem, load, "cvttss2si">, XD, VEX;
701defm Int_VCVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
702 int_x86_sse2_cvttsd2si64, f128mem, load,
703 "cvttss2si">, XD, VEX, VEX_W;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000704}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000705defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000706 f32mem, load, "cvttss2si">, XS;
707defm Int_CVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
708 int_x86_sse_cvttss2si64, f32mem, load,
709 "cvttss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000710defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000711 f128mem, load, "cvttss2si">, XD;
712defm Int_CVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
713 int_x86_sse2_cvttsd2si64, f128mem, load,
714 "cvttss2si{q}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000715
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000716let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000717defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
718 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
719defm VCVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load,
720 "cvtss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
721 VEX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000722defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000723 "cvtdq2ps\t{$src, $dst|$dst, $src}",
724 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000725defm VCVTDQ2PSY : sse12_cvt_p<0x5B, VR256, VR256, undef, i256mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000726 "cvtdq2ps\t{$src, $dst|$dst, $src}",
727 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000728}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000729let Pattern = []<dag> in {
730defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
731 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000732defm CVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load /*dummy*/,
733 "cvtss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000734defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load /*dummy*/,
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000735 "cvtdq2ps\t{$src, $dst|$dst, $src}",
736 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
737}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000738
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000739/// SSE 2 Only
740
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000741// Convert scalar double to scalar single
742let isAsmParserOnly = 1 in {
743def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
744 (ins FR64:$src1, FR64:$src2),
745 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
746 VEX_4V;
747def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
748 (ins FR64:$src1, f64mem:$src2),
749 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000750 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000751}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000752def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
753 "cvtsd2ss\t{$src, $dst|$dst, $src}",
754 [(set FR32:$dst, (fround FR64:$src))]>;
755def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
756 "cvtsd2ss\t{$src, $dst|$dst, $src}",
757 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
758 Requires<[HasSSE2, OptForSize]>;
759
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000760let isAsmParserOnly = 1 in
761defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000762 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss", 0>,
763 XS, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000764let Constraints = "$src1 = $dst" in
765defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000766 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000767
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000768// Convert scalar single to scalar double
769let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
770def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
771 (ins FR32:$src1, FR32:$src2),
772 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000773 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000774def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
775 (ins FR32:$src1, f32mem:$src2),
776 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000777 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000778}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000779def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
780 "cvtss2sd\t{$src, $dst|$dst, $src}",
781 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
782 Requires<[HasSSE2]>;
783def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
784 "cvtss2sd\t{$src, $dst|$dst, $src}",
785 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
786 Requires<[HasSSE2, OptForSize]>;
787
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000788let isAsmParserOnly = 1 in {
789def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
790 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
791 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
792 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
793 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000794 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000795def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
796 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
797 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
798 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
799 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000800 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000801}
802let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000803def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
804 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
805 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
806 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
807 VR128:$src2))]>, XS,
808 Requires<[HasSSE2]>;
809def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
810 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
811 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
812 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
813 (load addr:$src2)))]>, XS,
814 Requires<[HasSSE2]>;
815}
816
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000817def : Pat<(extloadf32 addr:$src),
818 (CVTSS2SDrr (MOVSSrm addr:$src))>,
819 Requires<[HasSSE2, OptForSpeed]>;
820
821// Convert doubleword to packed single/double fp
822let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
823def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
824 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
825 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000826 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000827def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
828 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
829 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
830 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000831 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000832}
833def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
834 "cvtdq2ps\t{$src, $dst|$dst, $src}",
835 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
836 TB, Requires<[HasSSE2]>;
837def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
838 "cvtdq2ps\t{$src, $dst|$dst, $src}",
839 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
840 (bitconvert (memopv2i64 addr:$src))))]>,
841 TB, Requires<[HasSSE2]>;
842
843// FIXME: why the non-intrinsic version is described as SSE3?
844let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
845def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
846 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
847 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000848 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000849def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
850 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
851 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
852 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000853 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000854}
855def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
856 "cvtdq2pd\t{$src, $dst|$dst, $src}",
857 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
858 XS, Requires<[HasSSE2]>;
859def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
860 "cvtdq2pd\t{$src, $dst|$dst, $src}",
861 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
862 (bitconvert (memopv2i64 addr:$src))))]>,
863 XS, Requires<[HasSSE2]>;
864
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000865
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000866// Convert packed single/double fp to doubleword
867let isAsmParserOnly = 1 in {
868def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000869 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000870def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000871 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
872def VCVTPS2DQYrr : VPDI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
873 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
874def VCVTPS2DQYrm : VPDI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
875 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000876}
877def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
878 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
879def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
880 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
881
882let isAsmParserOnly = 1 in {
883def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
884 "cvtps2dq\t{$src, $dst|$dst, $src}",
885 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
886 VEX;
887def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
888 (ins f128mem:$src),
889 "cvtps2dq\t{$src, $dst|$dst, $src}",
890 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
891 (memop addr:$src)))]>, VEX;
892}
893def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
894 "cvtps2dq\t{$src, $dst|$dst, $src}",
895 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
896def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
897 "cvtps2dq\t{$src, $dst|$dst, $src}",
898 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
899 (memop addr:$src)))]>;
900
901let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
902def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
903 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
904 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000905 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000906def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
907 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
908 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
909 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000910 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000911}
912def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
913 "cvtpd2dq\t{$src, $dst|$dst, $src}",
914 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
915 XD, Requires<[HasSSE2]>;
916def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
917 "cvtpd2dq\t{$src, $dst|$dst, $src}",
918 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
919 (memop addr:$src)))]>,
920 XD, Requires<[HasSSE2]>;
921
922
923// Convert with truncation packed single/double fp to doubleword
924let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
925def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
926 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
927def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
928 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000929def VCVTTPS2DQYrr : VSSI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
930 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
931def VCVTTPS2DQYrm : VSSI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
932 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000933}
934def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
935 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
936def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
937 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
938
939
940let isAsmParserOnly = 1 in {
941def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
942 "vcvttps2dq\t{$src, $dst|$dst, $src}",
943 [(set VR128:$dst,
944 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000945 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000946def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
947 "vcvttps2dq\t{$src, $dst|$dst, $src}",
948 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
949 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000950 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000951}
952def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
953 "cvttps2dq\t{$src, $dst|$dst, $src}",
954 [(set VR128:$dst,
955 (int_x86_sse2_cvttps2dq VR128:$src))]>,
956 XS, Requires<[HasSSE2]>;
957def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
958 "cvttps2dq\t{$src, $dst|$dst, $src}",
959 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
960 (memop addr:$src)))]>,
961 XS, Requires<[HasSSE2]>;
962
963let isAsmParserOnly = 1 in {
964def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
965 (ins VR128:$src),
966 "cvttpd2dq\t{$src, $dst|$dst, $src}",
967 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
968 VEX;
969def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
970 (ins f128mem:$src),
971 "cvttpd2dq\t{$src, $dst|$dst, $src}",
972 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
973 (memop addr:$src)))]>, VEX;
974}
975def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
976 "cvttpd2dq\t{$src, $dst|$dst, $src}",
977 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
978def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
979 "cvttpd2dq\t{$src, $dst|$dst, $src}",
980 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
981 (memop addr:$src)))]>;
982
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000983let isAsmParserOnly = 1 in {
984// The assembler can recognize rr 256-bit instructions by seeing a ymm
985// register, but the same isn't true when using memory operands instead.
986// Provide other assembly rr and rm forms to address this explicitly.
987def VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
988 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
989def VCVTTPD2DQXrYr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
990 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
991
992// XMM only
993def VCVTTPD2DQXrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
994 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
995def VCVTTPD2DQXrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
996 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
997
998// YMM only
999def VCVTTPD2DQYrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1000 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
1001def VCVTTPD2DQYrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1002 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
1003}
1004
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001005// Convert packed single to packed double
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001006let isAsmParserOnly = 1, Predicates = [HasAVX] in {
1007 // SSE2 instructions without OpSize prefix
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001008def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001009 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001010def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001011 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1012def VCVTPS2PDYrr : I<0x5A, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
1013 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1014def VCVTPS2PDYrm : I<0x5A, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
1015 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001016}
1017def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1018 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1019def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1020 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1021
1022let isAsmParserOnly = 1 in {
1023def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001024 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001025 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001026 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001027def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001028 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001029 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1030 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001031 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001032}
1033def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1034 "cvtps2pd\t{$src, $dst|$dst, $src}",
1035 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1036 TB, Requires<[HasSSE2]>;
1037def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1038 "cvtps2pd\t{$src, $dst|$dst, $src}",
1039 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1040 (load addr:$src)))]>,
1041 TB, Requires<[HasSSE2]>;
1042
1043// Convert packed double to packed single
1044let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001045// The assembler can recognize rr 256-bit instructions by seeing a ymm
1046// register, but the same isn't true when using memory operands instead.
1047// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001048def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001049 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1050def VCVTPD2PSXrYr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1051 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1052
1053// XMM only
1054def VCVTPD2PSXrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1055 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1056def VCVTPD2PSXrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1057 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1058
1059// YMM only
1060def VCVTPD2PSYrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1061 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX;
1062def VCVTPD2PSYrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1063 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001064}
1065def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1066 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1067def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1068 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1069
1070
1071let isAsmParserOnly = 1 in {
1072def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1073 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1074 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1075def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1076 (ins f128mem:$src),
1077 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1078 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1079 (memop addr:$src)))]>;
1080}
1081def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1082 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1083 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1084def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1085 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1086 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1087 (memop addr:$src)))]>;
1088
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00001089// AVX 256-bit register conversion intrinsics
1090// FIXME: Migrate SSE conversion intrinsics matching to use patterns as below
1091// whenever possible to avoid declaring two versions of each one.
1092def : Pat<(int_x86_avx_cvtdq2_ps_256 VR256:$src),
1093 (VCVTDQ2PSYrr VR256:$src)>;
1094def : Pat<(int_x86_avx_cvtdq2_ps_256 (memopv8i32 addr:$src)),
1095 (VCVTDQ2PSYrm addr:$src)>;
1096
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00001097def : Pat<(int_x86_avx_cvt_pd2_ps_256 VR256:$src),
1098 (VCVTPD2PSYrr VR256:$src)>;
1099def : Pat<(int_x86_avx_cvt_pd2_ps_256 (memopv4f64 addr:$src)),
1100 (VCVTPD2PSYrm addr:$src)>;
1101
1102def : Pat<(int_x86_avx_cvt_ps2dq_256 VR256:$src),
1103 (VCVTPS2DQYrr VR256:$src)>;
1104def : Pat<(int_x86_avx_cvt_ps2dq_256 (memopv8f32 addr:$src)),
1105 (VCVTPS2DQYrm addr:$src)>;
1106
1107def : Pat<(int_x86_avx_cvt_ps2_pd_256 VR128:$src),
1108 (VCVTPS2PDYrr VR128:$src)>;
1109def : Pat<(int_x86_avx_cvt_ps2_pd_256 (memopv4f32 addr:$src)),
1110 (VCVTPS2PDYrm addr:$src)>;
1111
1112def : Pat<(int_x86_avx_cvtt_pd2dq_256 VR256:$src),
1113 (VCVTTPD2DQYrr VR256:$src)>;
1114def : Pat<(int_x86_avx_cvtt_pd2dq_256 (memopv4f64 addr:$src)),
1115 (VCVTTPD2DQYrm addr:$src)>;
1116
1117def : Pat<(int_x86_avx_cvtt_ps2dq_256 VR256:$src),
1118 (VCVTTPS2DQYrr VR256:$src)>;
1119def : Pat<(int_x86_avx_cvtt_ps2dq_256 (memopv8f32 addr:$src)),
1120 (VCVTTPS2DQYrm addr:$src)>;
1121
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001122//===----------------------------------------------------------------------===//
1123// SSE 1 & 2 - Compare Instructions
1124//===----------------------------------------------------------------------===//
1125
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001126// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001127multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001128 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001129 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001130 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001131 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001132 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001133 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001134 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001135 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001136 // Accept explicit immediate argument form instead of comparison code.
1137 let isAsmParserOnly = 1 in {
1138 def rr_alt : SIi8<0xC2, MRMSrcReg,
1139 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1140 asm_alt, []>;
1141 let mayLoad = 1 in
1142 def rm_alt : SIi8<0xC2, MRMSrcMem,
1143 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1144 asm_alt, []>;
1145 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001146}
1147
1148let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001149 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1150 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1151 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1152 XS, VEX_4V;
1153 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1154 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1155 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1156 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001157}
1158
1159let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001160 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1161 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1162 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1163 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1164 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1165 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1166}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001167
Dale Johannesen1b405102010-08-13 18:43:45 +00001168multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop,
1169 Intrinsic Int, string asm> {
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001170 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1171 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1172 [(set VR128:$dst, (Int VR128:$src1,
1173 VR128:$src, imm:$cc))]>;
1174 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
Dale Johannesen1b405102010-08-13 18:43:45 +00001175 (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001176 [(set VR128:$dst, (Int VR128:$src1,
Dale Johannesen1b405102010-08-13 18:43:45 +00001177 (load addr:$src), imm:$cc))]>;
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001178}
1179
1180// Aliases to match intrinsics which expect XMM operand(s).
1181let isAsmParserOnly = 1 in {
Dale Johannesen1b405102010-08-13 18:43:45 +00001182 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001183 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1184 XS, VEX_4V;
Dale Johannesen1b405102010-08-13 18:43:45 +00001185 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001186 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1187 XD, VEX_4V;
1188}
1189let Constraints = "$src1 = $dst" in {
Dale Johannesen1b405102010-08-13 18:43:45 +00001190 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001191 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
Dale Johannesen1b405102010-08-13 18:43:45 +00001192 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001193 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1194}
1195
1196
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001197// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1198multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1199 ValueType vt, X86MemOperand x86memop,
1200 PatFrag ld_frag, string OpcodeStr, Domain d> {
1201 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1202 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1203 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1204 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1205 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1206 [(set EFLAGS, (OpNode (vt RC:$src1),
1207 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001208}
1209
Evan Cheng24f2ea32007-09-14 21:48:26 +00001210let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001211 let isAsmParserOnly = 1 in {
1212 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1213 "ucomiss", SSEPackedSingle>, VEX;
1214 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1215 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1216 let Pattern = []<dag> in {
1217 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1218 "comiss", SSEPackedSingle>, VEX;
1219 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1220 "comisd", SSEPackedDouble>, OpSize, VEX;
1221 }
1222
1223 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1224 load, "ucomiss", SSEPackedSingle>, VEX;
1225 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1226 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1227
1228 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1229 load, "comiss", SSEPackedSingle>, VEX;
1230 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1231 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1232 }
1233 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1234 "ucomiss", SSEPackedSingle>, TB;
1235 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1236 "ucomisd", SSEPackedDouble>, TB, OpSize;
1237
1238 let Pattern = []<dag> in {
1239 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1240 "comiss", SSEPackedSingle>, TB;
1241 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1242 "comisd", SSEPackedDouble>, TB, OpSize;
1243 }
1244
1245 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1246 load, "ucomiss", SSEPackedSingle>, TB;
1247 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1248 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1249
1250 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1251 "comiss", SSEPackedSingle>, TB;
1252 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1253 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001254} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001255
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001256// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1257multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1258 Intrinsic Int, string asm, string asm_alt,
1259 Domain d> {
1260 def rri : PIi8<0xC2, MRMSrcReg,
1261 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1262 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1263 def rmi : PIi8<0xC2, MRMSrcMem,
1264 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1265 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001266 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001267 let isAsmParserOnly = 1 in {
1268 def rri_alt : PIi8<0xC2, MRMSrcReg,
1269 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1270 asm_alt, [], d>;
1271 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1272 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1273 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001274 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001275}
1276
1277let isAsmParserOnly = 1 in {
1278 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1279 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1280 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1281 SSEPackedSingle>, VEX_4V;
1282 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1283 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001284 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001285 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes67197842010-08-10 00:13:20 +00001286 defm VCMPPSY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_ps_256,
1287 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1288 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1289 SSEPackedSingle>, VEX_4V;
1290 defm VCMPPDY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_pd_256,
1291 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
1292 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1293 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001294}
1295let Constraints = "$src1 = $dst" in {
1296 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1297 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1298 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1299 SSEPackedSingle>, TB;
1300 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1301 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1302 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1303 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001304}
1305
1306def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1307 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1308def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1309 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1310def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1311 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1312def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1313 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1314
1315//===----------------------------------------------------------------------===//
1316// SSE 1 & 2 - Shuffle Instructions
1317//===----------------------------------------------------------------------===//
1318
1319/// sse12_shuffle - sse 1 & 2 shuffle instructions
1320multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1321 ValueType vt, string asm, PatFrag mem_frag,
1322 Domain d, bit IsConvertibleToThreeAddress = 0> {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001323 def rmi : PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
1324 (ins RC:$src1, f128mem:$src2, i8imm:$src3), asm,
1325 [(set RC:$dst, (vt (shufp:$src3
1326 RC:$src1, (mem_frag addr:$src2))))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001327 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001328 def rri : PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
1329 (ins RC:$src1, RC:$src2, i8imm:$src3), asm,
1330 [(set RC:$dst,
1331 (vt (shufp:$src3 RC:$src1, RC:$src2)))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001332}
1333
1334let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001335 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1336 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1337 memopv4f32, SSEPackedSingle>, VEX_4V;
1338 defm VSHUFPSY : sse12_shuffle<VR256, f256mem, v8f32,
1339 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1340 memopv8f32, SSEPackedSingle>, VEX_4V;
1341 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1342 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1343 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1344 defm VSHUFPDY : sse12_shuffle<VR256, f256mem, v4f64,
1345 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1346 memopv4f64, SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001347}
1348
1349let Constraints = "$src1 = $dst" in {
1350 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1351 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1352 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1353 TB;
1354 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1355 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1356 memopv2f64, SSEPackedDouble>, TB, OpSize;
1357}
1358
1359//===----------------------------------------------------------------------===//
1360// SSE 1 & 2 - Unpack Instructions
1361//===----------------------------------------------------------------------===//
1362
1363/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1364multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1365 PatFrag mem_frag, RegisterClass RC,
1366 X86MemOperand x86memop, string asm,
1367 Domain d> {
1368 def rr : PI<opc, MRMSrcReg,
1369 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1370 asm, [(set RC:$dst,
1371 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1372 def rm : PI<opc, MRMSrcMem,
1373 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1374 asm, [(set RC:$dst,
1375 (vt (OpNode RC:$src1,
1376 (mem_frag addr:$src2))))], d>;
1377}
1378
1379let AddedComplexity = 10 in {
1380 let isAsmParserOnly = 1 in {
1381 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1382 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1383 SSEPackedSingle>, VEX_4V;
1384 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1385 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1386 SSEPackedDouble>, OpSize, VEX_4V;
1387 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1388 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1389 SSEPackedSingle>, VEX_4V;
1390 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1391 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1392 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001393
1394 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1395 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1396 SSEPackedSingle>, VEX_4V;
1397 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1398 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1399 SSEPackedDouble>, OpSize, VEX_4V;
1400 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1401 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1402 SSEPackedSingle>, VEX_4V;
1403 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1404 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1405 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001406 }
1407
1408 let Constraints = "$src1 = $dst" in {
1409 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1410 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1411 SSEPackedSingle>, TB;
1412 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1413 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1414 SSEPackedDouble>, TB, OpSize;
1415 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1416 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1417 SSEPackedSingle>, TB;
1418 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1419 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1420 SSEPackedDouble>, TB, OpSize;
1421 } // Constraints = "$src1 = $dst"
1422} // AddedComplexity
1423
1424//===----------------------------------------------------------------------===//
1425// SSE 1 & 2 - Extract Floating-Point Sign mask
1426//===----------------------------------------------------------------------===//
1427
1428/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1429multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1430 Domain d> {
1431 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1432 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1433 [(set GR32:$dst, (Int RC:$src))], d>;
1434}
1435
1436// Mask creation
1437defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1438 SSEPackedSingle>, TB;
1439defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1440 SSEPackedDouble>, TB, OpSize;
1441
1442let isAsmParserOnly = 1 in {
1443 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1444 "movmskps", SSEPackedSingle>, VEX;
1445 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1446 "movmskpd", SSEPackedDouble>, OpSize,
1447 VEX;
Bruno Cardoso Lopesfcfcca12010-08-10 02:34:56 +00001448 defm VMOVMSKPSY : sse12_extr_sign_mask<VR256, int_x86_avx_movmsk_ps_256,
1449 "movmskps", SSEPackedSingle>, VEX;
1450 defm VMOVMSKPDY : sse12_extr_sign_mask<VR256, int_x86_avx_movmsk_pd_256,
1451 "movmskpd", SSEPackedDouble>, OpSize,
1452 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001453
Bruno Cardoso Lopesfcfcca12010-08-10 02:34:56 +00001454 // Assembler Only
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001455 def VMOVMSKPSr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1456 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1457 def VMOVMSKPDr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1458 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1459 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001460 def VMOVMSKPSYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1461 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1462 def VMOVMSKPDYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1463 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1464 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001465}
1466
1467//===----------------------------------------------------------------------===//
1468// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1469//===----------------------------------------------------------------------===//
1470
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001471// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1472// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001473
1474// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001475let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001476 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001477 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001478def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1479 [(set FR32:$dst, fp32imm0)]>,
1480 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001481def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1482 [(set FR64:$dst, fpimm0)]>,
1483 Requires<[HasSSE2]>, TB, OpSize;
1484}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001485
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001486// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1487// bits are disregarded.
1488let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001489def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001490 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001491def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1492 "movapd\t{$src, $dst|$dst, $src}", []>;
1493}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001494
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001495// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1496// bits are disregarded.
1497let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001498def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001499 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001500 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001501def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1502 "movapd\t{$src, $dst|$dst, $src}",
1503 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1504}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001505
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001506//===----------------------------------------------------------------------===//
1507// SSE 1 & 2 - Logical Instructions
1508//===----------------------------------------------------------------------===//
1509
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001510/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1511///
1512multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001513 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001514 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001515 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1516 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001517
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001518 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1519 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001520 }
1521
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001522 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001523 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1524 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001525
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001526 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1527 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001528 }
1529}
1530
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001531// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001532let mayLoad = 0 in {
1533 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1534 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1535 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1536}
Bill Wendlingddd35322007-05-02 23:11:52 +00001537
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001538let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001539 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001540
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001541/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1542///
1543multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1544 SDNode OpNode, int HasPat = 0,
1545 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001546 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001547 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001548 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001549 !if(HasPat, Pattern[0], // rr
1550 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1551 VR128:$src2)))]),
1552 !if(HasPat, Pattern[2], // rm
1553 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001554 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001555 VEX_4V;
1556
1557 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001558 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001559 !if(HasPat, Pattern[1], // rr
1560 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1561 (bc_v2i64 (v2f64
1562 VR128:$src2))))]),
1563 !if(HasPat, Pattern[3], // rm
1564 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001565 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001566 OpSize, VEX_4V;
1567 }
1568 let Constraints = "$src1 = $dst" in {
1569 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001570 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001571 !if(HasPat, Pattern[0], // rr
1572 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1573 VR128:$src2)))]),
1574 !if(HasPat, Pattern[2], // rm
1575 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1576 (memopv2i64 addr:$src2)))])>, TB;
1577
1578 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001579 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001580 !if(HasPat, Pattern[1], // rr
1581 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1582 (bc_v2i64 (v2f64
1583 VR128:$src2))))]),
1584 !if(HasPat, Pattern[3], // rm
1585 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1586 (memopv2i64 addr:$src2)))])>,
1587 TB, OpSize;
1588 }
1589}
1590
Bruno Cardoso Lopesfd920fa2010-07-13 02:38:35 +00001591/// sse12_fp_packed_logical_y - AVX 256-bit SSE 1 & 2 logical ops forms
1592///
1593let isAsmParserOnly = 1 in {
1594multiclass sse12_fp_packed_logical_y<bits<8> opc, string OpcodeStr> {
1595 defm PSY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedSingle,
1596 !strconcat(OpcodeStr, "ps"), f256mem, [], [], 0>, VEX_4V;
1597
1598 defm PDY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedDouble,
1599 !strconcat(OpcodeStr, "pd"), f256mem, [], [], 0>, OpSize, VEX_4V;
1600}
1601}
1602
1603// AVX 256-bit packed logical ops forms
1604defm VAND : sse12_fp_packed_logical_y<0x54, "and">;
1605defm VOR : sse12_fp_packed_logical_y<0x56, "or">;
1606defm VXOR : sse12_fp_packed_logical_y<0x57, "xor">;
1607let isCommutable = 0 in
1608 defm VANDN : sse12_fp_packed_logical_y<0x55, "andn">;
1609
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001610defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1611defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1612defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1613let isCommutable = 0 in
1614 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1615 // single r+r
1616 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1617 (bc_v2i64 (v4i32 immAllOnesV))),
1618 VR128:$src2)))],
1619 // double r+r
1620 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1621 (bc_v2i64 (v2f64 VR128:$src2))))],
1622 // single r+m
1623 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1624 (bc_v2i64 (v4i32 immAllOnesV))),
1625 (memopv2i64 addr:$src2))))],
1626 // double r+m
1627 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1628 (memopv2i64 addr:$src2)))]]>;
1629
1630//===----------------------------------------------------------------------===//
1631// SSE 1 & 2 - Arithmetic Instructions
1632//===----------------------------------------------------------------------===//
1633
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001634/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001635/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001636///
Dan Gohman20382522007-07-10 00:05:58 +00001637/// In addition, we also have a special variant of the scalar form here to
1638/// represent the associated intrinsic operation. This form is unlike the
1639/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001640/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001641///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001642/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001643///
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001644
1645/// FIXME: once all 256-bit intrinsics are matched, cleanup and refactor those
1646/// classes below
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001647multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1648 bit Is2Addr = 1> {
1649 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1650 OpNode, FR32, f32mem, Is2Addr>, XS;
1651 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1652 OpNode, FR64, f64mem, Is2Addr>, XD;
1653}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001654
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001655multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1656 bit Is2Addr = 1> {
1657 let mayLoad = 0 in {
1658 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1659 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1660 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1661 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001662 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001663}
Bill Wendlingddd35322007-05-02 23:11:52 +00001664
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001665multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1666 SDNode OpNode> {
1667 let mayLoad = 0 in {
1668 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1669 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1670 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1671 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1672 }
1673}
1674
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001675multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001676 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001677 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1678 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1679 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1680 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1681}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001682
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001683multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001684 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001685 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001686 !strconcat(OpcodeStr, "ps"), "sse", "_ps", f128mem, memopv4f32,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001687 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001688
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001689 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001690 !strconcat(OpcodeStr, "pd"), "sse2", "_pd", f128mem, memopv2f64,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001691 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001692}
Bill Wendlingddd35322007-05-02 23:11:52 +00001693
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001694multiclass basic_sse12_fp_binop_p_y_int<bits<8> opc, string OpcodeStr> {
1695 defm PSY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1696 !strconcat(OpcodeStr, "ps"), "avx", "_ps_256", f256mem, memopv8f32,
1697 SSEPackedSingle, 0>, TB;
1698
1699 defm PDY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1700 !strconcat(OpcodeStr, "pd"), "avx", "_pd_256", f256mem, memopv4f64,
1701 SSEPackedDouble, 0>, TB, OpSize;
1702}
1703
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001704// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001705let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001706 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001707 basic_sse12_fp_binop_s_int<0x58, "add", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001708 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1709 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001710 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001711 basic_sse12_fp_binop_s_int<0x59, "mul", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001712 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1713 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001714
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001715 let isCommutable = 0 in {
1716 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001717 basic_sse12_fp_binop_s_int<0x5C, "sub", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001718 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1719 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001720 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001721 basic_sse12_fp_binop_s_int<0x5E, "div", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001722 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1723 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001724 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001725 basic_sse12_fp_binop_s_int<0x5F, "max", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001726 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001727 basic_sse12_fp_binop_p_int<0x5F, "max", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001728 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>,
1729 basic_sse12_fp_binop_p_y_int<0x5F, "max">, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001730 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001731 basic_sse12_fp_binop_s_int<0x5D, "min", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001732 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001733 basic_sse12_fp_binop_p_int<0x5D, "min", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001734 basic_sse12_fp_binop_p_y_int<0x5D, "min">,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001735 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001736 }
Dan Gohman20382522007-07-10 00:05:58 +00001737}
1738
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001739let Constraints = "$src1 = $dst" in {
1740 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1741 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1742 basic_sse12_fp_binop_s_int<0x58, "add">;
1743 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1744 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1745 basic_sse12_fp_binop_s_int<0x59, "mul">;
1746
1747 let isCommutable = 0 in {
1748 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1749 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1750 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1751 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1752 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1753 basic_sse12_fp_binop_s_int<0x5E, "div">;
1754 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1755 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1756 basic_sse12_fp_binop_s_int<0x5F, "max">,
1757 basic_sse12_fp_binop_p_int<0x5F, "max">;
1758 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1759 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1760 basic_sse12_fp_binop_s_int<0x5D, "min">,
1761 basic_sse12_fp_binop_p_int<0x5D, "min">;
1762 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001763}
Bill Wendlingddd35322007-05-02 23:11:52 +00001764
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001765/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001766/// In addition, we also have a special variant of the scalar form here to
1767/// represent the associated intrinsic operation. This form is unlike the
1768/// plain scalar form, in that it takes an entire vector (instead of a
1769/// scalar) and leaves the top elements undefined.
1770///
1771/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001772
1773/// sse1_fp_unop_s - SSE1 unops in scalar form.
1774multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001775 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001776 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001777 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001778 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001779 // For scalar unary operations, fold a load into the operation
1780 // only in OptForSize mode. It eliminates an instruction, but it also
1781 // eliminates a whole-register clobber (the load), so it introduces a
1782 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001783 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001784 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001785 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001786 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001787 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001788 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001789 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001790 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001791 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001792 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001793}
Dan Gohman20382522007-07-10 00:05:58 +00001794
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001795/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1796multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1797 SDNode OpNode, Intrinsic F32Int> {
1798 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001799 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001800 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1801 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001802 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001803 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001804 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001805 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1806 !strconcat(OpcodeStr,
1807 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1808 [(set VR128:$dst, (F32Int VR128:$src))]>;
1809 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
1810 !strconcat(OpcodeStr,
1811 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1812 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001813}
1814
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001815/// sse1_fp_unop_p - SSE1 unops in packed form.
1816multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1817 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1818 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1819 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1820 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1821 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1822 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1823}
1824
1825/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1826multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1827 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1828 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1829 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1830 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1831 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1832 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1833}
1834
1835/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1836multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1837 Intrinsic V4F32Int> {
1838 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1839 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1840 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1841 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1842 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1843 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1844}
1845
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001846/// sse1_fp_unop_p_y_int - AVX 256-bit intrinsics unops in packed forms.
1847multiclass sse1_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1848 Intrinsic V4F32Int> {
1849 def PSYr_Int : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1850 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1851 [(set VR256:$dst, (V4F32Int VR256:$src))]>;
1852 def PSYm_Int : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1853 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1854 [(set VR256:$dst, (V4F32Int (memopv8f32 addr:$src)))]>;
1855}
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001856
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001857/// sse2_fp_unop_s - SSE2 unops in scalar form.
1858multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1859 SDNode OpNode, Intrinsic F64Int> {
1860 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1861 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1862 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001863 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1864 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001865 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001866 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1867 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001868 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1869 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1870 [(set VR128:$dst, (F64Int VR128:$src))]>;
1871 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1872 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1873 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1874}
1875
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001876/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1877multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1878 SDNode OpNode, Intrinsic F64Int> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001879 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1880 !strconcat(OpcodeStr,
1881 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1882 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1883 (ins FR64:$src1, f64mem:$src2),
1884 !strconcat(OpcodeStr,
1885 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1886 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1887 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1888 [(set VR128:$dst, (F64Int VR128:$src))]>;
1889 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1890 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1891 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001892}
1893
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001894/// sse2_fp_unop_p - SSE2 unops in vector forms.
1895multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1896 SDNode OpNode> {
1897 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1898 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1899 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1900 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1901 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1902 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1903}
1904
1905/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1906multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1907 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1908 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1909 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1910 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1911 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1912 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1913}
1914
1915/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1916multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1917 Intrinsic V2F64Int> {
1918 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1919 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1920 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1921 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1922 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1923 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1924}
1925
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001926/// sse2_fp_unop_p_y_int - AVX 256-bit intrinsic unops in vector forms.
1927multiclass sse2_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1928 Intrinsic V2F64Int> {
1929 def PDYr_Int : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1930 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1931 [(set VR256:$dst, (V2F64Int VR256:$src))]>;
1932 def PDYm_Int : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1933 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1934 [(set VR256:$dst, (V2F64Int (memopv4f64 addr:$src)))]>;
1935}
1936
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001937let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001938 // Square root.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001939 defm VSQRT : sse1_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ss>,
1940 sse2_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001941 VEX_4V;
1942
1943 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1944 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1945 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1946 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001947 sse1_fp_unop_p_int<0x51, "vsqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001948 sse2_fp_unop_p_int<0x51, "vsqrt", int_x86_sse2_sqrt_pd>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001949 sse1_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_ps_256>,
1950 sse2_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_pd_256>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001951 VEX;
1952
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001953 // Reciprocal approximations. Note that these typically require refinement
1954 // in order to obtain suitable precision.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001955 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "vrsqrt", X86frsqrt,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001956 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001957 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001958 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001959 sse1_fp_unop_p_y_int<0x52, "vrsqrt", int_x86_avx_rsqrt_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001960 sse1_fp_unop_p_int<0x52, "vrsqrt", int_x86_sse_rsqrt_ps>, VEX;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001961
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001962 defm VRCP : sse1_fp_unop_s_avx<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001963 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001964 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001965 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001966 sse1_fp_unop_p_y_int<0x53, "vrcp", int_x86_avx_rcp_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001967 sse1_fp_unop_p_int<0x53, "vrcp", int_x86_sse_rcp_ps>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001968}
1969
Dan Gohman20382522007-07-10 00:05:58 +00001970// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001971defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001972 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
1973 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001974 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001975 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
1976 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00001977
1978// Reciprocal approximations. Note that these typically require refinement
1979// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001980defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001981 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
1982 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001983defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001984 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
1985 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00001986
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001987// There is no f64 version of the reciprocal approximation instructions.
1988
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001989//===----------------------------------------------------------------------===//
1990// SSE 1 & 2 - Non-temporal stores
1991//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001992
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001993let isAsmParserOnly = 1 in {
1994 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
1995 (ins i128mem:$dst, VR128:$src),
1996 "movntps\t{$src, $dst|$dst, $src}",
1997 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
1998 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
1999 (ins i128mem:$dst, VR128:$src),
2000 "movntpd\t{$src, $dst|$dst, $src}",
2001 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
2002
2003 let ExeDomain = SSEPackedInt in
2004 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
2005 (ins f128mem:$dst, VR128:$src),
2006 "movntdq\t{$src, $dst|$dst, $src}",
2007 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
2008
2009 let AddedComplexity = 400 in { // Prefer non-temporal versions
2010 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
2011 (ins f128mem:$dst, VR128:$src),
2012 "movntps\t{$src, $dst|$dst, $src}",
2013 [(alignednontemporalstore (v4f32 VR128:$src),
2014 addr:$dst)]>, VEX;
2015 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
2016 (ins f128mem:$dst, VR128:$src),
2017 "movntpd\t{$src, $dst|$dst, $src}",
2018 [(alignednontemporalstore (v2f64 VR128:$src),
2019 addr:$dst)]>, VEX;
2020 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
2021 (ins f128mem:$dst, VR128:$src),
2022 "movntdq\t{$src, $dst|$dst, $src}",
2023 [(alignednontemporalstore (v2f64 VR128:$src),
2024 addr:$dst)]>, VEX;
2025 let ExeDomain = SSEPackedInt in
2026 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
2027 (ins f128mem:$dst, VR128:$src),
2028 "movntdq\t{$src, $dst|$dst, $src}",
2029 [(alignednontemporalstore (v4f32 VR128:$src),
2030 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00002031
2032 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
2033 (ins f256mem:$dst, VR256:$src),
2034 "movntps\t{$src, $dst|$dst, $src}",
2035 [(alignednontemporalstore (v8f32 VR256:$src),
2036 addr:$dst)]>, VEX;
2037 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
2038 (ins f256mem:$dst, VR256:$src),
2039 "movntpd\t{$src, $dst|$dst, $src}",
2040 [(alignednontemporalstore (v4f64 VR256:$src),
2041 addr:$dst)]>, VEX;
2042 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
2043 (ins f256mem:$dst, VR256:$src),
2044 "movntdq\t{$src, $dst|$dst, $src}",
2045 [(alignednontemporalstore (v4f64 VR256:$src),
2046 addr:$dst)]>, VEX;
2047 let ExeDomain = SSEPackedInt in
2048 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
2049 (ins f256mem:$dst, VR256:$src),
2050 "movntdq\t{$src, $dst|$dst, $src}",
2051 [(alignednontemporalstore (v8f32 VR256:$src),
2052 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002053 }
2054}
2055
Bruno Cardoso Lopes9f798e92010-08-10 02:49:24 +00002056def : Pat<(int_x86_avx_movnt_dq_256 addr:$dst, VR256:$src),
2057 (VMOVNTDQYmr addr:$dst, VR256:$src)>;
2058def : Pat<(int_x86_avx_movnt_pd_256 addr:$dst, VR256:$src),
2059 (VMOVNTPDYmr addr:$dst, VR256:$src)>;
2060def : Pat<(int_x86_avx_movnt_ps_256 addr:$dst, VR256:$src),
2061 (VMOVNTPSYmr addr:$dst, VR256:$src)>;
2062
David Greene8939b0d2010-02-16 20:50:18 +00002063def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002064 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002065 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002066def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2067 "movntpd\t{$src, $dst|$dst, $src}",
2068 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002069
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002070let ExeDomain = SSEPackedInt in
2071def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2072 "movntdq\t{$src, $dst|$dst, $src}",
2073 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2074
David Greene8939b0d2010-02-16 20:50:18 +00002075let AddedComplexity = 400 in { // Prefer non-temporal versions
2076def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2077 "movntps\t{$src, $dst|$dst, $src}",
2078 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002079def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2080 "movntpd\t{$src, $dst|$dst, $src}",
2081 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002082
2083def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2084 "movntdq\t{$src, $dst|$dst, $src}",
2085 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
2086
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002087let ExeDomain = SSEPackedInt in
2088def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2089 "movntdq\t{$src, $dst|$dst, $src}",
2090 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2091
2092// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00002093def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2094 "movnti\t{$src, $dst|$dst, $src}",
2095 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
2096 TB, Requires<[HasSSE2]>;
2097
2098def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
2099 "movnti\t{$src, $dst|$dst, $src}",
2100 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
2101 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002102
David Greene8939b0d2010-02-16 20:50:18 +00002103}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002104def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2105 "movnti\t{$src, $dst|$dst, $src}",
2106 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2107 TB, Requires<[HasSSE2]>;
2108
2109//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002110// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002111//===----------------------------------------------------------------------===//
2112
2113// Prefetch intrinsic.
2114def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
2115 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
2116def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
2117 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
2118def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
2119 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
2120def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
2121 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
2122
Bill Wendlingddd35322007-05-02 23:11:52 +00002123// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00002124def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
2125 TB, Requires<[HasSSE1]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00002126def : Pat<(X86SFence), (SFENCE)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002127
Bill Wendlingddd35322007-05-02 23:11:52 +00002128// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002129// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002130// load of an all-zeros value if folding it would be beneficial.
Bruno Cardoso Lopesbbadd392010-08-13 17:44:10 +00002131// FIXME: Change encoding to pseudo! This is blocked right now by the x86
2132// JIT implementatioan, it does not expand the instructions below like
2133// X86MCInstLower does.
Daniel Dunbar7417b762009-08-11 22:17:52 +00002134let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002135 isCodeGenOnly = 1 in {
Eric Christopher63f02ac2010-08-13 02:37:50 +00002136def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2137 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2138def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2139 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2140let ExeDomain = SSEPackedInt in
2141def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
2142 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002143}
Bill Wendlingddd35322007-05-02 23:11:52 +00002144
Bruno Cardoso Lopes6da9cee2010-08-12 18:20:59 +00002145// The same as done above but for AVX. The 128-bit versions are the
2146// same, but re-encoded. The 256-bit does not support PI version.
Bruno Cardoso Lopesbbadd392010-08-13 17:44:10 +00002147// FIXME: Change encoding to pseudo! This is blocked right now by the x86
2148// JIT implementatioan, it does not expand the instructions below like
2149// X86MCInstLower does.
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00002150let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2151 isCodeGenOnly = 1, Predicates = [HasAVX] in {
Eric Christopher63f02ac2010-08-13 02:37:50 +00002152def AVX_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2153 [(set VR128:$dst, (v4f32 immAllZerosV))]>, VEX_4V;
2154def AVX_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2155 [(set VR128:$dst, (v2f64 immAllZerosV))]>, VEX_4V;
2156def AVX_SET0PSY : PSI<0x57, MRMInitReg, (outs VR256:$dst), (ins), "",
2157 [(set VR256:$dst, (v8f32 immAllZerosV))]>, VEX_4V;
2158def AVX_SET0PDY : PDI<0x57, MRMInitReg, (outs VR256:$dst), (ins), "",
2159 [(set VR256:$dst, (v4f64 immAllZerosV))]>, VEX_4V;
2160let ExeDomain = SSEPackedInt in
2161def AVX_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
2162 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00002163}
2164
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002165def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2166def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2167def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002168
Dan Gohman874cada2010-02-28 00:17:42 +00002169def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002170 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002171
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002172//===----------------------------------------------------------------------===//
2173// SSE 1 & 2 - Load/Store XCSR register
2174//===----------------------------------------------------------------------===//
2175
2176let isAsmParserOnly = 1 in {
2177 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2178 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
2179 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2180 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
2181}
2182
2183def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2184 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2185def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2186 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2187
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002188//===---------------------------------------------------------------------===//
2189// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2190//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002191
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002192let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002193
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002194let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002195 let neverHasSideEffects = 1 in {
2196 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2197 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2198 def VMOVDQAYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2199 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2200 }
2201 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2202 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2203 def VMOVDQUYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2204 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002205
2206 let canFoldAsLoad = 1, mayLoad = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002207 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2208 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2209 def VMOVDQAYrm : VPDI<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2210 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2211 let Predicates = [HasAVX] in {
2212 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2213 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2214 def VMOVDQUYrm : I<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2215 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2216 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002217 }
2218
2219 let mayStore = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002220 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2221 (ins i128mem:$dst, VR128:$src),
2222 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2223 def VMOVDQAYmr : VPDI<0x7F, MRMDestMem, (outs),
2224 (ins i256mem:$dst, VR256:$src),
2225 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2226 let Predicates = [HasAVX] in {
2227 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2228 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2229 def VMOVDQUYmr : I<0x7F, MRMDestMem, (outs), (ins i256mem:$dst, VR256:$src),
2230 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2231 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002232 }
2233}
2234
Chris Lattnerf77e0372008-01-11 06:59:07 +00002235let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002236def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002237 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002238
2239let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002240def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002241 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002242 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002243def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002244 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002245 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002246 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002247}
2248
2249let mayStore = 1 in {
2250def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2251 "movdqa\t{$src, $dst|$dst, $src}",
2252 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002253def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002254 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002255 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002256 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002257}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002258
Dan Gohman4106f372007-07-18 20:23:34 +00002259// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002260let isAsmParserOnly = 1 in {
2261let canFoldAsLoad = 1 in
2262def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2263 "vmovdqu\t{$src, $dst|$dst, $src}",
2264 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002265 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002266def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2267 "vmovdqu\t{$src, $dst|$dst, $src}",
2268 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002269 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002270}
2271
Dan Gohman15511cf2008-12-03 18:15:48 +00002272let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002273def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002274 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002275 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2276 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002277def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002278 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002279 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2280 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002281
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002282} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002283
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00002284def : Pat<(int_x86_avx_loadu_dq_256 addr:$src), (VMOVDQUYrm addr:$src)>;
2285def : Pat<(int_x86_avx_storeu_dq_256 addr:$dst, VR256:$src),
2286 (VMOVDQUYmr addr:$dst, VR256:$src)>;
2287
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002288//===---------------------------------------------------------------------===//
2289// SSE2 - Packed Integer Arithmetic Instructions
2290//===---------------------------------------------------------------------===//
2291
2292let ExeDomain = SSEPackedInt in { // SSE integer instructions
2293
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002294multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002295 bit IsCommutable = 0, bit Is2Addr = 1> {
2296 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002297 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002298 (ins VR128:$src1, VR128:$src2),
2299 !if(Is2Addr,
2300 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2301 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2302 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002303 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002304 (ins VR128:$src1, i128mem:$src2),
2305 !if(Is2Addr,
2306 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2307 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2308 [(set VR128:$dst, (IntId VR128:$src1,
2309 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002310}
Chris Lattner8139e282006-10-07 18:39:00 +00002311
Evan Cheng22b942a2008-05-03 00:52:09 +00002312multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002313 string OpcodeStr, Intrinsic IntId,
2314 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002315 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002316 (ins VR128:$src1, VR128:$src2),
2317 !if(Is2Addr,
2318 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2319 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2320 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002321 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002322 (ins VR128:$src1, i128mem:$src2),
2323 !if(Is2Addr,
2324 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2325 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2326 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002327 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002328 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002329 (ins VR128:$src1, i32i8imm:$src2),
2330 !if(Is2Addr,
2331 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2332 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2333 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002334}
2335
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002336/// PDI_binop_rm - Simple SSE2 binary operator.
2337multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002338 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2339 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002340 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002341 (ins VR128:$src1, VR128:$src2),
2342 !if(Is2Addr,
2343 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2344 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2345 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002346 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002347 (ins VR128:$src1, i128mem:$src2),
2348 !if(Is2Addr,
2349 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2350 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2351 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002352 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002353}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002354
2355/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2356///
2357/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2358/// to collapse (bitconvert VT to VT) into its operand.
2359///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002360multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002361 bit IsCommutable = 0, bit Is2Addr = 1> {
2362 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002363 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002364 (ins VR128:$src1, VR128:$src2),
2365 !if(Is2Addr,
2366 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2367 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2368 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002369 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002370 (ins VR128:$src1, i128mem:$src2),
2371 !if(Is2Addr,
2372 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2373 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2374 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002375}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002376
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002377} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002378
2379// 128-bit Integer Arithmetic
2380
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002381let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002382defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2383defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2384defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2385defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2386defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2387defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2388defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2389defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2390defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002391
2392// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002393defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002394 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002395defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002396 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002397defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002398 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002399defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002400 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002401defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002402 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002403defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002404 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002405defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002406 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002407defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002408 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002409defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002410 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002411defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002412 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002413defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002414 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002415defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002416 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002417defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002418 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002419defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002420 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002421defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002422 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002423defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002424 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002425defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002426 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002427defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002428 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002429defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002430 VEX_4V;
2431}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002432
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002433let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002434defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2435defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2436defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2437defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2438defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002439defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2440defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2441defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002442defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002443
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002444// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002445defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2446defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2447defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2448defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002449defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2450defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2451defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2452defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2453defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2454defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2455defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2456defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2457defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2458defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2459defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2460defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2461defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2462defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2463defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002464
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002465} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002466
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002467//===---------------------------------------------------------------------===//
2468// SSE2 - Packed Integer Logical Instructions
2469//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002470
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002471let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002472defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2473 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2474 VEX_4V;
2475defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2476 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2477 VEX_4V;
2478defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2479 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2480 VEX_4V;
2481
2482defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2483 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2484 VEX_4V;
2485defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2486 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2487 VEX_4V;
2488defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2489 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2490 VEX_4V;
2491
2492defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2493 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2494 VEX_4V;
2495defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2496 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2497 VEX_4V;
2498
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002499defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2500defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2501defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002502
2503let ExeDomain = SSEPackedInt in {
2504 let neverHasSideEffects = 1 in {
2505 // 128-bit logical shifts.
2506 def VPSLLDQri : PDIi8<0x73, MRM7r,
2507 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2508 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2509 VEX_4V;
2510 def VPSRLDQri : PDIi8<0x73, MRM3r,
2511 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2512 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2513 VEX_4V;
2514 // PSRADQri doesn't exist in SSE[1-3].
2515 }
2516 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2517 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2518 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2519 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2520 VR128:$src2)))]>, VEX_4V;
2521
2522 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2523 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2524 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2525 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2526 (memopv2i64 addr:$src2))))]>,
2527 VEX_4V;
2528}
2529}
2530
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002531let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002532defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2533 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2534defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2535 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2536defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2537 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002538
Evan Cheng22b942a2008-05-03 00:52:09 +00002539defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2540 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2541defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2542 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002543defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002544 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002545
Evan Cheng22b942a2008-05-03 00:52:09 +00002546defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2547 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002548defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002549 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002550
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002551defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2552defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2553defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002554
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002555let ExeDomain = SSEPackedInt in {
2556 let neverHasSideEffects = 1 in {
2557 // 128-bit logical shifts.
2558 def PSLLDQri : PDIi8<0x73, MRM7r,
2559 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2560 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2561 def PSRLDQri : PDIi8<0x73, MRM3r,
2562 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2563 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2564 // PSRADQri doesn't exist in SSE[1-3].
2565 }
2566 def PANDNrr : PDI<0xDF, MRMSrcReg,
2567 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2568 "pandn\t{$src2, $dst|$dst, $src2}",
2569 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2570 VR128:$src2)))]>;
2571
2572 def PANDNrm : PDI<0xDF, MRMSrcMem,
2573 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2574 "pandn\t{$src2, $dst|$dst, $src2}",
2575 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2576 (memopv2i64 addr:$src2))))]>;
2577}
2578} // Constraints = "$src1 = $dst"
2579
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002580let Predicates = [HasAVX] in {
2581 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
2582 (v2i64 (VPSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2583 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
2584 (v2i64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2585 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2586 (v2i64 (VPSLLDQri VR128:$src1, imm:$src2))>;
2587 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2588 (v2i64 (VPSRLDQri VR128:$src1, imm:$src2))>;
2589 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
2590 (v2f64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2591
2592 // Shift up / down and insert zero's.
2593 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
2594 (v2i64 (VPSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2595 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
2596 (v2i64 (VPSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2597}
2598
Chris Lattner6970eda2006-10-07 19:49:05 +00002599let Predicates = [HasSSE2] in {
2600 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002601 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002602 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002603 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002604 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2605 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2606 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2607 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002608 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002609 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002610
2611 // Shift up / down and insert zero's.
2612 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002613 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002614 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002615 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002616}
2617
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002618//===---------------------------------------------------------------------===//
2619// SSE2 - Packed Integer Comparison Instructions
2620//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002621
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002622let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002623 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2624 0>, VEX_4V;
2625 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2626 0>, VEX_4V;
2627 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2628 0>, VEX_4V;
2629 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2630 0>, VEX_4V;
2631 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2632 0>, VEX_4V;
2633 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2634 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002635}
2636
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002637let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002638 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2639 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2640 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002641 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2642 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2643 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2644} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002645
Nate Begeman30a0de92008-07-17 16:51:19 +00002646def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002647 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002648def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002649 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002650def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002651 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002652def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002653 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002654def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002655 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002656def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002657 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2658
Nate Begeman30a0de92008-07-17 16:51:19 +00002659def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002660 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002661def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002662 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002663def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002664 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002665def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002666 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002667def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002668 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002669def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002670 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2671
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002672//===---------------------------------------------------------------------===//
2673// SSE2 - Packed Integer Pack Instructions
2674//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002675
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002676let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002677defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002678 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002679defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002680 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002681defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002682 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002683}
2684
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002685let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002686defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2687defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2688defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002689} // Constraints = "$src1 = $dst"
2690
2691//===---------------------------------------------------------------------===//
2692// SSE2 - Packed Integer Shuffle Instructions
2693//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002694
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002695let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002696multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2697 PatFrag bc_frag> {
2698def ri : Ii8<0x70, MRMSrcReg,
2699 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2700 !strconcat(OpcodeStr,
2701 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2702 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2703 (undef))))]>;
2704def mi : Ii8<0x70, MRMSrcMem,
2705 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2706 !strconcat(OpcodeStr,
2707 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2708 [(set VR128:$dst, (vt (pshuf_frag:$src2
2709 (bc_frag (memopv2i64 addr:$src1)),
2710 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002711}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002712} // ExeDomain = SSEPackedInt
2713
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002714let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002715 let AddedComplexity = 5 in
2716 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2717 VEX;
2718
2719 // SSE2 with ImmT == Imm8 and XS prefix.
2720 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2721 VEX;
2722
2723 // SSE2 with ImmT == Imm8 and XD prefix.
2724 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2725 VEX;
2726}
2727
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002728let Predicates = [HasSSE2] in {
2729 let AddedComplexity = 5 in
2730 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2731
2732 // SSE2 with ImmT == Imm8 and XS prefix.
2733 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2734
2735 // SSE2 with ImmT == Imm8 and XD prefix.
2736 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2737}
2738
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002739//===---------------------------------------------------------------------===//
2740// SSE2 - Packed Integer Unpack Instructions
2741//===---------------------------------------------------------------------===//
2742
2743let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002744multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002745 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002746 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002747 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2748 !if(Is2Addr,
2749 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2750 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2751 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002752 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002753 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2754 !if(Is2Addr,
2755 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2756 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2757 [(set VR128:$dst, (unp_frag VR128:$src1,
2758 (bc_frag (memopv2i64
2759 addr:$src2))))]>;
2760}
2761
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002762let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002763 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2764 0>, VEX_4V;
2765 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2766 0>, VEX_4V;
2767 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2768 0>, VEX_4V;
2769
2770 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2771 /// knew to collapse (bitconvert VT to VT) into its operand.
2772 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2773 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2774 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2775 [(set VR128:$dst,
2776 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2777 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2778 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2779 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2780 [(set VR128:$dst,
2781 (v2i64 (unpckl VR128:$src1,
2782 (memopv2i64 addr:$src2))))]>, VEX_4V;
2783
2784 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2785 0>, VEX_4V;
2786 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2787 0>, VEX_4V;
2788 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2789 0>, VEX_4V;
2790
2791 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2792 /// knew to collapse (bitconvert VT to VT) into its operand.
2793 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2794 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2795 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2796 [(set VR128:$dst,
2797 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2798 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2799 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2800 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2801 [(set VR128:$dst,
2802 (v2i64 (unpckh VR128:$src1,
2803 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002804}
Evan Chengc60bd972006-03-25 09:37:23 +00002805
Evan Chenge9083d62008-03-05 08:19:16 +00002806let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002807 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2808 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2809 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2810
2811 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2812 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002813 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002814 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002815 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002816 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002818 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002819 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002820 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002821 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 (v2i64 (unpckl VR128:$src1,
2823 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002824
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002825 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2826 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2827 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2828
2829 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2830 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002831 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002832 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002833 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002834 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002835 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002836 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002837 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002838 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002839 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 (v2i64 (unpckh VR128:$src1,
2841 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002842}
Evan Cheng82521dd2006-03-21 07:09:35 +00002843
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002844} // ExeDomain = SSEPackedInt
2845
2846//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002847// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002848//===---------------------------------------------------------------------===//
2849
2850let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002851multiclass sse2_pinsrw<bit Is2Addr = 1> {
2852 def rri : Ii8<0xC4, MRMSrcReg,
2853 (outs VR128:$dst), (ins VR128:$src1,
2854 GR32:$src2, i32i8imm:$src3),
2855 !if(Is2Addr,
2856 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2857 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2858 [(set VR128:$dst,
2859 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2860 def rmi : Ii8<0xC4, MRMSrcMem,
2861 (outs VR128:$dst), (ins VR128:$src1,
2862 i16mem:$src2, i32i8imm:$src3),
2863 !if(Is2Addr,
2864 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2865 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2866 [(set VR128:$dst,
2867 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2868 imm:$src3))]>;
2869}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002870
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002871// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002872let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002873def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2874 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2875 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2876 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2877 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002878def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002879 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002880 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002881 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002882 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002883
2884// Insert
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002885let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002886 defm VPINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2887 def VPINSRWrr64i : Ii8<0xC4, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002888 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2889 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
2890 []>, OpSize, VEX_4V;
2891}
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002892
2893let Constraints = "$src1 = $dst" in
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002894 defm PINSRW : sse2_pinsrw, TB, OpSize, Requires<[HasSSE2]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002895
2896} // ExeDomain = SSEPackedInt
2897
2898//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002899// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002900//===---------------------------------------------------------------------===//
2901
2902let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002903
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002904let isAsmParserOnly = 1 in {
2905def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002906 "pmovmskb\t{$src, $dst|$dst, $src}",
2907 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002908def VPMOVMSKBr64r : VPDI<0xD7, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
2909 "pmovmskb\t{$src, $dst|$dst, $src}", []>, VEX;
2910}
Evan Cheng64d80e32007-07-19 01:14:50 +00002911def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002912 "pmovmskb\t{$src, $dst|$dst, $src}",
2913 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002914
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002915} // ExeDomain = SSEPackedInt
2916
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002917//===---------------------------------------------------------------------===//
2918// SSE2 - Conditional Store
2919//===---------------------------------------------------------------------===//
2920
2921let ExeDomain = SSEPackedInt in {
2922
2923let isAsmParserOnly = 1 in {
2924let Uses = [EDI] in
2925def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2926 (ins VR128:$src, VR128:$mask),
2927 "maskmovdqu\t{$mask, $src|$src, $mask}",
2928 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2929let Uses = [RDI] in
2930def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2931 (ins VR128:$src, VR128:$mask),
2932 "maskmovdqu\t{$mask, $src|$src, $mask}",
2933 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2934}
2935
2936let Uses = [EDI] in
2937def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2938 "maskmovdqu\t{$mask, $src|$src, $mask}",
2939 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2940let Uses = [RDI] in
2941def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2942 "maskmovdqu\t{$mask, $src|$src, $mask}",
2943 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2944
2945} // ExeDomain = SSEPackedInt
2946
2947//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002948// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002949//===---------------------------------------------------------------------===//
2950
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002951// Move Int Doubleword to Packed Double Int
2952let isAsmParserOnly = 1 in {
2953def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2954 "movd\t{$src, $dst|$dst, $src}",
2955 [(set VR128:$dst,
2956 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2957def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2958 "movd\t{$src, $dst|$dst, $src}",
2959 [(set VR128:$dst,
2960 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2961 VEX;
2962}
Evan Cheng64d80e32007-07-19 01:14:50 +00002963def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002964 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002965 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002966 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002967def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002968 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002969 [(set VR128:$dst,
2970 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002971
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002972
2973// Move Int Doubleword to Single Scalar
2974let isAsmParserOnly = 1 in {
2975def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2976 "movd\t{$src, $dst|$dst, $src}",
2977 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2978
2979def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2980 "movd\t{$src, $dst|$dst, $src}",
2981 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
2982 VEX;
2983}
Evan Cheng64d80e32007-07-19 01:14:50 +00002984def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002985 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002986 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2987
Evan Cheng64d80e32007-07-19 01:14:50 +00002988def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002989 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002990 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002991
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002992// Move Packed Doubleword Int to Packed Double Int
2993let isAsmParserOnly = 1 in {
2994def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
2995 "movd\t{$src, $dst|$dst, $src}",
2996 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2997 (iPTR 0)))]>, VEX;
2998def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
2999 (ins i32mem:$dst, VR128:$src),
3000 "movd\t{$src, $dst|$dst, $src}",
3001 [(store (i32 (vector_extract (v4i32 VR128:$src),
3002 (iPTR 0))), addr:$dst)]>, VEX;
3003}
Evan Cheng64d80e32007-07-19 01:14:50 +00003004def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003005 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003006 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003007 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003008def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003009 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00003010 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003011 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00003012
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003013// Move Scalar Single to Double Int
3014let isAsmParserOnly = 1 in {
3015def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
3016 "movd\t{$src, $dst|$dst, $src}",
3017 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
3018def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
3019 "movd\t{$src, $dst|$dst, $src}",
3020 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
3021}
Evan Cheng64d80e32007-07-19 01:14:50 +00003022def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003023 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003024 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003025def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003026 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003027 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003028
Evan Cheng017dcc62006-04-21 01:05:10 +00003029// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003030let AddedComplexity = 15, isAsmParserOnly = 1 in {
3031def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
3032 "movd\t{$src, $dst|$dst, $src}",
3033 [(set VR128:$dst, (v4i32 (X86vzmovl
3034 (v4i32 (scalar_to_vector GR32:$src)))))]>,
3035 VEX;
3036def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3037 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
3038 [(set VR128:$dst, (v2i64 (X86vzmovl
3039 (v2i64 (scalar_to_vector GR64:$src)))))]>,
3040 VEX, VEX_W;
3041}
Evan Cheng7a831ce2007-12-15 03:00:47 +00003042let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003043def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003044 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003045 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003046 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003047def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003048 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00003049 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003050 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003051}
3052
3053let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003054let isAsmParserOnly = 1 in
3055def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3056 "movd\t{$src, $dst|$dst, $src}",
3057 [(set VR128:$dst,
3058 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
3059 (loadi32 addr:$src))))))]>,
3060 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00003061def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003062 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00003063 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003064 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00003065 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00003066
3067def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
3068 (MOVZDI2PDIrm addr:$src)>;
3069def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3070 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00003071def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3072 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003073}
Evan Chengc36c0ab2008-05-22 18:56:56 +00003074
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003075//===---------------------------------------------------------------------===//
3076// SSE2 - Move Quadword
3077//===---------------------------------------------------------------------===//
3078
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003079// Move Quadword Int to Packed Quadword Int
3080let isAsmParserOnly = 1 in
3081def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3082 "vmovq\t{$src, $dst|$dst, $src}",
3083 [(set VR128:$dst,
3084 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003085 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003086def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3087 "movq\t{$src, $dst|$dst, $src}",
3088 [(set VR128:$dst,
3089 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003090 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
3091
3092// Move Packed Quadword Int to Quadword Int
3093let isAsmParserOnly = 1 in
3094def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3095 "movq\t{$src, $dst|$dst, $src}",
3096 [(store (i64 (vector_extract (v2i64 VR128:$src),
3097 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003098def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3099 "movq\t{$src, $dst|$dst, $src}",
3100 [(store (i64 (vector_extract (v2i64 VR128:$src),
3101 (iPTR 0))), addr:$dst)]>;
3102
3103def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
3104 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
3105
3106// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003107let isAsmParserOnly = 1 in
3108def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3109 "movq\t{$src, $dst|$dst, $src}",
3110 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003111def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3112 "movq\t{$src, $dst|$dst, $src}",
3113 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
3114
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003115let AddedComplexity = 20, isAsmParserOnly = 1 in
3116def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3117 "vmovq\t{$src, $dst|$dst, $src}",
3118 [(set VR128:$dst,
3119 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
3120 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003121 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003122
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003123let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003124def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003125 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00003126 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003127 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003128 (loadi64 addr:$src))))))]>,
3129 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00003130
Evan Chengc36c0ab2008-05-22 18:56:56 +00003131def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3132 (MOVZQI2PQIrm addr:$src)>;
3133def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
3134 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003135def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00003136}
Evan Chengd880b972008-05-09 21:53:03 +00003137
Evan Cheng7a831ce2007-12-15 03:00:47 +00003138// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
3139// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003140let isAsmParserOnly = 1, AddedComplexity = 15 in
3141def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3142 "vmovq\t{$src, $dst|$dst, $src}",
3143 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003144 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003145let AddedComplexity = 15 in
3146def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3147 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003148 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003149 XS, Requires<[HasSSE2]>;
3150
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003151let AddedComplexity = 20, isAsmParserOnly = 1 in
3152def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3153 "vmovq\t{$src, $dst|$dst, $src}",
3154 [(set VR128:$dst, (v2i64 (X86vzmovl
3155 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003156 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00003157let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003158def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3159 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003160 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00003161 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003162 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003163
Evan Cheng8e8de682008-05-20 18:24:47 +00003164def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
3165 (MOVZPQILo2PQIrm addr:$src)>;
3166}
3167
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003168// Instructions to match in the assembler
3169let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003170def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3171 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
3172def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3173 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003174// Recognize "movd" with GR64 destination, but encode as a "movq"
3175def VMOVQd64rr_alt : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3176 "movd\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003177}
3178
Sean Callanan108934c2009-12-18 00:01:26 +00003179// Instructions for the disassembler
3180// xr = XMM register
3181// xm = mem64
3182
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00003183let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003184def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3185 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00003186def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3187 "movq\t{$src, $dst|$dst, $src}", []>, XS;
3188
Eric Christopher44b93ff2009-07-31 20:07:27 +00003189//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003190// SSE2 - Misc Instructions
3191//===---------------------------------------------------------------------===//
3192
3193// Flush cache
3194def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
3195 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
3196 TB, Requires<[HasSSE2]>;
3197
3198// Load, store, and memory fence
3199def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
3200 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
3201def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
3202 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00003203def : Pat<(X86LFence), (LFENCE)>;
3204def : Pat<(X86MFence), (MFENCE)>;
3205
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003206
3207// Pause. This "instruction" is encoded as "rep; nop", so even though it
3208// was introduced with SSE2, it's backward compatible.
3209def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
3210
Eric Christopher63f02ac2010-08-13 02:37:50 +00003211// Alias instructions that map zero vector to pxor / xorp* for sse.
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003212// We set canFoldAsLoad because this can be converted to a constant-pool
3213// load of an all-ones value if folding it would be beneficial.
3214let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Eric Christopher63f02ac2010-08-13 02:37:50 +00003215 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
3216 // FIXME: Change encoding to pseudo.
3217 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
3218 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003219
3220//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003221// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00003222//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003223
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003224// Convert Packed Double FP to Packed DW Integers
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003225let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003226// The assembler can recognize rr 256-bit instructions by seeing a ymm
3227// register, but the same isn't true when using memory operands instead.
3228// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003229def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3230 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003231def VCVTPD2DQXrYr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3232 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3233
3234// XMM only
3235def VCVTPD2DQXrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3236 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3237def VCVTPD2DQXrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3238 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3239
3240// YMM only
3241def VCVTPD2DQYrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3242 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
3243def VCVTPD2DQYrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
3244 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003245}
3246
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003247def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3248 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3249def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3250 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003251
3252// Convert Packed DW Integers to Packed Double FP
3253let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3254def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003255 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003256def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003257 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003258def VCVTDQ2PDYrm : S3SI<0xE6, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003259 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003260def VCVTDQ2PDYrr : S3SI<0xE6, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003261 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003262}
3263
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003264def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3265 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3266def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3267 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3268
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003269// AVX 256-bit register conversion intrinsics
3270def : Pat<(int_x86_avx_cvtdq2_pd_256 VR128:$src),
3271 (VCVTDQ2PDYrr VR128:$src)>;
3272def : Pat<(int_x86_avx_cvtdq2_pd_256 (memopv4i32 addr:$src)),
3273 (VCVTDQ2PDYrm addr:$src)>;
3274
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00003275def : Pat<(int_x86_avx_cvt_pd2dq_256 VR256:$src),
3276 (VCVTPD2DQYrr VR256:$src)>;
3277def : Pat<(int_x86_avx_cvt_pd2dq_256 (memopv4f64 addr:$src)),
3278 (VCVTPD2DQYrm addr:$src)>;
3279
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003280//===---------------------------------------------------------------------===//
3281// SSE3 - Move Instructions
3282//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003283
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003284// Replicate Single FP
3285multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3286def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3287 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3288 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003290def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3291 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3292 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003294}
Bill Wendlingddd35322007-05-02 23:11:52 +00003295
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003296multiclass sse3_replicate_sfp_y<bits<8> op, PatFrag rep_frag,
3297 string OpcodeStr> {
3298def rr : S3SI<op, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3299 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3300def rm : S3SI<op, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3301 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3302}
3303
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003304let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003305 // FIXME: Merge above classes when we have patterns for the ymm version
3306 defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3307 defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3308 defm VMOVSHDUPY : sse3_replicate_sfp_y<0x16, movshdup, "vmovshdup">, VEX;
3309 defm VMOVSLDUPY : sse3_replicate_sfp_y<0x12, movsldup, "vmovsldup">, VEX;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003310}
3311defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3312defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3313
3314// Replicate Double FP
3315multiclass sse3_replicate_dfp<string OpcodeStr> {
3316def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3317 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3318 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3319def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3320 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003321 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3323 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003324}
3325
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003326multiclass sse3_replicate_dfp_y<string OpcodeStr> {
3327def rr : S3DI<0x12, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3328 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3329 []>;
3330def rm : S3DI<0x12, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3331 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3332 []>;
3333}
3334
3335let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3336 // FIXME: Merge above classes when we have patterns for the ymm version
3337 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3338 defm VMOVDDUPY : sse3_replicate_dfp_y<"vmovddup">, VEX;
3339}
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003340defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003341
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003342// Move Unaligned Integer
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003343let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003344 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00003345 "vlddqu\t{$src, $dst|$dst, $src}",
3346 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003347 def VLDDQUYrm : S3DI<0xF0, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00003348 "vlddqu\t{$src, $dst|$dst, $src}",
3349 [(set VR256:$dst, (int_x86_avx_ldu_dq_256 addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003350}
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003351def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3352 "lddqu\t{$src, $dst|$dst, $src}",
3353 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3354
Nate Begeman9008ca62009-04-27 18:41:29 +00003355def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3356 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003357 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003358
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003359// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003360let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003361def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003362 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003363def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3364 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3365def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3366 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3367def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3368 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3369}
Bill Wendlingddd35322007-05-02 23:11:52 +00003370
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003371// vector_shuffle v1, <undef> <1, 1, 3, 3>
3372let AddedComplexity = 15 in
3373def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3374 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3375let AddedComplexity = 20 in
3376def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3377 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3378
3379// vector_shuffle v1, <undef> <0, 0, 2, 2>
3380let AddedComplexity = 15 in
3381 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3382 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3383let AddedComplexity = 20 in
3384 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3385 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3386
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003387//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003388// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003389//===---------------------------------------------------------------------===//
3390
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003391multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, RegisterClass RC,
3392 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003393 def rr : I<0xD0, MRMSrcReg,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003394 (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003395 !if(Is2Addr,
3396 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3397 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003398 [(set RC:$dst, (Int RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003399 def rm : I<0xD0, MRMSrcMem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003400 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003401 !if(Is2Addr,
3402 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3403 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003404 [(set RC:$dst, (Int RC:$src1, (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003405}
3406
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003407let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003408 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003409 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR128,
3410 f128mem, 0>, XD, VEX_4V;
3411 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR128,
3412 f128mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003413 defm VADDSUBPSY : sse3_addsub<int_x86_avx_addsub_ps_256, "vaddsubps", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003414 f256mem, 0>, XD, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003415 defm VADDSUBPDY : sse3_addsub<int_x86_avx_addsub_pd_256, "vaddsubpd", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003416 f256mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003417}
3418let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3419 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003420 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps", VR128,
3421 f128mem>, XD;
3422 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd", VR128,
3423 f128mem>, TB, OpSize;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003424}
3425
3426//===---------------------------------------------------------------------===//
3427// SSE3 Instructions
3428//===---------------------------------------------------------------------===//
3429
Bill Wendlingddd35322007-05-02 23:11:52 +00003430// Horizontal ops
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003431multiclass S3D_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3432 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3433 def rr : S3DI<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003434 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003435 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003436 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003437 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3438
3439 def rm : S3DI<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003440 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003441 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003442 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003443 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3444}
3445multiclass S3_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3446 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3447 def rr : S3I<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003448 !if(Is2Addr,
3449 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3450 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003451 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3452
3453 def rm : S3I<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003454 !if(Is2Addr,
3455 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3456 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003457 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3458}
Bill Wendlingddd35322007-05-02 23:11:52 +00003459
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003460let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003461 defm VHADDPS : S3D_Int<0x7C, "vhaddps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003462 int_x86_sse3_hadd_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003463 defm VHADDPD : S3_Int <0x7C, "vhaddpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003464 int_x86_sse3_hadd_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003465 defm VHSUBPS : S3D_Int<0x7D, "vhsubps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003466 int_x86_sse3_hsub_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003467 defm VHSUBPD : S3_Int <0x7D, "vhsubpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003468 int_x86_sse3_hsub_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003469 defm VHADDPSY : S3D_Int<0x7C, "vhaddps", v8f32, VR256, f256mem,
3470 int_x86_avx_hadd_ps_256, 0>, VEX_4V;
3471 defm VHADDPDY : S3_Int <0x7C, "vhaddpd", v4f64, VR256, f256mem,
3472 int_x86_avx_hadd_pd_256, 0>, VEX_4V;
3473 defm VHSUBPSY : S3D_Int<0x7D, "vhsubps", v8f32, VR256, f256mem,
3474 int_x86_avx_hsub_ps_256, 0>, VEX_4V;
3475 defm VHSUBPDY : S3_Int <0x7D, "vhsubpd", v4f64, VR256, f256mem,
3476 int_x86_avx_hsub_pd_256, 0>, VEX_4V;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003477}
3478
Evan Chenge9083d62008-03-05 08:19:16 +00003479let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003480 defm HADDPS : S3D_Int<0x7C, "haddps", v4f32, VR128, f128mem,
3481 int_x86_sse3_hadd_ps>;
3482 defm HADDPD : S3_Int<0x7C, "haddpd", v2f64, VR128, f128mem,
3483 int_x86_sse3_hadd_pd>;
3484 defm HSUBPS : S3D_Int<0x7D, "hsubps", v4f32, VR128, f128mem,
3485 int_x86_sse3_hsub_ps>;
3486 defm HSUBPD : S3_Int<0x7D, "hsubpd", v2f64, VR128, f128mem,
3487 int_x86_sse3_hsub_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003488}
3489
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003490//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003491// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003492//===---------------------------------------------------------------------===//
3493
Nate Begemanfea2be52008-02-09 23:46:37 +00003494
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003495/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3496multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3497 PatFrag mem_frag128, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003498 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3499 (ins VR128:$src),
3500 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3501 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3502 OpSize;
3503
3504 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3505 (ins i128mem:$src),
3506 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3507 [(set VR128:$dst,
3508 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003509 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003510}
3511
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003512let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003513 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv16i8,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003514 int_x86_ssse3_pabs_b_128>, VEX;
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003515 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003516 int_x86_ssse3_pabs_w_128>, VEX;
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003517 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv4i32,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003518 int_x86_ssse3_pabs_d_128>, VEX;
3519}
3520
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003521defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv16i8,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003522 int_x86_ssse3_pabs_b_128>;
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003523defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003524 int_x86_ssse3_pabs_w_128>;
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003525defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv4i32,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003526 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003527
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003528//===---------------------------------------------------------------------===//
3529// SSSE3 - Packed Binary Operator Instructions
3530//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003531
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003532/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3533multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003534 PatFrag mem_frag128, Intrinsic IntId128,
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003535 bit Is2Addr = 1> {
3536 let isCommutable = 1 in
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003537 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3538 (ins VR128:$src1, VR128:$src2),
3539 !if(Is2Addr,
3540 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3541 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3542 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3543 OpSize;
3544 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3545 (ins VR128:$src1, i128mem:$src2),
3546 !if(Is2Addr,
3547 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3548 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3549 [(set VR128:$dst,
3550 (IntId128 VR128:$src1,
3551 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003552}
3553
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003554let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003555let isCommutable = 0 in {
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003556 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003557 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003558 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv4i32,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003559 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003560 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003561 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003562 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003563 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003564 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv4i32,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003565 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003566 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003567 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003568 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv16i8,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003569 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003570 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv16i8,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003571 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003572 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv16i8,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003573 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003574 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003575 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003576 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv4i32,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003577 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3578}
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003579defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003580 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3581}
3582
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003583// None of these have i8 immediate fields.
3584let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3585let isCommutable = 0 in {
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003586 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003587 int_x86_ssse3_phadd_w_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003588 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv4i32,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003589 int_x86_ssse3_phadd_d_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003590 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003591 int_x86_ssse3_phadd_sw_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003592 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003593 int_x86_ssse3_phsub_w_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003594 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv4i32,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003595 int_x86_ssse3_phsub_d_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003596 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003597 int_x86_ssse3_phsub_sw_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003598 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv16i8,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003599 int_x86_ssse3_pmadd_ub_sw_128>;
Dale Johannesene5db19e2010-09-13 21:15:43 +00003600 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv16i8,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003601 int_x86_ssse3_pshuf_b_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003602 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv16i8,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003603 int_x86_ssse3_psign_b_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003604 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003605 int_x86_ssse3_psign_w_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003606 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv4i32,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003607 int_x86_ssse3_psign_d_128>;
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003608}
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003609defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003610 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003611}
3612
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003613def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3614 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3615def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3616 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003617
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003618//===---------------------------------------------------------------------===//
3619// SSSE3 - Packed Align Instruction Patterns
3620//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003621
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003622multiclass ssse3_palign<string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003623 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3624 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3625 !if(Is2Addr,
3626 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3627 !strconcat(asm,
3628 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3629 []>, OpSize;
3630 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3631 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3632 !if(Is2Addr,
3633 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3634 !strconcat(asm,
3635 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3636 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003637}
Bill Wendlingddd35322007-05-02 23:11:52 +00003638
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003639let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003640 defm VPALIGN : ssse3_palign<"vpalignr", 0>, VEX_4V;
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003641let Constraints = "$src1 = $dst" in
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003642 defm PALIGN : ssse3_palign<"palignr">;
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003643
Eric Christopher6d972fd2010-04-20 00:59:54 +00003644let AddedComplexity = 5 in {
Nate Begemana09008b2009-10-19 02:17:23 +00003645def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3646 (PALIGNR128rr VR128:$src2, VR128:$src1,
3647 (SHUFFLE_get_palign_imm VR128:$src3))>,
3648 Requires<[HasSSSE3]>;
3649def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3650 (PALIGNR128rr VR128:$src2, VR128:$src1,
3651 (SHUFFLE_get_palign_imm VR128:$src3))>,
3652 Requires<[HasSSSE3]>;
3653def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3654 (PALIGNR128rr VR128:$src2, VR128:$src1,
3655 (SHUFFLE_get_palign_imm VR128:$src3))>,
3656 Requires<[HasSSSE3]>;
3657def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3658 (PALIGNR128rr VR128:$src2, VR128:$src1,
3659 (SHUFFLE_get_palign_imm VR128:$src3))>,
3660 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003661}
Nate Begemana09008b2009-10-19 02:17:23 +00003662
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003663//===---------------------------------------------------------------------===//
3664// SSSE3 Misc Instructions
3665//===---------------------------------------------------------------------===//
3666
3667// Thread synchronization
3668def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3669 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3670def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3671 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003672
Eric Christopher44b93ff2009-07-31 20:07:27 +00003673//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003674// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003675//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003676
Eric Christopher44b93ff2009-07-31 20:07:27 +00003677// extload f32 -> f64. This matches load+fextend because we have a hack in
3678// the isel (PreprocessForFPConvert) that can introduce loads after dag
3679// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003680// Since these loads aren't folded into the fextend, we have to match it
3681// explicitly here.
3682let Predicates = [HasSSE2] in
3683 def : Pat<(fextend (loadf32 addr:$src)),
3684 (CVTSS2SDrm addr:$src)>;
3685
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003686// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003687let Predicates = [HasSSE2] in {
3688 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3689 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3690 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3691 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3692 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3693 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3694 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3695 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3696 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3697 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3698 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3699 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3700 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3701 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3702 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3703 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3704 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3705 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3706 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3707 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3708 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3709 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3710 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3711 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3712 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3713 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3714 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3715 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3716 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3717 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3718}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003719
Evan Cheng017dcc62006-04-21 01:05:10 +00003720// Move scalar to XMM zero-extended
3721// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003722let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003723// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003724def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003725 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003726def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003727 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003728def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003729 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003730 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003731def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003732 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003733 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003734}
Evan Chengbc4832b2006-03-24 23:15:12 +00003735
Evan Chengb9df0ca2006-03-22 02:53:00 +00003736// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003737let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003738def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003739 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003740def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003741 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003742def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003743 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003744def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003745 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003746}
Evan Cheng475aecf2006-03-29 03:04:49 +00003747
Evan Chengb7a5c522006-04-18 21:55:35 +00003748// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003749def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3750 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003751 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003752let AddedComplexity = 5 in
3753def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3754 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3755 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003756// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003757def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003758 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003759 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3760 Requires<[HasSSE2]>;
3761// Special unary SHUFPDrri case.
3762def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003763 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003764 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003765 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003766// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003767def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3768 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003769 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003770
Evan Cheng3d60df42006-04-10 22:35:16 +00003771// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003772def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003773 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003774 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003775 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003776def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003777 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003778 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003779 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003780// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003781def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003782 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003783 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003784 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003785
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003786// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003787let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003788def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3789 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003790 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003791def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3792 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003793 Requires<[OptForSpeed, HasSSE2]>;
3794}
Evan Chengfd111b52006-04-19 21:15:24 +00003795let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003796def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003797 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003798def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003799 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003800def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003801 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003802def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003803 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003804}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003805
Evan Cheng174f8032007-05-17 18:44:37 +00003806// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003807let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003808def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3809 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003810 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003811def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3812 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003813 Requires<[OptForSpeed, HasSSE2]>;
3814}
Evan Cheng174f8032007-05-17 18:44:37 +00003815let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003816def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003817 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003818def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003819 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003820def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003821 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003822def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003823 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003824}
3825
Evan Chengb7a75a52008-09-26 23:41:32 +00003826let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003827// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003828def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003829 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003830
3831// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003832def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003833 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003834
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003835// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003836def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003837 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003838def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003839 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003840}
Evan Cheng9d09b892006-05-31 00:51:37 +00003841
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003842let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003843// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003844def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003845 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003846def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003847 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003848def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003849 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003850def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003851 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003852}
Evan Cheng64e97692006-04-24 21:58:20 +00003853
Evan Chengcd0baf22008-05-23 21:23:16 +00003854// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003855def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003856 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003857def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003858 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003859def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3860 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003861 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003862def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003863 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003864
Evan Chengf2ea84a2006-10-09 21:42:15 +00003865let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003866// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003867def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003868 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003869 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003870def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003871 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003872 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003873
Dan Gohman874cada2010-02-28 00:17:42 +00003874// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003875def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003876 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003877 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003878def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003879 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003880 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003881}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003882
Eli Friedman7e2242b2009-06-19 07:00:55 +00003883// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3884// fall back to this for SSE1)
3885def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003886 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003887 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003888
Evan Chenga7fc6422006-04-24 23:34:56 +00003889// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003890def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003891 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003892
Evan Cheng2c3ae372006-04-12 21:21:57 +00003893// Some special case pandn patterns.
3894def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3895 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003896 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003897def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3898 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003899 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003900def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3901 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003902 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003903
Evan Cheng2c3ae372006-04-12 21:21:57 +00003904def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003905 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003906 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003907def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003908 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003909 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003910def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003911 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003912 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003913
Nate Begemanb348d182007-11-17 03:58:34 +00003914// vector -> vector casts
3915def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3916 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3917def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3918 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
3919
Evan Chengb4162fd2007-07-20 00:27:43 +00003920// Use movaps / movups for SSE integer load / store (one byte shorter).
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00003921let Predicates = [HasSSE1] in {
3922 def : Pat<(alignedloadv4i32 addr:$src),
3923 (MOVAPSrm addr:$src)>;
3924 def : Pat<(loadv4i32 addr:$src),
3925 (MOVUPSrm addr:$src)>;
3926 def : Pat<(alignedloadv2i64 addr:$src),
3927 (MOVAPSrm addr:$src)>;
3928 def : Pat<(loadv2i64 addr:$src),
3929 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003930
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00003931 def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3932 (MOVAPSmr addr:$dst, VR128:$src)>;
3933 def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3934 (MOVAPSmr addr:$dst, VR128:$src)>;
3935 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3936 (MOVAPSmr addr:$dst, VR128:$src)>;
3937 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3938 (MOVAPSmr addr:$dst, VR128:$src)>;
3939 def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3940 (MOVUPSmr addr:$dst, VR128:$src)>;
3941 def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3942 (MOVUPSmr addr:$dst, VR128:$src)>;
3943 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3944 (MOVUPSmr addr:$dst, VR128:$src)>;
3945 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3946 (MOVUPSmr addr:$dst, VR128:$src)>;
3947}
3948
3949// Use vmovaps/vmovups for AVX 128-bit integer load/store (one byte shorter).
3950let Predicates = [HasAVX] in {
3951 def : Pat<(alignedloadv4i32 addr:$src),
3952 (VMOVAPSrm addr:$src)>;
3953 def : Pat<(loadv4i32 addr:$src),
3954 (VMOVUPSrm addr:$src)>;
3955 def : Pat<(alignedloadv2i64 addr:$src),
3956 (VMOVAPSrm addr:$src)>;
3957 def : Pat<(loadv2i64 addr:$src),
3958 (VMOVUPSrm addr:$src)>;
3959
3960 def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3961 (VMOVAPSmr addr:$dst, VR128:$src)>;
3962 def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3963 (VMOVAPSmr addr:$dst, VR128:$src)>;
3964 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3965 (VMOVAPSmr addr:$dst, VR128:$src)>;
3966 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3967 (VMOVAPSmr addr:$dst, VR128:$src)>;
3968 def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3969 (VMOVUPSmr addr:$dst, VR128:$src)>;
3970 def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3971 (VMOVUPSmr addr:$dst, VR128:$src)>;
3972 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3973 (VMOVUPSmr addr:$dst, VR128:$src)>;
3974 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3975 (VMOVUPSmr addr:$dst, VR128:$src)>;
3976}
Eric Christopher44b93ff2009-07-31 20:07:27 +00003977
Nate Begeman63ec90a2008-02-03 07:18:54 +00003978//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003979// SSE4.1 - Packed Move with Sign/Zero Extend
3980//===----------------------------------------------------------------------===//
3981
3982multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3983 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3984 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3985 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3986
3987 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3988 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3989 [(set VR128:$dst,
3990 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3991 OpSize;
3992}
3993
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003994let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003995defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
3996 VEX;
3997defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
3998 VEX;
3999defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
4000 VEX;
4001defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
4002 VEX;
4003defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
4004 VEX;
4005defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
4006 VEX;
4007}
4008
4009defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
4010defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
4011defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
4012defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
4013defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
4014defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
4015
4016// Common patterns involving scalar load.
4017def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
4018 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4019def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
4020 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4021
4022def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
4023 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4024def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
4025 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4026
4027def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
4028 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4029def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
4030 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4031
4032def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
4033 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4034def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
4035 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4036
4037def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
4038 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4039def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
4040 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4041
4042def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
4043 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4044def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
4045 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4046
4047
4048multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4049 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4050 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4051 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4052
4053 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
4054 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4055 [(set VR128:$dst,
4056 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
4057 OpSize;
4058}
4059
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004060let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004061defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
4062 VEX;
4063defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
4064 VEX;
4065defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
4066 VEX;
4067defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
4068 VEX;
4069}
4070
4071defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
4072defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
4073defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
4074defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
4075
4076// Common patterns involving scalar load
4077def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
4078 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
4079def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
4080 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
4081
4082def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
4083 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
4084def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
4085 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
4086
4087
4088multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4089 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4090 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4091 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4092
4093 // Expecting a i16 load any extended to i32 value.
4094 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
4095 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4096 [(set VR128:$dst, (IntId (bitconvert
4097 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
4098 OpSize;
4099}
4100
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004101let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004102defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
4103 VEX;
4104defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
4105 VEX;
4106}
4107defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
4108defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
4109
4110// Common patterns involving scalar load
4111def : Pat<(int_x86_sse41_pmovsxbq
4112 (bitconvert (v4i32 (X86vzmovl
4113 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4114 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
4115
4116def : Pat<(int_x86_sse41_pmovzxbq
4117 (bitconvert (v4i32 (X86vzmovl
4118 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4119 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
4120
4121//===----------------------------------------------------------------------===//
4122// SSE4.1 - Extract Instructions
4123//===----------------------------------------------------------------------===//
4124
4125/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
4126multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
4127 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4128 (ins VR128:$src1, i32i8imm:$src2),
4129 !strconcat(OpcodeStr,
4130 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4131 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
4132 OpSize;
4133 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4134 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
4135 !strconcat(OpcodeStr,
4136 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4137 []>, OpSize;
4138// FIXME:
4139// There's an AssertZext in the way of writing the store pattern
4140// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4141}
4142
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004143let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004144 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004145 def VPEXTRBrr64 : SS4AIi8<0x14, MRMDestReg, (outs GR64:$dst),
4146 (ins VR128:$src1, i32i8imm:$src2),
4147 "vpextrb\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, OpSize, VEX;
4148}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004149
4150defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
4151
4152
4153/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
4154multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
4155 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4156 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
4157 !strconcat(OpcodeStr,
4158 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4159 []>, OpSize;
4160// FIXME:
4161// There's an AssertZext in the way of writing the store pattern
4162// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4163}
4164
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004165let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004166 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
4167
4168defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
4169
4170
4171/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4172multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
4173 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4174 (ins VR128:$src1, i32i8imm:$src2),
4175 !strconcat(OpcodeStr,
4176 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4177 [(set GR32:$dst,
4178 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
4179 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4180 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
4181 !strconcat(OpcodeStr,
4182 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4183 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
4184 addr:$dst)]>, OpSize;
4185}
4186
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004187let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004188 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
4189
4190defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
4191
4192/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4193multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
4194 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
4195 (ins VR128:$src1, i32i8imm:$src2),
4196 !strconcat(OpcodeStr,
4197 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4198 [(set GR64:$dst,
4199 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
4200 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4201 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4202 !strconcat(OpcodeStr,
4203 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4204 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4205 addr:$dst)]>, OpSize, REX_W;
4206}
4207
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004208let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004209 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4210
4211defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4212
4213/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4214/// destination
4215multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4216 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4217 (ins VR128:$src1, i32i8imm:$src2),
4218 !strconcat(OpcodeStr,
4219 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4220 [(set GR32:$dst,
4221 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4222 OpSize;
4223 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4224 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4225 !strconcat(OpcodeStr,
4226 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4227 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4228 addr:$dst)]>, OpSize;
4229}
4230
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004231let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004232 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004233 def VEXTRACTPSrr64 : SS4AIi8<0x17, MRMDestReg, (outs GR64:$dst),
4234 (ins VR128:$src1, i32i8imm:$src2),
4235 "vextractps \t{$src2, $src1, $dst|$dst, $src1, $src2}",
4236 []>, OpSize, VEX;
4237}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004238defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4239
4240// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4241def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4242 imm:$src2))),
4243 addr:$dst),
4244 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4245 Requires<[HasSSE41]>;
4246
4247//===----------------------------------------------------------------------===//
4248// SSE4.1 - Insert Instructions
4249//===----------------------------------------------------------------------===//
4250
4251multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4252 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4253 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4254 !if(Is2Addr,
4255 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4256 !strconcat(asm,
4257 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4258 [(set VR128:$dst,
4259 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4260 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4261 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4262 !if(Is2Addr,
4263 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4264 !strconcat(asm,
4265 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4266 [(set VR128:$dst,
4267 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4268 imm:$src3))]>, OpSize;
4269}
4270
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004271let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004272 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4273let Constraints = "$src1 = $dst" in
4274 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4275
4276multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4277 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4278 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4279 !if(Is2Addr,
4280 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4281 !strconcat(asm,
4282 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4283 [(set VR128:$dst,
4284 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4285 OpSize;
4286 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4287 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4288 !if(Is2Addr,
4289 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4290 !strconcat(asm,
4291 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4292 [(set VR128:$dst,
4293 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4294 imm:$src3)))]>, OpSize;
4295}
4296
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004297let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004298 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4299let Constraints = "$src1 = $dst" in
4300 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4301
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004302multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004303 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004304 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4305 !if(Is2Addr,
4306 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4307 !strconcat(asm,
4308 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4309 [(set VR128:$dst,
4310 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4311 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004312 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004313 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4314 !if(Is2Addr,
4315 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4316 !strconcat(asm,
4317 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4318 [(set VR128:$dst,
4319 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4320 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004321}
4322
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004323let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004324 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4325let Constraints = "$src1 = $dst" in
4326 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004327
4328// insertps has a few different modes, there's the first two here below which
4329// are optimized inserts that won't zero arbitrary elements in the destination
4330// vector. The next one matches the intrinsic and could zero arbitrary elements
4331// in the target vector.
4332multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4333 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4334 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4335 !if(Is2Addr,
4336 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4337 !strconcat(asm,
4338 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4339 [(set VR128:$dst,
4340 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4341 OpSize;
4342 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4343 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4344 !if(Is2Addr,
4345 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4346 !strconcat(asm,
4347 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4348 [(set VR128:$dst,
4349 (X86insrtps VR128:$src1,
4350 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4351 imm:$src3))]>, OpSize;
4352}
4353
4354let Constraints = "$src1 = $dst" in
4355 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004356let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004357 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4358
4359def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004360 (VINSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4361 Requires<[HasAVX]>;
4362def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4363 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4364 Requires<[HasSSE41]>;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004365
4366//===----------------------------------------------------------------------===//
4367// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004368//===----------------------------------------------------------------------===//
4369
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004370multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4371 X86MemOperand x86memop, RegisterClass RC,
4372 PatFrag mem_frag32, PatFrag mem_frag64,
4373 Intrinsic V4F32Int, Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004374 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004375 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004376 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004377 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004378 !strconcat(OpcodeStr,
4379 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004380 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004381 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004382
4383 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004384 def PSm_Int : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004385 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004386 !strconcat(OpcodeStr,
4387 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004388 [(set RC:$dst,
4389 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004390 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004391 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004392
Nate Begeman63ec90a2008-02-03 07:18:54 +00004393 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004394 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004395 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004396 !strconcat(OpcodeStr,
4397 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004398 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004399 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004400
4401 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004402 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004403 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004404 !strconcat(OpcodeStr,
4405 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004406 [(set RC:$dst,
4407 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004408 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004409}
4410
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004411multiclass sse41_fp_unop_rm_avx_p<bits<8> opcps, bits<8> opcpd,
4412 RegisterClass RC, X86MemOperand x86memop, string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004413 // Intrinsic operation, reg.
4414 // Vector intrinsic operation, reg
4415 def PSr : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004416 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004417 !strconcat(OpcodeStr,
4418 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4419 []>, OpSize;
4420
4421 // Vector intrinsic operation, mem
4422 def PSm : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004423 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004424 !strconcat(OpcodeStr,
4425 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4426 []>, TA, OpSize, Requires<[HasSSE41]>;
4427
4428 // Vector intrinsic operation, reg
4429 def PDr : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004430 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004431 !strconcat(OpcodeStr,
4432 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4433 []>, OpSize;
4434
4435 // Vector intrinsic operation, mem
4436 def PDm : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004437 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004438 !strconcat(OpcodeStr,
4439 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4440 []>, OpSize;
4441}
4442
Dale Johannesene397acc2008-10-10 23:51:03 +00004443multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4444 string OpcodeStr,
4445 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004446 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004447 // Intrinsic operation, reg.
4448 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004449 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4450 !if(Is2Addr,
4451 !strconcat(OpcodeStr,
4452 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4453 !strconcat(OpcodeStr,
4454 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4455 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4456 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004457
4458 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004459 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004460 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4461 !if(Is2Addr,
4462 !strconcat(OpcodeStr,
4463 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4464 !strconcat(OpcodeStr,
4465 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4466 [(set VR128:$dst,
4467 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4468 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004469
4470 // Intrinsic operation, reg.
4471 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004472 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4473 !if(Is2Addr,
4474 !strconcat(OpcodeStr,
4475 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4476 !strconcat(OpcodeStr,
4477 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4478 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4479 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004480
4481 // Intrinsic operation, mem.
4482 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004483 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4484 !if(Is2Addr,
4485 !strconcat(OpcodeStr,
4486 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4487 !strconcat(OpcodeStr,
4488 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4489 [(set VR128:$dst,
4490 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4491 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004492}
4493
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004494multiclass sse41_fp_binop_rm_avx_s<bits<8> opcss, bits<8> opcsd,
4495 string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004496 // Intrinsic operation, reg.
4497 def SSr : SS4AIi8<opcss, MRMSrcReg,
4498 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4499 !strconcat(OpcodeStr,
4500 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4501 []>, OpSize;
4502
4503 // Intrinsic operation, mem.
4504 def SSm : SS4AIi8<opcss, MRMSrcMem,
4505 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4506 !strconcat(OpcodeStr,
4507 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4508 []>, OpSize;
4509
4510 // Intrinsic operation, reg.
4511 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4512 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4513 !strconcat(OpcodeStr,
4514 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4515 []>, OpSize;
4516
4517 // Intrinsic operation, mem.
4518 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4519 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4520 !strconcat(OpcodeStr,
4521 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4522 []>, OpSize;
4523}
4524
Nate Begeman63ec90a2008-02-03 07:18:54 +00004525// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004526let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004527 // Intrinsic form
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004528 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround", f128mem, VR128,
4529 memopv4f32, memopv2f64,
4530 int_x86_sse41_round_ps,
4531 int_x86_sse41_round_pd>, VEX;
4532 defm VROUNDY : sse41_fp_unop_rm<0x08, 0x09, "vround", f256mem, VR256,
4533 memopv8f32, memopv4f64,
4534 int_x86_avx_round_ps_256,
4535 int_x86_avx_round_pd_256>, VEX;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004536 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004537 int_x86_sse41_round_ss,
4538 int_x86_sse41_round_sd, 0>, VEX_4V;
4539
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004540 // Instructions for the assembler
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004541 defm VROUND : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR128, f128mem, "vround">,
4542 VEX;
4543 defm VROUNDY : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR256, f256mem, "vround">,
4544 VEX;
4545 defm VROUND : sse41_fp_binop_rm_avx_s<0x0A, 0x0B, "vround">, VEX_4V;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004546}
4547
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004548defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round", f128mem, VR128,
4549 memopv4f32, memopv2f64,
Dale Johannesene397acc2008-10-10 23:51:03 +00004550 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004551let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004552defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4553 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004554
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004555//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004556// SSE4.1 - Packed Bit Test
4557//===----------------------------------------------------------------------===//
4558
4559// ptest instruction we'll lower to this in X86ISelLowering primarily from
4560// the intel intrinsic that corresponds to this.
4561let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4562def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004563 "vptest\t{$src2, $src1|$src1, $src2}",
4564 [(set EFLAGS, (X86ptest VR128:$src1, (v4f32 VR128:$src2)))]>,
4565 OpSize, VEX;
4566def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
4567 "vptest\t{$src2, $src1|$src1, $src2}",
4568 [(set EFLAGS,(X86ptest VR128:$src1, (memopv4f32 addr:$src2)))]>,
4569 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004570
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004571def VPTESTYrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR256:$src1, VR256:$src2),
4572 "vptest\t{$src2, $src1|$src1, $src2}",
4573 [(set EFLAGS, (X86ptest VR256:$src1, (v4i64 VR256:$src2)))]>,
4574 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004575def VPTESTYrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR256:$src1, i256mem:$src2),
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004576 "vptest\t{$src2, $src1|$src1, $src2}",
4577 [(set EFLAGS,(X86ptest VR256:$src1, (memopv4i64 addr:$src2)))]>,
4578 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004579}
4580
4581let Defs = [EFLAGS] in {
4582def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004583 "ptest \t{$src2, $src1|$src1, $src2}",
4584 [(set EFLAGS, (X86ptest VR128:$src1, (v4f32 VR128:$src2)))]>,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004585 OpSize;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004586def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
4587 "ptest \t{$src2, $src1|$src1, $src2}",
4588 [(set EFLAGS, (X86ptest VR128:$src1, (memopv4f32 addr:$src2)))]>,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004589 OpSize;
4590}
4591
4592// The bit test instructions below are AVX only
4593multiclass avx_bittest<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004594 X86MemOperand x86memop, PatFrag mem_frag, ValueType vt> {
4595 def rr : SS48I<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
4596 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
4597 [(set EFLAGS, (X86testp RC:$src1, (vt RC:$src2)))]>, OpSize, VEX;
4598 def rm : SS48I<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
4599 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
4600 [(set EFLAGS, (X86testp RC:$src1, (mem_frag addr:$src2)))]>,
4601 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004602}
4603
4604let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004605defm VTESTPS : avx_bittest<0x0E, "vtestps", VR128, f128mem, memopv4f32, v4f32>;
4606defm VTESTPSY : avx_bittest<0x0E, "vtestps", VR256, f256mem, memopv8f32, v8f32>;
4607defm VTESTPD : avx_bittest<0x0F, "vtestpd", VR128, f128mem, memopv2f64, v2f64>;
4608defm VTESTPDY : avx_bittest<0x0F, "vtestpd", VR256, f256mem, memopv4f64, v4f64>;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004609}
4610
4611//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004612// SSE4.1 - Misc Instructions
4613//===----------------------------------------------------------------------===//
4614
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004615// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4616multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4617 Intrinsic IntId128> {
4618 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4619 (ins VR128:$src),
4620 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4621 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4622 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4623 (ins i128mem:$src),
4624 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4625 [(set VR128:$dst,
4626 (IntId128
4627 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4628}
4629
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004630let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004631defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4632 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004633defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4634 int_x86_sse41_phminposuw>;
4635
4636/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004637multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4638 Intrinsic IntId128, bit Is2Addr = 1> {
4639 let isCommutable = 1 in
4640 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4641 (ins VR128:$src1, VR128:$src2),
4642 !if(Is2Addr,
4643 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4644 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4645 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4646 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4647 (ins VR128:$src1, i128mem:$src2),
4648 !if(Is2Addr,
4649 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4650 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4651 [(set VR128:$dst,
4652 (IntId128 VR128:$src1,
4653 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004654}
4655
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004656let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004657 let isCommutable = 0 in
4658 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4659 0>, VEX_4V;
4660 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4661 0>, VEX_4V;
4662 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4663 0>, VEX_4V;
4664 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4665 0>, VEX_4V;
4666 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4667 0>, VEX_4V;
4668 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4669 0>, VEX_4V;
4670 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4671 0>, VEX_4V;
4672 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4673 0>, VEX_4V;
4674 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4675 0>, VEX_4V;
4676 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4677 0>, VEX_4V;
4678 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4679 0>, VEX_4V;
4680}
4681
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004682let Constraints = "$src1 = $dst" in {
4683 let isCommutable = 0 in
4684 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4685 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4686 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4687 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4688 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4689 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4690 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4691 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4692 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4693 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4694 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4695}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004696
Nate Begeman30a0de92008-07-17 16:51:19 +00004697def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4698 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4699def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4700 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4701
Eric Christopher8258d0b2010-03-30 18:49:01 +00004702/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004703multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004704 ValueType OpVT, bit Is2Addr = 1> {
4705 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004706 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004707 (ins VR128:$src1, VR128:$src2),
4708 !if(Is2Addr,
4709 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4710 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4711 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4712 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004713 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004714 (ins VR128:$src1, i128mem:$src2),
4715 !if(Is2Addr,
4716 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4717 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4718 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004719 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004720 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004721}
4722
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004723let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004724 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004725let Constraints = "$src1 = $dst" in
4726 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004727
Evan Cheng172b7942008-03-14 07:39:27 +00004728/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004729multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004730 Intrinsic IntId, RegisterClass RC, PatFrag memop_frag,
4731 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004732 let isCommutable = 1 in
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004733 def rri : SS4AIi8<opc, MRMSrcReg, (outs RC:$dst),
4734 (ins RC:$src1, RC:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004735 !if(Is2Addr,
4736 !strconcat(OpcodeStr,
4737 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4738 !strconcat(OpcodeStr,
4739 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004740 [(set RC:$dst, (IntId RC:$src1, RC:$src2, imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004741 OpSize;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004742 def rmi : SS4AIi8<opc, MRMSrcMem, (outs RC:$dst),
4743 (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004744 !if(Is2Addr,
4745 !strconcat(OpcodeStr,
4746 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4747 !strconcat(OpcodeStr,
4748 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004749 [(set RC:$dst,
4750 (IntId RC:$src1,
4751 (bitconvert (memop_frag addr:$src2)), imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004752 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004753}
4754
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004755let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004756 let isCommutable = 0 in {
4757 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004758 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004759 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004760 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004761 defm VBLENDPSY : SS41I_binop_rmi_int<0x0C, "vblendps",
4762 int_x86_avx_blend_ps_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
4763 defm VBLENDPDY : SS41I_binop_rmi_int<0x0D, "vblendpd",
4764 int_x86_avx_blend_pd_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004765 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004766 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004767 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004768 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004769 }
4770 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004771 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004772 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004773 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00004774 defm VDPPSY : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_avx_dp_ps_256,
4775 VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004776}
4777
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004778let Constraints = "$src1 = $dst" in {
4779 let isCommutable = 0 in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004780 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps,
4781 VR128, memopv16i8, i128mem>;
4782 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd,
4783 VR128, memopv16i8, i128mem>;
4784 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw,
4785 VR128, memopv16i8, i128mem>;
4786 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw,
4787 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004788 }
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004789 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps,
4790 VR128, memopv16i8, i128mem>;
4791 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd,
4792 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004793}
Nate Begemanfea2be52008-02-09 23:46:37 +00004794
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004795/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004796let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004797multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004798 RegisterClass RC, X86MemOperand x86memop,
4799 PatFrag mem_frag, Intrinsic IntId> {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004800 def rr : I<opc, MRMSrcReg, (outs RC:$dst),
4801 (ins RC:$src1, RC:$src2, RC:$src3),
4802 !strconcat(OpcodeStr,
4803 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004804 [(set RC:$dst, (IntId RC:$src1, RC:$src2, RC:$src3))],
4805 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004806
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004807 def rm : I<opc, MRMSrcMem, (outs RC:$dst),
4808 (ins RC:$src1, x86memop:$src2, RC:$src3),
4809 !strconcat(OpcodeStr,
4810 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004811 [(set RC:$dst,
4812 (IntId RC:$src1, (bitconvert (mem_frag addr:$src2)),
4813 RC:$src3))],
4814 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004815}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004816}
4817
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004818defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR128, i128mem,
4819 memopv16i8, int_x86_sse41_blendvpd>;
4820defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR128, i128mem,
4821 memopv16i8, int_x86_sse41_blendvps>;
4822defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb", VR128, i128mem,
4823 memopv16i8, int_x86_sse41_pblendvb>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004824defm VBLENDVPDY : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004825 memopv32i8, int_x86_avx_blendv_pd_256>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004826defm VBLENDVPSY : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004827 memopv32i8, int_x86_avx_blendv_ps_256>;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004828
Evan Cheng172b7942008-03-14 07:39:27 +00004829/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004830let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004831 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4832 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4833 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004834 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004835 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4836 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4837 OpSize;
4838
4839 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4840 (ins VR128:$src1, i128mem:$src2),
4841 !strconcat(OpcodeStr,
4842 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4843 [(set VR128:$dst,
4844 (IntId VR128:$src1,
4845 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4846 }
4847}
4848
4849defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4850defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4851defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4852
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004853let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004854def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4855 "vmovntdqa\t{$src, $dst|$dst, $src}",
4856 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4857 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004858def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4859 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004860 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4861 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004862
Eric Christopherb120ab42009-08-18 22:50:32 +00004863//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004864// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004865//===----------------------------------------------------------------------===//
4866
Nate Begeman30a0de92008-07-17 16:51:19 +00004867/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004868multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4869 Intrinsic IntId128, bit Is2Addr = 1> {
4870 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4871 (ins VR128:$src1, VR128:$src2),
4872 !if(Is2Addr,
4873 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4874 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4875 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4876 OpSize;
4877 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4878 (ins VR128:$src1, i128mem:$src2),
4879 !if(Is2Addr,
4880 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4881 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4882 [(set VR128:$dst,
4883 (IntId128 VR128:$src1,
4884 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004885}
4886
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004887let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004888 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4889 0>, VEX_4V;
4890let Constraints = "$src1 = $dst" in
4891 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004892
4893def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4894 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4895def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4896 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004897
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004898//===----------------------------------------------------------------------===//
4899// SSE4.2 - String/text Processing Instructions
4900//===----------------------------------------------------------------------===//
4901
4902// Packed Compare Implicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004903multiclass pseudo_pcmpistrm<string asm> {
4904 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
4905 (ins VR128:$src1, VR128:$src2, i8imm:$src3), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004906 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004907 imm:$src3))]>;
4908 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
4909 (ins VR128:$src1, i128mem:$src2, i8imm:$src3), !strconcat(asm, "rm PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004910 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004911 VR128:$src1, (load addr:$src2), imm:$src3))]>;
4912}
4913
4914let Defs = [EFLAGS], usesCustomInserter = 1 in {
4915 defm PCMPISTRM128 : pseudo_pcmpistrm<"#PCMPISTRM128">, Requires<[HasSSE42]>;
4916 defm VPCMPISTRM128 : pseudo_pcmpistrm<"#VPCMPISTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004917}
4918
4919let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004920 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004921 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4922 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4923 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4924 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4925 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4926 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4927}
4928
4929let Defs = [XMM0, EFLAGS] in {
4930 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4931 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4932 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4933 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4934 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4935 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4936}
4937
4938// Packed Compare Explicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004939multiclass pseudo_pcmpestrm<string asm> {
4940 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
4941 (ins VR128:$src1, VR128:$src3, i8imm:$src5), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004942 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004943 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>;
4944 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
4945 (ins VR128:$src1, i128mem:$src3, i8imm:$src5), !strconcat(asm, "rm PSEUDO"),
4946 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
4947 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>;
4948}
4949
4950let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
4951 defm PCMPESTRM128 : pseudo_pcmpestrm<"#PCMPESTRM128">, Requires<[HasSSE42]>;
4952 defm VPCMPESTRM128 : pseudo_pcmpestrm<"#VPCMPESTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004953}
4954
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004955let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004956 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4957 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4958 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4959 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4960 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4961 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4962 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4963}
4964
4965let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4966 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4967 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4968 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4969 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4970 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4971 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4972}
4973
4974// Packed Compare Implicit Length Strings, Return Index
4975let Defs = [ECX, EFLAGS] in {
4976 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
4977 def rr : SS42AI<0x63, MRMSrcReg, (outs),
4978 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4979 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4980 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
4981 (implicit EFLAGS)]>, OpSize;
4982 def rm : SS42AI<0x63, MRMSrcMem, (outs),
4983 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4984 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4985 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
4986 (implicit EFLAGS)]>, OpSize;
4987 }
4988}
4989
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004990let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004991defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
4992 VEX;
4993defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
4994 VEX;
4995defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
4996 VEX;
4997defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
4998 VEX;
4999defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
5000 VEX;
5001defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
5002 VEX;
5003}
5004
5005defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
5006defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
5007defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
5008defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
5009defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
5010defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
5011
5012// Packed Compare Explicit Length Strings, Return Index
5013let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
5014 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
5015 def rr : SS42AI<0x61, MRMSrcReg, (outs),
5016 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5017 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5018 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
5019 (implicit EFLAGS)]>, OpSize;
5020 def rm : SS42AI<0x61, MRMSrcMem, (outs),
5021 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5022 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5023 [(set ECX,
5024 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
5025 (implicit EFLAGS)]>, OpSize;
5026 }
5027}
5028
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005029let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005030defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
5031 VEX;
5032defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
5033 VEX;
5034defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
5035 VEX;
5036defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
5037 VEX;
5038defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
5039 VEX;
5040defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
5041 VEX;
5042}
5043
5044defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
5045defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
5046defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
5047defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
5048defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
5049defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
5050
5051//===----------------------------------------------------------------------===//
5052// SSE4.2 - CRC Instructions
5053//===----------------------------------------------------------------------===//
5054
5055// No CRC instructions have AVX equivalents
5056
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005057// crc intrinsic instruction
5058// This set of instructions are only rm, the only difference is the size
5059// of r and m.
5060let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00005061 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005062 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005063 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005064 [(set GR32:$dst,
5065 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005066 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005067 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005068 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005069 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005070 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005071 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005072 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005073 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005074 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005075 [(set GR32:$dst,
5076 (int_x86_sse42_crc32_16 GR32:$src1,
5077 (load addr:$src2)))]>,
5078 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005079 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005080 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005081 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005082 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00005083 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005084 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005085 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005086 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005087 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005088 [(set GR32:$dst,
5089 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005090 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005091 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005092 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005093 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005094 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005095 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
5096 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
5097 (ins GR64:$src1, i8mem:$src2),
5098 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005099 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005100 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005101 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005102 REX_W;
5103 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
5104 (ins GR64:$src1, GR8:$src2),
5105 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005106 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005107 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
5108 REX_W;
5109 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
5110 (ins GR64:$src1, i64mem:$src2),
5111 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5112 [(set GR64:$dst,
5113 (int_x86_sse42_crc64_64 GR64:$src1,
5114 (load addr:$src2)))]>,
5115 REX_W;
5116 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
5117 (ins GR64:$src1, GR64:$src2),
5118 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5119 [(set GR64:$dst,
5120 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
5121 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005122}
Eric Christopherb120ab42009-08-18 22:50:32 +00005123
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005124//===----------------------------------------------------------------------===//
5125// AES-NI Instructions
5126//===----------------------------------------------------------------------===//
5127
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005128multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
5129 Intrinsic IntId128, bit Is2Addr = 1> {
5130 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
5131 (ins VR128:$src1, VR128:$src2),
5132 !if(Is2Addr,
5133 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5134 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5135 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
5136 OpSize;
5137 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
5138 (ins VR128:$src1, i128mem:$src2),
5139 !if(Is2Addr,
5140 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5141 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5142 [(set VR128:$dst,
5143 (IntId128 VR128:$src1,
5144 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005145}
5146
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005147// Perform One Round of an AES Encryption/Decryption Flow
5148let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5149 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
5150 int_x86_aesni_aesenc, 0>, VEX_4V;
5151 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
5152 int_x86_aesni_aesenclast, 0>, VEX_4V;
5153 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
5154 int_x86_aesni_aesdec, 0>, VEX_4V;
5155 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
5156 int_x86_aesni_aesdeclast, 0>, VEX_4V;
5157}
5158
5159let Constraints = "$src1 = $dst" in {
5160 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
5161 int_x86_aesni_aesenc>;
5162 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
5163 int_x86_aesni_aesenclast>;
5164 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
5165 int_x86_aesni_aesdec>;
5166 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
5167 int_x86_aesni_aesdeclast>;
5168}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005169
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005170def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
5171 (AESENCrr VR128:$src1, VR128:$src2)>;
5172def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
5173 (AESENCrm VR128:$src1, addr:$src2)>;
5174def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
5175 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
5176def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
5177 (AESENCLASTrm VR128:$src1, addr:$src2)>;
5178def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
5179 (AESDECrr VR128:$src1, VR128:$src2)>;
5180def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
5181 (AESDECrm VR128:$src1, addr:$src2)>;
5182def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
5183 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
5184def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
5185 (AESDECLASTrm VR128:$src1, addr:$src2)>;
5186
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005187// Perform the AES InvMixColumn Transformation
5188let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5189 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5190 (ins VR128:$src1),
5191 "vaesimc\t{$src1, $dst|$dst, $src1}",
5192 [(set VR128:$dst,
5193 (int_x86_aesni_aesimc VR128:$src1))]>,
5194 OpSize, VEX;
5195 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5196 (ins i128mem:$src1),
5197 "vaesimc\t{$src1, $dst|$dst, $src1}",
5198 [(set VR128:$dst,
5199 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5200 OpSize, VEX;
5201}
Eric Christopherb3500fd2010-04-02 23:48:33 +00005202def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5203 (ins VR128:$src1),
5204 "aesimc\t{$src1, $dst|$dst, $src1}",
5205 [(set VR128:$dst,
5206 (int_x86_aesni_aesimc VR128:$src1))]>,
5207 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00005208def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5209 (ins i128mem:$src1),
5210 "aesimc\t{$src1, $dst|$dst, $src1}",
5211 [(set VR128:$dst,
5212 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5213 OpSize;
5214
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005215// AES Round Key Generation Assist
5216let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5217 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
5218 (ins VR128:$src1, i8imm:$src2),
5219 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5220 [(set VR128:$dst,
5221 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5222 OpSize, VEX;
5223 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
5224 (ins i128mem:$src1, i8imm:$src2),
5225 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5226 [(set VR128:$dst,
5227 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5228 imm:$src2))]>,
5229 OpSize, VEX;
5230}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005231def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005232 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005233 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5234 [(set VR128:$dst,
5235 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5236 OpSize;
5237def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005238 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005239 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5240 [(set VR128:$dst,
5241 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5242 imm:$src2))]>,
5243 OpSize;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005244
5245//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +00005246// CLMUL Instructions
5247//===----------------------------------------------------------------------===//
5248
5249// Only the AVX version of CLMUL instructions are described here.
5250
5251// Carry-less Multiplication instructions
5252let isAsmParserOnly = 1 in {
5253def VPCLMULQDQrr : CLMULIi8<0x44, MRMSrcReg, (outs VR128:$dst),
5254 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5255 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5256 []>;
5257
5258def VPCLMULQDQrm : CLMULIi8<0x44, MRMSrcMem, (outs VR128:$dst),
5259 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5260 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5261 []>;
5262
5263// Assembler Only
5264multiclass avx_vpclmul<string asm> {
5265 def rr : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
5266 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5267 []>;
5268
5269 def rm : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
5270 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5271 []>;
5272}
5273defm VPCLMULHQHQDQ : avx_vpclmul<"vpclmulhqhqdq">;
5274defm VPCLMULHQLQDQ : avx_vpclmul<"vpclmulhqlqdq">;
5275defm VPCLMULLQHQDQ : avx_vpclmul<"vpclmullqhqdq">;
5276defm VPCLMULLQLQDQ : avx_vpclmul<"vpclmullqlqdq">;
5277
5278} // isAsmParserOnly
5279
5280//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005281// AVX Instructions
5282//===----------------------------------------------------------------------===//
5283
5284let isAsmParserOnly = 1 in {
5285
5286// Load from memory and broadcast to all elements of the destination operand
5287class avx_broadcast<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005288 X86MemOperand x86memop, Intrinsic Int> :
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005289 AVX8I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005290 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5291 [(set RC:$dst, (Int addr:$src))]>, VEX;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005292
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005293def VBROADCASTSS : avx_broadcast<0x18, "vbroadcastss", VR128, f32mem,
5294 int_x86_avx_vbroadcastss>;
5295def VBROADCASTSSY : avx_broadcast<0x18, "vbroadcastss", VR256, f32mem,
5296 int_x86_avx_vbroadcastss_256>;
5297def VBROADCASTSD : avx_broadcast<0x19, "vbroadcastsd", VR256, f64mem,
5298 int_x86_avx_vbroadcast_sd_256>;
5299def VBROADCASTF128 : avx_broadcast<0x1A, "vbroadcastf128", VR256, f128mem,
5300 int_x86_avx_vbroadcastf128_pd_256>;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005301
Bruno Cardoso Lopese1c29be2010-07-20 19:44:51 +00005302// Insert packed floating-point values
5303def VINSERTF128rr : AVXAIi8<0x18, MRMSrcReg, (outs VR256:$dst),
5304 (ins VR256:$src1, VR128:$src2, i8imm:$src3),
5305 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5306 []>, VEX_4V;
5307def VINSERTF128rm : AVXAIi8<0x18, MRMSrcMem, (outs VR256:$dst),
5308 (ins VR256:$src1, f128mem:$src2, i8imm:$src3),
5309 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5310 []>, VEX_4V;
5311
Bruno Cardoso Lopes1154f422010-07-20 23:19:02 +00005312// Extract packed floating-point values
5313def VEXTRACTF128rr : AVXAIi8<0x19, MRMDestReg, (outs VR128:$dst),
5314 (ins VR256:$src1, i8imm:$src2),
5315 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5316 []>, VEX;
5317def VEXTRACTF128mr : AVXAIi8<0x19, MRMDestMem, (outs),
5318 (ins f128mem:$dst, VR256:$src1, i8imm:$src2),
5319 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5320 []>, VEX;
5321
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005322// Conditional SIMD Packed Loads and Stores
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005323multiclass avx_movmask_rm<bits<8> opc_rm, bits<8> opc_mr, string OpcodeStr,
5324 Intrinsic IntLd, Intrinsic IntLd256,
5325 Intrinsic IntSt, Intrinsic IntSt256,
5326 PatFrag pf128, PatFrag pf256> {
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005327 def rm : AVX8I<opc_rm, MRMSrcMem, (outs VR128:$dst),
5328 (ins VR128:$src1, f128mem:$src2),
5329 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005330 [(set VR128:$dst, (IntLd addr:$src2, VR128:$src1))]>,
5331 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005332 def Yrm : AVX8I<opc_rm, MRMSrcMem, (outs VR256:$dst),
5333 (ins VR256:$src1, f256mem:$src2),
5334 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005335 [(set VR256:$dst, (IntLd256 addr:$src2, VR256:$src1))]>,
5336 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005337 def mr : AVX8I<opc_mr, MRMDestMem, (outs),
5338 (ins f128mem:$dst, VR128:$src1, VR128:$src2),
5339 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005340 [(IntSt addr:$dst, VR128:$src1, VR128:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005341 def Ymr : AVX8I<opc_mr, MRMDestMem, (outs),
5342 (ins f256mem:$dst, VR256:$src1, VR256:$src2),
5343 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005344 [(IntSt256 addr:$dst, VR256:$src1, VR256:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005345}
5346
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005347defm VMASKMOVPS : avx_movmask_rm<0x2C, 0x2E, "vmaskmovps",
5348 int_x86_avx_maskload_ps,
5349 int_x86_avx_maskload_ps_256,
5350 int_x86_avx_maskstore_ps,
5351 int_x86_avx_maskstore_ps_256,
5352 memopv4f32, memopv8f32>;
5353defm VMASKMOVPD : avx_movmask_rm<0x2D, 0x2F, "vmaskmovpd",
5354 int_x86_avx_maskload_pd,
5355 int_x86_avx_maskload_pd_256,
5356 int_x86_avx_maskstore_pd,
5357 int_x86_avx_maskstore_pd_256,
5358 memopv2f64, memopv4f64>;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005359
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005360// Permute Floating-Point Values
5361multiclass avx_permil<bits<8> opc_rm, bits<8> opc_rmi, string OpcodeStr,
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005362 RegisterClass RC, X86MemOperand x86memop_f,
5363 X86MemOperand x86memop_i, PatFrag f_frag, PatFrag i_frag,
5364 Intrinsic IntVar, Intrinsic IntImm> {
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005365 def rr : AVX8I<opc_rm, MRMSrcReg, (outs RC:$dst),
5366 (ins RC:$src1, RC:$src2),
5367 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005368 [(set RC:$dst, (IntVar RC:$src1, RC:$src2))]>, VEX_4V;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005369 def rm : AVX8I<opc_rm, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005370 (ins RC:$src1, x86memop_i:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005371 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005372 [(set RC:$dst, (IntVar RC:$src1, (i_frag addr:$src2)))]>, VEX_4V;
5373
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005374 def ri : AVXAIi8<opc_rmi, MRMSrcReg, (outs RC:$dst),
5375 (ins RC:$src1, i8imm:$src2),
5376 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005377 [(set RC:$dst, (IntImm RC:$src1, imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005378 def mi : AVXAIi8<opc_rmi, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005379 (ins x86memop_f:$src1, i8imm:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005380 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005381 [(set RC:$dst, (IntImm (f_frag addr:$src1), imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005382}
5383
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005384defm VPERMILPS : avx_permil<0x0C, 0x04, "vpermilps", VR128, f128mem, i128mem,
5385 memopv4f32, memopv4i32,
5386 int_x86_avx_vpermilvar_ps,
5387 int_x86_avx_vpermil_ps>;
5388defm VPERMILPSY : avx_permil<0x0C, 0x04, "vpermilps", VR256, f256mem, i256mem,
5389 memopv8f32, memopv8i32,
5390 int_x86_avx_vpermilvar_ps_256,
5391 int_x86_avx_vpermil_ps_256>;
5392defm VPERMILPD : avx_permil<0x0D, 0x05, "vpermilpd", VR128, f128mem, i128mem,
5393 memopv2f64, memopv2i64,
5394 int_x86_avx_vpermilvar_pd,
5395 int_x86_avx_vpermil_pd>;
5396defm VPERMILPDY : avx_permil<0x0D, 0x05, "vpermilpd", VR256, f256mem, i256mem,
5397 memopv4f64, memopv4i64,
5398 int_x86_avx_vpermilvar_pd_256,
5399 int_x86_avx_vpermil_pd_256>;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005400
5401def VPERM2F128rr : AVXAIi8<0x06, MRMSrcReg, (outs VR256:$dst),
5402 (ins VR256:$src1, VR256:$src2, i8imm:$src3),
5403 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5404 []>, VEX_4V;
5405def VPERM2F128rm : AVXAIi8<0x06, MRMSrcMem, (outs VR256:$dst),
5406 (ins VR256:$src1, f256mem:$src2, i8imm:$src3),
5407 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5408 []>, VEX_4V;
5409
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005410// Zero All YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005411def VZEROALL : I<0x77, RawFrm, (outs), (ins), "vzeroall",
5412 [(int_x86_avx_vzeroall)]>, VEX, VEX_L, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005413
5414// Zero Upper bits of YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005415def VZEROUPPER : I<0x77, RawFrm, (outs), (ins), "vzeroupper",
5416 [(int_x86_avx_vzeroupper)]>, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005417
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005418} // isAsmParserOnly
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005419
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005420def : Pat<(int_x86_avx_vinsertf128_pd_256 VR256:$src1, VR128:$src2, imm:$src3),
5421 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5422def : Pat<(int_x86_avx_vinsertf128_ps_256 VR256:$src1, VR128:$src2, imm:$src3),
5423 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5424def : Pat<(int_x86_avx_vinsertf128_si_256 VR256:$src1, VR128:$src2, imm:$src3),
5425 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5426
5427def : Pat<(int_x86_avx_vextractf128_pd_256 VR256:$src1, imm:$src2),
5428 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5429def : Pat<(int_x86_avx_vextractf128_ps_256 VR256:$src1, imm:$src2),
5430 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5431def : Pat<(int_x86_avx_vextractf128_si_256 VR256:$src1, imm:$src2),
5432 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5433
5434def : Pat<(int_x86_avx_vbroadcastf128_ps_256 addr:$src),
5435 (VBROADCASTF128 addr:$src)>;
5436
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005437def : Pat<(int_x86_avx_vperm2f128_ps_256 VR256:$src1, VR256:$src2, imm:$src3),
5438 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5439def : Pat<(int_x86_avx_vperm2f128_pd_256 VR256:$src1, VR256:$src2, imm:$src3),
5440 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5441def : Pat<(int_x86_avx_vperm2f128_si_256 VR256:$src1, VR256:$src2, imm:$src3),
5442 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5443
5444def : Pat<(int_x86_avx_vperm2f128_ps_256
5445 VR256:$src1, (memopv8f32 addr:$src2), imm:$src3),
5446 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5447def : Pat<(int_x86_avx_vperm2f128_pd_256
5448 VR256:$src1, (memopv4f64 addr:$src2), imm:$src3),
5449 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5450def : Pat<(int_x86_avx_vperm2f128_si_256
5451 VR256:$src1, (memopv8i32 addr:$src2), imm:$src3),
5452 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5453
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005454//===----------------------------------------------------------------------===//
5455// SSE Shuffle pattern fragments
5456//===----------------------------------------------------------------------===//
5457
5458// This is part of a "work in progress" refactoring. The idea is that all
5459// vector shuffles are going to be translated into target specific nodes and
5460// directly matched by the patterns below (which can be changed along the way)
5461// The AVX version of some but not all of them are described here, and more
5462// should come in a near future.
5463
5464// Shuffle with PSHUFD instruction folding loads. The first two patterns match
5465// SSE2 loads, which are always promoted to v2i64. The last one should match
5466// the SSE1 case, where the only legal load is v4f32, but there is no PSHUFD
5467// in SSE2, how does it ever worked? Anyway, the pattern will remain here until
5468// we investigate further.
5469def : Pat<(v4i32 (X86PShufd (bc_v4i32 (memopv2i64 addr:$src1)),
5470 (i8 imm:$imm))),
5471 (VPSHUFDmi addr:$src1, imm:$imm)>, Requires<[HasAVX]>;
5472def : Pat<(v4i32 (X86PShufd (bc_v4i32 (memopv2i64 addr:$src1)),
5473 (i8 imm:$imm))),
5474 (PSHUFDmi addr:$src1, imm:$imm)>;
5475def : Pat<(v4i32 (X86PShufd (bc_v4i32 (memopv4f32 addr:$src1)),
5476 (i8 imm:$imm))),
5477 (PSHUFDmi addr:$src1, imm:$imm)>; // FIXME: has this ever worked?
5478
5479// Shuffle with PSHUFD instruction.
5480def : Pat<(v4f32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5481 (VPSHUFDri VR128:$src1, imm:$imm)>, Requires<[HasAVX]>;
5482def : Pat<(v4f32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5483 (PSHUFDri VR128:$src1, imm:$imm)>;
5484
5485def : Pat<(v4i32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5486 (VPSHUFDri VR128:$src1, imm:$imm)>, Requires<[HasAVX]>;
5487def : Pat<(v4i32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5488 (PSHUFDri VR128:$src1, imm:$imm)>;
5489
5490// Shuffle with SHUFPD instruction.
5491def : Pat<(v2f64 (X86Shufps VR128:$src1,
5492 (memopv2f64 addr:$src2), (i8 imm:$imm))),
5493 (VSHUFPDrmi VR128:$src1, addr:$src2, imm:$imm)>, Requires<[HasAVX]>;
5494def : Pat<(v2f64 (X86Shufps VR128:$src1,
5495 (memopv2f64 addr:$src2), (i8 imm:$imm))),
5496 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$imm)>;
5497
5498def : Pat<(v2i64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5499 (VSHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5500def : Pat<(v2i64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5501 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>;
5502
5503def : Pat<(v2f64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5504 (VSHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5505def : Pat<(v2f64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5506 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>;
5507
5508// Shuffle with SHUFPS instruction.
5509def : Pat<(v4f32 (X86Shufps VR128:$src1,
5510 (memopv4f32 addr:$src2), (i8 imm:$imm))),
5511 (VSHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>, Requires<[HasAVX]>;
5512def : Pat<(v4f32 (X86Shufps VR128:$src1,
5513 (memopv4f32 addr:$src2), (i8 imm:$imm))),
5514 (SHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>;
5515
5516def : Pat<(v4f32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5517 (VSHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5518def : Pat<(v4f32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5519 (SHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>;
5520
5521def : Pat<(v4i32 (X86Shufps VR128:$src1,
5522 (bc_v4i32 (memopv2i64 addr:$src2)), (i8 imm:$imm))),
5523 (VSHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>, Requires<[HasAVX]>;
5524def : Pat<(v4i32 (X86Shufps VR128:$src1,
5525 (bc_v4i32 (memopv2i64 addr:$src2)), (i8 imm:$imm))),
5526 (SHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>;
5527
5528def : Pat<(v4i32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5529 (VSHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5530def : Pat<(v4i32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5531 (SHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>;
5532
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005533// Shuffle with MOVHLPS instruction
5534def : Pat<(v4f32 (X86Movhlps VR128:$src1, VR128:$src2)),
5535 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
5536def : Pat<(v4i32 (X86Movhlps VR128:$src1, VR128:$src2)),
5537 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
5538
5539// Shuffle with MOVDDUP instruction
5540def : Pat<(X86Movddup (memopv2f64 addr:$src)),
5541 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5542def : Pat<(X86Movddup (memopv2f64 addr:$src)),
5543 (MOVDDUPrm addr:$src)>;
5544
5545def : Pat<(X86Movddup (bc_v4f32 (memopv2f64 addr:$src))),
5546 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5547def : Pat<(X86Movddup (bc_v4f32 (memopv2f64 addr:$src))),
5548 (MOVDDUPrm addr:$src)>;
5549
5550def : Pat<(X86Movddup (memopv2i64 addr:$src)),
5551 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5552def : Pat<(X86Movddup (memopv2i64 addr:$src)),
5553 (MOVDDUPrm addr:$src)>;
5554
5555def : Pat<(X86Movddup (bc_v4i32 (memopv2i64 addr:$src))),
5556 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5557def : Pat<(X86Movddup (bc_v4i32 (memopv2i64 addr:$src))),
5558 (MOVDDUPrm addr:$src)>;
5559
5560def : Pat<(X86Movddup (v2f64 (scalar_to_vector (loadf64 addr:$src)))),
5561 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5562def : Pat<(X86Movddup (v2f64 (scalar_to_vector (loadf64 addr:$src)))),
5563 (MOVDDUPrm addr:$src)>;
5564
5565def : Pat<(X86Movddup (bc_v2f64
5566 (v2i64 (scalar_to_vector (loadi64 addr:$src))))),
5567 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5568def : Pat<(X86Movddup (bc_v2f64
5569 (v2i64 (scalar_to_vector (loadi64 addr:$src))))),
5570 (MOVDDUPrm addr:$src)>;
5571
5572// Shuffle with UNPCKLPS
5573def : Pat<(v4f32 (X86Unpcklps VR128:$src1, (memopv4f32 addr:$src2))),
5574 (VUNPCKLPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5575def : Pat<(v4f32 (X86Unpcklps VR128:$src1, (memopv4f32 addr:$src2))),
5576 (UNPCKLPSrm VR128:$src1, addr:$src2)>;
5577
5578def : Pat<(v4f32 (X86Unpcklps VR128:$src1, VR128:$src2)),
5579 (VUNPCKLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5580def : Pat<(v4f32 (X86Unpcklps VR128:$src1, VR128:$src2)),
5581 (UNPCKLPSrr VR128:$src1, VR128:$src2)>;
5582
5583// Shuffle with UNPCKHPS
5584def : Pat<(v4f32 (X86Unpckhps VR128:$src1, (memopv4f32 addr:$src2))),
5585 (VUNPCKHPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5586def : Pat<(v4f32 (X86Unpckhps VR128:$src1, (memopv4f32 addr:$src2))),
5587 (UNPCKHPSrm VR128:$src1, addr:$src2)>;
5588
5589def : Pat<(v4f32 (X86Unpckhps VR128:$src1, VR128:$src2)),
5590 (VUNPCKHPSrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5591def : Pat<(v4f32 (X86Unpckhps VR128:$src1, VR128:$src2)),
5592 (UNPCKHPSrr VR128:$src1, VR128:$src2)>;
5593
5594// Shuffle with UNPCKLPD
5595def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, (memopv2f64 addr:$src2))),
5596 (VUNPCKLPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5597def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, (memopv2f64 addr:$src2))),
5598 (UNPCKLPSrm VR128:$src1, addr:$src2)>;
5599
5600def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, VR128:$src2)),
5601 (VUNPCKLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5602def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, VR128:$src2)),
5603 (UNPCKLPDrr VR128:$src1, VR128:$src2)>;
5604
5605// Shuffle with UNPCKHPD
5606def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, (memopv2f64 addr:$src2))),
5607 (VUNPCKLPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5608def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, (memopv2f64 addr:$src2))),
5609 (UNPCKLPSrm VR128:$src1, addr:$src2)>;
5610
5611def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, VR128:$src2)),
5612 (VUNPCKHPDrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5613def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, VR128:$src2)),
5614 (UNPCKHPDrr VR128:$src1, VR128:$src2)>;
5615
5616// Shuffle with PUNPCKLBW
5617def : Pat<(v16i8 (X86Punpcklbw VR128:$src1,
5618 (bc_v16i8 (memopv2i64 addr:$src2)))),
5619 (PUNPCKLBWrm VR128:$src1, addr:$src2)>;
5620def : Pat<(v16i8 (X86Punpcklbw VR128:$src1, VR128:$src2)),
5621 (PUNPCKLBWrr VR128:$src1, VR128:$src2)>;
5622
5623// Shuffle with PUNPCKLWD
5624def : Pat<(v8i16 (X86Punpcklwd VR128:$src1,
5625 (bc_v8i16 (memopv2i64 addr:$src2)))),
5626 (PUNPCKLWDrm VR128:$src1, addr:$src2)>;
5627def : Pat<(v8i16 (X86Punpcklwd VR128:$src1, VR128:$src2)),
5628 (PUNPCKLWDrr VR128:$src1, VR128:$src2)>;
5629
5630// Shuffle with PUNPCKLDQ
5631def : Pat<(v4i32 (X86Punpckldq VR128:$src1,
5632 (bc_v4i32 (memopv2i64 addr:$src2)))),
5633 (PUNPCKLDQrm VR128:$src1, addr:$src2)>;
5634def : Pat<(v4i32 (X86Punpckldq VR128:$src1, VR128:$src2)),
5635 (PUNPCKLDQrr VR128:$src1, VR128:$src2)>;
5636
5637// Shuffle with PUNPCKLQDQ
5638def : Pat<(v2i64 (X86Punpcklqdq VR128:$src1, (memopv2i64 addr:$src2))),
5639 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>;
5640def : Pat<(v2i64 (X86Punpcklqdq VR128:$src1, VR128:$src2)),
5641 (PUNPCKLQDQrr VR128:$src1, VR128:$src2)>;
5642
5643// Shuffle with PUNPCKHBW
5644def : Pat<(v16i8 (X86Punpckhbw VR128:$src1,
5645 (bc_v16i8 (memopv2i64 addr:$src2)))),
5646 (PUNPCKHBWrm VR128:$src1, addr:$src2)>;
5647def : Pat<(v16i8 (X86Punpckhbw VR128:$src1, VR128:$src2)),
5648 (PUNPCKHBWrr VR128:$src1, VR128:$src2)>;
5649
5650// Shuffle with PUNPCKHWD
5651def : Pat<(v8i16 (X86Punpckhwd VR128:$src1,
5652 (bc_v8i16 (memopv2i64 addr:$src2)))),
5653 (PUNPCKHWDrm VR128:$src1, addr:$src2)>;
5654def : Pat<(v8i16 (X86Punpckhwd VR128:$src1, VR128:$src2)),
5655 (PUNPCKHWDrr VR128:$src1, VR128:$src2)>;
5656
5657// Shuffle with PUNPCKHDQ
5658def : Pat<(v4i32 (X86Punpckhdq VR128:$src1,
5659 (bc_v4i32 (memopv2i64 addr:$src2)))),
5660 (PUNPCKHDQrm VR128:$src1, addr:$src2)>;
5661def : Pat<(v4i32 (X86Punpckhdq VR128:$src1, VR128:$src2)),
5662 (PUNPCKHDQrr VR128:$src1, VR128:$src2)>;
5663
5664// Shuffle with PUNPCKHQDQ
5665def : Pat<(v2i64 (X86Punpckhqdq VR128:$src1, (memopv2i64 addr:$src2))),
5666 (PUNPCKHQDQrm VR128:$src1, addr:$src2)>;
5667def : Pat<(v2i64 (X86Punpckhqdq VR128:$src1, VR128:$src2)),
5668 (PUNPCKHQDQrr VR128:$src1, VR128:$src2)>;
5669
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005670// Shuffle with MOVLHPS
5671def : Pat<(X86Movlhps VR128:$src1,
5672 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005673 (MOVHPSrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005674def : Pat<(X86Movlhps VR128:$src1,
5675 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005676 (MOVHPSrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005677def : Pat<(v4f32 (X86Movlhps VR128:$src1, VR128:$src2)),
5678 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
5679def : Pat<(v4i32 (X86Movlhps VR128:$src1, VR128:$src2)),
5680 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
5681def : Pat<(v2i64 (X86Movlhps VR128:$src1, VR128:$src2)),
5682 (MOVLHPSrr (v2i64 VR128:$src1), VR128:$src2)>;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005683// FIXME: Instead of X86Movddup, there should be a X86Movlhps here, the problem
5684// is during lowering, where it's not possible to recognize the load fold cause
5685// it has two uses through a bitcast. One use disappears at isel time and the
5686// fold opportunity reappears.
5687def : Pat<(v2i64 (X86Movddup VR128:$src)),
5688 (MOVLHPSrr VR128:$src, VR128:$src)>;
5689def : Pat<(v4f32 (X86Movddup VR128:$src)),
5690 (MOVLHPSrr VR128:$src, VR128:$src)>;
Bruno Cardoso Lopesae4f7422010-09-09 18:48:34 +00005691def : Pat<(v2f64 (X86Movddup VR128:$src)),
5692 (UNPCKLPDrr VR128:$src, VR128:$src)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005693
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005694// Shuffle with MOVLHPD
5695def : Pat<(v2f64 (X86Movlhpd VR128:$src1,
5696 (scalar_to_vector (loadf64 addr:$src2)))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005697 (MOVHPDrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopes190d0a52010-09-03 20:44:26 +00005698// FIXME: Instead of X86Unpcklpd, there should be a X86Movlhpd here, the problem
5699// is during lowering, where it's not possible to recognize the load fold cause
5700// it has two uses through a bitcast. One use disappears at isel time and the
5701// fold opportunity reappears.
5702def : Pat<(v2f64 (X86Unpcklpd VR128:$src1,
5703 (scalar_to_vector (loadf64 addr:$src2)))),
5704 (MOVHPDrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005705
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005706// Shuffle with MOVSS
5707def : Pat<(v4f32 (X86Movss VR128:$src1, (scalar_to_vector FR32:$src2))),
5708 (MOVSSrr VR128:$src1, FR32:$src2)>;
5709def : Pat<(v4i32 (X86Movss VR128:$src1, VR128:$src2)),
5710 (MOVSSrr (v4i32 VR128:$src1),
5711 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
5712def : Pat<(v4f32 (X86Movss VR128:$src1, VR128:$src2)),
5713 (MOVSSrr (v4f32 VR128:$src1),
5714 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005715// FIXME: Instead of a X86Movss there should be a X86Movlps here, the problem
5716// is during lowering, where it's not possible to recognize the load fold cause
5717// it has two uses through a bitcast. One use disappears at isel time and the
5718// fold opportunity reappears.
5719def : Pat<(X86Movss VR128:$src1,
5720 (bc_v4i32 (v2i64 (load addr:$src2)))),
5721 (MOVLPSrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005722
5723// Shuffle with MOVSD
5724def : Pat<(v2f64 (X86Movsd VR128:$src1, (scalar_to_vector FR64:$src2))),
5725 (MOVSDrr VR128:$src1, FR64:$src2)>;
5726def : Pat<(v2i64 (X86Movsd VR128:$src1, VR128:$src2)),
5727 (MOVSDrr (v2i64 VR128:$src1),
5728 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
5729def : Pat<(v2f64 (X86Movsd VR128:$src1, VR128:$src2)),
5730 (MOVSDrr (v2f64 VR128:$src1),
5731 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
5732def : Pat<(v4f32 (X86Movsd VR128:$src1, VR128:$src2)),
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005733 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_sd))>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005734def : Pat<(v4i32 (X86Movsd VR128:$src1, VR128:$src2)),
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005735 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_sd))>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005736
5737// Shuffle with MOVSHDUP
5738def : Pat<(v4i32 (X86Movshdup VR128:$src)),
5739 (MOVSHDUPrr VR128:$src)>;
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005740def : Pat<(X86Movshdup (bc_v4i32 (memopv2i64 addr:$src))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005741 (MOVSHDUPrm addr:$src)>;
5742
5743def : Pat<(v4f32 (X86Movshdup VR128:$src)),
5744 (MOVSHDUPrr VR128:$src)>;
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005745def : Pat<(X86Movshdup (memopv4f32 addr:$src)),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005746 (MOVSHDUPrm addr:$src)>;
5747
5748// Shuffle with MOVSLDUP
5749def : Pat<(v4i32 (X86Movsldup VR128:$src)),
5750 (MOVSLDUPrr VR128:$src)>;
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005751def : Pat<(X86Movsldup (bc_v4i32 (memopv2i64 addr:$src))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005752 (MOVSLDUPrm addr:$src)>;
5753
5754def : Pat<(v4f32 (X86Movsldup VR128:$src)),
5755 (MOVSLDUPrr VR128:$src)>;
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005756def : Pat<(X86Movsldup (memopv4f32 addr:$src)),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005757 (MOVSLDUPrm addr:$src)>;
5758
5759// Shuffle with PSHUFHW
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005760def : Pat<(v8i16 (X86PShufhw VR128:$src, (i8 imm:$imm))),
5761 (PSHUFHWri VR128:$src, imm:$imm)>;
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005762def : Pat<(v8i16 (X86PShufhw (bc_v8i16 (memopv2i64 addr:$src)), (i8 imm:$imm))),
5763 (PSHUFHWmi addr:$src, imm:$imm)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005764
5765// Shuffle with PSHUFLW
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005766def : Pat<(v8i16 (X86PShuflw VR128:$src, (i8 imm:$imm))),
5767 (PSHUFLWri VR128:$src, imm:$imm)>;
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005768def : Pat<(v8i16 (X86PShuflw (bc_v8i16 (memopv2i64 addr:$src)), (i8 imm:$imm))),
5769 (PSHUFLWmi addr:$src, imm:$imm)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005770
5771// Shuffle with PALIGN
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005772def : Pat<(v4i32 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5773 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5774def : Pat<(v4f32 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5775 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5776def : Pat<(v8i16 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5777 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5778def : Pat<(v16i8 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5779 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5780
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005781// Shuffle with MOVLPS
5782def : Pat<(v4f32 (X86Movlps VR128:$src1, (load addr:$src2))),
5783 (MOVLPSrm VR128:$src1, addr:$src2)>;
5784def : Pat<(v4i32 (X86Movlps VR128:$src1, (load addr:$src2))),
5785 (MOVLPSrm VR128:$src1, addr:$src2)>;
5786def : Pat<(X86Movlps VR128:$src1,
5787 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5788 (MOVLPSrm VR128:$src1, addr:$src2)>;
5789
5790// Shuffle with MOVLPD
5791def : Pat<(v2f64 (X86Movlpd VR128:$src1, (load addr:$src2))),
5792 (MOVLPDrm VR128:$src1, addr:$src2)>;
5793def : Pat<(v2i64 (X86Movlpd VR128:$src1, (load addr:$src2))),
5794 (MOVLPDrm VR128:$src1, addr:$src2)>;
5795def : Pat<(v2f64 (X86Movlpd VR128:$src1,
5796 (scalar_to_vector (loadf64 addr:$src2)))),
5797 (MOVLPDrm VR128:$src1, addr:$src2)>;
5798
5799// Extra patterns to match stores with MOVHPS/PD and MOVLPS/PD
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005800def : Pat<(store (f64 (vector_extract
5801 (v2f64 (X86Unpckhps VR128:$src, (undef))), (iPTR 0))),addr:$dst),
5802 (MOVHPSmr addr:$dst, VR128:$src)>;
5803def : Pat<(store (f64 (vector_extract
5804 (v2f64 (X86Unpckhpd VR128:$src, (undef))), (iPTR 0))),addr:$dst),
5805 (MOVHPDmr addr:$dst, VR128:$src)>;
5806
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005807def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)),addr:$src1),
5808 (MOVLPSmr addr:$src1, VR128:$src2)>;
5809def : Pat<(store (v4i32 (X86Movlps
5810 (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)), addr:$src1),
5811 (MOVLPSmr addr:$src1, VR128:$src2)>;
5812
5813def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128:$src2)),addr:$src1),
5814 (MOVLPDmr addr:$src1, VR128:$src2)>;
5815def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128:$src2)),addr:$src1),
5816 (MOVLPDmr addr:$src1, VR128:$src2)>;