blob: 1916a3bb4e66689a3589d8135021e25f7f7f46d6 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044
Evan Chenga8e29892007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendlingc69107c2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner48be23c2008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
David Goodwinc0309b42009-06-29 15:33:01 +000078def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
79 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000080
Evan Chenga8e29892007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +000096def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +000097def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
98def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
99def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
100def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000101def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000102def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000103def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000104def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000105def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
106def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000107def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000108def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000110//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000111// ARM Flag Definitions.
112
113class RegConstraint<string C> {
114 string Constraints = C;
115}
116
117//===----------------------------------------------------------------------===//
118// ARM specific transformation functions and pattern fragments.
119//
120
121// so_imm_XFORM - Return a so_imm value packed into the format described for
122// so_imm def below.
123def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000124 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000125 MVT::i32);
126}]>;
127
128// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
129// so_imm_neg def below.
130def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000131 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000132 MVT::i32);
133}]>;
134
135// so_imm_not_XFORM - Return a so_imm value packed into the format described for
136// so_imm_not def below.
137def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000138 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000139 MVT::i32);
140}]>;
141
142// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
143def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000144 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000145 return v == 8 || v == 16 || v == 24;
146}]>;
147
148/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
149def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000150 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000151}]>;
152
153/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
154def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000156}]>;
157
158def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000159 PatLeaf<(imm), [{
160 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
161 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000162
Evan Chenga2515702007-03-19 07:09:02 +0000163def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000164 PatLeaf<(imm), [{
165 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
166 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000167
168// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
169def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000170 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000171}]>;
172
Evan Cheng37f25d92008-08-28 23:39:26 +0000173class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
174class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
176//===----------------------------------------------------------------------===//
177// Operand Definitions.
178//
179
180// Branch target.
181def brtarget : Operand<OtherVT>;
182
Evan Chenga8e29892007-01-19 07:51:42 +0000183// A list of registers separated by comma. Used by load/store multiple.
184def reglist : Operand<i32> {
185 let PrintMethod = "printRegisterList";
186}
187
188// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
189def cpinst_operand : Operand<i32> {
190 let PrintMethod = "printCPInstOperand";
191}
192
193def jtblock_operand : Operand<i32> {
194 let PrintMethod = "printJTBlockOperand";
195}
196
197// Local PC labels.
198def pclabel : Operand<i32> {
199 let PrintMethod = "printPCLabel";
200}
201
202// shifter_operand operands: so_reg and so_imm.
203def so_reg : Operand<i32>, // reg reg imm
204 ComplexPattern<i32, 3, "SelectShifterOperandReg",
205 [shl,srl,sra,rotr]> {
206 let PrintMethod = "printSORegOperand";
207 let MIOperandInfo = (ops GPR, GPR, i32imm);
208}
209
210// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
211// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
212// represented in the imm field in the same 12-bit form that they are encoded
213// into so_imm instructions: the 8-bit immediate is the least significant bits
214// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
215def so_imm : Operand<i32>,
216 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000217 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000218 so_imm_XFORM> {
219 let PrintMethod = "printSOImmOperand";
220}
221
Evan Chengc70d1842007-03-20 08:11:30 +0000222// Break so_imm's up into two pieces. This handles immediates with up to 16
223// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
224// get the first/second pieces.
225def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000226 PatLeaf<(imm), [{
227 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
228 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000229 let PrintMethod = "printSOImm2PartOperand";
230}
231
232def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000233 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000234 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
235}]>;
236
237def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000238 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000239 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
240}]>;
241
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// Define ARM specific addressing modes.
244
245// addrmode2 := reg +/- reg shop imm
246// addrmode2 := reg +/- imm12
247//
248def addrmode2 : Operand<i32>,
249 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
250 let PrintMethod = "printAddrMode2Operand";
251 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
252}
253
254def am2offset : Operand<i32>,
255 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
256 let PrintMethod = "printAddrMode2OffsetOperand";
257 let MIOperandInfo = (ops GPR, i32imm);
258}
259
260// addrmode3 := reg +/- reg
261// addrmode3 := reg +/- imm8
262//
263def addrmode3 : Operand<i32>,
264 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
265 let PrintMethod = "printAddrMode3Operand";
266 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
267}
268
269def am3offset : Operand<i32>,
270 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
271 let PrintMethod = "printAddrMode3OffsetOperand";
272 let MIOperandInfo = (ops GPR, i32imm);
273}
274
275// addrmode4 := reg, <mode|W>
276//
277def addrmode4 : Operand<i32>,
278 ComplexPattern<i32, 2, "", []> {
279 let PrintMethod = "printAddrMode4Operand";
280 let MIOperandInfo = (ops GPR, i32imm);
281}
282
283// addrmode5 := reg +/- imm8*4
284//
285def addrmode5 : Operand<i32>,
286 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
287 let PrintMethod = "printAddrMode5Operand";
288 let MIOperandInfo = (ops GPR, i32imm);
289}
290
Bob Wilson8b024a52009-07-01 23:16:05 +0000291// addrmode6 := reg with optional writeback
292//
293def addrmode6 : Operand<i32>,
294 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
295 let PrintMethod = "printAddrMode6Operand";
296 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
297}
298
Evan Chenga8e29892007-01-19 07:51:42 +0000299// addrmodepc := pc + reg
300//
301def addrmodepc : Operand<i32>,
302 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
303 let PrintMethod = "printAddrModePCOperand";
304 let MIOperandInfo = (ops GPR, i32imm);
305}
306
Evan Chengc85e8322007-07-05 07:13:32 +0000307// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
308// register whose default is 0 (no register).
309def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
310 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000311 let PrintMethod = "printPredicateOperand";
312}
313
Evan Cheng04c813d2007-07-06 01:00:49 +0000314// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000315//
Evan Cheng04c813d2007-07-06 01:00:49 +0000316def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
317 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000318}
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000321
Evan Cheng37f25d92008-08-28 23:39:26 +0000322include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000323
324//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000325// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000326//
327
Evan Cheng3924f782008-08-29 07:36:24 +0000328/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000329/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000330multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
331 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000332 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000333 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000334 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000335 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000336 opc, " $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000337 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
338 let isCommutable = Commutable;
339 }
Evan Chengedda31c2008-11-05 18:35:52 +0000340 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000341 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000342 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
343}
344
Evan Cheng1e249e32009-06-25 20:59:23 +0000345/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000346/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000347let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000348multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
349 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000350 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000351 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000352 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000353 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000354 opc, "s $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000355 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
356 let isCommutable = Commutable;
357 }
Evan Chengedda31c2008-11-05 18:35:52 +0000358 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000359 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000360 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
361}
Evan Chengc85e8322007-07-05 07:13:32 +0000362}
363
364/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000365/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000366/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000367let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000368multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
369 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000370 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000371 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000372 [(opnode GPR:$a, so_imm:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000373 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000374 opc, " $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000375 [(opnode GPR:$a, GPR:$b)]> {
376 let isCommutable = Commutable;
377 }
Evan Chengedda31c2008-11-05 18:35:52 +0000378 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000379 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000380 [(opnode GPR:$a, so_reg:$b)]>;
381}
Evan Chenga8e29892007-01-19 07:51:42 +0000382}
383
Evan Chenga8e29892007-01-19 07:51:42 +0000384/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
385/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000386/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
387multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
388 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000389 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000390 [(set GPR:$dst, (opnode GPR:$Src))]>,
391 Requires<[IsARM, HasV6]> {
392 let Inst{19-16} = 0b1111;
393 }
394 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000395 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000396 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000397 Requires<[IsARM, HasV6]> {
398 let Inst{19-16} = 0b1111;
399 }
Evan Chenga8e29892007-01-19 07:51:42 +0000400}
401
402/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
403/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000404multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
405 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
406 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000407 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
408 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000409 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
410 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000411 [(set GPR:$dst, (opnode GPR:$LHS,
412 (rotr GPR:$RHS, rot_imm:$rot)))]>,
413 Requires<[IsARM, HasV6]>;
414}
415
Evan Cheng62674222009-06-25 23:34:10 +0000416/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
417let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000418multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
419 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000420 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
421 DPFrm, opc, " $dst, $a, $b",
422 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
423 Requires<[IsARM, CarryDefIsUnused]>;
424 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
425 DPFrm, opc, " $dst, $a, $b",
426 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000427 Requires<[IsARM, CarryDefIsUnused]> {
428 let isCommutable = Commutable;
429 }
Evan Cheng62674222009-06-25 23:34:10 +0000430 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
431 DPSoRegFrm, opc, " $dst, $a, $b",
432 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
433 Requires<[IsARM, CarryDefIsUnused]>;
434 // Carry setting variants
435 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000436 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000437 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
438 Requires<[IsARM, CarryDefIsUsed]> {
439 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000440 }
Evan Cheng62674222009-06-25 23:34:10 +0000441 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000442 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000443 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
444 Requires<[IsARM, CarryDefIsUsed]> {
445 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000446 }
Evan Cheng62674222009-06-25 23:34:10 +0000447 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000448 DPSoRegFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000449 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
450 Requires<[IsARM, CarryDefIsUsed]> {
451 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000452 }
Evan Cheng071a2792007-09-11 19:55:27 +0000453}
Evan Chengc85e8322007-07-05 07:13:32 +0000454}
455
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000456//===----------------------------------------------------------------------===//
457// Instructions
458//===----------------------------------------------------------------------===//
459
Evan Chenga8e29892007-01-19 07:51:42 +0000460//===----------------------------------------------------------------------===//
461// Miscellaneous Instructions.
462//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000463
Evan Chenga8e29892007-01-19 07:51:42 +0000464/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
465/// the function. The first operand is the ID# for this instruction, the second
466/// is the index into the MachineConstantPool that this is, the third is the
467/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000468let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000469def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000470PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000471 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000472 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000473
Evan Cheng071a2792007-09-11 19:55:27 +0000474let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000475def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000476PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
477 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000478 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000479
Evan Chenga8e29892007-01-19 07:51:42 +0000480def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000481PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000482 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000483 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000484}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000485
Evan Chenga8e29892007-01-19 07:51:42 +0000486def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000487PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000488 ".loc $file, $line, $col",
489 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000490
Evan Cheng12c3a532008-11-06 17:48:05 +0000491
492// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000493let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000494def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000495 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000496 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000497
Evan Cheng325474e2008-01-07 23:56:57 +0000498let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000499let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000500def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000501 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000502 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000503
Evan Chengd87293c2008-11-06 08:47:38 +0000504def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000505 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000506 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
507
Evan Chengd87293c2008-11-06 08:47:38 +0000508def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000509 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000510 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
511
Evan Chengd87293c2008-11-06 08:47:38 +0000512def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000513 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000514 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
515
Evan Chengd87293c2008-11-06 08:47:38 +0000516def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000517 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000518 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
519}
Chris Lattner13c63102008-01-06 05:55:01 +0000520let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000521def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000522 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000523 [(store GPR:$src, addrmodepc:$addr)]>;
524
Evan Chengd87293c2008-11-06 08:47:38 +0000525def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000526 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000527 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
528
Evan Chengd87293c2008-11-06 08:47:38 +0000529def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000530 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000531 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
532}
Evan Cheng12c3a532008-11-06 17:48:05 +0000533} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000534
Evan Chenge07715c2009-06-23 05:25:29 +0000535
536// LEApcrel - Load a pc-relative address into a register without offending the
537// assembler.
538def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
539 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
540 "${:private}PCRELL${:uid}+8))\n"),
541 !strconcat("${:private}PCRELL${:uid}:\n\t",
542 "add$p $dst, pc, #PCRELV${:uid}")),
543 []>;
544
Evan Cheng023dd3f2009-06-24 23:14:45 +0000545def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
546 (ins i32imm:$label, i32imm:$id, pred:$p),
Evan Chenge07715c2009-06-23 05:25:29 +0000547 Pseudo,
548 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
549 "${:private}PCRELL${:uid}+8))\n"),
550 !strconcat("${:private}PCRELL${:uid}:\n\t",
551 "add$p $dst, pc, #PCRELV${:uid}")),
552 []>;
553
Evan Chenga8e29892007-01-19 07:51:42 +0000554//===----------------------------------------------------------------------===//
555// Control Flow Instructions.
556//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000557
Evan Chenga8e29892007-01-19 07:51:42 +0000558let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000559 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000560 let Inst{7-4} = 0b0001;
561 let Inst{19-8} = 0b111111111111;
562 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000563}
Rafael Espindola27185192006-09-29 21:20:16 +0000564
Evan Chenga8e29892007-01-19 07:51:42 +0000565// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000566// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
567// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000568// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000569let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000570 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000571 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000572 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000573 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000574
Bob Wilson54fc1242009-06-22 21:01:46 +0000575// On non-Darwin platforms R9 is callee-saved.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000576let isCall = 1, Itinerary = IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000577 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000578 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000579 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000580 "bl ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000581 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000582
Evan Cheng12c3a532008-11-06 17:48:05 +0000583 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000584 "bl", " ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000585 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000586
Evan Chenga8e29892007-01-19 07:51:42 +0000587 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000588 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000589 "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000590 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000591 let Inst{7-4} = 0b0011;
592 let Inst{19-8} = 0b111111111111;
593 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000594 }
595
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000596 let Uses = [LR] in {
597 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000598 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
599 "mov lr, pc\n\tbx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000600 [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]>;
601 }
602}
603
604// On Darwin R9 is call-clobbered.
605let isCall = 1, Itinerary = IIC_Br,
606 Defs = [R0, R1, R2, R3, R9, R12, LR,
607 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
608 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
609 "bl ${func:call}",
610 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
611
612 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
613 "bl", " ${func:call}",
614 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>;
615
616 // ARMv5T and above
617 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
618 "blx $func",
619 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
620 let Inst{7-4} = 0b0011;
621 let Inst{19-8} = 0b111111111111;
622 let Inst{27-20} = 0b00010010;
623 }
624
625 let Uses = [LR] in {
626 // ARMv4T
627 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
628 "mov lr, pc\n\tbx $func",
629 [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000630 }
Rafael Espindola35574632006-07-18 17:00:30 +0000631}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000632
Evan Cheng8557c2b2009-06-19 01:51:50 +0000633let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000634 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000635 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000636 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000637 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000638 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000639
Owen Anderson20ab2902007-11-12 07:39:39 +0000640 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000641 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000642 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000643 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
644 let Inst{20} = 0; // S Bit
645 let Inst{24-21} = 0b1101;
646 let Inst{27-26} = {0,0};
Evan Chengaeafca02007-05-16 07:45:54 +0000647 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000648 def BR_JTm : JTI<(outs),
649 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
650 "ldr pc, $target \n$jt",
651 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
652 imm:$id)]> {
653 let Inst{20} = 1; // L bit
654 let Inst{21} = 0; // W bit
655 let Inst{22} = 0; // B bit
656 let Inst{24} = 1; // P bit
657 let Inst{27-26} = {0,1};
Evan Chengeaa91b02007-06-19 01:26:51 +0000658 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000659 def BR_JTadd : JTI<(outs),
660 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
661 "add pc, $target, $idx \n$jt",
662 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
663 imm:$id)]> {
664 let Inst{20} = 0; // S bit
665 let Inst{24-21} = 0b0100;
666 let Inst{27-26} = {0,0};
667 }
668 } // isNotDuplicable = 1, isIndirectBranch = 1
669 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000670
Evan Chengc85e8322007-07-05 07:13:32 +0000671 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
672 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000673 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000674 "b", " $target",
675 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000676}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000677
Evan Chenga8e29892007-01-19 07:51:42 +0000678//===----------------------------------------------------------------------===//
679// Load / store Instructions.
680//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000681
Evan Chenga8e29892007-01-19 07:51:42 +0000682// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000683let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000684def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000685 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000686 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000687
Evan Chengfa775d02007-03-19 07:20:03 +0000688// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000689let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000690def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000691 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000692
Evan Chenga8e29892007-01-19 07:51:42 +0000693// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000694def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000695 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000696 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000697
Evan Cheng148cad82008-11-13 07:34:59 +0000698def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000699 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000700 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000701
Evan Chenga8e29892007-01-19 07:51:42 +0000702// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000703def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000704 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000705 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000706
Evan Cheng148cad82008-11-13 07:34:59 +0000707def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000708 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000709 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000710
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000711let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000712// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000713def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
714 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000715
Evan Chenga8e29892007-01-19 07:51:42 +0000716// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000717def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000718 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000719 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000720
Evan Chengd87293c2008-11-06 08:47:38 +0000721def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000722 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000723 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000724
Evan Chengd87293c2008-11-06 08:47:38 +0000725def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000726 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000727 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000728
Evan Chengd87293c2008-11-06 08:47:38 +0000729def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000730 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000731 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000732
Evan Chengd87293c2008-11-06 08:47:38 +0000733def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000734 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000735 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000736
Evan Chengd87293c2008-11-06 08:47:38 +0000737def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000738 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000739 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000740
Evan Chengd87293c2008-11-06 08:47:38 +0000741def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000742 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000743 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000744
Evan Chengd87293c2008-11-06 08:47:38 +0000745def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000746 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
747 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000748
Evan Chengd87293c2008-11-06 08:47:38 +0000749def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000750 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000751 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000752
Evan Chengd87293c2008-11-06 08:47:38 +0000753def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000754 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Cheng31926a72009-07-02 01:30:04 +0000755 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000756}
Evan Chenga8e29892007-01-19 07:51:42 +0000757
758// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000759def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000760 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000761 [(store GPR:$src, addrmode2:$addr)]>;
762
763// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000764def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000765 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000766 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
767
Evan Cheng148cad82008-11-13 07:34:59 +0000768def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000769 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000770 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
771
772// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000773let mayStore = 1 in
Evan Cheng358dec52009-06-15 08:28:29 +0000774def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
775 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000776
777// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000778def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000779 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000780 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000781 [(set GPR:$base_wb,
782 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
783
Evan Chengd87293c2008-11-06 08:47:38 +0000784def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000785 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000786 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000787 [(set GPR:$base_wb,
788 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
789
Evan Chengd87293c2008-11-06 08:47:38 +0000790def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000791 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000792 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000793 [(set GPR:$base_wb,
794 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
795
Evan Chengd87293c2008-11-06 08:47:38 +0000796def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000797 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000798 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000799 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
800 GPR:$base, am3offset:$offset))]>;
801
Evan Chengd87293c2008-11-06 08:47:38 +0000802def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000803 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000804 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000805 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
806 GPR:$base, am2offset:$offset))]>;
807
Evan Chengd87293c2008-11-06 08:47:38 +0000808def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000809 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000810 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000811 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
812 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000813
814//===----------------------------------------------------------------------===//
815// Load / store multiple Instructions.
816//
817
Evan Cheng64d80e32007-07-19 01:14:50 +0000818// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000819let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000820def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000821 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000822 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000823 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000824
Chris Lattner2e48a702008-01-06 08:36:04 +0000825let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000826def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000827 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000828 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000829 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000830
831//===----------------------------------------------------------------------===//
832// Move Instructions.
833//
834
Evan Chengcd799b92009-06-12 20:46:18 +0000835let neverHasSideEffects = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000836def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
837 "mov", " $dst, $src", []>, UnaryDP;
838def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
839 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000840
Evan Chengb3379fb2009-02-05 08:42:55 +0000841let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000842def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
843 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000844
Evan Chenga9562552008-11-14 20:09:11 +0000845def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000846 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000847 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000848
849// These aren't really mov instructions, but we have to define them this way
850// due to flag operands.
851
Evan Cheng071a2792007-09-11 19:55:27 +0000852let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000853def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000854 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000855 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000856def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000857 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000858 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000859}
Evan Chenga8e29892007-01-19 07:51:42 +0000860
Evan Chenga8e29892007-01-19 07:51:42 +0000861//===----------------------------------------------------------------------===//
862// Extend Instructions.
863//
864
865// Sign extenders
866
Evan Cheng97f48c32008-11-06 22:15:19 +0000867defm SXTB : AI_unary_rrot<0b01101010,
868 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
869defm SXTH : AI_unary_rrot<0b01101011,
870 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000871
Evan Cheng97f48c32008-11-06 22:15:19 +0000872defm SXTAB : AI_bin_rrot<0b01101010,
873 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
874defm SXTAH : AI_bin_rrot<0b01101011,
875 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000876
877// TODO: SXT(A){B|H}16
878
879// Zero extenders
880
881let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000882defm UXTB : AI_unary_rrot<0b01101110,
883 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
884defm UXTH : AI_unary_rrot<0b01101111,
885 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
886defm UXTB16 : AI_unary_rrot<0b01101100,
887 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000888
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000889def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000890 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000891def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000892 (UXTB16r_rot GPR:$Src, 8)>;
893
Evan Cheng97f48c32008-11-06 22:15:19 +0000894defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000895 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000896defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000897 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000898}
899
Evan Chenga8e29892007-01-19 07:51:42 +0000900// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
901//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000902
Evan Chenga8e29892007-01-19 07:51:42 +0000903// TODO: UXT(A){B|H}16
904
905//===----------------------------------------------------------------------===//
906// Arithmetic Instructions.
907//
908
Jim Grosbach26421962008-10-14 20:36:24 +0000909defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +0000910 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000911defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000912 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000913
Evan Chengc85e8322007-07-05 07:13:32 +0000914// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +0000915defm ADDS : AI1_bin_s_irs<0b0100, "add",
916 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
917defm SUBS : AI1_bin_s_irs<0b0010, "sub",
918 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000919
Evan Cheng62674222009-06-25 23:34:10 +0000920defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +0000921 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +0000922defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
923 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000924
Evan Chengc85e8322007-07-05 07:13:32 +0000925// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000926def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000927 "rsb", " $dst, $a, $b",
928 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
929
Evan Chengedda31c2008-11-05 18:35:52 +0000930def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000931 "rsb", " $dst, $a, $b",
932 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000933
934// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000935let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000936def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000937 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000938 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000939def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000940 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000941 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
942}
Evan Chengc85e8322007-07-05 07:13:32 +0000943
Evan Cheng62674222009-06-25 23:34:10 +0000944let Uses = [CPSR] in {
945def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
946 DPFrm, "rsc", " $dst, $a, $b",
947 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
948 Requires<[IsARM, CarryDefIsUnused]>;
949def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
950 DPSoRegFrm, "rsc", " $dst, $a, $b",
951 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
952 Requires<[IsARM, CarryDefIsUnused]>;
953}
954
955// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +0000956let Defs = [CPSR], Uses = [CPSR] in {
957def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
958 DPFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000959 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
960 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng1e249e32009-06-25 20:59:23 +0000961def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
962 DPSoRegFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000963 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
964 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000965}
Evan Cheng2c614c52007-06-06 10:17:05 +0000966
Evan Chenga8e29892007-01-19 07:51:42 +0000967// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
968def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
969 (SUBri GPR:$src, so_imm_neg:$imm)>;
970
971//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
972// (SUBSri GPR:$src, so_imm_neg:$imm)>;
973//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
974// (SBCri GPR:$src, so_imm_neg:$imm)>;
975
976// Note: These are implemented in C++ code, because they have to generate
977// ADD/SUBrs instructions, which use a complex pattern that a xform function
978// cannot produce.
979// (mul X, 2^n+1) -> (add (X << n), X)
980// (mul X, 2^n-1) -> (rsb X, (X << n))
981
982
983//===----------------------------------------------------------------------===//
984// Bitwise Instructions.
985//
986
Jim Grosbach26421962008-10-14 20:36:24 +0000987defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +0000988 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000989defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +0000990 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000991defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +0000992 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000993defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000994 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000995
Evan Chengedda31c2008-11-05 18:35:52 +0000996def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
997 "mvn", " $dst, $src",
998 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
999def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
1000 "mvn", " $dst, $src",
1001 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +00001002let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +00001003def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1004 "mvn", " $dst, $imm",
1005 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001006
1007def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1008 (BICri GPR:$src, so_imm_not:$imm)>;
1009
1010//===----------------------------------------------------------------------===//
1011// Multiply Instructions.
1012//
1013
Evan Cheng8de898a2009-06-26 00:19:44 +00001014let isCommutable = 1 in
Evan Chengfbc9d412008-11-06 01:21:28 +00001015def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +00001016 "mul", " $dst, $a, $b",
1017 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001018
Evan Chengfbc9d412008-11-06 01:21:28 +00001019def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +00001020 "mla", " $dst, $a, $b, $c",
1021 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001022
Evan Chengedcbada2009-07-06 22:05:45 +00001023def MLS : AMul1I <0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1024 "mls", " $dst, $a, $b, $c",
1025 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1026 Requires<[IsARM, HasV6T2]>;
1027
Evan Chenga8e29892007-01-19 07:51:42 +00001028// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001029let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001030let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001031def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
1032 (ins GPR:$a, GPR:$b),
1033 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001034
Evan Chengfbc9d412008-11-06 01:21:28 +00001035def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
1036 (ins GPR:$a, GPR:$b),
1037 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001038}
Evan Chenga8e29892007-01-19 07:51:42 +00001039
1040// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001041def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
1042 (ins GPR:$a, GPR:$b),
1043 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001044
Evan Chengfbc9d412008-11-06 01:21:28 +00001045def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
1046 (ins GPR:$a, GPR:$b),
1047 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001048
Evan Chengfbc9d412008-11-06 01:21:28 +00001049def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1050 (ins GPR:$a, GPR:$b),
1051 "umaal", " $ldst, $hdst, $a, $b", []>,
1052 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001053} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001054
1055// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001056def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +00001057 "smmul", " $dst, $a, $b",
1058 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001059 Requires<[IsARM, HasV6]> {
1060 let Inst{7-4} = 0b0001;
1061 let Inst{15-12} = 0b1111;
1062}
Evan Cheng13ab0202007-07-10 18:08:01 +00001063
Evan Chengfbc9d412008-11-06 01:21:28 +00001064def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +00001065 "smmla", " $dst, $a, $b, $c",
1066 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001067 Requires<[IsARM, HasV6]> {
1068 let Inst{7-4} = 0b0001;
1069}
Evan Chenga8e29892007-01-19 07:51:42 +00001070
1071
Evan Chengfbc9d412008-11-06 01:21:28 +00001072def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +00001073 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001074 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001075 Requires<[IsARM, HasV6]> {
1076 let Inst{7-4} = 0b1101;
1077}
Evan Chenga8e29892007-01-19 07:51:42 +00001078
Raul Herbster37fb5b12007-08-30 23:25:47 +00001079multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001080 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001081 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001082 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1083 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001084 Requires<[IsARM, HasV5TE]> {
1085 let Inst{5} = 0;
1086 let Inst{6} = 0;
1087 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001088
Evan Chengeb4f52e2008-11-06 03:35:07 +00001089 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001090 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001091 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001092 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001093 Requires<[IsARM, HasV5TE]> {
1094 let Inst{5} = 0;
1095 let Inst{6} = 1;
1096 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001097
Evan Chengeb4f52e2008-11-06 03:35:07 +00001098 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001099 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001100 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001101 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001102 Requires<[IsARM, HasV5TE]> {
1103 let Inst{5} = 1;
1104 let Inst{6} = 0;
1105 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001106
Evan Chengeb4f52e2008-11-06 03:35:07 +00001107 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001108 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001109 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1110 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001111 Requires<[IsARM, HasV5TE]> {
1112 let Inst{5} = 1;
1113 let Inst{6} = 1;
1114 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001115
Evan Chengeb4f52e2008-11-06 03:35:07 +00001116 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001117 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001118 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001119 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001120 Requires<[IsARM, HasV5TE]> {
1121 let Inst{5} = 1;
1122 let Inst{6} = 0;
1123 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001124
Evan Chengeb4f52e2008-11-06 03:35:07 +00001125 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001126 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001127 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001128 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001129 Requires<[IsARM, HasV5TE]> {
1130 let Inst{5} = 1;
1131 let Inst{6} = 1;
1132 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001133}
1134
Raul Herbster37fb5b12007-08-30 23:25:47 +00001135
1136multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001137 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001138 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001139 [(set GPR:$dst, (add GPR:$acc,
1140 (opnode (sext_inreg GPR:$a, i16),
1141 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001142 Requires<[IsARM, HasV5TE]> {
1143 let Inst{5} = 0;
1144 let Inst{6} = 0;
1145 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001146
Evan Chengeb4f52e2008-11-06 03:35:07 +00001147 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001148 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001149 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001150 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001151 Requires<[IsARM, HasV5TE]> {
1152 let Inst{5} = 0;
1153 let Inst{6} = 1;
1154 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001155
Evan Chengeb4f52e2008-11-06 03:35:07 +00001156 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001157 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001158 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001159 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001160 Requires<[IsARM, HasV5TE]> {
1161 let Inst{5} = 1;
1162 let Inst{6} = 0;
1163 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001164
Evan Chengeb4f52e2008-11-06 03:35:07 +00001165 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001166 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001167 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1168 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001169 Requires<[IsARM, HasV5TE]> {
1170 let Inst{5} = 1;
1171 let Inst{6} = 1;
1172 }
Evan Chenga8e29892007-01-19 07:51:42 +00001173
Evan Chengeb4f52e2008-11-06 03:35:07 +00001174 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001175 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001176 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001177 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001178 Requires<[IsARM, HasV5TE]> {
1179 let Inst{5} = 0;
1180 let Inst{6} = 0;
1181 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001182
Evan Chengeb4f52e2008-11-06 03:35:07 +00001183 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001184 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001185 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001186 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001187 Requires<[IsARM, HasV5TE]> {
1188 let Inst{5} = 0;
1189 let Inst{6} = 1;
1190 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001191}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001192
Raul Herbster37fb5b12007-08-30 23:25:47 +00001193defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1194defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001195
Evan Chenga8e29892007-01-19 07:51:42 +00001196// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1197// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001198
Evan Chenga8e29892007-01-19 07:51:42 +00001199//===----------------------------------------------------------------------===//
1200// Misc. Arithmetic Instructions.
1201//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001202
Evan Cheng8b59db32008-11-07 01:41:35 +00001203def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001204 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001205 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1206 let Inst{7-4} = 0b0001;
1207 let Inst{11-8} = 0b1111;
1208 let Inst{19-16} = 0b1111;
1209}
Rafael Espindola199dd672006-10-17 13:13:23 +00001210
Evan Cheng8b59db32008-11-07 01:41:35 +00001211def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001212 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001213 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1214 let Inst{7-4} = 0b0011;
1215 let Inst{11-8} = 0b1111;
1216 let Inst{19-16} = 0b1111;
1217}
Rafael Espindola199dd672006-10-17 13:13:23 +00001218
Evan Cheng8b59db32008-11-07 01:41:35 +00001219def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001220 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001221 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001222 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1223 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1224 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1225 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001226 Requires<[IsARM, HasV6]> {
1227 let Inst{7-4} = 0b1011;
1228 let Inst{11-8} = 0b1111;
1229 let Inst{19-16} = 0b1111;
1230}
Rafael Espindola27185192006-09-29 21:20:16 +00001231
Evan Cheng8b59db32008-11-07 01:41:35 +00001232def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001233 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001234 [(set GPR:$dst,
1235 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001236 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1237 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001238 Requires<[IsARM, HasV6]> {
1239 let Inst{7-4} = 0b1011;
1240 let Inst{11-8} = 0b1111;
1241 let Inst{19-16} = 0b1111;
1242}
Rafael Espindola27185192006-09-29 21:20:16 +00001243
Evan Cheng8b59db32008-11-07 01:41:35 +00001244def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1245 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1246 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001247 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1248 (and (shl GPR:$src2, (i32 imm:$shamt)),
1249 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001250 Requires<[IsARM, HasV6]> {
1251 let Inst{6-4} = 0b001;
1252}
Rafael Espindola27185192006-09-29 21:20:16 +00001253
Evan Chenga8e29892007-01-19 07:51:42 +00001254// Alternate cases for PKHBT where identities eliminate some nodes.
1255def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1256 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1257def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1258 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001259
Rafael Espindolaa2845842006-10-05 16:48:49 +00001260
Evan Cheng8b59db32008-11-07 01:41:35 +00001261def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1262 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1263 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001264 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1265 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001266 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1267 let Inst{6-4} = 0b101;
1268}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001269
Evan Chenga8e29892007-01-19 07:51:42 +00001270// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1271// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001272def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001273 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1274def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1275 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1276 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001277
Evan Chenga8e29892007-01-19 07:51:42 +00001278//===----------------------------------------------------------------------===//
1279// Comparison Instructions...
1280//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001281
Jim Grosbach26421962008-10-14 20:36:24 +00001282defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001283 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001284defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001285 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001286
Evan Chenga8e29892007-01-19 07:51:42 +00001287// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001288defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001289 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001290defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001291 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001292
David Goodwinc0309b42009-06-29 15:33:01 +00001293defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1294 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1295defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1296 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001297
1298def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1299 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001300
David Goodwinc0309b42009-06-29 15:33:01 +00001301def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001302 (CMNri GPR:$src, so_imm_neg:$imm)>;
1303
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001304
Evan Chenga8e29892007-01-19 07:51:42 +00001305// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001306// FIXME: should be able to write a pattern for ARMcmov, but can't use
1307// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001308def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001309 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001310 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001311 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001312
Evan Chengd87293c2008-11-06 08:47:38 +00001313def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1314 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001315 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001316 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001317 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001318
Evan Chengd87293c2008-11-06 08:47:38 +00001319def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1320 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001321 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001322 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001323 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001324
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001325
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001326//===----------------------------------------------------------------------===//
1327// TLS Instructions
1328//
1329
1330// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001331let isCall = 1,
1332 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001333 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001334 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001335 [(set R0, ARMthread_pointer)]>;
1336}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001337
Evan Chenga8e29892007-01-19 07:51:42 +00001338//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001339// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001340// eh_sjlj_setjmp() is a three instruction sequence to store the return
1341// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001342// Since by its nature we may be coming from some other function to get
1343// here, and we're using the stack frame for the containing function to
1344// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001345// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001346// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001347// except for our own input by listing the relevant registers in Defs. By
1348// doing so, we also cause the prologue/epilogue code to actively preserve
1349// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001350let Defs =
1351 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1352 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001353 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001354 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1355 "add r0, pc, #4\n\t"
1356 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001357 "mov r0, #0 @ eh_setjmp", "",
1358 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001359}
1360
1361//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001362// Non-Instruction Patterns
1363//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001364
Evan Chenga8e29892007-01-19 07:51:42 +00001365// ConstantPool, GlobalAddress, and JumpTable
1366def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1367def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1368def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001369 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001370
Evan Chenga8e29892007-01-19 07:51:42 +00001371// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001372
Evan Chenga8e29892007-01-19 07:51:42 +00001373// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001374let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001375def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001376 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001377 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001378
Evan Chenga8e29892007-01-19 07:51:42 +00001379def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1380 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1381 (so_imm2part_2 imm:$RHS))>;
1382def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1383 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1384 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001385
Evan Chenga8e29892007-01-19 07:51:42 +00001386// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001387
Rafael Espindola24357862006-10-19 17:05:03 +00001388
Evan Chenga8e29892007-01-19 07:51:42 +00001389// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001390def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
1391 Requires<[IsNotDarwin]>;
1392def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
1393 Requires<[IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001394
Evan Chenga8e29892007-01-19 07:51:42 +00001395// zextload i1 -> zextload i8
1396def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001397
Evan Chenga8e29892007-01-19 07:51:42 +00001398// extload -> zextload
1399def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1400def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1401def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001402
Evan Cheng83b5cf02008-11-05 23:22:34 +00001403def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1404def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1405
Evan Cheng34b12d22007-01-19 20:27:35 +00001406// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001407def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1408 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001409 (SMULBB GPR:$a, GPR:$b)>;
1410def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1411 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001412def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1413 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001414 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001415def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001416 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001417def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1418 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001419 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001420def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001421 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001422def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1423 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001424 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001425def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001426 (SMULWB GPR:$a, GPR:$b)>;
1427
1428def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001429 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1430 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001431 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1432def : ARMV5TEPat<(add GPR:$acc,
1433 (mul sext_16_node:$a, sext_16_node:$b)),
1434 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1435def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001436 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1437 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001438 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1439def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001440 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001441 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1442def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001443 (mul (sra GPR:$a, (i32 16)),
1444 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001445 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1446def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001447 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001448 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1449def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001450 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1451 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001452 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1453def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001454 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001455 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1456
Evan Chenga8e29892007-01-19 07:51:42 +00001457//===----------------------------------------------------------------------===//
1458// Thumb Support
1459//
1460
1461include "ARMInstrThumb.td"
1462
1463//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001464// Thumb2 Support
1465//
1466
1467include "ARMInstrThumb2.td"
1468
1469//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001470// Floating Point Support
1471//
1472
1473include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001474
1475//===----------------------------------------------------------------------===//
1476// Advanced SIMD (NEON) Support
1477//
1478
1479include "ARMInstrNEON.td"