blob: c802286380dc9ed2427c9284a6545d581c1b1b12 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
142 * stmmac_clk_csr_set - dynamically set the MDC clock
143 * @priv: driver private structure
144 * Description: this is to dynamically set the MDC clock according to the csr
145 * clock input.
146 * Note:
147 * If a specific clk_csr value is passed from the platform
148 * this means that the CSR Clock Range selection cannot be
149 * changed at run-time and it is fixed (as reported in the driver
150 * documentation). Viceversa the driver will try to set the MDC
151 * clock dynamically according to the actual clock input.
152 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000153static void stmmac_clk_csr_set(struct stmmac_priv *priv)
154{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155 u32 clk_rate;
156
jpintof573c0b2017-01-09 12:35:09 +0000157 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000158
159 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000160 * for all other cases except for the below mentioned ones.
161 * For values higher than the IEEE 802.3 specified frequency
162 * we can not estimate the proper divider as it is not known
163 * the frequency of clk_csr_i. So we do not change the default
164 * divider.
165 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
167 if (clk_rate < CSR_F_35M)
168 priv->clk_csr = STMMAC_CSR_20_35M;
169 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
170 priv->clk_csr = STMMAC_CSR_35_60M;
171 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
172 priv->clk_csr = STMMAC_CSR_60_100M;
173 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
174 priv->clk_csr = STMMAC_CSR_100_150M;
175 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
176 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800177 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000178 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000179 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180}
181
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700182static void print_pkt(unsigned char *buf, int len)
183{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200184 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
185 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700187
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700188static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
189{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100190 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100191
192 if (priv->dirty_tx > priv->cur_tx)
193 avail = priv->dirty_tx - priv->cur_tx - 1;
194 else
195 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
196
197 return avail;
198}
199
200static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
201{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100202 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100203
204 if (priv->dirty_rx <= priv->cur_rx)
205 dirty = priv->cur_rx - priv->dirty_rx;
206 else
207 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
208
209 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100213 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000214 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100215 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200220 struct net_device *ndev = priv->dev;
221 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000222
223 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000224 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000225}
226
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000227/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100228 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000229 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100230 * Description: this function is to verify and enter in LPI mode in case of
231 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000233static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
234{
235 /* Check and enter in LPI mode */
236 if ((priv->dirty_tx == priv->cur_tx) &&
237 (priv->tx_path_in_lpi_mode == false))
jpintob4b7b772017-01-09 12:35:08 +0000238 priv->hw->mac->set_eee_mode(priv->hw,
239 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000240}
241
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000242/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100243 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244 * @priv: driver private structure
245 * Description: this function is to exit and disable EEE in case of
246 * LPI state is true. This is called by the xmit.
247 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000248void stmmac_disable_eee_mode(struct stmmac_priv *priv)
249{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500250 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251 del_timer_sync(&priv->eee_ctrl_timer);
252 priv->tx_path_in_lpi_mode = false;
253}
254
255/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100256 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000257 * @arg : data hook
258 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000259 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * then MAC Transmitter can be moved to LPI state.
261 */
262static void stmmac_eee_ctrl_timer(unsigned long arg)
263{
264 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
265
266 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200267 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000268}
269
270/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100271 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000272 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000273 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
275 * can also manage EEE, this function enable the LPI state and start related
276 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000277 */
278bool stmmac_eee_init(struct stmmac_priv *priv)
279{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200280 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100281 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000282 bool ret = false;
283
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200284 /* Using PCS we cannot dial with the phy registers at this stage
285 * so we do not support extra feature like EEE.
286 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200287 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
288 (priv->hw->pcs == STMMAC_PCS_TBI) ||
289 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200290 goto out;
291
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000292 /* MAC core supports the EEE feature. */
293 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100294 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100296 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200297 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 /* To manage at run-time if the EEE cannot be supported
299 * anymore (for example because the lp caps have been
300 * changed).
301 * In that case the driver disable own timers.
302 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100303 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100304 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100305 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100306 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500307 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 tx_lpi_timer);
309 }
310 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100311 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 goto out;
313 }
314 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200316 if (!priv->eee_active) {
317 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530318 setup_timer(&priv->eee_ctrl_timer,
319 stmmac_eee_ctrl_timer,
320 (unsigned long)priv);
321 mod_timer(&priv->eee_ctrl_timer,
322 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500324 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200325 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100326 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200327 }
328 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200329 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000330
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100332 spin_unlock_irqrestore(&priv->lock, flags);
333
LABBE Corentin38ddc592016-11-16 20:09:39 +0100334 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 }
336out:
337 return ret;
338}
339
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100340/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000341 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100342 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @skb : the socket buffer
344 * Description :
345 * This function will read timestamp from the descriptor & pass it to stack.
346 * and also perform some sanity checks.
347 */
348static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100349 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000350{
351 struct skb_shared_hwtstamps shhwtstamp;
352 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353
354 if (!priv->hwts_tx_en)
355 return;
356
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000357 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800358 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000359 return;
360
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100362 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
363 /* get the valid tstamp */
364 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000365
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100366 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
367 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100369 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
370 /* pass tstamp to stack */
371 skb_tstamp_tx(skb, &shhwtstamp);
372 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000373
374 return;
375}
376
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100377/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000378 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100379 * @p : descriptor pointer
380 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000381 * @skb : the socket buffer
382 * Description :
383 * This function will read received packet's timestamp from the descriptor
384 * and pass it to stack. It also perform some sanity checks.
385 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100386static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
387 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388{
389 struct skb_shared_hwtstamps *shhwtstamp = NULL;
390 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000391
392 if (!priv->hwts_rx_en)
393 return;
394
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100395 /* Check if timestamp is available */
396 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
397 /* For GMAC4, the valid timestamp is from CTX next desc. */
398 if (priv->plat->has_gmac4)
399 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
400 else
401 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100403 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
404 shhwtstamp = skb_hwtstamps(skb);
405 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
406 shhwtstamp->hwtstamp = ns_to_ktime(ns);
407 } else {
408 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
409 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000410}
411
412/**
413 * stmmac_hwtstamp_ioctl - control hardware timestamping.
414 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100415 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000416 * a proprietary structure used to pass information to the driver.
417 * Description:
418 * This function configures the MAC to enable/disable both outgoing(TX)
419 * and incoming(RX) packets time stamping based on user input.
420 * Return Value:
421 * 0 on success and an appropriate -ve integer on failure.
422 */
423static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
424{
425 struct stmmac_priv *priv = netdev_priv(dev);
426 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200427 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428 u64 temp = 0;
429 u32 ptp_v2 = 0;
430 u32 tstamp_all = 0;
431 u32 ptp_over_ipv4_udp = 0;
432 u32 ptp_over_ipv6_udp = 0;
433 u32 ptp_over_ethernet = 0;
434 u32 snap_type_sel = 0;
435 u32 ts_master_en = 0;
436 u32 ts_event_en = 0;
437 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800438 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000439
440 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
441 netdev_alert(priv->dev, "No support for HW time stamping\n");
442 priv->hwts_tx_en = 0;
443 priv->hwts_rx_en = 0;
444
445 return -EOPNOTSUPP;
446 }
447
448 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000449 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450 return -EFAULT;
451
LABBE Corentin38ddc592016-11-16 20:09:39 +0100452 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
453 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454
455 /* reserved for future extensions */
456 if (config.flags)
457 return -EINVAL;
458
Ben Hutchings5f3da322013-11-14 00:43:41 +0000459 if (config.tx_type != HWTSTAMP_TX_OFF &&
460 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000462
463 if (priv->adv_ts) {
464 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000466 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 config.rx_filter = HWTSTAMP_FILTER_NONE;
468 break;
469
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
473 /* take time stamp for all event messages */
474 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
475
476 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
477 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
478 break;
479
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000481 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
483 /* take time stamp for SYNC messages only */
484 ts_event_en = PTP_TCR_TSEVNTENA;
485
486 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
487 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
488 break;
489
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000490 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000491 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000492 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
493 /* take time stamp for Delay_Req messages only */
494 ts_master_en = PTP_TCR_TSMSTRENA;
495 ts_event_en = PTP_TCR_TSEVNTENA;
496
497 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
498 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
499 break;
500
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000501 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000502 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
504 ptp_v2 = PTP_TCR_TSVER2ENA;
505 /* take time stamp for all event messages */
506 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
507
508 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
509 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
510 break;
511
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000512 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000513 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
515 ptp_v2 = PTP_TCR_TSVER2ENA;
516 /* take time stamp for SYNC messages only */
517 ts_event_en = PTP_TCR_TSEVNTENA;
518
519 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
520 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
521 break;
522
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000523 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
526 ptp_v2 = PTP_TCR_TSVER2ENA;
527 /* take time stamp for Delay_Req messages only */
528 ts_master_en = PTP_TCR_TSMSTRENA;
529 ts_event_en = PTP_TCR_TSEVNTENA;
530
531 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
532 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
533 break;
534
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000535 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000536 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000537 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
538 ptp_v2 = PTP_TCR_TSVER2ENA;
539 /* take time stamp for all event messages */
540 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
541
542 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
543 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
544 ptp_over_ethernet = PTP_TCR_TSIPENA;
545 break;
546
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000548 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000549 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
550 ptp_v2 = PTP_TCR_TSVER2ENA;
551 /* take time stamp for SYNC messages only */
552 ts_event_en = PTP_TCR_TSEVNTENA;
553
554 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
555 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
556 ptp_over_ethernet = PTP_TCR_TSIPENA;
557 break;
558
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000560 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000561 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
562 ptp_v2 = PTP_TCR_TSVER2ENA;
563 /* take time stamp for Delay_Req messages only */
564 ts_master_en = PTP_TCR_TSMSTRENA;
565 ts_event_en = PTP_TCR_TSEVNTENA;
566
567 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
568 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
569 ptp_over_ethernet = PTP_TCR_TSIPENA;
570 break;
571
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000573 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 config.rx_filter = HWTSTAMP_FILTER_ALL;
575 tstamp_all = PTP_TCR_TSENALL;
576 break;
577
578 default:
579 return -ERANGE;
580 }
581 } else {
582 switch (config.rx_filter) {
583 case HWTSTAMP_FILTER_NONE:
584 config.rx_filter = HWTSTAMP_FILTER_NONE;
585 break;
586 default:
587 /* PTP v1, UDP, any kind of event packet */
588 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
589 break;
590 }
591 }
592 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000593 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000594
595 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100596 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 else {
598 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 tstamp_all | ptp_v2 | ptp_over_ethernet |
600 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
601 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100602 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000603
604 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800605 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000606 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100607 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800608 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609
610 /* calculate default added value:
611 * formula is :
612 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800613 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000614 */
Phil Reid19d857c2015-12-14 11:32:01 +0800615 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000616 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100617 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 priv->default_addend);
619
620 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200621 ktime_get_real_ts64(&now);
622
623 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100624 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 now.tv_nsec);
626 }
627
628 return copy_to_user(ifr->ifr_data, &config,
629 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
630}
631
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000632/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100633 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000634 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100635 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000639static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000641 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
642 return -EOPNOTSUPP;
643
Vince Bridgers7cd01392013-12-20 11:19:34 -0600644 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200645 /* Check if adv_ts can be enabled for dwmac 4.x core */
646 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
647 priv->adv_ts = 1;
648 /* Dwmac 3.x core with extend_desc can support adv_ts */
649 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600650 priv->adv_ts = 1;
651
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200652 if (priv->dma_cap.time_stamp)
653 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600654
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 if (priv->adv_ts)
656 netdev_info(priv->dev,
657 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000658
659 priv->hw->ptp = &stmmac_ptp;
660 priv->hwts_tx_en = 0;
661 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000662
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200663 stmmac_ptp_register(priv);
664
665 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000666}
667
668static void stmmac_release_ptp(struct stmmac_priv *priv)
669{
jpintof573c0b2017-01-09 12:35:09 +0000670 if (priv->plat->clk_ptp_ref)
671 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000672 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673}
674
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700675/**
Joao Pinto29feff32017-03-10 18:24:56 +0000676 * stmmac_mac_flow_ctrl - Configure flow control in all queues
677 * @priv: driver private structure
678 * Description: It is used for configuring the flow control in all queues
679 */
680static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
681{
682 u32 tx_cnt = priv->plat->tx_queues_to_use;
683
684 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
685 priv->pause, tx_cnt);
686}
687
688/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100689 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100691 * Description: this is the helper called by the physical abstraction layer
692 * drivers to communicate the phy link status. According the speed and duplex
693 * this driver can invoke registered glue-logic as well.
694 * It also invoke the eee initialization because it could happen when switch
695 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700696 */
697static void stmmac_adjust_link(struct net_device *dev)
698{
699 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200700 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700701 unsigned long flags;
702 int new_state = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700703
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100704 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700705 return;
706
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700707 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000708
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700709 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000710 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700711
712 /* Now we make sure that we can be in full duplex mode.
713 * If not, we operate in half-duplex mode. */
714 if (phydev->duplex != priv->oldduplex) {
715 new_state = 1;
716 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000717 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700718 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000719 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700720 priv->oldduplex = phydev->duplex;
721 }
722 /* Flow Control operation */
723 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000724 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700725
726 if (phydev->speed != priv->speed) {
727 new_state = 1;
728 switch (phydev->speed) {
729 case 1000:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100730 if (priv->plat->has_gmac ||
731 priv->plat->has_gmac4)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000732 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733 break;
734 case 100:
LABBE Corentin9beae262017-02-15 10:46:43 +0100735 if (priv->plat->has_gmac ||
736 priv->plat->has_gmac4) {
737 ctrl |= priv->hw->link.port;
738 ctrl |= priv->hw->link.speed;
739 } else {
740 ctrl &= ~priv->hw->link.port;
741 }
742 break;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700743 case 10:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100744 if (priv->plat->has_gmac ||
745 priv->plat->has_gmac4) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000746 ctrl |= priv->hw->link.port;
LABBE Corentin9beae262017-02-15 10:46:43 +0100747 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700748 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000749 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700750 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751 break;
752 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100753 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100754 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100755 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700756 break;
757 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100758 if (phydev->speed != SPEED_UNKNOWN)
759 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700760 priv->speed = phydev->speed;
761 }
762
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000763 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700764
765 if (!priv->oldlink) {
766 new_state = 1;
767 priv->oldlink = 1;
768 }
769 } else if (priv->oldlink) {
770 new_state = 1;
771 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100772 priv->speed = SPEED_UNKNOWN;
773 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700774 }
775
776 if (new_state && netif_msg_link(priv))
777 phy_print_status(phydev);
778
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100779 spin_unlock_irqrestore(&priv->lock, flags);
780
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200781 if (phydev->is_pseudo_fixed_link)
782 /* Stop PHY layer to call the hook to adjust the link in case
783 * of a switch is attached to the stmmac driver.
784 */
785 phydev->irq = PHY_IGNORE_INTERRUPT;
786 else
787 /* At this stage, init the EEE if supported.
788 * Never called in case of fixed_link.
789 */
790 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700791}
792
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000793/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100794 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000795 * @priv: driver private structure
796 * Description: this is to verify if the HW supports the PCS.
797 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
798 * configured for the TBI, RTBI, or SGMII PHY interface.
799 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000800static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
801{
802 int interface = priv->plat->interface;
803
804 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900805 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
806 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
807 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
808 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100809 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200810 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900811 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100812 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200813 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000814 }
815 }
816}
817
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818/**
819 * stmmac_init_phy - PHY initialization
820 * @dev: net device structure
821 * Description: it initializes the driver's PHY state, and attaches the PHY
822 * to the mac driver.
823 * Return value:
824 * 0 on success
825 */
826static int stmmac_init_phy(struct net_device *dev)
827{
828 struct stmmac_priv *priv = netdev_priv(dev);
829 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000830 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000831 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000832 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000833 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100835 priv->speed = SPEED_UNKNOWN;
836 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700837
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700838 if (priv->plat->phy_node) {
839 phydev = of_phy_connect(dev, priv->plat->phy_node,
840 &stmmac_adjust_link, 0, interface);
841 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200842 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
843 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000844
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700845 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
846 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100847 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100848 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700849
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700850 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
851 interface);
852 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700853
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300854 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100855 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300856 if (!phydev)
857 return -ENODEV;
858
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700859 return PTR_ERR(phydev);
860 }
861
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000862 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000863 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000864 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200865 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000866 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
867 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000868
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700869 /*
870 * Broken HW is sometimes missing the pull-up resistor on the
871 * MDIO line, which results in reads to non-existent devices returning
872 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
873 * device as well.
874 * Note: phydev->phy_id is the result of reading the UID PHY registers.
875 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700876 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700877 phy_disconnect(phydev);
878 return -ENODEV;
879 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100880
Florian Fainellic51e4242016-11-13 17:50:35 -0800881 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
882 * subsequent PHY polling, make sure we force a link transition if
883 * we have a UP/DOWN/UP transition
884 */
885 if (phydev->is_pseudo_fixed_link)
886 phydev->irq = PHY_POLL;
887
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100888 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700889 return 0;
890}
891
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000892static void stmmac_display_rings(struct stmmac_priv *priv)
893{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200894 void *head_rx, *head_tx;
895
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000896 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200897 head_rx = (void *)priv->dma_erx;
898 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000899 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200900 head_rx = (void *)priv->dma_rx;
901 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000902 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200903
904 /* Display Rx ring */
905 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
906 /* Display Tx ring */
907 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000908}
909
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000910static int stmmac_set_bfsize(int mtu, int bufsize)
911{
912 int ret = bufsize;
913
914 if (mtu >= BUF_SIZE_4KiB)
915 ret = BUF_SIZE_8KiB;
916 else if (mtu >= BUF_SIZE_2KiB)
917 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100918 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000919 ret = BUF_SIZE_2KiB;
920 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100921 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000922
923 return ret;
924}
925
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000926/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100927 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000928 * @priv: driver private structure
929 * Description: this function is called to clear the tx and rx descriptors
930 * in case of both basic and extended descriptors are used.
931 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000932static void stmmac_clear_descriptors(struct stmmac_priv *priv)
933{
934 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000935
936 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100937 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000938 if (priv->extend_desc)
939 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
940 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100941 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000942 else
943 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
944 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100945 (i == DMA_RX_SIZE - 1));
946 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000947 if (priv->extend_desc)
948 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
949 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100950 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000951 else
952 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
953 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100954 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000955}
956
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100957/**
958 * stmmac_init_rx_buffers - init the RX descriptor buffer.
959 * @priv: driver private structure
960 * @p: descriptor pointer
961 * @i: descriptor index
962 * @flags: gfp flag.
963 * Description: this function is called to allocate a receive buffer, perform
964 * the DMA mapping and init the descriptor.
965 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000966static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +0100967 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000968{
969 struct sk_buff *skb;
970
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530971 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200972 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100973 netdev_err(priv->dev,
974 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200975 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000976 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000977 priv->rx_skbuff[i] = skb;
978 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
979 priv->dma_buf_sz,
980 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200981 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100982 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200983 dev_kfree_skb_any(skb);
984 return -EINVAL;
985 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000986
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200987 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100988 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200989 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100990 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100992 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000993 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100994 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000995
996 return 0;
997}
998
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200999static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1000{
1001 if (priv->rx_skbuff[i]) {
1002 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1003 priv->dma_buf_sz, DMA_FROM_DEVICE);
1004 dev_kfree_skb_any(priv->rx_skbuff[i]);
1005 }
1006 priv->rx_skbuff[i] = NULL;
1007}
1008
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001009/**
1010 * init_dma_desc_rings - init the RX/TX descriptor rings
1011 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001012 * @flags: gfp flag.
1013 * Description: this function initializes the DMA RX/TX descriptors
LABBE Corentin8d45e422017-02-08 09:31:08 +01001014 * and allocates the socket buffers. It supports the chained and ring
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001015 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001016 */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001017static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001018{
1019 int i;
1020 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001021 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001022 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001023
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001024 if (priv->hw->mode->set_16kib_bfsize)
1025 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001026
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001027 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001028 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001029
Vince Bridgers2618abb2014-01-20 05:39:01 -06001030 priv->dma_buf_sz = bfsize;
1031
LABBE Corentinb3e51062016-11-16 20:09:41 +01001032 netif_dbg(priv, probe, priv->dev,
1033 "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1034 __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001035
LABBE Corentinb3e51062016-11-16 20:09:41 +01001036 /* RX INITIALIZATION */
1037 netif_dbg(priv, probe, priv->dev,
1038 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1039
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001040 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001041 struct dma_desc *p;
1042 if (priv->extend_desc)
1043 p = &((priv->dma_erx + i)->basic);
1044 else
1045 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001046
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001047 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001048 if (ret)
1049 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001050
LABBE Corentinb3e51062016-11-16 20:09:41 +01001051 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1052 priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
1053 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001054 }
1055 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001056 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001057 buf_sz = bfsize;
1058
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001059 /* Setup the chained descriptor addresses */
1060 if (priv->mode == STMMAC_CHAIN_MODE) {
1061 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001062 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001063 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001064 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001065 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001066 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001067 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001068 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001069 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001070 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001071 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001072 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001073
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001074 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001075 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001076 struct dma_desc *p;
1077 if (priv->extend_desc)
1078 p = &((priv->dma_etx + i)->basic);
1079 else
1080 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001081
1082 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1083 p->des0 = 0;
1084 p->des1 = 0;
1085 p->des2 = 0;
1086 p->des3 = 0;
1087 } else {
1088 p->des2 = 0;
1089 }
1090
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001091 priv->tx_skbuff_dma[i].buf = 0;
1092 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001093 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001094 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001095 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001096 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001097
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001098 priv->dirty_tx = 0;
1099 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001100 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001101
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001102 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001103
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104 if (netif_msg_hw(priv))
1105 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001106
1107 return 0;
1108err_init_rx_buffers:
1109 while (--i >= 0)
1110 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001111 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001112}
1113
1114static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1115{
1116 int i;
1117
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001118 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001119 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001120}
1121
1122static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1123{
1124 int i;
1125
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001126 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001127 if (priv->tx_skbuff_dma[i].buf) {
1128 if (priv->tx_skbuff_dma[i].map_as_page)
1129 dma_unmap_page(priv->device,
1130 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001131 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001132 DMA_TO_DEVICE);
1133 else
1134 dma_unmap_single(priv->device,
1135 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001136 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001137 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001138 }
1139
LABBE Corentin662ec2b2017-02-08 09:31:16 +01001140 if (priv->tx_skbuff[i]) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001141 dev_kfree_skb_any(priv->tx_skbuff[i]);
1142 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001143 priv->tx_skbuff_dma[i].buf = 0;
1144 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001145 }
1146 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001147}
1148
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001149/**
1150 * alloc_dma_desc_resources - alloc TX/RX resources.
1151 * @priv: private structure
1152 * Description: according to which descriptor can be used (extend or basic)
1153 * this function allocates the resources for TX and RX paths. In case of
1154 * reception, for example, it pre-allocated the RX socket buffer in order to
1155 * allow zero-copy mechanism.
1156 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001157static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1158{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001159 int ret = -ENOMEM;
1160
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001161 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001162 GFP_KERNEL);
1163 if (!priv->rx_skbuff_dma)
1164 return -ENOMEM;
1165
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001166 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001167 GFP_KERNEL);
1168 if (!priv->rx_skbuff)
1169 goto err_rx_skbuff;
1170
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001171 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001172 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001173 GFP_KERNEL);
1174 if (!priv->tx_skbuff_dma)
1175 goto err_tx_skbuff_dma;
1176
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001177 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001178 GFP_KERNEL);
1179 if (!priv->tx_skbuff)
1180 goto err_tx_skbuff;
1181
1182 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001183 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001184 sizeof(struct
1185 dma_extended_desc),
1186 &priv->dma_rx_phy,
1187 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001188 if (!priv->dma_erx)
1189 goto err_dma;
1190
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001191 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001192 sizeof(struct
1193 dma_extended_desc),
1194 &priv->dma_tx_phy,
1195 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001196 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001197 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001198 sizeof(struct dma_extended_desc),
1199 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001200 goto err_dma;
1201 }
1202 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001203 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001204 sizeof(struct dma_desc),
1205 &priv->dma_rx_phy,
1206 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001207 if (!priv->dma_rx)
1208 goto err_dma;
1209
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001210 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001211 sizeof(struct dma_desc),
1212 &priv->dma_tx_phy,
1213 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001214 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001215 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001216 sizeof(struct dma_desc),
1217 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001218 goto err_dma;
1219 }
1220 }
1221
1222 return 0;
1223
1224err_dma:
1225 kfree(priv->tx_skbuff);
1226err_tx_skbuff:
1227 kfree(priv->tx_skbuff_dma);
1228err_tx_skbuff_dma:
1229 kfree(priv->rx_skbuff);
1230err_rx_skbuff:
1231 kfree(priv->rx_skbuff_dma);
1232 return ret;
1233}
1234
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001235static void free_dma_desc_resources(struct stmmac_priv *priv)
1236{
1237 /* Release the DMA TX/RX socket buffers */
1238 dma_free_rx_skbufs(priv);
1239 dma_free_tx_skbufs(priv);
1240
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001241 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001242 if (!priv->extend_desc) {
1243 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001244 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001245 priv->dma_tx, priv->dma_tx_phy);
1246 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001247 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001248 priv->dma_rx, priv->dma_rx_phy);
1249 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001250 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001251 sizeof(struct dma_extended_desc),
1252 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001253 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001254 sizeof(struct dma_extended_desc),
1255 priv->dma_erx, priv->dma_rx_phy);
1256 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001257 kfree(priv->rx_skbuff_dma);
1258 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001259 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001260 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001261}
1262
1263/**
jpinto9eb12472016-12-28 12:57:48 +00001264 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1265 * @priv: driver private structure
1266 * Description: It is used for enabling the rx queues in the MAC
1267 */
1268static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1269{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001270 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1271 int queue;
1272 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001273
Joao Pinto4f6046f2017-03-10 18:24:54 +00001274 for (queue = 0; queue < rx_queues_count; queue++) {
1275 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1276 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1277 }
jpinto9eb12472016-12-28 12:57:48 +00001278}
1279
1280/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001281 * stmmac_start_rx_dma - start RX DMA channel
1282 * @priv: driver private structure
1283 * @chan: RX channel index
1284 * Description:
1285 * This starts a RX DMA channel
1286 */
1287static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1288{
1289 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1290 priv->hw->dma->start_rx(priv->ioaddr, chan);
1291}
1292
1293/**
1294 * stmmac_start_tx_dma - start TX DMA channel
1295 * @priv: driver private structure
1296 * @chan: TX channel index
1297 * Description:
1298 * This starts a TX DMA channel
1299 */
1300static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1301{
1302 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1303 priv->hw->dma->start_tx(priv->ioaddr, chan);
1304}
1305
1306/**
1307 * stmmac_stop_rx_dma - stop RX DMA channel
1308 * @priv: driver private structure
1309 * @chan: RX channel index
1310 * Description:
1311 * This stops a RX DMA channel
1312 */
1313static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1314{
1315 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1316 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1317}
1318
1319/**
1320 * stmmac_stop_tx_dma - stop TX DMA channel
1321 * @priv: driver private structure
1322 * @chan: TX channel index
1323 * Description:
1324 * This stops a TX DMA channel
1325 */
1326static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1327{
1328 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1329 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1330}
1331
1332/**
1333 * stmmac_start_all_dma - start all RX and TX DMA channels
1334 * @priv: driver private structure
1335 * Description:
1336 * This starts all the RX and TX DMA channels
1337 */
1338static void stmmac_start_all_dma(struct stmmac_priv *priv)
1339{
1340 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1341 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1342 u32 chan = 0;
1343
1344 for (chan = 0; chan < rx_channels_count; chan++)
1345 stmmac_start_rx_dma(priv, chan);
1346
1347 for (chan = 0; chan < tx_channels_count; chan++)
1348 stmmac_start_tx_dma(priv, chan);
1349}
1350
1351/**
1352 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1353 * @priv: driver private structure
1354 * Description:
1355 * This stops the RX and TX DMA channels
1356 */
1357static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1358{
1359 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1360 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1361 u32 chan = 0;
1362
1363 for (chan = 0; chan < rx_channels_count; chan++)
1364 stmmac_stop_rx_dma(priv, chan);
1365
1366 for (chan = 0; chan < tx_channels_count; chan++)
1367 stmmac_stop_tx_dma(priv, chan);
1368}
1369
1370/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001372 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001373 * Description: it is used for configuring the DMA operation mode register in
1374 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001375 */
1376static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1377{
Joao Pinto6deee222017-03-15 11:04:45 +00001378 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1379 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001380 int rxfifosz = priv->plat->rx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001381 u32 txmode = 0;
1382 u32 rxmode = 0;
1383 u32 chan = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001384
Thierry Reding11fbf812017-03-10 17:34:58 +01001385 if (rxfifosz == 0)
1386 rxfifosz = priv->dma_cap.rx_fifo_size;
1387
Joao Pinto6deee222017-03-15 11:04:45 +00001388 if (priv->plat->force_thresh_dma_mode) {
1389 txmode = tc;
1390 rxmode = tc;
1391 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001392 /*
1393 * In case of GMAC, SF mode can be enabled
1394 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001395 * 1) TX COE if actually supported
1396 * 2) There is no bugged Jumbo frame support
1397 * that needs to not insert csum in the TDES.
1398 */
Joao Pinto6deee222017-03-15 11:04:45 +00001399 txmode = SF_DMA_MODE;
1400 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001401 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001402 } else {
1403 txmode = tc;
1404 rxmode = SF_DMA_MODE;
1405 }
1406
1407 /* configure all channels */
1408 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1409 for (chan = 0; chan < rx_channels_count; chan++)
1410 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1411 rxfifosz);
1412
1413 for (chan = 0; chan < tx_channels_count; chan++)
1414 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1415 } else {
1416 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001417 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001418 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001419}
1420
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001422 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001423 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001424 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001425 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001426static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001427{
Beniamino Galvani38979572015-01-21 19:07:27 +01001428 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001429 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001430
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001431 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001432
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001433 priv->xstats.tx_clean++;
1434
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001435 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001436 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001437 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001438 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001439
1440 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001441 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001442 else
1443 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001444
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001445 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001446 &priv->xstats, p,
1447 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001448 /* Check if the descriptor is owned by the DMA */
1449 if (unlikely(status & tx_dma_own))
1450 break;
1451
1452 /* Just consider the last segment and ...*/
1453 if (likely(!(status & tx_not_ls))) {
1454 /* ... verify the status error condition */
1455 if (unlikely(status & tx_err)) {
1456 priv->dev->stats.tx_errors++;
1457 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001458 priv->dev->stats.tx_packets++;
1459 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001460 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001461 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001462 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001463
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001464 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1465 if (priv->tx_skbuff_dma[entry].map_as_page)
1466 dma_unmap_page(priv->device,
1467 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001468 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001469 DMA_TO_DEVICE);
1470 else
1471 dma_unmap_single(priv->device,
1472 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001473 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001474 DMA_TO_DEVICE);
1475 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001476 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001477 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001478 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001479
1480 if (priv->hw->mode->clean_desc3)
1481 priv->hw->mode->clean_desc3(priv, p);
1482
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001483 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001484 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001485
1486 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001487 pkts_compl++;
1488 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001489 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001490 priv->tx_skbuff[entry] = NULL;
1491 }
1492
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001493 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001494
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001495 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001496 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001497 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001498
1499 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1500
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001501 if (unlikely(netif_queue_stopped(priv->dev) &&
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001502 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1503 netif_dbg(priv, tx_done, priv->dev,
1504 "%s: restart transmit\n", __func__);
1505 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001506 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001507
1508 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1509 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001510 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001511 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001512 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001513}
1514
Joao Pinto4f513ec2017-03-15 11:04:46 +00001515static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001516{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001517 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001518}
1519
Joao Pinto4f513ec2017-03-15 11:04:46 +00001520static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001521{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001522 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001523}
1524
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001525/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001526 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001527 * @priv: driver private structure
Joao Pinto4e593262017-03-15 11:04:48 +00001528 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001529 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001530 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001531 */
Joao Pinto4e593262017-03-15 11:04:48 +00001532static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001533{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001534 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001535 netif_stop_queue(priv->dev);
1536
Joao Pintoae4f0d42017-03-15 11:04:47 +00001537 stmmac_stop_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001538 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001539 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001540 if (priv->extend_desc)
1541 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1542 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001543 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001544 else
1545 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1546 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001547 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001548 priv->dirty_tx = 0;
1549 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001550 netdev_reset_queue(priv->dev);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001551 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001552
1553 priv->dev->stats.tx_errors++;
1554 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001555}
1556
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001557/**
Joao Pinto6deee222017-03-15 11:04:45 +00001558 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1559 * @priv: driver private structure
1560 * @txmode: TX operating mode
1561 * @rxmode: RX operating mode
1562 * @chan: channel index
1563 * Description: it is used for configuring of the DMA operation mode in
1564 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1565 * mode.
1566 */
1567static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1568 u32 rxmode, u32 chan)
1569{
1570 int rxfifosz = priv->plat->rx_fifo_size;
1571
1572 if (rxfifosz == 0)
1573 rxfifosz = priv->dma_cap.rx_fifo_size;
1574
1575 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1576 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1577 rxfifosz);
1578 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1579 } else {
1580 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1581 rxfifosz);
1582 }
1583}
1584
1585/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001586 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001587 * @priv: driver private structure
1588 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001589 * It calls the dwmac dma routine and schedule poll method in case of some
1590 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001591 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001592static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001593{
Joao Pintod62a1072017-03-15 11:04:49 +00001594 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001595 int status;
Joao Pintod62a1072017-03-15 11:04:49 +00001596 u32 chan;
Joao Pinto68e5cfa2017-03-13 10:36:29 +00001597
Joao Pintod62a1072017-03-15 11:04:49 +00001598 for (chan = 0; chan < tx_channel_count; chan++) {
1599 status = priv->hw->dma->dma_interrupt(priv->ioaddr,
1600 &priv->xstats, chan);
1601 if (likely((status & handle_rx)) || (status & handle_tx)) {
1602 if (likely(napi_schedule_prep(&priv->napi))) {
1603 stmmac_disable_dma_irq(priv, chan);
1604 __napi_schedule(&priv->napi);
1605 }
1606 }
1607
1608 if (unlikely(status & tx_hard_error_bump_tc)) {
1609 /* Try to bump up the dma threshold on this failure */
1610 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1611 (tc <= 256)) {
1612 tc += 64;
1613 if (priv->plat->force_thresh_dma_mode)
1614 stmmac_set_dma_operation_mode(priv,
1615 tc,
1616 tc,
1617 chan);
1618 else
1619 stmmac_set_dma_operation_mode(priv,
1620 tc,
1621 SF_DMA_MODE,
1622 chan);
1623 priv->xstats.threshold = tc;
1624 }
1625 } else if (unlikely(status == tx_hard_error)) {
1626 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001627 }
1628 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001629}
1630
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001631/**
1632 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1633 * @priv: driver private structure
1634 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1635 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001636static void stmmac_mmc_setup(struct stmmac_priv *priv)
1637{
1638 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001639 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001640
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001641 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1642 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001643 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001644 } else {
1645 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001646 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001647 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001648
1649 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001650
1651 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001652 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001653 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1654 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001655 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001656}
1657
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001658/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001659 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001660 * @priv: driver private structure
1661 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001662 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1663 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001664 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001665static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1666{
1667 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001668 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001669
1670 /* GMAC older than 3.50 has no extended descriptors */
1671 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001672 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001673 priv->extend_desc = 1;
1674 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001675 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001676
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001677 priv->hw->desc = &enh_desc_ops;
1678 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001679 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001680 priv->hw->desc = &ndesc_ops;
1681 }
1682}
1683
1684/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001685 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001686 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001687 * Description:
1688 * new GMAC chip generations have a new register to indicate the
1689 * presence of the optional feature/functions.
1690 * This can be also used to override the value passed through the
1691 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001692 */
1693static int stmmac_get_hw_features(struct stmmac_priv *priv)
1694{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001695 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001696
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001697 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001698 priv->hw->dma->get_hw_feature(priv->ioaddr,
1699 &priv->dma_cap);
1700 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001701 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001702
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001703 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001704}
1705
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001706/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001707 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001708 * @priv: driver private structure
1709 * Description:
1710 * it is to verify if the MAC address is valid, in case of failures it
1711 * generates a random MAC address
1712 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001713static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1714{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001715 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001716 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001717 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001718 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001719 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001720 netdev_info(priv->dev, "device MAC address %pM\n",
1721 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001722 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001723}
1724
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001725/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001726 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001727 * @priv: driver private structure
1728 * Description:
1729 * It inits the DMA invoking the specific MAC/GMAC callback.
1730 * Some DMA parameters can be passed from the platform;
1731 * in case of these are not passed a default is kept for the MAC or GMAC.
1732 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001733static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1734{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001735 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1736 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1737 u32 dummy_dma_rx_phy = 0;
1738 u32 dummy_dma_tx_phy = 0;
1739 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001740 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001741 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001742
Niklas Cassela332e2f2016-12-07 15:20:05 +01001743 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
1744 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001745 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001746 }
1747
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001748 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1749 atds = 1;
1750
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001751 ret = priv->hw->dma->reset(priv->ioaddr);
1752 if (ret) {
1753 dev_err(priv->device, "Failed to reset the dma\n");
1754 return ret;
1755 }
1756
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001757 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001758 /* DMA Configuration */
1759 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
1760 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001761
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001762 /* DMA RX Channel Configuration */
1763 for (chan = 0; chan < rx_channels_count; chan++) {
1764 priv->hw->dma->init_rx_chan(priv->ioaddr,
1765 priv->plat->dma_cfg,
1766 priv->dma_rx_phy, chan);
1767
1768 priv->rx_tail_addr = priv->dma_rx_phy +
1769 (DMA_RX_SIZE * sizeof(struct dma_desc));
1770 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
1771 priv->rx_tail_addr,
1772 chan);
1773 }
1774
1775 /* DMA TX Channel Configuration */
1776 for (chan = 0; chan < tx_channels_count; chan++) {
1777 priv->hw->dma->init_chan(priv->ioaddr,
1778 priv->plat->dma_cfg,
1779 chan);
1780
1781 priv->hw->dma->init_tx_chan(priv->ioaddr,
1782 priv->plat->dma_cfg,
1783 priv->dma_tx_phy, chan);
1784
1785 priv->tx_tail_addr = priv->dma_tx_phy +
1786 (DMA_TX_SIZE * sizeof(struct dma_desc));
1787 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
1788 priv->tx_tail_addr,
1789 chan);
1790 }
1791 } else {
1792 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
1793 priv->dma_tx_phy, priv->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001794 }
1795
1796 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001797 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1798
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001799 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001800}
1801
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001802/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001803 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001804 * @data: data pointer
1805 * Description:
1806 * This is the timer handler to directly invoke the stmmac_tx_clean.
1807 */
1808static void stmmac_tx_timer(unsigned long data)
1809{
1810 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1811
1812 stmmac_tx_clean(priv);
1813}
1814
1815/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001816 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001817 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001818 * Description:
1819 * This inits the transmit coalesce parameters: i.e. timer rate,
1820 * timer handler and default threshold used for enabling the
1821 * interrupt on completion bit.
1822 */
1823static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1824{
1825 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1826 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1827 init_timer(&priv->txtimer);
1828 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1829 priv->txtimer.data = (unsigned long)priv;
1830 priv->txtimer.function = stmmac_tx_timer;
1831 add_timer(&priv->txtimer);
1832}
1833
Joao Pinto4854ab92017-03-15 11:04:51 +00001834static void stmmac_set_rings_length(struct stmmac_priv *priv)
1835{
1836 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1837 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1838 u32 chan;
1839
1840 /* set TX ring length */
1841 if (priv->hw->dma->set_tx_ring_len) {
1842 for (chan = 0; chan < tx_channels_count; chan++)
1843 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1844 (DMA_TX_SIZE - 1), chan);
1845 }
1846
1847 /* set RX ring length */
1848 if (priv->hw->dma->set_rx_ring_len) {
1849 for (chan = 0; chan < rx_channels_count; chan++)
1850 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1851 (DMA_RX_SIZE - 1), chan);
1852 }
1853}
1854
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001855/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00001856 * stmmac_set_tx_queue_weight - Set TX queue weight
1857 * @priv: driver private structure
1858 * Description: It is used for setting TX queues weight
1859 */
1860static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
1861{
1862 u32 tx_queues_count = priv->plat->tx_queues_to_use;
1863 u32 weight;
1864 u32 queue;
1865
1866 for (queue = 0; queue < tx_queues_count; queue++) {
1867 weight = priv->plat->tx_queues_cfg[queue].weight;
1868 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
1869 }
1870}
1871
1872/**
Joao Pinto19d91872017-03-10 18:24:59 +00001873 * stmmac_configure_cbs - Configure CBS in TX queue
1874 * @priv: driver private structure
1875 * Description: It is used for configuring CBS in AVB TX queues
1876 */
1877static void stmmac_configure_cbs(struct stmmac_priv *priv)
1878{
1879 u32 tx_queues_count = priv->plat->tx_queues_to_use;
1880 u32 mode_to_use;
1881 u32 queue;
1882
1883 for (queue = 0; queue < tx_queues_count; queue++) {
1884 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
1885 if (mode_to_use == MTL_QUEUE_DCB)
1886 continue;
1887
1888 priv->hw->mac->config_cbs(priv->hw,
1889 priv->plat->tx_queues_cfg[queue].send_slope,
1890 priv->plat->tx_queues_cfg[queue].idle_slope,
1891 priv->plat->tx_queues_cfg[queue].high_credit,
1892 priv->plat->tx_queues_cfg[queue].low_credit,
1893 queue);
1894 }
1895}
1896
1897/**
Joao Pintod43042f2017-03-10 18:24:55 +00001898 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
1899 * @priv: driver private structure
1900 * Description: It is used for mapping RX queues to RX dma channels
1901 */
1902static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
1903{
1904 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1905 u32 queue;
1906 u32 chan;
1907
1908 for (queue = 0; queue < rx_queues_count; queue++) {
1909 chan = priv->plat->rx_queues_cfg[queue].chan;
1910 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
1911 }
1912}
1913
1914/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001915 * stmmac_mtl_configuration - Configure MTL
1916 * @priv: driver private structure
1917 * Description: It is used for configurring MTL
1918 */
1919static void stmmac_mtl_configuration(struct stmmac_priv *priv)
1920{
1921 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1922 u32 tx_queues_count = priv->plat->tx_queues_to_use;
1923
Joao Pinto6a3a7192017-03-10 18:24:53 +00001924 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
1925 stmmac_set_tx_queue_weight(priv);
1926
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001927 /* Configure MTL RX algorithms */
1928 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
1929 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
1930 priv->plat->rx_sched_algorithm);
1931
1932 /* Configure MTL TX algorithms */
1933 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
1934 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
1935 priv->plat->tx_sched_algorithm);
1936
Joao Pinto19d91872017-03-10 18:24:59 +00001937 /* Configure CBS in AVB TX queues */
1938 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
1939 stmmac_configure_cbs(priv);
1940
Joao Pintod43042f2017-03-10 18:24:55 +00001941 /* Map RX MTL to DMA channels */
1942 if (rx_queues_count > 1 && priv->hw->mac->map_mtl_to_dma)
1943 stmmac_rx_queue_dma_chan_map(priv);
1944
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001945 /* Enable MAC RX Queues */
1946 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_enable)
1947 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00001948
1949 /* Set the HW DMA mode and the COE */
1950 stmmac_dma_operation_mode(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001951}
1952
1953/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001954 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001955 * @dev : pointer to the device structure.
1956 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001957 * this is the main function to setup the HW in a usable state because the
1958 * dma engine is reset, the core registers are configured (e.g. AXI,
1959 * Checksum features, timers). The DMA is ready to start receiving and
1960 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001961 * Return value:
1962 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1963 * file on failure.
1964 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001965static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001966{
1967 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00001968 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00001969 u32 tx_cnt = priv->plat->tx_queues_to_use;
1970 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001971 int ret;
1972
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001973 /* DMA initialization and SW reset */
1974 ret = stmmac_init_dma_engine(priv);
1975 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001976 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1977 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001978 return ret;
1979 }
1980
1981 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001982 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001983
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001984 /* PS and related bits will be programmed according to the speed */
1985 if (priv->hw->pcs) {
1986 int speed = priv->plat->mac_port_sel_speed;
1987
1988 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1989 (speed == SPEED_1000)) {
1990 priv->hw->ps = speed;
1991 } else {
1992 dev_warn(priv->device, "invalid port speed\n");
1993 priv->hw->ps = 0;
1994 }
1995 }
1996
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001997 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001998 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001999
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002000 /* Initialize MTL*/
2001 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2002 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002003
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002004 ret = priv->hw->mac->rx_ipc(priv->hw);
2005 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002006 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002007 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002008 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002009 }
2010
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002011 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002012 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2013 stmmac_dwmac4_set_mac(priv->ioaddr, true);
2014 else
2015 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002016
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002017 stmmac_mmc_setup(priv);
2018
Huacai Chenfe1319292014-12-19 22:38:18 +08002019 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002020 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2021 if (ret < 0)
2022 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2023
Huacai Chenfe1319292014-12-19 22:38:18 +08002024 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002025 if (ret == -EOPNOTSUPP)
2026 netdev_warn(priv->dev, "PTP not supported by HW\n");
2027 else if (ret)
2028 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002029 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002030
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002031#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002032 ret = stmmac_init_fs(dev);
2033 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002034 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2035 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002036#endif
2037 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002038 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002039
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002040 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2041
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002042 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2043 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002044 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002045 }
2046
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002047 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002048 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002049
Joao Pinto4854ab92017-03-15 11:04:51 +00002050 /* set TX and RX rings length */
2051 stmmac_set_rings_length(priv);
2052
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002053 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002054 if (priv->tso) {
2055 for (chan = 0; chan < tx_cnt; chan++)
2056 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2057 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002058
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002059 return 0;
2060}
2061
Thierry Redingc66f6c32017-03-10 17:34:55 +01002062static void stmmac_hw_teardown(struct net_device *dev)
2063{
2064 struct stmmac_priv *priv = netdev_priv(dev);
2065
2066 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2067}
2068
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002069/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002070 * stmmac_open - open entry point of the driver
2071 * @dev : pointer to the device structure.
2072 * Description:
2073 * This function is the open entry point of the driver.
2074 * Return value:
2075 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2076 * file on failure.
2077 */
2078static int stmmac_open(struct net_device *dev)
2079{
2080 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002081 int ret;
2082
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002083 stmmac_check_ether_addr(priv);
2084
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002085 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2086 priv->hw->pcs != STMMAC_PCS_TBI &&
2087 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002088 ret = stmmac_init_phy(dev);
2089 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002090 netdev_err(priv->dev,
2091 "%s: Cannot attach to PHY (error: %d)\n",
2092 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002093 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002094 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002095 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002096
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002097 /* Extra statistics */
2098 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2099 priv->xstats.threshold = tc;
2100
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002101 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002102 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002103
Tobias Klauser7262b7b2014-02-22 13:09:03 +01002104 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00002105 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002106 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2107 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00002108 goto dma_desc_error;
2109 }
2110
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01002111 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2112 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002113 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2114 __func__);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01002115 goto init_error;
2116 }
2117
Huacai Chenfe1319292014-12-19 22:38:18 +08002118 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002119 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002120 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002121 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002122 }
2123
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01002124 stmmac_init_tx_coalesce(priv);
2125
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002126 if (dev->phydev)
2127 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002128
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002129 /* Request the IRQ lines */
2130 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002131 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002132 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002133 netdev_err(priv->dev,
2134 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2135 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002136 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002137 }
2138
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002139 /* Request the Wake IRQ in case of another line is used for WoL */
2140 if (priv->wol_irq != dev->irq) {
2141 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2142 IRQF_SHARED, dev->name, dev);
2143 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002144 netdev_err(priv->dev,
2145 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2146 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002147 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002148 }
2149 }
2150
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002151 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002152 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002153 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2154 dev->name, dev);
2155 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002156 netdev_err(priv->dev,
2157 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2158 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002159 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002160 }
2161 }
2162
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002163 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002164 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002165
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002167
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002168lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002169 if (priv->wol_irq != dev->irq)
2170 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002171wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002172 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002173irq_error:
2174 if (dev->phydev)
2175 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002176
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002177 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002178 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002179init_error:
2180 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002181dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002182 if (dev->phydev)
2183 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002184
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002185 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002186}
2187
2188/**
2189 * stmmac_release - close entry point of the driver
2190 * @dev : device pointer.
2191 * Description:
2192 * This is the stop entry point of the driver.
2193 */
2194static int stmmac_release(struct net_device *dev)
2195{
2196 struct stmmac_priv *priv = netdev_priv(dev);
2197
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002198 if (priv->eee_enabled)
2199 del_timer_sync(&priv->eee_ctrl_timer);
2200
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002201 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002202 if (dev->phydev) {
2203 phy_stop(dev->phydev);
2204 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002205 }
2206
2207 netif_stop_queue(dev);
2208
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002209 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002210
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002211 del_timer_sync(&priv->txtimer);
2212
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002213 /* Free the IRQ lines */
2214 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002215 if (priv->wol_irq != dev->irq)
2216 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002217 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002218 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002219
2220 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002221 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002222
2223 /* Release and free the Rx/Tx resources */
2224 free_dma_desc_resources(priv);
2225
avisconti19449bf2010-10-25 18:58:14 +00002226 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002227 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002228
2229 netif_carrier_off(dev);
2230
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002231#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002232 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002233#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002234
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002235 stmmac_release_ptp(priv);
2236
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002237 return 0;
2238}
2239
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002240/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002241 * stmmac_tso_allocator - close entry point of the driver
2242 * @priv: driver private structure
2243 * @des: buffer start address
2244 * @total_len: total length to fill in descriptors
2245 * @last_segmant: condition for the last descriptor
2246 * Description:
2247 * This function fills descriptor and request new descriptors according to
2248 * buffer length to fill
2249 */
2250static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2251 int total_len, bool last_segment)
2252{
2253 struct dma_desc *desc;
2254 int tmp_len;
2255 u32 buff_size;
2256
2257 tmp_len = total_len;
2258
2259 while (tmp_len > 0) {
2260 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2261 desc = priv->dma_tx + priv->cur_tx;
2262
Michael Weiserf8be0d72016-11-14 18:58:05 +01002263 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002264 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2265 TSO_MAX_BUFF_SIZE : tmp_len;
2266
2267 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2268 0, 1,
2269 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
2270 0, 0);
2271
2272 tmp_len -= TSO_MAX_BUFF_SIZE;
2273 }
2274}
2275
2276/**
2277 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2278 * @skb : the socket buffer
2279 * @dev : device pointer
2280 * Description: this is the transmit function that is called on TSO frames
2281 * (support available on GMAC4 and newer chips).
2282 * Diagram below show the ring programming in case of TSO frames:
2283 *
2284 * First Descriptor
2285 * --------
2286 * | DES0 |---> buffer1 = L2/L3/L4 header
2287 * | DES1 |---> TCP Payload (can continue on next descr...)
2288 * | DES2 |---> buffer 1 and 2 len
2289 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2290 * --------
2291 * |
2292 * ...
2293 * |
2294 * --------
2295 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2296 * | DES1 | --|
2297 * | DES2 | --> buffer 1 and 2 len
2298 * | DES3 |
2299 * --------
2300 *
2301 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2302 */
2303static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2304{
2305 u32 pay_len, mss;
2306 int tmp_pay_len = 0;
2307 struct stmmac_priv *priv = netdev_priv(dev);
2308 int nfrags = skb_shinfo(skb)->nr_frags;
2309 unsigned int first_entry, des;
2310 struct dma_desc *desc, *first, *mss_desc = NULL;
2311 u8 proto_hdr_len;
2312 int i;
2313
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002314 /* Compute header lengths */
2315 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2316
2317 /* Desc availability based on threshold should be enough safe */
2318 if (unlikely(stmmac_tx_avail(priv) <
2319 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2320 if (!netif_queue_stopped(dev)) {
2321 netif_stop_queue(dev);
2322 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002323 netdev_err(priv->dev,
2324 "%s: Tx Ring full when queue awake\n",
2325 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002326 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002327 return NETDEV_TX_BUSY;
2328 }
2329
2330 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2331
2332 mss = skb_shinfo(skb)->gso_size;
2333
2334 /* set new MSS value if needed */
2335 if (mss != priv->mss) {
2336 mss_desc = priv->dma_tx + priv->cur_tx;
2337 priv->hw->desc->set_mss(mss_desc, mss);
2338 priv->mss = mss;
2339 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2340 }
2341
2342 if (netif_msg_tx_queued(priv)) {
2343 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2344 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2345 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2346 skb->data_len);
2347 }
2348
2349 first_entry = priv->cur_tx;
2350
2351 desc = priv->dma_tx + first_entry;
2352 first = desc;
2353
2354 /* first descriptor: fill Headers on Buf1 */
2355 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2356 DMA_TO_DEVICE);
2357 if (dma_mapping_error(priv->device, des))
2358 goto dma_map_err;
2359
2360 priv->tx_skbuff_dma[first_entry].buf = des;
2361 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2362 priv->tx_skbuff[first_entry] = skb;
2363
Michael Weiserf8be0d72016-11-14 18:58:05 +01002364 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002365
2366 /* Fill start of payload in buff2 of first descriptor */
2367 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002368 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002369
2370 /* If needed take extra descriptors to fill the remaining payload */
2371 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2372
2373 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2374
2375 /* Prepare fragments */
2376 for (i = 0; i < nfrags; i++) {
2377 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2378
2379 des = skb_frag_dma_map(priv->device, frag, 0,
2380 skb_frag_size(frag),
2381 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002382 if (dma_mapping_error(priv->device, des))
2383 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002384
2385 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2386 (i == nfrags - 1));
2387
2388 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2389 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2390 priv->tx_skbuff[priv->cur_tx] = NULL;
2391 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2392 }
2393
2394 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2395
2396 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2397
2398 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002399 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2400 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002401 netif_stop_queue(dev);
2402 }
2403
2404 dev->stats.tx_bytes += skb->len;
2405 priv->xstats.tx_tso_frames++;
2406 priv->xstats.tx_tso_nfrags += nfrags;
2407
2408 /* Manage tx mitigation */
2409 priv->tx_count_frames += nfrags + 1;
2410 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2411 mod_timer(&priv->txtimer,
2412 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2413 } else {
2414 priv->tx_count_frames = 0;
2415 priv->hw->desc->set_tx_ic(desc);
2416 priv->xstats.tx_set_ic_bit++;
2417 }
2418
2419 if (!priv->hwts_tx_en)
2420 skb_tx_timestamp(skb);
2421
2422 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2423 priv->hwts_tx_en)) {
2424 /* declare that device is doing timestamping */
2425 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2426 priv->hw->desc->enable_tx_timestamp(first);
2427 }
2428
2429 /* Complete the first descriptor before granting the DMA */
2430 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2431 proto_hdr_len,
2432 pay_len,
2433 1, priv->tx_skbuff_dma[first_entry].last_segment,
2434 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2435
2436 /* If context desc is used to change MSS */
2437 if (mss_desc)
2438 priv->hw->desc->set_tx_owner(mss_desc);
2439
2440 /* The own bit must be the latest setting done when prepare the
2441 * descriptor and then barrier is needed to make sure that
2442 * all is coherent before granting the DMA engine.
2443 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002444 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002445
2446 if (netif_msg_pktdata(priv)) {
2447 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2448 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2449 priv->cur_tx, first, nfrags);
2450
2451 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2452 0);
2453
2454 pr_info(">>> frame to be transmitted: ");
2455 print_pkt(skb->data, skb_headlen(skb));
2456 }
2457
2458 netdev_sent_queue(dev, skb->len);
2459
2460 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2461 STMMAC_CHAN0);
2462
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002463 return NETDEV_TX_OK;
2464
2465dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002466 dev_err(priv->device, "Tx dma map failed\n");
2467 dev_kfree_skb(skb);
2468 priv->dev->stats.tx_dropped++;
2469 return NETDEV_TX_OK;
2470}
2471
2472/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002473 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002474 * @skb : the socket buffer
2475 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002476 * Description : this is the tx entry point of the driver.
2477 * It programs the chain or the ring and supports oversized frames
2478 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002479 */
2480static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2481{
2482 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002483 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002484 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002485 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002486 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002487 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002488 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002489 unsigned int des;
2490
2491 /* Manage oversized TCP frames for GMAC4 device */
2492 if (skb_is_gso(skb) && priv->tso) {
2493 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2494 return stmmac_tso_xmit(skb, dev);
2495 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002496
2497 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
2498 if (!netif_queue_stopped(dev)) {
2499 netif_stop_queue(dev);
2500 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002501 netdev_err(priv->dev,
2502 "%s: Tx Ring full when queue awake\n",
2503 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002504 }
2505 return NETDEV_TX_BUSY;
2506 }
2507
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002508 if (priv->tx_path_in_lpi_mode)
2509 stmmac_disable_eee_mode(priv);
2510
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002511 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002512 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002513
Michał Mirosław5e982f32011-04-09 02:46:55 +00002514 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002515
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002516 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002517 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002518 else
2519 desc = priv->dma_tx + entry;
2520
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002521 first = desc;
2522
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002523 priv->tx_skbuff[first_entry] = skb;
2524
2525 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002526 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002527 if (enh_desc)
2528 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2529
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002530 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2531 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002532 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002533 if (unlikely(entry < 0))
2534 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002535 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002536
2537 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002538 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2539 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002540 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002541
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002542 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2543
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002544 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002545 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002546 else
2547 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002548
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002549 des = skb_frag_dma_map(priv->device, frag, 0, len,
2550 DMA_TO_DEVICE);
2551 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002552 goto dma_map_err; /* should reuse desc w/o issues */
2553
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002554 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002555
Michael Weiserf8be0d72016-11-14 18:58:05 +01002556 priv->tx_skbuff_dma[entry].buf = des;
2557 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2558 desc->des0 = cpu_to_le32(des);
2559 else
2560 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002561
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002562 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002563 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002564 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2565
2566 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002567 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002568 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002569 }
2570
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002571 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2572
2573 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002574
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002575 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002576 void *tx_head;
2577
LABBE Corentin38ddc592016-11-16 20:09:39 +01002578 netdev_dbg(priv->dev,
2579 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2580 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2581 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002582
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002583 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002584 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002585 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002586 tx_head = (void *)priv->dma_tx;
2587
2588 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002589
LABBE Corentin38ddc592016-11-16 20:09:39 +01002590 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002591 print_pkt(skb->data, skb->len);
2592 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002593
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002594 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002595 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2596 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002597 netif_stop_queue(dev);
2598 }
2599
2600 dev->stats.tx_bytes += skb->len;
2601
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002602 /* According to the coalesce parameter the IC bit for the latest
2603 * segment is reset and the timer re-started to clean the tx status.
2604 * This approach takes care about the fragments: desc is the first
2605 * element in case of no SG.
2606 */
2607 priv->tx_count_frames += nfrags + 1;
2608 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2609 mod_timer(&priv->txtimer,
2610 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2611 } else {
2612 priv->tx_count_frames = 0;
2613 priv->hw->desc->set_tx_ic(desc);
2614 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002615 }
2616
2617 if (!priv->hwts_tx_en)
2618 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002619
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002620 /* Ready to fill the first descriptor and set the OWN bit w/o any
2621 * problems because all the descriptors are actually ready to be
2622 * passed to the DMA engine.
2623 */
2624 if (likely(!is_jumbo)) {
2625 bool last_segment = (nfrags == 0);
2626
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002627 des = dma_map_single(priv->device, skb->data,
2628 nopaged_len, DMA_TO_DEVICE);
2629 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002630 goto dma_map_err;
2631
Michael Weiserf8be0d72016-11-14 18:58:05 +01002632 priv->tx_skbuff_dma[first_entry].buf = des;
2633 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2634 first->des0 = cpu_to_le32(des);
2635 else
2636 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002637
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002638 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2639 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2640
2641 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2642 priv->hwts_tx_en)) {
2643 /* declare that device is doing timestamping */
2644 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2645 priv->hw->desc->enable_tx_timestamp(first);
2646 }
2647
2648 /* Prepare the first descriptor setting the OWN bit too */
2649 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2650 csum_insertion, priv->mode, 1,
2651 last_segment);
2652
2653 /* The own bit must be the latest setting done when prepare the
2654 * descriptor and then barrier is needed to make sure that
2655 * all is coherent before granting the DMA engine.
2656 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002657 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002658 }
2659
Beniamino Galvani38979572015-01-21 19:07:27 +01002660 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002661
2662 if (priv->synopsys_id < DWMAC_CORE_4_00)
2663 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2664 else
2665 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2666 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002667
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002668 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002669
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002670dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01002671 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002672 dev_kfree_skb(skb);
2673 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002674 return NETDEV_TX_OK;
2675}
2676
Vince Bridgersb9381982014-01-14 13:42:05 -06002677static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2678{
2679 struct ethhdr *ehdr;
2680 u16 vlanid;
2681
2682 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2683 NETIF_F_HW_VLAN_CTAG_RX &&
2684 !__vlan_get_tag(skb, &vlanid)) {
2685 /* pop the vlan tag */
2686 ehdr = (struct ethhdr *)skb->data;
2687 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2688 skb_pull(skb, VLAN_HLEN);
2689 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2690 }
2691}
2692
2693
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002694static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2695{
2696 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2697 return 0;
2698
2699 return 1;
2700}
2701
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002702/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002703 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002704 * @priv: driver private structure
2705 * Description : this is to reallocate the skb for the reception process
2706 * that is based on zero-copy.
2707 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002708static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2709{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002710 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002711 unsigned int entry = priv->dirty_rx;
2712 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002713
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002714 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002715 struct dma_desc *p;
2716
2717 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002718 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002719 else
2720 p = priv->dma_rx + entry;
2721
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002722 if (likely(priv->rx_skbuff[entry] == NULL)) {
2723 struct sk_buff *skb;
2724
Eric Dumazetacb600d2012-10-05 06:23:55 +00002725 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002726 if (unlikely(!skb)) {
2727 /* so for a while no zero-copy! */
2728 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2729 if (unlikely(net_ratelimit()))
2730 dev_err(priv->device,
2731 "fail to alloc skb entry %d\n",
2732 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002733 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002734 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002735
2736 priv->rx_skbuff[entry] = skb;
2737 priv->rx_skbuff_dma[entry] =
2738 dma_map_single(priv->device, skb->data, bfsize,
2739 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002740 if (dma_mapping_error(priv->device,
2741 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002742 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002743 dev_kfree_skb(skb);
2744 break;
2745 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002746
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002747 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002748 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002749 p->des1 = 0;
2750 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002751 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002752 }
2753 if (priv->hw->mode->refill_desc3)
2754 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002755
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002756 if (priv->rx_zeroc_thresh > 0)
2757 priv->rx_zeroc_thresh--;
2758
LABBE Corentinb3e51062016-11-16 20:09:41 +01002759 netif_dbg(priv, rx_status, priv->dev,
2760 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002761 }
Pavel Machekad688cd2016-12-18 21:38:12 +01002762 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002763
2764 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2765 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2766 else
2767 priv->hw->desc->set_rx_owner(p);
2768
Pavel Machekad688cd2016-12-18 21:38:12 +01002769 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002770
2771 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002772 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002773 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002774}
2775
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002776/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002777 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002778 * @priv: driver private structure
2779 * @limit: napi bugget.
2780 * Description : this the function called by the napi poll method.
2781 * It gets all the frames inside the ring.
2782 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002783static int stmmac_rx(struct stmmac_priv *priv, int limit)
2784{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002785 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002786 unsigned int next_entry;
2787 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002788 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002789
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002790 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002791 void *rx_head;
2792
LABBE Corentin38ddc592016-11-16 20:09:39 +01002793 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002794 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002795 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002796 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002797 rx_head = (void *)priv->dma_rx;
2798
2799 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002800 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002801 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002802 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002803 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002804 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002805
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002806 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002807 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002808 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002809 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002810
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002811 /* read the status of the incoming frame */
2812 status = priv->hw->desc->rx_status(&priv->dev->stats,
2813 &priv->xstats, p);
2814 /* check if managed by the DMA otherwise go ahead */
2815 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002816 break;
2817
2818 count++;
2819
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002820 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2821 next_entry = priv->cur_rx;
2822
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002823 if (priv->extend_desc)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002824 np = (struct dma_desc *)(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002825 else
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002826 np = priv->dma_rx + next_entry;
2827
2828 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002829
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002830 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2831 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2832 &priv->xstats,
2833 priv->dma_erx +
2834 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002835 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002836 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002837 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01002838 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002839 * with timestamp value, hence reinitialize
2840 * them in stmmac_rx_refill() function so that
2841 * device can reuse it.
2842 */
2843 priv->rx_skbuff[entry] = NULL;
2844 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002845 priv->rx_skbuff_dma[entry],
2846 priv->dma_buf_sz,
2847 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002848 }
2849 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002850 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002851 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002852 unsigned int des;
2853
2854 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002855 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002856 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002857 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002858
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002859 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2860
LABBE Corentin8d45e422017-02-08 09:31:08 +01002861 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002862 * (preallocated during init) then the packet is
2863 * ignored
2864 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002865 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002866 netdev_err(priv->dev,
2867 "len %d larger than size (%d)\n",
2868 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002869 priv->dev->stats.rx_length_errors++;
2870 break;
2871 }
2872
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002873 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002874 * Type frames (LLC/LLC-SNAP)
2875 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002876 if (unlikely(status != llc_snap))
2877 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002878
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002879 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002880 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2881 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002882 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002883 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2884 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002885 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002886
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002887 /* The zero-copy is always used for all the sizes
2888 * in case of GMAC4 because it needs
2889 * to refill the used descriptors, always.
2890 */
2891 if (unlikely(!priv->plat->has_gmac4 &&
2892 ((frame_len < priv->rx_copybreak) ||
2893 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002894 skb = netdev_alloc_skb_ip_align(priv->dev,
2895 frame_len);
2896 if (unlikely(!skb)) {
2897 if (net_ratelimit())
2898 dev_warn(priv->device,
2899 "packet dropped\n");
2900 priv->dev->stats.rx_dropped++;
2901 break;
2902 }
2903
2904 dma_sync_single_for_cpu(priv->device,
2905 priv->rx_skbuff_dma
2906 [entry], frame_len,
2907 DMA_FROM_DEVICE);
2908 skb_copy_to_linear_data(skb,
2909 priv->
2910 rx_skbuff[entry]->data,
2911 frame_len);
2912
2913 skb_put(skb, frame_len);
2914 dma_sync_single_for_device(priv->device,
2915 priv->rx_skbuff_dma
2916 [entry], frame_len,
2917 DMA_FROM_DEVICE);
2918 } else {
2919 skb = priv->rx_skbuff[entry];
2920 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002921 netdev_err(priv->dev,
2922 "%s: Inconsistent Rx chain\n",
2923 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002924 priv->dev->stats.rx_dropped++;
2925 break;
2926 }
2927 prefetch(skb->data - NET_IP_ALIGN);
2928 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002929 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002930
2931 skb_put(skb, frame_len);
2932 dma_unmap_single(priv->device,
2933 priv->rx_skbuff_dma[entry],
2934 priv->dma_buf_sz,
2935 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002936 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002937
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002938 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002939 netdev_dbg(priv->dev, "frame received (%dbytes)",
2940 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002941 print_pkt(skb->data, frame_len);
2942 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002943
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002944 stmmac_get_rx_hwtstamp(priv, p, np, skb);
2945
Vince Bridgersb9381982014-01-14 13:42:05 -06002946 stmmac_rx_vlan(priv->dev, skb);
2947
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002948 skb->protocol = eth_type_trans(skb, priv->dev);
2949
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002950 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002951 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002952 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002953 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002954
2955 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002956
2957 priv->dev->stats.rx_packets++;
2958 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002959 }
2960 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002961 }
2962
2963 stmmac_rx_refill(priv);
2964
2965 priv->xstats.rx_pkt_n += count;
2966
2967 return count;
2968}
2969
2970/**
2971 * stmmac_poll - stmmac poll method (NAPI)
2972 * @napi : pointer to the napi structure.
2973 * @budget : maximum number of packets that the current CPU can receive from
2974 * all interfaces.
2975 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002976 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002977 */
2978static int stmmac_poll(struct napi_struct *napi, int budget)
2979{
2980 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2981 int work_done = 0;
Joao Pinto4f513ec2017-03-15 11:04:46 +00002982 u32 chan = STMMAC_CHAN0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002983
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002984 priv->xstats.napi_poll++;
2985 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002986
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002987 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002988 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08002989 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00002990 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002991 }
2992 return work_done;
2993}
2994
2995/**
2996 * stmmac_tx_timeout
2997 * @dev : Pointer to net device structure
2998 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002999 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003000 * netdev structure and arrange for the device to be reset to a sane state
3001 * in order to transmit a new packet.
3002 */
3003static void stmmac_tx_timeout(struct net_device *dev)
3004{
3005 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto4e593262017-03-15 11:04:48 +00003006 u32 chan = STMMAC_CHAN0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003007
3008 /* Clear Tx resources and restart transmitting again */
Joao Pinto4e593262017-03-15 11:04:48 +00003009 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003010}
3011
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003012/**
Jiri Pirko01789342011-08-16 06:29:00 +00003013 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003014 * @dev : pointer to the device structure
3015 * Description:
3016 * This function is a driver entry point which gets called by the kernel
3017 * whenever multicast addresses must be enabled/disabled.
3018 * Return value:
3019 * void.
3020 */
Jiri Pirko01789342011-08-16 06:29:00 +00003021static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003022{
3023 struct stmmac_priv *priv = netdev_priv(dev);
3024
Vince Bridgers3b57de92014-07-31 15:49:17 -05003025 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003026}
3027
3028/**
3029 * stmmac_change_mtu - entry point to change MTU size for the device.
3030 * @dev : device pointer.
3031 * @new_mtu : the new MTU size for the device.
3032 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3033 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3034 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3035 * Return value:
3036 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3037 * file on failure.
3038 */
3039static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3040{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003041 struct stmmac_priv *priv = netdev_priv(dev);
3042
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003043 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003044 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003045 return -EBUSY;
3046 }
3047
Michał Mirosław5e982f32011-04-09 02:46:55 +00003048 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003049
Michał Mirosław5e982f32011-04-09 02:46:55 +00003050 netdev_update_features(dev);
3051
3052 return 0;
3053}
3054
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003055static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003056 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003057{
3058 struct stmmac_priv *priv = netdev_priv(dev);
3059
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003060 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003061 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003062
Michał Mirosław5e982f32011-04-09 02:46:55 +00003063 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003064 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003065
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003066 /* Some GMAC devices have a bugged Jumbo frame support that
3067 * needs to have the Tx COE disabled for oversized frames
3068 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003069 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003070 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003071 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003072 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003073
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003074 /* Disable tso if asked by ethtool */
3075 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3076 if (features & NETIF_F_TSO)
3077 priv->tso = true;
3078 else
3079 priv->tso = false;
3080 }
3081
Michał Mirosław5e982f32011-04-09 02:46:55 +00003082 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003083}
3084
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003085static int stmmac_set_features(struct net_device *netdev,
3086 netdev_features_t features)
3087{
3088 struct stmmac_priv *priv = netdev_priv(netdev);
3089
3090 /* Keep the COE Type in case of csum is supporting */
3091 if (features & NETIF_F_RXCSUM)
3092 priv->hw->rx_csum = priv->plat->rx_coe;
3093 else
3094 priv->hw->rx_csum = 0;
3095 /* No check needed because rx_coe has been set before and it will be
3096 * fixed in case of issue.
3097 */
3098 priv->hw->mac->rx_ipc(priv->hw);
3099
3100 return 0;
3101}
3102
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003103/**
3104 * stmmac_interrupt - main ISR
3105 * @irq: interrupt number.
3106 * @dev_id: to pass the net device pointer.
3107 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003108 * It can call:
3109 * o DMA service routine (to manage incoming frame reception and transmission
3110 * status)
3111 * o Core interrupts to manage: remote wake-up, management counter, LPI
3112 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003113 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003114static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3115{
3116 struct net_device *dev = (struct net_device *)dev_id;
3117 struct stmmac_priv *priv = netdev_priv(dev);
3118
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003119 if (priv->irq_wake)
3120 pm_wakeup_event(priv->device, 0);
3121
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003122 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003123 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003124 return IRQ_NONE;
3125 }
3126
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003127 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003128 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003129 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003130 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003131
3132 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3133 status |= priv->hw->mac->host_mtl_irq_status(priv->hw,
3134 STMMAC_CHAN0);
3135
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003136 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003137 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003138 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003139 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003140 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003141 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00003142 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003143 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
3144 priv->rx_tail_addr,
3145 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003146 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003147
3148 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003149 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003150 if (priv->xstats.pcs_link)
3151 netif_carrier_on(dev);
3152 else
3153 netif_carrier_off(dev);
3154 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003155 }
3156
3157 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003158 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003159
3160 return IRQ_HANDLED;
3161}
3162
3163#ifdef CONFIG_NET_POLL_CONTROLLER
3164/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003165 * to allow network I/O with interrupts disabled.
3166 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003167static void stmmac_poll_controller(struct net_device *dev)
3168{
3169 disable_irq(dev->irq);
3170 stmmac_interrupt(dev->irq, dev);
3171 enable_irq(dev->irq);
3172}
3173#endif
3174
3175/**
3176 * stmmac_ioctl - Entry point for the Ioctl
3177 * @dev: Device pointer.
3178 * @rq: An IOCTL specefic structure, that can contain a pointer to
3179 * a proprietary structure used to pass information to the driver.
3180 * @cmd: IOCTL command
3181 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003182 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003183 */
3184static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3185{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003186 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003187
3188 if (!netif_running(dev))
3189 return -EINVAL;
3190
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003191 switch (cmd) {
3192 case SIOCGMIIPHY:
3193 case SIOCGMIIREG:
3194 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003195 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003196 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003197 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003198 break;
3199 case SIOCSHWTSTAMP:
3200 ret = stmmac_hwtstamp_ioctl(dev, rq);
3201 break;
3202 default:
3203 break;
3204 }
Richard Cochran28b04112010-07-17 08:48:55 +00003205
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003206 return ret;
3207}
3208
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003209#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003210static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003211
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003212static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003213 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003214{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003215 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003216 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3217 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003218
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003219 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003220 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003221 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003222 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003223 le32_to_cpu(ep->basic.des0),
3224 le32_to_cpu(ep->basic.des1),
3225 le32_to_cpu(ep->basic.des2),
3226 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003227 ep++;
3228 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003229 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003230 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003231 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3232 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003233 p++;
3234 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003235 seq_printf(seq, "\n");
3236 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003237}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003238
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003239static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3240{
3241 struct net_device *dev = seq->private;
3242 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003243
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003244 if (priv->extend_desc) {
3245 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003246 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003247 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003248 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003249 } else {
3250 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003251 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003252 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003253 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003254 }
3255
3256 return 0;
3257}
3258
3259static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3260{
3261 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3262}
3263
Pavel Machek22d3efe2016-11-28 12:55:59 +01003264/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3265
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003266static const struct file_operations stmmac_rings_status_fops = {
3267 .owner = THIS_MODULE,
3268 .open = stmmac_sysfs_ring_open,
3269 .read = seq_read,
3270 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003271 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003272};
3273
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003274static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3275{
3276 struct net_device *dev = seq->private;
3277 struct stmmac_priv *priv = netdev_priv(dev);
3278
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003279 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003280 seq_printf(seq, "DMA HW features not supported\n");
3281 return 0;
3282 }
3283
3284 seq_printf(seq, "==============================\n");
3285 seq_printf(seq, "\tDMA HW features\n");
3286 seq_printf(seq, "==============================\n");
3287
Pavel Machek22d3efe2016-11-28 12:55:59 +01003288 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003289 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003290 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003291 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003292 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003293 (priv->dma_cap.half_duplex) ? "Y" : "N");
3294 seq_printf(seq, "\tHash Filter: %s\n",
3295 (priv->dma_cap.hash_filter) ? "Y" : "N");
3296 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3297 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003298 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003299 (priv->dma_cap.pcs) ? "Y" : "N");
3300 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3301 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3302 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3303 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3304 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3305 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3306 seq_printf(seq, "\tRMON module: %s\n",
3307 (priv->dma_cap.rmon) ? "Y" : "N");
3308 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3309 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003310 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003311 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003312 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003313 (priv->dma_cap.eee) ? "Y" : "N");
3314 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3315 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3316 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003317 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3318 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3319 (priv->dma_cap.rx_coe) ? "Y" : "N");
3320 } else {
3321 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3322 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3323 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3324 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3325 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003326 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3327 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3328 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3329 priv->dma_cap.number_rx_channel);
3330 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3331 priv->dma_cap.number_tx_channel);
3332 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3333 (priv->dma_cap.enh_desc) ? "Y" : "N");
3334
3335 return 0;
3336}
3337
3338static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3339{
3340 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3341}
3342
3343static const struct file_operations stmmac_dma_cap_fops = {
3344 .owner = THIS_MODULE,
3345 .open = stmmac_sysfs_dma_cap_open,
3346 .read = seq_read,
3347 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003348 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003349};
3350
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003351static int stmmac_init_fs(struct net_device *dev)
3352{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003353 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003354
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003355 /* Create per netdev entries */
3356 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3357
3358 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003359 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003360
3361 return -ENOMEM;
3362 }
3363
3364 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003365 priv->dbgfs_rings_status =
3366 debugfs_create_file("descriptors_status", S_IRUGO,
3367 priv->dbgfs_dir, dev,
3368 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003369
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003370 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003371 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003372 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003373
3374 return -ENOMEM;
3375 }
3376
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003377 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003378 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3379 priv->dbgfs_dir,
3380 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003381
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003382 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003383 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003384 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003385
3386 return -ENOMEM;
3387 }
3388
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003389 return 0;
3390}
3391
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003392static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003393{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003394 struct stmmac_priv *priv = netdev_priv(dev);
3395
3396 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003397}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003398#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003399
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003400static const struct net_device_ops stmmac_netdev_ops = {
3401 .ndo_open = stmmac_open,
3402 .ndo_start_xmit = stmmac_xmit,
3403 .ndo_stop = stmmac_release,
3404 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003405 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003406 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003407 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003408 .ndo_tx_timeout = stmmac_tx_timeout,
3409 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003410#ifdef CONFIG_NET_POLL_CONTROLLER
3411 .ndo_poll_controller = stmmac_poll_controller,
3412#endif
3413 .ndo_set_mac_address = eth_mac_addr,
3414};
3415
3416/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003417 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003418 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003419 * Description: this function is to configure the MAC device according to
3420 * some platform parameters or the HW capability register. It prepares the
3421 * driver to use either ring or chain modes and to setup either enhanced or
3422 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003423 */
3424static int stmmac_hw_init(struct stmmac_priv *priv)
3425{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003426 struct mac_device_info *mac;
3427
3428 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003429 if (priv->plat->has_gmac) {
3430 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003431 mac = dwmac1000_setup(priv->ioaddr,
3432 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003433 priv->plat->unicast_filter_entries,
3434 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003435 } else if (priv->plat->has_gmac4) {
3436 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3437 mac = dwmac4_setup(priv->ioaddr,
3438 priv->plat->multicast_filter_bins,
3439 priv->plat->unicast_filter_entries,
3440 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003441 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003442 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003443 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003444 if (!mac)
3445 return -ENOMEM;
3446
3447 priv->hw = mac;
3448
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003449 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003450 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3451 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003452 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003453 if (chain_mode) {
3454 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003455 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003456 priv->mode = STMMAC_CHAIN_MODE;
3457 } else {
3458 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003459 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003460 priv->mode = STMMAC_RING_MODE;
3461 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003462 }
3463
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003464 /* Get the HW capability (new GMAC newer than 3.50a) */
3465 priv->hw_cap_support = stmmac_get_hw_features(priv);
3466 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003467 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003468
3469 /* We can override some gmac/dma configuration fields: e.g.
3470 * enh_desc, tx_coe (e.g. that are passed through the
3471 * platform) with the values from the HW capability
3472 * register (if supported).
3473 */
3474 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003475 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003476 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003477
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003478 /* TXCOE doesn't work in thresh DMA mode */
3479 if (priv->plat->force_thresh_dma_mode)
3480 priv->plat->tx_coe = 0;
3481 else
3482 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3483
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003484 /* In case of GMAC4 rx_coe is from HW cap register. */
3485 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003486
3487 if (priv->dma_cap.rx_coe_type2)
3488 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3489 else if (priv->dma_cap.rx_coe_type1)
3490 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3491
LABBE Corentin38ddc592016-11-16 20:09:39 +01003492 } else {
3493 dev_info(priv->device, "No HW DMA feature register supported\n");
3494 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003495
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003496 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3497 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3498 priv->hw->desc = &dwmac4_desc_ops;
3499 else
3500 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003501
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003502 if (priv->plat->rx_coe) {
3503 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003504 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003505 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003506 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003507 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003508 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003509 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003510
3511 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003512 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003513 device_set_wakeup_capable(priv->device, 1);
3514 }
3515
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003516 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003517 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003518
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003519 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003520}
3521
3522/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003523 * stmmac_dvr_probe
3524 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003525 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003526 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003527 * Description: this is the main probe function used to
3528 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003529 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003530 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003531 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003532int stmmac_dvr_probe(struct device *device,
3533 struct plat_stmmacenet_data *plat_dat,
3534 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003535{
3536 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003537 struct net_device *ndev = NULL;
3538 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003539
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003540 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003541 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003542 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003543
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003544 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003545
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003546 priv = netdev_priv(ndev);
3547 priv->device = device;
3548 priv->dev = ndev;
3549
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003550 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003551 priv->pause = pause;
3552 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003553 priv->ioaddr = res->addr;
3554 priv->dev->base_addr = (unsigned long)res->addr;
3555
3556 priv->dev->irq = res->irq;
3557 priv->wol_irq = res->wol_irq;
3558 priv->lpi_irq = res->lpi_irq;
3559
3560 if (res->mac)
3561 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003562
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003563 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003564
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003565 /* Verify driver arguments */
3566 stmmac_verify_args();
3567
3568 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003569 * this needs to have multiple instances
3570 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003571 if ((phyaddr >= 0) && (phyaddr <= 31))
3572 priv->plat->phy_addr = phyaddr;
3573
jpintof573c0b2017-01-09 12:35:09 +00003574 if (priv->plat->stmmac_rst)
3575 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003576
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003577 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003578 ret = stmmac_hw_init(priv);
3579 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003580 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003581
3582 ndev->netdev_ops = &stmmac_netdev_ops;
3583
3584 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3585 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003586
3587 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3588 ndev->hw_features |= NETIF_F_TSO;
3589 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003590 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003591 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003592 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3593 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003594#ifdef STMMAC_VLAN_TAG_USED
3595 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003596 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003597#endif
3598 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3599
Jarod Wilson44770e12016-10-17 15:54:17 -04003600 /* MTU range: 46 - hw-specific max */
3601 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3602 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3603 ndev->max_mtu = JUMBO_LEN;
3604 else
3605 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003606 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
3607 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
3608 */
3609 if ((priv->plat->maxmtu < ndev->max_mtu) &&
3610 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04003611 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003612 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003613 dev_warn(priv->device,
3614 "%s: warning: maxmtu having invalid value (%d)\n",
3615 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04003616
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003617 if (flow_ctrl)
3618 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3619
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003620 /* Rx Watchdog is available in the COREs newer than the 3.40.
3621 * In some case, for example on bugged HW this feature
3622 * has to be disable and this can be done by passing the
3623 * riwt_off field from the platform.
3624 */
3625 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3626 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003627 dev_info(priv->device,
3628 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003629 }
3630
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003631 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003632
Vlad Lunguf8e96162010-11-29 22:52:52 +00003633 spin_lock_init(&priv->lock);
3634
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003635 /* If a specific clk_csr value is passed from the platform
3636 * this means that the CSR Clock Range selection cannot be
3637 * changed at run-time and it is fixed. Viceversa the driver'll try to
3638 * set the MDC clock dynamically according to the csr actual
3639 * clock input.
3640 */
3641 if (!priv->plat->clk_csr)
3642 stmmac_clk_csr_set(priv);
3643 else
3644 priv->clk_csr = priv->plat->clk_csr;
3645
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003646 stmmac_check_pcs_mode(priv);
3647
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003648 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3649 priv->hw->pcs != STMMAC_PCS_TBI &&
3650 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003651 /* MDIO bus Registration */
3652 ret = stmmac_mdio_register(ndev);
3653 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003654 dev_err(priv->device,
3655 "%s: MDIO bus (id: %d) registration failed",
3656 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003657 goto error_mdio_register;
3658 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003659 }
3660
Florian Fainelli57016592016-12-27 18:23:06 -08003661 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003662 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003663 dev_err(priv->device, "%s: ERROR %i registering the device\n",
3664 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003665 goto error_netdev_register;
3666 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003667
Florian Fainelli57016592016-12-27 18:23:06 -08003668 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003669
Viresh Kumar6a81c262012-07-30 14:39:41 -07003670error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003671 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3672 priv->hw->pcs != STMMAC_PCS_TBI &&
3673 priv->hw->pcs != STMMAC_PCS_RTBI)
3674 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003675error_mdio_register:
Viresh Kumar6a81c262012-07-30 14:39:41 -07003676 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003677error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003678 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003679
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003680 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003681}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003682EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003683
3684/**
3685 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003686 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003687 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003688 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003689 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003690int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003691{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003692 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003693 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003694
LABBE Corentin38ddc592016-11-16 20:09:39 +01003695 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003696
Joao Pintoae4f0d42017-03-15 11:04:47 +00003697 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003698
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003699 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003700 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003701 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00003702 if (priv->plat->stmmac_rst)
3703 reset_control_assert(priv->plat->stmmac_rst);
3704 clk_disable_unprepare(priv->plat->pclk);
3705 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003706 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3707 priv->hw->pcs != STMMAC_PCS_TBI &&
3708 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003709 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003710 free_netdev(ndev);
3711
3712 return 0;
3713}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003714EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003715
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003716/**
3717 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003718 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003719 * Description: this is the function to suspend the device and it is called
3720 * by the platform driver to stop the network queue, release the resources,
3721 * program the PMT register (for WoL), clean and release driver resources.
3722 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003723int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003724{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003725 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003726 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003727 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003728
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003729 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003730 return 0;
3731
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003732 if (ndev->phydev)
3733 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003734
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003735 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003736
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003737 netif_device_detach(ndev);
3738 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003739
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003740 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003741
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003742 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00003743 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003744
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003745 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003746 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003747 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003748 priv->irq_wake = 1;
3749 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003750 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003751 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003752 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00003753 clk_disable(priv->plat->pclk);
3754 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003755 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003756 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003757
3758 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +01003759 priv->speed = SPEED_UNKNOWN;
3760 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003761 return 0;
3762}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003763EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003764
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003765/**
3766 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003767 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003768 * Description: when resume this function is invoked to setup the DMA and CORE
3769 * in a usable state.
3770 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003771int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003772{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003773 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003774 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003775 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003776
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003777 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003778 return 0;
3779
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003780 /* Power Down bit, into the PM register, is cleared
3781 * automatically as soon as a magic packet or a Wake-up frame
3782 * is received. Anyway, it's better to manually clear
3783 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003784 * from another devices (e.g. serial console).
3785 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003786 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003787 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003788 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003789 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003790 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003791 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003792 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01003793 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00003794 clk_enable(priv->plat->stmmac_clk);
3795 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003796 /* reset the phy so that it's ready */
3797 if (priv->mii)
3798 stmmac_mdio_reset(priv->mii);
3799 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003800
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003801 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003802
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003803 spin_lock_irqsave(&priv->lock, flags);
3804
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003805 priv->cur_rx = 0;
3806 priv->dirty_rx = 0;
3807 priv->dirty_tx = 0;
3808 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003809 /* reset private mss value to force mss context settings at
3810 * next tso xmit (only used for gmac4).
3811 */
3812 priv->mss = 0;
3813
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003814 stmmac_clear_descriptors(priv);
3815
Huacai Chenfe1319292014-12-19 22:38:18 +08003816 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003817 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003818 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003819
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003820 napi_enable(&priv->napi);
3821
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003822 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003823
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003824 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003825
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003826 if (ndev->phydev)
3827 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003828
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003829 return 0;
3830}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003831EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003832
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003833#ifndef MODULE
3834static int __init stmmac_cmdline_opt(char *str)
3835{
3836 char *opt;
3837
3838 if (!str || !*str)
3839 return -EINVAL;
3840 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003841 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003842 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003843 goto err;
3844 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003845 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003846 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003847 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003848 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003849 goto err;
3850 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003851 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003852 goto err;
3853 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003854 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003855 goto err;
3856 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003857 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003858 goto err;
3859 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003860 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003861 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003862 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003863 if (kstrtoint(opt + 10, 0, &eee_timer))
3864 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003865 } else if (!strncmp(opt, "chain_mode:", 11)) {
3866 if (kstrtoint(opt + 11, 0, &chain_mode))
3867 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003868 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003869 }
3870 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003871
3872err:
3873 pr_err("%s: ERROR broken module parameter conversion", __func__);
3874 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003875}
3876
3877__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003878#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003879
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003880static int __init stmmac_init(void)
3881{
3882#ifdef CONFIG_DEBUG_FS
3883 /* Create debugfs main directory if it doesn't exist yet */
3884 if (!stmmac_fs_dir) {
3885 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3886
3887 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3888 pr_err("ERROR %s, debugfs create directory failed\n",
3889 STMMAC_RESOURCE_NAME);
3890
3891 return -ENOMEM;
3892 }
3893 }
3894#endif
3895
3896 return 0;
3897}
3898
3899static void __exit stmmac_exit(void)
3900{
3901#ifdef CONFIG_DEBUG_FS
3902 debugfs_remove_recursive(stmmac_fs_dir);
3903#endif
3904}
3905
3906module_init(stmmac_init)
3907module_exit(stmmac_exit)
3908
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003909MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3910MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3911MODULE_LICENSE("GPL");