blob: 7e4baa8449c532151b8f5d8f35fb8fabd81363ed [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
293static enum pipe
294vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
298 struct drm_device *dev = intel_dig_port->base.base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum port port = intel_dig_port->port;
301 enum pipe pipe;
302
303 /* modeset should have pipe */
304 if (crtc)
305 return to_intel_crtc(crtc)->pipe;
306
307 /* init time, try to find a pipe with this port selected */
308 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
309 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
310 PANEL_PORT_SELECT_MASK;
Ville Syrjäläad933b52014-08-18 22:15:56 +0300311 if (port_sel == PANEL_PORT_SELECT_VLV(port))
Jani Nikulabf13e812013-09-06 07:40:05 +0300312 return pipe;
313 }
314
315 /* shrug */
316 return PIPE_A;
317}
318
319static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
320{
321 struct drm_device *dev = intel_dp_to_dev(intel_dp);
322
323 if (HAS_PCH_SPLIT(dev))
324 return PCH_PP_CONTROL;
325 else
326 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
327}
328
329static u32 _pp_stat_reg(struct intel_dp *intel_dp)
330{
331 struct drm_device *dev = intel_dp_to_dev(intel_dp);
332
333 if (HAS_PCH_SPLIT(dev))
334 return PCH_PP_STATUS;
335 else
336 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
337}
338
Clint Taylor01527b32014-07-07 13:01:46 -0700339/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
340 This function only applicable when panel PM state is not to be tracked */
341static int edp_notify_handler(struct notifier_block *this, unsigned long code,
342 void *unused)
343{
344 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
345 edp_notifier);
346 struct drm_device *dev = intel_dp_to_dev(intel_dp);
347 struct drm_i915_private *dev_priv = dev->dev_private;
348 u32 pp_div;
349 u32 pp_ctrl_reg, pp_div_reg;
350 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
351
352 if (!is_edp(intel_dp) || code != SYS_RESTART)
353 return 0;
354
355 if (IS_VALLEYVIEW(dev)) {
356 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
357 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
358 pp_div = I915_READ(pp_div_reg);
359 pp_div &= PP_REFERENCE_DIVIDER_MASK;
360
361 /* 0x1F write to PP_DIV_REG sets max cycle delay */
362 I915_WRITE(pp_div_reg, pp_div | 0x1F);
363 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
364 msleep(intel_dp->panel_power_cycle_delay);
365 }
366
367 return 0;
368}
369
Daniel Vetter4be73782014-01-17 14:39:48 +0100370static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700371{
Paulo Zanoni30add222012-10-26 19:05:45 -0200372 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700373 struct drm_i915_private *dev_priv = dev->dev_private;
374
Jani Nikulabf13e812013-09-06 07:40:05 +0300375 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700376}
377
Daniel Vetter4be73782014-01-17 14:39:48 +0100378static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700379{
Paulo Zanoni30add222012-10-26 19:05:45 -0200380 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700381 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300382 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
383 struct intel_encoder *intel_encoder = &intel_dig_port->base;
384 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700385
Imre Deakbb4932c2014-04-14 20:24:33 +0300386 power_domain = intel_display_port_power_domain(intel_encoder);
387 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300388 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700389}
390
Keith Packard9b984da2011-09-19 13:54:47 -0700391static void
392intel_dp_check_edp(struct intel_dp *intel_dp)
393{
Paulo Zanoni30add222012-10-26 19:05:45 -0200394 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700395 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700396
Keith Packard9b984da2011-09-19 13:54:47 -0700397 if (!is_edp(intel_dp))
398 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700399
Daniel Vetter4be73782014-01-17 14:39:48 +0100400 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700401 WARN(1, "eDP powered off while attempting aux channel communication.\n");
402 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300403 I915_READ(_pp_stat_reg(intel_dp)),
404 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700405 }
406}
407
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100408static uint32_t
409intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
410{
411 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
412 struct drm_device *dev = intel_dig_port->base.base.dev;
413 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300414 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100415 uint32_t status;
416 bool done;
417
Daniel Vetteref04f002012-12-01 21:03:59 +0100418#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100419 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300420 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300421 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 else
423 done = wait_for_atomic(C, 10) == 0;
424 if (!done)
425 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
426 has_aux_irq);
427#undef C
428
429 return status;
430}
431
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000432static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
433{
434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
435 struct drm_device *dev = intel_dig_port->base.base.dev;
436
437 /*
438 * The clock divider is based off the hrawclk, and would like to run at
439 * 2MHz. So, take the hrawclk value and divide by 2 and use that
440 */
441 return index ? 0 : intel_hrawclk(dev) / 2;
442}
443
444static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
445{
446 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
447 struct drm_device *dev = intel_dig_port->base.base.dev;
448
449 if (index)
450 return 0;
451
452 if (intel_dig_port->port == PORT_A) {
453 if (IS_GEN6(dev) || IS_GEN7(dev))
454 return 200; /* SNB & IVB eDP input clock at 400Mhz */
455 else
456 return 225; /* eDP input clock at 450Mhz */
457 } else {
458 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
459 }
460}
461
462static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300463{
464 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
465 struct drm_device *dev = intel_dig_port->base.base.dev;
466 struct drm_i915_private *dev_priv = dev->dev_private;
467
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000468 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100469 if (index)
470 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000471 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300472 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
473 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100474 switch (index) {
475 case 0: return 63;
476 case 1: return 72;
477 default: return 0;
478 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000479 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100480 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300481 }
482}
483
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000484static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
485{
486 return index ? 0 : 100;
487}
488
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000489static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
490 bool has_aux_irq,
491 int send_bytes,
492 uint32_t aux_clock_divider)
493{
494 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
495 struct drm_device *dev = intel_dig_port->base.base.dev;
496 uint32_t precharge, timeout;
497
498 if (IS_GEN6(dev))
499 precharge = 3;
500 else
501 precharge = 5;
502
503 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
504 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
505 else
506 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
507
508 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000509 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000510 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000511 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000512 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000513 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000514 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
515 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000516 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000517}
518
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700519static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100520intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521 uint8_t *send, int send_bytes,
522 uint8_t *recv, int recv_size)
523{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200524 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
525 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700526 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300527 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100529 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100530 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000532 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100533 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200534 bool vdd;
535
Ville Syrjälä72c35002014-08-18 22:16:00 +0300536 /*
537 * We will be called with VDD already enabled for dpcd/edid/oui reads.
538 * In such cases we want to leave VDD enabled and it's up to upper layers
539 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
540 * ourselves.
541 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300542 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100543
544 /* dp aux is extremely sensitive to irq latency, hence request the
545 * lowest possible wakeup latency and so prevent the cpu from going into
546 * deep sleep states.
547 */
548 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700549
Keith Packard9b984da2011-09-19 13:54:47 -0700550 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800551
Paulo Zanonic67a4702013-08-19 13:18:09 -0300552 intel_aux_display_runtime_get(dev_priv);
553
Jesse Barnes11bee432011-08-01 15:02:20 -0700554 /* Try to wait for any previous AUX channel activity */
555 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100556 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700557 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
558 break;
559 msleep(1);
560 }
561
562 if (try == 3) {
563 WARN(1, "dp_aux_ch not started status 0x%08x\n",
564 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100565 ret = -EBUSY;
566 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100567 }
568
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300569 /* Only 5 data registers! */
570 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
571 ret = -E2BIG;
572 goto out;
573 }
574
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000575 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000576 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
577 has_aux_irq,
578 send_bytes,
579 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000580
Chris Wilsonbc866252013-07-21 16:00:03 +0100581 /* Must try at least 3 times according to DP spec */
582 for (try = 0; try < 5; try++) {
583 /* Load the send data into the aux channel data registers */
584 for (i = 0; i < send_bytes; i += 4)
585 I915_WRITE(ch_data + i,
586 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400587
Chris Wilsonbc866252013-07-21 16:00:03 +0100588 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000589 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100590
Chris Wilsonbc866252013-07-21 16:00:03 +0100591 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400592
Chris Wilsonbc866252013-07-21 16:00:03 +0100593 /* Clear done status and any errors */
594 I915_WRITE(ch_ctl,
595 status |
596 DP_AUX_CH_CTL_DONE |
597 DP_AUX_CH_CTL_TIME_OUT_ERROR |
598 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400599
Chris Wilsonbc866252013-07-21 16:00:03 +0100600 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
601 DP_AUX_CH_CTL_RECEIVE_ERROR))
602 continue;
603 if (status & DP_AUX_CH_CTL_DONE)
604 break;
605 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100606 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607 break;
608 }
609
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700610 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700611 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100612 ret = -EBUSY;
613 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614 }
615
616 /* Check for timeout or receive error.
617 * Timeouts occur when the sink is not connected
618 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700619 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700620 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100621 ret = -EIO;
622 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700623 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700624
625 /* Timeouts occur when the device isn't connected, so they're
626 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700627 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800628 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100629 ret = -ETIMEDOUT;
630 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700631 }
632
633 /* Unload any bytes sent back from the other side */
634 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
635 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636 if (recv_bytes > recv_size)
637 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400638
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100639 for (i = 0; i < recv_bytes; i += 4)
640 unpack_aux(I915_READ(ch_data + i),
641 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700642
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100643 ret = recv_bytes;
644out:
645 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300646 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100647
Jani Nikula884f19e2014-03-14 16:51:14 +0200648 if (vdd)
649 edp_panel_vdd_off(intel_dp, false);
650
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100651 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652}
653
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300654#define BARE_ADDRESS_SIZE 3
655#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200656static ssize_t
657intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200659 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
660 uint8_t txbuf[20], rxbuf[20];
661 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700662 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700663
Jani Nikula9d1a1032014-03-14 16:51:15 +0200664 txbuf[0] = msg->request << 4;
665 txbuf[1] = msg->address >> 8;
666 txbuf[2] = msg->address & 0xff;
667 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300668
Jani Nikula9d1a1032014-03-14 16:51:15 +0200669 switch (msg->request & ~DP_AUX_I2C_MOT) {
670 case DP_AUX_NATIVE_WRITE:
671 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300672 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200673 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200674
Jani Nikula9d1a1032014-03-14 16:51:15 +0200675 if (WARN_ON(txsize > 20))
676 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677
Jani Nikula9d1a1032014-03-14 16:51:15 +0200678 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679
Jani Nikula9d1a1032014-03-14 16:51:15 +0200680 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
681 if (ret > 0) {
682 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700683
Jani Nikula9d1a1032014-03-14 16:51:15 +0200684 /* Return payload size. */
685 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700686 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200687 break;
688
689 case DP_AUX_NATIVE_READ:
690 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300691 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200692 rxsize = msg->size + 1;
693
694 if (WARN_ON(rxsize > 20))
695 return -E2BIG;
696
697 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
698 if (ret > 0) {
699 msg->reply = rxbuf[0] >> 4;
700 /*
701 * Assume happy day, and copy the data. The caller is
702 * expected to check msg->reply before touching it.
703 *
704 * Return payload size.
705 */
706 ret--;
707 memcpy(msg->buffer, rxbuf + 1, ret);
708 }
709 break;
710
711 default:
712 ret = -EINVAL;
713 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700714 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200715
Jani Nikula9d1a1032014-03-14 16:51:15 +0200716 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700717}
718
Jani Nikula9d1a1032014-03-14 16:51:15 +0200719static void
720intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200722 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200723 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
724 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200725 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000726 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700727
Jani Nikula33ad6622014-03-14 16:51:16 +0200728 switch (port) {
729 case PORT_A:
730 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200731 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000732 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200733 case PORT_B:
734 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200735 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200736 break;
737 case PORT_C:
738 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200739 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200740 break;
741 case PORT_D:
742 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200743 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000744 break;
745 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200746 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000747 }
748
Jani Nikula33ad6622014-03-14 16:51:16 +0200749 if (!HAS_DDI(dev))
750 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000751
Jani Nikula0b998362014-03-14 16:51:17 +0200752 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200753 intel_dp->aux.dev = dev->dev;
754 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000755
Jani Nikula0b998362014-03-14 16:51:17 +0200756 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
757 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700758
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000759 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200760 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000761 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200762 name, ret);
763 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000764 }
David Flynn8316f332010-12-08 16:10:21 +0000765
Jani Nikula0b998362014-03-14 16:51:17 +0200766 ret = sysfs_create_link(&connector->base.kdev->kobj,
767 &intel_dp->aux.ddc.dev.kobj,
768 intel_dp->aux.ddc.dev.kobj.name);
769 if (ret < 0) {
770 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000771 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700772 }
773}
774
Imre Deak80f65de2014-02-11 17:12:49 +0200775static void
776intel_dp_connector_unregister(struct intel_connector *intel_connector)
777{
778 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
779
Dave Airlie0e32b392014-05-02 14:02:48 +1000780 if (!intel_connector->mst_port)
781 sysfs_remove_link(&intel_connector->base.kdev->kobj,
782 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200783 intel_connector_unregister(intel_connector);
784}
785
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200786static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300787hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
788{
789 switch (link_bw) {
790 case DP_LINK_BW_1_62:
791 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
792 break;
793 case DP_LINK_BW_2_7:
794 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
795 break;
796 case DP_LINK_BW_5_4:
797 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
798 break;
799 }
800}
801
802static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200803intel_dp_set_clock(struct intel_encoder *encoder,
804 struct intel_crtc_config *pipe_config, int link_bw)
805{
806 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800807 const struct dp_link_dpll *divisor = NULL;
808 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200809
810 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800811 divisor = gen4_dpll;
812 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200813 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800814 divisor = pch_dpll;
815 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300816 } else if (IS_CHERRYVIEW(dev)) {
817 divisor = chv_dpll;
818 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200819 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800820 divisor = vlv_dpll;
821 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200822 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800823
824 if (divisor && count) {
825 for (i = 0; i < count; i++) {
826 if (link_bw == divisor[i].link_bw) {
827 pipe_config->dpll = divisor[i].dpll;
828 pipe_config->clock_set = true;
829 break;
830 }
831 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200832 }
833}
834
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200835bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100836intel_dp_compute_config(struct intel_encoder *encoder,
837 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100839 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100841 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100842 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300843 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700844 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300845 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +0300847 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300848 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -0700849 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +0300850 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -0700851 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200852 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700853 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200854 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700855
Imre Deakbc7d38a2013-05-16 14:40:36 +0300856 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100857 pipe_config->has_pch_encoder = true;
858
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200859 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700860 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200861 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700862
Jani Nikuladd06f902012-10-19 14:51:50 +0300863 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
864 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
865 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700866 if (!HAS_PCH_SPLIT(dev))
867 intel_gmch_panel_fitting(intel_crtc, pipe_config,
868 intel_connector->panel.fitting_mode);
869 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700870 intel_pch_panel_fitting(intel_crtc, pipe_config,
871 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100872 }
873
Daniel Vettercb1793c2012-06-04 18:39:21 +0200874 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200875 return false;
876
Daniel Vetter083f9562012-04-20 20:23:49 +0200877 DRM_DEBUG_KMS("DP link computation with max lane count %i "
878 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100879 max_lane_count, bws[max_clock],
880 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200881
Daniel Vetter36008362013-03-27 00:44:59 +0100882 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
883 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200884 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +0300885 if (is_edp(intel_dp)) {
886 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
887 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
888 dev_priv->vbt.edp_bpp);
889 bpp = dev_priv->vbt.edp_bpp;
890 }
891
Jani Nikulaf4cdbc22014-05-14 13:02:19 +0300892 if (IS_BROADWELL(dev)) {
893 /* Yes, it's an ugly hack. */
894 min_lane_count = max_lane_count;
895 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
896 min_lane_count);
897 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +0300898 min_lane_count = min(dev_priv->vbt.edp_lanes,
899 max_lane_count);
900 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
901 min_lane_count);
902 }
903
904 if (dev_priv->vbt.edp_rate) {
905 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
906 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
907 bws[min_clock]);
908 }
Imre Deak79842112013-07-18 17:44:13 +0300909 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200910
Daniel Vetter36008362013-03-27 00:44:59 +0100911 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100912 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
913 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200914
Dave Airliec6930992014-07-14 11:04:39 +1000915 for (clock = min_clock; clock <= max_clock; clock++) {
916 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +0100917 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
918 link_avail = intel_dp_max_data_rate(link_clock,
919 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200920
Daniel Vetter36008362013-03-27 00:44:59 +0100921 if (mode_rate <= link_avail) {
922 goto found;
923 }
924 }
925 }
926 }
927
928 return false;
929
930found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200931 if (intel_dp->color_range_auto) {
932 /*
933 * See:
934 * CEA-861-E - 5.1 Default Encoding Parameters
935 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
936 */
Thierry Reding18316c82012-12-20 15:41:44 +0100937 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200938 intel_dp->color_range = DP_COLOR_RANGE_16_235;
939 else
940 intel_dp->color_range = 0;
941 }
942
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200943 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100944 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200945
Daniel Vetter36008362013-03-27 00:44:59 +0100946 intel_dp->link_bw = bws[clock];
947 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200948 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200949 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200950
Daniel Vetter36008362013-03-27 00:44:59 +0100951 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
952 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200953 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100954 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
955 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200957 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100958 adjusted_mode->crtc_clock,
959 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200960 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530962 if (intel_connector->panel.downclock_mode != NULL &&
963 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -0700964 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530965 intel_link_compute_m_n(bpp, lane_count,
966 intel_connector->panel.downclock_mode->clock,
967 pipe_config->port_clock,
968 &pipe_config->dp_m2_n2);
969 }
970
Damien Lespiauea155f32014-07-29 18:06:20 +0100971 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -0300972 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
973 else
974 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200975
Daniel Vetter36008362013-03-27 00:44:59 +0100976 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977}
978
Daniel Vetter7c62a162013-06-01 17:16:20 +0200979static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100980{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200981 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
982 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
983 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100984 struct drm_i915_private *dev_priv = dev->dev_private;
985 u32 dpa_ctl;
986
Daniel Vetterff9a6752013-06-01 17:16:21 +0200987 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100988 dpa_ctl = I915_READ(DP_A);
989 dpa_ctl &= ~DP_PLL_FREQ_MASK;
990
Daniel Vetterff9a6752013-06-01 17:16:21 +0200991 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100992 /* For a long time we've carried around a ILK-DevA w/a for the
993 * 160MHz clock. If we're really unlucky, it's still required.
994 */
995 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100996 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200997 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100998 } else {
999 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001000 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001001 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001002
Daniel Vetterea9b6002012-11-29 15:59:31 +01001003 I915_WRITE(DP_A, dpa_ctl);
1004
1005 POSTING_READ(DP_A);
1006 udelay(500);
1007}
1008
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001009static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001010{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001011 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001012 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001013 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001014 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001015 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1016 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017
Keith Packard417e8222011-11-01 19:54:11 -07001018 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001019 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001020 *
1021 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001022 * SNB CPU
1023 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001024 * CPT PCH
1025 *
1026 * IBX PCH and CPU are the same for almost everything,
1027 * except that the CPU DP PLL is configured in this
1028 * register
1029 *
1030 * CPT PCH is quite different, having many bits moved
1031 * to the TRANS_DP_CTL register instead. That
1032 * configuration happens (oddly) in ironlake_pch_enable
1033 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001034
Keith Packard417e8222011-11-01 19:54:11 -07001035 /* Preserve the BIOS-computed detected bit. This is
1036 * supposed to be read-only.
1037 */
1038 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001039
Keith Packard417e8222011-11-01 19:54:11 -07001040 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001041 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001042 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001044 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001045 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001046 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001047 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001048 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001049 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001050
Keith Packard417e8222011-11-01 19:54:11 -07001051 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001052
Imre Deakbc7d38a2013-05-16 14:40:36 +03001053 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001054 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1055 intel_dp->DP |= DP_SYNC_HS_HIGH;
1056 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1057 intel_dp->DP |= DP_SYNC_VS_HIGH;
1058 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1059
Jani Nikula6aba5b62013-10-04 15:08:10 +03001060 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001061 intel_dp->DP |= DP_ENHANCED_FRAMING;
1062
Daniel Vetter7c62a162013-06-01 17:16:20 +02001063 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001064 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001065 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001066 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001067
1068 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1069 intel_dp->DP |= DP_SYNC_HS_HIGH;
1070 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1071 intel_dp->DP |= DP_SYNC_VS_HIGH;
1072 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1073
Jani Nikula6aba5b62013-10-04 15:08:10 +03001074 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001075 intel_dp->DP |= DP_ENHANCED_FRAMING;
1076
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001077 if (!IS_CHERRYVIEW(dev)) {
1078 if (crtc->pipe == 1)
1079 intel_dp->DP |= DP_PIPEB_SELECT;
1080 } else {
1081 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1082 }
Keith Packard417e8222011-11-01 19:54:11 -07001083 } else {
1084 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001085 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001086}
1087
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001088#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1089#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001090
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001091#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1092#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001093
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001094#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1095#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001096
Daniel Vetter4be73782014-01-17 14:39:48 +01001097static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001098 u32 mask,
1099 u32 value)
1100{
Paulo Zanoni30add222012-10-26 19:05:45 -02001101 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001102 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001103 u32 pp_stat_reg, pp_ctrl_reg;
1104
Jani Nikulabf13e812013-09-06 07:40:05 +03001105 pp_stat_reg = _pp_stat_reg(intel_dp);
1106 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001107
1108 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001109 mask, value,
1110 I915_READ(pp_stat_reg),
1111 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001112
Jesse Barnes453c5422013-03-28 09:55:41 -07001113 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001114 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001115 I915_READ(pp_stat_reg),
1116 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001117 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001118
1119 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001120}
1121
Daniel Vetter4be73782014-01-17 14:39:48 +01001122static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001123{
1124 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001125 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001126}
1127
Daniel Vetter4be73782014-01-17 14:39:48 +01001128static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001129{
Keith Packardbd943152011-09-18 23:09:52 -07001130 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001131 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001132}
Keith Packardbd943152011-09-18 23:09:52 -07001133
Daniel Vetter4be73782014-01-17 14:39:48 +01001134static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001135{
1136 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001137
1138 /* When we disable the VDD override bit last we have to do the manual
1139 * wait. */
1140 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1141 intel_dp->panel_power_cycle_delay);
1142
Daniel Vetter4be73782014-01-17 14:39:48 +01001143 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001144}
Keith Packardbd943152011-09-18 23:09:52 -07001145
Daniel Vetter4be73782014-01-17 14:39:48 +01001146static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001147{
1148 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1149 intel_dp->backlight_on_delay);
1150}
1151
Daniel Vetter4be73782014-01-17 14:39:48 +01001152static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001153{
1154 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1155 intel_dp->backlight_off_delay);
1156}
Keith Packard99ea7122011-11-01 19:57:50 -07001157
Keith Packard832dd3c2011-11-01 19:34:06 -07001158/* Read the current pp_control value, unlocking the register if it
1159 * is locked
1160 */
1161
Jesse Barnes453c5422013-03-28 09:55:41 -07001162static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001163{
Jesse Barnes453c5422013-03-28 09:55:41 -07001164 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1165 struct drm_i915_private *dev_priv = dev->dev_private;
1166 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001167
Jani Nikulabf13e812013-09-06 07:40:05 +03001168 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001169 control &= ~PANEL_UNLOCK_MASK;
1170 control |= PANEL_UNLOCK_REGS;
1171 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001172}
1173
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001174static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001175{
Paulo Zanoni30add222012-10-26 19:05:45 -02001176 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001177 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1178 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001179 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001180 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001181 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001182 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001183 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001184
Keith Packard97af61f572011-09-28 16:23:51 -07001185 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001186 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001187
1188 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001189
Daniel Vetter4be73782014-01-17 14:39:48 +01001190 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001191 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001192
Imre Deak4e6e1a52014-03-27 17:45:11 +02001193 power_domain = intel_display_port_power_domain(intel_encoder);
1194 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001195
Paulo Zanonib0665d52013-10-30 19:50:27 -02001196 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001197
Daniel Vetter4be73782014-01-17 14:39:48 +01001198 if (!edp_have_panel_power(intel_dp))
1199 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001200
Jesse Barnes453c5422013-03-28 09:55:41 -07001201 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001202 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001203
Jani Nikulabf13e812013-09-06 07:40:05 +03001204 pp_stat_reg = _pp_stat_reg(intel_dp);
1205 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001206
1207 I915_WRITE(pp_ctrl_reg, pp);
1208 POSTING_READ(pp_ctrl_reg);
1209 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1210 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001211 /*
1212 * If the panel wasn't on, delay before accessing aux channel
1213 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001214 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001215 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001216 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001217 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001218
1219 return need_to_disable;
1220}
1221
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001222void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001223{
1224 if (is_edp(intel_dp)) {
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001225 bool vdd = edp_panel_vdd_on(intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001226
1227 WARN(!vdd, "eDP VDD already requested on\n");
1228 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001229}
1230
Daniel Vetter4be73782014-01-17 14:39:48 +01001231static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001232{
Paulo Zanoni30add222012-10-26 19:05:45 -02001233 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001234 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001235 struct intel_digital_port *intel_dig_port =
1236 dp_to_dig_port(intel_dp);
1237 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1238 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001239 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001240 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001241
Rob Clark51fd3712013-11-19 12:10:12 -05001242 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vettera0e99e62012-12-02 01:05:46 +01001243
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001244 if (intel_dp->want_panel_vdd || !edp_have_panel_vdd(intel_dp))
1245 return;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001246
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001247 DRM_DEBUG_KMS("Turning eDP VDD off\n");
Paulo Zanonib0665d52013-10-30 19:50:27 -02001248
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001249 pp = ironlake_get_pp_control(intel_dp);
1250 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001251
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001252 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1253 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001254
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001255 I915_WRITE(pp_ctrl_reg, pp);
1256 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001257
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001258 /* Make sure sequencer is idle before allowing subsequent activity */
1259 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1260 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001261
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001262 if ((pp & POWER_TARGET_ON) == 0)
1263 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001264
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001265 power_domain = intel_display_port_power_domain(intel_encoder);
1266 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001267}
1268
Daniel Vetter4be73782014-01-17 14:39:48 +01001269static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001270{
1271 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1272 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001273 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001274
Rob Clark51fd3712013-11-19 12:10:12 -05001275 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01001276 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05001277 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001278}
1279
Imre Deakaba86892014-07-30 15:57:31 +03001280static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1281{
1282 unsigned long delay;
1283
1284 /*
1285 * Queue the timer to fire a long time from now (relative to the power
1286 * down delay) to keep the panel power up across a sequence of
1287 * operations.
1288 */
1289 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1290 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1291}
1292
Daniel Vetter4be73782014-01-17 14:39:48 +01001293static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001294{
Keith Packard97af61f572011-09-28 16:23:51 -07001295 if (!is_edp(intel_dp))
1296 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001297
Keith Packardbd943152011-09-18 23:09:52 -07001298 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001299
Keith Packardbd943152011-09-18 23:09:52 -07001300 intel_dp->want_panel_vdd = false;
1301
Imre Deakaba86892014-07-30 15:57:31 +03001302 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001303 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001304 else
1305 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001306}
1307
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001308static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1309{
1310 edp_panel_vdd_off(intel_dp, sync);
1311}
1312
Daniel Vetter4be73782014-01-17 14:39:48 +01001313void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001314{
Paulo Zanoni30add222012-10-26 19:05:45 -02001315 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001316 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001317 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001318 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001319
Keith Packard97af61f572011-09-28 16:23:51 -07001320 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001321 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001322
1323 DRM_DEBUG_KMS("Turn eDP power on\n");
1324
Daniel Vetter4be73782014-01-17 14:39:48 +01001325 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001326 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001327 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001328 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001329
Daniel Vetter4be73782014-01-17 14:39:48 +01001330 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001331
Jani Nikulabf13e812013-09-06 07:40:05 +03001332 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001333 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001334 if (IS_GEN5(dev)) {
1335 /* ILK workaround: disable reset around power sequence */
1336 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001337 I915_WRITE(pp_ctrl_reg, pp);
1338 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001339 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001340
Keith Packard1c0ae802011-09-19 13:59:29 -07001341 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001342 if (!IS_GEN5(dev))
1343 pp |= PANEL_POWER_RESET;
1344
Jesse Barnes453c5422013-03-28 09:55:41 -07001345 I915_WRITE(pp_ctrl_reg, pp);
1346 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001347
Daniel Vetter4be73782014-01-17 14:39:48 +01001348 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001349 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001350
Keith Packard05ce1a42011-09-29 16:33:01 -07001351 if (IS_GEN5(dev)) {
1352 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001353 I915_WRITE(pp_ctrl_reg, pp);
1354 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001355 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001356}
1357
Daniel Vetter4be73782014-01-17 14:39:48 +01001358void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001359{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001360 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1361 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001362 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001363 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001364 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001365 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001366 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001367
Keith Packard97af61f572011-09-28 16:23:51 -07001368 if (!is_edp(intel_dp))
1369 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001370
Keith Packard99ea7122011-11-01 19:57:50 -07001371 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001372
Jani Nikula24f3e092014-03-17 16:43:36 +02001373 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1374
Jesse Barnes453c5422013-03-28 09:55:41 -07001375 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001376 /* We need to switch off panel power _and_ force vdd, for otherwise some
1377 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001378 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1379 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001380
Jani Nikulabf13e812013-09-06 07:40:05 +03001381 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001382
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001383 intel_dp->want_panel_vdd = false;
1384
Jesse Barnes453c5422013-03-28 09:55:41 -07001385 I915_WRITE(pp_ctrl_reg, pp);
1386 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001387
Paulo Zanonidce56b32013-12-19 14:29:40 -02001388 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001389 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001390
1391 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001392 power_domain = intel_display_port_power_domain(intel_encoder);
1393 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001394}
1395
Jani Nikula1250d102014-08-12 17:11:39 +03001396/* Enable backlight in the panel power control. */
1397static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001398{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001399 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1400 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001403 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001404
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001405 /*
1406 * If we enable the backlight right away following a panel power
1407 * on, we may see slight flicker as the panel syncs with the eDP
1408 * link. So delay a bit to make sure the image is solid before
1409 * allowing it to appear.
1410 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001411 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001412 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001413 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001414
Jani Nikulabf13e812013-09-06 07:40:05 +03001415 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001416
1417 I915_WRITE(pp_ctrl_reg, pp);
1418 POSTING_READ(pp_ctrl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001419}
1420
Jani Nikula1250d102014-08-12 17:11:39 +03001421/* Enable backlight PWM and backlight PP control. */
1422void intel_edp_backlight_on(struct intel_dp *intel_dp)
1423{
1424 if (!is_edp(intel_dp))
1425 return;
1426
1427 DRM_DEBUG_KMS("\n");
1428
1429 intel_panel_enable_backlight(intel_dp->attached_connector);
1430 _intel_edp_backlight_on(intel_dp);
1431}
1432
1433/* Disable backlight in the panel power control. */
1434static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001435{
Paulo Zanoni30add222012-10-26 19:05:45 -02001436 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001437 struct drm_i915_private *dev_priv = dev->dev_private;
1438 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001439 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001440
Jesse Barnes453c5422013-03-28 09:55:41 -07001441 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001442 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001443
Jani Nikulabf13e812013-09-06 07:40:05 +03001444 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001445
1446 I915_WRITE(pp_ctrl_reg, pp);
1447 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001448 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001449
1450 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001451}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001452
Jani Nikula1250d102014-08-12 17:11:39 +03001453/* Disable backlight PP control and backlight PWM. */
1454void intel_edp_backlight_off(struct intel_dp *intel_dp)
1455{
1456 if (!is_edp(intel_dp))
1457 return;
1458
1459 DRM_DEBUG_KMS("\n");
1460
1461 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001462 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001463}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001464
Jani Nikula73580fb72014-08-12 17:11:41 +03001465/*
1466 * Hook for controlling the panel power control backlight through the bl_power
1467 * sysfs attribute. Take care to handle multiple calls.
1468 */
1469static void intel_edp_backlight_power(struct intel_connector *connector,
1470 bool enable)
1471{
1472 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
1473 bool is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1474
1475 if (is_enabled == enable)
1476 return;
1477
1478 DRM_DEBUG_KMS("\n");
1479
1480 if (enable)
1481 _intel_edp_backlight_on(intel_dp);
1482 else
1483 _intel_edp_backlight_off(intel_dp);
1484}
1485
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001486static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001487{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001488 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1489 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1490 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001491 struct drm_i915_private *dev_priv = dev->dev_private;
1492 u32 dpa_ctl;
1493
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001494 assert_pipe_disabled(dev_priv,
1495 to_intel_crtc(crtc)->pipe);
1496
Jesse Barnesd240f202010-08-13 15:43:26 -07001497 DRM_DEBUG_KMS("\n");
1498 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001499 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1500 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1501
1502 /* We don't adjust intel_dp->DP while tearing down the link, to
1503 * facilitate link retraining (e.g. after hotplug). Hence clear all
1504 * enable bits here to ensure that we don't enable too much. */
1505 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1506 intel_dp->DP |= DP_PLL_ENABLE;
1507 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001508 POSTING_READ(DP_A);
1509 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001510}
1511
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001512static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001513{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001514 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1515 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1516 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001517 struct drm_i915_private *dev_priv = dev->dev_private;
1518 u32 dpa_ctl;
1519
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001520 assert_pipe_disabled(dev_priv,
1521 to_intel_crtc(crtc)->pipe);
1522
Jesse Barnesd240f202010-08-13 15:43:26 -07001523 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001524 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1525 "dp pll off, should be on\n");
1526 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1527
1528 /* We can't rely on the value tracked for the DP register in
1529 * intel_dp->DP because link_down must not change that (otherwise link
1530 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001531 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001532 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001533 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001534 udelay(200);
1535}
1536
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001537/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001538void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001539{
1540 int ret, i;
1541
1542 /* Should have a valid DPCD by this point */
1543 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1544 return;
1545
1546 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001547 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1548 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001549 if (ret != 1)
1550 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1551 } else {
1552 /*
1553 * When turning on, we need to retry for 1ms to give the sink
1554 * time to wake up.
1555 */
1556 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001557 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1558 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001559 if (ret == 1)
1560 break;
1561 msleep(1);
1562 }
1563 }
1564}
1565
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001566static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1567 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001568{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001569 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001570 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001571 struct drm_device *dev = encoder->base.dev;
1572 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001573 enum intel_display_power_domain power_domain;
1574 u32 tmp;
1575
1576 power_domain = intel_display_port_power_domain(encoder);
1577 if (!intel_display_power_enabled(dev_priv, power_domain))
1578 return false;
1579
1580 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001581
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001582 if (!(tmp & DP_PORT_EN))
1583 return false;
1584
Imre Deakbc7d38a2013-05-16 14:40:36 +03001585 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001586 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001587 } else if (IS_CHERRYVIEW(dev)) {
1588 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001589 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001590 *pipe = PORT_TO_PIPE(tmp);
1591 } else {
1592 u32 trans_sel;
1593 u32 trans_dp;
1594 int i;
1595
1596 switch (intel_dp->output_reg) {
1597 case PCH_DP_B:
1598 trans_sel = TRANS_DP_PORT_SEL_B;
1599 break;
1600 case PCH_DP_C:
1601 trans_sel = TRANS_DP_PORT_SEL_C;
1602 break;
1603 case PCH_DP_D:
1604 trans_sel = TRANS_DP_PORT_SEL_D;
1605 break;
1606 default:
1607 return true;
1608 }
1609
Damien Lespiau055e3932014-08-18 13:49:10 +01001610 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001611 trans_dp = I915_READ(TRANS_DP_CTL(i));
1612 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1613 *pipe = i;
1614 return true;
1615 }
1616 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001617
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001618 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1619 intel_dp->output_reg);
1620 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001621
1622 return true;
1623}
1624
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001625static void intel_dp_get_config(struct intel_encoder *encoder,
1626 struct intel_crtc_config *pipe_config)
1627{
1628 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001629 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001630 struct drm_device *dev = encoder->base.dev;
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632 enum port port = dp_to_dig_port(intel_dp)->port;
1633 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001634 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001635
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001636 tmp = I915_READ(intel_dp->output_reg);
1637 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1638 pipe_config->has_audio = true;
1639
Xiong Zhang63000ef2013-06-28 12:59:06 +08001640 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001641 if (tmp & DP_SYNC_HS_HIGH)
1642 flags |= DRM_MODE_FLAG_PHSYNC;
1643 else
1644 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001645
Xiong Zhang63000ef2013-06-28 12:59:06 +08001646 if (tmp & DP_SYNC_VS_HIGH)
1647 flags |= DRM_MODE_FLAG_PVSYNC;
1648 else
1649 flags |= DRM_MODE_FLAG_NVSYNC;
1650 } else {
1651 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1652 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1653 flags |= DRM_MODE_FLAG_PHSYNC;
1654 else
1655 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001656
Xiong Zhang63000ef2013-06-28 12:59:06 +08001657 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1658 flags |= DRM_MODE_FLAG_PVSYNC;
1659 else
1660 flags |= DRM_MODE_FLAG_NVSYNC;
1661 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001662
1663 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001664
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001665 pipe_config->has_dp_encoder = true;
1666
1667 intel_dp_get_m_n(crtc, pipe_config);
1668
Ville Syrjälä18442d02013-09-13 16:00:08 +03001669 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001670 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1671 pipe_config->port_clock = 162000;
1672 else
1673 pipe_config->port_clock = 270000;
1674 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001675
1676 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1677 &pipe_config->dp_m_n);
1678
1679 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1680 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1681
Damien Lespiau241bfc32013-09-25 16:45:37 +01001682 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001683
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001684 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1685 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1686 /*
1687 * This is a big fat ugly hack.
1688 *
1689 * Some machines in UEFI boot mode provide us a VBT that has 18
1690 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1691 * unknown we fail to light up. Yet the same BIOS boots up with
1692 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1693 * max, not what it tells us to use.
1694 *
1695 * Note: This will still be broken if the eDP panel is not lit
1696 * up by the BIOS, and thus we can't get the mode at module
1697 * load.
1698 */
1699 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1700 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1701 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1702 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001703}
1704
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001705static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001706{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001707 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001708}
1709
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001710static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1711{
1712 struct drm_i915_private *dev_priv = dev->dev_private;
1713
Ben Widawsky18b59922013-09-20 09:35:30 -07001714 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001715 return false;
1716
Ben Widawsky18b59922013-09-20 09:35:30 -07001717 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001718}
1719
1720static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1721 struct edp_vsc_psr *vsc_psr)
1722{
1723 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1724 struct drm_device *dev = dig_port->base.base.dev;
1725 struct drm_i915_private *dev_priv = dev->dev_private;
1726 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1727 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1728 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1729 uint32_t *data = (uint32_t *) vsc_psr;
1730 unsigned int i;
1731
1732 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1733 the video DIP being updated before program video DIP data buffer
1734 registers for DIP being updated. */
1735 I915_WRITE(ctl_reg, 0);
1736 POSTING_READ(ctl_reg);
1737
1738 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1739 if (i < sizeof(struct edp_vsc_psr))
1740 I915_WRITE(data_reg + i, *data++);
1741 else
1742 I915_WRITE(data_reg + i, 0);
1743 }
1744
1745 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1746 POSTING_READ(ctl_reg);
1747}
1748
1749static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1750{
1751 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1752 struct drm_i915_private *dev_priv = dev->dev_private;
1753 struct edp_vsc_psr psr_vsc;
1754
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001755 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1756 memset(&psr_vsc, 0, sizeof(psr_vsc));
1757 psr_vsc.sdp_header.HB0 = 0;
1758 psr_vsc.sdp_header.HB1 = 0x7;
1759 psr_vsc.sdp_header.HB2 = 0x2;
1760 psr_vsc.sdp_header.HB3 = 0x8;
1761 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1762
1763 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001764 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001765 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001766}
1767
1768static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1769{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001770 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1771 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001772 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001773 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001774 int precharge = 0x3;
1775 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001776 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001777
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001778 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1779
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001780 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1781 only_standby = true;
1782
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001783 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001784 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001785 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1786 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001787 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001788 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1789 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001790
1791 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001792 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1793 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1794 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001795 DP_AUX_CH_CTL_TIME_OUT_400us |
1796 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1797 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1798 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1799}
1800
1801static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1802{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001803 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1804 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001805 struct drm_i915_private *dev_priv = dev->dev_private;
1806 uint32_t max_sleep_time = 0x1f;
1807 uint32_t idle_frames = 1;
1808 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001809 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001810 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001811
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001812 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1813 only_standby = true;
1814
1815 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001816 val |= EDP_PSR_LINK_STANDBY;
1817 val |= EDP_PSR_TP2_TP3_TIME_0us;
1818 val |= EDP_PSR_TP1_TIME_0us;
1819 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07001820 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001821 } else
1822 val |= EDP_PSR_LINK_DISABLE;
1823
Ben Widawsky18b59922013-09-20 09:35:30 -07001824 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001825 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001826 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1827 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1828 EDP_PSR_ENABLE);
1829}
1830
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001831static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1832{
1833 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1834 struct drm_device *dev = dig_port->base.base.dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
1836 struct drm_crtc *crtc = dig_port->base.base.crtc;
1837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001838
Daniel Vetterf0355c42014-07-11 10:30:15 -07001839 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001840 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
1841 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
1842
Rodrigo Vivia031d702013-10-03 16:15:06 -03001843 dev_priv->psr.source_ok = false;
1844
Daniel Vetter9ca15302014-07-11 10:30:16 -07001845 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001846 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001847 return false;
1848 }
1849
Jani Nikulad330a952014-01-21 11:24:25 +02001850 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001851 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001852 return false;
1853 }
1854
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001855 /* Below limitations aren't valid for Broadwell */
1856 if (IS_BROADWELL(dev))
1857 goto out;
1858
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001859 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1860 S3D_ENABLE) {
1861 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001862 return false;
1863 }
1864
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001865 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001866 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001867 return false;
1868 }
1869
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001870 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03001871 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001872 return true;
1873}
1874
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001875static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001876{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1878 struct drm_device *dev = intel_dig_port->base.base.dev;
1879 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001880
Daniel Vetter36383792014-07-11 10:30:13 -07001881 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1882 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001883 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001884
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001885 /* Enable PSR on the panel */
1886 intel_edp_psr_enable_sink(intel_dp);
1887
1888 /* Enable PSR on the host */
1889 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001890
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001891 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001892}
1893
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001894void intel_edp_psr_enable(struct intel_dp *intel_dp)
1895{
1896 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001897 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001898
Rodrigo Vivi4704c572014-06-12 10:16:38 -07001899 if (!HAS_PSR(dev)) {
1900 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1901 return;
1902 }
1903
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001904 if (!is_edp_psr(intel_dp)) {
1905 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1906 return;
1907 }
1908
Daniel Vetterf0355c42014-07-11 10:30:15 -07001909 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001910 if (dev_priv->psr.enabled) {
1911 DRM_DEBUG_KMS("PSR already in use\n");
Daniel Vetterf0355c42014-07-11 10:30:15 -07001912 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001913 return;
1914 }
1915
Daniel Vetter9ca15302014-07-11 10:30:16 -07001916 dev_priv->psr.busy_frontbuffer_bits = 0;
1917
Rodrigo Vivi16487252014-06-12 10:16:39 -07001918 /* Setup PSR once */
1919 intel_edp_psr_setup(intel_dp);
1920
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001921 if (intel_edp_psr_match_conditions(intel_dp))
Daniel Vetter9ca15302014-07-11 10:30:16 -07001922 dev_priv->psr.enabled = intel_dp;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001923 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001924}
1925
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001926void intel_edp_psr_disable(struct intel_dp *intel_dp)
1927{
1928 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1929 struct drm_i915_private *dev_priv = dev->dev_private;
1930
Daniel Vetterf0355c42014-07-11 10:30:15 -07001931 mutex_lock(&dev_priv->psr.lock);
1932 if (!dev_priv->psr.enabled) {
1933 mutex_unlock(&dev_priv->psr.lock);
1934 return;
1935 }
1936
Daniel Vetter36383792014-07-11 10:30:13 -07001937 if (dev_priv->psr.active) {
1938 I915_WRITE(EDP_PSR_CTL(dev),
1939 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001940
Daniel Vetter36383792014-07-11 10:30:13 -07001941 /* Wait till PSR is idle */
1942 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
1943 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1944 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1945
1946 dev_priv->psr.active = false;
1947 } else {
1948 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1949 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001950
Daniel Vetter2807cf62014-07-11 10:30:11 -07001951 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001952 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07001953
1954 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001955}
1956
Daniel Vetterf02a3262014-06-16 19:51:21 +02001957static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001958{
1959 struct drm_i915_private *dev_priv =
1960 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07001961 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001962
Daniel Vetterf0355c42014-07-11 10:30:15 -07001963 mutex_lock(&dev_priv->psr.lock);
1964 intel_dp = dev_priv->psr.enabled;
1965
Daniel Vetter2807cf62014-07-11 10:30:11 -07001966 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07001967 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001968
Daniel Vetter9ca15302014-07-11 10:30:16 -07001969 /*
1970 * The delayed work can race with an invalidate hence we need to
1971 * recheck. Since psr_flush first clears this and then reschedules we
1972 * won't ever miss a flush when bailing out here.
1973 */
1974 if (dev_priv->psr.busy_frontbuffer_bits)
1975 goto unlock;
1976
1977 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001978unlock:
1979 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001980}
1981
Daniel Vetter9ca15302014-07-11 10:30:16 -07001982static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001983{
1984 struct drm_i915_private *dev_priv = dev->dev_private;
1985
Daniel Vetter36383792014-07-11 10:30:13 -07001986 if (dev_priv->psr.active) {
1987 u32 val = I915_READ(EDP_PSR_CTL(dev));
1988
1989 WARN_ON(!(val & EDP_PSR_ENABLE));
1990
1991 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
1992
1993 dev_priv->psr.active = false;
1994 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001995
Daniel Vetter9ca15302014-07-11 10:30:16 -07001996}
1997
1998void intel_edp_psr_invalidate(struct drm_device *dev,
1999 unsigned frontbuffer_bits)
2000{
2001 struct drm_i915_private *dev_priv = dev->dev_private;
2002 struct drm_crtc *crtc;
2003 enum pipe pipe;
2004
Daniel Vetter9ca15302014-07-11 10:30:16 -07002005 mutex_lock(&dev_priv->psr.lock);
2006 if (!dev_priv->psr.enabled) {
2007 mutex_unlock(&dev_priv->psr.lock);
2008 return;
2009 }
2010
2011 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2012 pipe = to_intel_crtc(crtc)->pipe;
2013
2014 intel_edp_psr_do_exit(dev);
2015
2016 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2017
2018 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2019 mutex_unlock(&dev_priv->psr.lock);
2020}
2021
2022void intel_edp_psr_flush(struct drm_device *dev,
2023 unsigned frontbuffer_bits)
2024{
2025 struct drm_i915_private *dev_priv = dev->dev_private;
2026 struct drm_crtc *crtc;
2027 enum pipe pipe;
2028
Daniel Vetter9ca15302014-07-11 10:30:16 -07002029 mutex_lock(&dev_priv->psr.lock);
2030 if (!dev_priv->psr.enabled) {
2031 mutex_unlock(&dev_priv->psr.lock);
2032 return;
2033 }
2034
2035 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2036 pipe = to_intel_crtc(crtc)->pipe;
2037 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2038
2039 /*
2040 * On Haswell sprite plane updates don't result in a psr invalidating
2041 * signal in the hardware. Which means we need to manually fake this in
2042 * software for all flushes, not just when we've seen a preceding
2043 * invalidation through frontbuffer rendering.
2044 */
2045 if (IS_HASWELL(dev) &&
2046 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2047 intel_edp_psr_do_exit(dev);
2048
2049 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2050 schedule_delayed_work(&dev_priv->psr.work,
2051 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002052 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002053}
2054
2055void intel_edp_psr_init(struct drm_device *dev)
2056{
2057 struct drm_i915_private *dev_priv = dev->dev_private;
2058
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002059 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002060 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002061}
2062
Daniel Vettere8cb4552012-07-01 13:05:48 +02002063static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002064{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002065 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002066 enum port port = dp_to_dig_port(intel_dp)->port;
2067 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002068
2069 /* Make sure the panel is off before trying to change the mode. But also
2070 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002071 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002072 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002073 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002074 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002075
2076 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03002077 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02002078 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002079}
2080
Ville Syrjälä49277c32014-03-31 18:21:26 +03002081static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002082{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002083 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002084 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002085
Ville Syrjälä49277c32014-03-31 18:21:26 +03002086 if (port != PORT_A)
2087 return;
2088
2089 intel_dp_link_down(intel_dp);
2090 ironlake_edp_pll_off(intel_dp);
2091}
2092
2093static void vlv_post_disable_dp(struct intel_encoder *encoder)
2094{
2095 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2096
2097 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002098}
2099
Ville Syrjälä580d3812014-04-09 13:29:00 +03002100static void chv_post_disable_dp(struct intel_encoder *encoder)
2101{
2102 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2103 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2104 struct drm_device *dev = encoder->base.dev;
2105 struct drm_i915_private *dev_priv = dev->dev_private;
2106 struct intel_crtc *intel_crtc =
2107 to_intel_crtc(encoder->base.crtc);
2108 enum dpio_channel ch = vlv_dport_to_channel(dport);
2109 enum pipe pipe = intel_crtc->pipe;
2110 u32 val;
2111
2112 intel_dp_link_down(intel_dp);
2113
2114 mutex_lock(&dev_priv->dpio_lock);
2115
2116 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002117 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002118 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002119 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002120
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002121 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2122 val |= CHV_PCS_REQ_SOFTRESET_EN;
2123 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2124
2125 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002126 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002127 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2128
2129 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2130 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2131 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002132
2133 mutex_unlock(&dev_priv->dpio_lock);
2134}
2135
Daniel Vettere8cb4552012-07-01 13:05:48 +02002136static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002137{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002138 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2139 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002140 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002141 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002142
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002143 if (WARN_ON(dp_reg & DP_PORT_EN))
2144 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002145
Jani Nikula24f3e092014-03-17 16:43:36 +02002146 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002147 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2148 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002149 intel_edp_panel_on(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002150 intel_edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002151 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002152 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002153}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002154
Jani Nikulaecff4f32013-09-06 07:38:29 +03002155static void g4x_enable_dp(struct intel_encoder *encoder)
2156{
Jani Nikula828f5c62013-09-05 16:44:45 +03002157 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2158
Jani Nikulaecff4f32013-09-06 07:38:29 +03002159 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002160 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002161}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002162
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002163static void vlv_enable_dp(struct intel_encoder *encoder)
2164{
Jani Nikula828f5c62013-09-05 16:44:45 +03002165 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2166
Daniel Vetter4be73782014-01-17 14:39:48 +01002167 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002168}
2169
Jani Nikulaecff4f32013-09-06 07:38:29 +03002170static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002171{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002172 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002173 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002174
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002175 intel_dp_prepare(encoder);
2176
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002177 /* Only ilk+ has port A */
2178 if (dport->port == PORT_A) {
2179 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002180 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002181 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002182}
2183
2184static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2185{
2186 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2187 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002188 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002189 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002190 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002191 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002192 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03002193 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002194 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002195
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002196 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002197
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002198 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002199 val = 0;
2200 if (pipe)
2201 val |= (1<<21);
2202 else
2203 val &= ~(1<<21);
2204 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002205 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2206 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2207 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002208
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002209 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002210
Imre Deak2cac6132014-01-30 16:50:42 +02002211 if (is_edp(intel_dp)) {
2212 /* init power sequencer on this pipe and port */
2213 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2214 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2215 &power_seq);
2216 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002217
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002218 intel_enable_dp(encoder);
2219
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002220 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002221}
2222
Jani Nikulaecff4f32013-09-06 07:38:29 +03002223static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002224{
2225 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2226 struct drm_device *dev = encoder->base.dev;
2227 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002228 struct intel_crtc *intel_crtc =
2229 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002230 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002231 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002232
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002233 intel_dp_prepare(encoder);
2234
Jesse Barnes89b667f2013-04-18 14:51:36 -07002235 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002236 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002237 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002238 DPIO_PCS_TX_LANE2_RESET |
2239 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002240 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002241 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2242 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2243 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2244 DPIO_PCS_CLK_SOFT_RESET);
2245
2246 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002247 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2248 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2249 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002250 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002251}
2252
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002253static void chv_pre_enable_dp(struct intel_encoder *encoder)
2254{
2255 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2256 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2257 struct drm_device *dev = encoder->base.dev;
2258 struct drm_i915_private *dev_priv = dev->dev_private;
2259 struct edp_power_seq power_seq;
2260 struct intel_crtc *intel_crtc =
2261 to_intel_crtc(encoder->base.crtc);
2262 enum dpio_channel ch = vlv_dport_to_channel(dport);
2263 int pipe = intel_crtc->pipe;
2264 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002265 u32 val;
2266
2267 mutex_lock(&dev_priv->dpio_lock);
2268
2269 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002270 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002271 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002272 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002273
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002274 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2275 val |= CHV_PCS_REQ_SOFTRESET_EN;
2276 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2277
2278 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002279 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002280 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2281
2282 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2283 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2284 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002285
2286 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002287 for (i = 0; i < 4; i++) {
2288 /* Set the latency optimal bit */
2289 data = (i == 1) ? 0x0 : 0x6;
2290 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2291 data << DPIO_FRC_LATENCY_SHFIT);
2292
2293 /* Set the upar bit */
2294 data = (i == 1) ? 0x0 : 0x1;
2295 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2296 data << DPIO_UPAR_SHIFT);
2297 }
2298
2299 /* Data lane stagger programming */
2300 /* FIXME: Fix up value only after power analysis */
2301
2302 mutex_unlock(&dev_priv->dpio_lock);
2303
2304 if (is_edp(intel_dp)) {
2305 /* init power sequencer on this pipe and port */
2306 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2307 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2308 &power_seq);
2309 }
2310
2311 intel_enable_dp(encoder);
2312
2313 vlv_wait_port_ready(dev_priv, dport);
2314}
2315
Ville Syrjälä9197c882014-04-09 13:29:05 +03002316static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2317{
2318 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2319 struct drm_device *dev = encoder->base.dev;
2320 struct drm_i915_private *dev_priv = dev->dev_private;
2321 struct intel_crtc *intel_crtc =
2322 to_intel_crtc(encoder->base.crtc);
2323 enum dpio_channel ch = vlv_dport_to_channel(dport);
2324 enum pipe pipe = intel_crtc->pipe;
2325 u32 val;
2326
Ville Syrjälä625695f2014-06-28 02:04:02 +03002327 intel_dp_prepare(encoder);
2328
Ville Syrjälä9197c882014-04-09 13:29:05 +03002329 mutex_lock(&dev_priv->dpio_lock);
2330
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002331 /* program left/right clock distribution */
2332 if (pipe != PIPE_B) {
2333 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2334 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2335 if (ch == DPIO_CH0)
2336 val |= CHV_BUFLEFTENA1_FORCE;
2337 if (ch == DPIO_CH1)
2338 val |= CHV_BUFRIGHTENA1_FORCE;
2339 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2340 } else {
2341 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2342 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2343 if (ch == DPIO_CH0)
2344 val |= CHV_BUFLEFTENA2_FORCE;
2345 if (ch == DPIO_CH1)
2346 val |= CHV_BUFRIGHTENA2_FORCE;
2347 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2348 }
2349
Ville Syrjälä9197c882014-04-09 13:29:05 +03002350 /* program clock channel usage */
2351 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2352 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2353 if (pipe != PIPE_B)
2354 val &= ~CHV_PCS_USEDCLKCHANNEL;
2355 else
2356 val |= CHV_PCS_USEDCLKCHANNEL;
2357 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2358
2359 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2360 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2361 if (pipe != PIPE_B)
2362 val &= ~CHV_PCS_USEDCLKCHANNEL;
2363 else
2364 val |= CHV_PCS_USEDCLKCHANNEL;
2365 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2366
2367 /*
2368 * This a a bit weird since generally CL
2369 * matches the pipe, but here we need to
2370 * pick the CL based on the port.
2371 */
2372 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2373 if (pipe != PIPE_B)
2374 val &= ~CHV_CMN_USEDCLKCHANNEL;
2375 else
2376 val |= CHV_CMN_USEDCLKCHANNEL;
2377 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2378
2379 mutex_unlock(&dev_priv->dpio_lock);
2380}
2381
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002382/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002383 * Native read with retry for link status and receiver capability reads for
2384 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002385 *
2386 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2387 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002388 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002389static ssize_t
2390intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2391 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002392{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002393 ssize_t ret;
2394 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002395
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002396 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002397 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2398 if (ret == size)
2399 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002400 msleep(1);
2401 }
2402
Jani Nikula9d1a1032014-03-14 16:51:15 +02002403 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002404}
2405
2406/*
2407 * Fetch AUX CH registers 0x202 - 0x207 which contain
2408 * link status information
2409 */
2410static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002411intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002412{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002413 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2414 DP_LANE0_1_STATUS,
2415 link_status,
2416 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002417}
2418
Paulo Zanoni11002442014-06-13 18:45:41 -03002419/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002420static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002421intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002422{
Paulo Zanoni30add222012-10-26 19:05:45 -02002423 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002424 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002425
Paulo Zanoni9576c272014-06-13 18:45:40 -03002426 if (IS_VALLEYVIEW(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002427 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002428 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002429 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002430 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002431 return DP_TRAIN_VOLTAGE_SWING_1200;
2432 else
2433 return DP_TRAIN_VOLTAGE_SWING_800;
2434}
2435
2436static uint8_t
2437intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2438{
Paulo Zanoni30add222012-10-26 19:05:45 -02002439 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002440 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002441
Paulo Zanoni9576c272014-06-13 18:45:40 -03002442 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002443 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2444 case DP_TRAIN_VOLTAGE_SWING_400:
2445 return DP_TRAIN_PRE_EMPHASIS_9_5;
2446 case DP_TRAIN_VOLTAGE_SWING_600:
2447 return DP_TRAIN_PRE_EMPHASIS_6;
2448 case DP_TRAIN_VOLTAGE_SWING_800:
2449 return DP_TRAIN_PRE_EMPHASIS_3_5;
2450 case DP_TRAIN_VOLTAGE_SWING_1200:
2451 default:
2452 return DP_TRAIN_PRE_EMPHASIS_0;
2453 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002454 } else if (IS_VALLEYVIEW(dev)) {
2455 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2456 case DP_TRAIN_VOLTAGE_SWING_400:
2457 return DP_TRAIN_PRE_EMPHASIS_9_5;
2458 case DP_TRAIN_VOLTAGE_SWING_600:
2459 return DP_TRAIN_PRE_EMPHASIS_6;
2460 case DP_TRAIN_VOLTAGE_SWING_800:
2461 return DP_TRAIN_PRE_EMPHASIS_3_5;
2462 case DP_TRAIN_VOLTAGE_SWING_1200:
2463 default:
2464 return DP_TRAIN_PRE_EMPHASIS_0;
2465 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002466 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002467 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2468 case DP_TRAIN_VOLTAGE_SWING_400:
2469 return DP_TRAIN_PRE_EMPHASIS_6;
2470 case DP_TRAIN_VOLTAGE_SWING_600:
2471 case DP_TRAIN_VOLTAGE_SWING_800:
2472 return DP_TRAIN_PRE_EMPHASIS_3_5;
2473 default:
2474 return DP_TRAIN_PRE_EMPHASIS_0;
2475 }
2476 } else {
2477 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2478 case DP_TRAIN_VOLTAGE_SWING_400:
2479 return DP_TRAIN_PRE_EMPHASIS_6;
2480 case DP_TRAIN_VOLTAGE_SWING_600:
2481 return DP_TRAIN_PRE_EMPHASIS_6;
2482 case DP_TRAIN_VOLTAGE_SWING_800:
2483 return DP_TRAIN_PRE_EMPHASIS_3_5;
2484 case DP_TRAIN_VOLTAGE_SWING_1200:
2485 default:
2486 return DP_TRAIN_PRE_EMPHASIS_0;
2487 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002488 }
2489}
2490
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002491static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2492{
2493 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2494 struct drm_i915_private *dev_priv = dev->dev_private;
2495 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002496 struct intel_crtc *intel_crtc =
2497 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002498 unsigned long demph_reg_value, preemph_reg_value,
2499 uniqtranscale_reg_value;
2500 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002501 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002502 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002503
2504 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2505 case DP_TRAIN_PRE_EMPHASIS_0:
2506 preemph_reg_value = 0x0004000;
2507 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2508 case DP_TRAIN_VOLTAGE_SWING_400:
2509 demph_reg_value = 0x2B405555;
2510 uniqtranscale_reg_value = 0x552AB83A;
2511 break;
2512 case DP_TRAIN_VOLTAGE_SWING_600:
2513 demph_reg_value = 0x2B404040;
2514 uniqtranscale_reg_value = 0x5548B83A;
2515 break;
2516 case DP_TRAIN_VOLTAGE_SWING_800:
2517 demph_reg_value = 0x2B245555;
2518 uniqtranscale_reg_value = 0x5560B83A;
2519 break;
2520 case DP_TRAIN_VOLTAGE_SWING_1200:
2521 demph_reg_value = 0x2B405555;
2522 uniqtranscale_reg_value = 0x5598DA3A;
2523 break;
2524 default:
2525 return 0;
2526 }
2527 break;
2528 case DP_TRAIN_PRE_EMPHASIS_3_5:
2529 preemph_reg_value = 0x0002000;
2530 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2531 case DP_TRAIN_VOLTAGE_SWING_400:
2532 demph_reg_value = 0x2B404040;
2533 uniqtranscale_reg_value = 0x5552B83A;
2534 break;
2535 case DP_TRAIN_VOLTAGE_SWING_600:
2536 demph_reg_value = 0x2B404848;
2537 uniqtranscale_reg_value = 0x5580B83A;
2538 break;
2539 case DP_TRAIN_VOLTAGE_SWING_800:
2540 demph_reg_value = 0x2B404040;
2541 uniqtranscale_reg_value = 0x55ADDA3A;
2542 break;
2543 default:
2544 return 0;
2545 }
2546 break;
2547 case DP_TRAIN_PRE_EMPHASIS_6:
2548 preemph_reg_value = 0x0000000;
2549 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2550 case DP_TRAIN_VOLTAGE_SWING_400:
2551 demph_reg_value = 0x2B305555;
2552 uniqtranscale_reg_value = 0x5570B83A;
2553 break;
2554 case DP_TRAIN_VOLTAGE_SWING_600:
2555 demph_reg_value = 0x2B2B4040;
2556 uniqtranscale_reg_value = 0x55ADDA3A;
2557 break;
2558 default:
2559 return 0;
2560 }
2561 break;
2562 case DP_TRAIN_PRE_EMPHASIS_9_5:
2563 preemph_reg_value = 0x0006000;
2564 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2565 case DP_TRAIN_VOLTAGE_SWING_400:
2566 demph_reg_value = 0x1B405555;
2567 uniqtranscale_reg_value = 0x55ADDA3A;
2568 break;
2569 default:
2570 return 0;
2571 }
2572 break;
2573 default:
2574 return 0;
2575 }
2576
Chris Wilson0980a602013-07-26 19:57:35 +01002577 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002578 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2579 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2580 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002581 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002582 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2583 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2584 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2585 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002586 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002587
2588 return 0;
2589}
2590
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002591static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2592{
2593 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2594 struct drm_i915_private *dev_priv = dev->dev_private;
2595 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2596 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002597 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002598 uint8_t train_set = intel_dp->train_set[0];
2599 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002600 enum pipe pipe = intel_crtc->pipe;
2601 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002602
2603 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2604 case DP_TRAIN_PRE_EMPHASIS_0:
2605 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2606 case DP_TRAIN_VOLTAGE_SWING_400:
2607 deemph_reg_value = 128;
2608 margin_reg_value = 52;
2609 break;
2610 case DP_TRAIN_VOLTAGE_SWING_600:
2611 deemph_reg_value = 128;
2612 margin_reg_value = 77;
2613 break;
2614 case DP_TRAIN_VOLTAGE_SWING_800:
2615 deemph_reg_value = 128;
2616 margin_reg_value = 102;
2617 break;
2618 case DP_TRAIN_VOLTAGE_SWING_1200:
2619 deemph_reg_value = 128;
2620 margin_reg_value = 154;
2621 /* FIXME extra to set for 1200 */
2622 break;
2623 default:
2624 return 0;
2625 }
2626 break;
2627 case DP_TRAIN_PRE_EMPHASIS_3_5:
2628 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2629 case DP_TRAIN_VOLTAGE_SWING_400:
2630 deemph_reg_value = 85;
2631 margin_reg_value = 78;
2632 break;
2633 case DP_TRAIN_VOLTAGE_SWING_600:
2634 deemph_reg_value = 85;
2635 margin_reg_value = 116;
2636 break;
2637 case DP_TRAIN_VOLTAGE_SWING_800:
2638 deemph_reg_value = 85;
2639 margin_reg_value = 154;
2640 break;
2641 default:
2642 return 0;
2643 }
2644 break;
2645 case DP_TRAIN_PRE_EMPHASIS_6:
2646 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2647 case DP_TRAIN_VOLTAGE_SWING_400:
2648 deemph_reg_value = 64;
2649 margin_reg_value = 104;
2650 break;
2651 case DP_TRAIN_VOLTAGE_SWING_600:
2652 deemph_reg_value = 64;
2653 margin_reg_value = 154;
2654 break;
2655 default:
2656 return 0;
2657 }
2658 break;
2659 case DP_TRAIN_PRE_EMPHASIS_9_5:
2660 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2661 case DP_TRAIN_VOLTAGE_SWING_400:
2662 deemph_reg_value = 43;
2663 margin_reg_value = 154;
2664 break;
2665 default:
2666 return 0;
2667 }
2668 break;
2669 default:
2670 return 0;
2671 }
2672
2673 mutex_lock(&dev_priv->dpio_lock);
2674
2675 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002676 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2677 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2678 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2679
2680 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2681 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2682 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002683
2684 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002685 for (i = 0; i < 4; i++) {
2686 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2687 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2688 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2689 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2690 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002691
2692 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002693 for (i = 0; i < 4; i++) {
2694 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03002695 val &= ~DPIO_SWING_MARGIN000_MASK;
2696 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002697 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2698 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002699
2700 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002701 for (i = 0; i < 4; i++) {
2702 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2703 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2704 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2705 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002706
2707 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2708 == DP_TRAIN_PRE_EMPHASIS_0) &&
2709 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2710 == DP_TRAIN_VOLTAGE_SWING_1200)) {
2711
2712 /*
2713 * The document said it needs to set bit 27 for ch0 and bit 26
2714 * for ch1. Might be a typo in the doc.
2715 * For now, for this unique transition scale selection, set bit
2716 * 27 for ch0 and ch1.
2717 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002718 for (i = 0; i < 4; i++) {
2719 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2720 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2721 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2722 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002723
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002724 for (i = 0; i < 4; i++) {
2725 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2726 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2727 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2728 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2729 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002730 }
2731
2732 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002733 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2734 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2735 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2736
2737 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2738 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2739 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002740
2741 /* LRC Bypass */
2742 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2743 val |= DPIO_LRC_BYPASS;
2744 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2745
2746 mutex_unlock(&dev_priv->dpio_lock);
2747
2748 return 0;
2749}
2750
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002751static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002752intel_get_adjust_train(struct intel_dp *intel_dp,
2753 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002754{
2755 uint8_t v = 0;
2756 uint8_t p = 0;
2757 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002758 uint8_t voltage_max;
2759 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002760
Jesse Barnes33a34e42010-09-08 12:42:02 -07002761 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002762 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2763 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002764
2765 if (this_v > v)
2766 v = this_v;
2767 if (this_p > p)
2768 p = this_p;
2769 }
2770
Keith Packard1a2eb462011-11-16 16:26:07 -08002771 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002772 if (v >= voltage_max)
2773 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002774
Keith Packard1a2eb462011-11-16 16:26:07 -08002775 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2776 if (p >= preemph_max)
2777 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002778
2779 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002780 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002781}
2782
2783static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002784intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002785{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002786 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002787
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002788 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002789 case DP_TRAIN_VOLTAGE_SWING_400:
2790 default:
2791 signal_levels |= DP_VOLTAGE_0_4;
2792 break;
2793 case DP_TRAIN_VOLTAGE_SWING_600:
2794 signal_levels |= DP_VOLTAGE_0_6;
2795 break;
2796 case DP_TRAIN_VOLTAGE_SWING_800:
2797 signal_levels |= DP_VOLTAGE_0_8;
2798 break;
2799 case DP_TRAIN_VOLTAGE_SWING_1200:
2800 signal_levels |= DP_VOLTAGE_1_2;
2801 break;
2802 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002803 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002804 case DP_TRAIN_PRE_EMPHASIS_0:
2805 default:
2806 signal_levels |= DP_PRE_EMPHASIS_0;
2807 break;
2808 case DP_TRAIN_PRE_EMPHASIS_3_5:
2809 signal_levels |= DP_PRE_EMPHASIS_3_5;
2810 break;
2811 case DP_TRAIN_PRE_EMPHASIS_6:
2812 signal_levels |= DP_PRE_EMPHASIS_6;
2813 break;
2814 case DP_TRAIN_PRE_EMPHASIS_9_5:
2815 signal_levels |= DP_PRE_EMPHASIS_9_5;
2816 break;
2817 }
2818 return signal_levels;
2819}
2820
Zhenyu Wange3421a12010-04-08 09:43:27 +08002821/* Gen6's DP voltage swing and pre-emphasis control */
2822static uint32_t
2823intel_gen6_edp_signal_levels(uint8_t train_set)
2824{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002825 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2826 DP_TRAIN_PRE_EMPHASIS_MASK);
2827 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002828 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002829 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2830 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2831 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2832 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002833 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002834 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2835 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002836 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002837 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2838 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002839 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002840 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2841 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002842 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002843 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2844 "0x%x\n", signal_levels);
2845 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002846 }
2847}
2848
Keith Packard1a2eb462011-11-16 16:26:07 -08002849/* Gen7's DP voltage swing and pre-emphasis control */
2850static uint32_t
2851intel_gen7_edp_signal_levels(uint8_t train_set)
2852{
2853 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2854 DP_TRAIN_PRE_EMPHASIS_MASK);
2855 switch (signal_levels) {
2856 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2857 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2858 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2859 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2860 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2861 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2862
2863 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2864 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2865 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2866 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2867
2868 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2869 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2870 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2871 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2872
2873 default:
2874 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2875 "0x%x\n", signal_levels);
2876 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2877 }
2878}
2879
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002880/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2881static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002882intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002883{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002884 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2885 DP_TRAIN_PRE_EMPHASIS_MASK);
2886 switch (signal_levels) {
2887 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2888 return DDI_BUF_EMP_400MV_0DB_HSW;
2889 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2890 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2891 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2892 return DDI_BUF_EMP_400MV_6DB_HSW;
2893 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2894 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002895
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002896 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2897 return DDI_BUF_EMP_600MV_0DB_HSW;
2898 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2899 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2900 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2901 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002902
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002903 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2904 return DDI_BUF_EMP_800MV_0DB_HSW;
2905 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2906 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2907 default:
2908 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2909 "0x%x\n", signal_levels);
2910 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002911 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002912}
2913
Paulo Zanonif0a34242012-12-06 16:51:50 -02002914/* Properly updates "DP" with the correct signal levels. */
2915static void
2916intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2917{
2918 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002919 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002920 struct drm_device *dev = intel_dig_port->base.base.dev;
2921 uint32_t signal_levels, mask;
2922 uint8_t train_set = intel_dp->train_set[0];
2923
Paulo Zanoni9576c272014-06-13 18:45:40 -03002924 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002925 signal_levels = intel_hsw_signal_levels(train_set);
2926 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002927 } else if (IS_CHERRYVIEW(dev)) {
2928 signal_levels = intel_chv_signal_levels(intel_dp);
2929 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002930 } else if (IS_VALLEYVIEW(dev)) {
2931 signal_levels = intel_vlv_signal_levels(intel_dp);
2932 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002933 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002934 signal_levels = intel_gen7_edp_signal_levels(train_set);
2935 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002936 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002937 signal_levels = intel_gen6_edp_signal_levels(train_set);
2938 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2939 } else {
2940 signal_levels = intel_gen4_signal_levels(train_set);
2941 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2942 }
2943
2944 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2945
2946 *DP = (*DP & ~mask) | signal_levels;
2947}
2948
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002949static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002950intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002951 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002952 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002953{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002954 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2955 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002956 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002957 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002958 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2959 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002960
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002961 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002962 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002963
2964 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2965 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2966 else
2967 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2968
2969 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2970 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2971 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002972 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2973
2974 break;
2975 case DP_TRAINING_PATTERN_1:
2976 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2977 break;
2978 case DP_TRAINING_PATTERN_2:
2979 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2980 break;
2981 case DP_TRAINING_PATTERN_3:
2982 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2983 break;
2984 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002985 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002986
Imre Deakbc7d38a2013-05-16 14:40:36 +03002987 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002988 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002989
2990 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2991 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002992 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002993 break;
2994 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002995 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002996 break;
2997 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002998 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002999 break;
3000 case DP_TRAINING_PATTERN_3:
3001 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03003002 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003003 break;
3004 }
3005
3006 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003007 if (IS_CHERRYVIEW(dev))
3008 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
3009 else
3010 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003011
3012 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
3013 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03003014 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003015 break;
3016 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03003017 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003018 break;
3019 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03003020 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003021 break;
3022 case DP_TRAINING_PATTERN_3:
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003023 if (IS_CHERRYVIEW(dev)) {
3024 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
3025 } else {
3026 DRM_ERROR("DP training pattern 3 not supported\n");
3027 *DP |= DP_LINK_TRAIN_PAT_2;
3028 }
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003029 break;
3030 }
3031 }
3032
Jani Nikula70aff662013-09-27 15:10:44 +03003033 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003034 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003035
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003036 buf[0] = dp_train_pat;
3037 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003038 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003039 /* don't write DP_TRAINING_LANEx_SET on disable */
3040 len = 1;
3041 } else {
3042 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3043 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3044 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003045 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003046
Jani Nikula9d1a1032014-03-14 16:51:15 +02003047 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3048 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003049
3050 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003051}
3052
Jani Nikula70aff662013-09-27 15:10:44 +03003053static bool
3054intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3055 uint8_t dp_train_pat)
3056{
Jani Nikula953d22e2013-10-04 15:08:47 +03003057 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003058 intel_dp_set_signal_levels(intel_dp, DP);
3059 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3060}
3061
3062static bool
3063intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003064 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003065{
3066 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3067 struct drm_device *dev = intel_dig_port->base.base.dev;
3068 struct drm_i915_private *dev_priv = dev->dev_private;
3069 int ret;
3070
3071 intel_get_adjust_train(intel_dp, link_status);
3072 intel_dp_set_signal_levels(intel_dp, DP);
3073
3074 I915_WRITE(intel_dp->output_reg, *DP);
3075 POSTING_READ(intel_dp->output_reg);
3076
Jani Nikula9d1a1032014-03-14 16:51:15 +02003077 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3078 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003079
3080 return ret == intel_dp->lane_count;
3081}
3082
Imre Deak3ab9c632013-05-03 12:57:41 +03003083static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3084{
3085 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3086 struct drm_device *dev = intel_dig_port->base.base.dev;
3087 struct drm_i915_private *dev_priv = dev->dev_private;
3088 enum port port = intel_dig_port->port;
3089 uint32_t val;
3090
3091 if (!HAS_DDI(dev))
3092 return;
3093
3094 val = I915_READ(DP_TP_CTL(port));
3095 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3096 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3097 I915_WRITE(DP_TP_CTL(port), val);
3098
3099 /*
3100 * On PORT_A we can have only eDP in SST mode. There the only reason
3101 * we need to set idle transmission mode is to work around a HW issue
3102 * where we enable the pipe while not in idle link-training mode.
3103 * In this case there is requirement to wait for a minimum number of
3104 * idle patterns to be sent.
3105 */
3106 if (port == PORT_A)
3107 return;
3108
3109 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3110 1))
3111 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3112}
3113
Jesse Barnes33a34e42010-09-08 12:42:02 -07003114/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003115void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003116intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003117{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003118 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003119 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003120 int i;
3121 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003122 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003123 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003124 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003125
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003126 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003127 intel_ddi_prepare_link_retrain(encoder);
3128
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003129 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003130 link_config[0] = intel_dp->link_bw;
3131 link_config[1] = intel_dp->lane_count;
3132 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3133 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003134 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003135
3136 link_config[0] = 0;
3137 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003138 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003139
3140 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003141
Jani Nikula70aff662013-09-27 15:10:44 +03003142 /* clock recovery */
3143 if (!intel_dp_reset_link_train(intel_dp, &DP,
3144 DP_TRAINING_PATTERN_1 |
3145 DP_LINK_SCRAMBLING_DISABLE)) {
3146 DRM_ERROR("failed to enable link training\n");
3147 return;
3148 }
3149
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003150 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003151 voltage_tries = 0;
3152 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003153 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003154 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003155
Daniel Vettera7c96552012-10-18 10:15:30 +02003156 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003157 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3158 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003159 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003160 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003161
Daniel Vetter01916272012-10-18 10:15:25 +02003162 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003163 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003164 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003165 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003166
3167 /* Check to see if we've tried the max voltage */
3168 for (i = 0; i < intel_dp->lane_count; i++)
3169 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3170 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003171 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003172 ++loop_tries;
3173 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003174 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003175 break;
3176 }
Jani Nikula70aff662013-09-27 15:10:44 +03003177 intel_dp_reset_link_train(intel_dp, &DP,
3178 DP_TRAINING_PATTERN_1 |
3179 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003180 voltage_tries = 0;
3181 continue;
3182 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003183
3184 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003185 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003186 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003187 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003188 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003189 break;
3190 }
3191 } else
3192 voltage_tries = 0;
3193 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003194
Jani Nikula70aff662013-09-27 15:10:44 +03003195 /* Update training set as requested by target */
3196 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3197 DRM_ERROR("failed to update link training\n");
3198 break;
3199 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003200 }
3201
Jesse Barnes33a34e42010-09-08 12:42:02 -07003202 intel_dp->DP = DP;
3203}
3204
Paulo Zanonic19b0662012-10-15 15:51:41 -03003205void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003206intel_dp_complete_link_train(struct intel_dp *intel_dp)
3207{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003208 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003209 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003210 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003211 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3212
3213 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3214 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3215 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003216
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003217 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003218 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003219 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003220 DP_LINK_SCRAMBLING_DISABLE)) {
3221 DRM_ERROR("failed to start channel equalization\n");
3222 return;
3223 }
3224
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003225 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003226 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003227 channel_eq = false;
3228 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003229 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003230
Jesse Barnes37f80972011-01-05 14:45:24 -08003231 if (cr_tries > 5) {
3232 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003233 break;
3234 }
3235
Daniel Vettera7c96552012-10-18 10:15:30 +02003236 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003237 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3238 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003239 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003240 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003241
Jesse Barnes37f80972011-01-05 14:45:24 -08003242 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003243 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003244 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003245 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003246 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003247 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003248 cr_tries++;
3249 continue;
3250 }
3251
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003252 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003253 channel_eq = true;
3254 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003255 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003256
Jesse Barnes37f80972011-01-05 14:45:24 -08003257 /* Try 5 times, then try clock recovery if that fails */
3258 if (tries > 5) {
3259 intel_dp_link_down(intel_dp);
3260 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003261 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003262 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003263 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003264 tries = 0;
3265 cr_tries++;
3266 continue;
3267 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003268
Jani Nikula70aff662013-09-27 15:10:44 +03003269 /* Update training set as requested by target */
3270 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3271 DRM_ERROR("failed to update link training\n");
3272 break;
3273 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003274 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003275 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003276
Imre Deak3ab9c632013-05-03 12:57:41 +03003277 intel_dp_set_idle_link_train(intel_dp);
3278
3279 intel_dp->DP = DP;
3280
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003281 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003282 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003283
Imre Deak3ab9c632013-05-03 12:57:41 +03003284}
3285
3286void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3287{
Jani Nikula70aff662013-09-27 15:10:44 +03003288 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003289 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003290}
3291
3292static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003293intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003294{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003296 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003297 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003298 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003299 struct intel_crtc *intel_crtc =
3300 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003301 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003302
Daniel Vetterbc76e322014-05-20 22:46:50 +02003303 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003304 return;
3305
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003306 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003307 return;
3308
Zhao Yakui28c97732009-10-09 11:39:41 +08003309 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003310
Imre Deakbc7d38a2013-05-16 14:40:36 +03003311 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003312 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003313 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003314 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003315 if (IS_CHERRYVIEW(dev))
3316 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3317 else
3318 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003319 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003320 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003321 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003322
Daniel Vetter493a7082012-05-30 12:31:56 +02003323 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003324 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003325 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003326
Eric Anholt5bddd172010-11-18 09:32:59 +08003327 /* Hardware workaround: leaving our transcoder select
3328 * set to transcoder B while it's off will prevent the
3329 * corresponding HDMI output on transcoder A.
3330 *
3331 * Combine this with another hardware workaround:
3332 * transcoder select bit can only be cleared while the
3333 * port is enabled.
3334 */
3335 DP &= ~DP_PIPEB_SELECT;
3336 I915_WRITE(intel_dp->output_reg, DP);
3337
3338 /* Changes to enable or select take place the vblank
3339 * after being written.
3340 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003341 if (WARN_ON(crtc == NULL)) {
3342 /* We should never try to disable a port without a crtc
3343 * attached. For paranoia keep the code around for a
3344 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003345 POSTING_READ(intel_dp->output_reg);
3346 msleep(50);
3347 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003348 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003349 }
3350
Wu Fengguang832afda2011-12-09 20:42:21 +08003351 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003352 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3353 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003354 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003355}
3356
Keith Packard26d61aa2011-07-25 20:01:09 -07003357static bool
3358intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003359{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003360 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3361 struct drm_device *dev = dig_port->base.base.dev;
3362 struct drm_i915_private *dev_priv = dev->dev_private;
3363
Damien Lespiau577c7a52012-12-13 16:09:02 +00003364 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
3365
Jani Nikula9d1a1032014-03-14 16:51:15 +02003366 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3367 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003368 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003369
Damien Lespiau577c7a52012-12-13 16:09:02 +00003370 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
3371 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
3372 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
3373
Adam Jacksonedb39242012-09-18 10:58:49 -04003374 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3375 return false; /* DPCD not present */
3376
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003377 /* Check if the panel supports PSR */
3378 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003379 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003380 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3381 intel_dp->psr_dpcd,
3382 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003383 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3384 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003385 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003386 }
Jani Nikula50003932013-09-20 16:42:17 +03003387 }
3388
Todd Previte06ea66b2014-01-20 10:19:39 -07003389 /* Training Pattern 3 support */
3390 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3391 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3392 intel_dp->use_tps3 = true;
3393 DRM_DEBUG_KMS("Displayport TPS3 supported");
3394 } else
3395 intel_dp->use_tps3 = false;
3396
Adam Jacksonedb39242012-09-18 10:58:49 -04003397 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3398 DP_DWN_STRM_PORT_PRESENT))
3399 return true; /* native DP sink */
3400
3401 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3402 return true; /* no per-port downstream info */
3403
Jani Nikula9d1a1032014-03-14 16:51:15 +02003404 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3405 intel_dp->downstream_ports,
3406 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003407 return false; /* downstream port status fetch failed */
3408
3409 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003410}
3411
Adam Jackson0d198322012-05-14 16:05:47 -04003412static void
3413intel_dp_probe_oui(struct intel_dp *intel_dp)
3414{
3415 u8 buf[3];
3416
3417 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3418 return;
3419
Jani Nikula24f3e092014-03-17 16:43:36 +02003420 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003421
Jani Nikula9d1a1032014-03-14 16:51:15 +02003422 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003423 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3424 buf[0], buf[1], buf[2]);
3425
Jani Nikula9d1a1032014-03-14 16:51:15 +02003426 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003427 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3428 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003429
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003430 intel_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003431}
3432
Dave Airlie0e32b392014-05-02 14:02:48 +10003433static bool
3434intel_dp_probe_mst(struct intel_dp *intel_dp)
3435{
3436 u8 buf[1];
3437
3438 if (!intel_dp->can_mst)
3439 return false;
3440
3441 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3442 return false;
3443
Ville Syrjäläd337a342014-08-18 22:15:58 +03003444 intel_edp_panel_vdd_on(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003445 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3446 if (buf[0] & DP_MST_CAP) {
3447 DRM_DEBUG_KMS("Sink is MST capable\n");
3448 intel_dp->is_mst = true;
3449 } else {
3450 DRM_DEBUG_KMS("Sink is not MST capable\n");
3451 intel_dp->is_mst = false;
3452 }
3453 }
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003454 intel_edp_panel_vdd_off(intel_dp, false);
Dave Airlie0e32b392014-05-02 14:02:48 +10003455
3456 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3457 return intel_dp->is_mst;
3458}
3459
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003460int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3461{
3462 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3463 struct drm_device *dev = intel_dig_port->base.base.dev;
3464 struct intel_crtc *intel_crtc =
3465 to_intel_crtc(intel_dig_port->base.base.crtc);
3466 u8 buf[1];
3467
Jani Nikula9d1a1032014-03-14 16:51:15 +02003468 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003469 return -EAGAIN;
3470
3471 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3472 return -ENOTTY;
3473
Jani Nikula9d1a1032014-03-14 16:51:15 +02003474 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3475 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003476 return -EAGAIN;
3477
3478 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3479 intel_wait_for_vblank(dev, intel_crtc->pipe);
3480 intel_wait_for_vblank(dev, intel_crtc->pipe);
3481
Jani Nikula9d1a1032014-03-14 16:51:15 +02003482 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003483 return -EAGAIN;
3484
Jani Nikula9d1a1032014-03-14 16:51:15 +02003485 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003486 return 0;
3487}
3488
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003489static bool
3490intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3491{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003492 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3493 DP_DEVICE_SERVICE_IRQ_VECTOR,
3494 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003495}
3496
Dave Airlie0e32b392014-05-02 14:02:48 +10003497static bool
3498intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3499{
3500 int ret;
3501
3502 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3503 DP_SINK_COUNT_ESI,
3504 sink_irq_vector, 14);
3505 if (ret != 14)
3506 return false;
3507
3508 return true;
3509}
3510
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003511static void
3512intel_dp_handle_test_request(struct intel_dp *intel_dp)
3513{
3514 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003515 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003516}
3517
Dave Airlie0e32b392014-05-02 14:02:48 +10003518static int
3519intel_dp_check_mst_status(struct intel_dp *intel_dp)
3520{
3521 bool bret;
3522
3523 if (intel_dp->is_mst) {
3524 u8 esi[16] = { 0 };
3525 int ret = 0;
3526 int retry;
3527 bool handled;
3528 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3529go_again:
3530 if (bret == true) {
3531
3532 /* check link status - esi[10] = 0x200c */
3533 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3534 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3535 intel_dp_start_link_train(intel_dp);
3536 intel_dp_complete_link_train(intel_dp);
3537 intel_dp_stop_link_train(intel_dp);
3538 }
3539
3540 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3541 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3542
3543 if (handled) {
3544 for (retry = 0; retry < 3; retry++) {
3545 int wret;
3546 wret = drm_dp_dpcd_write(&intel_dp->aux,
3547 DP_SINK_COUNT_ESI+1,
3548 &esi[1], 3);
3549 if (wret == 3) {
3550 break;
3551 }
3552 }
3553
3554 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3555 if (bret == true) {
3556 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3557 goto go_again;
3558 }
3559 } else
3560 ret = 0;
3561
3562 return ret;
3563 } else {
3564 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3565 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3566 intel_dp->is_mst = false;
3567 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3568 /* send a hotplug event */
3569 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3570 }
3571 }
3572 return -EINVAL;
3573}
3574
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003575/*
3576 * According to DP spec
3577 * 5.1.2:
3578 * 1. Read DPCD
3579 * 2. Configure link according to Receiver Capabilities
3580 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3581 * 4. Check link status on receipt of hot-plug interrupt
3582 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003583void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003584intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003585{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003586 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003587 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003588 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003589 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003590
Dave Airlie5b215bc2014-08-05 10:40:20 +10003591 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3592
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003593 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003594 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003595
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003596 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003597 return;
3598
Imre Deak1a125d82014-08-18 14:42:46 +03003599 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3600 return;
3601
Keith Packard92fd8fd2011-07-25 19:50:10 -07003602 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003603 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003604 return;
3605 }
3606
Keith Packard92fd8fd2011-07-25 19:50:10 -07003607 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003608 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003609 return;
3610 }
3611
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003612 /* Try to read the source of the interrupt */
3613 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3614 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3615 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003616 drm_dp_dpcd_writeb(&intel_dp->aux,
3617 DP_DEVICE_SERVICE_IRQ_VECTOR,
3618 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003619
3620 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3621 intel_dp_handle_test_request(intel_dp);
3622 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3623 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3624 }
3625
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003626 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003627 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003628 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003629 intel_dp_start_link_train(intel_dp);
3630 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003631 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003632 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003633}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003634
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003635/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003636static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003637intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003638{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003639 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003640 uint8_t type;
3641
3642 if (!intel_dp_get_dpcd(intel_dp))
3643 return connector_status_disconnected;
3644
3645 /* if there's no downstream port, we're done */
3646 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003647 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003648
3649 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003650 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3651 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003652 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003653
3654 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3655 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003656 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003657
Adam Jackson23235172012-09-20 16:42:45 -04003658 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3659 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003660 }
3661
3662 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003663 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003664 return connector_status_connected;
3665
3666 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003667 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3668 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3669 if (type == DP_DS_PORT_TYPE_VGA ||
3670 type == DP_DS_PORT_TYPE_NON_EDID)
3671 return connector_status_unknown;
3672 } else {
3673 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3674 DP_DWN_STRM_PORT_TYPE_MASK;
3675 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3676 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3677 return connector_status_unknown;
3678 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003679
3680 /* Anything else is out of spec, warn and ignore */
3681 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003682 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003683}
3684
3685static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003686ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003687{
Paulo Zanoni30add222012-10-26 19:05:45 -02003688 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003689 struct drm_i915_private *dev_priv = dev->dev_private;
3690 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003691 enum drm_connector_status status;
3692
Chris Wilsonfe16d942011-02-12 10:29:38 +00003693 /* Can't disconnect eDP, but you can close the lid... */
3694 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003695 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003696 if (status == connector_status_unknown)
3697 status = connector_status_connected;
3698 return status;
3699 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003700
Damien Lespiau1b469632012-12-13 16:09:01 +00003701 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3702 return connector_status_disconnected;
3703
Keith Packard26d61aa2011-07-25 20:01:09 -07003704 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003705}
3706
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003707static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003708g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003709{
Paulo Zanoni30add222012-10-26 19:05:45 -02003710 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003711 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003712 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003713 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003714
Jesse Barnes35aad752013-03-01 13:14:31 -08003715 /* Can't disconnect eDP, but you can close the lid... */
3716 if (is_edp(intel_dp)) {
3717 enum drm_connector_status status;
3718
3719 status = intel_panel_detect(dev);
3720 if (status == connector_status_unknown)
3721 status = connector_status_connected;
3722 return status;
3723 }
3724
Todd Previte232a6ee2014-01-23 00:13:41 -07003725 if (IS_VALLEYVIEW(dev)) {
3726 switch (intel_dig_port->port) {
3727 case PORT_B:
3728 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3729 break;
3730 case PORT_C:
3731 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3732 break;
3733 case PORT_D:
3734 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3735 break;
3736 default:
3737 return connector_status_unknown;
3738 }
3739 } else {
3740 switch (intel_dig_port->port) {
3741 case PORT_B:
3742 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3743 break;
3744 case PORT_C:
3745 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3746 break;
3747 case PORT_D:
3748 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3749 break;
3750 default:
3751 return connector_status_unknown;
3752 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003753 }
3754
Chris Wilson10f76a32012-05-11 18:01:32 +01003755 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003756 return connector_status_disconnected;
3757
Keith Packard26d61aa2011-07-25 20:01:09 -07003758 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003759}
3760
Keith Packard8c241fe2011-09-28 16:38:44 -07003761static struct edid *
3762intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3763{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003764 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003765
Jani Nikula9cd300e2012-10-19 14:51:52 +03003766 /* use cached edid if we have one */
3767 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003768 /* invalid edid */
3769 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003770 return NULL;
3771
Jani Nikula55e9ede2013-10-01 10:38:54 +03003772 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003773 }
3774
Jani Nikula9cd300e2012-10-19 14:51:52 +03003775 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003776}
3777
3778static int
3779intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3780{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003781 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003782
Jani Nikula9cd300e2012-10-19 14:51:52 +03003783 /* use cached edid if we have one */
3784 if (intel_connector->edid) {
3785 /* invalid edid */
3786 if (IS_ERR(intel_connector->edid))
3787 return 0;
3788
3789 return intel_connector_update_modes(connector,
3790 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003791 }
3792
Jani Nikula9cd300e2012-10-19 14:51:52 +03003793 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003794}
3795
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003796static enum drm_connector_status
3797intel_dp_detect(struct drm_connector *connector, bool force)
3798{
3799 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003800 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3801 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003802 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003803 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003804 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003805 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003806 struct edid *edid = NULL;
Dave Airlie0e32b392014-05-02 14:02:48 +10003807 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003808
Imre Deak671dedd2014-03-05 16:20:53 +02003809 power_domain = intel_display_port_power_domain(intel_encoder);
3810 intel_display_power_get(dev_priv, power_domain);
3811
Chris Wilson164c8592013-07-20 20:27:08 +01003812 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003813 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01003814
Dave Airlie0e32b392014-05-02 14:02:48 +10003815 if (intel_dp->is_mst) {
3816 /* MST devices are disconnected from a monitor POV */
3817 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3818 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3819 status = connector_status_disconnected;
3820 goto out;
3821 }
3822
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003823 intel_dp->has_audio = false;
3824
3825 if (HAS_PCH_SPLIT(dev))
3826 status = ironlake_dp_detect(intel_dp);
3827 else
3828 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003829
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003830 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003831 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003832
Adam Jackson0d198322012-05-14 16:05:47 -04003833 intel_dp_probe_oui(intel_dp);
3834
Dave Airlie0e32b392014-05-02 14:02:48 +10003835 ret = intel_dp_probe_mst(intel_dp);
3836 if (ret) {
3837 /* if we are in MST mode then this connector
3838 won't appear connected or have anything with EDID on it */
3839 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3840 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3841 status = connector_status_disconnected;
3842 goto out;
3843 }
3844
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003845 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3846 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003847 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003848 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003849 if (edid) {
3850 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003851 kfree(edid);
3852 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003853 }
3854
Paulo Zanonid63885d2012-10-26 19:05:49 -02003855 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3856 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003857 status = connector_status_connected;
3858
3859out:
Imre Deak671dedd2014-03-05 16:20:53 +02003860 intel_display_power_put(dev_priv, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003861 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003862}
3863
3864static int intel_dp_get_modes(struct drm_connector *connector)
3865{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003866 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003867 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3868 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003869 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003870 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003871 struct drm_i915_private *dev_priv = dev->dev_private;
3872 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003873 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003874
3875 /* We should parse the EDID data and find out if it has an audio sink
3876 */
3877
Imre Deak671dedd2014-03-05 16:20:53 +02003878 power_domain = intel_display_port_power_domain(intel_encoder);
3879 intel_display_power_get(dev_priv, power_domain);
3880
Jani Nikula0b998362014-03-14 16:51:17 +02003881 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003882 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003883 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003884 return ret;
3885
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003886 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003887 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003888 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003889 mode = drm_mode_duplicate(dev,
3890 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003891 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003892 drm_mode_probed_add(connector, mode);
3893 return 1;
3894 }
3895 }
3896 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003897}
3898
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003899static bool
3900intel_dp_detect_audio(struct drm_connector *connector)
3901{
3902 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003903 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3904 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3905 struct drm_device *dev = connector->dev;
3906 struct drm_i915_private *dev_priv = dev->dev_private;
3907 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003908 struct edid *edid;
3909 bool has_audio = false;
3910
Imre Deak671dedd2014-03-05 16:20:53 +02003911 power_domain = intel_display_port_power_domain(intel_encoder);
3912 intel_display_power_get(dev_priv, power_domain);
3913
Jani Nikula0b998362014-03-14 16:51:17 +02003914 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003915 if (edid) {
3916 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003917 kfree(edid);
3918 }
3919
Imre Deak671dedd2014-03-05 16:20:53 +02003920 intel_display_power_put(dev_priv, power_domain);
3921
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003922 return has_audio;
3923}
3924
Chris Wilsonf6849602010-09-19 09:29:33 +01003925static int
3926intel_dp_set_property(struct drm_connector *connector,
3927 struct drm_property *property,
3928 uint64_t val)
3929{
Chris Wilsone953fd72011-02-21 22:23:52 +00003930 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003931 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003932 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3933 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003934 int ret;
3935
Rob Clark662595d2012-10-11 20:36:04 -05003936 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003937 if (ret)
3938 return ret;
3939
Chris Wilson3f43c482011-05-12 22:17:24 +01003940 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003941 int i = val;
3942 bool has_audio;
3943
3944 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003945 return 0;
3946
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003947 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003948
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003949 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003950 has_audio = intel_dp_detect_audio(connector);
3951 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003952 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003953
3954 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003955 return 0;
3956
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003957 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003958 goto done;
3959 }
3960
Chris Wilsone953fd72011-02-21 22:23:52 +00003961 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003962 bool old_auto = intel_dp->color_range_auto;
3963 uint32_t old_range = intel_dp->color_range;
3964
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003965 switch (val) {
3966 case INTEL_BROADCAST_RGB_AUTO:
3967 intel_dp->color_range_auto = true;
3968 break;
3969 case INTEL_BROADCAST_RGB_FULL:
3970 intel_dp->color_range_auto = false;
3971 intel_dp->color_range = 0;
3972 break;
3973 case INTEL_BROADCAST_RGB_LIMITED:
3974 intel_dp->color_range_auto = false;
3975 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3976 break;
3977 default:
3978 return -EINVAL;
3979 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003980
3981 if (old_auto == intel_dp->color_range_auto &&
3982 old_range == intel_dp->color_range)
3983 return 0;
3984
Chris Wilsone953fd72011-02-21 22:23:52 +00003985 goto done;
3986 }
3987
Yuly Novikov53b41832012-10-26 12:04:00 +03003988 if (is_edp(intel_dp) &&
3989 property == connector->dev->mode_config.scaling_mode_property) {
3990 if (val == DRM_MODE_SCALE_NONE) {
3991 DRM_DEBUG_KMS("no scaling not supported\n");
3992 return -EINVAL;
3993 }
3994
3995 if (intel_connector->panel.fitting_mode == val) {
3996 /* the eDP scaling property is not changed */
3997 return 0;
3998 }
3999 intel_connector->panel.fitting_mode = val;
4000
4001 goto done;
4002 }
4003
Chris Wilsonf6849602010-09-19 09:29:33 +01004004 return -EINVAL;
4005
4006done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004007 if (intel_encoder->base.crtc)
4008 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004009
4010 return 0;
4011}
4012
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004013static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004014intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004015{
Jani Nikula1d508702012-10-19 14:51:49 +03004016 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004017
Jani Nikula9cd300e2012-10-19 14:51:52 +03004018 if (!IS_ERR_OR_NULL(intel_connector->edid))
4019 kfree(intel_connector->edid);
4020
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004021 /* Can't call is_edp() since the encoder may have been destroyed
4022 * already. */
4023 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004024 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004025
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004026 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004027 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004028}
4029
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004030void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004031{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004032 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4033 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01004034 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02004035
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004036 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004037 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004038 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004039 if (is_edp(intel_dp)) {
4040 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004041 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004042 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004043 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Clint Taylor01527b32014-07-07 13:01:46 -07004044 if (intel_dp->edp_notifier.notifier_call) {
4045 unregister_reboot_notifier(&intel_dp->edp_notifier);
4046 intel_dp->edp_notifier.notifier_call = NULL;
4047 }
Keith Packardbd943152011-09-18 23:09:52 -07004048 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004049 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004050}
4051
Imre Deak07f9cd02014-08-18 14:42:45 +03004052static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4053{
4054 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4055
4056 if (!is_edp(intel_dp))
4057 return;
4058
4059 edp_panel_vdd_off_sync(intel_dp);
4060}
4061
Imre Deak6d93c0c2014-07-31 14:03:36 +03004062static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4063{
4064 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4065}
4066
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004067static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004068 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004069 .detect = intel_dp_detect,
4070 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004071 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004072 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004073};
4074
4075static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4076 .get_modes = intel_dp_get_modes,
4077 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004078 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004079};
4080
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004081static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004082 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004083 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004084};
4085
Dave Airlie0e32b392014-05-02 14:02:48 +10004086void
Eric Anholt21d40d32010-03-25 11:11:14 -07004087intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004088{
Dave Airlie0e32b392014-05-02 14:02:48 +10004089 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004090}
4091
Dave Airlie13cf5502014-06-18 11:29:35 +10004092bool
4093intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4094{
4095 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004096 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004097 struct drm_device *dev = intel_dig_port->base.base.dev;
4098 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004099 enum intel_display_power_domain power_domain;
4100 bool ret = true;
4101
Dave Airlie0e32b392014-05-02 14:02:48 +10004102 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4103 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004104
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004105 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4106 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004107 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004108
Imre Deak1c767b32014-08-18 14:42:42 +03004109 power_domain = intel_display_port_power_domain(intel_encoder);
4110 intel_display_power_get(dev_priv, power_domain);
4111
Dave Airlie0e32b392014-05-02 14:02:48 +10004112 if (long_hpd) {
4113 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4114 goto mst_fail;
4115
4116 if (!intel_dp_get_dpcd(intel_dp)) {
4117 goto mst_fail;
4118 }
4119
4120 intel_dp_probe_oui(intel_dp);
4121
4122 if (!intel_dp_probe_mst(intel_dp))
4123 goto mst_fail;
4124
4125 } else {
4126 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004127 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004128 goto mst_fail;
4129 }
4130
4131 if (!intel_dp->is_mst) {
4132 /*
4133 * we'll check the link status via the normal hot plug path later -
4134 * but for short hpds we should check it now
4135 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004136 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004137 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004138 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004139 }
4140 }
Imre Deak1c767b32014-08-18 14:42:42 +03004141 ret = false;
4142 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004143mst_fail:
4144 /* if we were in MST mode, and device is not there get out of MST mode */
4145 if (intel_dp->is_mst) {
4146 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4147 intel_dp->is_mst = false;
4148 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4149 }
Imre Deak1c767b32014-08-18 14:42:42 +03004150put_power:
4151 intel_display_power_put(dev_priv, power_domain);
4152
4153 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004154}
4155
Zhenyu Wange3421a12010-04-08 09:43:27 +08004156/* Return which DP Port should be selected for Transcoder DP control */
4157int
Akshay Joshi0206e352011-08-16 15:34:10 -04004158intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004159{
4160 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004161 struct intel_encoder *intel_encoder;
4162 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004163
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004164 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4165 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004166
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004167 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4168 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004169 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004170 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004171
Zhenyu Wange3421a12010-04-08 09:43:27 +08004172 return -1;
4173}
4174
Zhao Yakui36e83a12010-06-12 14:32:21 +08004175/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004176bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004177{
4178 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004179 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004180 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004181 static const short port_mapping[] = {
4182 [PORT_B] = PORT_IDPB,
4183 [PORT_C] = PORT_IDPC,
4184 [PORT_D] = PORT_IDPD,
4185 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004186
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004187 if (port == PORT_A)
4188 return true;
4189
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004190 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004191 return false;
4192
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004193 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4194 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004195
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004196 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004197 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4198 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004199 return true;
4200 }
4201 return false;
4202}
4203
Dave Airlie0e32b392014-05-02 14:02:48 +10004204void
Chris Wilsonf6849602010-09-19 09:29:33 +01004205intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4206{
Yuly Novikov53b41832012-10-26 12:04:00 +03004207 struct intel_connector *intel_connector = to_intel_connector(connector);
4208
Chris Wilson3f43c482011-05-12 22:17:24 +01004209 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004210 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004211 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004212
4213 if (is_edp(intel_dp)) {
4214 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004215 drm_object_attach_property(
4216 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004217 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004218 DRM_MODE_SCALE_ASPECT);
4219 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004220 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004221}
4222
Imre Deakdada1a92014-01-29 13:25:41 +02004223static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4224{
4225 intel_dp->last_power_cycle = jiffies;
4226 intel_dp->last_power_on = jiffies;
4227 intel_dp->last_backlight_off = jiffies;
4228}
4229
Daniel Vetter67a54562012-10-20 20:57:45 +02004230static void
4231intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004232 struct intel_dp *intel_dp,
4233 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02004234{
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236 struct edp_power_seq cur, vbt, spec, final;
4237 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004238 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004239
4240 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004241 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004242 pp_on_reg = PCH_PP_ON_DELAYS;
4243 pp_off_reg = PCH_PP_OFF_DELAYS;
4244 pp_div_reg = PCH_PP_DIVISOR;
4245 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004246 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4247
4248 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4249 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4250 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4251 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004252 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004253
4254 /* Workaround: Need to write PP_CONTROL with the unlock key as
4255 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004256 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004257 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004258
Jesse Barnes453c5422013-03-28 09:55:41 -07004259 pp_on = I915_READ(pp_on_reg);
4260 pp_off = I915_READ(pp_off_reg);
4261 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004262
4263 /* Pull timing values out of registers */
4264 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4265 PANEL_POWER_UP_DELAY_SHIFT;
4266
4267 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4268 PANEL_LIGHT_ON_DELAY_SHIFT;
4269
4270 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4271 PANEL_LIGHT_OFF_DELAY_SHIFT;
4272
4273 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4274 PANEL_POWER_DOWN_DELAY_SHIFT;
4275
4276 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4277 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4278
4279 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4280 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4281
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004282 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004283
4284 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4285 * our hw here, which are all in 100usec. */
4286 spec.t1_t3 = 210 * 10;
4287 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4288 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4289 spec.t10 = 500 * 10;
4290 /* This one is special and actually in units of 100ms, but zero
4291 * based in the hw (so we need to add 100 ms). But the sw vbt
4292 * table multiplies it with 1000 to make it in units of 100usec,
4293 * too. */
4294 spec.t11_t12 = (510 + 100) * 10;
4295
4296 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4297 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4298
4299 /* Use the max of the register settings and vbt. If both are
4300 * unset, fall back to the spec limits. */
4301#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4302 spec.field : \
4303 max(cur.field, vbt.field))
4304 assign_final(t1_t3);
4305 assign_final(t8);
4306 assign_final(t9);
4307 assign_final(t10);
4308 assign_final(t11_t12);
4309#undef assign_final
4310
4311#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4312 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4313 intel_dp->backlight_on_delay = get_delay(t8);
4314 intel_dp->backlight_off_delay = get_delay(t9);
4315 intel_dp->panel_power_down_delay = get_delay(t10);
4316 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4317#undef get_delay
4318
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004319 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4320 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4321 intel_dp->panel_power_cycle_delay);
4322
4323 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4324 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4325
4326 if (out)
4327 *out = final;
4328}
4329
4330static void
4331intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4332 struct intel_dp *intel_dp,
4333 struct edp_power_seq *seq)
4334{
4335 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004336 u32 pp_on, pp_off, pp_div, port_sel = 0;
4337 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4338 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004339 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes453c5422013-03-28 09:55:41 -07004340
4341 if (HAS_PCH_SPLIT(dev)) {
4342 pp_on_reg = PCH_PP_ON_DELAYS;
4343 pp_off_reg = PCH_PP_OFF_DELAYS;
4344 pp_div_reg = PCH_PP_DIVISOR;
4345 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004346 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4347
4348 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4349 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4350 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004351 }
4352
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004353 /*
4354 * And finally store the new values in the power sequencer. The
4355 * backlight delays are set to 1 because we do manual waits on them. For
4356 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4357 * we'll end up waiting for the backlight off delay twice: once when we
4358 * do the manual sleep, and once when we disable the panel and wait for
4359 * the PP_STATUS bit to become zero.
4360 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004361 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004362 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4363 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004364 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004365 /* Compute the divisor for the pp clock, simply match the Bspec
4366 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004367 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004368 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004369 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4370
4371 /* Haswell doesn't have any port selection bits for the panel
4372 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004373 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004374 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004375 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004376 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004377 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004378 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004379 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004380 }
4381
Jesse Barnes453c5422013-03-28 09:55:41 -07004382 pp_on |= port_sel;
4383
4384 I915_WRITE(pp_on_reg, pp_on);
4385 I915_WRITE(pp_off_reg, pp_off);
4386 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004387
Daniel Vetter67a54562012-10-20 20:57:45 +02004388 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004389 I915_READ(pp_on_reg),
4390 I915_READ(pp_off_reg),
4391 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004392}
4393
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304394void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4395{
4396 struct drm_i915_private *dev_priv = dev->dev_private;
4397 struct intel_encoder *encoder;
4398 struct intel_dp *intel_dp = NULL;
4399 struct intel_crtc_config *config = NULL;
4400 struct intel_crtc *intel_crtc = NULL;
4401 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4402 u32 reg, val;
4403 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4404
4405 if (refresh_rate <= 0) {
4406 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4407 return;
4408 }
4409
4410 if (intel_connector == NULL) {
4411 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4412 return;
4413 }
4414
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004415 /*
4416 * FIXME: This needs proper synchronization with psr state. But really
4417 * hard to tell without seeing the user of this function of this code.
4418 * Check locking and ordering once that lands.
4419 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304420 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4421 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4422 return;
4423 }
4424
4425 encoder = intel_attached_encoder(&intel_connector->base);
4426 intel_dp = enc_to_intel_dp(&encoder->base);
4427 intel_crtc = encoder->new_crtc;
4428
4429 if (!intel_crtc) {
4430 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4431 return;
4432 }
4433
4434 config = &intel_crtc->config;
4435
4436 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4437 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4438 return;
4439 }
4440
4441 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4442 index = DRRS_LOW_RR;
4443
4444 if (index == intel_dp->drrs_state.refresh_rate_type) {
4445 DRM_DEBUG_KMS(
4446 "DRRS requested for previously set RR...ignoring\n");
4447 return;
4448 }
4449
4450 if (!intel_crtc->active) {
4451 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4452 return;
4453 }
4454
4455 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4456 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4457 val = I915_READ(reg);
4458 if (index > DRRS_HIGH_RR) {
4459 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004460 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304461 } else {
4462 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4463 }
4464 I915_WRITE(reg, val);
4465 }
4466
4467 /*
4468 * mutex taken to ensure that there is no race between differnt
4469 * drrs calls trying to update refresh rate. This scenario may occur
4470 * in future when idleness detection based DRRS in kernel and
4471 * possible calls from user space to set differnt RR are made.
4472 */
4473
4474 mutex_lock(&intel_dp->drrs_state.mutex);
4475
4476 intel_dp->drrs_state.refresh_rate_type = index;
4477
4478 mutex_unlock(&intel_dp->drrs_state.mutex);
4479
4480 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4481}
4482
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304483static struct drm_display_mode *
4484intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4485 struct intel_connector *intel_connector,
4486 struct drm_display_mode *fixed_mode)
4487{
4488 struct drm_connector *connector = &intel_connector->base;
4489 struct intel_dp *intel_dp = &intel_dig_port->dp;
4490 struct drm_device *dev = intel_dig_port->base.base.dev;
4491 struct drm_i915_private *dev_priv = dev->dev_private;
4492 struct drm_display_mode *downclock_mode = NULL;
4493
4494 if (INTEL_INFO(dev)->gen <= 6) {
4495 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4496 return NULL;
4497 }
4498
4499 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004500 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304501 return NULL;
4502 }
4503
4504 downclock_mode = intel_find_panel_downclock
4505 (dev, fixed_mode, connector);
4506
4507 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004508 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304509 return NULL;
4510 }
4511
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304512 dev_priv->drrs.connector = intel_connector;
4513
4514 mutex_init(&intel_dp->drrs_state.mutex);
4515
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304516 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4517
4518 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004519 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304520 return downclock_mode;
4521}
4522
Imre Deakaba86892014-07-30 15:57:31 +03004523void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
4524{
4525 struct drm_device *dev = intel_encoder->base.dev;
4526 struct drm_i915_private *dev_priv = dev->dev_private;
4527 struct intel_dp *intel_dp;
4528 enum intel_display_power_domain power_domain;
4529
4530 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4531 return;
4532
4533 intel_dp = enc_to_intel_dp(&intel_encoder->base);
4534 if (!edp_have_panel_vdd(intel_dp))
4535 return;
4536 /*
4537 * The VDD bit needs a power domain reference, so if the bit is
4538 * already enabled when we boot or resume, grab this reference and
4539 * schedule a vdd off, so we don't hold on to the reference
4540 * indefinitely.
4541 */
4542 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4543 power_domain = intel_display_port_power_domain(intel_encoder);
4544 intel_display_power_get(dev_priv, power_domain);
4545
4546 edp_panel_vdd_schedule_off(intel_dp);
4547}
4548
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004549static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004550 struct intel_connector *intel_connector,
4551 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004552{
4553 struct drm_connector *connector = &intel_connector->base;
4554 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004555 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4556 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004557 struct drm_i915_private *dev_priv = dev->dev_private;
4558 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304559 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004560 bool has_dpcd;
4561 struct drm_display_mode *scan;
4562 struct edid *edid;
4563
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304564 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4565
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004566 if (!is_edp(intel_dp))
4567 return true;
4568
Imre Deakaba86892014-07-30 15:57:31 +03004569 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03004570
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004571 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004572 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004573 has_dpcd = intel_dp_get_dpcd(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03004574 intel_edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004575
4576 if (has_dpcd) {
4577 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4578 dev_priv->no_aux_handshake =
4579 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4580 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4581 } else {
4582 /* if this fails, presume the device is a ghost */
4583 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004584 return false;
4585 }
4586
4587 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004588 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004589
Daniel Vetter060c8772014-03-21 23:22:35 +01004590 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004591 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004592 if (edid) {
4593 if (drm_add_edid_modes(connector, edid)) {
4594 drm_mode_connector_update_edid_property(connector,
4595 edid);
4596 drm_edid_to_eld(connector, edid);
4597 } else {
4598 kfree(edid);
4599 edid = ERR_PTR(-EINVAL);
4600 }
4601 } else {
4602 edid = ERR_PTR(-ENOENT);
4603 }
4604 intel_connector->edid = edid;
4605
4606 /* prefer fixed mode from EDID if available */
4607 list_for_each_entry(scan, &connector->probed_modes, head) {
4608 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4609 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304610 downclock_mode = intel_dp_drrs_init(
4611 intel_dig_port,
4612 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004613 break;
4614 }
4615 }
4616
4617 /* fallback to VBT if available for eDP */
4618 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4619 fixed_mode = drm_mode_duplicate(dev,
4620 dev_priv->vbt.lfp_lvds_vbt_mode);
4621 if (fixed_mode)
4622 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4623 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004624 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004625
Clint Taylor01527b32014-07-07 13:01:46 -07004626 if (IS_VALLEYVIEW(dev)) {
4627 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4628 register_reboot_notifier(&intel_dp->edp_notifier);
4629 }
4630
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304631 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03004632 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004633 intel_panel_setup_backlight(connector);
4634
4635 return true;
4636}
4637
Paulo Zanoni16c25532013-06-12 17:27:25 -03004638bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004639intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4640 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004641{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004642 struct drm_connector *connector = &intel_connector->base;
4643 struct intel_dp *intel_dp = &intel_dig_port->dp;
4644 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4645 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004646 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004647 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004648 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004649 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004650
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004651 /* intel_dp vfuncs */
4652 if (IS_VALLEYVIEW(dev))
4653 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4654 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4655 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4656 else if (HAS_PCH_SPLIT(dev))
4657 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4658 else
4659 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4660
Damien Lespiau153b1102014-01-21 13:37:15 +00004661 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4662
Daniel Vetter07679352012-09-06 22:15:42 +02004663 /* Preserve the current hw state. */
4664 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004665 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004666
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004667 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304668 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004669 else
4670 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004671
Imre Deakf7d24902013-05-08 13:14:05 +03004672 /*
4673 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4674 * for DP the encoder type can be set by the caller to
4675 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4676 */
4677 if (type == DRM_MODE_CONNECTOR_eDP)
4678 intel_encoder->type = INTEL_OUTPUT_EDP;
4679
Imre Deake7281ea2013-05-08 13:14:08 +03004680 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4681 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4682 port_name(port));
4683
Adam Jacksonb3295302010-07-16 14:46:28 -04004684 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004685 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4686
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004687 connector->interlace_allowed = true;
4688 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004689
Daniel Vetter66a92782012-07-12 20:08:18 +02004690 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004691 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004692
Chris Wilsondf0e9242010-09-09 16:20:55 +01004693 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01004694 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004695
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004696 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004697 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4698 else
4699 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004700 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004701
Jani Nikula0b998362014-03-14 16:51:17 +02004702 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004703 switch (port) {
4704 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004705 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004706 break;
4707 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004708 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004709 break;
4710 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004711 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004712 break;
4713 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004714 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004715 break;
4716 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004717 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004718 }
4719
Imre Deakdada1a92014-01-29 13:25:41 +02004720 if (is_edp(intel_dp)) {
4721 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004722 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004723 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004724
Jani Nikula9d1a1032014-03-14 16:51:15 +02004725 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004726
Dave Airlie0e32b392014-05-02 14:02:48 +10004727 /* init MST on ports that can support it */
4728 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4729 if (port == PORT_B || port == PORT_C || port == PORT_D) {
4730 intel_dp_mst_encoder_init(intel_dig_port, intel_connector->base.base.id);
4731 }
4732 }
4733
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004734 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004735 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004736 if (is_edp(intel_dp)) {
4737 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004738 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004739 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004740 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004741 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01004742 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004743 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004744 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004745 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004746
Chris Wilsonf6849602010-09-19 09:29:33 +01004747 intel_dp_add_properties(intel_dp, connector);
4748
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004749 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4750 * 0xd. Failure to do so will result in spurious interrupts being
4751 * generated on the port when a cable is not attached.
4752 */
4753 if (IS_G4X(dev) && !IS_GM45(dev)) {
4754 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4755 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4756 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004757
4758 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004759}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004760
4761void
4762intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4763{
Dave Airlie13cf5502014-06-18 11:29:35 +10004764 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004765 struct intel_digital_port *intel_dig_port;
4766 struct intel_encoder *intel_encoder;
4767 struct drm_encoder *encoder;
4768 struct intel_connector *intel_connector;
4769
Daniel Vetterb14c5672013-09-19 12:18:32 +02004770 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004771 if (!intel_dig_port)
4772 return;
4773
Daniel Vetterb14c5672013-09-19 12:18:32 +02004774 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004775 if (!intel_connector) {
4776 kfree(intel_dig_port);
4777 return;
4778 }
4779
4780 intel_encoder = &intel_dig_port->base;
4781 encoder = &intel_encoder->base;
4782
4783 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4784 DRM_MODE_ENCODER_TMDS);
4785
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004786 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004787 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004788 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004789 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03004790 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004791 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03004792 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004793 intel_encoder->pre_enable = chv_pre_enable_dp;
4794 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03004795 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004796 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004797 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004798 intel_encoder->pre_enable = vlv_pre_enable_dp;
4799 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004800 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004801 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004802 intel_encoder->pre_enable = g4x_pre_enable_dp;
4803 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004804 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004805 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004806
Paulo Zanoni174edf12012-10-26 19:05:50 -02004807 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004808 intel_dig_port->dp.output_reg = output_reg;
4809
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004810 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03004811 if (IS_CHERRYVIEW(dev)) {
4812 if (port == PORT_D)
4813 intel_encoder->crtc_mask = 1 << 2;
4814 else
4815 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
4816 } else {
4817 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4818 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004819 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004820 intel_encoder->hot_plug = intel_dp_hot_plug;
4821
Dave Airlie13cf5502014-06-18 11:29:35 +10004822 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
4823 dev_priv->hpd_irq_port[port] = intel_dig_port;
4824
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004825 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4826 drm_encoder_cleanup(encoder);
4827 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004828 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004829 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004830}
Dave Airlie0e32b392014-05-02 14:02:48 +10004831
4832void intel_dp_mst_suspend(struct drm_device *dev)
4833{
4834 struct drm_i915_private *dev_priv = dev->dev_private;
4835 int i;
4836
4837 /* disable MST */
4838 for (i = 0; i < I915_MAX_PORTS; i++) {
4839 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4840 if (!intel_dig_port)
4841 continue;
4842
4843 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4844 if (!intel_dig_port->dp.can_mst)
4845 continue;
4846 if (intel_dig_port->dp.is_mst)
4847 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
4848 }
4849 }
4850}
4851
4852void intel_dp_mst_resume(struct drm_device *dev)
4853{
4854 struct drm_i915_private *dev_priv = dev->dev_private;
4855 int i;
4856
4857 for (i = 0; i < I915_MAX_PORTS; i++) {
4858 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4859 if (!intel_dig_port)
4860 continue;
4861 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4862 int ret;
4863
4864 if (!intel_dig_port->dp.can_mst)
4865 continue;
4866
4867 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
4868 if (ret != 0) {
4869 intel_dp_check_mst_status(&intel_dig_port->dp);
4870 }
4871 }
4872 }
4873}