blob: ff4fb5eae1af3f0c7f3dcb61492a530a12f19bce [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100142 * stmmac_disable_all_queues - Disable all queues
143 * @priv: driver private structure
144 */
145static void stmmac_disable_all_queues(struct stmmac_priv *priv)
146{
147 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
148 u32 queue;
149
150 for (queue = 0; queue < rx_queues_cnt; queue++) {
151 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
152
153 napi_disable(&rx_q->napi);
154 }
155}
156
157/**
158 * stmmac_enable_all_queues - Enable all queues
159 * @priv: driver private structure
160 */
161static void stmmac_enable_all_queues(struct stmmac_priv *priv)
162{
163 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
164 u32 queue;
165
166 for (queue = 0; queue < rx_queues_cnt; queue++) {
167 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
168
169 napi_enable(&rx_q->napi);
170 }
171}
172
173/**
174 * stmmac_stop_all_queues - Stop all queues
175 * @priv: driver private structure
176 */
177static void stmmac_stop_all_queues(struct stmmac_priv *priv)
178{
179 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
180 u32 queue;
181
182 for (queue = 0; queue < tx_queues_cnt; queue++)
183 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
184}
185
186/**
187 * stmmac_start_all_queues - Start all queues
188 * @priv: driver private structure
189 */
190static void stmmac_start_all_queues(struct stmmac_priv *priv)
191{
192 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
193 u32 queue;
194
195 for (queue = 0; queue < tx_queues_cnt; queue++)
196 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
197}
198
199/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000200 * stmmac_clk_csr_set - dynamically set the MDC clock
201 * @priv: driver private structure
202 * Description: this is to dynamically set the MDC clock according to the csr
203 * clock input.
204 * Note:
205 * If a specific clk_csr value is passed from the platform
206 * this means that the CSR Clock Range selection cannot be
207 * changed at run-time and it is fixed (as reported in the driver
208 * documentation). Viceversa the driver will try to set the MDC
209 * clock dynamically according to the actual clock input.
210 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000211static void stmmac_clk_csr_set(struct stmmac_priv *priv)
212{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000213 u32 clk_rate;
214
jpintof573c0b2017-01-09 12:35:09 +0000215 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000216
217 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000218 * for all other cases except for the below mentioned ones.
219 * For values higher than the IEEE 802.3 specified frequency
220 * we can not estimate the proper divider as it is not known
221 * the frequency of clk_csr_i. So we do not change the default
222 * divider.
223 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000224 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
225 if (clk_rate < CSR_F_35M)
226 priv->clk_csr = STMMAC_CSR_20_35M;
227 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
228 priv->clk_csr = STMMAC_CSR_35_60M;
229 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
230 priv->clk_csr = STMMAC_CSR_60_100M;
231 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
232 priv->clk_csr = STMMAC_CSR_100_150M;
233 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
234 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800235 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000236 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000237 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200238
239 if (priv->plat->has_sun8i) {
240 if (clk_rate > 160000000)
241 priv->clk_csr = 0x03;
242 else if (clk_rate > 80000000)
243 priv->clk_csr = 0x02;
244 else if (clk_rate > 40000000)
245 priv->clk_csr = 0x01;
246 else
247 priv->clk_csr = 0;
248 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000249}
250
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700251static void print_pkt(unsigned char *buf, int len)
252{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200253 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
254 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700255}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700256
Joao Pintoce736782017-04-06 09:49:10 +0100257static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700258{
Joao Pintoce736782017-04-06 09:49:10 +0100259 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100260 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100261
Joao Pintoce736782017-04-06 09:49:10 +0100262 if (tx_q->dirty_tx > tx_q->cur_tx)
263 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100264 else
Joao Pintoce736782017-04-06 09:49:10 +0100265 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100266
267 return avail;
268}
269
Joao Pinto54139cf2017-04-06 09:49:09 +0100270/**
271 * stmmac_rx_dirty - Get RX queue dirty
272 * @priv: driver private structure
273 * @queue: RX queue index
274 */
275static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100276{
Joao Pinto54139cf2017-04-06 09:49:09 +0100277 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100278 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100279
Joao Pinto54139cf2017-04-06 09:49:09 +0100280 if (rx_q->dirty_rx <= rx_q->cur_rx)
281 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100282 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100283 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100284
285 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700286}
287
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000288/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100289 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000290 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100291 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000292 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000293 */
294static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
295{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200296 struct net_device *ndev = priv->dev;
297 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000298
299 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000300 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000301}
302
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000303/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100304 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000305 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100306 * Description: this function is to verify and enter in LPI mode in case of
307 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000308 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000309static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
310{
Joao Pintoce736782017-04-06 09:49:10 +0100311 u32 tx_cnt = priv->plat->tx_queues_to_use;
312 u32 queue;
313
314 /* check if all TX queues have the work finished */
315 for (queue = 0; queue < tx_cnt; queue++) {
316 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
317
318 if (tx_q->dirty_tx != tx_q->cur_tx)
319 return; /* still unfinished work */
320 }
321
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000322 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100323 if (!priv->tx_path_in_lpi_mode)
jpintob4b7b772017-01-09 12:35:08 +0000324 priv->hw->mac->set_eee_mode(priv->hw,
325 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326}
327
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000328/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100329 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000330 * @priv: driver private structure
331 * Description: this function is to exit and disable EEE in case of
332 * LPI state is true. This is called by the xmit.
333 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334void stmmac_disable_eee_mode(struct stmmac_priv *priv)
335{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500336 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000337 del_timer_sync(&priv->eee_ctrl_timer);
338 priv->tx_path_in_lpi_mode = false;
339}
340
341/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100342 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000343 * @arg : data hook
344 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000346 * then MAC Transmitter can be moved to LPI state.
347 */
348static void stmmac_eee_ctrl_timer(unsigned long arg)
349{
350 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
351
352 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200353 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000354}
355
356/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100357 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000358 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000359 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100360 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
361 * can also manage EEE, this function enable the LPI state and start related
362 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000363 */
364bool stmmac_eee_init(struct stmmac_priv *priv)
365{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200366 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100367 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000368 bool ret = false;
369
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200370 /* Using PCS we cannot dial with the phy registers at this stage
371 * so we do not support extra feature like EEE.
372 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200373 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
374 (priv->hw->pcs == STMMAC_PCS_TBI) ||
375 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200376 goto out;
377
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000378 /* MAC core supports the EEE feature. */
379 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100380 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000381
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100382 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200383 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100384 /* To manage at run-time if the EEE cannot be supported
385 * anymore (for example because the lp caps have been
386 * changed).
387 * In that case the driver disable own timers.
388 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100389 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100390 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100391 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100392 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500393 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100394 tx_lpi_timer);
395 }
396 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100397 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100398 goto out;
399 }
400 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100401 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200402 if (!priv->eee_active) {
403 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530404 setup_timer(&priv->eee_ctrl_timer,
405 stmmac_eee_ctrl_timer,
406 (unsigned long)priv);
407 mod_timer(&priv->eee_ctrl_timer,
408 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000409
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500410 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200411 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100412 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200413 }
414 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200415 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000416
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000417 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100418 spin_unlock_irqrestore(&priv->lock, flags);
419
LABBE Corentin38ddc592016-11-16 20:09:39 +0100420 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000421 }
422out:
423 return ret;
424}
425
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100426/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000427 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100428 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000429 * @skb : the socket buffer
430 * Description :
431 * This function will read timestamp from the descriptor & pass it to stack.
432 * and also perform some sanity checks.
433 */
434static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100435 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000436{
437 struct skb_shared_hwtstamps shhwtstamp;
438 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000439
440 if (!priv->hwts_tx_en)
441 return;
442
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000443 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800444 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000445 return;
446
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000447 /* check tx tstamp status */
Mario Molitor33d4c482017-06-08 23:03:09 +0200448 if (priv->hw->desc->get_tx_timestamp_status(p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100449 /* get the valid tstamp */
450 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000451
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100452 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
453 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454
Mario Molitor33d4c482017-06-08 23:03:09 +0200455 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100456 /* pass tstamp to stack */
457 skb_tstamp_tx(skb, &shhwtstamp);
458 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459
460 return;
461}
462
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100463/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000464 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100465 * @p : descriptor pointer
466 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 * @skb : the socket buffer
468 * Description :
469 * This function will read received packet's timestamp from the descriptor
470 * and pass it to stack. It also perform some sanity checks.
471 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100472static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
473 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474{
475 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100476 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000478
479 if (!priv->hwts_rx_en)
480 return;
Jose Abreu98870942017-10-20 14:37:35 +0100481 /* For GMAC4, the valid timestamp is from CTX next desc. */
482 if (priv->plat->has_gmac4)
483 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000484
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100485 /* Check if timestamp is available */
Jose Abreu98870942017-10-20 14:37:35 +0100486 if (priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts)) {
487 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
Mario Molitor33d4c482017-06-08 23:03:09 +0200488 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100489 shhwtstamp = skb_hwtstamps(skb);
490 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
491 shhwtstamp->hwtstamp = ns_to_ktime(ns);
492 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200493 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100494 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000495}
496
497/**
498 * stmmac_hwtstamp_ioctl - control hardware timestamping.
499 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100500 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000501 * a proprietary structure used to pass information to the driver.
502 * Description:
503 * This function configures the MAC to enable/disable both outgoing(TX)
504 * and incoming(RX) packets time stamping based on user input.
505 * Return Value:
506 * 0 on success and an appropriate -ve integer on failure.
507 */
508static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
509{
510 struct stmmac_priv *priv = netdev_priv(dev);
511 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200512 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000513 u64 temp = 0;
514 u32 ptp_v2 = 0;
515 u32 tstamp_all = 0;
516 u32 ptp_over_ipv4_udp = 0;
517 u32 ptp_over_ipv6_udp = 0;
518 u32 ptp_over_ethernet = 0;
519 u32 snap_type_sel = 0;
520 u32 ts_master_en = 0;
521 u32 ts_event_en = 0;
522 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800523 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000524
525 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
526 netdev_alert(priv->dev, "No support for HW time stamping\n");
527 priv->hwts_tx_en = 0;
528 priv->hwts_rx_en = 0;
529
530 return -EOPNOTSUPP;
531 }
532
533 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000534 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000535 return -EFAULT;
536
LABBE Corentin38ddc592016-11-16 20:09:39 +0100537 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
538 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000539
540 /* reserved for future extensions */
541 if (config.flags)
542 return -EINVAL;
543
Ben Hutchings5f3da322013-11-14 00:43:41 +0000544 if (config.tx_type != HWTSTAMP_TX_OFF &&
545 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000546 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547
548 if (priv->adv_ts) {
549 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000550 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000551 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000552 config.rx_filter = HWTSTAMP_FILTER_NONE;
553 break;
554
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000555 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000556 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000557 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
558 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200559 if (priv->plat->has_gmac4)
560 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
561 else
562 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000563
564 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
565 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
566 break;
567
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000568 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000569 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000570 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
571 /* take time stamp for SYNC messages only */
572 ts_event_en = PTP_TCR_TSEVNTENA;
573
574 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
575 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
576 break;
577
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000578 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000579 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000580 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
581 /* take time stamp for Delay_Req messages only */
582 ts_master_en = PTP_TCR_TSMSTRENA;
583 ts_event_en = PTP_TCR_TSEVNTENA;
584
585 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
586 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
587 break;
588
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000589 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000590 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000591 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
592 ptp_v2 = PTP_TCR_TSVER2ENA;
593 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200594 if (priv->plat->has_gmac4)
595 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
596 else
597 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000598
599 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
600 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
601 break;
602
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000603 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000604 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000605 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
606 ptp_v2 = PTP_TCR_TSVER2ENA;
607 /* take time stamp for SYNC messages only */
608 ts_event_en = PTP_TCR_TSEVNTENA;
609
610 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
611 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
612 break;
613
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000614 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000615 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000616 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
617 ptp_v2 = PTP_TCR_TSVER2ENA;
618 /* take time stamp for Delay_Req messages only */
619 ts_master_en = PTP_TCR_TSMSTRENA;
620 ts_event_en = PTP_TCR_TSEVNTENA;
621
622 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
623 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
624 break;
625
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000626 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000627 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000628 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
629 ptp_v2 = PTP_TCR_TSVER2ENA;
630 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200631 if (priv->plat->has_gmac4)
632 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
633 else
634 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000635
636 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
637 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
638 ptp_over_ethernet = PTP_TCR_TSIPENA;
639 break;
640
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000641 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000642 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000643 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
644 ptp_v2 = PTP_TCR_TSVER2ENA;
645 /* take time stamp for SYNC messages only */
646 ts_event_en = PTP_TCR_TSEVNTENA;
647
648 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
649 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
650 ptp_over_ethernet = PTP_TCR_TSIPENA;
651 break;
652
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000653 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000654 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000655 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
656 ptp_v2 = PTP_TCR_TSVER2ENA;
657 /* take time stamp for Delay_Req messages only */
658 ts_master_en = PTP_TCR_TSMSTRENA;
659 ts_event_en = PTP_TCR_TSEVNTENA;
660
661 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
662 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
663 ptp_over_ethernet = PTP_TCR_TSIPENA;
664 break;
665
Miroslav Lichvare3412572017-05-19 17:52:36 +0200666 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000667 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000668 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000669 config.rx_filter = HWTSTAMP_FILTER_ALL;
670 tstamp_all = PTP_TCR_TSENALL;
671 break;
672
673 default:
674 return -ERANGE;
675 }
676 } else {
677 switch (config.rx_filter) {
678 case HWTSTAMP_FILTER_NONE:
679 config.rx_filter = HWTSTAMP_FILTER_NONE;
680 break;
681 default:
682 /* PTP v1, UDP, any kind of event packet */
683 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
684 break;
685 }
686 }
687 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000688 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000689
690 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100691 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000692 else {
693 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000694 tstamp_all | ptp_v2 | ptp_over_ethernet |
695 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
696 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100697 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000698
699 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800700 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000701 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100702 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800703 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000704
705 /* calculate default added value:
706 * formula is :
707 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800708 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000709 */
Phil Reid19d857c2015-12-14 11:32:01 +0800710 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000711 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100712 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000713 priv->default_addend);
714
715 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200716 ktime_get_real_ts64(&now);
717
718 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100719 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000720 now.tv_nsec);
721 }
722
723 return copy_to_user(ifr->ifr_data, &config,
724 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
725}
726
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000727/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100728 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000729 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100730 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000731 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100732 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000733 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000734static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000735{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000736 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
737 return -EOPNOTSUPP;
738
Vince Bridgers7cd01392013-12-20 11:19:34 -0600739 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200740 /* Check if adv_ts can be enabled for dwmac 4.x core */
741 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
742 priv->adv_ts = 1;
743 /* Dwmac 3.x core with extend_desc can support adv_ts */
744 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600745 priv->adv_ts = 1;
746
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200747 if (priv->dma_cap.time_stamp)
748 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600749
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200750 if (priv->adv_ts)
751 netdev_info(priv->dev,
752 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000753
754 priv->hw->ptp = &stmmac_ptp;
755 priv->hwts_tx_en = 0;
756 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000757
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200758 stmmac_ptp_register(priv);
759
760 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000761}
762
763static void stmmac_release_ptp(struct stmmac_priv *priv)
764{
jpintof573c0b2017-01-09 12:35:09 +0000765 if (priv->plat->clk_ptp_ref)
766 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000767 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000768}
769
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700770/**
Joao Pinto29feff32017-03-10 18:24:56 +0000771 * stmmac_mac_flow_ctrl - Configure flow control in all queues
772 * @priv: driver private structure
773 * Description: It is used for configuring the flow control in all queues
774 */
775static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
776{
777 u32 tx_cnt = priv->plat->tx_queues_to_use;
778
779 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
780 priv->pause, tx_cnt);
781}
782
783/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100784 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700785 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100786 * Description: this is the helper called by the physical abstraction layer
787 * drivers to communicate the phy link status. According the speed and duplex
788 * this driver can invoke registered glue-logic as well.
789 * It also invoke the eee initialization because it could happen when switch
790 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700791 */
792static void stmmac_adjust_link(struct net_device *dev)
793{
794 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200795 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200797 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700798
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100799 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700800 return;
801
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700802 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000803
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700804 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000805 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700806
807 /* Now we make sure that we can be in full duplex mode.
808 * If not, we operate in half-duplex mode. */
809 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200810 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200811 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000812 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700813 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000814 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700815 priv->oldduplex = phydev->duplex;
816 }
817 /* Flow Control operation */
818 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000819 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820
821 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200822 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200823 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200825 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200826 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700827 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200828 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200829 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100830 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200831 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200832 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700833 break;
834 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100835 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100836 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100837 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838 break;
839 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100840 if (phydev->speed != SPEED_UNKNOWN)
841 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700842 priv->speed = phydev->speed;
843 }
844
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000845 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700846
847 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200848 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200849 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700850 }
851 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200852 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200853 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100854 priv->speed = SPEED_UNKNOWN;
855 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700856 }
857
858 if (new_state && netif_msg_link(priv))
859 phy_print_status(phydev);
860
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100861 spin_unlock_irqrestore(&priv->lock, flags);
862
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200863 if (phydev->is_pseudo_fixed_link)
864 /* Stop PHY layer to call the hook to adjust the link in case
865 * of a switch is attached to the stmmac driver.
866 */
867 phydev->irq = PHY_IGNORE_INTERRUPT;
868 else
869 /* At this stage, init the EEE if supported.
870 * Never called in case of fixed_link.
871 */
872 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700873}
874
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000875/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100876 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000877 * @priv: driver private structure
878 * Description: this is to verify if the HW supports the PCS.
879 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
880 * configured for the TBI, RTBI, or SGMII PHY interface.
881 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000882static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
883{
884 int interface = priv->plat->interface;
885
886 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900887 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
888 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
889 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
890 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100891 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200892 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900893 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100894 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200895 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000896 }
897 }
898}
899
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700900/**
901 * stmmac_init_phy - PHY initialization
902 * @dev: net device structure
903 * Description: it initializes the driver's PHY state, and attaches the PHY
904 * to the mac driver.
905 * Return value:
906 * 0 on success
907 */
908static int stmmac_init_phy(struct net_device *dev)
909{
910 struct stmmac_priv *priv = netdev_priv(dev);
911 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000912 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000913 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000914 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000915 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200916 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100917 priv->speed = SPEED_UNKNOWN;
918 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700919
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700920 if (priv->plat->phy_node) {
921 phydev = of_phy_connect(dev, priv->plat->phy_node,
922 &stmmac_adjust_link, 0, interface);
923 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200924 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
925 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000926
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700927 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
928 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100929 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100930 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700931
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700932 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
933 interface);
934 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700935
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300936 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100937 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300938 if (!phydev)
939 return -ENODEV;
940
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700941 return PTR_ERR(phydev);
942 }
943
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000944 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000945 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000946 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200947 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000948 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
949 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000950
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700951 /*
952 * Broken HW is sometimes missing the pull-up resistor on the
953 * MDIO line, which results in reads to non-existent devices returning
954 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
955 * device as well.
956 * Note: phydev->phy_id is the result of reading the UID PHY registers.
957 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700958 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700959 phy_disconnect(phydev);
960 return -ENODEV;
961 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100962
Florian Fainellic51e4242016-11-13 17:50:35 -0800963 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
964 * subsequent PHY polling, make sure we force a link transition if
965 * we have a UP/DOWN/UP transition
966 */
967 if (phydev->is_pseudo_fixed_link)
968 phydev->irq = PHY_POLL;
969
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100970 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700971 return 0;
972}
973
Joao Pinto71fedb02017-04-06 09:49:08 +0100974static void stmmac_display_rx_rings(struct stmmac_priv *priv)
975{
Joao Pinto54139cf2017-04-06 09:49:09 +0100976 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100977 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100978 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100979
Joao Pinto54139cf2017-04-06 09:49:09 +0100980 /* Display RX rings */
981 for (queue = 0; queue < rx_cnt; queue++) {
982 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +0100983
Joao Pinto54139cf2017-04-06 09:49:09 +0100984 pr_info("\tRX Queue %u rings\n", queue);
985
986 if (priv->extend_desc)
987 head_rx = (void *)rx_q->dma_erx;
988 else
989 head_rx = (void *)rx_q->dma_rx;
990
991 /* Display RX ring */
992 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
993 }
Joao Pinto71fedb02017-04-06 09:49:08 +0100994}
995
996static void stmmac_display_tx_rings(struct stmmac_priv *priv)
997{
Joao Pintoce736782017-04-06 09:49:10 +0100998 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100999 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001000 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001001
Joao Pintoce736782017-04-06 09:49:10 +01001002 /* Display TX rings */
1003 for (queue = 0; queue < tx_cnt; queue++) {
1004 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001005
Joao Pintoce736782017-04-06 09:49:10 +01001006 pr_info("\tTX Queue %d rings\n", queue);
1007
1008 if (priv->extend_desc)
1009 head_tx = (void *)tx_q->dma_etx;
1010 else
1011 head_tx = (void *)tx_q->dma_tx;
1012
1013 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
1014 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001015}
1016
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001017static void stmmac_display_rings(struct stmmac_priv *priv)
1018{
Joao Pinto71fedb02017-04-06 09:49:08 +01001019 /* Display RX ring */
1020 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001021
Joao Pinto71fedb02017-04-06 09:49:08 +01001022 /* Display TX ring */
1023 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001024}
1025
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001026static int stmmac_set_bfsize(int mtu, int bufsize)
1027{
1028 int ret = bufsize;
1029
1030 if (mtu >= BUF_SIZE_4KiB)
1031 ret = BUF_SIZE_8KiB;
1032 else if (mtu >= BUF_SIZE_2KiB)
1033 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001034 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001035 ret = BUF_SIZE_2KiB;
1036 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001037 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001038
1039 return ret;
1040}
1041
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001042/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001043 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001044 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001045 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001046 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001047 * in case of both basic and extended descriptors are used.
1048 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001049static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001050{
Joao Pinto54139cf2017-04-06 09:49:09 +01001051 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001052 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001053
Joao Pinto71fedb02017-04-06 09:49:08 +01001054 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001055 for (i = 0; i < DMA_RX_SIZE; i++)
1056 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01001057 priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001058 priv->use_riwt, priv->mode,
1059 (i == DMA_RX_SIZE - 1));
1060 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001061 priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001062 priv->use_riwt, priv->mode,
1063 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001064}
1065
1066/**
1067 * stmmac_clear_tx_descriptors - clear tx descriptors
1068 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001069 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001070 * Description: this function is called to clear the TX descriptors
1071 * in case of both basic and extended descriptors are used.
1072 */
Joao Pintoce736782017-04-06 09:49:10 +01001073static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001074{
Joao Pintoce736782017-04-06 09:49:10 +01001075 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001076 int i;
1077
1078 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001079 for (i = 0; i < DMA_TX_SIZE; i++)
1080 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001081 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001082 priv->mode,
1083 (i == DMA_TX_SIZE - 1));
1084 else
Joao Pintoce736782017-04-06 09:49:10 +01001085 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001086 priv->mode,
1087 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001088}
1089
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001090/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001091 * stmmac_clear_descriptors - clear descriptors
1092 * @priv: driver private structure
1093 * Description: this function is called to clear the TX and RX descriptors
1094 * in case of both basic and extended descriptors are used.
1095 */
1096static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1097{
Joao Pinto54139cf2017-04-06 09:49:09 +01001098 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001099 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001100 u32 queue;
1101
Joao Pinto71fedb02017-04-06 09:49:08 +01001102 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001103 for (queue = 0; queue < rx_queue_cnt; queue++)
1104 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001105
1106 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001107 for (queue = 0; queue < tx_queue_cnt; queue++)
1108 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001109}
1110
1111/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001112 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1113 * @priv: driver private structure
1114 * @p: descriptor pointer
1115 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001116 * @flags: gfp flag
1117 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001118 * Description: this function is called to allocate a receive buffer, perform
1119 * the DMA mapping and init the descriptor.
1120 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001121static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001122 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001123{
Joao Pinto54139cf2017-04-06 09:49:09 +01001124 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001125 struct sk_buff *skb;
1126
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301127 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001128 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001129 netdev_err(priv->dev,
1130 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001131 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001132 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001133 rx_q->rx_skbuff[i] = skb;
1134 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001135 priv->dma_buf_sz,
1136 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001137 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001138 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001139 dev_kfree_skb_any(skb);
1140 return -EINVAL;
1141 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001142
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001143 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001144 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001145 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001146 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001147
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001148 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001149 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001150 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001151
1152 return 0;
1153}
1154
Joao Pinto71fedb02017-04-06 09:49:08 +01001155/**
1156 * stmmac_free_rx_buffer - free RX dma buffers
1157 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001158 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001159 * @i: buffer index.
1160 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001161static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001162{
Joao Pinto54139cf2017-04-06 09:49:09 +01001163 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1164
1165 if (rx_q->rx_skbuff[i]) {
1166 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001167 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001168 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001169 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001170 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001171}
1172
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001173/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001174 * stmmac_free_tx_buffer - free RX dma buffers
1175 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001176 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001177 * @i: buffer index.
1178 */
Joao Pintoce736782017-04-06 09:49:10 +01001179static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001180{
Joao Pintoce736782017-04-06 09:49:10 +01001181 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1182
1183 if (tx_q->tx_skbuff_dma[i].buf) {
1184 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001185 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001186 tx_q->tx_skbuff_dma[i].buf,
1187 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001188 DMA_TO_DEVICE);
1189 else
1190 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001191 tx_q->tx_skbuff_dma[i].buf,
1192 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001193 DMA_TO_DEVICE);
1194 }
1195
Joao Pintoce736782017-04-06 09:49:10 +01001196 if (tx_q->tx_skbuff[i]) {
1197 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1198 tx_q->tx_skbuff[i] = NULL;
1199 tx_q->tx_skbuff_dma[i].buf = 0;
1200 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001201 }
1202}
1203
1204/**
1205 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001206 * @dev: net device structure
1207 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001208 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001209 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001210 * modes.
1211 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001212static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001213{
1214 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001215 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001216 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001217 int ret = -ENOMEM;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001218 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001219 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001220
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001221 if (priv->hw->mode->set_16kib_bfsize)
1222 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001223
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001224 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001225 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001226
Vince Bridgers2618abb2014-01-20 05:39:01 -06001227 priv->dma_buf_sz = bfsize;
1228
Joao Pinto54139cf2017-04-06 09:49:09 +01001229 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001230 netif_dbg(priv, probe, priv->dev,
1231 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1232
Joao Pinto54139cf2017-04-06 09:49:09 +01001233 for (queue = 0; queue < rx_count; queue++) {
1234 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001235
Joao Pinto54139cf2017-04-06 09:49:09 +01001236 netif_dbg(priv, probe, priv->dev,
1237 "(%s) dma_rx_phy=0x%08x\n", __func__,
1238 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001239
Joao Pinto54139cf2017-04-06 09:49:09 +01001240 for (i = 0; i < DMA_RX_SIZE; i++) {
1241 struct dma_desc *p;
1242
1243 if (priv->extend_desc)
1244 p = &((rx_q->dma_erx + i)->basic);
1245 else
1246 p = rx_q->dma_rx + i;
1247
1248 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1249 queue);
1250 if (ret)
1251 goto err_init_rx_buffers;
1252
1253 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1254 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1255 (unsigned int)rx_q->rx_skbuff_dma[i]);
1256 }
1257
1258 rx_q->cur_rx = 0;
1259 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1260
1261 stmmac_clear_rx_descriptors(priv, queue);
1262
1263 /* Setup the chained descriptor addresses */
1264 if (priv->mode == STMMAC_CHAIN_MODE) {
1265 if (priv->extend_desc)
1266 priv->hw->mode->init(rx_q->dma_erx,
1267 rx_q->dma_rx_phy,
1268 DMA_RX_SIZE, 1);
1269 else
1270 priv->hw->mode->init(rx_q->dma_rx,
1271 rx_q->dma_rx_phy,
1272 DMA_RX_SIZE, 0);
1273 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001274 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001275
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001276 buf_sz = bfsize;
1277
Joao Pinto54139cf2017-04-06 09:49:09 +01001278 return 0;
1279
1280err_init_rx_buffers:
1281 while (queue >= 0) {
1282 while (--i >= 0)
1283 stmmac_free_rx_buffer(priv, queue, i);
1284
1285 if (queue == 0)
1286 break;
1287
1288 i = DMA_RX_SIZE;
1289 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001290 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001291
Joao Pinto71fedb02017-04-06 09:49:08 +01001292 return ret;
1293}
1294
1295/**
1296 * init_dma_tx_desc_rings - init the TX descriptor rings
1297 * @dev: net device structure.
1298 * Description: this function initializes the DMA TX descriptors
1299 * and allocates the socket buffers. It supports the chained and ring
1300 * modes.
1301 */
1302static int init_dma_tx_desc_rings(struct net_device *dev)
1303{
1304 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001305 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1306 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001307 int i;
1308
Joao Pintoce736782017-04-06 09:49:10 +01001309 for (queue = 0; queue < tx_queue_cnt; queue++) {
1310 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001311
Joao Pintoce736782017-04-06 09:49:10 +01001312 netif_dbg(priv, probe, priv->dev,
1313 "(%s) dma_tx_phy=0x%08x\n", __func__,
1314 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001315
Joao Pintoce736782017-04-06 09:49:10 +01001316 /* Setup the chained descriptor addresses */
1317 if (priv->mode == STMMAC_CHAIN_MODE) {
1318 if (priv->extend_desc)
1319 priv->hw->mode->init(tx_q->dma_etx,
1320 tx_q->dma_tx_phy,
1321 DMA_TX_SIZE, 1);
1322 else
1323 priv->hw->mode->init(tx_q->dma_tx,
1324 tx_q->dma_tx_phy,
1325 DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001326 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001327
Joao Pintoce736782017-04-06 09:49:10 +01001328 for (i = 0; i < DMA_TX_SIZE; i++) {
1329 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001330 if (priv->extend_desc)
1331 p = &((tx_q->dma_etx + i)->basic);
1332 else
1333 p = tx_q->dma_tx + i;
1334
1335 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1336 p->des0 = 0;
1337 p->des1 = 0;
1338 p->des2 = 0;
1339 p->des3 = 0;
1340 } else {
1341 p->des2 = 0;
1342 }
1343
1344 tx_q->tx_skbuff_dma[i].buf = 0;
1345 tx_q->tx_skbuff_dma[i].map_as_page = false;
1346 tx_q->tx_skbuff_dma[i].len = 0;
1347 tx_q->tx_skbuff_dma[i].last_segment = false;
1348 tx_q->tx_skbuff[i] = NULL;
1349 }
1350
1351 tx_q->dirty_tx = 0;
1352 tx_q->cur_tx = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001353
Joao Pintoc22a3f42017-04-06 09:49:11 +01001354 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1355 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001356
Joao Pinto71fedb02017-04-06 09:49:08 +01001357 return 0;
1358}
1359
1360/**
1361 * init_dma_desc_rings - init the RX/TX descriptor rings
1362 * @dev: net device structure
1363 * @flags: gfp flag.
1364 * Description: this function initializes the DMA RX/TX descriptors
1365 * and allocates the socket buffers. It supports the chained and ring
1366 * modes.
1367 */
1368static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1369{
1370 struct stmmac_priv *priv = netdev_priv(dev);
1371 int ret;
1372
1373 ret = init_dma_rx_desc_rings(dev, flags);
1374 if (ret)
1375 return ret;
1376
1377 ret = init_dma_tx_desc_rings(dev);
1378
LABBE Corentin5bacd772017-03-29 07:05:40 +02001379 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001380
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001381 if (netif_msg_hw(priv))
1382 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001383
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001384 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385}
1386
Joao Pinto71fedb02017-04-06 09:49:08 +01001387/**
1388 * dma_free_rx_skbufs - free RX dma buffers
1389 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001390 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001391 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001392static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393{
1394 int i;
1395
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001396 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001397 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398}
1399
Joao Pinto71fedb02017-04-06 09:49:08 +01001400/**
1401 * dma_free_tx_skbufs - free TX dma buffers
1402 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001403 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001404 */
Joao Pintoce736782017-04-06 09:49:10 +01001405static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406{
1407 int i;
1408
Joao Pinto71fedb02017-04-06 09:49:08 +01001409 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001410 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411}
1412
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001413/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001414 * free_dma_rx_desc_resources - free RX dma desc resources
1415 * @priv: private structure
1416 */
1417static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1418{
1419 u32 rx_count = priv->plat->rx_queues_to_use;
1420 u32 queue;
1421
1422 /* Free RX queue resources */
1423 for (queue = 0; queue < rx_count; queue++) {
1424 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1425
1426 /* Release the DMA RX socket buffers */
1427 dma_free_rx_skbufs(priv, queue);
1428
1429 /* Free DMA regions of consistent memory previously allocated */
1430 if (!priv->extend_desc)
1431 dma_free_coherent(priv->device,
1432 DMA_RX_SIZE * sizeof(struct dma_desc),
1433 rx_q->dma_rx, rx_q->dma_rx_phy);
1434 else
1435 dma_free_coherent(priv->device, DMA_RX_SIZE *
1436 sizeof(struct dma_extended_desc),
1437 rx_q->dma_erx, rx_q->dma_rx_phy);
1438
1439 kfree(rx_q->rx_skbuff_dma);
1440 kfree(rx_q->rx_skbuff);
1441 }
1442}
1443
1444/**
Joao Pintoce736782017-04-06 09:49:10 +01001445 * free_dma_tx_desc_resources - free TX dma desc resources
1446 * @priv: private structure
1447 */
1448static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1449{
1450 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001451 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001452
1453 /* Free TX queue resources */
1454 for (queue = 0; queue < tx_count; queue++) {
1455 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1456
1457 /* Release the DMA TX socket buffers */
1458 dma_free_tx_skbufs(priv, queue);
1459
1460 /* Free DMA regions of consistent memory previously allocated */
1461 if (!priv->extend_desc)
1462 dma_free_coherent(priv->device,
1463 DMA_TX_SIZE * sizeof(struct dma_desc),
1464 tx_q->dma_tx, tx_q->dma_tx_phy);
1465 else
1466 dma_free_coherent(priv->device, DMA_TX_SIZE *
1467 sizeof(struct dma_extended_desc),
1468 tx_q->dma_etx, tx_q->dma_tx_phy);
1469
1470 kfree(tx_q->tx_skbuff_dma);
1471 kfree(tx_q->tx_skbuff);
1472 }
1473}
1474
1475/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001476 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001477 * @priv: private structure
1478 * Description: according to which descriptor can be used (extend or basic)
1479 * this function allocates the resources for TX and RX paths. In case of
1480 * reception, for example, it pre-allocated the RX socket buffer in order to
1481 * allow zero-copy mechanism.
1482 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001483static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001484{
Joao Pinto54139cf2017-04-06 09:49:09 +01001485 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001486 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001487 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001488
Joao Pinto54139cf2017-04-06 09:49:09 +01001489 /* RX queues buffers and DMA */
1490 for (queue = 0; queue < rx_count; queue++) {
1491 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001492
Joao Pinto54139cf2017-04-06 09:49:09 +01001493 rx_q->queue_index = queue;
1494 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001495
Joao Pinto54139cf2017-04-06 09:49:09 +01001496 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1497 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001498 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001499 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001500 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001501
1502 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1503 sizeof(struct sk_buff *),
1504 GFP_KERNEL);
1505 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001506 goto err_dma;
1507
Joao Pinto54139cf2017-04-06 09:49:09 +01001508 if (priv->extend_desc) {
1509 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1510 DMA_RX_SIZE *
1511 sizeof(struct
1512 dma_extended_desc),
1513 &rx_q->dma_rx_phy,
1514 GFP_KERNEL);
1515 if (!rx_q->dma_erx)
1516 goto err_dma;
1517
1518 } else {
1519 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1520 DMA_RX_SIZE *
1521 sizeof(struct
1522 dma_desc),
1523 &rx_q->dma_rx_phy,
1524 GFP_KERNEL);
1525 if (!rx_q->dma_rx)
1526 goto err_dma;
1527 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001528 }
1529
1530 return 0;
1531
1532err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001533 free_dma_rx_desc_resources(priv);
1534
Joao Pinto71fedb02017-04-06 09:49:08 +01001535 return ret;
1536}
1537
1538/**
1539 * alloc_dma_tx_desc_resources - alloc TX resources.
1540 * @priv: private structure
1541 * Description: according to which descriptor can be used (extend or basic)
1542 * this function allocates the resources for TX and RX paths. In case of
1543 * reception, for example, it pre-allocated the RX socket buffer in order to
1544 * allow zero-copy mechanism.
1545 */
1546static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1547{
Joao Pintoce736782017-04-06 09:49:10 +01001548 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001549 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001550 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001551
Joao Pintoce736782017-04-06 09:49:10 +01001552 /* TX queues buffers and DMA */
1553 for (queue = 0; queue < tx_count; queue++) {
1554 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001555
Joao Pintoce736782017-04-06 09:49:10 +01001556 tx_q->queue_index = queue;
1557 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001558
Joao Pintoce736782017-04-06 09:49:10 +01001559 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1560 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001561 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001562 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001563 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001564
1565 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1566 sizeof(struct sk_buff *),
1567 GFP_KERNEL);
1568 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001569 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001570
1571 if (priv->extend_desc) {
1572 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1573 DMA_TX_SIZE *
1574 sizeof(struct
1575 dma_extended_desc),
1576 &tx_q->dma_tx_phy,
1577 GFP_KERNEL);
1578 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001579 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001580 } else {
1581 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1582 DMA_TX_SIZE *
1583 sizeof(struct
1584 dma_desc),
1585 &tx_q->dma_tx_phy,
1586 GFP_KERNEL);
1587 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001588 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001589 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001590 }
1591
1592 return 0;
1593
Christophe Jaillet62242262017-07-08 09:46:54 +02001594err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001595 free_dma_tx_desc_resources(priv);
1596
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001597 return ret;
1598}
1599
Joao Pinto71fedb02017-04-06 09:49:08 +01001600/**
1601 * alloc_dma_desc_resources - alloc TX/RX resources.
1602 * @priv: private structure
1603 * Description: according to which descriptor can be used (extend or basic)
1604 * this function allocates the resources for TX and RX paths. In case of
1605 * reception, for example, it pre-allocated the RX socket buffer in order to
1606 * allow zero-copy mechanism.
1607 */
1608static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001609{
Joao Pinto54139cf2017-04-06 09:49:09 +01001610 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001611 int ret = alloc_dma_rx_desc_resources(priv);
1612
1613 if (ret)
1614 return ret;
1615
1616 ret = alloc_dma_tx_desc_resources(priv);
1617
1618 return ret;
1619}
1620
1621/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001622 * free_dma_desc_resources - free dma desc resources
1623 * @priv: private structure
1624 */
1625static void free_dma_desc_resources(struct stmmac_priv *priv)
1626{
1627 /* Release the DMA RX socket buffers */
1628 free_dma_rx_desc_resources(priv);
1629
1630 /* Release the DMA TX socket buffers */
1631 free_dma_tx_desc_resources(priv);
1632}
1633
1634/**
jpinto9eb12472016-12-28 12:57:48 +00001635 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1636 * @priv: driver private structure
1637 * Description: It is used for enabling the rx queues in the MAC
1638 */
1639static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1640{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001641 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1642 int queue;
1643 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001644
Joao Pinto4f6046f2017-03-10 18:24:54 +00001645 for (queue = 0; queue < rx_queues_count; queue++) {
1646 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1647 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1648 }
jpinto9eb12472016-12-28 12:57:48 +00001649}
1650
1651/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001652 * stmmac_start_rx_dma - start RX DMA channel
1653 * @priv: driver private structure
1654 * @chan: RX channel index
1655 * Description:
1656 * This starts a RX DMA channel
1657 */
1658static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1659{
1660 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1661 priv->hw->dma->start_rx(priv->ioaddr, chan);
1662}
1663
1664/**
1665 * stmmac_start_tx_dma - start TX DMA channel
1666 * @priv: driver private structure
1667 * @chan: TX channel index
1668 * Description:
1669 * This starts a TX DMA channel
1670 */
1671static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1672{
1673 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1674 priv->hw->dma->start_tx(priv->ioaddr, chan);
1675}
1676
1677/**
1678 * stmmac_stop_rx_dma - stop RX DMA channel
1679 * @priv: driver private structure
1680 * @chan: RX channel index
1681 * Description:
1682 * This stops a RX DMA channel
1683 */
1684static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1685{
1686 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1687 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1688}
1689
1690/**
1691 * stmmac_stop_tx_dma - stop TX DMA channel
1692 * @priv: driver private structure
1693 * @chan: TX channel index
1694 * Description:
1695 * This stops a TX DMA channel
1696 */
1697static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1698{
1699 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1700 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1701}
1702
1703/**
1704 * stmmac_start_all_dma - start all RX and TX DMA channels
1705 * @priv: driver private structure
1706 * Description:
1707 * This starts all the RX and TX DMA channels
1708 */
1709static void stmmac_start_all_dma(struct stmmac_priv *priv)
1710{
1711 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1712 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1713 u32 chan = 0;
1714
1715 for (chan = 0; chan < rx_channels_count; chan++)
1716 stmmac_start_rx_dma(priv, chan);
1717
1718 for (chan = 0; chan < tx_channels_count; chan++)
1719 stmmac_start_tx_dma(priv, chan);
1720}
1721
1722/**
1723 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1724 * @priv: driver private structure
1725 * Description:
1726 * This stops the RX and TX DMA channels
1727 */
1728static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1729{
1730 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1731 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1732 u32 chan = 0;
1733
1734 for (chan = 0; chan < rx_channels_count; chan++)
1735 stmmac_stop_rx_dma(priv, chan);
1736
1737 for (chan = 0; chan < tx_channels_count; chan++)
1738 stmmac_stop_tx_dma(priv, chan);
1739}
1740
1741/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001742 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001743 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001744 * Description: it is used for configuring the DMA operation mode register in
1745 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001746 */
1747static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1748{
Joao Pinto6deee222017-03-15 11:04:45 +00001749 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1750 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001751 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001752 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001753 u32 txmode = 0;
1754 u32 rxmode = 0;
1755 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001756 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001757
Thierry Reding11fbf812017-03-10 17:34:58 +01001758 if (rxfifosz == 0)
1759 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001760 if (txfifosz == 0)
1761 txfifosz = priv->dma_cap.tx_fifo_size;
1762
1763 /* Adjust for real per queue fifo size */
1764 rxfifosz /= rx_channels_count;
1765 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001766
Joao Pinto6deee222017-03-15 11:04:45 +00001767 if (priv->plat->force_thresh_dma_mode) {
1768 txmode = tc;
1769 rxmode = tc;
1770 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001771 /*
1772 * In case of GMAC, SF mode can be enabled
1773 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001774 * 1) TX COE if actually supported
1775 * 2) There is no bugged Jumbo frame support
1776 * that needs to not insert csum in the TDES.
1777 */
Joao Pinto6deee222017-03-15 11:04:45 +00001778 txmode = SF_DMA_MODE;
1779 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001780 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001781 } else {
1782 txmode = tc;
1783 rxmode = SF_DMA_MODE;
1784 }
1785
1786 /* configure all channels */
1787 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua0daae12017-10-13 10:58:37 +01001788 for (chan = 0; chan < rx_channels_count; chan++) {
1789 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001790
Jose Abreua0daae12017-10-13 10:58:37 +01001791 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1792 rxfifosz, qmode);
1793 }
1794
1795 for (chan = 0; chan < tx_channels_count; chan++) {
1796 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1797
Jose Abreu52a76232017-10-13 10:58:36 +01001798 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001799 txfifosz, qmode);
1800 }
Joao Pinto6deee222017-03-15 11:04:45 +00001801 } else {
1802 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001803 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001804 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001805}
1806
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001807/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001808 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001809 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001810 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001811 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001812 */
Joao Pintoce736782017-04-06 09:49:10 +01001813static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001814{
Joao Pintoce736782017-04-06 09:49:10 +01001815 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001816 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001817 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001818
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001819 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001820
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001821 priv->xstats.tx_clean++;
1822
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001823 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001824 while (entry != tx_q->cur_tx) {
1825 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001826 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001827 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001828
1829 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001830 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001831 else
Joao Pintoce736782017-04-06 09:49:10 +01001832 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001833
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001834 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001835 &priv->xstats, p,
1836 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001837 /* Check if the descriptor is owned by the DMA */
1838 if (unlikely(status & tx_dma_own))
1839 break;
1840
1841 /* Just consider the last segment and ...*/
1842 if (likely(!(status & tx_not_ls))) {
1843 /* ... verify the status error condition */
1844 if (unlikely(status & tx_err)) {
1845 priv->dev->stats.tx_errors++;
1846 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001847 priv->dev->stats.tx_packets++;
1848 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001849 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001850 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001851 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001852
Joao Pintoce736782017-04-06 09:49:10 +01001853 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1854 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001855 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001856 tx_q->tx_skbuff_dma[entry].buf,
1857 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001858 DMA_TO_DEVICE);
1859 else
1860 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001861 tx_q->tx_skbuff_dma[entry].buf,
1862 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001863 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001864 tx_q->tx_skbuff_dma[entry].buf = 0;
1865 tx_q->tx_skbuff_dma[entry].len = 0;
1866 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001867 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001868
1869 if (priv->hw->mode->clean_desc3)
Joao Pintoce736782017-04-06 09:49:10 +01001870 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001871
Joao Pintoce736782017-04-06 09:49:10 +01001872 tx_q->tx_skbuff_dma[entry].last_segment = false;
1873 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001874
1875 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001876 pkts_compl++;
1877 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001878 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001879 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001880 }
1881
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001882 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001883
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001884 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001885 }
Joao Pintoce736782017-04-06 09:49:10 +01001886 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001887
Joao Pintoc22a3f42017-04-06 09:49:11 +01001888 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1889 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001890
Joao Pintoc22a3f42017-04-06 09:49:11 +01001891 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1892 queue))) &&
1893 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1894
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001895 netif_dbg(priv, tx_done, priv->dev,
1896 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001897 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001899
1900 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1901 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001902 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001903 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001904 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001905}
1906
Joao Pinto4f513ec2017-03-15 11:04:46 +00001907static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001909 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001910}
1911
Joao Pinto4f513ec2017-03-15 11:04:46 +00001912static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001914 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001915}
1916
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001917/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001918 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001919 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001920 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001921 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001922 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001923 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001924static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001925{
Joao Pintoce736782017-04-06 09:49:10 +01001926 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001927 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001928
Joao Pintoc22a3f42017-04-06 09:49:11 +01001929 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001930
Joao Pintoae4f0d42017-03-15 11:04:47 +00001931 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001932 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001933 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001934 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001935 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001936 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001937 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001938 else
Joao Pintoce736782017-04-06 09:49:10 +01001939 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001940 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001941 (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001942 tx_q->dirty_tx = 0;
1943 tx_q->cur_tx = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001944 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001945 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001946
1947 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001948 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001949}
1950
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001951/**
Joao Pinto6deee222017-03-15 11:04:45 +00001952 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1953 * @priv: driver private structure
1954 * @txmode: TX operating mode
1955 * @rxmode: RX operating mode
1956 * @chan: channel index
1957 * Description: it is used for configuring of the DMA operation mode in
1958 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1959 * mode.
1960 */
1961static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1962 u32 rxmode, u32 chan)
1963{
Jose Abreua0daae12017-10-13 10:58:37 +01001964 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1965 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001966 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1967 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001968 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001969 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001970
1971 if (rxfifosz == 0)
1972 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001973 if (txfifosz == 0)
1974 txfifosz = priv->dma_cap.tx_fifo_size;
1975
1976 /* Adjust for real per queue fifo size */
1977 rxfifosz /= rx_channels_count;
1978 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001979
1980 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1981 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001982 rxfifosz, rxqmode);
Jose Abreu52a76232017-10-13 10:58:36 +01001983 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001984 txfifosz, txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001985 } else {
1986 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1987 rxfifosz);
1988 }
1989}
1990
1991/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001992 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001993 * @priv: driver private structure
1994 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001995 * It calls the dwmac dma routine and schedule poll method in case of some
1996 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001997 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001998static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001999{
Joao Pintod62a1072017-03-15 11:04:49 +00002000 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002001 int status;
Joao Pintod62a1072017-03-15 11:04:49 +00002002 u32 chan;
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002003
Joao Pintod62a1072017-03-15 11:04:49 +00002004 for (chan = 0; chan < tx_channel_count; chan++) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002005 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2006
Joao Pintod62a1072017-03-15 11:04:49 +00002007 status = priv->hw->dma->dma_interrupt(priv->ioaddr,
2008 &priv->xstats, chan);
2009 if (likely((status & handle_rx)) || (status & handle_tx)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002010 if (likely(napi_schedule_prep(&rx_q->napi))) {
Joao Pintod62a1072017-03-15 11:04:49 +00002011 stmmac_disable_dma_irq(priv, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002012 __napi_schedule(&rx_q->napi);
Joao Pintod62a1072017-03-15 11:04:49 +00002013 }
2014 }
2015
2016 if (unlikely(status & tx_hard_error_bump_tc)) {
2017 /* Try to bump up the dma threshold on this failure */
2018 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2019 (tc <= 256)) {
2020 tc += 64;
2021 if (priv->plat->force_thresh_dma_mode)
2022 stmmac_set_dma_operation_mode(priv,
2023 tc,
2024 tc,
2025 chan);
2026 else
2027 stmmac_set_dma_operation_mode(priv,
2028 tc,
2029 SF_DMA_MODE,
2030 chan);
2031 priv->xstats.threshold = tc;
2032 }
2033 } else if (unlikely(status == tx_hard_error)) {
2034 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002035 }
2036 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002037}
2038
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002039/**
2040 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2041 * @priv: driver private structure
2042 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2043 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002044static void stmmac_mmc_setup(struct stmmac_priv *priv)
2045{
2046 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002047 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002048
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002049 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2050 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002051 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002052 } else {
2053 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002054 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002055 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002056
2057 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002058
2059 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002060 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002061 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2062 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002063 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002064}
2065
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002066/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002067 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002068 * @priv: driver private structure
2069 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002070 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2071 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002072 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002073static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2074{
2075 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002076 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002077
2078 /* GMAC older than 3.50 has no extended descriptors */
2079 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002080 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002081 priv->extend_desc = 1;
2082 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002083 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002084
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002085 priv->hw->desc = &enh_desc_ops;
2086 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002087 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002088 priv->hw->desc = &ndesc_ops;
2089 }
2090}
2091
2092/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002093 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002094 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002095 * Description:
2096 * new GMAC chip generations have a new register to indicate the
2097 * presence of the optional feature/functions.
2098 * This can be also used to override the value passed through the
2099 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002100 */
2101static int stmmac_get_hw_features(struct stmmac_priv *priv)
2102{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002103 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00002104
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00002105 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002106 priv->hw->dma->get_hw_feature(priv->ioaddr,
2107 &priv->dma_cap);
2108 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002109 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002110
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002111 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002112}
2113
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002114/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002115 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002116 * @priv: driver private structure
2117 * Description:
2118 * it is to verify if the MAC address is valid, in case of failures it
2119 * generates a random MAC address
2120 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002121static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2122{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002123 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002124 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002125 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002126 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002127 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002128 netdev_info(priv->dev, "device MAC address %pM\n",
2129 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002130 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002131}
2132
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002133/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002134 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002135 * @priv: driver private structure
2136 * Description:
2137 * It inits the DMA invoking the specific MAC/GMAC callback.
2138 * Some DMA parameters can be passed from the platform;
2139 * in case of these are not passed a default is kept for the MAC or GMAC.
2140 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002141static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2142{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002143 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2144 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002145 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002146 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002147 u32 dummy_dma_rx_phy = 0;
2148 u32 dummy_dma_tx_phy = 0;
2149 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002150 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002151 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002152
Niklas Cassela332e2f2016-12-07 15:20:05 +01002153 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2154 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002155 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002156 }
2157
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002158 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2159 atds = 1;
2160
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002161 ret = priv->hw->dma->reset(priv->ioaddr);
2162 if (ret) {
2163 dev_err(priv->device, "Failed to reset the dma\n");
2164 return ret;
2165 }
2166
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002167 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002168 /* DMA Configuration */
2169 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2170 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002171
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002172 /* DMA RX Channel Configuration */
2173 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002174 rx_q = &priv->rx_queue[chan];
2175
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002176 priv->hw->dma->init_rx_chan(priv->ioaddr,
2177 priv->plat->dma_cfg,
Joao Pinto54139cf2017-04-06 09:49:09 +01002178 rx_q->dma_rx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002179
Joao Pinto54139cf2017-04-06 09:49:09 +01002180 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002181 (DMA_RX_SIZE * sizeof(struct dma_desc));
2182 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01002183 rx_q->rx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002184 chan);
2185 }
2186
2187 /* DMA TX Channel Configuration */
2188 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002189 tx_q = &priv->tx_queue[chan];
2190
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002191 priv->hw->dma->init_chan(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002192 priv->plat->dma_cfg,
2193 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002194
2195 priv->hw->dma->init_tx_chan(priv->ioaddr,
2196 priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002197 tx_q->dma_tx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002198
Joao Pintoce736782017-04-06 09:49:10 +01002199 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002200 (DMA_TX_SIZE * sizeof(struct dma_desc));
2201 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002202 tx_q->tx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002203 chan);
2204 }
2205 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002206 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002207 tx_q = &priv->tx_queue[chan];
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002208 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002209 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002210 }
2211
2212 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002213 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
2214
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002215 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002216}
2217
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002218/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002219 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002220 * @data: data pointer
2221 * Description:
2222 * This is the timer handler to directly invoke the stmmac_tx_clean.
2223 */
2224static void stmmac_tx_timer(unsigned long data)
2225{
2226 struct stmmac_priv *priv = (struct stmmac_priv *)data;
Joao Pintoce736782017-04-06 09:49:10 +01002227 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2228 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002229
Joao Pintoce736782017-04-06 09:49:10 +01002230 /* let's scan all the tx queues */
2231 for (queue = 0; queue < tx_queues_count; queue++)
2232 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002233}
2234
2235/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002236 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002237 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002238 * Description:
2239 * This inits the transmit coalesce parameters: i.e. timer rate,
2240 * timer handler and default threshold used for enabling the
2241 * interrupt on completion bit.
2242 */
2243static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2244{
2245 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2246 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Allen Pais997decf2017-09-21 22:35:18 +05302247 setup_timer(&priv->txtimer, stmmac_tx_timer, (unsigned long)priv);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002248 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002249 add_timer(&priv->txtimer);
2250}
2251
Joao Pinto4854ab92017-03-15 11:04:51 +00002252static void stmmac_set_rings_length(struct stmmac_priv *priv)
2253{
2254 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2255 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2256 u32 chan;
2257
2258 /* set TX ring length */
2259 if (priv->hw->dma->set_tx_ring_len) {
2260 for (chan = 0; chan < tx_channels_count; chan++)
2261 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
2262 (DMA_TX_SIZE - 1), chan);
2263 }
2264
2265 /* set RX ring length */
2266 if (priv->hw->dma->set_rx_ring_len) {
2267 for (chan = 0; chan < rx_channels_count; chan++)
2268 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
2269 (DMA_RX_SIZE - 1), chan);
2270 }
2271}
2272
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002273/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002274 * stmmac_set_tx_queue_weight - Set TX queue weight
2275 * @priv: driver private structure
2276 * Description: It is used for setting TX queues weight
2277 */
2278static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2279{
2280 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2281 u32 weight;
2282 u32 queue;
2283
2284 for (queue = 0; queue < tx_queues_count; queue++) {
2285 weight = priv->plat->tx_queues_cfg[queue].weight;
2286 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
2287 }
2288}
2289
2290/**
Joao Pinto19d91872017-03-10 18:24:59 +00002291 * stmmac_configure_cbs - Configure CBS in TX queue
2292 * @priv: driver private structure
2293 * Description: It is used for configuring CBS in AVB TX queues
2294 */
2295static void stmmac_configure_cbs(struct stmmac_priv *priv)
2296{
2297 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2298 u32 mode_to_use;
2299 u32 queue;
2300
Joao Pinto44781fe2017-03-31 14:22:02 +01002301 /* queue 0 is reserved for legacy traffic */
2302 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002303 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2304 if (mode_to_use == MTL_QUEUE_DCB)
2305 continue;
2306
2307 priv->hw->mac->config_cbs(priv->hw,
2308 priv->plat->tx_queues_cfg[queue].send_slope,
2309 priv->plat->tx_queues_cfg[queue].idle_slope,
2310 priv->plat->tx_queues_cfg[queue].high_credit,
2311 priv->plat->tx_queues_cfg[queue].low_credit,
2312 queue);
2313 }
2314}
2315
2316/**
Joao Pintod43042f2017-03-10 18:24:55 +00002317 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2318 * @priv: driver private structure
2319 * Description: It is used for mapping RX queues to RX dma channels
2320 */
2321static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2322{
2323 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2324 u32 queue;
2325 u32 chan;
2326
2327 for (queue = 0; queue < rx_queues_count; queue++) {
2328 chan = priv->plat->rx_queues_cfg[queue].chan;
2329 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
2330 }
2331}
2332
2333/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002334 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2335 * @priv: driver private structure
2336 * Description: It is used for configuring the RX Queue Priority
2337 */
2338static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2339{
2340 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2341 u32 queue;
2342 u32 prio;
2343
2344 for (queue = 0; queue < rx_queues_count; queue++) {
2345 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2346 continue;
2347
2348 prio = priv->plat->rx_queues_cfg[queue].prio;
2349 priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
2350 }
2351}
2352
2353/**
2354 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2355 * @priv: driver private structure
2356 * Description: It is used for configuring the TX Queue Priority
2357 */
2358static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2359{
2360 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2361 u32 queue;
2362 u32 prio;
2363
2364 for (queue = 0; queue < tx_queues_count; queue++) {
2365 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2366 continue;
2367
2368 prio = priv->plat->tx_queues_cfg[queue].prio;
2369 priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
2370 }
2371}
2372
2373/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002374 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2375 * @priv: driver private structure
2376 * Description: It is used for configuring the RX queue routing
2377 */
2378static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2379{
2380 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2381 u32 queue;
2382 u8 packet;
2383
2384 for (queue = 0; queue < rx_queues_count; queue++) {
2385 /* no specific packet type routing specified for the queue */
2386 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2387 continue;
2388
2389 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2390 priv->hw->mac->rx_queue_prio(priv->hw, packet, queue);
2391 }
2392}
2393
2394/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002395 * stmmac_mtl_configuration - Configure MTL
2396 * @priv: driver private structure
2397 * Description: It is used for configurring MTL
2398 */
2399static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2400{
2401 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2402 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2403
Joao Pinto6a3a7192017-03-10 18:24:53 +00002404 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
2405 stmmac_set_tx_queue_weight(priv);
2406
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002407 /* Configure MTL RX algorithms */
2408 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
2409 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
2410 priv->plat->rx_sched_algorithm);
2411
2412 /* Configure MTL TX algorithms */
2413 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
2414 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
2415 priv->plat->tx_sched_algorithm);
2416
Joao Pinto19d91872017-03-10 18:24:59 +00002417 /* Configure CBS in AVB TX queues */
2418 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
2419 stmmac_configure_cbs(priv);
2420
Joao Pintod43042f2017-03-10 18:24:55 +00002421 /* Map RX MTL to DMA channels */
Joao Pinto03cf65a2017-04-03 16:34:04 +01002422 if (priv->hw->mac->map_mtl_to_dma)
Joao Pintod43042f2017-03-10 18:24:55 +00002423 stmmac_rx_queue_dma_chan_map(priv);
2424
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002425 /* Enable MAC RX Queues */
Thierry Redingf3976872017-03-21 16:12:09 +01002426 if (priv->hw->mac->rx_queue_enable)
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002427 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002428
Joao Pintoa8f51022017-03-17 16:11:06 +00002429 /* Set RX priorities */
2430 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
2431 stmmac_mac_config_rx_queues_prio(priv);
2432
2433 /* Set TX priorities */
2434 if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
2435 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002436
2437 /* Set RX routing */
2438 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
2439 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002440}
2441
2442/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002443 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002444 * @dev : pointer to the device structure.
2445 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002446 * this is the main function to setup the HW in a usable state because the
2447 * dma engine is reset, the core registers are configured (e.g. AXI,
2448 * Checksum features, timers). The DMA is ready to start receiving and
2449 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002450 * Return value:
2451 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2452 * file on failure.
2453 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002454static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002455{
2456 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002457 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002458 u32 tx_cnt = priv->plat->tx_queues_to_use;
2459 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002460 int ret;
2461
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002462 /* DMA initialization and SW reset */
2463 ret = stmmac_init_dma_engine(priv);
2464 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002465 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2466 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002467 return ret;
2468 }
2469
2470 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002471 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002472
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002473 /* PS and related bits will be programmed according to the speed */
2474 if (priv->hw->pcs) {
2475 int speed = priv->plat->mac_port_sel_speed;
2476
2477 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2478 (speed == SPEED_1000)) {
2479 priv->hw->ps = speed;
2480 } else {
2481 dev_warn(priv->device, "invalid port speed\n");
2482 priv->hw->ps = 0;
2483 }
2484 }
2485
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002486 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002487 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002488
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002489 /* Initialize MTL*/
2490 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2491 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002492
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002493 ret = priv->hw->mac->rx_ipc(priv->hw);
2494 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002495 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002496 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002497 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002498 }
2499
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002500 /* Enable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002501 priv->hw->mac->set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002502
Joao Pintob4f0a662017-03-22 11:56:05 +00002503 /* Set the HW DMA mode and the COE */
2504 stmmac_dma_operation_mode(priv);
2505
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002506 stmmac_mmc_setup(priv);
2507
Huacai Chenfe1319292014-12-19 22:38:18 +08002508 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002509 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2510 if (ret < 0)
2511 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2512
Huacai Chenfe1319292014-12-19 22:38:18 +08002513 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002514 if (ret == -EOPNOTSUPP)
2515 netdev_warn(priv->dev, "PTP not supported by HW\n");
2516 else if (ret)
2517 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002518 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002519
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002520#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002521 ret = stmmac_init_fs(dev);
2522 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002523 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2524 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002525#endif
2526 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002527 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002528
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002529 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2530
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002531 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2532 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002533 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002534 }
2535
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002536 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002537 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002538
Joao Pinto4854ab92017-03-15 11:04:51 +00002539 /* set TX and RX rings length */
2540 stmmac_set_rings_length(priv);
2541
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002542 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002543 if (priv->tso) {
2544 for (chan = 0; chan < tx_cnt; chan++)
2545 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2546 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002547
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002548 return 0;
2549}
2550
Thierry Redingc66f6c32017-03-10 17:34:55 +01002551static void stmmac_hw_teardown(struct net_device *dev)
2552{
2553 struct stmmac_priv *priv = netdev_priv(dev);
2554
2555 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2556}
2557
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002558/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002559 * stmmac_open - open entry point of the driver
2560 * @dev : pointer to the device structure.
2561 * Description:
2562 * This function is the open entry point of the driver.
2563 * Return value:
2564 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2565 * file on failure.
2566 */
2567static int stmmac_open(struct net_device *dev)
2568{
2569 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002570 int ret;
2571
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002572 stmmac_check_ether_addr(priv);
2573
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002574 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2575 priv->hw->pcs != STMMAC_PCS_TBI &&
2576 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002577 ret = stmmac_init_phy(dev);
2578 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002579 netdev_err(priv->dev,
2580 "%s: Cannot attach to PHY (error: %d)\n",
2581 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002582 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002583 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002584 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002585
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002586 /* Extra statistics */
2587 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2588 priv->xstats.threshold = tc;
2589
LABBE Corentin5bacd772017-03-29 07:05:40 +02002590 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002591 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002592
LABBE Corentin5bacd772017-03-29 07:05:40 +02002593 ret = alloc_dma_desc_resources(priv);
2594 if (ret < 0) {
2595 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2596 __func__);
2597 goto dma_desc_error;
2598 }
2599
2600 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2601 if (ret < 0) {
2602 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2603 __func__);
2604 goto init_error;
2605 }
2606
Huacai Chenfe1319292014-12-19 22:38:18 +08002607 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002608 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002609 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002610 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002611 }
2612
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01002613 stmmac_init_tx_coalesce(priv);
2614
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002615 if (dev->phydev)
2616 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002617
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002618 /* Request the IRQ lines */
2619 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002620 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002621 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002622 netdev_err(priv->dev,
2623 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2624 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002625 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002626 }
2627
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002628 /* Request the Wake IRQ in case of another line is used for WoL */
2629 if (priv->wol_irq != dev->irq) {
2630 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2631 IRQF_SHARED, dev->name, dev);
2632 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002633 netdev_err(priv->dev,
2634 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2635 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002636 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002637 }
2638 }
2639
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002640 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002641 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002642 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2643 dev->name, dev);
2644 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002645 netdev_err(priv->dev,
2646 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2647 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002648 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002649 }
2650 }
2651
Joao Pintoc22a3f42017-04-06 09:49:11 +01002652 stmmac_enable_all_queues(priv);
2653 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002654
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002655 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002656
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002657lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002658 if (priv->wol_irq != dev->irq)
2659 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002660wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002661 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002662irq_error:
2663 if (dev->phydev)
2664 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002665
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002666 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002667 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002668init_error:
2669 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002670dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002671 if (dev->phydev)
2672 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002673
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002674 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002675}
2676
2677/**
2678 * stmmac_release - close entry point of the driver
2679 * @dev : device pointer.
2680 * Description:
2681 * This is the stop entry point of the driver.
2682 */
2683static int stmmac_release(struct net_device *dev)
2684{
2685 struct stmmac_priv *priv = netdev_priv(dev);
2686
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002687 if (priv->eee_enabled)
2688 del_timer_sync(&priv->eee_ctrl_timer);
2689
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002690 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002691 if (dev->phydev) {
2692 phy_stop(dev->phydev);
2693 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002694 }
2695
Joao Pintoc22a3f42017-04-06 09:49:11 +01002696 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002697
Joao Pintoc22a3f42017-04-06 09:49:11 +01002698 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002699
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002700 del_timer_sync(&priv->txtimer);
2701
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002702 /* Free the IRQ lines */
2703 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002704 if (priv->wol_irq != dev->irq)
2705 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002706 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002707 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002708
2709 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002710 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002711
2712 /* Release and free the Rx/Tx resources */
2713 free_dma_desc_resources(priv);
2714
avisconti19449bf2010-10-25 18:58:14 +00002715 /* Disable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002716 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002717
2718 netif_carrier_off(dev);
2719
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002720#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002721 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002722#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002723
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002724 stmmac_release_ptp(priv);
2725
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002726 return 0;
2727}
2728
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002729/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002730 * stmmac_tso_allocator - close entry point of the driver
2731 * @priv: driver private structure
2732 * @des: buffer start address
2733 * @total_len: total length to fill in descriptors
2734 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002735 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002736 * Description:
2737 * This function fills descriptor and request new descriptors according to
2738 * buffer length to fill
2739 */
2740static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002741 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002742{
Joao Pintoce736782017-04-06 09:49:10 +01002743 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002744 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002745 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002746 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002747
2748 tmp_len = total_len;
2749
2750 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002751 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2752 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002753
Michael Weiserf8be0d72016-11-14 18:58:05 +01002754 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002755 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2756 TSO_MAX_BUFF_SIZE : tmp_len;
2757
2758 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2759 0, 1,
Niklas Cassel426849e2017-06-06 09:25:00 +02002760 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002761 0, 0);
2762
2763 tmp_len -= TSO_MAX_BUFF_SIZE;
2764 }
2765}
2766
2767/**
2768 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2769 * @skb : the socket buffer
2770 * @dev : device pointer
2771 * Description: this is the transmit function that is called on TSO frames
2772 * (support available on GMAC4 and newer chips).
2773 * Diagram below show the ring programming in case of TSO frames:
2774 *
2775 * First Descriptor
2776 * --------
2777 * | DES0 |---> buffer1 = L2/L3/L4 header
2778 * | DES1 |---> TCP Payload (can continue on next descr...)
2779 * | DES2 |---> buffer 1 and 2 len
2780 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2781 * --------
2782 * |
2783 * ...
2784 * |
2785 * --------
2786 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2787 * | DES1 | --|
2788 * | DES2 | --> buffer 1 and 2 len
2789 * | DES3 |
2790 * --------
2791 *
2792 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2793 */
2794static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2795{
Joao Pintoce736782017-04-06 09:49:10 +01002796 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002797 struct stmmac_priv *priv = netdev_priv(dev);
2798 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002799 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002800 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002801 struct stmmac_tx_queue *tx_q;
2802 int tmp_pay_len = 0;
2803 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002804 u8 proto_hdr_len;
2805 int i;
2806
Joao Pintoce736782017-04-06 09:49:10 +01002807 tx_q = &priv->tx_queue[queue];
2808
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002809 /* Compute header lengths */
2810 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2811
2812 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002813 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002814 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002815 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2816 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2817 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002818 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002819 netdev_err(priv->dev,
2820 "%s: Tx Ring full when queue awake\n",
2821 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002822 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002823 return NETDEV_TX_BUSY;
2824 }
2825
2826 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2827
2828 mss = skb_shinfo(skb)->gso_size;
2829
2830 /* set new MSS value if needed */
2831 if (mss != priv->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002832 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002833 priv->hw->desc->set_mss(mss_desc, mss);
2834 priv->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002835 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002836 }
2837
2838 if (netif_msg_tx_queued(priv)) {
2839 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2840 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2841 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2842 skb->data_len);
2843 }
2844
Joao Pintoce736782017-04-06 09:49:10 +01002845 first_entry = tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002846
Joao Pintoce736782017-04-06 09:49:10 +01002847 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002848 first = desc;
2849
2850 /* first descriptor: fill Headers on Buf1 */
2851 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2852 DMA_TO_DEVICE);
2853 if (dma_mapping_error(priv->device, des))
2854 goto dma_map_err;
2855
Joao Pintoce736782017-04-06 09:49:10 +01002856 tx_q->tx_skbuff_dma[first_entry].buf = des;
2857 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002858
Michael Weiserf8be0d72016-11-14 18:58:05 +01002859 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002860
2861 /* Fill start of payload in buff2 of first descriptor */
2862 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002863 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002864
2865 /* If needed take extra descriptors to fill the remaining payload */
2866 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2867
Joao Pintoce736782017-04-06 09:49:10 +01002868 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002869
2870 /* Prepare fragments */
2871 for (i = 0; i < nfrags; i++) {
2872 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2873
2874 des = skb_frag_dma_map(priv->device, frag, 0,
2875 skb_frag_size(frag),
2876 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002877 if (dma_mapping_error(priv->device, des))
2878 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002879
2880 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002881 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002882
Joao Pintoce736782017-04-06 09:49:10 +01002883 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2884 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
2885 tx_q->tx_skbuff[tx_q->cur_tx] = NULL;
2886 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002887 }
2888
Joao Pintoce736782017-04-06 09:49:10 +01002889 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002890
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002891 /* Only the last descriptor gets to point to the skb. */
2892 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2893
2894 /* We've used all descriptors we need for this skb, however,
2895 * advance cur_tx so that it references a fresh descriptor.
2896 * ndo_start_xmit will fill this descriptor the next time it's
2897 * called and stmmac_tx_clean may clean up to this descriptor.
2898 */
Joao Pintoce736782017-04-06 09:49:10 +01002899 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002900
Joao Pintoce736782017-04-06 09:49:10 +01002901 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002902 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2903 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002904 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002905 }
2906
2907 dev->stats.tx_bytes += skb->len;
2908 priv->xstats.tx_tso_frames++;
2909 priv->xstats.tx_tso_nfrags += nfrags;
2910
2911 /* Manage tx mitigation */
2912 priv->tx_count_frames += nfrags + 1;
2913 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2914 mod_timer(&priv->txtimer,
2915 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2916 } else {
2917 priv->tx_count_frames = 0;
2918 priv->hw->desc->set_tx_ic(desc);
2919 priv->xstats.tx_set_ic_bit++;
2920 }
2921
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002922 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002923
2924 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2925 priv->hwts_tx_en)) {
2926 /* declare that device is doing timestamping */
2927 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2928 priv->hw->desc->enable_tx_timestamp(first);
2929 }
2930
2931 /* Complete the first descriptor before granting the DMA */
2932 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2933 proto_hdr_len,
2934 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002935 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002936 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2937
2938 /* If context desc is used to change MSS */
2939 if (mss_desc)
2940 priv->hw->desc->set_tx_owner(mss_desc);
2941
2942 /* The own bit must be the latest setting done when prepare the
2943 * descriptor and then barrier is needed to make sure that
2944 * all is coherent before granting the DMA engine.
2945 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002946 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002947
2948 if (netif_msg_pktdata(priv)) {
2949 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002950 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2951 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002952
Joao Pintoce736782017-04-06 09:49:10 +01002953 priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002954 0);
2955
2956 pr_info(">>> frame to be transmitted: ");
2957 print_pkt(skb->data, skb_headlen(skb));
2958 }
2959
Joao Pintoc22a3f42017-04-06 09:49:11 +01002960 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002961
Joao Pintoce736782017-04-06 09:49:10 +01002962 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
2963 queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002964
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002965 return NETDEV_TX_OK;
2966
2967dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002968 dev_err(priv->device, "Tx dma map failed\n");
2969 dev_kfree_skb(skb);
2970 priv->dev->stats.tx_dropped++;
2971 return NETDEV_TX_OK;
2972}
2973
2974/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002975 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002976 * @skb : the socket buffer
2977 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002978 * Description : this is the tx entry point of the driver.
2979 * It programs the chain or the ring and supports oversized frames
2980 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002981 */
2982static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2983{
2984 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002985 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002986 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01002987 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002988 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01002989 int entry;
2990 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002991 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01002992 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002993 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002994 unsigned int des;
2995
Joao Pintoce736782017-04-06 09:49:10 +01002996 tx_q = &priv->tx_queue[queue];
2997
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002998 /* Manage oversized TCP frames for GMAC4 device */
2999 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02003000 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003001 return stmmac_tso_xmit(skb, dev);
3002 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003003
Joao Pintoce736782017-04-06 09:49:10 +01003004 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003005 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3006 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3007 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003008 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003009 netdev_err(priv->dev,
3010 "%s: Tx Ring full when queue awake\n",
3011 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003012 }
3013 return NETDEV_TX_BUSY;
3014 }
3015
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003016 if (priv->tx_path_in_lpi_mode)
3017 stmmac_disable_eee_mode(priv);
3018
Joao Pintoce736782017-04-06 09:49:10 +01003019 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003020 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003021
Michał Mirosław5e982f32011-04-09 02:46:55 +00003022 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003023
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003024 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003025 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003026 else
Joao Pintoce736782017-04-06 09:49:10 +01003027 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003028
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003029 first = desc;
3030
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003031 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003032 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003033 if (enh_desc)
3034 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
3035
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003036 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3037 DWMAC_CORE_4_00)) {
Joao Pintoce736782017-04-06 09:49:10 +01003038 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003039 if (unlikely(entry < 0))
3040 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003041 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003042
3043 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003044 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3045 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003046 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003047
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003048 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3049
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003050 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003051 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003052 else
Joao Pintoce736782017-04-06 09:49:10 +01003053 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003054
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003055 des = skb_frag_dma_map(priv->device, frag, 0, len,
3056 DMA_TO_DEVICE);
3057 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003058 goto dma_map_err; /* should reuse desc w/o issues */
3059
Joao Pintoce736782017-04-06 09:49:10 +01003060 tx_q->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003061
Joao Pintoce736782017-04-06 09:49:10 +01003062 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003063 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3064 desc->des0 = cpu_to_le32(des);
3065 else
3066 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003067
Joao Pintoce736782017-04-06 09:49:10 +01003068 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3069 tx_q->tx_skbuff_dma[entry].len = len;
3070 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003071
3072 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003073 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003074 priv->mode, 1, last_segment,
3075 skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003076 }
3077
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003078 /* Only the last descriptor gets to point to the skb. */
3079 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003080
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003081 /* We've used all descriptors we need for this skb, however,
3082 * advance cur_tx so that it references a fresh descriptor.
3083 * ndo_start_xmit will fill this descriptor the next time it's
3084 * called and stmmac_tx_clean may clean up to this descriptor.
3085 */
3086 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003087 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003088
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003089 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003090 void *tx_head;
3091
LABBE Corentin38ddc592016-11-16 20:09:39 +01003092 netdev_dbg(priv->dev,
3093 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003094 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003095 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003096
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003097 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003098 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003099 else
Joao Pintoce736782017-04-06 09:49:10 +01003100 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003101
3102 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003103
LABBE Corentin38ddc592016-11-16 20:09:39 +01003104 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003105 print_pkt(skb->data, skb->len);
3106 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003107
Joao Pintoce736782017-04-06 09:49:10 +01003108 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003109 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3110 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003111 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003112 }
3113
3114 dev->stats.tx_bytes += skb->len;
3115
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003116 /* According to the coalesce parameter the IC bit for the latest
3117 * segment is reset and the timer re-started to clean the tx status.
3118 * This approach takes care about the fragments: desc is the first
3119 * element in case of no SG.
3120 */
3121 priv->tx_count_frames += nfrags + 1;
3122 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3123 mod_timer(&priv->txtimer,
3124 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3125 } else {
3126 priv->tx_count_frames = 0;
3127 priv->hw->desc->set_tx_ic(desc);
3128 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003129 }
3130
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003131 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003132
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003133 /* Ready to fill the first descriptor and set the OWN bit w/o any
3134 * problems because all the descriptors are actually ready to be
3135 * passed to the DMA engine.
3136 */
3137 if (likely(!is_jumbo)) {
3138 bool last_segment = (nfrags == 0);
3139
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003140 des = dma_map_single(priv->device, skb->data,
3141 nopaged_len, DMA_TO_DEVICE);
3142 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003143 goto dma_map_err;
3144
Joao Pintoce736782017-04-06 09:49:10 +01003145 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003146 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3147 first->des0 = cpu_to_le32(des);
3148 else
3149 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003150
Joao Pintoce736782017-04-06 09:49:10 +01003151 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3152 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003153
3154 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3155 priv->hwts_tx_en)) {
3156 /* declare that device is doing timestamping */
3157 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3158 priv->hw->desc->enable_tx_timestamp(first);
3159 }
3160
3161 /* Prepare the first descriptor setting the OWN bit too */
3162 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
3163 csum_insertion, priv->mode, 1,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003164 last_segment, skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003165
3166 /* The own bit must be the latest setting done when prepare the
3167 * descriptor and then barrier is needed to make sure that
3168 * all is coherent before granting the DMA engine.
3169 */
Pavel Machekad688cd2016-12-18 21:38:12 +01003170 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003171 }
3172
Joao Pintoc22a3f42017-04-06 09:49:11 +01003173 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003174
3175 if (priv->synopsys_id < DWMAC_CORE_4_00)
3176 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
3177 else
Joao Pintoce736782017-04-06 09:49:10 +01003178 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3179 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003180
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003181 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003182
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003183dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003184 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003185 dev_kfree_skb(skb);
3186 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003187 return NETDEV_TX_OK;
3188}
3189
Vince Bridgersb9381982014-01-14 13:42:05 -06003190static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3191{
3192 struct ethhdr *ehdr;
3193 u16 vlanid;
3194
3195 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3196 NETIF_F_HW_VLAN_CTAG_RX &&
3197 !__vlan_get_tag(skb, &vlanid)) {
3198 /* pop the vlan tag */
3199 ehdr = (struct ethhdr *)skb->data;
3200 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3201 skb_pull(skb, VLAN_HLEN);
3202 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3203 }
3204}
3205
3206
Joao Pinto54139cf2017-04-06 09:49:09 +01003207static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003208{
Joao Pinto54139cf2017-04-06 09:49:09 +01003209 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003210 return 0;
3211
3212 return 1;
3213}
3214
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003215/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003216 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003217 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003218 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003219 * Description : this is to reallocate the skb for the reception process
3220 * that is based on zero-copy.
3221 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003222static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003223{
Joao Pinto54139cf2017-04-06 09:49:09 +01003224 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3225 int dirty = stmmac_rx_dirty(priv, queue);
3226 unsigned int entry = rx_q->dirty_rx;
3227
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003228 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003229
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003230 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003231 struct dma_desc *p;
3232
3233 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003234 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003235 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003236 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003237
Joao Pinto54139cf2017-04-06 09:49:09 +01003238 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003239 struct sk_buff *skb;
3240
Eric Dumazetacb600d2012-10-05 06:23:55 +00003241 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003242 if (unlikely(!skb)) {
3243 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003244 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003245 if (unlikely(net_ratelimit()))
3246 dev_err(priv->device,
3247 "fail to alloc skb entry %d\n",
3248 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003249 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003250 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003251
Joao Pinto54139cf2017-04-06 09:49:09 +01003252 rx_q->rx_skbuff[entry] = skb;
3253 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003254 dma_map_single(priv->device, skb->data, bfsize,
3255 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003256 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003257 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003258 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003259 dev_kfree_skb(skb);
3260 break;
3261 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003262
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003263 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003264 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003265 p->des1 = 0;
3266 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003267 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003268 }
3269 if (priv->hw->mode->refill_desc3)
Joao Pinto54139cf2017-04-06 09:49:09 +01003270 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003271
Joao Pinto54139cf2017-04-06 09:49:09 +01003272 if (rx_q->rx_zeroc_thresh > 0)
3273 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003274
LABBE Corentinb3e51062016-11-16 20:09:41 +01003275 netif_dbg(priv, rx_status, priv->dev,
3276 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003277 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003278 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003279
3280 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3281 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
3282 else
3283 priv->hw->desc->set_rx_owner(p);
3284
Pavel Machekad688cd2016-12-18 21:38:12 +01003285 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003286
3287 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003288 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003289 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003290}
3291
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003292/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003293 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003294 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003295 * @limit: napi bugget
3296 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003297 * Description : this the function called by the napi poll method.
3298 * It gets all the frames inside the ring.
3299 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003300static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003301{
Joao Pinto54139cf2017-04-06 09:49:09 +01003302 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3303 unsigned int entry = rx_q->cur_rx;
3304 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003305 unsigned int next_entry;
3306 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003307
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003308 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003309 void *rx_head;
3310
LABBE Corentin38ddc592016-11-16 20:09:39 +01003311 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003312 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003313 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003314 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003315 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003316
3317 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003318 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003319 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003320 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003321 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003322 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003323
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003324 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003325 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003326 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003327 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003328
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003329 /* read the status of the incoming frame */
3330 status = priv->hw->desc->rx_status(&priv->dev->stats,
3331 &priv->xstats, p);
3332 /* check if managed by the DMA otherwise go ahead */
3333 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003334 break;
3335
3336 count++;
3337
Joao Pinto54139cf2017-04-06 09:49:09 +01003338 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3339 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003340
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003341 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003342 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003343 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003344 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003345
3346 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003347
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003348 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
3349 priv->hw->desc->rx_extended_status(&priv->dev->stats,
3350 &priv->xstats,
Joao Pinto54139cf2017-04-06 09:49:09 +01003351 rx_q->dma_erx +
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003352 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003353 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003354 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003355 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003356 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003357 * with timestamp value, hence reinitialize
3358 * them in stmmac_rx_refill() function so that
3359 * device can reuse it.
3360 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003361 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003362 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003363 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003364 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003365 priv->dma_buf_sz,
3366 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003367 }
3368 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003369 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003370 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003371 unsigned int des;
3372
3373 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003374 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003375 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003376 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003377
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003378 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
3379
LABBE Corentin8d45e422017-02-08 09:31:08 +01003380 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003381 * (preallocated during init) then the packet is
3382 * ignored
3383 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003384 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003385 netdev_err(priv->dev,
3386 "len %d larger than size (%d)\n",
3387 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003388 priv->dev->stats.rx_length_errors++;
3389 break;
3390 }
3391
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003392 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003393 * Type frames (LLC/LLC-SNAP)
3394 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003395 if (unlikely(status != llc_snap))
3396 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003397
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003398 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003399 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3400 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003401 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003402 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3403 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003404 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003405
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003406 /* The zero-copy is always used for all the sizes
3407 * in case of GMAC4 because it needs
3408 * to refill the used descriptors, always.
3409 */
3410 if (unlikely(!priv->plat->has_gmac4 &&
3411 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003412 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003413 skb = netdev_alloc_skb_ip_align(priv->dev,
3414 frame_len);
3415 if (unlikely(!skb)) {
3416 if (net_ratelimit())
3417 dev_warn(priv->device,
3418 "packet dropped\n");
3419 priv->dev->stats.rx_dropped++;
3420 break;
3421 }
3422
3423 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003424 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003425 [entry], frame_len,
3426 DMA_FROM_DEVICE);
3427 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003428 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003429 rx_skbuff[entry]->data,
3430 frame_len);
3431
3432 skb_put(skb, frame_len);
3433 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003434 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003435 [entry], frame_len,
3436 DMA_FROM_DEVICE);
3437 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003438 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003439 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003440 netdev_err(priv->dev,
3441 "%s: Inconsistent Rx chain\n",
3442 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003443 priv->dev->stats.rx_dropped++;
3444 break;
3445 }
3446 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003447 rx_q->rx_skbuff[entry] = NULL;
3448 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003449
3450 skb_put(skb, frame_len);
3451 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003452 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003453 priv->dma_buf_sz,
3454 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003455 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003456
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003457 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003458 netdev_dbg(priv->dev, "frame received (%dbytes)",
3459 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003460 print_pkt(skb->data, frame_len);
3461 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003462
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003463 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3464
Vince Bridgersb9381982014-01-14 13:42:05 -06003465 stmmac_rx_vlan(priv->dev, skb);
3466
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003467 skb->protocol = eth_type_trans(skb, priv->dev);
3468
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003469 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003470 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003471 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003472 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003473
Joao Pintoc22a3f42017-04-06 09:49:11 +01003474 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003475
3476 priv->dev->stats.rx_packets++;
3477 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003478 }
3479 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003480 }
3481
Joao Pinto54139cf2017-04-06 09:49:09 +01003482 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003483
3484 priv->xstats.rx_pkt_n += count;
3485
3486 return count;
3487}
3488
3489/**
3490 * stmmac_poll - stmmac poll method (NAPI)
3491 * @napi : pointer to the napi structure.
3492 * @budget : maximum number of packets that the current CPU can receive from
3493 * all interfaces.
3494 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003495 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003496 */
3497static int stmmac_poll(struct napi_struct *napi, int budget)
3498{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003499 struct stmmac_rx_queue *rx_q =
3500 container_of(napi, struct stmmac_rx_queue, napi);
3501 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003502 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003503 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003504 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003505 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003506
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003507 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003508
3509 /* check all the queues */
3510 for (queue = 0; queue < tx_count; queue++)
3511 stmmac_tx_clean(priv, queue);
3512
Joao Pintoc22a3f42017-04-06 09:49:11 +01003513 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003514 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003515 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00003516 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003517 }
3518 return work_done;
3519}
3520
3521/**
3522 * stmmac_tx_timeout
3523 * @dev : Pointer to net device structure
3524 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003525 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003526 * netdev structure and arrange for the device to be reset to a sane state
3527 * in order to transmit a new packet.
3528 */
3529static void stmmac_tx_timeout(struct net_device *dev)
3530{
3531 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01003532 u32 tx_count = priv->plat->tx_queues_to_use;
3533 u32 chan;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003534
3535 /* Clear Tx resources and restart transmitting again */
Joao Pintoce736782017-04-06 09:49:10 +01003536 for (chan = 0; chan < tx_count; chan++)
3537 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003538}
3539
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003540/**
Jiri Pirko01789342011-08-16 06:29:00 +00003541 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003542 * @dev : pointer to the device structure
3543 * Description:
3544 * This function is a driver entry point which gets called by the kernel
3545 * whenever multicast addresses must be enabled/disabled.
3546 * Return value:
3547 * void.
3548 */
Jiri Pirko01789342011-08-16 06:29:00 +00003549static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003550{
3551 struct stmmac_priv *priv = netdev_priv(dev);
3552
Vince Bridgers3b57de92014-07-31 15:49:17 -05003553 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003554}
3555
3556/**
3557 * stmmac_change_mtu - entry point to change MTU size for the device.
3558 * @dev : device pointer.
3559 * @new_mtu : the new MTU size for the device.
3560 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3561 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3562 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3563 * Return value:
3564 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3565 * file on failure.
3566 */
3567static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3568{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003569 struct stmmac_priv *priv = netdev_priv(dev);
3570
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003571 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003572 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003573 return -EBUSY;
3574 }
3575
Michał Mirosław5e982f32011-04-09 02:46:55 +00003576 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003577
Michał Mirosław5e982f32011-04-09 02:46:55 +00003578 netdev_update_features(dev);
3579
3580 return 0;
3581}
3582
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003583static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003584 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003585{
3586 struct stmmac_priv *priv = netdev_priv(dev);
3587
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003588 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003589 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003590
Michał Mirosław5e982f32011-04-09 02:46:55 +00003591 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003592 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003593
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003594 /* Some GMAC devices have a bugged Jumbo frame support that
3595 * needs to have the Tx COE disabled for oversized frames
3596 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003597 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003598 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003599 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003600 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003601
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003602 /* Disable tso if asked by ethtool */
3603 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3604 if (features & NETIF_F_TSO)
3605 priv->tso = true;
3606 else
3607 priv->tso = false;
3608 }
3609
Michał Mirosław5e982f32011-04-09 02:46:55 +00003610 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003611}
3612
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003613static int stmmac_set_features(struct net_device *netdev,
3614 netdev_features_t features)
3615{
3616 struct stmmac_priv *priv = netdev_priv(netdev);
3617
3618 /* Keep the COE Type in case of csum is supporting */
3619 if (features & NETIF_F_RXCSUM)
3620 priv->hw->rx_csum = priv->plat->rx_coe;
3621 else
3622 priv->hw->rx_csum = 0;
3623 /* No check needed because rx_coe has been set before and it will be
3624 * fixed in case of issue.
3625 */
3626 priv->hw->mac->rx_ipc(priv->hw);
3627
3628 return 0;
3629}
3630
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003631/**
3632 * stmmac_interrupt - main ISR
3633 * @irq: interrupt number.
3634 * @dev_id: to pass the net device pointer.
3635 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003636 * It can call:
3637 * o DMA service routine (to manage incoming frame reception and transmission
3638 * status)
3639 * o Core interrupts to manage: remote wake-up, management counter, LPI
3640 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003641 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003642static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3643{
3644 struct net_device *dev = (struct net_device *)dev_id;
3645 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003646 u32 rx_cnt = priv->plat->rx_queues_to_use;
3647 u32 tx_cnt = priv->plat->tx_queues_to_use;
3648 u32 queues_count;
3649 u32 queue;
3650
3651 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003652
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003653 if (priv->irq_wake)
3654 pm_wakeup_event(priv->device, 0);
3655
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003656 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003657 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003658 return IRQ_NONE;
3659 }
3660
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003661 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003662 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003663 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003664 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003665
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003666 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003667 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003668 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003669 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003670 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003671 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003672 }
3673
3674 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3675 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003676 struct stmmac_rx_queue *rx_q =
3677 &priv->rx_queue[queue];
3678
Joao Pinto7bac4e12017-03-15 11:04:55 +00003679 status |=
3680 priv->hw->mac->host_mtl_irq_status(priv->hw,
3681 queue);
3682
3683 if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
3684 priv->hw->dma->set_rx_tail_ptr)
3685 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01003686 rx_q->rx_tail_addr,
Joao Pinto7bac4e12017-03-15 11:04:55 +00003687 queue);
3688 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003689 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003690
3691 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003692 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003693 if (priv->xstats.pcs_link)
3694 netif_carrier_on(dev);
3695 else
3696 netif_carrier_off(dev);
3697 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003698 }
3699
3700 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003701 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003702
3703 return IRQ_HANDLED;
3704}
3705
3706#ifdef CONFIG_NET_POLL_CONTROLLER
3707/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003708 * to allow network I/O with interrupts disabled.
3709 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003710static void stmmac_poll_controller(struct net_device *dev)
3711{
3712 disable_irq(dev->irq);
3713 stmmac_interrupt(dev->irq, dev);
3714 enable_irq(dev->irq);
3715}
3716#endif
3717
3718/**
3719 * stmmac_ioctl - Entry point for the Ioctl
3720 * @dev: Device pointer.
3721 * @rq: An IOCTL specefic structure, that can contain a pointer to
3722 * a proprietary structure used to pass information to the driver.
3723 * @cmd: IOCTL command
3724 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003725 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003726 */
3727static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3728{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003729 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003730
3731 if (!netif_running(dev))
3732 return -EINVAL;
3733
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003734 switch (cmd) {
3735 case SIOCGMIIPHY:
3736 case SIOCGMIIREG:
3737 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003738 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003739 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003740 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003741 break;
3742 case SIOCSHWTSTAMP:
3743 ret = stmmac_hwtstamp_ioctl(dev, rq);
3744 break;
3745 default:
3746 break;
3747 }
Richard Cochran28b04112010-07-17 08:48:55 +00003748
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003749 return ret;
3750}
3751
Bhadram Varkaa8304052017-10-27 08:22:02 +05303752static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3753{
3754 struct stmmac_priv *priv = netdev_priv(ndev);
3755 int ret = 0;
3756
3757 ret = eth_mac_addr(ndev, addr);
3758 if (ret)
3759 return ret;
3760
3761 priv->hw->mac->set_umac_addr(priv->hw, ndev->dev_addr, 0);
3762
3763 return ret;
3764}
3765
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003766#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003767static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003768
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003769static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003770 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003771{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003772 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003773 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3774 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003775
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003776 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003777 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003778 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003779 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003780 le32_to_cpu(ep->basic.des0),
3781 le32_to_cpu(ep->basic.des1),
3782 le32_to_cpu(ep->basic.des2),
3783 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003784 ep++;
3785 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003786 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003787 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003788 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3789 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003790 p++;
3791 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003792 seq_printf(seq, "\n");
3793 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003794}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003795
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003796static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3797{
3798 struct net_device *dev = seq->private;
3799 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003800 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003801 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003802 u32 queue;
3803
3804 for (queue = 0; queue < rx_count; queue++) {
3805 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3806
3807 seq_printf(seq, "RX Queue %d:\n", queue);
3808
3809 if (priv->extend_desc) {
3810 seq_printf(seq, "Extended descriptor ring:\n");
3811 sysfs_display_ring((void *)rx_q->dma_erx,
3812 DMA_RX_SIZE, 1, seq);
3813 } else {
3814 seq_printf(seq, "Descriptor ring:\n");
3815 sysfs_display_ring((void *)rx_q->dma_rx,
3816 DMA_RX_SIZE, 0, seq);
3817 }
3818 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003819
Joao Pintoce736782017-04-06 09:49:10 +01003820 for (queue = 0; queue < tx_count; queue++) {
3821 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3822
3823 seq_printf(seq, "TX Queue %d:\n", queue);
3824
3825 if (priv->extend_desc) {
3826 seq_printf(seq, "Extended descriptor ring:\n");
3827 sysfs_display_ring((void *)tx_q->dma_etx,
3828 DMA_TX_SIZE, 1, seq);
3829 } else {
3830 seq_printf(seq, "Descriptor ring:\n");
3831 sysfs_display_ring((void *)tx_q->dma_tx,
3832 DMA_TX_SIZE, 0, seq);
3833 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003834 }
3835
3836 return 0;
3837}
3838
3839static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3840{
3841 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3842}
3843
Pavel Machek22d3efe2016-11-28 12:55:59 +01003844/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3845
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003846static const struct file_operations stmmac_rings_status_fops = {
3847 .owner = THIS_MODULE,
3848 .open = stmmac_sysfs_ring_open,
3849 .read = seq_read,
3850 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003851 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003852};
3853
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003854static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3855{
3856 struct net_device *dev = seq->private;
3857 struct stmmac_priv *priv = netdev_priv(dev);
3858
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003859 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003860 seq_printf(seq, "DMA HW features not supported\n");
3861 return 0;
3862 }
3863
3864 seq_printf(seq, "==============================\n");
3865 seq_printf(seq, "\tDMA HW features\n");
3866 seq_printf(seq, "==============================\n");
3867
Pavel Machek22d3efe2016-11-28 12:55:59 +01003868 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003869 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003870 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003871 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003872 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003873 (priv->dma_cap.half_duplex) ? "Y" : "N");
3874 seq_printf(seq, "\tHash Filter: %s\n",
3875 (priv->dma_cap.hash_filter) ? "Y" : "N");
3876 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3877 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003878 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003879 (priv->dma_cap.pcs) ? "Y" : "N");
3880 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3881 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3882 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3883 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3884 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3885 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3886 seq_printf(seq, "\tRMON module: %s\n",
3887 (priv->dma_cap.rmon) ? "Y" : "N");
3888 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3889 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003890 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003891 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003892 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003893 (priv->dma_cap.eee) ? "Y" : "N");
3894 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3895 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3896 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003897 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3898 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3899 (priv->dma_cap.rx_coe) ? "Y" : "N");
3900 } else {
3901 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3902 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3903 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3904 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3905 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003906 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3907 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3908 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3909 priv->dma_cap.number_rx_channel);
3910 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3911 priv->dma_cap.number_tx_channel);
3912 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3913 (priv->dma_cap.enh_desc) ? "Y" : "N");
3914
3915 return 0;
3916}
3917
3918static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3919{
3920 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3921}
3922
3923static const struct file_operations stmmac_dma_cap_fops = {
3924 .owner = THIS_MODULE,
3925 .open = stmmac_sysfs_dma_cap_open,
3926 .read = seq_read,
3927 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003928 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003929};
3930
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003931static int stmmac_init_fs(struct net_device *dev)
3932{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003933 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003934
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003935 /* Create per netdev entries */
3936 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3937
3938 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003939 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003940
3941 return -ENOMEM;
3942 }
3943
3944 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003945 priv->dbgfs_rings_status =
3946 debugfs_create_file("descriptors_status", S_IRUGO,
3947 priv->dbgfs_dir, dev,
3948 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003949
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003950 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003951 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003952 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003953
3954 return -ENOMEM;
3955 }
3956
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003957 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003958 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3959 priv->dbgfs_dir,
3960 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003961
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003962 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003963 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003964 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003965
3966 return -ENOMEM;
3967 }
3968
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003969 return 0;
3970}
3971
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003972static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003973{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003974 struct stmmac_priv *priv = netdev_priv(dev);
3975
3976 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003977}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003978#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003979
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003980static const struct net_device_ops stmmac_netdev_ops = {
3981 .ndo_open = stmmac_open,
3982 .ndo_start_xmit = stmmac_xmit,
3983 .ndo_stop = stmmac_release,
3984 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003985 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003986 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003987 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003988 .ndo_tx_timeout = stmmac_tx_timeout,
3989 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003990#ifdef CONFIG_NET_POLL_CONTROLLER
3991 .ndo_poll_controller = stmmac_poll_controller,
3992#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05303993 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003994};
3995
3996/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003997 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003998 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003999 * Description: this function is to configure the MAC device according to
4000 * some platform parameters or the HW capability register. It prepares the
4001 * driver to use either ring or chain modes and to setup either enhanced or
4002 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004003 */
4004static int stmmac_hw_init(struct stmmac_priv *priv)
4005{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004006 struct mac_device_info *mac;
4007
4008 /* Identify the MAC HW device */
LABBE Corentinec33d712017-05-31 09:18:33 +02004009 if (priv->plat->setup) {
4010 mac = priv->plat->setup(priv);
4011 } else if (priv->plat->has_gmac) {
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004012 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05004013 mac = dwmac1000_setup(priv->ioaddr,
4014 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004015 priv->plat->unicast_filter_entries,
4016 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004017 } else if (priv->plat->has_gmac4) {
4018 priv->dev->priv_flags |= IFF_UNICAST_FLT;
4019 mac = dwmac4_setup(priv->ioaddr,
4020 priv->plat->multicast_filter_bins,
4021 priv->plat->unicast_filter_entries,
4022 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004023 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004024 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004025 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004026 if (!mac)
4027 return -ENOMEM;
4028
4029 priv->hw = mac;
4030
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004031 /* dwmac-sun8i only work in chain mode */
4032 if (priv->plat->has_sun8i)
4033 chain_mode = 1;
4034
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004035 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004036 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
4037 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004038 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004039 if (chain_mode) {
4040 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004041 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004042 priv->mode = STMMAC_CHAIN_MODE;
4043 } else {
4044 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004045 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004046 priv->mode = STMMAC_RING_MODE;
4047 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004048 }
4049
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004050 /* Get the HW capability (new GMAC newer than 3.50a) */
4051 priv->hw_cap_support = stmmac_get_hw_features(priv);
4052 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004053 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004054
4055 /* We can override some gmac/dma configuration fields: e.g.
4056 * enh_desc, tx_coe (e.g. that are passed through the
4057 * platform) with the values from the HW capability
4058 * register (if supported).
4059 */
4060 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004061 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004062 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004063
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004064 /* TXCOE doesn't work in thresh DMA mode */
4065 if (priv->plat->force_thresh_dma_mode)
4066 priv->plat->tx_coe = 0;
4067 else
4068 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4069
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004070 /* In case of GMAC4 rx_coe is from HW cap register. */
4071 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004072
4073 if (priv->dma_cap.rx_coe_type2)
4074 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4075 else if (priv->dma_cap.rx_coe_type1)
4076 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4077
LABBE Corentin38ddc592016-11-16 20:09:39 +01004078 } else {
4079 dev_info(priv->device, "No HW DMA feature register supported\n");
4080 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004081
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004082 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4083 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4084 priv->hw->desc = &dwmac4_desc_ops;
4085 else
4086 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004087
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004088 if (priv->plat->rx_coe) {
4089 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004090 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004091 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004092 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004093 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004094 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004095 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004096
4097 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004098 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004099 device_set_wakeup_capable(priv->device, 1);
4100 }
4101
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004102 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004103 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004104
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004105 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004106}
4107
4108/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004109 * stmmac_dvr_probe
4110 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004111 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004112 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004113 * Description: this is the main probe function used to
4114 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004115 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004116 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004117 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004118int stmmac_dvr_probe(struct device *device,
4119 struct plat_stmmacenet_data *plat_dat,
4120 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004121{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004122 struct net_device *ndev = NULL;
4123 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004124 int ret = 0;
4125 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004126
Joao Pintoc22a3f42017-04-06 09:49:11 +01004127 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4128 MTL_MAX_TX_QUEUES,
4129 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004130 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004131 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004132
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004133 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004134
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004135 priv = netdev_priv(ndev);
4136 priv->device = device;
4137 priv->dev = ndev;
4138
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004139 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004140 priv->pause = pause;
4141 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004142 priv->ioaddr = res->addr;
4143 priv->dev->base_addr = (unsigned long)res->addr;
4144
4145 priv->dev->irq = res->irq;
4146 priv->wol_irq = res->wol_irq;
4147 priv->lpi_irq = res->lpi_irq;
4148
4149 if (res->mac)
4150 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004151
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004152 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004153
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004154 /* Verify driver arguments */
4155 stmmac_verify_args();
4156
4157 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004158 * this needs to have multiple instances
4159 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004160 if ((phyaddr >= 0) && (phyaddr <= 31))
4161 priv->plat->phy_addr = phyaddr;
4162
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004163 if (priv->plat->stmmac_rst) {
4164 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004165 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004166 /* Some reset controllers have only reset callback instead of
4167 * assert + deassert callbacks pair.
4168 */
4169 if (ret == -ENOTSUPP)
4170 reset_control_reset(priv->plat->stmmac_rst);
4171 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004172
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004173 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004174 ret = stmmac_hw_init(priv);
4175 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004176 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004177
Joao Pintoc22a3f42017-04-06 09:49:11 +01004178 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004179 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4180 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004181
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004182 ndev->netdev_ops = &stmmac_netdev_ops;
4183
4184 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4185 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004186
4187 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004188 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004189 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004190 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004191 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004192 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4193 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004194#ifdef STMMAC_VLAN_TAG_USED
4195 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004196 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004197#endif
4198 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4199
Jarod Wilson44770e12016-10-17 15:54:17 -04004200 /* MTU range: 46 - hw-specific max */
4201 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4202 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4203 ndev->max_mtu = JUMBO_LEN;
4204 else
4205 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004206 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4207 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4208 */
4209 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4210 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004211 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004212 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004213 dev_warn(priv->device,
4214 "%s: warning: maxmtu having invalid value (%d)\n",
4215 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004216
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004217 if (flow_ctrl)
4218 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4219
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004220 /* Rx Watchdog is available in the COREs newer than the 3.40.
4221 * In some case, for example on bugged HW this feature
4222 * has to be disable and this can be done by passing the
4223 * riwt_off field from the platform.
4224 */
4225 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4226 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004227 dev_info(priv->device,
4228 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004229 }
4230
Joao Pintoc22a3f42017-04-06 09:49:11 +01004231 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4232 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4233
4234 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4235 (8 * priv->plat->rx_queues_to_use));
4236 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004237
Vlad Lunguf8e96162010-11-29 22:52:52 +00004238 spin_lock_init(&priv->lock);
4239
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004240 /* If a specific clk_csr value is passed from the platform
4241 * this means that the CSR Clock Range selection cannot be
4242 * changed at run-time and it is fixed. Viceversa the driver'll try to
4243 * set the MDC clock dynamically according to the csr actual
4244 * clock input.
4245 */
4246 if (!priv->plat->clk_csr)
4247 stmmac_clk_csr_set(priv);
4248 else
4249 priv->clk_csr = priv->plat->clk_csr;
4250
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004251 stmmac_check_pcs_mode(priv);
4252
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004253 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4254 priv->hw->pcs != STMMAC_PCS_TBI &&
4255 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004256 /* MDIO bus Registration */
4257 ret = stmmac_mdio_register(ndev);
4258 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004259 dev_err(priv->device,
4260 "%s: MDIO bus (id: %d) registration failed",
4261 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004262 goto error_mdio_register;
4263 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004264 }
4265
Florian Fainelli57016592016-12-27 18:23:06 -08004266 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004267 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004268 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4269 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004270 goto error_netdev_register;
4271 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004272
Florian Fainelli57016592016-12-27 18:23:06 -08004273 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004274
Viresh Kumar6a81c262012-07-30 14:39:41 -07004275error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004276 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4277 priv->hw->pcs != STMMAC_PCS_TBI &&
4278 priv->hw->pcs != STMMAC_PCS_RTBI)
4279 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004280error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004281 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4282 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4283
4284 netif_napi_del(&rx_q->napi);
4285 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004286error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004287 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004288
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004289 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004290}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004291EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004292
4293/**
4294 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004295 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004296 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004297 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004298 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004299int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004300{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004301 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004302 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004303
LABBE Corentin38ddc592016-11-16 20:09:39 +01004304 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004305
Joao Pintoae4f0d42017-03-15 11:04:47 +00004306 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004307
LABBE Corentin270c7752017-03-23 14:40:22 +01004308 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004309 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004310 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004311 if (priv->plat->stmmac_rst)
4312 reset_control_assert(priv->plat->stmmac_rst);
4313 clk_disable_unprepare(priv->plat->pclk);
4314 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004315 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4316 priv->hw->pcs != STMMAC_PCS_TBI &&
4317 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004318 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004319 free_netdev(ndev);
4320
4321 return 0;
4322}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004323EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004324
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004325/**
4326 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004327 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004328 * Description: this is the function to suspend the device and it is called
4329 * by the platform driver to stop the network queue, release the resources,
4330 * program the PMT register (for WoL), clean and release driver resources.
4331 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004332int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004333{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004334 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004335 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004336 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004337
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004338 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004339 return 0;
4340
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004341 if (ndev->phydev)
4342 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004343
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004344 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004345
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004346 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004347 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004348
Joao Pintoc22a3f42017-04-06 09:49:11 +01004349 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004350
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004351 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004352 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004353
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004354 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004355 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004356 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004357 priv->irq_wake = 1;
4358 } else {
LABBE Corentin270c7752017-03-23 14:40:22 +01004359 priv->hw->mac->set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004360 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004361 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004362 clk_disable(priv->plat->pclk);
4363 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004364 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004365 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004366
LABBE Corentin4d869b02017-05-24 09:16:46 +02004367 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004368 priv->speed = SPEED_UNKNOWN;
4369 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004370 return 0;
4371}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004372EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004373
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004374/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004375 * stmmac_reset_queues_param - reset queue parameters
4376 * @dev: device pointer
4377 */
4378static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4379{
4380 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004381 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004382 u32 queue;
4383
4384 for (queue = 0; queue < rx_cnt; queue++) {
4385 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4386
4387 rx_q->cur_rx = 0;
4388 rx_q->dirty_rx = 0;
4389 }
4390
Joao Pintoce736782017-04-06 09:49:10 +01004391 for (queue = 0; queue < tx_cnt; queue++) {
4392 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4393
4394 tx_q->cur_tx = 0;
4395 tx_q->dirty_tx = 0;
4396 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004397}
4398
4399/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004400 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004401 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004402 * Description: when resume this function is invoked to setup the DMA and CORE
4403 * in a usable state.
4404 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004405int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004406{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004407 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004408 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004409 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004410
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004411 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004412 return 0;
4413
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004414 /* Power Down bit, into the PM register, is cleared
4415 * automatically as soon as a magic packet or a Wake-up frame
4416 * is received. Anyway, it's better to manually clear
4417 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004418 * from another devices (e.g. serial console).
4419 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004420 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004421 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004422 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004423 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004424 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004425 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004426 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004427 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004428 clk_enable(priv->plat->stmmac_clk);
4429 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004430 /* reset the phy so that it's ready */
4431 if (priv->mii)
4432 stmmac_mdio_reset(priv->mii);
4433 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004434
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004435 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004436
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004437 spin_lock_irqsave(&priv->lock, flags);
4438
Joao Pinto54139cf2017-04-06 09:49:09 +01004439 stmmac_reset_queues_param(priv);
4440
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004441 /* reset private mss value to force mss context settings at
4442 * next tso xmit (only used for gmac4).
4443 */
4444 priv->mss = 0;
4445
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004446 stmmac_clear_descriptors(priv);
4447
Huacai Chenfe1319292014-12-19 22:38:18 +08004448 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01004449 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004450 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004451
Joao Pintoc22a3f42017-04-06 09:49:11 +01004452 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004453
Joao Pintoc22a3f42017-04-06 09:49:11 +01004454 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004455
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004456 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004457
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004458 if (ndev->phydev)
4459 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004460
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004461 return 0;
4462}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004463EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004464
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004465#ifndef MODULE
4466static int __init stmmac_cmdline_opt(char *str)
4467{
4468 char *opt;
4469
4470 if (!str || !*str)
4471 return -EINVAL;
4472 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004473 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004474 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004475 goto err;
4476 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004477 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004478 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004479 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004480 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004481 goto err;
4482 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004483 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004484 goto err;
4485 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004486 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004487 goto err;
4488 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004489 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004490 goto err;
4491 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004492 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004493 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004494 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004495 if (kstrtoint(opt + 10, 0, &eee_timer))
4496 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004497 } else if (!strncmp(opt, "chain_mode:", 11)) {
4498 if (kstrtoint(opt + 11, 0, &chain_mode))
4499 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004500 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004501 }
4502 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004503
4504err:
4505 pr_err("%s: ERROR broken module parameter conversion", __func__);
4506 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004507}
4508
4509__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004510#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004511
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004512static int __init stmmac_init(void)
4513{
4514#ifdef CONFIG_DEBUG_FS
4515 /* Create debugfs main directory if it doesn't exist yet */
4516 if (!stmmac_fs_dir) {
4517 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4518
4519 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4520 pr_err("ERROR %s, debugfs create directory failed\n",
4521 STMMAC_RESOURCE_NAME);
4522
4523 return -ENOMEM;
4524 }
4525 }
4526#endif
4527
4528 return 0;
4529}
4530
4531static void __exit stmmac_exit(void)
4532{
4533#ifdef CONFIG_DEBUG_FS
4534 debugfs_remove_recursive(stmmac_fs_dir);
4535#endif
4536}
4537
4538module_init(stmmac_init)
4539module_exit(stmmac_exit)
4540
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004541MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4542MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4543MODULE_LICENSE("GPL");