blob: 35b82e00d0524eb68e6b09d350ff83621bb1f594 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000062#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000063#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020064
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070065#include <linux/firmware.h>
66#include "bnx2x_fw_file_hdr.h"
67/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000068#define FW_FILE_VERSION \
69 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
70 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
71 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
72 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000073#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
74#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000075#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070076
Eilon Greenstein34f80b02008-06-23 20:33:01 -070077/* Time in jiffies before concluding the transmitter is hung */
78#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079
Andrew Morton53a10562008-02-09 23:16:41 -080080static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030081 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
83
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070084MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000085MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030086 "BCM57710/57711/57711E/"
87 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
88 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020089MODULE_LICENSE("GPL");
90MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000091MODULE_FIRMWARE(FW_FILE_NAME_E1);
92MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000093MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
Eilon Greensteinca003922009-08-12 22:53:28 -070095
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000096int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000097module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000105#define INT_MODE_INTx 1
106#define INT_MODE_MSI 2
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107static int int_mode;
108module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300109MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000110 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000111
Eilon Greensteina18f5122009-08-12 08:23:26 +0000112static int dropless_fc;
113module_param(dropless_fc, int, 0);
114MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
115
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000116static int mrrs = -1;
117module_param(mrrs, int, 0);
118MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
119
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122MODULE_PARM_DESC(debug, " Default debug msglevel");
123
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300125
126struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128enum bnx2x_board_type {
129 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300130 BCM57711,
131 BCM57711E,
132 BCM57712,
133 BCM57712_MF,
134 BCM57800,
135 BCM57800_MF,
136 BCM57810,
137 BCM57810_MF,
138 BCM57840,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000139 BCM57840_MF,
140 BCM57811,
141 BCM57811_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200142};
143
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700144/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800145static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146 char *name;
147} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300148 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
149 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
150 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
151 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
152 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
153 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
154 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
155 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
156 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
157 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000158 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function"},
159 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet"},
160 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function"},
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161};
162
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300163#ifndef PCI_DEVICE_ID_NX2_57710
164#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
165#endif
166#ifndef PCI_DEVICE_ID_NX2_57711
167#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
168#endif
169#ifndef PCI_DEVICE_ID_NX2_57711E
170#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
171#endif
172#ifndef PCI_DEVICE_ID_NX2_57712
173#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
174#endif
175#ifndef PCI_DEVICE_ID_NX2_57712_MF
176#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
177#endif
178#ifndef PCI_DEVICE_ID_NX2_57800
179#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
180#endif
181#ifndef PCI_DEVICE_ID_NX2_57800_MF
182#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
183#endif
184#ifndef PCI_DEVICE_ID_NX2_57810
185#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
186#endif
187#ifndef PCI_DEVICE_ID_NX2_57810_MF
188#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
189#endif
190#ifndef PCI_DEVICE_ID_NX2_57840
191#define PCI_DEVICE_ID_NX2_57840 CHIP_NUM_57840
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57840_MF
194#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
195#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000196#ifndef PCI_DEVICE_ID_NX2_57811
197#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57811_MF
200#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
201#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000202static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000203 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
204 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
205 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000206 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300207 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
208 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
209 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
210 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
211 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
212 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840), BCM57840 },
213 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000214 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
215 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200216 { 0 }
217};
218
219MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
220
Yuval Mintz452427b2012-03-26 20:47:07 +0000221/* Global resources for unloading a previously loaded device */
222#define BNX2X_PREV_WAIT_NEEDED 1
223static DEFINE_SEMAPHORE(bnx2x_prev_sem);
224static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200225/****************************************************************************
226* General service functions
227****************************************************************************/
228
Eric Dumazet1191cb82012-04-27 21:39:21 +0000229static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300230 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000231{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300232 REG_WR(bp, addr, U64_LO(mapping));
233 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000234}
235
Eric Dumazet1191cb82012-04-27 21:39:21 +0000236static void storm_memset_spq_addr(struct bnx2x *bp,
237 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300238{
239 u32 addr = XSEM_REG_FAST_MEMORY +
240 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
241
242 __storm_memset_dma_mapping(bp, addr, mapping);
243}
244
Eric Dumazet1191cb82012-04-27 21:39:21 +0000245static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
246 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300247{
248 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
249 pf_id);
250 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
251 pf_id);
252 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
253 pf_id);
254 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
255 pf_id);
256}
257
Eric Dumazet1191cb82012-04-27 21:39:21 +0000258static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
259 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260{
261 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
262 enable);
263 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
264 enable);
265 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
266 enable);
267 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
268 enable);
269}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000270
Eric Dumazet1191cb82012-04-27 21:39:21 +0000271static void storm_memset_eq_data(struct bnx2x *bp,
272 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000273 u16 pfid)
274{
275 size_t size = sizeof(struct event_ring_data);
276
277 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
278
279 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
280}
281
Eric Dumazet1191cb82012-04-27 21:39:21 +0000282static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
283 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000284{
285 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
286 REG_WR16(bp, addr, eq_prod);
287}
288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200289/* used only at init
290 * locking is done by mcp
291 */
stephen hemminger8d962862010-10-21 07:50:56 +0000292static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293{
294 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
295 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
296 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
297 PCICFG_VENDOR_ID_OFFSET);
298}
299
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
301{
302 u32 val;
303
304 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
305 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
306 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
307 PCICFG_VENDOR_ID_OFFSET);
308
309 return val;
310}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000312#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
313#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
314#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
315#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
316#define DMAE_DP_DST_NONE "dst_addr [none]"
317
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200319/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000320void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321{
322 u32 cmd_offset;
323 int i;
324
325 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
326 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
327 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200328 }
329 REG_WR(bp, dmae_reg_go_c[idx], 1);
330}
331
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000332u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
333{
334 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
335 DMAE_CMD_C_ENABLE);
336}
337
338u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
339{
340 return opcode & ~DMAE_CMD_SRC_RESET;
341}
342
343u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
344 bool with_comp, u8 comp_type)
345{
346 u32 opcode = 0;
347
348 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
349 (dst_type << DMAE_COMMAND_DST_SHIFT));
350
351 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
352
353 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400354 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
355 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000356 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
357
358#ifdef __BIG_ENDIAN
359 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
360#else
361 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
362#endif
363 if (with_comp)
364 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
365 return opcode;
366}
367
stephen hemminger8d962862010-10-21 07:50:56 +0000368static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
369 struct dmae_command *dmae,
370 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000371{
372 memset(dmae, 0, sizeof(struct dmae_command));
373
374 /* set the opcode */
375 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
376 true, DMAE_COMP_PCI);
377
378 /* fill in the completion parameters */
379 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
380 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
381 dmae->comp_val = DMAE_COMP_VAL;
382}
383
384/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000385static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
386 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000387{
388 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000389 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000390 int rc = 0;
391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300392 /*
393 * Lock the dmae channel. Disable BHs to prevent a dead-lock
394 * as long as this code is called both from syscall context and
395 * from ndo_set_rx_mode() flow that may be called from BH.
396 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800397 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000398
399 /* reset completion */
400 *wb_comp = 0;
401
402 /* post the command on the channel used for initializations */
403 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
404
405 /* wait for completion */
406 udelay(5);
407 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000408
Ariel Elior95c6c6162012-01-26 06:01:52 +0000409 if (!cnt ||
410 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
411 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000412 BNX2X_ERR("DMAE timeout!\n");
413 rc = DMAE_TIMEOUT;
414 goto unlock;
415 }
416 cnt--;
417 udelay(50);
418 }
419 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
420 BNX2X_ERR("DMAE PCI error!\n");
421 rc = DMAE_PCI_ERROR;
422 }
423
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000424unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800425 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000426 return rc;
427}
428
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700429void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
430 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200431{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000432 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700433
434 if (!bp->dmae_ready) {
435 u32 *data = bnx2x_sp(bp, wb_data[0]);
436
Ariel Elior127a4252012-01-26 06:01:46 +0000437 if (CHIP_IS_E1(bp))
438 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
439 else
440 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700441 return;
442 }
443
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000444 /* set opcode and fixed command fields */
445 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200446
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000447 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000448 dmae.src_addr_lo = U64_LO(dma_addr);
449 dmae.src_addr_hi = U64_HI(dma_addr);
450 dmae.dst_addr_lo = dst_addr >> 2;
451 dmae.dst_addr_hi = 0;
452 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200453
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000454 /* issue the command and wait for completion */
455 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200456}
457
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700458void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200459{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000460 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700461
462 if (!bp->dmae_ready) {
463 u32 *data = bnx2x_sp(bp, wb_data[0]);
464 int i;
465
Merav Sicron51c1a582012-03-18 10:33:38 +0000466 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000467 for (i = 0; i < len32; i++)
468 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000469 else
Ariel Elior127a4252012-01-26 06:01:46 +0000470 for (i = 0; i < len32; i++)
471 data[i] = REG_RD(bp, src_addr + i*4);
472
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700473 return;
474 }
475
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000476 /* set opcode and fixed command fields */
477 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200478
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000479 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000480 dmae.src_addr_lo = src_addr >> 2;
481 dmae.src_addr_hi = 0;
482 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
483 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
484 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200485
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000486 /* issue the command and wait for completion */
487 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200488}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200489
stephen hemminger8d962862010-10-21 07:50:56 +0000490static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
491 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000492{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000493 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000494 int offset = 0;
495
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000496 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000497 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000498 addr + offset, dmae_wr_max);
499 offset += dmae_wr_max * 4;
500 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000501 }
502
503 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
504}
505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506static int bnx2x_mc_assert(struct bnx2x *bp)
507{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700509 int i, rc = 0;
510 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 /* XSTORM */
513 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
514 XSTORM_ASSERT_LIST_INDEX_OFFSET);
515 if (last_idx)
516 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700518 /* print the asserts */
519 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700521 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
522 XSTORM_ASSERT_LIST_OFFSET(i));
523 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
524 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
525 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
526 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
527 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
528 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200529
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700530 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000531 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700532 i, row3, row2, row1, row0);
533 rc++;
534 } else {
535 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536 }
537 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700538
539 /* TSTORM */
540 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
541 TSTORM_ASSERT_LIST_INDEX_OFFSET);
542 if (last_idx)
543 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
544
545 /* print the asserts */
546 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
547
548 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
549 TSTORM_ASSERT_LIST_OFFSET(i));
550 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
551 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
552 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
553 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
554 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
555 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
556
557 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000558 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700559 i, row3, row2, row1, row0);
560 rc++;
561 } else {
562 break;
563 }
564 }
565
566 /* CSTORM */
567 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
568 CSTORM_ASSERT_LIST_INDEX_OFFSET);
569 if (last_idx)
570 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
571
572 /* print the asserts */
573 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
574
575 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
576 CSTORM_ASSERT_LIST_OFFSET(i));
577 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
578 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
579 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
580 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
581 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
582 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
583
584 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000585 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700586 i, row3, row2, row1, row0);
587 rc++;
588 } else {
589 break;
590 }
591 }
592
593 /* USTORM */
594 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
595 USTORM_ASSERT_LIST_INDEX_OFFSET);
596 if (last_idx)
597 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
598
599 /* print the asserts */
600 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
601
602 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
603 USTORM_ASSERT_LIST_OFFSET(i));
604 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
605 USTORM_ASSERT_LIST_OFFSET(i) + 4);
606 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
607 USTORM_ASSERT_LIST_OFFSET(i) + 8);
608 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
609 USTORM_ASSERT_LIST_OFFSET(i) + 12);
610
611 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000612 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700613 i, row3, row2, row1, row0);
614 rc++;
615 } else {
616 break;
617 }
618 }
619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620 return rc;
621}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800622
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000623void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200624{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000625 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000627 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200628 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000629 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000630 if (BP_NOMCP(bp)) {
631 BNX2X_ERR("NO MCP - can not dump\n");
632 return;
633 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000634 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
635 (bp->common.bc_ver & 0xff0000) >> 16,
636 (bp->common.bc_ver & 0xff00) >> 8,
637 (bp->common.bc_ver & 0xff));
638
639 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
640 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000641 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000642
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000643 if (BP_PATH(bp) == 0)
644 trace_shmem_base = bp->common.shmem_base;
645 else
646 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000647 addr = trace_shmem_base - 0x800;
648
649 /* validate TRCB signature */
650 mark = REG_RD(bp, addr);
651 if (mark != MFW_TRACE_SIGNATURE) {
652 BNX2X_ERR("Trace buffer signature is missing.");
653 return ;
654 }
655
656 /* read cyclic buffer pointer */
657 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000658 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000659 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
660 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000661 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000663 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000664 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000666 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000668 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200669 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000670 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200671 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000672 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200673 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000674 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000676 printk("%s" "end of fw dump\n", lvl);
677}
678
Eric Dumazet1191cb82012-04-27 21:39:21 +0000679static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000680{
681 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200682}
683
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000684void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200685{
686 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000687 u16 j;
688 struct hc_sp_status_block_data sp_sb_data;
689 int func = BP_FUNC(bp);
690#ifdef BNX2X_STOP_ON_ERROR
691 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000692 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000693#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200694
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700695 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000696 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700697 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
698
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200699 BNX2X_ERR("begin crash dump -----------------\n");
700
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000701 /* Indices */
702 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000703 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300704 bp->def_idx, bp->def_att_idx, bp->attn_state,
705 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000706 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
707 bp->def_status_blk->atten_status_block.attn_bits,
708 bp->def_status_blk->atten_status_block.attn_bits_ack,
709 bp->def_status_blk->atten_status_block.status_block_id,
710 bp->def_status_blk->atten_status_block.attn_bits_index);
711 BNX2X_ERR(" def (");
712 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
713 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000714 bp->def_status_blk->sp_sb.index_values[i],
715 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000716
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000717 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
718 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
719 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
720 i*sizeof(u32));
721
Joe Perchesf1deab52011-08-14 12:16:21 +0000722 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000723 sp_sb_data.igu_sb_id,
724 sp_sb_data.igu_seg_id,
725 sp_sb_data.p_func.pf_id,
726 sp_sb_data.p_func.vnic_id,
727 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300728 sp_sb_data.p_func.vf_valid,
729 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000730
731
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000732 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000733 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000734 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000735 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000736 struct hc_status_block_data_e1x sb_data_e1x;
737 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300738 CHIP_IS_E1x(bp) ?
739 sb_data_e1x.common.state_machine :
740 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000741 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300742 CHIP_IS_E1x(bp) ?
743 sb_data_e1x.index_data :
744 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000745 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000746 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000747 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000748
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000749 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000750 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000751 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000752 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000753 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000754 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000755 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000756 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000757
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000758 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000759 for_each_cos_in_tx_queue(fp, cos)
760 {
761 txdata = fp->txdata[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000762 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000763 i, txdata.tx_pkt_prod,
764 txdata.tx_pkt_cons, txdata.tx_bd_prod,
765 txdata.tx_bd_cons,
766 le16_to_cpu(*txdata.tx_cons_sb));
767 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300769 loop = CHIP_IS_E1x(bp) ?
770 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000771
772 /* host sb data */
773
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000774#ifdef BCM_CNIC
775 if (IS_FCOE_FP(fp))
776 continue;
777#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000778 BNX2X_ERR(" run indexes (");
779 for (j = 0; j < HC_SB_MAX_SM; j++)
780 pr_cont("0x%x%s",
781 fp->sb_running_index[j],
782 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
783
784 BNX2X_ERR(" indexes (");
785 for (j = 0; j < loop; j++)
786 pr_cont("0x%x%s",
787 fp->sb_index_values[j],
788 (j == loop - 1) ? ")" : " ");
789 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300790 data_size = CHIP_IS_E1x(bp) ?
791 sizeof(struct hc_status_block_data_e1x) :
792 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000793 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300794 sb_data_p = CHIP_IS_E1x(bp) ?
795 (u32 *)&sb_data_e1x :
796 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000797 /* copy sb data in here */
798 for (j = 0; j < data_size; j++)
799 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
800 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
801 j * sizeof(u32));
802
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300803 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000804 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000805 sb_data_e2.common.p_func.pf_id,
806 sb_data_e2.common.p_func.vf_id,
807 sb_data_e2.common.p_func.vf_valid,
808 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300809 sb_data_e2.common.same_igu_sb_1b,
810 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000811 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000812 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000813 sb_data_e1x.common.p_func.pf_id,
814 sb_data_e1x.common.p_func.vf_id,
815 sb_data_e1x.common.p_func.vf_valid,
816 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300817 sb_data_e1x.common.same_igu_sb_1b,
818 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000819 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000820
821 /* SB_SMs data */
822 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000823 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
824 j, hc_sm_p[j].__flags,
825 hc_sm_p[j].igu_sb_id,
826 hc_sm_p[j].igu_seg_id,
827 hc_sm_p[j].time_to_expire,
828 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000829 }
830
831 /* Indecies data */
832 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000833 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000834 hc_index_p[j].flags,
835 hc_index_p[j].timeout);
836 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000837 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200838
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000839#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000840 /* Rings */
841 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000842 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000843 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
845 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
846 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000847 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200848 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
849 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
850
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000851 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +0000852 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200853 }
854
Eilon Greenstein3196a882008-08-13 15:58:49 -0700855 start = RX_SGE(fp->rx_sge_prod);
856 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000857 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700858 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
859 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
860
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000861 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
862 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700863 }
864
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200865 start = RCQ_BD(fp->rx_comp_cons - 10);
866 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000867 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200868 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
869
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000870 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
871 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200872 }
873 }
874
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000875 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000876 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000877 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000878 for_each_cos_in_tx_queue(fp, cos) {
879 struct bnx2x_fp_txdata *txdata = &fp->txdata[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000880
Ariel Elior6383c0b2011-07-14 08:31:57 +0000881 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
882 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
883 for (j = start; j != end; j = TX_BD(j + 1)) {
884 struct sw_tx_bd *sw_bd =
885 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000886
Merav Sicron51c1a582012-03-18 10:33:38 +0000887 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000888 i, cos, j, sw_bd->skb,
889 sw_bd->first_bd);
890 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000891
Ariel Elior6383c0b2011-07-14 08:31:57 +0000892 start = TX_BD(txdata->tx_bd_cons - 10);
893 end = TX_BD(txdata->tx_bd_cons + 254);
894 for (j = start; j != end; j = TX_BD(j + 1)) {
895 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000896
Merav Sicron51c1a582012-03-18 10:33:38 +0000897 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000898 i, cos, j, tx_bd[0], tx_bd[1],
899 tx_bd[2], tx_bd[3]);
900 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000901 }
902 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000903#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700904 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905 bnx2x_mc_assert(bp);
906 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907}
908
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300909/*
910 * FLR Support for E2
911 *
912 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
913 * initialization.
914 */
915#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +0000916#define FLR_WAIT_INTERVAL 50 /* usec */
917#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300918
919struct pbf_pN_buf_regs {
920 int pN;
921 u32 init_crd;
922 u32 crd;
923 u32 crd_freed;
924};
925
926struct pbf_pN_cmd_regs {
927 int pN;
928 u32 lines_occup;
929 u32 lines_freed;
930};
931
932static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
933 struct pbf_pN_buf_regs *regs,
934 u32 poll_count)
935{
936 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
937 u32 cur_cnt = poll_count;
938
939 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
940 crd = crd_start = REG_RD(bp, regs->crd);
941 init_crd = REG_RD(bp, regs->init_crd);
942
943 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
944 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
945 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
946
947 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
948 (init_crd - crd_start))) {
949 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000950 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300951 crd = REG_RD(bp, regs->crd);
952 crd_freed = REG_RD(bp, regs->crd_freed);
953 } else {
954 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
955 regs->pN);
956 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
957 regs->pN, crd);
958 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
959 regs->pN, crd_freed);
960 break;
961 }
962 }
963 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000964 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300965}
966
967static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
968 struct pbf_pN_cmd_regs *regs,
969 u32 poll_count)
970{
971 u32 occup, to_free, freed, freed_start;
972 u32 cur_cnt = poll_count;
973
974 occup = to_free = REG_RD(bp, regs->lines_occup);
975 freed = freed_start = REG_RD(bp, regs->lines_freed);
976
977 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
978 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
979
980 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
981 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000982 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300983 occup = REG_RD(bp, regs->lines_occup);
984 freed = REG_RD(bp, regs->lines_freed);
985 } else {
986 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
987 regs->pN);
988 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
989 regs->pN, occup);
990 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
991 regs->pN, freed);
992 break;
993 }
994 }
995 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000996 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300997}
998
Eric Dumazet1191cb82012-04-27 21:39:21 +0000999static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1000 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001001{
1002 u32 cur_cnt = poll_count;
1003 u32 val;
1004
1005 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001006 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001007
1008 return val;
1009}
1010
Eric Dumazet1191cb82012-04-27 21:39:21 +00001011static int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1012 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001013{
1014 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1015 if (val != 0) {
1016 BNX2X_ERR("%s usage count=%d\n", msg, val);
1017 return 1;
1018 }
1019 return 0;
1020}
1021
1022static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1023{
1024 /* adjust polling timeout */
1025 if (CHIP_REV_IS_EMUL(bp))
1026 return FLR_POLL_CNT * 2000;
1027
1028 if (CHIP_REV_IS_FPGA(bp))
1029 return FLR_POLL_CNT * 120;
1030
1031 return FLR_POLL_CNT;
1032}
1033
1034static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1035{
1036 struct pbf_pN_cmd_regs cmd_regs[] = {
1037 {0, (CHIP_IS_E3B0(bp)) ?
1038 PBF_REG_TQ_OCCUPANCY_Q0 :
1039 PBF_REG_P0_TQ_OCCUPANCY,
1040 (CHIP_IS_E3B0(bp)) ?
1041 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1042 PBF_REG_P0_TQ_LINES_FREED_CNT},
1043 {1, (CHIP_IS_E3B0(bp)) ?
1044 PBF_REG_TQ_OCCUPANCY_Q1 :
1045 PBF_REG_P1_TQ_OCCUPANCY,
1046 (CHIP_IS_E3B0(bp)) ?
1047 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1048 PBF_REG_P1_TQ_LINES_FREED_CNT},
1049 {4, (CHIP_IS_E3B0(bp)) ?
1050 PBF_REG_TQ_OCCUPANCY_LB_Q :
1051 PBF_REG_P4_TQ_OCCUPANCY,
1052 (CHIP_IS_E3B0(bp)) ?
1053 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1054 PBF_REG_P4_TQ_LINES_FREED_CNT}
1055 };
1056
1057 struct pbf_pN_buf_regs buf_regs[] = {
1058 {0, (CHIP_IS_E3B0(bp)) ?
1059 PBF_REG_INIT_CRD_Q0 :
1060 PBF_REG_P0_INIT_CRD ,
1061 (CHIP_IS_E3B0(bp)) ?
1062 PBF_REG_CREDIT_Q0 :
1063 PBF_REG_P0_CREDIT,
1064 (CHIP_IS_E3B0(bp)) ?
1065 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1066 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1067 {1, (CHIP_IS_E3B0(bp)) ?
1068 PBF_REG_INIT_CRD_Q1 :
1069 PBF_REG_P1_INIT_CRD,
1070 (CHIP_IS_E3B0(bp)) ?
1071 PBF_REG_CREDIT_Q1 :
1072 PBF_REG_P1_CREDIT,
1073 (CHIP_IS_E3B0(bp)) ?
1074 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1075 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1076 {4, (CHIP_IS_E3B0(bp)) ?
1077 PBF_REG_INIT_CRD_LB_Q :
1078 PBF_REG_P4_INIT_CRD,
1079 (CHIP_IS_E3B0(bp)) ?
1080 PBF_REG_CREDIT_LB_Q :
1081 PBF_REG_P4_CREDIT,
1082 (CHIP_IS_E3B0(bp)) ?
1083 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1084 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1085 };
1086
1087 int i;
1088
1089 /* Verify the command queues are flushed P0, P1, P4 */
1090 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1091 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1092
1093
1094 /* Verify the transmission buffers are flushed P0, P1, P4 */
1095 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1096 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1097}
1098
1099#define OP_GEN_PARAM(param) \
1100 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1101
1102#define OP_GEN_TYPE(type) \
1103 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1104
1105#define OP_GEN_AGG_VECT(index) \
1106 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1107
1108
Eric Dumazet1191cb82012-04-27 21:39:21 +00001109static int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001110 u32 poll_cnt)
1111{
1112 struct sdm_op_gen op_gen = {0};
1113
1114 u32 comp_addr = BAR_CSTRORM_INTMEM +
1115 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1116 int ret = 0;
1117
1118 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001119 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001120 return 1;
1121 }
1122
1123 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1124 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1125 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1126 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1127
Ariel Elior89db4ad2012-01-26 06:01:48 +00001128 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001129 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1130
1131 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1132 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001133 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1134 (REG_RD(bp, comp_addr)));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001135 ret = 1;
1136 }
1137 /* Zero completion for nxt FLR */
1138 REG_WR(bp, comp_addr, 0);
1139
1140 return ret;
1141}
1142
Eric Dumazet1191cb82012-04-27 21:39:21 +00001143static u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001144{
1145 int pos;
1146 u16 status;
1147
Jon Mason77c98e62011-06-27 07:45:12 +00001148 pos = pci_pcie_cap(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001149 if (!pos)
1150 return false;
1151
1152 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
1153 return status & PCI_EXP_DEVSTA_TRPND;
1154}
1155
1156/* PF FLR specific routines
1157*/
1158static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1159{
1160
1161 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1162 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1163 CFC_REG_NUM_LCIDS_INSIDE_PF,
1164 "CFC PF usage counter timed out",
1165 poll_cnt))
1166 return 1;
1167
1168
1169 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1170 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1171 DORQ_REG_PF_USAGE_CNT,
1172 "DQ PF usage counter timed out",
1173 poll_cnt))
1174 return 1;
1175
1176 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1177 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1178 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1179 "QM PF usage counter timed out",
1180 poll_cnt))
1181 return 1;
1182
1183 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1184 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1185 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1186 "Timers VNIC usage counter timed out",
1187 poll_cnt))
1188 return 1;
1189 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1190 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1191 "Timers NUM_SCANS usage counter timed out",
1192 poll_cnt))
1193 return 1;
1194
1195 /* Wait DMAE PF usage counter to zero */
1196 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1197 dmae_reg_go_c[INIT_DMAE_C(bp)],
1198 "DMAE dommand register timed out",
1199 poll_cnt))
1200 return 1;
1201
1202 return 0;
1203}
1204
1205static void bnx2x_hw_enable_status(struct bnx2x *bp)
1206{
1207 u32 val;
1208
1209 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1210 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1211
1212 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1213 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1214
1215 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1216 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1217
1218 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1219 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1220
1221 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1222 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1223
1224 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1225 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1226
1227 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1228 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1229
1230 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1231 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1232 val);
1233}
1234
1235static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1236{
1237 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1238
1239 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1240
1241 /* Re-enable PF target read access */
1242 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1243
1244 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001245 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001246 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1247 return -EBUSY;
1248
1249 /* Zero the igu 'trailing edge' and 'leading edge' */
1250
1251 /* Send the FW cleanup command */
1252 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1253 return -EBUSY;
1254
1255 /* ATC cleanup */
1256
1257 /* Verify TX hw is flushed */
1258 bnx2x_tx_hw_flushed(bp, poll_cnt);
1259
1260 /* Wait 100ms (not adjusted according to platform) */
1261 msleep(100);
1262
1263 /* Verify no pending pci transactions */
1264 if (bnx2x_is_pcie_pending(bp->pdev))
1265 BNX2X_ERR("PCIE Transactions still pending\n");
1266
1267 /* Debug */
1268 bnx2x_hw_enable_status(bp);
1269
1270 /*
1271 * Master enable - Due to WB DMAE writes performed before this
1272 * register is re-initialized as part of the regular function init
1273 */
1274 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1275
1276 return 0;
1277}
1278
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001279static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001280{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001281 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001282 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1283 u32 val = REG_RD(bp, addr);
1284 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001285 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001286
1287 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001288 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1289 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001290 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1291 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +00001292 } else if (msi) {
1293 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1294 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1295 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1296 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001297 } else {
1298 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001299 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001300 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1301 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001302
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001303 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001304 DP(NETIF_MSG_IFUP,
1305 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001306
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001307 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001308
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001309 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1310 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001311 }
1312
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001313 if (CHIP_IS_E1(bp))
1314 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1315
Merav Sicron51c1a582012-03-18 10:33:38 +00001316 DP(NETIF_MSG_IFUP,
1317 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1318 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001319
1320 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001321 /*
1322 * Ensure that HC_CONFIG is written before leading/trailing edge config
1323 */
1324 mmiowb();
1325 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001326
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001327 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001328 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001329 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001330 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001331 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001332 /* enable nig and gpio3 attention */
1333 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001334 } else
1335 val = 0xffff;
1336
1337 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1338 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1339 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001340
1341 /* Make sure that interrupts are indeed enabled from here on */
1342 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001343}
1344
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001345static void bnx2x_igu_int_enable(struct bnx2x *bp)
1346{
1347 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001348 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1349 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1350 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001351
1352 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1353
1354 if (msix) {
1355 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1356 IGU_PF_CONF_SINGLE_ISR_EN);
1357 val |= (IGU_PF_CONF_FUNC_EN |
1358 IGU_PF_CONF_MSI_MSIX_EN |
1359 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001360
1361 if (single_msix)
1362 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001363 } else if (msi) {
1364 val &= ~IGU_PF_CONF_INT_LINE_EN;
1365 val |= (IGU_PF_CONF_FUNC_EN |
1366 IGU_PF_CONF_MSI_MSIX_EN |
1367 IGU_PF_CONF_ATTN_BIT_EN |
1368 IGU_PF_CONF_SINGLE_ISR_EN);
1369 } else {
1370 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1371 val |= (IGU_PF_CONF_FUNC_EN |
1372 IGU_PF_CONF_INT_LINE_EN |
1373 IGU_PF_CONF_ATTN_BIT_EN |
1374 IGU_PF_CONF_SINGLE_ISR_EN);
1375 }
1376
Merav Sicron51c1a582012-03-18 10:33:38 +00001377 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001378 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1379
1380 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1381
Yuval Mintz79a85572012-04-03 18:41:25 +00001382 if (val & IGU_PF_CONF_INT_LINE_EN)
1383 pci_intx(bp->pdev, true);
1384
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001385 barrier();
1386
1387 /* init leading/trailing edge */
1388 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001389 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001390 if (bp->port.pmf)
1391 /* enable nig and gpio3 attention */
1392 val |= 0x1100;
1393 } else
1394 val = 0xffff;
1395
1396 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1397 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1398
1399 /* Make sure that interrupts are indeed enabled from here on */
1400 mmiowb();
1401}
1402
1403void bnx2x_int_enable(struct bnx2x *bp)
1404{
1405 if (bp->common.int_block == INT_BLOCK_HC)
1406 bnx2x_hc_int_enable(bp);
1407 else
1408 bnx2x_igu_int_enable(bp);
1409}
1410
1411static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001412{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001413 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001414 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1415 u32 val = REG_RD(bp, addr);
1416
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001417 /*
1418 * in E1 we must use only PCI configuration space to disable
1419 * MSI/MSIX capablility
1420 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1421 */
1422 if (CHIP_IS_E1(bp)) {
1423 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1424 * Use mask register to prevent from HC sending interrupts
1425 * after we exit the function
1426 */
1427 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1428
1429 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1430 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1431 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1432 } else
1433 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1434 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1435 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1436 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001437
Merav Sicron51c1a582012-03-18 10:33:38 +00001438 DP(NETIF_MSG_IFDOWN,
1439 "write %x to HC %d (addr 0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001440 val, port, addr);
1441
Eilon Greenstein8badd272009-02-12 08:36:15 +00001442 /* flush all outstanding writes */
1443 mmiowb();
1444
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001445 REG_WR(bp, addr, val);
1446 if (REG_RD(bp, addr) != val)
1447 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1448}
1449
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001450static void bnx2x_igu_int_disable(struct bnx2x *bp)
1451{
1452 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1453
1454 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1455 IGU_PF_CONF_INT_LINE_EN |
1456 IGU_PF_CONF_ATTN_BIT_EN);
1457
Merav Sicron51c1a582012-03-18 10:33:38 +00001458 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001459
1460 /* flush all outstanding writes */
1461 mmiowb();
1462
1463 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1464 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1465 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1466}
1467
Ariel Elior6383c0b2011-07-14 08:31:57 +00001468void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001469{
1470 if (bp->common.int_block == INT_BLOCK_HC)
1471 bnx2x_hc_int_disable(bp);
1472 else
1473 bnx2x_igu_int_disable(bp);
1474}
1475
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001476void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001477{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001478 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001479 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001481 if (disable_hw)
1482 /* prevent the HW from sending interrupts */
1483 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001484
1485 /* make sure all ISRs are done */
1486 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001487 synchronize_irq(bp->msix_table[0].vector);
1488 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001489#ifdef BCM_CNIC
1490 offset++;
1491#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001492 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001493 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001494 } else
1495 synchronize_irq(bp->pdev->irq);
1496
1497 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001498 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001499 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001500 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001501}
1502
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001503/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001504
1505/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001506 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507 */
1508
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001509/* Return true if succeeded to acquire the lock */
1510static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1511{
1512 u32 lock_status;
1513 u32 resource_bit = (1 << resource);
1514 int func = BP_FUNC(bp);
1515 u32 hw_lock_control_reg;
1516
Merav Sicron51c1a582012-03-18 10:33:38 +00001517 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1518 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001519
1520 /* Validating that the resource is within range */
1521 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001522 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001523 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1524 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001525 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001526 }
1527
1528 if (func <= 5)
1529 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1530 else
1531 hw_lock_control_reg =
1532 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1533
1534 /* Try to acquire the lock */
1535 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1536 lock_status = REG_RD(bp, hw_lock_control_reg);
1537 if (lock_status & resource_bit)
1538 return true;
1539
Merav Sicron51c1a582012-03-18 10:33:38 +00001540 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1541 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001542 return false;
1543}
1544
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001545/**
1546 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1547 *
1548 * @bp: driver handle
1549 *
1550 * Returns the recovery leader resource id according to the engine this function
1551 * belongs to. Currently only only 2 engines is supported.
1552 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001553static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001554{
1555 if (BP_PATH(bp))
1556 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1557 else
1558 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1559}
1560
1561/**
1562 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1563 *
1564 * @bp: driver handle
1565 *
Eric Dumazet1191cb82012-04-27 21:39:21 +00001566 * Tries to aquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001567 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001568static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001569{
1570 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1571}
1572
Michael Chan993ac7b2009-10-10 13:46:56 +00001573#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001574static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Michael Chan993ac7b2009-10-10 13:46:56 +00001575#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001576
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001577void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001578{
1579 struct bnx2x *bp = fp->bp;
1580 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1581 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001582 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
1583 struct bnx2x_queue_sp_obj *q_obj = &fp->q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001584
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001585 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001586 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001587 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001588 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001589
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001590 switch (command) {
1591 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001592 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001593 drv_cmd = BNX2X_Q_CMD_UPDATE;
1594 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001595
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001596 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001597 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001598 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001599 break;
1600
Ariel Elior6383c0b2011-07-14 08:31:57 +00001601 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001602 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001603 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1604 break;
1605
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001606 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001607 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001608 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001609 break;
1610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001611 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001612 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001613 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1614 break;
1615
1616 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001617 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001618 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001619 break;
1620
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001621 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001622 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1623 command, fp->index);
1624 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001625 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001626
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001627 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1628 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1629 /* q_obj->complete_cmd() failure means that this was
1630 * an unexpected completion.
1631 *
1632 * In this case we don't want to increase the bp->spq_left
1633 * because apparently we haven't sent this command the first
1634 * place.
1635 */
1636#ifdef BNX2X_STOP_ON_ERROR
1637 bnx2x_panic();
1638#else
1639 return;
1640#endif
1641
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001642 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001643 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001644 /* push the change in bp->spq_left and towards the memory */
1645 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001646
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001647 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1648
Barak Witkowskia3348722012-04-23 03:04:46 +00001649 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1650 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1651 /* if Q update ramrod is completed for last Q in AFEX vif set
1652 * flow, then ACK MCP at the end
1653 *
1654 * mark pending ACK to MCP bit.
1655 * prevent case that both bits are cleared.
1656 * At the end of load/unload driver checks that
1657 * sp_state is cleaerd, and this order prevents
1658 * races
1659 */
1660 smp_mb__before_clear_bit();
1661 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1662 wmb();
1663 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1664 smp_mb__after_clear_bit();
1665
1666 /* schedule workqueue to send ack to MCP */
1667 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1668 }
1669
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001670 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001671}
1672
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001673void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1674 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1675{
1676 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1677
1678 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1679 start);
1680}
1681
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001682irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001683{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001684 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001685 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001686 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001687 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001688 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001689
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001690 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001691 if (unlikely(status == 0)) {
1692 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1693 return IRQ_NONE;
1694 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001695 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001696
Eilon Greenstein3196a882008-08-13 15:58:49 -07001697#ifdef BNX2X_STOP_ON_ERROR
1698 if (unlikely(bp->panic))
1699 return IRQ_HANDLED;
1700#endif
1701
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001702 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001703 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001704
Ariel Elior6383c0b2011-07-14 08:31:57 +00001705 mask = 0x2 << (fp->index + CNIC_PRESENT);
Eilon Greensteinca003922009-08-12 22:53:28 -07001706 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001707 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001708 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001709 for_each_cos_in_tx_queue(fp, cos)
1710 prefetch(fp->txdata[cos].tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001711 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001712 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001713 status &= ~mask;
1714 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001715 }
1716
Michael Chan993ac7b2009-10-10 13:46:56 +00001717#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001718 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001719 if (status & (mask | 0x1)) {
1720 struct cnic_ops *c_ops = NULL;
1721
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001722 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1723 rcu_read_lock();
1724 c_ops = rcu_dereference(bp->cnic_ops);
1725 if (c_ops)
1726 c_ops->cnic_handler(bp->cnic_data, NULL);
1727 rcu_read_unlock();
1728 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001729
1730 status &= ~mask;
1731 }
1732#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001733
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001734 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001735 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001736
1737 status &= ~0x1;
1738 if (!status)
1739 return IRQ_HANDLED;
1740 }
1741
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001742 if (unlikely(status))
1743 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001744 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001745
1746 return IRQ_HANDLED;
1747}
1748
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001749/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001750
1751/*
1752 * General service functions
1753 */
1754
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001755int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001756{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001757 u32 lock_status;
1758 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001759 int func = BP_FUNC(bp);
1760 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001761 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001762
1763 /* Validating that the resource is within range */
1764 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001765 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001766 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1767 return -EINVAL;
1768 }
1769
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001770 if (func <= 5) {
1771 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1772 } else {
1773 hw_lock_control_reg =
1774 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1775 }
1776
Eliezer Tamirf1410642008-02-28 11:51:50 -08001777 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001778 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001779 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001780 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001781 lock_status, resource_bit);
1782 return -EEXIST;
1783 }
1784
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001785 /* Try for 5 second every 5ms */
1786 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001787 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001788 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1789 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001790 if (lock_status & resource_bit)
1791 return 0;
1792
1793 msleep(5);
1794 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001795 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001796 return -EAGAIN;
1797}
1798
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001799int bnx2x_release_leader_lock(struct bnx2x *bp)
1800{
1801 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1802}
1803
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001804int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001805{
1806 u32 lock_status;
1807 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001808 int func = BP_FUNC(bp);
1809 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001810
1811 /* Validating that the resource is within range */
1812 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001813 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001814 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1815 return -EINVAL;
1816 }
1817
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001818 if (func <= 5) {
1819 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1820 } else {
1821 hw_lock_control_reg =
1822 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1823 }
1824
Eliezer Tamirf1410642008-02-28 11:51:50 -08001825 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001826 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001827 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001828 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001829 lock_status, resource_bit);
1830 return -EFAULT;
1831 }
1832
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001833 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001834 return 0;
1835}
1836
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001837
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001838int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1839{
1840 /* The GPIO should be swapped if swap register is set and active */
1841 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1842 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1843 int gpio_shift = gpio_num +
1844 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1845 u32 gpio_mask = (1 << gpio_shift);
1846 u32 gpio_reg;
1847 int value;
1848
1849 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1850 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1851 return -EINVAL;
1852 }
1853
1854 /* read GPIO value */
1855 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1856
1857 /* get the requested pin value */
1858 if ((gpio_reg & gpio_mask) == gpio_mask)
1859 value = 1;
1860 else
1861 value = 0;
1862
1863 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1864
1865 return value;
1866}
1867
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001868int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001869{
1870 /* The GPIO should be swapped if swap register is set and active */
1871 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001872 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001873 int gpio_shift = gpio_num +
1874 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1875 u32 gpio_mask = (1 << gpio_shift);
1876 u32 gpio_reg;
1877
1878 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1879 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1880 return -EINVAL;
1881 }
1882
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001883 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001884 /* read GPIO and mask except the float bits */
1885 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1886
1887 switch (mode) {
1888 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00001889 DP(NETIF_MSG_LINK,
1890 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001891 gpio_num, gpio_shift);
1892 /* clear FLOAT and set CLR */
1893 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1894 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1895 break;
1896
1897 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00001898 DP(NETIF_MSG_LINK,
1899 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001900 gpio_num, gpio_shift);
1901 /* clear FLOAT and set SET */
1902 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1903 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1904 break;
1905
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001906 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00001907 DP(NETIF_MSG_LINK,
1908 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001909 gpio_num, gpio_shift);
1910 /* set FLOAT */
1911 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1912 break;
1913
1914 default:
1915 break;
1916 }
1917
1918 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001919 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001920
1921 return 0;
1922}
1923
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001924int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1925{
1926 u32 gpio_reg = 0;
1927 int rc = 0;
1928
1929 /* Any port swapping should be handled by caller. */
1930
1931 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1932 /* read GPIO and mask except the float bits */
1933 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1934 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1935 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1936 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1937
1938 switch (mode) {
1939 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1940 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
1941 /* set CLR */
1942 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
1943 break;
1944
1945 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1946 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
1947 /* set SET */
1948 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
1949 break;
1950
1951 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
1952 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
1953 /* set FLOAT */
1954 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1955 break;
1956
1957 default:
1958 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
1959 rc = -EINVAL;
1960 break;
1961 }
1962
1963 if (rc == 0)
1964 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
1965
1966 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1967
1968 return rc;
1969}
1970
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001971int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1972{
1973 /* The GPIO should be swapped if swap register is set and active */
1974 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1975 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1976 int gpio_shift = gpio_num +
1977 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1978 u32 gpio_mask = (1 << gpio_shift);
1979 u32 gpio_reg;
1980
1981 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1982 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1983 return -EINVAL;
1984 }
1985
1986 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1987 /* read GPIO int */
1988 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1989
1990 switch (mode) {
1991 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00001992 DP(NETIF_MSG_LINK,
1993 "Clear GPIO INT %d (shift %d) -> output low\n",
1994 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001995 /* clear SET and set CLR */
1996 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1997 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1998 break;
1999
2000 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002001 DP(NETIF_MSG_LINK,
2002 "Set GPIO INT %d (shift %d) -> output high\n",
2003 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002004 /* clear CLR and set SET */
2005 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2006 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2007 break;
2008
2009 default:
2010 break;
2011 }
2012
2013 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2014 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2015
2016 return 0;
2017}
2018
Eliezer Tamirf1410642008-02-28 11:51:50 -08002019static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2020{
2021 u32 spio_mask = (1 << spio_num);
2022 u32 spio_reg;
2023
2024 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2025 (spio_num > MISC_REGISTERS_SPIO_7)) {
2026 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2027 return -EINVAL;
2028 }
2029
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002030 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002031 /* read SPIO and mask except the float bits */
2032 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2033
2034 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002035 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002036 DP(NETIF_MSG_HW, "Set SPIO %d -> output low\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002037 /* clear FLOAT and set CLR */
2038 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2039 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2040 break;
2041
Eilon Greenstein6378c022008-08-13 15:59:25 -07002042 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002043 DP(NETIF_MSG_HW, "Set SPIO %d -> output high\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002044 /* clear FLOAT and set SET */
2045 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2046 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2047 break;
2048
2049 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002050 DP(NETIF_MSG_HW, "Set SPIO %d -> input\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002051 /* set FLOAT */
2052 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2053 break;
2054
2055 default:
2056 break;
2057 }
2058
2059 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002060 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002061
2062 return 0;
2063}
2064
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002065void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002066{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002067 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002068 switch (bp->link_vars.ieee_fc &
2069 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002070 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002071 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002072 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002073 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002074
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002075 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002076 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002077 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002078 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002079
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002080 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002081 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002082 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002083
Eliezer Tamirf1410642008-02-28 11:51:50 -08002084 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002085 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002086 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002087 break;
2088 }
2089}
2090
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002091u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002092{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002093 if (!BP_NOMCP(bp)) {
2094 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002095 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2096 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002097 /*
2098 * Initialize link parameters structure variables
2099 * It is recommended to turn off RX FC for jumbo frames
2100 * for better performance
2101 */
2102 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002103 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002104 else
David S. Millerc0700f92008-12-16 23:53:20 -08002105 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002106
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002107 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002108
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002109 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002110 struct link_params *lp = &bp->link_params;
2111 lp->loopback_mode = LOOPBACK_XGXS;
2112 /* do PHY loopback at 10G speed, if possible */
2113 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2114 if (lp->speed_cap_mask[cfx_idx] &
2115 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2116 lp->req_line_speed[cfx_idx] =
2117 SPEED_10000;
2118 else
2119 lp->req_line_speed[cfx_idx] =
2120 SPEED_1000;
2121 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002122 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002123
Eilon Greenstein19680c42008-08-13 15:47:33 -07002124 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002125
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002126 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002127
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002128 bnx2x_calc_fc_adv(bp);
2129
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002130 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2131 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002132 bnx2x_link_report(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002133 } else
2134 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002135 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002136 return rc;
2137 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002138 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002139 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002140}
2141
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002142void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002143{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002144 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002145 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00002146 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002147 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002148 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002149
Eilon Greenstein19680c42008-08-13 15:47:33 -07002150 bnx2x_calc_fc_adv(bp);
2151 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002152 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002153}
2154
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002155static void bnx2x__link_reset(struct bnx2x *bp)
2156{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002157 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002158 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002159 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002160 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002161 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002162 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002163}
2164
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002165u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002166{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002167 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002168
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002169 if (!BP_NOMCP(bp)) {
2170 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002171 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2172 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002173 bnx2x_release_phy_lock(bp);
2174 } else
2175 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002176
2177 return rc;
2178}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002179
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002180
Eilon Greenstein2691d512009-08-12 08:22:08 +00002181/* Calculates the sum of vn_min_rates.
2182 It's needed for further normalizing of the min_rates.
2183 Returns:
2184 sum of vn_min_rates.
2185 or
2186 0 - if all the min_rates are 0.
2187 In the later case fainess algorithm should be deactivated.
2188 If not all min_rates are zero then those that are zeroes will be set to 1.
2189 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002190static void bnx2x_calc_vn_min(struct bnx2x *bp,
2191 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002192{
2193 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002194 int vn;
2195
David S. Miller8decf862011-09-22 03:23:13 -04002196 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002197 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002198 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2199 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2200
2201 /* Skip hidden vns */
2202 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002203 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002204 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002205 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002206 vn_min_rate = DEF_MIN_RATE;
2207 else
2208 all_zero = 0;
2209
Yuval Mintzb475d782012-04-03 18:41:29 +00002210 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002211 }
2212
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002213 /* if ETS or all min rates are zeros - disable fairness */
2214 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002215 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002216 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2217 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2218 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002219 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002220 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002221 DP(NETIF_MSG_IFUP,
2222 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002223 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002224 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002225 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002226}
2227
Yuval Mintzb475d782012-04-03 18:41:29 +00002228static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2229 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002230{
Yuval Mintzb475d782012-04-03 18:41:29 +00002231 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002232 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002233
Yuval Mintzb475d782012-04-03 18:41:29 +00002234 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002235 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002236 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002237 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2238
Yuval Mintzb475d782012-04-03 18:41:29 +00002239 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002240 /* maxCfg in percents of linkspeed */
2241 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002242 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002243 /* maxCfg is absolute in 100Mb units */
2244 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002245 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002246
Yuval Mintzb475d782012-04-03 18:41:29 +00002247 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002248
Yuval Mintzb475d782012-04-03 18:41:29 +00002249 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002250}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002251
Yuval Mintzb475d782012-04-03 18:41:29 +00002252
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002253static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2254{
2255 if (CHIP_REV_IS_SLOW(bp))
2256 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002257 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002258 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002259
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002260 return CMNG_FNS_NONE;
2261}
2262
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002263void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002264{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002265 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002266
2267 if (BP_NOMCP(bp))
2268 return; /* what should be the default bvalue in this case */
2269
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002270 /* For 2 port configuration the absolute function number formula
2271 * is:
2272 * abs_func = 2 * vn + BP_PORT + BP_PATH
2273 *
2274 * and there are 4 functions per port
2275 *
2276 * For 4 port configuration it is
2277 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2278 *
2279 * and there are 2 functions per port
2280 */
David S. Miller8decf862011-09-22 03:23:13 -04002281 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002282 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2283
2284 if (func >= E1H_FUNC_MAX)
2285 break;
2286
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002287 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002288 MF_CFG_RD(bp, func_mf_config[func].config);
2289 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002290 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2291 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2292 bp->flags |= MF_FUNC_DIS;
2293 } else {
2294 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2295 bp->flags &= ~MF_FUNC_DIS;
2296 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002297}
2298
2299static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2300{
Yuval Mintzb475d782012-04-03 18:41:29 +00002301 struct cmng_init_input input;
2302 memset(&input, 0, sizeof(struct cmng_init_input));
2303
2304 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002305
2306 if (cmng_type == CMNG_FNS_MINMAX) {
2307 int vn;
2308
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002309 /* read mf conf from shmem */
2310 if (read_cfg)
2311 bnx2x_read_mf_cfg(bp);
2312
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002313 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002314 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002315
2316 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002317 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002318 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002319 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002320
2321 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002322 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002323 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002324
2325 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002326 return;
2327 }
2328
2329 /* rate shaping and fairness are disabled */
2330 DP(NETIF_MSG_IFUP,
2331 "rate shaping and fairness are disabled\n");
2332}
2333
Eric Dumazet1191cb82012-04-27 21:39:21 +00002334static void storm_memset_cmng(struct bnx2x *bp,
2335 struct cmng_init *cmng,
2336 u8 port)
2337{
2338 int vn;
2339 size_t size = sizeof(struct cmng_struct_per_port);
2340
2341 u32 addr = BAR_XSTRORM_INTMEM +
2342 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2343
2344 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2345
2346 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2347 int func = func_by_vn(bp, vn);
2348
2349 addr = BAR_XSTRORM_INTMEM +
2350 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2351 size = sizeof(struct rate_shaping_vars_per_vn);
2352 __storm_memset_struct(bp, addr, size,
2353 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2354
2355 addr = BAR_XSTRORM_INTMEM +
2356 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2357 size = sizeof(struct fairness_vars_per_vn);
2358 __storm_memset_struct(bp, addr, size,
2359 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2360 }
2361}
2362
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002363/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002364static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002365{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002366 /* Make sure that we are synced with the current statistics */
2367 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2368
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002369 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002370
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002371 if (bp->link_vars.link_up) {
2372
Eilon Greenstein1c063282009-02-12 08:36:43 +00002373 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002374 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002375 int port = BP_PORT(bp);
2376 u32 pause_enabled = 0;
2377
2378 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2379 pause_enabled = 1;
2380
2381 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002382 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002383 pause_enabled);
2384 }
2385
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002386 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002387 struct host_port_stats *pstats;
2388
2389 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002390 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002391 memset(&(pstats->mac_stx[0]), 0,
2392 sizeof(struct mac_stx));
2393 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002394 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002395 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2396 }
2397
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002398 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2399 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002400
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002401 if (cmng_fns != CMNG_FNS_NONE) {
2402 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2403 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2404 } else
2405 /* rate shaping and fairness are disabled */
2406 DP(NETIF_MSG_IFUP,
2407 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002408 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002409
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002410 __bnx2x_link_report(bp);
2411
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002412 if (IS_MF(bp))
2413 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002414}
2415
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002416void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002417{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002418 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002419 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002420
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002421 /* read updated dcb configuration */
2422 bnx2x_dcbx_pmf_update(bp);
2423
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002424 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2425
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002426 if (bp->link_vars.link_up)
2427 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2428 else
2429 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2430
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002431 /* indicate link status */
2432 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002433}
2434
Barak Witkowskia3348722012-04-23 03:04:46 +00002435static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2436 u16 vlan_val, u8 allowed_prio)
2437{
2438 struct bnx2x_func_state_params func_params = {0};
2439 struct bnx2x_func_afex_update_params *f_update_params =
2440 &func_params.params.afex_update;
2441
2442 func_params.f_obj = &bp->func_obj;
2443 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2444
2445 /* no need to wait for RAMROD completion, so don't
2446 * set RAMROD_COMP_WAIT flag
2447 */
2448
2449 f_update_params->vif_id = vifid;
2450 f_update_params->afex_default_vlan = vlan_val;
2451 f_update_params->allowed_priorities = allowed_prio;
2452
2453 /* if ramrod can not be sent, response to MCP immediately */
2454 if (bnx2x_func_state_change(bp, &func_params) < 0)
2455 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2456
2457 return 0;
2458}
2459
2460static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2461 u16 vif_index, u8 func_bit_map)
2462{
2463 struct bnx2x_func_state_params func_params = {0};
2464 struct bnx2x_func_afex_viflists_params *update_params =
2465 &func_params.params.afex_viflists;
2466 int rc;
2467 u32 drv_msg_code;
2468
2469 /* validate only LIST_SET and LIST_GET are received from switch */
2470 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2471 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2472 cmd_type);
2473
2474 func_params.f_obj = &bp->func_obj;
2475 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2476
2477 /* set parameters according to cmd_type */
2478 update_params->afex_vif_list_command = cmd_type;
2479 update_params->vif_list_index = cpu_to_le16(vif_index);
2480 update_params->func_bit_map =
2481 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2482 update_params->func_to_clear = 0;
2483 drv_msg_code =
2484 (cmd_type == VIF_LIST_RULE_GET) ?
2485 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2486 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2487
2488 /* if ramrod can not be sent, respond to MCP immediately for
2489 * SET and GET requests (other are not triggered from MCP)
2490 */
2491 rc = bnx2x_func_state_change(bp, &func_params);
2492 if (rc < 0)
2493 bnx2x_fw_command(bp, drv_msg_code, 0);
2494
2495 return 0;
2496}
2497
2498static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2499{
2500 struct afex_stats afex_stats;
2501 u32 func = BP_ABS_FUNC(bp);
2502 u32 mf_config;
2503 u16 vlan_val;
2504 u32 vlan_prio;
2505 u16 vif_id;
2506 u8 allowed_prio;
2507 u8 vlan_mode;
2508 u32 addr_to_write, vifid, addrs, stats_type, i;
2509
2510 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2511 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2512 DP(BNX2X_MSG_MCP,
2513 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2514 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2515 }
2516
2517 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2518 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2519 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2520 DP(BNX2X_MSG_MCP,
2521 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2522 vifid, addrs);
2523 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2524 addrs);
2525 }
2526
2527 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2528 addr_to_write = SHMEM2_RD(bp,
2529 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2530 stats_type = SHMEM2_RD(bp,
2531 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2532
2533 DP(BNX2X_MSG_MCP,
2534 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2535 addr_to_write);
2536
2537 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2538
2539 /* write response to scratchpad, for MCP */
2540 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2541 REG_WR(bp, addr_to_write + i*sizeof(u32),
2542 *(((u32 *)(&afex_stats))+i));
2543
2544 /* send ack message to MCP */
2545 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2546 }
2547
2548 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2549 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2550 bp->mf_config[BP_VN(bp)] = mf_config;
2551 DP(BNX2X_MSG_MCP,
2552 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2553 mf_config);
2554
2555 /* if VIF_SET is "enabled" */
2556 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2557 /* set rate limit directly to internal RAM */
2558 struct cmng_init_input cmng_input;
2559 struct rate_shaping_vars_per_vn m_rs_vn;
2560 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2561 u32 addr = BAR_XSTRORM_INTMEM +
2562 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2563
2564 bp->mf_config[BP_VN(bp)] = mf_config;
2565
2566 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2567 m_rs_vn.vn_counter.rate =
2568 cmng_input.vnic_max_rate[BP_VN(bp)];
2569 m_rs_vn.vn_counter.quota =
2570 (m_rs_vn.vn_counter.rate *
2571 RS_PERIODIC_TIMEOUT_USEC) / 8;
2572
2573 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2574
2575 /* read relevant values from mf_cfg struct in shmem */
2576 vif_id =
2577 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2578 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2579 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2580 vlan_val =
2581 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2582 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2583 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2584 vlan_prio = (mf_config &
2585 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2586 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2587 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2588 vlan_mode =
2589 (MF_CFG_RD(bp,
2590 func_mf_config[func].afex_config) &
2591 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2592 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2593 allowed_prio =
2594 (MF_CFG_RD(bp,
2595 func_mf_config[func].afex_config) &
2596 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2597 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2598
2599 /* send ramrod to FW, return in case of failure */
2600 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2601 allowed_prio))
2602 return;
2603
2604 bp->afex_def_vlan_tag = vlan_val;
2605 bp->afex_vlan_mode = vlan_mode;
2606 } else {
2607 /* notify link down because BP->flags is disabled */
2608 bnx2x_link_report(bp);
2609
2610 /* send INVALID VIF ramrod to FW */
2611 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2612
2613 /* Reset the default afex VLAN */
2614 bp->afex_def_vlan_tag = -1;
2615 }
2616 }
2617}
2618
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002619static void bnx2x_pmf_update(struct bnx2x *bp)
2620{
2621 int port = BP_PORT(bp);
2622 u32 val;
2623
2624 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002625 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002626
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002627 /*
2628 * We need the mb() to ensure the ordering between the writing to
2629 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2630 */
2631 smp_mb();
2632
2633 /* queue a periodic task */
2634 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2635
Dmitry Kravkovef018542011-06-14 01:33:57 +00002636 bnx2x_dcbx_pmf_update(bp);
2637
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002638 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002639 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002640 if (bp->common.int_block == INT_BLOCK_HC) {
2641 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2642 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002643 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002644 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2645 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2646 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002647
2648 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002649}
2650
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002651/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002652
2653/* slow path */
2654
2655/*
2656 * General service functions
2657 */
2658
Eilon Greenstein2691d512009-08-12 08:22:08 +00002659/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002660u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002661{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002662 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002663 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002664 u32 rc = 0;
2665 u32 cnt = 1;
2666 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2667
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002668 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002669 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002670 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2671 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2672
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002673 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2674 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002675
2676 do {
2677 /* let the FW do it's magic ... */
2678 msleep(delay);
2679
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002680 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002681
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002682 /* Give the FW up to 5 second (500*10ms) */
2683 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002684
2685 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2686 cnt*delay, rc, seq);
2687
2688 /* is this a reply to our command? */
2689 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2690 rc &= FW_MSG_CODE_MASK;
2691 else {
2692 /* FW BUG! */
2693 BNX2X_ERR("FW failed to respond!\n");
2694 bnx2x_fw_dump(bp);
2695 rc = 0;
2696 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002697 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002698
2699 return rc;
2700}
2701
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002702
Eric Dumazet1191cb82012-04-27 21:39:21 +00002703static void storm_memset_func_cfg(struct bnx2x *bp,
2704 struct tstorm_eth_function_common_config *tcfg,
2705 u16 abs_fid)
2706{
2707 size_t size = sizeof(struct tstorm_eth_function_common_config);
2708
2709 u32 addr = BAR_TSTRORM_INTMEM +
2710 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2711
2712 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2713}
2714
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002715void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002716{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002717 if (CHIP_IS_E1x(bp)) {
2718 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002719
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002720 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2721 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002722
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002723 /* Enable the function in the FW */
2724 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2725 storm_memset_func_en(bp, p->func_id, 1);
2726
2727 /* spq */
2728 if (p->func_flgs & FUNC_FLG_SPQ) {
2729 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2730 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2731 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2732 }
2733}
2734
Ariel Elior6383c0b2011-07-14 08:31:57 +00002735/**
2736 * bnx2x_get_tx_only_flags - Return common flags
2737 *
2738 * @bp device handle
2739 * @fp queue handle
2740 * @zero_stats TRUE if statistics zeroing is needed
2741 *
2742 * Return the flags that are common for the Tx-only and not normal connections.
2743 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002744static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2745 struct bnx2x_fastpath *fp,
2746 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002747{
2748 unsigned long flags = 0;
2749
2750 /* PF driver will always initialize the Queue to an ACTIVE state */
2751 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2752
Ariel Elior6383c0b2011-07-14 08:31:57 +00002753 /* tx only connections collect statistics (on the same index as the
2754 * parent connection). The statistics are zeroed when the parent
2755 * connection is initialized.
2756 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002757
2758 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2759 if (zero_stats)
2760 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2761
Ariel Elior6383c0b2011-07-14 08:31:57 +00002762
2763 return flags;
2764}
2765
Eric Dumazet1191cb82012-04-27 21:39:21 +00002766static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2767 struct bnx2x_fastpath *fp,
2768 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002769{
2770 unsigned long flags = 0;
2771
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002772 /* calculate other queue flags */
2773 if (IS_MF_SD(bp))
2774 __set_bit(BNX2X_Q_FLG_OV, &flags);
2775
Barak Witkowskia3348722012-04-23 03:04:46 +00002776 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002777 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002778 /* For FCoE - force usage of default priority (for afex) */
2779 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2780 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002781
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002782 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002783 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002784 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002785 if (fp->mode == TPA_MODE_GRO)
2786 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002787 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002788
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002789 if (leading) {
2790 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2791 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2792 }
2793
2794 /* Always set HW VLAN stripping */
2795 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002796
Barak Witkowskia3348722012-04-23 03:04:46 +00002797 /* configure silent vlan removal */
2798 if (IS_MF_AFEX(bp))
2799 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
2800
Ariel Elior6383c0b2011-07-14 08:31:57 +00002801
2802 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002803}
2804
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002805static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002806 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2807 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002808{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002809 gen_init->stat_id = bnx2x_stats_id(fp);
2810 gen_init->spcl_id = fp->cl_id;
2811
2812 /* Always use mini-jumbo MTU for FCoE L2 ring */
2813 if (IS_FCOE_FP(fp))
2814 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2815 else
2816 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002817
2818 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002819}
2820
2821static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2822 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2823 struct bnx2x_rxq_setup_params *rxq_init)
2824{
2825 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002826 u16 sge_sz = 0;
2827 u16 tpa_agg_size = 0;
2828
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002829 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04002830 pause->sge_th_lo = SGE_TH_LO(bp);
2831 pause->sge_th_hi = SGE_TH_HI(bp);
2832
2833 /* validate SGE ring has enough to cross high threshold */
2834 WARN_ON(bp->dropless_fc &&
2835 pause->sge_th_hi + FW_PREFETCH_CNT >
2836 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
2837
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002838 tpa_agg_size = min_t(u32,
2839 (min_t(u32, 8, MAX_SKB_FRAGS) *
2840 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2841 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2842 SGE_PAGE_SHIFT;
2843 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2844 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2845 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2846 0xffff);
2847 }
2848
2849 /* pause - not for e1 */
2850 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04002851 pause->bd_th_lo = BD_TH_LO(bp);
2852 pause->bd_th_hi = BD_TH_HI(bp);
2853
2854 pause->rcq_th_lo = RCQ_TH_LO(bp);
2855 pause->rcq_th_hi = RCQ_TH_HI(bp);
2856 /*
2857 * validate that rings have enough entries to cross
2858 * high thresholds
2859 */
2860 WARN_ON(bp->dropless_fc &&
2861 pause->bd_th_hi + FW_PREFETCH_CNT >
2862 bp->rx_ring_size);
2863 WARN_ON(bp->dropless_fc &&
2864 pause->rcq_th_hi + FW_PREFETCH_CNT >
2865 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002866
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002867 pause->pri_map = 1;
2868 }
2869
2870 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002871 rxq_init->dscr_map = fp->rx_desc_mapping;
2872 rxq_init->sge_map = fp->rx_sge_mapping;
2873 rxq_init->rcq_map = fp->rx_comp_mapping;
2874 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002875
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002876 /* This should be a maximum number of data bytes that may be
2877 * placed on the BD (not including paddings).
2878 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00002879 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
2880 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002881
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002882 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002883 rxq_init->tpa_agg_sz = tpa_agg_size;
2884 rxq_init->sge_buf_sz = sge_sz;
2885 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002886 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00002887 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002888
2889 /* Maximum number or simultaneous TPA aggregation for this Queue.
2890 *
2891 * For PF Clients it should be the maximum avaliable number.
2892 * VF driver(s) may want to define it to a smaller value.
2893 */
David S. Miller8decf862011-09-22 03:23:13 -04002894 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002895
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002896 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2897 rxq_init->fw_sb_id = fp->fw_sb_id;
2898
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002899 if (IS_FCOE_FP(fp))
2900 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2901 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00002902 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00002903 /* configure silent vlan removal
2904 * if multi function mode is afex, then mask default vlan
2905 */
2906 if (IS_MF_AFEX(bp)) {
2907 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
2908 rxq_init->silent_removal_mask = VLAN_VID_MASK;
2909 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002910}
2911
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002912static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002913 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
2914 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002915{
Ariel Elior6383c0b2011-07-14 08:31:57 +00002916 txq_init->dscr_map = fp->txdata[cos].tx_desc_mapping;
2917 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002918 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2919 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002920
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002921 /*
2922 * set the tss leading client id for TX classfication ==
2923 * leading RSS client id
2924 */
2925 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2926
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002927 if (IS_FCOE_FP(fp)) {
2928 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2929 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2930 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002931}
2932
stephen hemminger8d962862010-10-21 07:50:56 +00002933static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002934{
2935 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002936 struct event_ring_data eq_data = { {0} };
2937 u16 flags;
2938
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002939 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002940 /* reset IGU PF statistics: MSIX + ATTN */
2941 /* PF */
2942 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2943 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2944 (CHIP_MODE_IS_4_PORT(bp) ?
2945 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2946 /* ATTN */
2947 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2948 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2949 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2950 (CHIP_MODE_IS_4_PORT(bp) ?
2951 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2952 }
2953
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002954 /* function setup flags */
2955 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2956
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002957 /* This flag is relevant for E1x only.
2958 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002959 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002960 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002961
2962 func_init.func_flgs = flags;
2963 func_init.pf_id = BP_FUNC(bp);
2964 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002965 func_init.spq_map = bp->spq_mapping;
2966 func_init.spq_prod = bp->spq_prod_idx;
2967
2968 bnx2x_func_init(bp, &func_init);
2969
2970 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2971
2972 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002973 * Congestion management values depend on the link rate
2974 * There is no active link so initial link rate is set to 10 Gbps.
2975 * When the link comes up The congestion management values are
2976 * re-calculated according to the actual link rate.
2977 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002978 bp->link_vars.line_speed = SPEED_10000;
2979 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2980
2981 /* Only the PMF sets the HW */
2982 if (bp->port.pmf)
2983 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2984
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002985 /* init Event Queue */
2986 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2987 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2988 eq_data.producer = bp->eq_prod;
2989 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2990 eq_data.sb_id = DEF_SB_ID;
2991 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2992}
2993
2994
Eilon Greenstein2691d512009-08-12 08:22:08 +00002995static void bnx2x_e1h_disable(struct bnx2x *bp)
2996{
2997 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002998
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002999 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003000
3001 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003002}
3003
3004static void bnx2x_e1h_enable(struct bnx2x *bp)
3005{
3006 int port = BP_PORT(bp);
3007
3008 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3009
Eilon Greenstein2691d512009-08-12 08:22:08 +00003010 /* Tx queue should be only reenabled */
3011 netif_tx_wake_all_queues(bp->dev);
3012
Eilon Greenstein061bc702009-10-15 00:18:47 -07003013 /*
3014 * Should not call netif_carrier_on since it will be called if the link
3015 * is up when checking for link state
3016 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003017}
3018
Barak Witkowski1d187b32011-12-05 22:41:50 +00003019#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3020
3021static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3022{
3023 struct eth_stats_info *ether_stat =
3024 &bp->slowpath->drv_info_to_mcp.ether_stat;
3025
3026 /* leave last char as NULL */
3027 memcpy(ether_stat->version, DRV_MODULE_VERSION,
3028 ETH_STAT_INFO_VERSION_LEN - 1);
3029
3030 bp->fp[0].mac_obj.get_n_elements(bp, &bp->fp[0].mac_obj,
3031 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3032 ether_stat->mac_local);
3033
3034 ether_stat->mtu_size = bp->dev->mtu;
3035
3036 if (bp->dev->features & NETIF_F_RXCSUM)
3037 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3038 if (bp->dev->features & NETIF_F_TSO)
3039 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3040 ether_stat->feature_flags |= bp->common.boot_mode;
3041
3042 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3043
3044 ether_stat->txq_size = bp->tx_ring_size;
3045 ether_stat->rxq_size = bp->rx_ring_size;
3046}
3047
3048static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3049{
Michael Chanf2fd5c32011-12-06 10:58:08 +00003050#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00003051 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3052 struct fcoe_stats_info *fcoe_stat =
3053 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3054
3055 memcpy(fcoe_stat->mac_local, bp->fip_mac, ETH_ALEN);
3056
3057 fcoe_stat->qos_priority =
3058 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3059
3060 /* insert FCoE stats from ramrod response */
3061 if (!NO_FCOE(bp)) {
3062 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
3063 &bp->fw_stats_data->queue_stats[FCOE_IDX].
3064 tstorm_queue_statistics;
3065
3066 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
3067 &bp->fw_stats_data->queue_stats[FCOE_IDX].
3068 xstorm_queue_statistics;
3069
3070 struct fcoe_statistics_params *fw_fcoe_stat =
3071 &bp->fw_stats_data->fcoe;
3072
3073 ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
3074 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
3075
3076 ADD_64(fcoe_stat->rx_bytes_hi,
3077 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3078 fcoe_stat->rx_bytes_lo,
3079 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
3080
3081 ADD_64(fcoe_stat->rx_bytes_hi,
3082 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3083 fcoe_stat->rx_bytes_lo,
3084 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
3085
3086 ADD_64(fcoe_stat->rx_bytes_hi,
3087 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3088 fcoe_stat->rx_bytes_lo,
3089 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
3090
3091 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3092 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
3093
3094 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3095 fcoe_q_tstorm_stats->rcv_ucast_pkts);
3096
3097 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3098 fcoe_q_tstorm_stats->rcv_bcast_pkts);
3099
3100 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
Barak Witkowskif33f1fc2011-12-07 03:45:36 +00003101 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003102
3103 ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
3104 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
3105
3106 ADD_64(fcoe_stat->tx_bytes_hi,
3107 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3108 fcoe_stat->tx_bytes_lo,
3109 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
3110
3111 ADD_64(fcoe_stat->tx_bytes_hi,
3112 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3113 fcoe_stat->tx_bytes_lo,
3114 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
3115
3116 ADD_64(fcoe_stat->tx_bytes_hi,
3117 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3118 fcoe_stat->tx_bytes_lo,
3119 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
3120
3121 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3122 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
3123
3124 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3125 fcoe_q_xstorm_stats->ucast_pkts_sent);
3126
3127 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3128 fcoe_q_xstorm_stats->bcast_pkts_sent);
3129
3130 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3131 fcoe_q_xstorm_stats->mcast_pkts_sent);
3132 }
3133
Barak Witkowski1d187b32011-12-05 22:41:50 +00003134 /* ask L5 driver to add data to the struct */
3135 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
3136#endif
3137}
3138
3139static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3140{
Michael Chanf2fd5c32011-12-06 10:58:08 +00003141#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00003142 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3143 struct iscsi_stats_info *iscsi_stat =
3144 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3145
3146 memcpy(iscsi_stat->mac_local, bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
3147
3148 iscsi_stat->qos_priority =
3149 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3150
Barak Witkowski1d187b32011-12-05 22:41:50 +00003151 /* ask L5 driver to add data to the struct */
3152 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
3153#endif
3154}
3155
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003156/* called due to MCP event (on pmf):
3157 * reread new bandwidth configuration
3158 * configure FW
3159 * notify others function about the change
3160 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003161static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003162{
3163 if (bp->link_vars.link_up) {
3164 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3165 bnx2x_link_sync_notify(bp);
3166 }
3167 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3168}
3169
Eric Dumazet1191cb82012-04-27 21:39:21 +00003170static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003171{
3172 bnx2x_config_mf_bw(bp);
3173 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3174}
3175
Barak Witkowski1d187b32011-12-05 22:41:50 +00003176static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3177{
3178 enum drv_info_opcode op_code;
3179 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3180
3181 /* if drv_info version supported by MFW doesn't match - send NACK */
3182 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3183 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3184 return;
3185 }
3186
3187 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3188 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3189
3190 memset(&bp->slowpath->drv_info_to_mcp, 0,
3191 sizeof(union drv_info_to_mcp));
3192
3193 switch (op_code) {
3194 case ETH_STATS_OPCODE:
3195 bnx2x_drv_info_ether_stat(bp);
3196 break;
3197 case FCOE_STATS_OPCODE:
3198 bnx2x_drv_info_fcoe_stat(bp);
3199 break;
3200 case ISCSI_STATS_OPCODE:
3201 bnx2x_drv_info_iscsi_stat(bp);
3202 break;
3203 default:
3204 /* if op code isn't supported - send NACK */
3205 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3206 return;
3207 }
3208
3209 /* if we got drv_info attn from MFW then these fields are defined in
3210 * shmem2 for sure
3211 */
3212 SHMEM2_WR(bp, drv_info_host_addr_lo,
3213 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3214 SHMEM2_WR(bp, drv_info_host_addr_hi,
3215 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3216
3217 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3218}
3219
Eilon Greenstein2691d512009-08-12 08:22:08 +00003220static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3221{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003222 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003223
3224 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3225
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003226 /*
3227 * This is the only place besides the function initialization
3228 * where the bp->flags can change so it is done without any
3229 * locks
3230 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003231 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003232 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003233 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003234
3235 bnx2x_e1h_disable(bp);
3236 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003237 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003238 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003239
3240 bnx2x_e1h_enable(bp);
3241 }
3242 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3243 }
3244 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003245 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003246 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3247 }
3248
3249 /* Report results to MCP */
3250 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003251 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003252 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003253 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003254}
3255
Michael Chan28912902009-10-10 13:46:53 +00003256/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003257static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003258{
3259 struct eth_spe *next_spe = bp->spq_prod_bd;
3260
3261 if (bp->spq_prod_bd == bp->spq_last_bd) {
3262 bp->spq_prod_bd = bp->spq;
3263 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003264 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan28912902009-10-10 13:46:53 +00003265 } else {
3266 bp->spq_prod_bd++;
3267 bp->spq_prod_idx++;
3268 }
3269 return next_spe;
3270}
3271
3272/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003273static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003274{
3275 int func = BP_FUNC(bp);
3276
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003277 /*
3278 * Make sure that BD data is updated before writing the producer:
3279 * BD data is written to the memory, the producer is read from the
3280 * memory, thus we need a full memory barrier to ensure the ordering.
3281 */
3282 mb();
Michael Chan28912902009-10-10 13:46:53 +00003283
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003284 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003285 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00003286 mmiowb();
3287}
3288
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003289/**
3290 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3291 *
3292 * @cmd: command to check
3293 * @cmd_type: command type
3294 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003295static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003296{
3297 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003298 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003299 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3300 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3301 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3302 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3303 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3304 return true;
3305 else
3306 return false;
3307
3308}
3309
3310
3311/**
3312 * bnx2x_sp_post - place a single command on an SP ring
3313 *
3314 * @bp: driver handle
3315 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3316 * @cid: SW CID the command is related to
3317 * @data_hi: command private data address (high 32 bits)
3318 * @data_lo: command private data address (low 32 bits)
3319 * @cmd_type: command type (e.g. NONE, ETH)
3320 *
3321 * SP data is handled as if it's always an address pair, thus data fields are
3322 * not swapped to little endian in upper functions. Instead this function swaps
3323 * data as if it's two u32 fields.
3324 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003325int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003326 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003327{
Michael Chan28912902009-10-10 13:46:53 +00003328 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003329 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003330 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003331
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003332#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003333 if (unlikely(bp->panic)) {
3334 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003335 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003336 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003337#endif
3338
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003339 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003340
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003341 if (common) {
3342 if (!atomic_read(&bp->eq_spq_left)) {
3343 BNX2X_ERR("BUG! EQ ring full!\n");
3344 spin_unlock_bh(&bp->spq_lock);
3345 bnx2x_panic();
3346 return -EBUSY;
3347 }
3348 } else if (!atomic_read(&bp->cq_spq_left)) {
3349 BNX2X_ERR("BUG! SPQ ring full!\n");
3350 spin_unlock_bh(&bp->spq_lock);
3351 bnx2x_panic();
3352 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003353 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003354
Michael Chan28912902009-10-10 13:46:53 +00003355 spe = bnx2x_sp_get_next(bp);
3356
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003357 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003358 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003359 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3360 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003361
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003362 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003363
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003364 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3365 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003366
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003367 spe->hdr.type = cpu_to_le16(type);
3368
3369 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3370 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3371
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003372 /*
3373 * It's ok if the actual decrement is issued towards the memory
3374 * somewhere between the spin_lock and spin_unlock. Thus no
3375 * more explict memory barrier is needed.
3376 */
3377 if (common)
3378 atomic_dec(&bp->eq_spq_left);
3379 else
3380 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003381
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003382
Merav Sicron51c1a582012-03-18 10:33:38 +00003383 DP(BNX2X_MSG_SP,
3384 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003385 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3386 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003387 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003388 HW_CID(bp, cid), data_hi, data_lo, type,
3389 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003390
Michael Chan28912902009-10-10 13:46:53 +00003391 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003392 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003393 return 0;
3394}
3395
3396/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003397static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003398{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003399 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003400 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003401
3402 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003403 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003404 val = (1UL << 31);
3405 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3406 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3407 if (val & (1L << 31))
3408 break;
3409
3410 msleep(5);
3411 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003412 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003413 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003414 rc = -EBUSY;
3415 }
3416
3417 return rc;
3418}
3419
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003420/* release split MCP access lock register */
3421static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003422{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003423 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003424}
3425
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003426#define BNX2X_DEF_SB_ATT_IDX 0x0001
3427#define BNX2X_DEF_SB_IDX 0x0002
3428
Eric Dumazet1191cb82012-04-27 21:39:21 +00003429static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003430{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003431 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003432 u16 rc = 0;
3433
3434 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003435 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3436 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003437 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003438 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003439
3440 if (bp->def_idx != def_sb->sp_sb.running_index) {
3441 bp->def_idx = def_sb->sp_sb.running_index;
3442 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003443 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003444
3445 /* Do not reorder: indecies reading should complete before handling */
3446 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003447 return rc;
3448}
3449
3450/*
3451 * slow path service functions
3452 */
3453
3454static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3455{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003456 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003457 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3458 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003459 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3460 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003461 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003462 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003463 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003464
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003465 if (bp->attn_state & asserted)
3466 BNX2X_ERR("IGU ERROR\n");
3467
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003468 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3469 aeu_mask = REG_RD(bp, aeu_addr);
3470
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003471 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003472 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003473 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003474 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003475
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003476 REG_WR(bp, aeu_addr, aeu_mask);
3477 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003478
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003479 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003480 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003481 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003482
3483 if (asserted & ATTN_HARD_WIRED_MASK) {
3484 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003485
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003486 bnx2x_acquire_phy_lock(bp);
3487
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003488 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003489 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003490
Yaniv Rosner361c3912011-06-14 01:33:19 +00003491 /* If nig_mask is not set, no need to call the update
3492 * function.
3493 */
3494 if (nig_mask) {
3495 REG_WR(bp, nig_int_mask_addr, 0);
3496
3497 bnx2x_link_attn(bp);
3498 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003499
3500 /* handle unicore attn? */
3501 }
3502 if (asserted & ATTN_SW_TIMER_4_FUNC)
3503 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3504
3505 if (asserted & GPIO_2_FUNC)
3506 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3507
3508 if (asserted & GPIO_3_FUNC)
3509 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3510
3511 if (asserted & GPIO_4_FUNC)
3512 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3513
3514 if (port == 0) {
3515 if (asserted & ATTN_GENERAL_ATTN_1) {
3516 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3517 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3518 }
3519 if (asserted & ATTN_GENERAL_ATTN_2) {
3520 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3521 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3522 }
3523 if (asserted & ATTN_GENERAL_ATTN_3) {
3524 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3525 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3526 }
3527 } else {
3528 if (asserted & ATTN_GENERAL_ATTN_4) {
3529 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3530 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3531 }
3532 if (asserted & ATTN_GENERAL_ATTN_5) {
3533 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3534 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3535 }
3536 if (asserted & ATTN_GENERAL_ATTN_6) {
3537 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3538 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3539 }
3540 }
3541
3542 } /* if hardwired */
3543
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003544 if (bp->common.int_block == INT_BLOCK_HC)
3545 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3546 COMMAND_REG_ATTN_BITS_SET);
3547 else
3548 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3549
3550 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3551 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3552 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003553
3554 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003555 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00003556 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003557 bnx2x_release_phy_lock(bp);
3558 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003559}
3560
Eric Dumazet1191cb82012-04-27 21:39:21 +00003561static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003562{
3563 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003564 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003565 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003566 ext_phy_config =
3567 SHMEM_RD(bp,
3568 dev_info.port_hw_config[port].external_phy_config);
3569
3570 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3571 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003572 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003573 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003574
3575 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003576 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3577 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003578
3579 /*
3580 * Scheudle device reset (unload)
3581 * This is due to some boards consuming sufficient power when driver is
3582 * up to overheat if fan fails.
3583 */
3584 smp_mb__before_clear_bit();
3585 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3586 smp_mb__after_clear_bit();
3587 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3588
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003589}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003590
Eric Dumazet1191cb82012-04-27 21:39:21 +00003591static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003592{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003593 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003594 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003595 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003596
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003597 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3598 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003599
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003600 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003601
3602 val = REG_RD(bp, reg_offset);
3603 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3604 REG_WR(bp, reg_offset, val);
3605
3606 BNX2X_ERR("SPIO5 hw attention\n");
3607
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003608 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003609 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003610 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003611 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003612
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003613 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003614 bnx2x_acquire_phy_lock(bp);
3615 bnx2x_handle_module_detect_int(&bp->link_params);
3616 bnx2x_release_phy_lock(bp);
3617 }
3618
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003619 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3620
3621 val = REG_RD(bp, reg_offset);
3622 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3623 REG_WR(bp, reg_offset, val);
3624
3625 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003626 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003627 bnx2x_panic();
3628 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003629}
3630
Eric Dumazet1191cb82012-04-27 21:39:21 +00003631static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003632{
3633 u32 val;
3634
Eilon Greenstein0626b892009-02-12 08:38:14 +00003635 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003636
3637 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3638 BNX2X_ERR("DB hw attention 0x%x\n", val);
3639 /* DORQ discard attention */
3640 if (val & 0x2)
3641 BNX2X_ERR("FATAL error from DORQ\n");
3642 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003643
3644 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3645
3646 int port = BP_PORT(bp);
3647 int reg_offset;
3648
3649 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3650 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3651
3652 val = REG_RD(bp, reg_offset);
3653 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3654 REG_WR(bp, reg_offset, val);
3655
3656 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003657 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003658 bnx2x_panic();
3659 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003660}
3661
Eric Dumazet1191cb82012-04-27 21:39:21 +00003662static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003663{
3664 u32 val;
3665
3666 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3667
3668 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3669 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3670 /* CFC error attention */
3671 if (val & 0x2)
3672 BNX2X_ERR("FATAL error from CFC\n");
3673 }
3674
3675 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003676 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003677 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003678 /* RQ_USDMDP_FIFO_OVERFLOW */
3679 if (val & 0x18000)
3680 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003681
3682 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003683 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3684 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3685 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003686 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003687
3688 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3689
3690 int port = BP_PORT(bp);
3691 int reg_offset;
3692
3693 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3694 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3695
3696 val = REG_RD(bp, reg_offset);
3697 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3698 REG_WR(bp, reg_offset, val);
3699
3700 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003701 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003702 bnx2x_panic();
3703 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003704}
3705
Eric Dumazet1191cb82012-04-27 21:39:21 +00003706static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003707{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003708 u32 val;
3709
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003710 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3711
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003712 if (attn & BNX2X_PMF_LINK_ASSERT) {
3713 int func = BP_FUNC(bp);
3714
3715 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003716 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003717 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3718 func_mf_config[BP_ABS_FUNC(bp)].config);
3719 val = SHMEM_RD(bp,
3720 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003721 if (val & DRV_STATUS_DCC_EVENT_MASK)
3722 bnx2x_dcc_event(bp,
3723 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003724
3725 if (val & DRV_STATUS_SET_MF_BW)
3726 bnx2x_set_mf_bw(bp);
3727
Barak Witkowski1d187b32011-12-05 22:41:50 +00003728 if (val & DRV_STATUS_DRV_INFO_REQ)
3729 bnx2x_handle_drv_info_req(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003730 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003731 bnx2x_pmf_update(bp);
3732
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003733 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003734 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3735 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003736 /* start dcbx state machine */
3737 bnx2x_dcbx_set_params(bp,
3738 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003739 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3740 bnx2x_handle_afex_cmd(bp,
3741 val & DRV_STATUS_AFEX_EVENT_MASK);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003742 if (bp->link_vars.periodic_flags &
3743 PERIODIC_FLAGS_LINK_EVENT) {
3744 /* sync with link */
3745 bnx2x_acquire_phy_lock(bp);
3746 bp->link_vars.periodic_flags &=
3747 ~PERIODIC_FLAGS_LINK_EVENT;
3748 bnx2x_release_phy_lock(bp);
3749 if (IS_MF(bp))
3750 bnx2x_link_sync_notify(bp);
3751 bnx2x_link_report(bp);
3752 }
3753 /* Always call it here: bnx2x_link_report() will
3754 * prevent the link indication duplication.
3755 */
3756 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003757 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003758
3759 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003760 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003761 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3762 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3763 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3764 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3765 bnx2x_panic();
3766
3767 } else if (attn & BNX2X_MCP_ASSERT) {
3768
3769 BNX2X_ERR("MCP assert!\n");
3770 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003771 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003772
3773 } else
3774 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3775 }
3776
3777 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003778 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3779 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003780 val = CHIP_IS_E1(bp) ? 0 :
3781 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003782 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3783 }
3784 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003785 val = CHIP_IS_E1(bp) ? 0 :
3786 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003787 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3788 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003789 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003790 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003791}
3792
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003793/*
3794 * Bits map:
3795 * 0-7 - Engine0 load counter.
3796 * 8-15 - Engine1 load counter.
3797 * 16 - Engine0 RESET_IN_PROGRESS bit.
3798 * 17 - Engine1 RESET_IN_PROGRESS bit.
3799 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3800 * on the engine
3801 * 19 - Engine1 ONE_IS_LOADED.
3802 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3803 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3804 * just the one belonging to its engine).
3805 *
3806 */
3807#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3808
3809#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3810#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3811#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3812#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3813#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3814#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3815#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003816
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003817/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003818 * Set the GLOBAL_RESET bit.
3819 *
3820 * Should be run under rtnl lock
3821 */
3822void bnx2x_set_reset_global(struct bnx2x *bp)
3823{
Ariel Eliorf16da432012-01-26 06:01:50 +00003824 u32 val;
3825 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3826 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003827 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00003828 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003829}
3830
3831/*
3832 * Clear the GLOBAL_RESET bit.
3833 *
3834 * Should be run under rtnl lock
3835 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003836static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003837{
Ariel Eliorf16da432012-01-26 06:01:50 +00003838 u32 val;
3839 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3840 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003841 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00003842 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003843}
3844
3845/*
3846 * Checks the GLOBAL_RESET bit.
3847 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003848 * should be run under rtnl lock
3849 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003850static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003851{
3852 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3853
3854 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3855 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3856}
3857
3858/*
3859 * Clear RESET_IN_PROGRESS bit for the current engine.
3860 *
3861 * Should be run under rtnl lock
3862 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003863static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003864{
Ariel Eliorf16da432012-01-26 06:01:50 +00003865 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003866 u32 bit = BP_PATH(bp) ?
3867 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003868 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3869 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003870
3871 /* Clear the bit */
3872 val &= ~bit;
3873 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003874
3875 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003876}
3877
3878/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003879 * Set RESET_IN_PROGRESS for the current engine.
3880 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003881 * should be run under rtnl lock
3882 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003883void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003884{
Ariel Eliorf16da432012-01-26 06:01:50 +00003885 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003886 u32 bit = BP_PATH(bp) ?
3887 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003888 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3889 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003890
3891 /* Set the bit */
3892 val |= bit;
3893 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003894 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003895}
3896
3897/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003898 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003899 * should be run under rtnl lock
3900 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003901bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003902{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003903 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3904 u32 bit = engine ?
3905 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3906
3907 /* return false if bit is set */
3908 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003909}
3910
3911/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003912 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003913 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003914 * should be run under rtnl lock
3915 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003916void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003917{
Ariel Eliorf16da432012-01-26 06:01:50 +00003918 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003919 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3920 BNX2X_PATH0_LOAD_CNT_MASK;
3921 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3922 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003923
Ariel Eliorf16da432012-01-26 06:01:50 +00003924 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3925 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3926
Merav Sicron51c1a582012-03-18 10:33:38 +00003927 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003928
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003929 /* get the current counter value */
3930 val1 = (val & mask) >> shift;
3931
Ariel Elior889b9af2012-01-26 06:01:51 +00003932 /* set bit of that PF */
3933 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003934
3935 /* clear the old value */
3936 val &= ~mask;
3937
3938 /* set the new one */
3939 val |= ((val1 << shift) & mask);
3940
3941 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003942 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003943}
3944
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003945/**
Ariel Elior889b9af2012-01-26 06:01:51 +00003946 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003947 *
3948 * @bp: driver handle
3949 *
3950 * Should be run under rtnl lock.
3951 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00003952 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003953 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003954bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003955{
Ariel Eliorf16da432012-01-26 06:01:50 +00003956 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003957 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3958 BNX2X_PATH0_LOAD_CNT_MASK;
3959 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3960 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003961
Ariel Eliorf16da432012-01-26 06:01:50 +00003962 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3963 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00003964 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003965
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003966 /* get the current counter value */
3967 val1 = (val & mask) >> shift;
3968
Ariel Elior889b9af2012-01-26 06:01:51 +00003969 /* clear bit of that PF */
3970 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003971
3972 /* clear the old value */
3973 val &= ~mask;
3974
3975 /* set the new one */
3976 val |= ((val1 << shift) & mask);
3977
3978 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003979 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3980 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003981}
3982
3983/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003984 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003985 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003986 * should be run under rtnl lock
3987 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003988static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003989{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003990 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
3991 BNX2X_PATH0_LOAD_CNT_MASK);
3992 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3993 BNX2X_PATH0_LOAD_CNT_SHIFT);
3994 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3995
Merav Sicron51c1a582012-03-18 10:33:38 +00003996 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003997
3998 val = (val & mask) >> shift;
3999
Merav Sicron51c1a582012-03-18 10:33:38 +00004000 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4001 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004002
Ariel Elior889b9af2012-01-26 06:01:51 +00004003 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004004}
4005
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004006/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004007 * Reset the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004008 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004009static void bnx2x_clear_load_status(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004010{
Ariel Eliorf16da432012-01-26 06:01:50 +00004011 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004012 u32 mask = (BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
Ariel Eliorf16da432012-01-26 06:01:50 +00004013 BNX2X_PATH0_LOAD_CNT_MASK);
4014 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4015 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004016 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~mask));
Ariel Eliorf16da432012-01-26 06:01:50 +00004017 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004018}
4019
Eric Dumazet1191cb82012-04-27 21:39:21 +00004020static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004021{
Joe Perchesf1deab52011-08-14 12:16:21 +00004022 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004023}
4024
Eric Dumazet1191cb82012-04-27 21:39:21 +00004025static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4026 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004027{
4028 int i = 0;
4029 u32 cur_bit = 0;
4030 for (i = 0; sig; i++) {
4031 cur_bit = ((u32)0x1 << i);
4032 if (sig & cur_bit) {
4033 switch (cur_bit) {
4034 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004035 if (print)
4036 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004037 break;
4038 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004039 if (print)
4040 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004041 break;
4042 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004043 if (print)
4044 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004045 break;
4046 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004047 if (print)
4048 _print_next_block(par_num++,
4049 "SEARCHER");
4050 break;
4051 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4052 if (print)
4053 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004054 break;
4055 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004056 if (print)
4057 _print_next_block(par_num++, "TSEMI");
4058 break;
4059 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4060 if (print)
4061 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004062 break;
4063 }
4064
4065 /* Clear the bit */
4066 sig &= ~cur_bit;
4067 }
4068 }
4069
4070 return par_num;
4071}
4072
Eric Dumazet1191cb82012-04-27 21:39:21 +00004073static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4074 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004075{
4076 int i = 0;
4077 u32 cur_bit = 0;
4078 for (i = 0; sig; i++) {
4079 cur_bit = ((u32)0x1 << i);
4080 if (sig & cur_bit) {
4081 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004082 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4083 if (print)
4084 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004085 break;
4086 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004087 if (print)
4088 _print_next_block(par_num++, "QM");
4089 break;
4090 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4091 if (print)
4092 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004093 break;
4094 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004095 if (print)
4096 _print_next_block(par_num++, "XSDM");
4097 break;
4098 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4099 if (print)
4100 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004101 break;
4102 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004103 if (print)
4104 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004105 break;
4106 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004107 if (print)
4108 _print_next_block(par_num++,
4109 "DOORBELLQ");
4110 break;
4111 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4112 if (print)
4113 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004114 break;
4115 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004116 if (print)
4117 _print_next_block(par_num++,
4118 "VAUX PCI CORE");
4119 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004120 break;
4121 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004122 if (print)
4123 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004124 break;
4125 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004126 if (print)
4127 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004128 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004129 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4130 if (print)
4131 _print_next_block(par_num++, "UCM");
4132 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004133 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004134 if (print)
4135 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004136 break;
4137 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004138 if (print)
4139 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004140 break;
4141 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004142 if (print)
4143 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004144 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004145 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4146 if (print)
4147 _print_next_block(par_num++, "CCM");
4148 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004149 }
4150
4151 /* Clear the bit */
4152 sig &= ~cur_bit;
4153 }
4154 }
4155
4156 return par_num;
4157}
4158
Eric Dumazet1191cb82012-04-27 21:39:21 +00004159static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4160 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004161{
4162 int i = 0;
4163 u32 cur_bit = 0;
4164 for (i = 0; sig; i++) {
4165 cur_bit = ((u32)0x1 << i);
4166 if (sig & cur_bit) {
4167 switch (cur_bit) {
4168 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004169 if (print)
4170 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004171 break;
4172 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004173 if (print)
4174 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004175 break;
4176 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004177 if (print)
4178 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004179 "PXPPCICLOCKCLIENT");
4180 break;
4181 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004182 if (print)
4183 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004184 break;
4185 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004186 if (print)
4187 _print_next_block(par_num++, "CDU");
4188 break;
4189 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4190 if (print)
4191 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004192 break;
4193 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004194 if (print)
4195 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004196 break;
4197 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004198 if (print)
4199 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004200 break;
4201 }
4202
4203 /* Clear the bit */
4204 sig &= ~cur_bit;
4205 }
4206 }
4207
4208 return par_num;
4209}
4210
Eric Dumazet1191cb82012-04-27 21:39:21 +00004211static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4212 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004213{
4214 int i = 0;
4215 u32 cur_bit = 0;
4216 for (i = 0; sig; i++) {
4217 cur_bit = ((u32)0x1 << i);
4218 if (sig & cur_bit) {
4219 switch (cur_bit) {
4220 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004221 if (print)
4222 _print_next_block(par_num++, "MCP ROM");
4223 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004224 break;
4225 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004226 if (print)
4227 _print_next_block(par_num++,
4228 "MCP UMP RX");
4229 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004230 break;
4231 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004232 if (print)
4233 _print_next_block(par_num++,
4234 "MCP UMP TX");
4235 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004236 break;
4237 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004238 if (print)
4239 _print_next_block(par_num++,
4240 "MCP SCPAD");
4241 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004242 break;
4243 }
4244
4245 /* Clear the bit */
4246 sig &= ~cur_bit;
4247 }
4248 }
4249
4250 return par_num;
4251}
4252
Eric Dumazet1191cb82012-04-27 21:39:21 +00004253static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4254 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004255{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004256 int i = 0;
4257 u32 cur_bit = 0;
4258 for (i = 0; sig; i++) {
4259 cur_bit = ((u32)0x1 << i);
4260 if (sig & cur_bit) {
4261 switch (cur_bit) {
4262 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4263 if (print)
4264 _print_next_block(par_num++, "PGLUE_B");
4265 break;
4266 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4267 if (print)
4268 _print_next_block(par_num++, "ATC");
4269 break;
4270 }
4271
4272 /* Clear the bit */
4273 sig &= ~cur_bit;
4274 }
4275 }
4276
4277 return par_num;
4278}
4279
Eric Dumazet1191cb82012-04-27 21:39:21 +00004280static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4281 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004282{
4283 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4284 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4285 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4286 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4287 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004288 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004289 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4290 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004291 sig[0] & HW_PRTY_ASSERT_SET_0,
4292 sig[1] & HW_PRTY_ASSERT_SET_1,
4293 sig[2] & HW_PRTY_ASSERT_SET_2,
4294 sig[3] & HW_PRTY_ASSERT_SET_3,
4295 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004296 if (print)
4297 netdev_err(bp->dev,
4298 "Parity errors detected in blocks: ");
4299 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004300 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004301 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004302 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004303 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004304 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004305 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004306 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4307 par_num = bnx2x_check_blocks_with_parity4(
4308 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4309
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004310 if (print)
4311 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004312
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004313 return true;
4314 } else
4315 return false;
4316}
4317
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004318/**
4319 * bnx2x_chk_parity_attn - checks for parity attentions.
4320 *
4321 * @bp: driver handle
4322 * @global: true if there was a global attention
4323 * @print: show parity attention in syslog
4324 */
4325bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004326{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004327 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004328 int port = BP_PORT(bp);
4329
4330 attn.sig[0] = REG_RD(bp,
4331 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4332 port*4);
4333 attn.sig[1] = REG_RD(bp,
4334 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4335 port*4);
4336 attn.sig[2] = REG_RD(bp,
4337 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4338 port*4);
4339 attn.sig[3] = REG_RD(bp,
4340 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4341 port*4);
4342
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004343 if (!CHIP_IS_E1x(bp))
4344 attn.sig[4] = REG_RD(bp,
4345 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4346 port*4);
4347
4348 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004349}
4350
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004351
Eric Dumazet1191cb82012-04-27 21:39:21 +00004352static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004353{
4354 u32 val;
4355 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4356
4357 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4358 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4359 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004360 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004361 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004362 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004363 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004364 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004365 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004366 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004367 if (val &
4368 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004369 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004370 if (val &
4371 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004372 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004373 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004374 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004375 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004376 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004377 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004378 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004379 }
4380 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4381 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4382 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4383 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4384 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4385 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004386 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004387 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004388 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004389 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004390 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004391 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4392 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4393 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004394 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004395 }
4396
4397 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4398 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4399 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4400 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4401 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4402 }
4403
4404}
4405
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004406static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4407{
4408 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004409 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004410 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004411 u32 reg_addr;
4412 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004413 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004414 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004415
4416 /* need to take HW lock because MCP or other port might also
4417 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004418 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004419
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004420 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4421#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004422 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004423 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004424 /* Disable HW interrupts */
4425 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004426 /* In case of parity errors don't handle attentions so that
4427 * other function would "see" parity errors.
4428 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004429#else
4430 bnx2x_panic();
4431#endif
4432 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004433 return;
4434 }
4435
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004436 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4437 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4438 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4439 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004440 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004441 attn.sig[4] =
4442 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4443 else
4444 attn.sig[4] = 0;
4445
4446 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4447 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004448
4449 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4450 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004451 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004452
Merav Sicron51c1a582012-03-18 10:33:38 +00004453 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004454 index,
4455 group_mask->sig[0], group_mask->sig[1],
4456 group_mask->sig[2], group_mask->sig[3],
4457 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004458
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004459 bnx2x_attn_int_deasserted4(bp,
4460 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004461 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004462 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004463 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004464 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004465 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004466 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004467 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004468 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004469 }
4470 }
4471
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004472 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004473
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004474 if (bp->common.int_block == INT_BLOCK_HC)
4475 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4476 COMMAND_REG_ATTN_BITS_CLR);
4477 else
4478 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004479
4480 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004481 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4482 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004483 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004484
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004485 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004486 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004487
4488 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4489 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4490
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004491 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4492 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004493
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004494 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4495 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004496 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004497 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4498
4499 REG_WR(bp, reg_addr, aeu_mask);
4500 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004501
4502 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4503 bp->attn_state &= ~deasserted;
4504 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4505}
4506
4507static void bnx2x_attn_int(struct bnx2x *bp)
4508{
4509 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004510 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4511 attn_bits);
4512 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4513 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004514 u32 attn_state = bp->attn_state;
4515
4516 /* look for changed bits */
4517 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4518 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4519
4520 DP(NETIF_MSG_HW,
4521 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4522 attn_bits, attn_ack, asserted, deasserted);
4523
4524 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004525 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004526
4527 /* handle bits that were raised */
4528 if (asserted)
4529 bnx2x_attn_int_asserted(bp, asserted);
4530
4531 if (deasserted)
4532 bnx2x_attn_int_deasserted(bp, deasserted);
4533}
4534
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004535void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4536 u16 index, u8 op, u8 update)
4537{
4538 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4539
4540 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4541 igu_addr);
4542}
4543
Eric Dumazet1191cb82012-04-27 21:39:21 +00004544static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004545{
4546 /* No memory barriers */
4547 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4548 mmiowb(); /* keep prod updates ordered */
4549}
4550
4551#ifdef BCM_CNIC
4552static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4553 union event_ring_elem *elem)
4554{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004555 u8 err = elem->message.error;
4556
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004557 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004558 (cid < bp->cnic_eth_dev.starting_cid &&
4559 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004560 return 1;
4561
4562 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4563
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004564 if (unlikely(err)) {
4565
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004566 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4567 cid);
4568 bnx2x_panic_dump(bp);
4569 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004570 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004571 return 0;
4572}
4573#endif
4574
Eric Dumazet1191cb82012-04-27 21:39:21 +00004575static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004576{
4577 struct bnx2x_mcast_ramrod_params rparam;
4578 int rc;
4579
4580 memset(&rparam, 0, sizeof(rparam));
4581
4582 rparam.mcast_obj = &bp->mcast_obj;
4583
4584 netif_addr_lock_bh(bp->dev);
4585
4586 /* Clear pending state for the last command */
4587 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4588
4589 /* If there are pending mcast commands - send them */
4590 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4591 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4592 if (rc < 0)
4593 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4594 rc);
4595 }
4596
4597 netif_addr_unlock_bh(bp->dev);
4598}
4599
Eric Dumazet1191cb82012-04-27 21:39:21 +00004600static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4601 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004602{
4603 unsigned long ramrod_flags = 0;
4604 int rc = 0;
4605 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4606 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4607
4608 /* Always push next commands out, don't wait here */
4609 __set_bit(RAMROD_CONT, &ramrod_flags);
4610
4611 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4612 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004613 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004614#ifdef BCM_CNIC
4615 if (cid == BNX2X_ISCSI_ETH_CID)
4616 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4617 else
4618#endif
4619 vlan_mac_obj = &bp->fp[cid].mac_obj;
4620
4621 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004622 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004623 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004624 /* This is only relevant for 57710 where multicast MACs are
4625 * configured as unicast MACs using the same ramrod.
4626 */
4627 bnx2x_handle_mcast_eqe(bp);
4628 return;
4629 default:
4630 BNX2X_ERR("Unsupported classification command: %d\n",
4631 elem->message.data.eth_event.echo);
4632 return;
4633 }
4634
4635 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4636
4637 if (rc < 0)
4638 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4639 else if (rc > 0)
4640 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4641
4642}
4643
4644#ifdef BCM_CNIC
4645static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
4646#endif
4647
Eric Dumazet1191cb82012-04-27 21:39:21 +00004648static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004649{
4650 netif_addr_lock_bh(bp->dev);
4651
4652 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4653
4654 /* Send rx_mode command again if was requested */
4655 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4656 bnx2x_set_storm_rx_mode(bp);
4657#ifdef BCM_CNIC
4658 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4659 &bp->sp_state))
4660 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4661 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4662 &bp->sp_state))
4663 bnx2x_set_iscsi_eth_rx_mode(bp, false);
4664#endif
4665
4666 netif_addr_unlock_bh(bp->dev);
4667}
4668
Eric Dumazet1191cb82012-04-27 21:39:21 +00004669static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004670 union event_ring_elem *elem)
4671{
4672 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4673 DP(BNX2X_MSG_SP,
4674 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4675 elem->message.data.vif_list_event.func_bit_map);
4676 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4677 elem->message.data.vif_list_event.func_bit_map);
4678 } else if (elem->message.data.vif_list_event.echo ==
4679 VIF_LIST_RULE_SET) {
4680 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4681 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4682 }
4683}
4684
4685/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004686static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004687{
4688 int q, rc;
4689 struct bnx2x_fastpath *fp;
4690 struct bnx2x_queue_state_params queue_params = {NULL};
4691 struct bnx2x_queue_update_params *q_update_params =
4692 &queue_params.params.update;
4693
4694 /* Send Q update command with afex vlan removal values for all Qs */
4695 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4696
4697 /* set silent vlan removal values according to vlan mode */
4698 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4699 &q_update_params->update_flags);
4700 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4701 &q_update_params->update_flags);
4702 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4703
4704 /* in access mode mark mask and value are 0 to strip all vlans */
4705 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4706 q_update_params->silent_removal_value = 0;
4707 q_update_params->silent_removal_mask = 0;
4708 } else {
4709 q_update_params->silent_removal_value =
4710 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4711 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4712 }
4713
4714 for_each_eth_queue(bp, q) {
4715 /* Set the appropriate Queue object */
4716 fp = &bp->fp[q];
4717 queue_params.q_obj = &fp->q_obj;
4718
4719 /* send the ramrod */
4720 rc = bnx2x_queue_state_change(bp, &queue_params);
4721 if (rc < 0)
4722 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4723 q);
4724 }
4725
4726#ifdef BCM_CNIC
4727 if (!NO_FCOE(bp)) {
4728 fp = &bp->fp[FCOE_IDX];
4729 queue_params.q_obj = &fp->q_obj;
4730
4731 /* clear pending completion bit */
4732 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4733
4734 /* mark latest Q bit */
4735 smp_mb__before_clear_bit();
4736 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4737 smp_mb__after_clear_bit();
4738
4739 /* send Q update ramrod for FCoE Q */
4740 rc = bnx2x_queue_state_change(bp, &queue_params);
4741 if (rc < 0)
4742 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4743 q);
4744 } else {
4745 /* If no FCoE ring - ACK MCP now */
4746 bnx2x_link_report(bp);
4747 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4748 }
4749#else
4750 /* If no FCoE ring - ACK MCP now */
4751 bnx2x_link_report(bp);
4752 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4753#endif /* BCM_CNIC */
4754}
4755
Eric Dumazet1191cb82012-04-27 21:39:21 +00004756static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004757 struct bnx2x *bp, u32 cid)
4758{
Joe Perches94f05b02011-08-14 12:16:20 +00004759 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004760#ifdef BCM_CNIC
4761 if (cid == BNX2X_FCOE_ETH_CID)
4762 return &bnx2x_fcoe(bp, q_obj);
4763 else
4764#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +00004765 return &bnx2x_fp(bp, CID_TO_FP(cid), q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004766}
4767
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004768static void bnx2x_eq_int(struct bnx2x *bp)
4769{
4770 u16 hw_cons, sw_cons, sw_prod;
4771 union event_ring_elem *elem;
4772 u32 cid;
4773 u8 opcode;
4774 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004775 struct bnx2x_queue_sp_obj *q_obj;
4776 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4777 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004778
4779 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4780
4781 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4782 * when we get the the next-page we nned to adjust so the loop
4783 * condition below will be met. The next element is the size of a
4784 * regular element and hence incrementing by 1
4785 */
4786 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4787 hw_cons++;
4788
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004789 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004790 * specific bp, thus there is no need in "paired" read memory
4791 * barrier here.
4792 */
4793 sw_cons = bp->eq_cons;
4794 sw_prod = bp->eq_prod;
4795
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004796 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004797 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004798
4799 for (; sw_cons != hw_cons;
4800 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4801
4802
4803 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4804
4805 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4806 opcode = elem->message.opcode;
4807
4808
4809 /* handle eq element */
4810 switch (opcode) {
4811 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00004812 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
4813 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004814 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004815 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004816 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004817
4818 case EVENT_RING_OPCODE_CFC_DEL:
4819 /* handle according to cid range */
4820 /*
4821 * we may want to verify here that the bp state is
4822 * HALTING
4823 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004824 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004825 "got delete ramrod for MULTI[%d]\n", cid);
4826#ifdef BCM_CNIC
4827 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
4828 goto next_spqe;
4829#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004830 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4831
4832 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4833 break;
4834
4835
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004836
4837 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004838
4839 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004840 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004841 if (f_obj->complete_cmd(bp, f_obj,
4842 BNX2X_F_CMD_TX_STOP))
4843 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004844 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4845 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004846
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004847 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004848 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004849 if (f_obj->complete_cmd(bp, f_obj,
4850 BNX2X_F_CMD_TX_START))
4851 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004852 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4853 goto next_spqe;
Barak Witkowskia3348722012-04-23 03:04:46 +00004854 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
4855 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
4856 "AFEX: ramrod completed FUNCTION_UPDATE\n");
4857 f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_AFEX_UPDATE);
4858
4859 /* We will perform the Queues update from sp_rtnl task
4860 * as all Queue SP operations should run under
4861 * rtnl_lock.
4862 */
4863 smp_mb__before_clear_bit();
4864 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
4865 &bp->sp_rtnl_state);
4866 smp_mb__after_clear_bit();
4867
4868 schedule_delayed_work(&bp->sp_rtnl_task, 0);
4869 goto next_spqe;
4870
4871 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
4872 f_obj->complete_cmd(bp, f_obj,
4873 BNX2X_F_CMD_AFEX_VIFLISTS);
4874 bnx2x_after_afex_vif_lists(bp, elem);
4875 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004876 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00004877 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4878 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004879 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4880 break;
4881
4882 goto next_spqe;
4883
4884 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00004885 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4886 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004887 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4888 break;
4889
4890 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004891 }
4892
4893 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004894 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4895 BNX2X_STATE_OPEN):
4896 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004897 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004898 cid = elem->message.data.eth_event.echo &
4899 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004900 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004901 cid);
4902 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004903 break;
4904
4905 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4906 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004907 case (EVENT_RING_OPCODE_SET_MAC |
4908 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004909 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4910 BNX2X_STATE_OPEN):
4911 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4912 BNX2X_STATE_DIAG):
4913 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4914 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004915 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004916 bnx2x_handle_classification_eqe(bp, elem);
4917 break;
4918
4919 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4920 BNX2X_STATE_OPEN):
4921 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4922 BNX2X_STATE_DIAG):
4923 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4924 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004925 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004926 bnx2x_handle_mcast_eqe(bp);
4927 break;
4928
4929 case (EVENT_RING_OPCODE_FILTERS_RULES |
4930 BNX2X_STATE_OPEN):
4931 case (EVENT_RING_OPCODE_FILTERS_RULES |
4932 BNX2X_STATE_DIAG):
4933 case (EVENT_RING_OPCODE_FILTERS_RULES |
4934 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004935 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004936 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004937 break;
4938 default:
4939 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004940 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4941 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004942 }
4943next_spqe:
4944 spqe_cnt++;
4945 } /* for */
4946
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004947 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004948 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004949
4950 bp->eq_cons = sw_cons;
4951 bp->eq_prod = sw_prod;
4952 /* Make sure that above mem writes were issued towards the memory */
4953 smp_wmb();
4954
4955 /* update producer */
4956 bnx2x_update_eq_prod(bp, bp->eq_prod);
4957}
4958
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004959static void bnx2x_sp_task(struct work_struct *work)
4960{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004961 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004962 u16 status;
4963
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004964 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004965/* if (status == 0) */
4966/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004967
Merav Sicron51c1a582012-03-18 10:33:38 +00004968 DP(BNX2X_MSG_SP, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004969
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004970 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004971 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004972 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004973 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004974 }
4975
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004976 /* SP events: STAT_QUERY and others */
4977 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004978#ifdef BCM_CNIC
4979 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004980
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004981 if ((!NO_FCOE(bp)) &&
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004982 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
4983 /*
4984 * Prevent local bottom-halves from running as
4985 * we are going to change the local NAPI list.
4986 */
4987 local_bh_disable();
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004988 napi_schedule(&bnx2x_fcoe(bp, napi));
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004989 local_bh_enable();
4990 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004991#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004992 /* Handle EQ completions */
4993 bnx2x_eq_int(bp);
4994
4995 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
4996 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
4997
4998 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004999 }
5000
5001 if (unlikely(status))
Merav Sicron51c1a582012-03-18 10:33:38 +00005002 DP(BNX2X_MSG_SP, "got an unknown interrupt! (status 0x%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005003 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005004
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005005 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5006 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Barak Witkowskia3348722012-04-23 03:04:46 +00005007
5008 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5009 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5010 &bp->sp_state)) {
5011 bnx2x_link_report(bp);
5012 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5013 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005014}
5015
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005016irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005017{
5018 struct net_device *dev = dev_instance;
5019 struct bnx2x *bp = netdev_priv(dev);
5020
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005021 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5022 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005023
5024#ifdef BNX2X_STOP_ON_ERROR
5025 if (unlikely(bp->panic))
5026 return IRQ_HANDLED;
5027#endif
5028
Michael Chan993ac7b2009-10-10 13:46:56 +00005029#ifdef BCM_CNIC
5030 {
5031 struct cnic_ops *c_ops;
5032
5033 rcu_read_lock();
5034 c_ops = rcu_dereference(bp->cnic_ops);
5035 if (c_ops)
5036 c_ops->cnic_handler(bp->cnic_data, NULL);
5037 rcu_read_unlock();
5038 }
5039#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005040 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005041
5042 return IRQ_HANDLED;
5043}
5044
5045/* end of slow path */
5046
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005047
5048void bnx2x_drv_pulse(struct bnx2x *bp)
5049{
5050 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5051 bp->fw_drv_pulse_wr_seq);
5052}
5053
5054
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005055static void bnx2x_timer(unsigned long data)
5056{
5057 struct bnx2x *bp = (struct bnx2x *) data;
5058
5059 if (!netif_running(bp->dev))
5060 return;
5061
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005062 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005063 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005064 u32 drv_pulse;
5065 u32 mcp_pulse;
5066
5067 ++bp->fw_drv_pulse_wr_seq;
5068 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5069 /* TBD - add SYSTEM_TIME */
5070 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005071 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005072
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005073 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005074 MCP_PULSE_SEQ_MASK);
5075 /* The delta between driver pulse and mcp response
5076 * should be 1 (before mcp response) or 0 (after mcp response)
5077 */
5078 if ((drv_pulse != mcp_pulse) &&
5079 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5080 /* someone lost a heartbeat... */
5081 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5082 drv_pulse, mcp_pulse);
5083 }
5084 }
5085
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005086 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005087 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005088
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005089 mod_timer(&bp->timer, jiffies + bp->current_interval);
5090}
5091
5092/* end of Statistics */
5093
5094/* nic init */
5095
5096/*
5097 * nic init service functions
5098 */
5099
Eric Dumazet1191cb82012-04-27 21:39:21 +00005100static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005101{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005102 u32 i;
5103 if (!(len%4) && !(addr%4))
5104 for (i = 0; i < len; i += 4)
5105 REG_WR(bp, addr + i, fill);
5106 else
5107 for (i = 0; i < len; i++)
5108 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005109
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005110}
5111
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005112/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005113static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5114 int fw_sb_id,
5115 u32 *sb_data_p,
5116 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005117{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005118 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005119 for (index = 0; index < data_size; index++)
5120 REG_WR(bp, BAR_CSTRORM_INTMEM +
5121 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5122 sizeof(u32)*index,
5123 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005124}
5125
Eric Dumazet1191cb82012-04-27 21:39:21 +00005126static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005127{
5128 u32 *sb_data_p;
5129 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005130 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005131 struct hc_status_block_data_e1x sb_data_e1x;
5132
5133 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005134 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005135 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005136 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005137 sb_data_e2.common.p_func.vf_valid = false;
5138 sb_data_p = (u32 *)&sb_data_e2;
5139 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5140 } else {
5141 memset(&sb_data_e1x, 0,
5142 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005143 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005144 sb_data_e1x.common.p_func.vf_valid = false;
5145 sb_data_p = (u32 *)&sb_data_e1x;
5146 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5147 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005148 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5149
5150 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5151 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5152 CSTORM_STATUS_BLOCK_SIZE);
5153 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5154 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5155 CSTORM_SYNC_BLOCK_SIZE);
5156}
5157
5158/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005159static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005160 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005161{
5162 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005163 int i;
5164 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5165 REG_WR(bp, BAR_CSTRORM_INTMEM +
5166 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5167 i*sizeof(u32),
5168 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005169}
5170
Eric Dumazet1191cb82012-04-27 21:39:21 +00005171static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005172{
5173 int func = BP_FUNC(bp);
5174 struct hc_sp_status_block_data sp_sb_data;
5175 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5176
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005177 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005178 sp_sb_data.p_func.vf_valid = false;
5179
5180 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5181
5182 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5183 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5184 CSTORM_SP_STATUS_BLOCK_SIZE);
5185 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5186 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5187 CSTORM_SP_SYNC_BLOCK_SIZE);
5188
5189}
5190
5191
Eric Dumazet1191cb82012-04-27 21:39:21 +00005192static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005193 int igu_sb_id, int igu_seg_id)
5194{
5195 hc_sm->igu_sb_id = igu_sb_id;
5196 hc_sm->igu_seg_id = igu_seg_id;
5197 hc_sm->timer_value = 0xFF;
5198 hc_sm->time_to_expire = 0xFFFFFFFF;
5199}
5200
David S. Miller8decf862011-09-22 03:23:13 -04005201
5202/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005203static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005204{
5205 /* zero out state machine indices */
5206 /* rx indices */
5207 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5208
5209 /* tx indices */
5210 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5211 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5212 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5213 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5214
5215 /* map indices */
5216 /* rx indices */
5217 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5218 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5219
5220 /* tx indices */
5221 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5222 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5223 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5224 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5225 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5226 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5227 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5228 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5229}
5230
stephen hemminger8d962862010-10-21 07:50:56 +00005231static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005232 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5233{
5234 int igu_seg_id;
5235
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005236 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005237 struct hc_status_block_data_e1x sb_data_e1x;
5238 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005239 int data_size;
5240 u32 *sb_data_p;
5241
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005242 if (CHIP_INT_MODE_IS_BC(bp))
5243 igu_seg_id = HC_SEG_ACCESS_NORM;
5244 else
5245 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005246
5247 bnx2x_zero_fp_sb(bp, fw_sb_id);
5248
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005249 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005250 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005251 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005252 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5253 sb_data_e2.common.p_func.vf_id = vfid;
5254 sb_data_e2.common.p_func.vf_valid = vf_valid;
5255 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5256 sb_data_e2.common.same_igu_sb_1b = true;
5257 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5258 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5259 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005260 sb_data_p = (u32 *)&sb_data_e2;
5261 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005262 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005263 } else {
5264 memset(&sb_data_e1x, 0,
5265 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005266 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005267 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5268 sb_data_e1x.common.p_func.vf_id = 0xff;
5269 sb_data_e1x.common.p_func.vf_valid = false;
5270 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5271 sb_data_e1x.common.same_igu_sb_1b = true;
5272 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5273 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5274 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005275 sb_data_p = (u32 *)&sb_data_e1x;
5276 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005277 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005278 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005279
5280 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5281 igu_sb_id, igu_seg_id);
5282 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5283 igu_sb_id, igu_seg_id);
5284
Merav Sicron51c1a582012-03-18 10:33:38 +00005285 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005286
5287 /* write indecies to HW */
5288 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5289}
5290
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005291static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005292 u16 tx_usec, u16 rx_usec)
5293{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005294 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005295 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005296 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5297 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5298 tx_usec);
5299 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5300 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5301 tx_usec);
5302 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5303 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5304 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005305}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005306
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005307static void bnx2x_init_def_sb(struct bnx2x *bp)
5308{
5309 struct host_sp_status_block *def_sb = bp->def_status_blk;
5310 dma_addr_t mapping = bp->def_status_blk_mapping;
5311 int igu_sp_sb_index;
5312 int igu_seg_id;
5313 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005314 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005315 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005316 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005317 int index;
5318 struct hc_sp_status_block_data sp_sb_data;
5319 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5320
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005321 if (CHIP_INT_MODE_IS_BC(bp)) {
5322 igu_sp_sb_index = DEF_SB_IGU_ID;
5323 igu_seg_id = HC_SEG_ACCESS_DEF;
5324 } else {
5325 igu_sp_sb_index = bp->igu_dsb_id;
5326 igu_seg_id = IGU_SEG_ACCESS_DEF;
5327 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005328
5329 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005330 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005331 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005332 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005333
Eliezer Tamir49d66772008-02-28 11:53:13 -08005334 bp->attn_state = 0;
5335
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005336 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5337 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005338 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5339 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005340 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005341 int sindex;
5342 /* take care of sig[0]..sig[4] */
5343 for (sindex = 0; sindex < 4; sindex++)
5344 bp->attn_group[index].sig[sindex] =
5345 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005346
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005347 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005348 /*
5349 * enable5 is separate from the rest of the registers,
5350 * and therefore the address skip is 4
5351 * and not 16 between the different groups
5352 */
5353 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005354 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005355 else
5356 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005357 }
5358
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005359 if (bp->common.int_block == INT_BLOCK_HC) {
5360 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5361 HC_REG_ATTN_MSG0_ADDR_L);
5362
5363 REG_WR(bp, reg_offset, U64_LO(section));
5364 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005365 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005366 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5367 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5368 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005369
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005370 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5371 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005372
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005373 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005374
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005375 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005376 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5377 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5378 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5379 sp_sb_data.igu_seg_id = igu_seg_id;
5380 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005381 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005382 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005383
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005384 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005385
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005386 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005387}
5388
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005389void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005390{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005391 int i;
5392
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005393 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005394 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005395 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005396}
5397
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005398static void bnx2x_init_sp_ring(struct bnx2x *bp)
5399{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005400 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005401 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005402
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005403 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005404 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5405 bp->spq_prod_bd = bp->spq;
5406 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005407}
5408
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005409static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005410{
5411 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005412 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5413 union event_ring_elem *elem =
5414 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005415
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005416 elem->next_page.addr.hi =
5417 cpu_to_le32(U64_HI(bp->eq_mapping +
5418 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5419 elem->next_page.addr.lo =
5420 cpu_to_le32(U64_LO(bp->eq_mapping +
5421 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005422 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005423 bp->eq_cons = 0;
5424 bp->eq_prod = NUM_EQ_DESC;
5425 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005426 /* we want a warning message before it gets rought... */
5427 atomic_set(&bp->eq_spq_left,
5428 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005429}
5430
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005431
5432/* called with netif_addr_lock_bh() */
5433void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5434 unsigned long rx_mode_flags,
5435 unsigned long rx_accept_flags,
5436 unsigned long tx_accept_flags,
5437 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005438{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005439 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5440 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005441
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005442 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005443
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005444 /* Prepare ramrod parameters */
5445 ramrod_param.cid = 0;
5446 ramrod_param.cl_id = cl_id;
5447 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5448 ramrod_param.func_id = BP_FUNC(bp);
5449
5450 ramrod_param.pstate = &bp->sp_state;
5451 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5452
5453 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5454 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5455
5456 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5457
5458 ramrod_param.ramrod_flags = ramrod_flags;
5459 ramrod_param.rx_mode_flags = rx_mode_flags;
5460
5461 ramrod_param.rx_accept_flags = rx_accept_flags;
5462 ramrod_param.tx_accept_flags = tx_accept_flags;
5463
5464 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5465 if (rc < 0) {
5466 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5467 return;
5468 }
5469}
5470
5471/* called with netif_addr_lock_bh() */
5472void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5473{
5474 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5475 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5476
5477#ifdef BCM_CNIC
5478 if (!NO_FCOE(bp))
5479
5480 /* Configure rx_mode of FCoE Queue */
5481 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5482#endif
5483
5484 switch (bp->rx_mode) {
5485 case BNX2X_RX_MODE_NONE:
5486 /*
5487 * 'drop all' supersedes any accept flags that may have been
5488 * passed to the function.
5489 */
5490 break;
5491 case BNX2X_RX_MODE_NORMAL:
5492 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5493 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5494 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5495
5496 /* internal switching mode */
5497 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5498 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5499 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5500
5501 break;
5502 case BNX2X_RX_MODE_ALLMULTI:
5503 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5504 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5505 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5506
5507 /* internal switching mode */
5508 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5509 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5510 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5511
5512 break;
5513 case BNX2X_RX_MODE_PROMISC:
5514 /* According to deffinition of SI mode, iface in promisc mode
5515 * should receive matched and unmatched (in resolution of port)
5516 * unicast packets.
5517 */
5518 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5519 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5520 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5521 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5522
5523 /* internal switching mode */
5524 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5525 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5526
5527 if (IS_MF_SI(bp))
5528 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5529 else
5530 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5531
5532 break;
5533 default:
5534 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5535 return;
5536 }
5537
5538 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5539 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5540 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5541 }
5542
5543 __set_bit(RAMROD_RX, &ramrod_flags);
5544 __set_bit(RAMROD_TX, &ramrod_flags);
5545
5546 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5547 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005548}
5549
Eilon Greenstein471de712008-08-13 15:49:35 -07005550static void bnx2x_init_internal_common(struct bnx2x *bp)
5551{
5552 int i;
5553
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005554 if (IS_MF_SI(bp))
5555 /*
5556 * In switch independent mode, the TSTORM needs to accept
5557 * packets that failed classification, since approximate match
5558 * mac addresses aren't written to NIG LLH
5559 */
5560 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5561 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005562 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5563 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5564 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005565
Eilon Greenstein471de712008-08-13 15:49:35 -07005566 /* Zero this manually as its initialization is
5567 currently missing in the initTool */
5568 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5569 REG_WR(bp, BAR_USTRORM_INTMEM +
5570 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005571 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005572 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5573 CHIP_INT_MODE_IS_BC(bp) ?
5574 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5575 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005576}
5577
Eilon Greenstein471de712008-08-13 15:49:35 -07005578static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5579{
5580 switch (load_code) {
5581 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005582 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005583 bnx2x_init_internal_common(bp);
5584 /* no break */
5585
5586 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005587 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005588 /* no break */
5589
5590 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005591 /* internal memory per function is
5592 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005593 break;
5594
5595 default:
5596 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5597 break;
5598 }
5599}
5600
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005601static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5602{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005603 return fp->bp->igu_base_sb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005604}
5605
5606static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5607{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005608 return fp->bp->base_fw_ndsb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005609}
5610
Eric Dumazet1191cb82012-04-27 21:39:21 +00005611static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005612{
5613 if (CHIP_IS_E1x(fp->bp))
5614 return BP_L_ID(fp->bp) + fp->index;
5615 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5616 return bnx2x_fp_igu_sb_id(fp);
5617}
5618
Ariel Elior6383c0b2011-07-14 08:31:57 +00005619static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005620{
5621 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005622 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005623 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005624 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005625 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005626 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005627 fp->cl_id = bnx2x_fp_cl_id(fp);
5628 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5629 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005630 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005631 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5632
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005633 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005634 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005635
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005636 /* Setup SB indicies */
5637 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005638
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005639 /* Configure Queue State object */
5640 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5641 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005642
5643 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5644
5645 /* init tx data */
5646 for_each_cos_in_tx_queue(fp, cos) {
5647 bnx2x_init_txdata(bp, &fp->txdata[cos],
5648 CID_COS_TO_TX_ONLY_CID(fp->cid, cos),
5649 FP_COS_TO_TXQ(fp, cos),
5650 BNX2X_TX_SB_INDEX_BASE + cos);
5651 cids[cos] = fp->txdata[cos].cid;
5652 }
5653
5654 bnx2x_init_queue_obj(bp, &fp->q_obj, fp->cl_id, cids, fp->max_cos,
5655 BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
5656 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005657
5658 /**
5659 * Configure classification DBs: Always enable Tx switching
5660 */
5661 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5662
Merav Sicron51c1a582012-03-18 10:33:38 +00005663 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005664 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005665 fp->igu_sb_id);
5666 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5667 fp->fw_sb_id, fp->igu_sb_id);
5668
5669 bnx2x_update_fpsb_idx(fp);
5670}
5671
Eric Dumazet1191cb82012-04-27 21:39:21 +00005672static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5673{
5674 int i;
5675
5676 for (i = 1; i <= NUM_TX_RINGS; i++) {
5677 struct eth_tx_next_bd *tx_next_bd =
5678 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5679
5680 tx_next_bd->addr_hi =
5681 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5682 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5683 tx_next_bd->addr_lo =
5684 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5685 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5686 }
5687
5688 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5689 txdata->tx_db.data.zero_fill1 = 0;
5690 txdata->tx_db.data.prod = 0;
5691
5692 txdata->tx_pkt_prod = 0;
5693 txdata->tx_pkt_cons = 0;
5694 txdata->tx_bd_prod = 0;
5695 txdata->tx_bd_cons = 0;
5696 txdata->tx_pkt = 0;
5697}
5698
5699static void bnx2x_init_tx_rings(struct bnx2x *bp)
5700{
5701 int i;
5702 u8 cos;
5703
5704 for_each_tx_queue(bp, i)
5705 for_each_cos_in_tx_queue(&bp->fp[i], cos)
5706 bnx2x_init_tx_ring_one(&bp->fp[i].txdata[cos]);
5707}
5708
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005709void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005710{
5711 int i;
5712
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005713 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005714 bnx2x_init_eth_fp(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00005715#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005716 if (!NO_FCOE(bp))
5717 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005718
5719 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5720 BNX2X_VF_ID_INVALID, false,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005721 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005722
Michael Chan37b091b2009-10-10 13:46:55 +00005723#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005724
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005725 /* Initialize MOD_ABS interrupts */
5726 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5727 bp->common.shmem_base, bp->common.shmem2_base,
5728 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005729 /* ensure status block indices were read */
5730 rmb();
5731
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005732 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005733 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005734 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005735 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005736 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005737 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005738 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005739 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005740 bnx2x_stats_init(bp);
5741
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005742 /* flush all before enabling interrupts */
5743 mb();
5744 mmiowb();
5745
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005746 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005747
5748 /* Check for SPIO5 */
5749 bnx2x_attn_int_deasserted0(bp,
5750 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5751 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005752}
5753
5754/* end of nic init */
5755
5756/*
5757 * gzip service functions
5758 */
5759
5760static int bnx2x_gunzip_init(struct bnx2x *bp)
5761{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005762 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5763 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005764 if (bp->gunzip_buf == NULL)
5765 goto gunzip_nomem1;
5766
5767 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5768 if (bp->strm == NULL)
5769 goto gunzip_nomem2;
5770
David S. Miller7ab24bf2011-06-29 05:48:41 -07005771 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005772 if (bp->strm->workspace == NULL)
5773 goto gunzip_nomem3;
5774
5775 return 0;
5776
5777gunzip_nomem3:
5778 kfree(bp->strm);
5779 bp->strm = NULL;
5780
5781gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005782 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5783 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005784 bp->gunzip_buf = NULL;
5785
5786gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00005787 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005788 return -ENOMEM;
5789}
5790
5791static void bnx2x_gunzip_end(struct bnx2x *bp)
5792{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005793 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07005794 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005795 kfree(bp->strm);
5796 bp->strm = NULL;
5797 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005798
5799 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005800 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5801 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005802 bp->gunzip_buf = NULL;
5803 }
5804}
5805
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005806static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005807{
5808 int n, rc;
5809
5810 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005811 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5812 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005813 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005814 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005815
5816 n = 10;
5817
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005818#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005819
5820 if (zbuf[3] & FNAME)
5821 while ((zbuf[n++] != 0) && (n < len));
5822
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005823 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005824 bp->strm->avail_in = len - n;
5825 bp->strm->next_out = bp->gunzip_buf;
5826 bp->strm->avail_out = FW_BUF_SIZE;
5827
5828 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5829 if (rc != Z_OK)
5830 return rc;
5831
5832 rc = zlib_inflate(bp->strm, Z_FINISH);
5833 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005834 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5835 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005836
5837 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5838 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00005839 netdev_err(bp->dev,
5840 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005841 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005842 bp->gunzip_outlen >>= 2;
5843
5844 zlib_inflateEnd(bp->strm);
5845
5846 if (rc == Z_STREAM_END)
5847 return 0;
5848
5849 return rc;
5850}
5851
5852/* nic load/unload */
5853
5854/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005855 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005856 */
5857
5858/* send a NIG loopback debug packet */
5859static void bnx2x_lb_pckt(struct bnx2x *bp)
5860{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005861 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005862
5863 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005864 wb_write[0] = 0x55555555;
5865 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005866 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005867 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005868
5869 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005870 wb_write[0] = 0x09000000;
5871 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005872 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005873 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005874}
5875
5876/* some of the internal memories
5877 * are not directly readable from the driver
5878 * to test them we send debug packets
5879 */
5880static int bnx2x_int_mem_test(struct bnx2x *bp)
5881{
5882 int factor;
5883 int count, i;
5884 u32 val = 0;
5885
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005886 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005887 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005888 else if (CHIP_REV_IS_EMUL(bp))
5889 factor = 200;
5890 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005891 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005892
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005893 /* Disable inputs of parser neighbor blocks */
5894 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5895 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5896 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005897 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005898
5899 /* Write 0 to parser credits for CFC search request */
5900 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5901
5902 /* send Ethernet packet */
5903 bnx2x_lb_pckt(bp);
5904
5905 /* TODO do i reset NIG statistic? */
5906 /* Wait until NIG register shows 1 packet of size 0x10 */
5907 count = 1000 * factor;
5908 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005909
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005910 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5911 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005912 if (val == 0x10)
5913 break;
5914
5915 msleep(10);
5916 count--;
5917 }
5918 if (val != 0x10) {
5919 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5920 return -1;
5921 }
5922
5923 /* Wait until PRS register shows 1 packet */
5924 count = 1000 * factor;
5925 while (count) {
5926 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005927 if (val == 1)
5928 break;
5929
5930 msleep(10);
5931 count--;
5932 }
5933 if (val != 0x1) {
5934 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5935 return -2;
5936 }
5937
5938 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005939 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005940 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005941 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005942 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005943 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5944 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005945
5946 DP(NETIF_MSG_HW, "part2\n");
5947
5948 /* Disable inputs of parser neighbor blocks */
5949 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5950 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5951 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005952 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005953
5954 /* Write 0 to parser credits for CFC search request */
5955 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5956
5957 /* send 10 Ethernet packets */
5958 for (i = 0; i < 10; i++)
5959 bnx2x_lb_pckt(bp);
5960
5961 /* Wait until NIG register shows 10 + 1
5962 packets of size 11*0x10 = 0xb0 */
5963 count = 1000 * factor;
5964 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005965
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005966 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5967 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005968 if (val == 0xb0)
5969 break;
5970
5971 msleep(10);
5972 count--;
5973 }
5974 if (val != 0xb0) {
5975 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5976 return -3;
5977 }
5978
5979 /* Wait until PRS register shows 2 packets */
5980 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5981 if (val != 2)
5982 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5983
5984 /* Write 1 to parser credits for CFC search request */
5985 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5986
5987 /* Wait until PRS register shows 3 packets */
5988 msleep(10 * factor);
5989 /* Wait until NIG register shows 1 packet of size 0x10 */
5990 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5991 if (val != 3)
5992 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5993
5994 /* clear NIG EOP FIFO */
5995 for (i = 0; i < 11; i++)
5996 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5997 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5998 if (val != 1) {
5999 BNX2X_ERR("clear of NIG failed\n");
6000 return -4;
6001 }
6002
6003 /* Reset and init BRB, PRS, NIG */
6004 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6005 msleep(50);
6006 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6007 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006008 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6009 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006010#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006011 /* set NIC mode */
6012 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6013#endif
6014
6015 /* Enable inputs of parser neighbor blocks */
6016 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6017 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6018 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006019 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006020
6021 DP(NETIF_MSG_HW, "done\n");
6022
6023 return 0; /* OK */
6024}
6025
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006026static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006027{
6028 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006029 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006030 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6031 else
6032 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006033 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6034 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006035 /*
6036 * mask read length error interrupts in brb for parser
6037 * (parsing unit and 'checksum and crc' unit)
6038 * these errors are legal (PU reads fixed length and CAC can cause
6039 * read length error on truncated packets)
6040 */
6041 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006042 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6043 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6044 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6045 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6046 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006047/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6048/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006049 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6050 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6051 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006052/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6053/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006054 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6055 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6056 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6057 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006058/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6059/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006060
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006061 if (CHIP_REV_IS_FPGA(bp))
6062 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006063 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006064 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
6065 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
6066 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
6067 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
6068 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
6069 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006070 else
6071 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006072 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6073 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6074 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006075/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006076
6077 if (!CHIP_IS_E1x(bp))
6078 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6079 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006081 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6082 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006083/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006084 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006085}
6086
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006087static void bnx2x_reset_common(struct bnx2x *bp)
6088{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006089 u32 val = 0x1400;
6090
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006091 /* reset_common */
6092 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6093 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006094
6095 if (CHIP_IS_E3(bp)) {
6096 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6097 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6098 }
6099
6100 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6101}
6102
6103static void bnx2x_setup_dmae(struct bnx2x *bp)
6104{
6105 bp->dmae_ready = 0;
6106 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006107}
6108
Eilon Greenstein573f2032009-08-12 08:24:14 +00006109static void bnx2x_init_pxp(struct bnx2x *bp)
6110{
6111 u16 devctl;
6112 int r_order, w_order;
6113
6114 pci_read_config_word(bp->pdev,
Vladislav Zolotarovb6c2f862011-07-24 03:58:38 +00006115 pci_pcie_cap(bp->pdev) + PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006116 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6117 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6118 if (bp->mrrs == -1)
6119 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6120 else {
6121 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6122 r_order = bp->mrrs;
6123 }
6124
6125 bnx2x_init_pxp_arb(bp, r_order, w_order);
6126}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006127
6128static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6129{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006130 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006131 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006132 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006133
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006134 if (BP_NOMCP(bp))
6135 return;
6136
6137 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006138 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6139 SHARED_HW_CFG_FAN_FAILURE_MASK;
6140
6141 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6142 is_required = 1;
6143
6144 /*
6145 * The fan failure mechanism is usually related to the PHY type since
6146 * the power consumption of the board is affected by the PHY. Currently,
6147 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6148 */
6149 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6150 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006151 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006152 bnx2x_fan_failure_det_req(
6153 bp,
6154 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006155 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006156 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006157 }
6158
6159 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6160
6161 if (is_required == 0)
6162 return;
6163
6164 /* Fan failure is indicated by SPIO 5 */
6165 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
6166 MISC_REGISTERS_SPIO_INPUT_HI_Z);
6167
6168 /* set to active low mode */
6169 val = REG_RD(bp, MISC_REG_SPIO_INT);
6170 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006171 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006172 REG_WR(bp, MISC_REG_SPIO_INT, val);
6173
6174 /* enable interrupt to signal the IGU */
6175 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6176 val |= (1 << MISC_REGISTERS_SPIO_5);
6177 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6178}
6179
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006180static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
6181{
6182 u32 offset = 0;
6183
6184 if (CHIP_IS_E1(bp))
6185 return;
6186 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
6187 return;
6188
6189 switch (BP_ABS_FUNC(bp)) {
6190 case 0:
6191 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
6192 break;
6193 case 1:
6194 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
6195 break;
6196 case 2:
6197 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
6198 break;
6199 case 3:
6200 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
6201 break;
6202 case 4:
6203 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
6204 break;
6205 case 5:
6206 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
6207 break;
6208 case 6:
6209 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
6210 break;
6211 case 7:
6212 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
6213 break;
6214 default:
6215 return;
6216 }
6217
6218 REG_WR(bp, offset, pretend_func_num);
6219 REG_RD(bp, offset);
6220 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
6221}
6222
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006223void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006224{
6225 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6226 val &= ~IGU_PF_CONF_FUNC_EN;
6227
6228 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6229 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6230 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6231}
6232
Eric Dumazet1191cb82012-04-27 21:39:21 +00006233static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006234{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006235 u32 shmem_base[2], shmem2_base[2];
6236 shmem_base[0] = bp->common.shmem_base;
6237 shmem2_base[0] = bp->common.shmem2_base;
6238 if (!CHIP_IS_E1x(bp)) {
6239 shmem_base[1] =
6240 SHMEM2_RD(bp, other_shmem_base_addr);
6241 shmem2_base[1] =
6242 SHMEM2_RD(bp, other_shmem2_base_addr);
6243 }
6244 bnx2x_acquire_phy_lock(bp);
6245 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6246 bp->common.chip_id);
6247 bnx2x_release_phy_lock(bp);
6248}
6249
6250/**
6251 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6252 *
6253 * @bp: driver handle
6254 */
6255static int bnx2x_init_hw_common(struct bnx2x *bp)
6256{
6257 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006258
Merav Sicron51c1a582012-03-18 10:33:38 +00006259 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006260
David S. Miller823dcd22011-08-20 10:39:12 -07006261 /*
6262 * take the UNDI lock to protect undi_unload flow from accessing
6263 * registers while we're resetting the chip
6264 */
David S. Miller8decf862011-09-22 03:23:13 -04006265 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006266
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006267 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006268 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006269
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006270 val = 0xfffc;
6271 if (CHIP_IS_E3(bp)) {
6272 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6273 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6274 }
6275 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006276
David S. Miller8decf862011-09-22 03:23:13 -04006277 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006278
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006279 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6280
6281 if (!CHIP_IS_E1x(bp)) {
6282 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006283
6284 /**
6285 * 4-port mode or 2-port mode we need to turn of master-enable
6286 * for everyone, after that, turn it back on for self.
6287 * so, we disregard multi-function or not, and always disable
6288 * for all functions on the given path, this means 0,2,4,6 for
6289 * path 0 and 1,3,5,7 for path 1
6290 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006291 for (abs_func_id = BP_PATH(bp);
6292 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6293 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006294 REG_WR(bp,
6295 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6296 1);
6297 continue;
6298 }
6299
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006300 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006301 /* clear pf enable */
6302 bnx2x_pf_disable(bp);
6303 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6304 }
6305 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006306
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006307 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006308 if (CHIP_IS_E1(bp)) {
6309 /* enable HW interrupt from PXP on USDM overflow
6310 bit 16 on INT_MASK_0 */
6311 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006312 }
6313
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006314 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006315 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006316
6317#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006318 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6319 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6320 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6321 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6322 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006323 /* make sure this value is 0 */
6324 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006325
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006326/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6327 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6328 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6329 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6330 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006331#endif
6332
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006333 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6334
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006335 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6336 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006337
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006338 /* let the HW do it's magic ... */
6339 msleep(100);
6340 /* finish PXP init */
6341 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6342 if (val != 1) {
6343 BNX2X_ERR("PXP2 CFG failed\n");
6344 return -EBUSY;
6345 }
6346 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6347 if (val != 1) {
6348 BNX2X_ERR("PXP2 RD_INIT failed\n");
6349 return -EBUSY;
6350 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006351
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006352 /* Timers bug workaround E2 only. We need to set the entire ILT to
6353 * have entries with value "0" and valid bit on.
6354 * This needs to be done by the first PF that is loaded in a path
6355 * (i.e. common phase)
6356 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006357 if (!CHIP_IS_E1x(bp)) {
6358/* In E2 there is a bug in the timers block that can cause function 6 / 7
6359 * (i.e. vnic3) to start even if it is marked as "scan-off".
6360 * This occurs when a different function (func2,3) is being marked
6361 * as "scan-off". Real-life scenario for example: if a driver is being
6362 * load-unloaded while func6,7 are down. This will cause the timer to access
6363 * the ilt, translate to a logical address and send a request to read/write.
6364 * Since the ilt for the function that is down is not valid, this will cause
6365 * a translation error which is unrecoverable.
6366 * The Workaround is intended to make sure that when this happens nothing fatal
6367 * will occur. The workaround:
6368 * 1. First PF driver which loads on a path will:
6369 * a. After taking the chip out of reset, by using pretend,
6370 * it will write "0" to the following registers of
6371 * the other vnics.
6372 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6373 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6374 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6375 * And for itself it will write '1' to
6376 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6377 * dmae-operations (writing to pram for example.)
6378 * note: can be done for only function 6,7 but cleaner this
6379 * way.
6380 * b. Write zero+valid to the entire ILT.
6381 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6382 * VNIC3 (of that port). The range allocated will be the
6383 * entire ILT. This is needed to prevent ILT range error.
6384 * 2. Any PF driver load flow:
6385 * a. ILT update with the physical addresses of the allocated
6386 * logical pages.
6387 * b. Wait 20msec. - note that this timeout is needed to make
6388 * sure there are no requests in one of the PXP internal
6389 * queues with "old" ILT addresses.
6390 * c. PF enable in the PGLC.
6391 * d. Clear the was_error of the PF in the PGLC. (could have
6392 * occured while driver was down)
6393 * e. PF enable in the CFC (WEAK + STRONG)
6394 * f. Timers scan enable
6395 * 3. PF driver unload flow:
6396 * a. Clear the Timers scan_en.
6397 * b. Polling for scan_on=0 for that PF.
6398 * c. Clear the PF enable bit in the PXP.
6399 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6400 * e. Write zero+valid to all ILT entries (The valid bit must
6401 * stay set)
6402 * f. If this is VNIC 3 of a port then also init
6403 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6404 * to the last enrty in the ILT.
6405 *
6406 * Notes:
6407 * Currently the PF error in the PGLC is non recoverable.
6408 * In the future the there will be a recovery routine for this error.
6409 * Currently attention is masked.
6410 * Having an MCP lock on the load/unload process does not guarantee that
6411 * there is no Timer disable during Func6/7 enable. This is because the
6412 * Timers scan is currently being cleared by the MCP on FLR.
6413 * Step 2.d can be done only for PF6/7 and the driver can also check if
6414 * there is error before clearing it. But the flow above is simpler and
6415 * more general.
6416 * All ILT entries are written by zero+valid and not just PF6/7
6417 * ILT entries since in the future the ILT entries allocation for
6418 * PF-s might be dynamic.
6419 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006420 struct ilt_client_info ilt_cli;
6421 struct bnx2x_ilt ilt;
6422 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6423 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6424
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006425 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006426 ilt_cli.start = 0;
6427 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6428 ilt_cli.client_num = ILT_CLIENT_TM;
6429
6430 /* Step 1: set zeroes to all ilt page entries with valid bit on
6431 * Step 2: set the timers first/last ilt entry to point
6432 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006433 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006434 *
6435 * both steps performed by call to bnx2x_ilt_client_init_op()
6436 * with dummy TM client
6437 *
6438 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6439 * and his brother are split registers
6440 */
6441 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6442 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6443 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6444
6445 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6446 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6447 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6448 }
6449
6450
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006451 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6452 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006453
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006454 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006455 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6456 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006457 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006458
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006459 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006460
6461 /* let the HW do it's magic ... */
6462 do {
6463 msleep(200);
6464 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6465 } while (factor-- && (val != 1));
6466
6467 if (val != 1) {
6468 BNX2X_ERR("ATC_INIT failed\n");
6469 return -EBUSY;
6470 }
6471 }
6472
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006473 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006474
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006475 /* clean the DMAE memory */
6476 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006477 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006478
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006479 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6480
6481 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6482
6483 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6484
6485 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006486
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006487 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6488 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6489 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6490 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6491
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006492 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006493
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006494
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006495 /* QM queues pointers table */
6496 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006497
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006498 /* soft reset pulse */
6499 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6500 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006501
Michael Chan37b091b2009-10-10 13:46:55 +00006502#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006503 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006504#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006505
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006506 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006507 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006508 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006509 /* enable hw interrupt from doorbell Q */
6510 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006511
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006512 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006513
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006514 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006515 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006516
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006517 if (!CHIP_IS_E1(bp))
6518 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6519
Barak Witkowskia3348722012-04-23 03:04:46 +00006520 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6521 if (IS_MF_AFEX(bp)) {
6522 /* configure that VNTag and VLAN headers must be
6523 * received in afex mode
6524 */
6525 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6526 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6527 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6528 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6529 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6530 } else {
6531 /* Bit-map indicating which L2 hdrs may appear
6532 * after the basic Ethernet header
6533 */
6534 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6535 bp->path_has_ovlan ? 7 : 6);
6536 }
6537 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006538
6539 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6540 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6541 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6542 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6543
6544 if (!CHIP_IS_E1x(bp)) {
6545 /* reset VFC memories */
6546 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6547 VFC_MEMORIES_RST_REG_CAM_RST |
6548 VFC_MEMORIES_RST_REG_RAM_RST);
6549 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6550 VFC_MEMORIES_RST_REG_CAM_RST |
6551 VFC_MEMORIES_RST_REG_RAM_RST);
6552
6553 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006554 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006555
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006556 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6557 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6558 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6559 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006560
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006561 /* sync semi rtc */
6562 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6563 0x80000000);
6564 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6565 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006566
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006567 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6568 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6569 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006570
Barak Witkowskia3348722012-04-23 03:04:46 +00006571 if (!CHIP_IS_E1x(bp)) {
6572 if (IS_MF_AFEX(bp)) {
6573 /* configure that VNTag and VLAN headers must be
6574 * sent in afex mode
6575 */
6576 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6577 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6578 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6579 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6580 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6581 } else {
6582 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6583 bp->path_has_ovlan ? 7 : 6);
6584 }
6585 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006586
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006587 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006588
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006589 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6590
Michael Chan37b091b2009-10-10 13:46:55 +00006591#ifdef BCM_CNIC
6592 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6593 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6594 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6595 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6596 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6597 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6598 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6599 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6600 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6601 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6602#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006603 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006604
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006605 if (sizeof(union cdu_context) != 1024)
6606 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006607 dev_alert(&bp->pdev->dev,
6608 "please adjust the size of cdu_context(%ld)\n",
6609 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006611 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006612 val = (4 << 24) + (0 << 12) + 1024;
6613 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006614
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006615 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006616 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006617 /* enable context validation interrupt from CFC */
6618 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6619
6620 /* set the thresholds to prevent CFC/CDU race */
6621 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006622
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006623 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006624
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006625 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006626 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6627
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006628 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6629 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006630
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006631 /* Reset PCIE errors for debug */
6632 REG_WR(bp, 0x2814, 0xffffffff);
6633 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006634
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006635 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006636 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6637 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6638 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6639 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6640 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6641 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6642 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6643 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6644 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6645 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6646 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6647 }
6648
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006649 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006650 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006651 /* in E3 this done in per-port section */
6652 if (!CHIP_IS_E3(bp))
6653 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6654 }
6655 if (CHIP_IS_E1H(bp))
6656 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006657 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006658
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006659 if (CHIP_REV_IS_SLOW(bp))
6660 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006661
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006662 /* finish CFC init */
6663 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6664 if (val != 1) {
6665 BNX2X_ERR("CFC LL_INIT failed\n");
6666 return -EBUSY;
6667 }
6668 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6669 if (val != 1) {
6670 BNX2X_ERR("CFC AC_INIT failed\n");
6671 return -EBUSY;
6672 }
6673 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6674 if (val != 1) {
6675 BNX2X_ERR("CFC CAM_INIT failed\n");
6676 return -EBUSY;
6677 }
6678 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006679
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006680 if (CHIP_IS_E1(bp)) {
6681 /* read NIG statistic
6682 to see if this is our first up since powerup */
6683 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6684 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006685
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006686 /* do internal memory self test */
6687 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6688 BNX2X_ERR("internal mem self test failed\n");
6689 return -EBUSY;
6690 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006691 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006692
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006693 bnx2x_setup_fan_failure_detection(bp);
6694
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006695 /* clear PXP2 attentions */
6696 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006697
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006698 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006699 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006700
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006701 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006702 if (CHIP_IS_E1x(bp))
6703 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006704 } else
6705 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6706
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006707 return 0;
6708}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006709
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006710/**
6711 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6712 *
6713 * @bp: driver handle
6714 */
6715static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6716{
6717 int rc = bnx2x_init_hw_common(bp);
6718
6719 if (rc)
6720 return rc;
6721
6722 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6723 if (!BP_NOMCP(bp))
6724 bnx2x__common_init_phy(bp);
6725
6726 return 0;
6727}
6728
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006729static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006730{
6731 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006732 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006733 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006734 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006735
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006736 bnx2x__link_reset(bp);
6737
Merav Sicron51c1a582012-03-18 10:33:38 +00006738 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006739
6740 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006741
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006742 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6743 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6744 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006745
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006746 /* Timers bug workaround: disables the pf_master bit in pglue at
6747 * common phase, we need to enable it here before any dmae access are
6748 * attempted. Therefore we manually added the enable-master to the
6749 * port phase (it also happens in the function phase)
6750 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006751 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006752 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6753
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006754 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6755 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6756 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6757 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6758
6759 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6760 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6761 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6762 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006763
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006764 /* QM cid (connection) count */
6765 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006766
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006767#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006768 bnx2x_init_block(bp, BLOCK_TM, init_phase);
Michael Chan37b091b2009-10-10 13:46:55 +00006769 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6770 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006771#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006772
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006773 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006774
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006775 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006776 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6777
6778 if (IS_MF(bp))
6779 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6780 else if (bp->dev->mtu > 4096) {
6781 if (bp->flags & ONE_PORT_FLAG)
6782 low = 160;
6783 else {
6784 val = bp->dev->mtu;
6785 /* (24*1024 + val*4)/256 */
6786 low = 96 + (val/64) +
6787 ((val % 64) ? 1 : 0);
6788 }
6789 } else
6790 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6791 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006792 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6793 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6794 }
6795
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006796 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006797 REG_WR(bp, (BP_PORT(bp) ?
6798 BRB1_REG_MAC_GUARANTIED_1 :
6799 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006800
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006801
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006802 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00006803 if (CHIP_IS_E3B0(bp)) {
6804 if (IS_MF_AFEX(bp)) {
6805 /* configure headers for AFEX mode */
6806 REG_WR(bp, BP_PORT(bp) ?
6807 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6808 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
6809 REG_WR(bp, BP_PORT(bp) ?
6810 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
6811 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
6812 REG_WR(bp, BP_PORT(bp) ?
6813 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
6814 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
6815 } else {
6816 /* Ovlan exists only if we are in multi-function +
6817 * switch-dependent mode, in switch-independent there
6818 * is no ovlan headers
6819 */
6820 REG_WR(bp, BP_PORT(bp) ?
6821 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6822 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6823 (bp->path_has_ovlan ? 7 : 6));
6824 }
6825 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006826
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006827 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6828 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6829 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6830 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6831
6832 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6833 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6834 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6835 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6836
6837 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6838 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6839
6840 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6841
6842 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006843 /* configure PBF to work without PAUSE mtu 9000 */
6844 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006845
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006846 /* update threshold */
6847 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6848 /* update init credit */
6849 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006850
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006851 /* probe changes */
6852 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6853 udelay(50);
6854 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6855 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006856
Michael Chan37b091b2009-10-10 13:46:55 +00006857#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006858 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006859#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006860 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6861 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006862
6863 if (CHIP_IS_E1(bp)) {
6864 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6865 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6866 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006867 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006868
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006869 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006870
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006871 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006872 /* init aeu_mask_attn_func_0/1:
6873 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6874 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6875 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006876 val = IS_MF(bp) ? 0xF7 : 0x7;
6877 /* Enable DCBX attention for all but E1 */
6878 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6879 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006880
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006881 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006883 if (!CHIP_IS_E1x(bp)) {
6884 /* Bit-map indicating which L2 hdrs may appear after the
6885 * basic Ethernet header
6886 */
Barak Witkowskia3348722012-04-23 03:04:46 +00006887 if (IS_MF_AFEX(bp))
6888 REG_WR(bp, BP_PORT(bp) ?
6889 NIG_REG_P1_HDRS_AFTER_BASIC :
6890 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
6891 else
6892 REG_WR(bp, BP_PORT(bp) ?
6893 NIG_REG_P1_HDRS_AFTER_BASIC :
6894 NIG_REG_P0_HDRS_AFTER_BASIC,
6895 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006897 if (CHIP_IS_E3(bp))
6898 REG_WR(bp, BP_PORT(bp) ?
6899 NIG_REG_LLH1_MF_MODE :
6900 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6901 }
6902 if (!CHIP_IS_E3(bp))
6903 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006904
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006905 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006906 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006907 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006908 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006909
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006910 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006911 val = 0;
6912 switch (bp->mf_mode) {
6913 case MULTI_FUNCTION_SD:
6914 val = 1;
6915 break;
6916 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00006917 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006918 val = 2;
6919 break;
6920 }
6921
6922 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6923 NIG_REG_LLH0_CLS_TYPE), val);
6924 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006925 {
6926 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6927 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6928 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6929 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006930 }
6931
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006932
6933 /* If SPIO5 is set to generate interrupts, enable it for this port */
6934 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6935 if (val & (1 << MISC_REGISTERS_SPIO_5)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006936 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6937 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6938 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006939 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006940 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006941 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006942
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006943 return 0;
6944}
6945
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006946static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6947{
6948 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00006949 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006950
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006951 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006952 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006953 else
6954 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006955
Yuval Mintz32d68de2012-04-03 18:41:24 +00006956 wb_write[0] = ONCHIP_ADDR1(addr);
6957 wb_write[1] = ONCHIP_ADDR2(addr);
6958 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006959}
6960
Eric Dumazet1191cb82012-04-27 21:39:21 +00006961static void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func,
6962 u8 idu_sb_id, bool is_Pf)
6963{
6964 u32 data, ctl, cnt = 100;
6965 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
6966 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
6967 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
6968 u32 sb_bit = 1 << (idu_sb_id%32);
6969 u32 func_encode = func | (is_Pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
6970 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
6971
6972 /* Not supported in BC mode */
6973 if (CHIP_INT_MODE_IS_BC(bp))
6974 return;
6975
6976 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
6977 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
6978 IGU_REGULAR_CLEANUP_SET |
6979 IGU_REGULAR_BCLEANUP;
6980
6981 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
6982 func_encode << IGU_CTRL_REG_FID_SHIFT |
6983 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
6984
6985 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
6986 data, igu_addr_data);
6987 REG_WR(bp, igu_addr_data, data);
6988 mmiowb();
6989 barrier();
6990 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
6991 ctl, igu_addr_ctl);
6992 REG_WR(bp, igu_addr_ctl, ctl);
6993 mmiowb();
6994 barrier();
6995
6996 /* wait for clean up to finish */
6997 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
6998 msleep(20);
6999
7000
7001 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7002 DP(NETIF_MSG_HW,
7003 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7004 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7005 }
7006}
7007
7008static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007009{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007010 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007011}
7012
Eric Dumazet1191cb82012-04-27 21:39:21 +00007013static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007014{
7015 u32 i, base = FUNC_ILT_BASE(func);
7016 for (i = base; i < base + ILT_PER_FUNC; i++)
7017 bnx2x_ilt_wr(bp, i, 0);
7018}
7019
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007020static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007021{
7022 int port = BP_PORT(bp);
7023 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007024 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007025 struct bnx2x_ilt *ilt = BP_ILT(bp);
7026 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007027 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007028 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007029 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007030
Merav Sicron51c1a582012-03-18 10:33:38 +00007031 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007032
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007033 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007034 if (!CHIP_IS_E1x(bp)) {
7035 rc = bnx2x_pf_flr_clnup(bp);
7036 if (rc)
7037 return rc;
7038 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007039
Eilon Greenstein8badd272009-02-12 08:36:15 +00007040 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007041 if (bp->common.int_block == INT_BLOCK_HC) {
7042 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7043 val = REG_RD(bp, addr);
7044 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7045 REG_WR(bp, addr, val);
7046 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007047
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007048 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7049 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7050
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007051 ilt = BP_ILT(bp);
7052 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007053
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007054 for (i = 0; i < L2_ILT_LINES(bp); i++) {
7055 ilt->lines[cdu_ilt_start + i].page =
7056 bp->context.vcxt + (ILT_PAGE_CIDS * i);
7057 ilt->lines[cdu_ilt_start + i].page_mapping =
7058 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
7059 /* cdu ilt pages are allocated manually so there's no need to
7060 set the size */
7061 }
7062 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007063
Michael Chan37b091b2009-10-10 13:46:55 +00007064#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007065 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00007066
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007067 /* T1 hash bits value determines the T1 number of entries */
7068 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00007069#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007070
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007071#ifndef BCM_CNIC
7072 /* set NIC mode */
7073 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7074#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007075
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007076 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007077 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7078
7079 /* Turn on a single ISR mode in IGU if driver is going to use
7080 * INT#x or MSI
7081 */
7082 if (!(bp->flags & USING_MSIX_FLAG))
7083 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7084 /*
7085 * Timers workaround bug: function init part.
7086 * Need to wait 20msec after initializing ILT,
7087 * needed to make sure there are no requests in
7088 * one of the PXP internal queues with "old" ILT addresses
7089 */
7090 msleep(20);
7091 /*
7092 * Master enable - Due to WB DMAE writes performed before this
7093 * register is re-initialized as part of the regular function
7094 * init
7095 */
7096 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7097 /* Enable the function in IGU */
7098 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7099 }
7100
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007101 bp->dmae_ready = 1;
7102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007103 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007104
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007105 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007106 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7107
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007108 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7109 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7110 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7111 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7112 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7113 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7114 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7115 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7116 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7117 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7118 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7119 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7120 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007122 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007123 REG_WR(bp, QM_REG_PF_EN, 1);
7124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007125 if (!CHIP_IS_E1x(bp)) {
7126 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7127 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7128 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7129 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7130 }
7131 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007132
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007133 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7134 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
7135 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7136 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7137 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7138 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7139 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7140 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7141 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7142 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7143 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7144 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007145 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7146
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007147 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007148
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007149 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007150
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007151 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007152 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7153
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007154 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007155 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007156 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007157 }
7158
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007159 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007160
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007161 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007162 if (bp->common.int_block == INT_BLOCK_HC) {
7163 if (CHIP_IS_E1H(bp)) {
7164 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7165
7166 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7167 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7168 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007169 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007170
7171 } else {
7172 int num_segs, sb_idx, prod_offset;
7173
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007174 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7175
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007176 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007177 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7178 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7179 }
7180
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007181 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007182
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007183 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007184 int dsb_idx = 0;
7185 /**
7186 * Producer memory:
7187 * E2 mode: address 0-135 match to the mapping memory;
7188 * 136 - PF0 default prod; 137 - PF1 default prod;
7189 * 138 - PF2 default prod; 139 - PF3 default prod;
7190 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7191 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7192 * 144-147 reserved.
7193 *
7194 * E1.5 mode - In backward compatible mode;
7195 * for non default SB; each even line in the memory
7196 * holds the U producer and each odd line hold
7197 * the C producer. The first 128 producers are for
7198 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7199 * producers are for the DSB for each PF.
7200 * Each PF has five segments: (the order inside each
7201 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7202 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7203 * 144-147 attn prods;
7204 */
7205 /* non-default-status-blocks */
7206 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7207 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7208 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7209 prod_offset = (bp->igu_base_sb + sb_idx) *
7210 num_segs;
7211
7212 for (i = 0; i < num_segs; i++) {
7213 addr = IGU_REG_PROD_CONS_MEMORY +
7214 (prod_offset + i) * 4;
7215 REG_WR(bp, addr, 0);
7216 }
7217 /* send consumer update with value 0 */
7218 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7219 USTORM_ID, 0, IGU_INT_NOP, 1);
7220 bnx2x_igu_clear_sb(bp,
7221 bp->igu_base_sb + sb_idx);
7222 }
7223
7224 /* default-status-blocks */
7225 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7226 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7227
7228 if (CHIP_MODE_IS_4_PORT(bp))
7229 dsb_idx = BP_FUNC(bp);
7230 else
David S. Miller8decf862011-09-22 03:23:13 -04007231 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007232
7233 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7234 IGU_BC_BASE_DSB_PROD + dsb_idx :
7235 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7236
David S. Miller8decf862011-09-22 03:23:13 -04007237 /*
7238 * igu prods come in chunks of E1HVN_MAX (4) -
7239 * does not matters what is the current chip mode
7240 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007241 for (i = 0; i < (num_segs * E1HVN_MAX);
7242 i += E1HVN_MAX) {
7243 addr = IGU_REG_PROD_CONS_MEMORY +
7244 (prod_offset + i)*4;
7245 REG_WR(bp, addr, 0);
7246 }
7247 /* send consumer update with 0 */
7248 if (CHIP_INT_MODE_IS_BC(bp)) {
7249 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7250 USTORM_ID, 0, IGU_INT_NOP, 1);
7251 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7252 CSTORM_ID, 0, IGU_INT_NOP, 1);
7253 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7254 XSTORM_ID, 0, IGU_INT_NOP, 1);
7255 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7256 TSTORM_ID, 0, IGU_INT_NOP, 1);
7257 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7258 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7259 } else {
7260 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7261 USTORM_ID, 0, IGU_INT_NOP, 1);
7262 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7263 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7264 }
7265 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7266
7267 /* !!! these should become driver const once
7268 rf-tool supports split-68 const */
7269 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7270 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7271 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7272 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7273 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7274 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7275 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007276 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007277
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007278 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007279 REG_WR(bp, 0x2114, 0xffffffff);
7280 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007281
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007282 if (CHIP_IS_E1x(bp)) {
7283 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7284 main_mem_base = HC_REG_MAIN_MEMORY +
7285 BP_PORT(bp) * (main_mem_size * 4);
7286 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7287 main_mem_width = 8;
7288
7289 val = REG_RD(bp, main_mem_prty_clr);
7290 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007291 DP(NETIF_MSG_HW,
7292 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7293 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007294
7295 /* Clear "false" parity errors in MSI-X table */
7296 for (i = main_mem_base;
7297 i < main_mem_base + main_mem_size * 4;
7298 i += main_mem_width) {
7299 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7300 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7301 i, main_mem_width / 4);
7302 }
7303 /* Clear HC parity attention */
7304 REG_RD(bp, main_mem_prty_clr);
7305 }
7306
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007307#ifdef BNX2X_STOP_ON_ERROR
7308 /* Enable STORMs SP logging */
7309 REG_WR8(bp, BAR_USTRORM_INTMEM +
7310 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7311 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7312 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7313 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7314 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7315 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7316 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7317#endif
7318
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007319 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007320
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007321 return 0;
7322}
7323
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007324
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007325void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007326{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007327 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007328 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007329 /* end of fastpath */
7330
7331 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007332 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007333
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007334 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7335 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7336
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007337 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007338 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007339
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007340 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
7341 bp->context.size);
7342
7343 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7344
7345 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007346
Michael Chan37b091b2009-10-10 13:46:55 +00007347#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007348 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007349 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7350 sizeof(struct host_hc_status_block_e2));
7351 else
7352 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7353 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007354
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007355 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007356#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007357
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007358 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007359
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007360 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7361 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007362}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007363
Eric Dumazet1191cb82012-04-27 21:39:21 +00007364static int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007365{
7366 int num_groups;
Barak Witkowski50f0a562011-12-05 21:52:23 +00007367 int is_fcoe_stats = NO_FCOE(bp) ? 0 : 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007368
Barak Witkowski50f0a562011-12-05 21:52:23 +00007369 /* number of queues for statistics is number of eth queues + FCoE */
7370 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp) + is_fcoe_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007371
7372 /* Total number of FW statistics requests =
Barak Witkowski50f0a562011-12-05 21:52:23 +00007373 * 1 for port stats + 1 for PF stats + potential 1 for FCoE stats +
7374 * num of queues
7375 */
7376 bp->fw_stats_num = 2 + is_fcoe_stats + num_queue_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007377
7378
7379 /* Request is built from stats_query_header and an array of
7380 * stats_query_cmd_group each of which contains
7381 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
7382 * configured in the stats_query_header.
7383 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00007384 num_groups = ((bp->fw_stats_num) / STATS_QUERY_CMD_COUNT) +
7385 (((bp->fw_stats_num) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007386
7387 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
7388 num_groups * sizeof(struct stats_query_cmd_group);
7389
7390 /* Data for statistics requests + stats_conter
7391 *
7392 * stats_counter holds per-STORM counters that are incremented
7393 * when STORM has finished with the current request.
Barak Witkowski50f0a562011-12-05 21:52:23 +00007394 *
7395 * memory for FCoE offloaded statistics are counted anyway,
7396 * even if they will not be sent.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007397 */
7398 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
7399 sizeof(struct per_pf_stats) +
Barak Witkowski50f0a562011-12-05 21:52:23 +00007400 sizeof(struct fcoe_statistics_params) +
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007401 sizeof(struct per_queue_stats) * num_queue_stats +
7402 sizeof(struct stats_counter);
7403
7404 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
7405 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7406
7407 /* Set shortcuts */
7408 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
7409 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
7410
7411 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
7412 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
7413
7414 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
7415 bp->fw_stats_req_sz;
7416 return 0;
7417
7418alloc_mem_err:
7419 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7420 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
Merav Sicron51c1a582012-03-18 10:33:38 +00007421 BNX2X_ERR("Can't allocate memory\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007422 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007423}
7424
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007425
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007426int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007427{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007428#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007429 if (!CHIP_IS_E1x(bp))
7430 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007431 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7432 sizeof(struct host_hc_status_block_e2));
7433 else
7434 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
7435 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007436
7437 /* allocate searcher T2 table */
7438 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
7439#endif
7440
7441
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007442 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007443 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007444
7445 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7446 sizeof(struct bnx2x_slowpath));
7447
Mintz Yuval82fa8482012-02-15 02:10:29 +00007448#ifdef BCM_CNIC
7449 /* write address to which L5 should insert its values */
7450 bp->cnic_eth_dev.addr_drv_info_to_mcp = &bp->slowpath->drv_info_to_mcp;
7451#endif
7452
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007453 /* Allocated memory for FW statistics */
7454 if (bnx2x_alloc_fw_stats_mem(bp))
7455 goto alloc_mem_err;
7456
Ariel Elior6383c0b2011-07-14 08:31:57 +00007457 bp->context.size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007458
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007459 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
7460 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007461
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007462 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007463
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007464 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7465 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007466
7467 /* Slow path ring */
7468 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7469
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007470 /* EQ */
7471 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7472 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007473
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007474
7475 /* fastpath */
7476 /* need to be done at the end, since it's self adjusting to amount
7477 * of memory available for RSS queues
7478 */
7479 if (bnx2x_alloc_fp_mem(bp))
7480 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007481 return 0;
7482
7483alloc_mem_err:
7484 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007485 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007486 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007487}
7488
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007489/*
7490 * Init service functions
7491 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007492
7493int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7494 struct bnx2x_vlan_mac_obj *obj, bool set,
7495 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007496{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007497 int rc;
7498 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007499
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007500 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007501
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007502 /* Fill general parameters */
7503 ramrod_param.vlan_mac_obj = obj;
7504 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007505
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007506 /* Fill a user request section if needed */
7507 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7508 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007509
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007510 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007511
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007512 /* Set the command: ADD or DEL */
7513 if (set)
7514 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7515 else
7516 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007517 }
7518
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007519 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
7520 if (rc < 0)
7521 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
7522 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007523}
7524
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007525int bnx2x_del_all_macs(struct bnx2x *bp,
7526 struct bnx2x_vlan_mac_obj *mac_obj,
7527 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007528{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007529 int rc;
7530 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7531
7532 /* Wait for completion of requested */
7533 if (wait_for_comp)
7534 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7535
7536 /* Set the mac type of addresses we want to clear */
7537 __set_bit(mac_type, &vlan_mac_flags);
7538
7539 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7540 if (rc < 0)
7541 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7542
7543 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007544}
7545
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007546int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007547{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007548 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007549
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007550#ifdef BCM_CNIC
Barak Witkowskia3348722012-04-23 03:04:46 +00007551 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7552 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007553 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7554 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007555 return 0;
7556 }
7557#endif
7558
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007559 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007560
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007561 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7562 /* Eth MAC is set on RSS leading client (fp[0]) */
7563 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->fp->mac_obj, set,
7564 BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007565}
7566
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007567int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007568{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007569 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007570}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007571
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007572/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007573 * bnx2x_set_int_mode - configure interrupt mode
7574 *
7575 * @bp: driver handle
7576 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007577 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007578 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007579static void __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007580{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007581 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007582 case INT_MODE_MSI:
7583 bnx2x_enable_msi(bp);
7584 /* falling through... */
7585 case INT_MODE_INTx:
Ariel Elior6383c0b2011-07-14 08:31:57 +00007586 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Merav Sicron51c1a582012-03-18 10:33:38 +00007587 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007588 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007589 default:
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007590 /* Set number of queues for MSI-X mode */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007591 bnx2x_set_num_queues(bp);
7592
Merav Sicron51c1a582012-03-18 10:33:38 +00007593 BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007594
7595 /* if we can't use MSI-X we only need one fp,
7596 * so try to enable MSI-X with the requested number of fp's
7597 * and fallback to MSI or legacy INTx with one fp
7598 */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007599 if (bnx2x_enable_msix(bp) ||
7600 bp->flags & USING_SINGLE_MSIX_FLAG) {
7601 /* failed to enable multiple MSI-X */
7602 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
Merav Sicron51c1a582012-03-18 10:33:38 +00007603 bp->num_queues, 1 + NON_ETH_CONTEXT_USE);
7604
Ariel Elior6383c0b2011-07-14 08:31:57 +00007605 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007606
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007607 /* Try to enable MSI */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007608 if (!(bp->flags & USING_SINGLE_MSIX_FLAG) &&
7609 !(bp->flags & DISABLE_MSI_FLAG))
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007610 bnx2x_enable_msi(bp);
7611 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007612 break;
7613 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007614}
7615
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007616/* must be called prioir to any HW initializations */
7617static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7618{
7619 return L2_ILT_LINES(bp);
7620}
7621
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007622void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007623{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007624 struct ilt_client_info *ilt_client;
7625 struct bnx2x_ilt *ilt = BP_ILT(bp);
7626 u16 line = 0;
7627
7628 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7629 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7630
7631 /* CDU */
7632 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7633 ilt_client->client_num = ILT_CLIENT_CDU;
7634 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7635 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7636 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007637 line += bnx2x_cid_ilt_lines(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007638#ifdef BCM_CNIC
7639 line += CNIC_ILT_LINES;
7640#endif
7641 ilt_client->end = line - 1;
7642
Merav Sicron51c1a582012-03-18 10:33:38 +00007643 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007644 ilt_client->start,
7645 ilt_client->end,
7646 ilt_client->page_size,
7647 ilt_client->flags,
7648 ilog2(ilt_client->page_size >> 12));
7649
7650 /* QM */
7651 if (QM_INIT(bp->qm_cid_count)) {
7652 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7653 ilt_client->client_num = ILT_CLIENT_QM;
7654 ilt_client->page_size = QM_ILT_PAGE_SZ;
7655 ilt_client->flags = 0;
7656 ilt_client->start = line;
7657
7658 /* 4 bytes for each cid */
7659 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7660 QM_ILT_PAGE_SZ);
7661
7662 ilt_client->end = line - 1;
7663
Merav Sicron51c1a582012-03-18 10:33:38 +00007664 DP(NETIF_MSG_IFUP,
7665 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007666 ilt_client->start,
7667 ilt_client->end,
7668 ilt_client->page_size,
7669 ilt_client->flags,
7670 ilog2(ilt_client->page_size >> 12));
7671
7672 }
7673 /* SRC */
7674 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7675#ifdef BCM_CNIC
7676 ilt_client->client_num = ILT_CLIENT_SRC;
7677 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7678 ilt_client->flags = 0;
7679 ilt_client->start = line;
7680 line += SRC_ILT_LINES;
7681 ilt_client->end = line - 1;
7682
Merav Sicron51c1a582012-03-18 10:33:38 +00007683 DP(NETIF_MSG_IFUP,
7684 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007685 ilt_client->start,
7686 ilt_client->end,
7687 ilt_client->page_size,
7688 ilt_client->flags,
7689 ilog2(ilt_client->page_size >> 12));
7690
7691#else
7692 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7693#endif
7694
7695 /* TM */
7696 ilt_client = &ilt->clients[ILT_CLIENT_TM];
7697#ifdef BCM_CNIC
7698 ilt_client->client_num = ILT_CLIENT_TM;
7699 ilt_client->page_size = TM_ILT_PAGE_SZ;
7700 ilt_client->flags = 0;
7701 ilt_client->start = line;
7702 line += TM_ILT_LINES;
7703 ilt_client->end = line - 1;
7704
Merav Sicron51c1a582012-03-18 10:33:38 +00007705 DP(NETIF_MSG_IFUP,
7706 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007707 ilt_client->start,
7708 ilt_client->end,
7709 ilt_client->page_size,
7710 ilt_client->flags,
7711 ilog2(ilt_client->page_size >> 12));
7712
7713#else
7714 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7715#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007716 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007717}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007718
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007719/**
7720 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
7721 *
7722 * @bp: driver handle
7723 * @fp: pointer to fastpath
7724 * @init_params: pointer to parameters structure
7725 *
7726 * parameters configured:
7727 * - HC configuration
7728 * - Queue's CDU context
7729 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00007730static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007731 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007732{
Ariel Elior6383c0b2011-07-14 08:31:57 +00007733
7734 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007735 /* FCoE Queue uses Default SB, thus has no HC capabilities */
7736 if (!IS_FCOE_FP(fp)) {
7737 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
7738 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
7739
7740 /* If HC is supporterd, enable host coalescing in the transition
7741 * to INIT state.
7742 */
7743 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7744 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7745
7746 /* HC rate */
7747 init_params->rx.hc_rate = bp->rx_ticks ?
7748 (1000000 / bp->rx_ticks) : 0;
7749 init_params->tx.hc_rate = bp->tx_ticks ?
7750 (1000000 / bp->tx_ticks) : 0;
7751
7752 /* FW SB ID */
7753 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7754 fp->fw_sb_id;
7755
7756 /*
7757 * CQ index among the SB indices: FCoE clients uses the default
7758 * SB, therefore it's different.
7759 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007760 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
7761 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007762 }
7763
Ariel Elior6383c0b2011-07-14 08:31:57 +00007764 /* set maximum number of COSs supported by this queue */
7765 init_params->max_cos = fp->max_cos;
7766
Merav Sicron51c1a582012-03-18 10:33:38 +00007767 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007768 fp->index, init_params->max_cos);
7769
7770 /* set the context pointers queue object */
7771 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++)
7772 init_params->cxts[cos] =
7773 &bp->context.vcxt[fp->txdata[cos].cid].eth;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007774}
7775
Ariel Elior6383c0b2011-07-14 08:31:57 +00007776int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7777 struct bnx2x_queue_state_params *q_params,
7778 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
7779 int tx_index, bool leading)
7780{
7781 memset(tx_only_params, 0, sizeof(*tx_only_params));
7782
7783 /* Set the command */
7784 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
7785
7786 /* Set tx-only QUEUE flags: don't zero statistics */
7787 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
7788
7789 /* choose the index of the cid to send the slow path on */
7790 tx_only_params->cid_index = tx_index;
7791
7792 /* Set general TX_ONLY_SETUP parameters */
7793 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
7794
7795 /* Set Tx TX_ONLY_SETUP parameters */
7796 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
7797
Merav Sicron51c1a582012-03-18 10:33:38 +00007798 DP(NETIF_MSG_IFUP,
7799 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007800 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
7801 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
7802 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
7803
7804 /* send the ramrod */
7805 return bnx2x_queue_state_change(bp, q_params);
7806}
7807
7808
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007809/**
7810 * bnx2x_setup_queue - setup queue
7811 *
7812 * @bp: driver handle
7813 * @fp: pointer to fastpath
7814 * @leading: is leading
7815 *
7816 * This function performs 2 steps in a Queue state machine
7817 * actually: 1) RESET->INIT 2) INIT->SETUP
7818 */
7819
7820int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7821 bool leading)
7822{
Yuval Mintz3b603062012-03-18 10:33:39 +00007823 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007824 struct bnx2x_queue_setup_params *setup_params =
7825 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007826 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
7827 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007828 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007829 u8 tx_index;
7830
Merav Sicron51c1a582012-03-18 10:33:38 +00007831 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007832
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007833 /* reset IGU state skip FCoE L2 queue */
7834 if (!IS_FCOE_FP(fp))
7835 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007836 IGU_INT_ENABLE, 0);
7837
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007838 q_params.q_obj = &fp->q_obj;
7839 /* We want to wait for completion in this context */
7840 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007841
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007842 /* Prepare the INIT parameters */
7843 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007844
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007845 /* Set the command */
7846 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007847
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007848 /* Change the state to INIT */
7849 rc = bnx2x_queue_state_change(bp, &q_params);
7850 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00007851 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007852 return rc;
7853 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007854
Merav Sicron51c1a582012-03-18 10:33:38 +00007855 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00007856
7857
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007858 /* Now move the Queue to the SETUP state... */
7859 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007860
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007861 /* Set QUEUE flags */
7862 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007863
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007864 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007865 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
7866 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007867
Ariel Elior6383c0b2011-07-14 08:31:57 +00007868 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007869 &setup_params->rxq_params);
7870
Ariel Elior6383c0b2011-07-14 08:31:57 +00007871 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
7872 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007873
7874 /* Set the command */
7875 q_params.cmd = BNX2X_Q_CMD_SETUP;
7876
7877 /* Change the state to SETUP */
7878 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007879 if (rc) {
7880 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
7881 return rc;
7882 }
7883
7884 /* loop through the relevant tx-only indices */
7885 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7886 tx_index < fp->max_cos;
7887 tx_index++) {
7888
7889 /* prepare and send tx-only ramrod*/
7890 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
7891 tx_only_params, tx_index, leading);
7892 if (rc) {
7893 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
7894 fp->index, tx_index);
7895 return rc;
7896 }
7897 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007898
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007899 return rc;
7900}
7901
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007902static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007903{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007904 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00007905 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00007906 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00007907 int rc, tx_index;
7908
Merav Sicron51c1a582012-03-18 10:33:38 +00007909 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007910
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007911 q_params.q_obj = &fp->q_obj;
7912 /* We want to wait for completion in this context */
7913 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007914
Ariel Elior6383c0b2011-07-14 08:31:57 +00007915
7916 /* close tx-only connections */
7917 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7918 tx_index < fp->max_cos;
7919 tx_index++){
7920
7921 /* ascertain this is a normal queue*/
7922 txdata = &fp->txdata[tx_index];
7923
Merav Sicron51c1a582012-03-18 10:33:38 +00007924 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007925 txdata->txq_index);
7926
7927 /* send halt terminate on tx-only connection */
7928 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
7929 memset(&q_params.params.terminate, 0,
7930 sizeof(q_params.params.terminate));
7931 q_params.params.terminate.cid_index = tx_index;
7932
7933 rc = bnx2x_queue_state_change(bp, &q_params);
7934 if (rc)
7935 return rc;
7936
7937 /* send halt terminate on tx-only connection */
7938 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
7939 memset(&q_params.params.cfc_del, 0,
7940 sizeof(q_params.params.cfc_del));
7941 q_params.params.cfc_del.cid_index = tx_index;
7942 rc = bnx2x_queue_state_change(bp, &q_params);
7943 if (rc)
7944 return rc;
7945 }
7946 /* Stop the primary connection: */
7947 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007948 q_params.cmd = BNX2X_Q_CMD_HALT;
7949 rc = bnx2x_queue_state_change(bp, &q_params);
7950 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007951 return rc;
7952
Ariel Elior6383c0b2011-07-14 08:31:57 +00007953 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007954 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007955 memset(&q_params.params.terminate, 0,
7956 sizeof(q_params.params.terminate));
7957 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007958 rc = bnx2x_queue_state_change(bp, &q_params);
7959 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007960 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007961 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007962 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007963 memset(&q_params.params.cfc_del, 0,
7964 sizeof(q_params.params.cfc_del));
7965 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007966 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007967}
7968
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007969
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007970static void bnx2x_reset_func(struct bnx2x *bp)
7971{
7972 int port = BP_PORT(bp);
7973 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007974 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007975
7976 /* Disable the function in the FW */
7977 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7978 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7979 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7980 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7981
7982 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007983 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007984 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007985 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007986 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
7987 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007988 }
7989
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007990#ifdef BCM_CNIC
7991 /* CNIC SB */
7992 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7993 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
7994 SB_DISABLED);
7995#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007996 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007997 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007998 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
7999 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008000
8001 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8002 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8003 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008004
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008005 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008006 if (bp->common.int_block == INT_BLOCK_HC) {
8007 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8008 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8009 } else {
8010 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8011 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8012 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008013
Michael Chan37b091b2009-10-10 13:46:55 +00008014#ifdef BCM_CNIC
8015 /* Disable Timer scan */
8016 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8017 /*
8018 * Wait for at least 10ms and up to 2 second for the timers scan to
8019 * complete
8020 */
8021 for (i = 0; i < 200; i++) {
8022 msleep(10);
8023 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8024 break;
8025 }
8026#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008027 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008028 bnx2x_clear_func_ilt(bp, func);
8029
8030 /* Timers workaround bug for E2: if this is vnic-3,
8031 * we need to set the entire ilt range for this timers.
8032 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008033 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008034 struct ilt_client_info ilt_cli;
8035 /* use dummy TM client */
8036 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8037 ilt_cli.start = 0;
8038 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8039 ilt_cli.client_num = ILT_CLIENT_TM;
8040
8041 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8042 }
8043
8044 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008045 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008046 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008047
8048 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008049}
8050
8051static void bnx2x_reset_port(struct bnx2x *bp)
8052{
8053 int port = BP_PORT(bp);
8054 u32 val;
8055
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008056 /* Reset physical Link */
8057 bnx2x__link_reset(bp);
8058
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008059 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8060
8061 /* Do not rcv packets to BRB */
8062 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8063 /* Do not direct rcv packets that are not for MCP to the BRB */
8064 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8065 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8066
8067 /* Configure AEU */
8068 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8069
8070 msleep(100);
8071 /* Check for BRB port occupancy */
8072 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8073 if (val)
8074 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008075 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008076
8077 /* TODO: Close Doorbell port? */
8078}
8079
Eric Dumazet1191cb82012-04-27 21:39:21 +00008080static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008081{
Yuval Mintz3b603062012-03-18 10:33:39 +00008082 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008083
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008084 /* Prepare parameters for function state transitions */
8085 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008086
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008087 func_params.f_obj = &bp->func_obj;
8088 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008090 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008091
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008092 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008093}
8094
Eric Dumazet1191cb82012-04-27 21:39:21 +00008095static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008096{
Yuval Mintz3b603062012-03-18 10:33:39 +00008097 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008098 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008099
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008100 /* Prepare parameters for function state transitions */
8101 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8102 func_params.f_obj = &bp->func_obj;
8103 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008104
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008105 /*
8106 * Try to stop the function the 'good way'. If fails (in case
8107 * of a parity error during bnx2x_chip_cleanup()) and we are
8108 * not in a debug mode, perform a state transaction in order to
8109 * enable further HW_RESET transaction.
8110 */
8111 rc = bnx2x_func_state_change(bp, &func_params);
8112 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008113#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008114 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008115#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008116 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008117 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8118 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008119#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008120 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008122 return 0;
8123}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008125/**
8126 * bnx2x_send_unload_req - request unload mode from the MCP.
8127 *
8128 * @bp: driver handle
8129 * @unload_mode: requested function's unload mode
8130 *
8131 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8132 */
8133u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8134{
8135 u32 reset_code = 0;
8136 int port = BP_PORT(bp);
8137
8138 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008139 if (unload_mode == UNLOAD_NORMAL)
8140 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008141
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008142 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008143 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008144
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008145 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008146 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008147 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008148 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008149 u16 pmc;
8150
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008151 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008152 * preserve entry 0 which is used by the PMF
8153 */
David S. Miller8decf862011-09-22 03:23:13 -04008154 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008155
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008156 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008157 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008158
8159 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8160 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008161 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008162
David S. Miller88c51002011-10-07 13:38:43 -04008163 /* Enable the PME and clear the status */
8164 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8165 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8166 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8167
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008168 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008169
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008170 } else
8171 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8172
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008173 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008174 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008175 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008176 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008177 int path = BP_PATH(bp);
8178
Merav Sicron51c1a582012-03-18 10:33:38 +00008179 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008180 path, load_count[path][0], load_count[path][1],
8181 load_count[path][2]);
8182 load_count[path][0]--;
8183 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008184 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008185 path, load_count[path][0], load_count[path][1],
8186 load_count[path][2]);
8187 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008188 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008189 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008190 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8191 else
8192 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8193 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008194
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008195 return reset_code;
8196}
8197
8198/**
8199 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8200 *
8201 * @bp: driver handle
8202 */
8203void bnx2x_send_unload_done(struct bnx2x *bp)
8204{
8205 /* Report UNLOAD_DONE to MCP */
8206 if (!BP_NOMCP(bp))
8207 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8208}
8209
Eric Dumazet1191cb82012-04-27 21:39:21 +00008210static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008211{
8212 int tout = 50;
8213 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8214
8215 if (!bp->port.pmf)
8216 return 0;
8217
8218 /*
8219 * (assumption: No Attention from MCP at this stage)
8220 * PMF probably in the middle of TXdisable/enable transaction
8221 * 1. Sync IRS for default SB
8222 * 2. Sync SP queue - this guarantes us that attention handling started
8223 * 3. Wait, that TXdisable/enable transaction completes
8224 *
8225 * 1+2 guranty that if DCBx attention was scheduled it already changed
8226 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8227 * received complettion for the transaction the state is TX_STOPPED.
8228 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8229 * transaction.
8230 */
8231
8232 /* make sure default SB ISR is done */
8233 if (msix)
8234 synchronize_irq(bp->msix_table[0].vector);
8235 else
8236 synchronize_irq(bp->pdev->irq);
8237
8238 flush_workqueue(bnx2x_wq);
8239
8240 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8241 BNX2X_F_STATE_STARTED && tout--)
8242 msleep(20);
8243
8244 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8245 BNX2X_F_STATE_STARTED) {
8246#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008247 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008248 return -EBUSY;
8249#else
8250 /*
8251 * Failed to complete the transaction in a "good way"
8252 * Force both transactions with CLR bit
8253 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008254 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008255
Merav Sicron51c1a582012-03-18 10:33:38 +00008256 DP(NETIF_MSG_IFDOWN,
8257 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008258
8259 func_params.f_obj = &bp->func_obj;
8260 __set_bit(RAMROD_DRV_CLR_ONLY,
8261 &func_params.ramrod_flags);
8262
8263 /* STARTED-->TX_ST0PPED */
8264 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8265 bnx2x_func_state_change(bp, &func_params);
8266
8267 /* TX_ST0PPED-->STARTED */
8268 func_params.cmd = BNX2X_F_CMD_TX_START;
8269 return bnx2x_func_state_change(bp, &func_params);
8270#endif
8271 }
8272
8273 return 0;
8274}
8275
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008276void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
8277{
8278 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008279 int i, rc = 0;
8280 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008281 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008282 u32 reset_code;
8283
8284 /* Wait until tx fastpath tasks complete */
8285 for_each_tx_queue(bp, i) {
8286 struct bnx2x_fastpath *fp = &bp->fp[i];
8287
Ariel Elior6383c0b2011-07-14 08:31:57 +00008288 for_each_cos_in_tx_queue(fp, cos)
8289 rc = bnx2x_clean_tx_queue(bp, &fp->txdata[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008290#ifdef BNX2X_STOP_ON_ERROR
8291 if (rc)
8292 return;
8293#endif
8294 }
8295
8296 /* Give HW time to discard old tx messages */
8297 usleep_range(1000, 1000);
8298
8299 /* Clean all ETH MACs */
8300 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_ETH_MAC, false);
8301 if (rc < 0)
8302 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8303
8304 /* Clean up UC list */
8305 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_UC_LIST_MAC,
8306 true);
8307 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008308 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8309 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008310
8311 /* Disable LLH */
8312 if (!CHIP_IS_E1(bp))
8313 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8314
8315 /* Set "drop all" (stop Rx).
8316 * We need to take a netif_addr_lock() here in order to prevent
8317 * a race between the completion code and this code.
8318 */
8319 netif_addr_lock_bh(bp->dev);
8320 /* Schedule the rx_mode command */
8321 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8322 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8323 else
8324 bnx2x_set_storm_rx_mode(bp);
8325
8326 /* Cleanup multicast configuration */
8327 rparam.mcast_obj = &bp->mcast_obj;
8328 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8329 if (rc < 0)
8330 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8331
8332 netif_addr_unlock_bh(bp->dev);
8333
8334
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008335
8336 /*
8337 * Send the UNLOAD_REQUEST to the MCP. This will return if
8338 * this function should perform FUNC, PORT or COMMON HW
8339 * reset.
8340 */
8341 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8342
8343 /*
8344 * (assumption: No Attention from MCP at this stage)
8345 * PMF probably in the middle of TXdisable/enable transaction
8346 */
8347 rc = bnx2x_func_wait_started(bp);
8348 if (rc) {
8349 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8350#ifdef BNX2X_STOP_ON_ERROR
8351 return;
8352#endif
8353 }
8354
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008355 /* Close multi and leading connections
8356 * Completions for ramrods are collected in a synchronous way
8357 */
8358 for_each_queue(bp, i)
8359 if (bnx2x_stop_queue(bp, i))
8360#ifdef BNX2X_STOP_ON_ERROR
8361 return;
8362#else
8363 goto unload_error;
8364#endif
8365 /* If SP settings didn't get completed so far - something
8366 * very wrong has happen.
8367 */
8368 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8369 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8370
8371#ifndef BNX2X_STOP_ON_ERROR
8372unload_error:
8373#endif
8374 rc = bnx2x_func_stop(bp);
8375 if (rc) {
8376 BNX2X_ERR("Function stop failed!\n");
8377#ifdef BNX2X_STOP_ON_ERROR
8378 return;
8379#endif
8380 }
8381
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008382 /* Disable HW interrupts, NAPI */
8383 bnx2x_netif_stop(bp, 1);
8384
8385 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008386 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008387
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008388 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008389 rc = bnx2x_reset_hw(bp, reset_code);
8390 if (rc)
8391 BNX2X_ERR("HW_RESET failed\n");
8392
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008393
8394 /* Report UNLOAD_DONE to MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008395 bnx2x_send_unload_done(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008396}
8397
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008398void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008399{
8400 u32 val;
8401
Merav Sicron51c1a582012-03-18 10:33:38 +00008402 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008403
8404 if (CHIP_IS_E1(bp)) {
8405 int port = BP_PORT(bp);
8406 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8407 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8408
8409 val = REG_RD(bp, addr);
8410 val &= ~(0x300);
8411 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008412 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008413 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8414 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8415 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8416 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8417 }
8418}
8419
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008420/* Close gates #2, #3 and #4: */
8421static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8422{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008423 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008424
8425 /* Gates #2 and #4a are closed/opened for "not E1" only */
8426 if (!CHIP_IS_E1(bp)) {
8427 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008428 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008429 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008430 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008431 }
8432
8433 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008434 if (CHIP_IS_E1x(bp)) {
8435 /* Prevent interrupts from HC on both ports */
8436 val = REG_RD(bp, HC_REG_CONFIG_1);
8437 REG_WR(bp, HC_REG_CONFIG_1,
8438 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8439 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8440
8441 val = REG_RD(bp, HC_REG_CONFIG_0);
8442 REG_WR(bp, HC_REG_CONFIG_0,
8443 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8444 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8445 } else {
8446 /* Prevent incomming interrupts in IGU */
8447 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8448
8449 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8450 (!close) ?
8451 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8452 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8453 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008454
Merav Sicron51c1a582012-03-18 10:33:38 +00008455 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008456 close ? "closing" : "opening");
8457 mmiowb();
8458}
8459
8460#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8461
8462static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8463{
8464 /* Do some magic... */
8465 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8466 *magic_val = val & SHARED_MF_CLP_MAGIC;
8467 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8468}
8469
Dmitry Kravkove8920672011-05-04 23:52:40 +00008470/**
8471 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008472 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008473 * @bp: driver handle
8474 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008475 */
8476static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8477{
8478 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008479 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8480 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8481 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8482}
8483
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008484/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008485 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008486 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008487 * @bp: driver handle
8488 * @magic_val: old value of 'magic' bit.
8489 *
8490 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008491 */
8492static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8493{
8494 u32 shmem;
8495 u32 validity_offset;
8496
Merav Sicron51c1a582012-03-18 10:33:38 +00008497 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008498
8499 /* Set `magic' bit in order to save MF config */
8500 if (!CHIP_IS_E1(bp))
8501 bnx2x_clp_reset_prep(bp, magic_val);
8502
8503 /* Get shmem offset */
8504 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8505 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8506
8507 /* Clear validity map flags */
8508 if (shmem > 0)
8509 REG_WR(bp, shmem + validity_offset, 0);
8510}
8511
8512#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8513#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8514
Dmitry Kravkove8920672011-05-04 23:52:40 +00008515/**
8516 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008517 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008518 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008519 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008520static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008521{
8522 /* special handling for emulation and FPGA,
8523 wait 10 times longer */
8524 if (CHIP_REV_IS_SLOW(bp))
8525 msleep(MCP_ONE_TIMEOUT*10);
8526 else
8527 msleep(MCP_ONE_TIMEOUT);
8528}
8529
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008530/*
8531 * initializes bp->common.shmem_base and waits for validity signature to appear
8532 */
8533static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008534{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008535 int cnt = 0;
8536 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008537
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008538 do {
8539 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8540 if (bp->common.shmem_base) {
8541 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8542 if (val & SHR_MEM_VALIDITY_MB)
8543 return 0;
8544 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008545
8546 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008547
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008548 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008549
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008550 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008551
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008552 return -ENODEV;
8553}
8554
8555static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8556{
8557 int rc = bnx2x_init_shmem(bp);
8558
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008559 /* Restore the `magic' bit value */
8560 if (!CHIP_IS_E1(bp))
8561 bnx2x_clp_reset_done(bp, magic_val);
8562
8563 return rc;
8564}
8565
8566static void bnx2x_pxp_prep(struct bnx2x *bp)
8567{
8568 if (!CHIP_IS_E1(bp)) {
8569 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8570 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008571 mmiowb();
8572 }
8573}
8574
8575/*
8576 * Reset the whole chip except for:
8577 * - PCIE core
8578 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8579 * one reset bit)
8580 * - IGU
8581 * - MISC (including AEU)
8582 * - GRC
8583 * - RBCN, RBCP
8584 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008585static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008586{
8587 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008588 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008589
8590 /*
8591 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8592 * (per chip) blocks.
8593 */
8594 global_bits2 =
8595 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8596 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008597
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008598 /* Don't reset the following blocks */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008599 not_reset_mask1 =
8600 MISC_REGISTERS_RESET_REG_1_RST_HC |
8601 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8602 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8603
8604 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008605 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008606 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8607 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8608 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8609 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8610 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8611 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008612 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8613 MISC_REGISTERS_RESET_REG_2_RST_ATC |
8614 MISC_REGISTERS_RESET_REG_2_PGLC;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008615
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008616 /*
8617 * Keep the following blocks in reset:
8618 * - all xxMACs are handled by the bnx2x_link code.
8619 */
8620 stay_reset2 =
8621 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8622 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8623 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8624 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8625 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8626 MISC_REGISTERS_RESET_REG_2_UMAC1 |
8627 MISC_REGISTERS_RESET_REG_2_XMAC |
8628 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
8629
8630 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008631 reset_mask1 = 0xffffffff;
8632
8633 if (CHIP_IS_E1(bp))
8634 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008635 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008636 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008637 else if (CHIP_IS_E2(bp))
8638 reset_mask2 = 0xfffff;
8639 else /* CHIP_IS_E3 */
8640 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008641
8642 /* Don't reset global blocks unless we need to */
8643 if (!global)
8644 reset_mask2 &= ~global_bits2;
8645
8646 /*
8647 * In case of attention in the QM, we need to reset PXP
8648 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
8649 * because otherwise QM reset would release 'close the gates' shortly
8650 * before resetting the PXP, then the PSWRQ would send a write
8651 * request to PGLUE. Then when PXP is reset, PGLUE would try to
8652 * read the payload data from PSWWR, but PSWWR would not
8653 * respond. The write queue in PGLUE would stuck, dmae commands
8654 * would not return. Therefore it's important to reset the second
8655 * reset register (containing the
8656 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
8657 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
8658 * bit).
8659 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008660 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8661 reset_mask2 & (~not_reset_mask2));
8662
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008663 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8664 reset_mask1 & (~not_reset_mask1));
8665
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008666 barrier();
8667 mmiowb();
8668
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008669 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
8670 reset_mask2 & (~stay_reset2));
8671
8672 barrier();
8673 mmiowb();
8674
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008675 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008676 mmiowb();
8677}
8678
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008679/**
8680 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
8681 * It should get cleared in no more than 1s.
8682 *
8683 * @bp: driver handle
8684 *
8685 * It should get cleared in no more than 1s. Returns 0 if
8686 * pending writes bit gets cleared.
8687 */
8688static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
8689{
8690 u32 cnt = 1000;
8691 u32 pend_bits = 0;
8692
8693 do {
8694 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
8695
8696 if (pend_bits == 0)
8697 break;
8698
8699 usleep_range(1000, 1000);
8700 } while (cnt-- > 0);
8701
8702 if (cnt <= 0) {
8703 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
8704 pend_bits);
8705 return -EBUSY;
8706 }
8707
8708 return 0;
8709}
8710
8711static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008712{
8713 int cnt = 1000;
8714 u32 val = 0;
8715 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8716
8717
8718 /* Empty the Tetris buffer, wait for 1s */
8719 do {
8720 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8721 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8722 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8723 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8724 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8725 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8726 ((port_is_idle_0 & 0x1) == 0x1) &&
8727 ((port_is_idle_1 & 0x1) == 0x1) &&
8728 (pgl_exp_rom2 == 0xffffffff))
8729 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008730 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008731 } while (cnt-- > 0);
8732
8733 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008734 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
8735 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008736 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8737 pgl_exp_rom2);
8738 return -EAGAIN;
8739 }
8740
8741 barrier();
8742
8743 /* Close gates #2, #3 and #4 */
8744 bnx2x_set_234_gates(bp, true);
8745
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008746 /* Poll for IGU VQs for 57712 and newer chips */
8747 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
8748 return -EAGAIN;
8749
8750
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008751 /* TBD: Indicate that "process kill" is in progress to MCP */
8752
8753 /* Clear "unprepared" bit */
8754 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8755 barrier();
8756
8757 /* Make sure all is written to the chip before the reset */
8758 mmiowb();
8759
8760 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8761 * PSWHST, GRC and PSWRD Tetris buffer.
8762 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008763 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008764
8765 /* Prepare to chip reset: */
8766 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008767 if (global)
8768 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008769
8770 /* PXP */
8771 bnx2x_pxp_prep(bp);
8772 barrier();
8773
8774 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008775 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008776 barrier();
8777
8778 /* Recover after reset: */
8779 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008780 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008781 return -EAGAIN;
8782
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008783 /* TBD: Add resetting the NO_MCP mode DB here */
8784
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008785 /* PXP */
8786 bnx2x_pxp_prep(bp);
8787
8788 /* Open the gates #2, #3 and #4 */
8789 bnx2x_set_234_gates(bp, false);
8790
8791 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8792 * reset state, re-enable attentions. */
8793
8794 return 0;
8795}
8796
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008797int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008798{
8799 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008800 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00008801 u32 load_code;
8802
8803 /* if not going to reset MCP - load "fake" driver to reset HW while
8804 * driver is owner of the HW
8805 */
8806 if (!global && !BP_NOMCP(bp)) {
8807 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ, 0);
8808 if (!load_code) {
8809 BNX2X_ERR("MCP response failure, aborting\n");
8810 rc = -EAGAIN;
8811 goto exit_leader_reset;
8812 }
8813 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
8814 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
8815 BNX2X_ERR("MCP unexpected resp, aborting\n");
8816 rc = -EAGAIN;
8817 goto exit_leader_reset2;
8818 }
8819 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
8820 if (!load_code) {
8821 BNX2X_ERR("MCP response failure, aborting\n");
8822 rc = -EAGAIN;
8823 goto exit_leader_reset2;
8824 }
8825 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008826
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008827 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008828 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008829 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
8830 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008831 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008832 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008833 }
8834
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008835 /*
8836 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
8837 * state.
8838 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008839 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008840 if (global)
8841 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008842
Ariel Elior95c6c6162012-01-26 06:01:52 +00008843exit_leader_reset2:
8844 /* unload "fake driver" if it was loaded */
8845 if (!global && !BP_NOMCP(bp)) {
8846 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
8847 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8848 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008849exit_leader_reset:
8850 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008851 bnx2x_release_leader_lock(bp);
8852 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008853 return rc;
8854}
8855
Eric Dumazet1191cb82012-04-27 21:39:21 +00008856static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008857{
8858 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
8859
8860 /* Disconnect this device */
8861 netif_device_detach(bp->dev);
8862
8863 /*
8864 * Block ifup for all function on this engine until "process kill"
8865 * or power cycle.
8866 */
8867 bnx2x_set_reset_in_progress(bp);
8868
8869 /* Shut down the power */
8870 bnx2x_set_power_state(bp, PCI_D3hot);
8871
8872 bp->recovery_state = BNX2X_RECOVERY_FAILED;
8873
8874 smp_mb();
8875}
8876
8877/*
8878 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00008879 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008880 * will never be called when netif_running(bp->dev) is false.
8881 */
8882static void bnx2x_parity_recover(struct bnx2x *bp)
8883{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008884 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00008885 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008886 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008887
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008888 DP(NETIF_MSG_HW, "Handling parity\n");
8889 while (1) {
8890 switch (bp->recovery_state) {
8891 case BNX2X_RECOVERY_INIT:
8892 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00008893 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
8894 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008895
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008896 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008897 if (bnx2x_trylock_leader_lock(bp)) {
8898 bnx2x_set_reset_in_progress(bp);
8899 /*
8900 * Check if there is a global attention and if
8901 * there was a global attention, set the global
8902 * reset bit.
8903 */
8904
8905 if (global)
8906 bnx2x_set_reset_global(bp);
8907
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008908 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008909 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008910
8911 /* Stop the driver */
8912 /* If interface has been removed - break */
8913 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8914 return;
8915
8916 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008917
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008918 /* Ensure "is_leader", MCP command sequence and
8919 * "recovery_state" update values are seen on other
8920 * CPUs.
8921 */
8922 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008923 break;
8924
8925 case BNX2X_RECOVERY_WAIT:
8926 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8927 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008928 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00008929 bool other_load_status =
8930 bnx2x_get_load_status(bp, other_engine);
8931 bool load_status =
8932 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008933 global = bnx2x_reset_is_global(bp);
8934
8935 /*
8936 * In case of a parity in a global block, let
8937 * the first leader that performs a
8938 * leader_reset() reset the global blocks in
8939 * order to clear global attentions. Otherwise
8940 * the the gates will remain closed for that
8941 * engine.
8942 */
Ariel Elior889b9af2012-01-26 06:01:51 +00008943 if (load_status ||
8944 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008945 /* Wait until all other functions get
8946 * down.
8947 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008948 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008949 HZ/10);
8950 return;
8951 } else {
8952 /* If all other functions got down -
8953 * try to bring the chip back to
8954 * normal. In any case it's an exit
8955 * point for a leader.
8956 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008957 if (bnx2x_leader_reset(bp)) {
8958 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008959 return;
8960 }
8961
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008962 /* If we are here, means that the
8963 * leader has succeeded and doesn't
8964 * want to be a leader any more. Try
8965 * to continue as a none-leader.
8966 */
8967 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008968 }
8969 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008970 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008971 /* Try to get a LEADER_LOCK HW lock as
8972 * long as a former leader may have
8973 * been unloaded by the user or
8974 * released a leadership by another
8975 * reason.
8976 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008977 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008978 /* I'm a leader now! Restart a
8979 * switch case.
8980 */
8981 bp->is_leader = 1;
8982 break;
8983 }
8984
Ariel Elior7be08a72011-07-14 08:31:19 +00008985 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008986 HZ/10);
8987 return;
8988
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008989 } else {
8990 /*
8991 * If there was a global attention, wait
8992 * for it to be cleared.
8993 */
8994 if (bnx2x_reset_is_global(bp)) {
8995 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00008996 &bp->sp_rtnl_task,
8997 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008998 return;
8999 }
9000
Ariel Elior7a752992012-01-26 06:01:53 +00009001 error_recovered =
9002 bp->eth_stats.recoverable_error;
9003 error_unrecovered =
9004 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009005 bp->recovery_state =
9006 BNX2X_RECOVERY_NIC_LOADING;
9007 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009008 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009009 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009010 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009011 /* Disconnect this device */
9012 netif_device_detach(bp->dev);
9013 /* Shut down the power */
9014 bnx2x_set_power_state(
9015 bp, PCI_D3hot);
9016 smp_mb();
9017 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009018 bp->recovery_state =
9019 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009020 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009021 smp_mb();
9022 }
Ariel Elior7a752992012-01-26 06:01:53 +00009023 bp->eth_stats.recoverable_error =
9024 error_recovered;
9025 bp->eth_stats.unrecoverable_error =
9026 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009027
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009028 return;
9029 }
9030 }
9031 default:
9032 return;
9033 }
9034 }
9035}
9036
Michal Schmidt56ad3152012-02-16 02:38:48 +00009037static int bnx2x_close(struct net_device *dev);
9038
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009039/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9040 * scheduled on a general queue in order to prevent a dead lock.
9041 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009042static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009043{
Ariel Elior7be08a72011-07-14 08:31:19 +00009044 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009045
9046 rtnl_lock();
9047
9048 if (!netif_running(bp->dev))
Ariel Elior7be08a72011-07-14 08:31:19 +00009049 goto sp_rtnl_exit;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009050
Ariel Elior7be08a72011-07-14 08:31:19 +00009051 /* if stop on error is defined no recovery flows should be executed */
9052#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009053 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009054 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009055 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009056#endif
9057
9058 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9059 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009060 * Clear all pending SP commands as we are going to reset the
9061 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009062 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009063 bp->sp_rtnl_state = 0;
9064 smp_mb();
9065
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009066 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009067
9068 goto sp_rtnl_exit;
9069 }
9070
9071 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9072 /*
9073 * Clear all pending SP commands as we are going to reset the
9074 * function anyway.
9075 */
9076 bp->sp_rtnl_state = 0;
9077 smp_mb();
9078
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009079 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9080 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009081
9082 goto sp_rtnl_exit;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009083 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009084#ifdef BNX2X_STOP_ON_ERROR
9085sp_rtnl_not_reset:
9086#endif
9087 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9088 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009089 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9090 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009091 /*
9092 * in case of fan failure we need to reset id if the "stop on error"
9093 * debug flag is set, since we trying to prevent permanent overheating
9094 * damage
9095 */
9096 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009097 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009098 netif_device_detach(bp->dev);
9099 bnx2x_close(bp->dev);
9100 }
9101
Ariel Elior7be08a72011-07-14 08:31:19 +00009102sp_rtnl_exit:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009103 rtnl_unlock();
9104}
9105
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009106/* end of nic load/unload */
9107
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009108static void bnx2x_period_task(struct work_struct *work)
9109{
9110 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9111
9112 if (!netif_running(bp->dev))
9113 goto period_task_exit;
9114
9115 if (CHIP_REV_IS_SLOW(bp)) {
9116 BNX2X_ERR("period task called on emulation, ignoring\n");
9117 goto period_task_exit;
9118 }
9119
9120 bnx2x_acquire_phy_lock(bp);
9121 /*
9122 * The barrier is needed to ensure the ordering between the writing to
9123 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9124 * the reading here.
9125 */
9126 smp_mb();
9127 if (bp->port.pmf) {
9128 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9129
9130 /* Re-queue task in 1 sec */
9131 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9132 }
9133
9134 bnx2x_release_phy_lock(bp);
9135period_task_exit:
9136 return;
9137}
9138
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009139/*
9140 * Init service functions
9141 */
9142
stephen hemminger8d962862010-10-21 07:50:56 +00009143static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009144{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009145 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9146 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9147 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009148}
9149
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009150static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009151{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009152 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009153
9154 /* Flush all outstanding writes */
9155 mmiowb();
9156
9157 /* Pretend to be function 0 */
9158 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009159 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009160
9161 /* From now we are in the "like-E1" mode */
9162 bnx2x_int_disable(bp);
9163
9164 /* Flush all outstanding writes */
9165 mmiowb();
9166
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009167 /* Restore the original function */
9168 REG_WR(bp, reg, BP_ABS_FUNC(bp));
9169 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009170}
9171
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009172static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009173{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009174 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009175 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009176 else
9177 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009178}
9179
Yuval Mintz452427b2012-03-26 20:47:07 +00009180static void __devinit bnx2x_prev_unload_close_mac(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009181{
Yuval Mintz452427b2012-03-26 20:47:07 +00009182 u32 val, base_addr, offset, mask, reset_reg;
9183 bool mac_stopped = false;
9184 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009185
Yuval Mintz452427b2012-03-26 20:47:07 +00009186 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009187
Yuval Mintz452427b2012-03-26 20:47:07 +00009188 if (!CHIP_IS_E3(bp)) {
9189 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9190 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9191 if ((mask & reset_reg) && val) {
9192 u32 wb_data[2];
9193 BNX2X_DEV_INFO("Disable bmac Rx\n");
9194 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9195 : NIG_REG_INGRESS_BMAC0_MEM;
9196 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9197 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009198
Yuval Mintz452427b2012-03-26 20:47:07 +00009199 /*
9200 * use rd/wr since we cannot use dmae. This is safe
9201 * since MCP won't access the bus due to the request
9202 * to unload, and no function on the path can be
9203 * loaded at this time.
9204 */
9205 wb_data[0] = REG_RD(bp, base_addr + offset);
9206 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
9207 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
9208 REG_WR(bp, base_addr + offset, wb_data[0]);
9209 REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009210
Yuval Mintz452427b2012-03-26 20:47:07 +00009211 }
9212 BNX2X_DEV_INFO("Disable emac Rx\n");
9213 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009214
Yuval Mintz452427b2012-03-26 20:47:07 +00009215 mac_stopped = true;
9216 } else {
9217 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9218 BNX2X_DEV_INFO("Disable xmac Rx\n");
9219 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9220 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9221 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9222 val & ~(1 << 1));
9223 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9224 val | (1 << 1));
9225 REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
9226 mac_stopped = true;
9227 }
9228 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9229 if (mask & reset_reg) {
9230 BNX2X_DEV_INFO("Disable umac Rx\n");
9231 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
9232 REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
9233 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009234 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009235 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009236
Yuval Mintz452427b2012-03-26 20:47:07 +00009237 if (mac_stopped)
9238 msleep(20);
9239
9240}
9241
9242#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9243#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9244#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9245#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9246
9247static void __devinit bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port,
9248 u8 inc)
9249{
9250 u16 rcq, bd;
9251 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9252
9253 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9254 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9255
9256 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9257 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9258
9259 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9260 port, bd, rcq);
9261}
9262
9263static int __devinit bnx2x_prev_mcp_done(struct bnx2x *bp)
9264{
9265 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9266 if (!rc) {
9267 BNX2X_ERR("MCP response failure, aborting\n");
9268 return -EBUSY;
9269 }
9270
9271 return 0;
9272}
9273
9274static bool __devinit bnx2x_prev_is_path_marked(struct bnx2x *bp)
9275{
9276 struct bnx2x_prev_path_list *tmp_list;
9277 int rc = false;
9278
9279 if (down_trylock(&bnx2x_prev_sem))
9280 return false;
9281
9282 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
9283 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9284 bp->pdev->bus->number == tmp_list->bus &&
9285 BP_PATH(bp) == tmp_list->path) {
9286 rc = true;
9287 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9288 BP_PATH(bp));
9289 break;
9290 }
9291 }
9292
9293 up(&bnx2x_prev_sem);
9294
9295 return rc;
9296}
9297
9298static int __devinit bnx2x_prev_mark_path(struct bnx2x *bp)
9299{
9300 struct bnx2x_prev_path_list *tmp_list;
9301 int rc;
9302
9303 tmp_list = (struct bnx2x_prev_path_list *)
9304 kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
9305 if (!tmp_list) {
9306 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9307 return -ENOMEM;
9308 }
9309
9310 tmp_list->bus = bp->pdev->bus->number;
9311 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9312 tmp_list->path = BP_PATH(bp);
9313
9314 rc = down_interruptible(&bnx2x_prev_sem);
9315 if (rc) {
9316 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9317 kfree(tmp_list);
9318 } else {
9319 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
9320 BP_PATH(bp));
9321 list_add(&tmp_list->list, &bnx2x_prev_list);
9322 up(&bnx2x_prev_sem);
9323 }
9324
9325 return rc;
9326}
9327
9328static bool __devinit bnx2x_can_flr(struct bnx2x *bp)
9329{
9330 int pos;
9331 u32 cap;
9332 struct pci_dev *dev = bp->pdev;
9333
9334 pos = pci_pcie_cap(dev);
9335 if (!pos)
9336 return false;
9337
9338 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
9339 if (!(cap & PCI_EXP_DEVCAP_FLR))
9340 return false;
9341
9342 return true;
9343}
9344
9345static int __devinit bnx2x_do_flr(struct bnx2x *bp)
9346{
9347 int i, pos;
9348 u16 status;
9349 struct pci_dev *dev = bp->pdev;
9350
9351 /* probe the capability first */
9352 if (bnx2x_can_flr(bp))
9353 return -ENOTTY;
9354
9355 pos = pci_pcie_cap(dev);
9356 if (!pos)
9357 return -ENOTTY;
9358
9359 /* Wait for Transaction Pending bit clean */
9360 for (i = 0; i < 4; i++) {
9361 if (i)
9362 msleep((1 << (i - 1)) * 100);
9363
9364 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
9365 if (!(status & PCI_EXP_DEVSTA_TRPND))
9366 goto clear;
9367 }
9368
9369 dev_err(&dev->dev,
9370 "transaction is not cleared; proceeding with reset anyway\n");
9371
9372clear:
9373 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9374 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9375 bp->common.bc_ver);
9376 return -EINVAL;
9377 }
9378
9379 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9380
9381 return 0;
9382}
9383
9384static int __devinit bnx2x_prev_unload_uncommon(struct bnx2x *bp)
9385{
9386 int rc;
9387
9388 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9389
9390 /* Test if previous unload process was already finished for this path */
9391 if (bnx2x_prev_is_path_marked(bp))
9392 return bnx2x_prev_mcp_done(bp);
9393
9394 /* If function has FLR capabilities, and existing FW version matches
9395 * the one required, then FLR will be sufficient to clean any residue
9396 * left by previous driver
9397 */
9398 if (bnx2x_test_firmware_version(bp, false) && bnx2x_can_flr(bp))
9399 return bnx2x_do_flr(bp);
9400
9401 /* Close the MCP request, return failure*/
9402 rc = bnx2x_prev_mcp_done(bp);
9403 if (!rc)
9404 rc = BNX2X_PREV_WAIT_NEEDED;
9405
9406 return rc;
9407}
9408
9409static int __devinit bnx2x_prev_unload_common(struct bnx2x *bp)
9410{
9411 u32 reset_reg, tmp_reg = 0, rc;
9412 /* It is possible a previous function received 'common' answer,
9413 * but hasn't loaded yet, therefore creating a scenario of
9414 * multiple functions receiving 'common' on the same path.
9415 */
9416 BNX2X_DEV_INFO("Common unload Flow\n");
9417
9418 if (bnx2x_prev_is_path_marked(bp))
9419 return bnx2x_prev_mcp_done(bp);
9420
9421 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9422
9423 /* Reset should be performed after BRB is emptied */
9424 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9425 u32 timer_count = 1000;
9426 bool prev_undi = false;
9427
9428 /* Close the MAC Rx to prevent BRB from filling up */
9429 bnx2x_prev_unload_close_mac(bp);
9430
9431 /* Check if the UNDI driver was previously loaded
9432 * UNDI driver initializes CID offset for normal bell to 0x7
9433 */
9434 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9435 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9436 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9437 if (tmp_reg == 0x7) {
9438 BNX2X_DEV_INFO("UNDI previously loaded\n");
9439 prev_undi = true;
9440 /* clear the UNDI indication */
9441 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9442 }
9443 }
9444 /* wait until BRB is empty */
9445 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9446 while (timer_count) {
9447 u32 prev_brb = tmp_reg;
9448
9449 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9450 if (!tmp_reg)
9451 break;
9452
9453 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9454
9455 /* reset timer as long as BRB actually gets emptied */
9456 if (prev_brb > tmp_reg)
9457 timer_count = 1000;
9458 else
9459 timer_count--;
9460
9461 /* If UNDI resides in memory, manually increment it */
9462 if (prev_undi)
9463 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9464
9465 udelay(10);
9466 }
9467
9468 if (!timer_count)
9469 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9470
9471 }
9472
9473 /* No packets are in the pipeline, path is ready for reset */
9474 bnx2x_reset_common(bp);
9475
9476 rc = bnx2x_prev_mark_path(bp);
9477 if (rc) {
9478 bnx2x_prev_mcp_done(bp);
9479 return rc;
9480 }
9481
9482 return bnx2x_prev_mcp_done(bp);
9483}
9484
9485static int __devinit bnx2x_prev_unload(struct bnx2x *bp)
9486{
9487 int time_counter = 10;
9488 u32 rc, fw, hw_lock_reg, hw_lock_val;
9489 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9490
9491 /* Release previously held locks */
9492 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9493 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9494 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9495
9496 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9497 if (hw_lock_val) {
9498 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9499 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9500 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9501 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9502 }
9503
9504 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9505 REG_WR(bp, hw_lock_reg, 0xffffffff);
9506 } else
9507 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9508
9509 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
9510 BNX2X_DEV_INFO("Release previously held alr\n");
9511 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
9512 }
9513
9514
9515 do {
9516 /* Lock MCP using an unload request */
9517 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9518 if (!fw) {
9519 BNX2X_ERR("MCP response failure, aborting\n");
9520 rc = -EBUSY;
9521 break;
9522 }
9523
9524 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9525 rc = bnx2x_prev_unload_common(bp);
9526 break;
9527 }
9528
9529 /* non-common reply from MCP night require looping */
9530 rc = bnx2x_prev_unload_uncommon(bp);
9531 if (rc != BNX2X_PREV_WAIT_NEEDED)
9532 break;
9533
9534 msleep(20);
9535 } while (--time_counter);
9536
9537 if (!time_counter || rc) {
9538 BNX2X_ERR("Failed unloading previous driver, aborting\n");
9539 rc = -EBUSY;
9540 }
9541
9542 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
9543
9544 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009545}
9546
9547static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
9548{
Barak Witkowski1d187b32011-12-05 22:41:50 +00009549 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009550 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009551
9552 /* Get the chip revision id and number. */
9553 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9554 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9555 id = ((val & 0xffff) << 16);
9556 val = REG_RD(bp, MISC_REG_CHIP_REV);
9557 id |= ((val & 0xf) << 12);
9558 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9559 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009560 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009561 id |= (val & 0xf);
9562 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009563
Barak Witkowski7e8e02d2012-04-03 18:41:28 +00009564 /* force 57811 according to MISC register */
9565 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
9566 if (CHIP_IS_57810(bp))
9567 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
9568 (bp->common.chip_id & 0x0000FFFF);
9569 else if (CHIP_IS_57810_MF(bp))
9570 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
9571 (bp->common.chip_id & 0x0000FFFF);
9572 bp->common.chip_id |= 0x1;
9573 }
9574
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009575 /* Set doorbell size */
9576 bp->db_size = (1 << BNX2X_DB_SHIFT);
9577
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009578 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009579 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
9580 if ((val & 1) == 0)
9581 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
9582 else
9583 val = (val >> 1) & 1;
9584 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
9585 "2_PORT_MODE");
9586 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
9587 CHIP_2_PORT_MODE;
9588
9589 if (CHIP_MODE_IS_4_PORT(bp))
9590 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
9591 else
9592 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
9593 } else {
9594 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
9595 bp->pfid = bp->pf_num; /* 0..7 */
9596 }
9597
Merav Sicron51c1a582012-03-18 10:33:38 +00009598 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
9599
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009600 bp->link_params.chip_id = bp->common.chip_id;
9601 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009602
Eilon Greenstein1c063282009-02-12 08:36:43 +00009603 val = (REG_RD(bp, 0x2874) & 0x55);
9604 if ((bp->common.chip_id & 0x1) ||
9605 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9606 bp->flags |= ONE_PORT_FLAG;
9607 BNX2X_DEV_INFO("single port device\n");
9608 }
9609
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009610 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009611 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009612 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9613 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9614 bp->common.flash_size, bp->common.flash_size);
9615
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009616 bnx2x_init_shmem(bp);
9617
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009618
9619
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009620 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
9621 MISC_REG_GENERIC_CR_1 :
9622 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009623
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009624 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009625 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009626 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9627 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009628
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009629 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009630 BNX2X_DEV_INFO("MCP not active\n");
9631 bp->flags |= NO_MCP_FLAG;
9632 return;
9633 }
9634
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009635 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009636 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009637
9638 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9639 SHARED_HW_CFG_LED_MODE_MASK) >>
9640 SHARED_HW_CFG_LED_MODE_SHIFT);
9641
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009642 bp->link_params.feature_config_flags = 0;
9643 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9644 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9645 bp->link_params.feature_config_flags |=
9646 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9647 else
9648 bp->link_params.feature_config_flags &=
9649 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9650
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009651 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9652 bp->common.bc_ver = val;
9653 BNX2X_DEV_INFO("bc_ver %X\n", val);
9654 if (val < BNX2X_BC_VER) {
9655 /* for now only warn
9656 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +00009657 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
9658 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009659 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009660 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009661 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009662 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
9663
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009664 bp->link_params.feature_config_flags |=
9665 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
9666 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +00009667 bp->link_params.feature_config_flags |=
9668 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
9669 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009670 bp->link_params.feature_config_flags |=
9671 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
9672 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Barak Witkowski0e898dd2011-12-05 21:52:22 +00009673 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
9674 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009675
Barak Witkowski1d187b32011-12-05 22:41:50 +00009676 boot_mode = SHMEM_RD(bp,
9677 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
9678 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
9679 switch (boot_mode) {
9680 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
9681 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
9682 break;
9683 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
9684 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
9685 break;
9686 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
9687 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
9688 break;
9689 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
9690 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
9691 break;
9692 }
9693
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00009694 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
9695 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
9696
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009697 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00009698 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009699
9700 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
9701 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
9702 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
9703 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
9704
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009705 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
9706 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009707}
9708
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009709#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
9710#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
9711
9712static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
9713{
9714 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009715 int igu_sb_id;
9716 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009717 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009718
9719 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009720 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04009721 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009722 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009723 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
9724 FP_SB_MAX_E1x;
9725
9726 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
9727 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
9728
9729 return;
9730 }
9731
9732 /* IGU in normal mode - read CAM */
9733 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
9734 igu_sb_id++) {
9735 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
9736 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
9737 continue;
9738 fid = IGU_FID(val);
9739 if ((fid & IGU_FID_ENCODE_IS_PF)) {
9740 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
9741 continue;
9742 if (IGU_VEC(val) == 0)
9743 /* default status block */
9744 bp->igu_dsb_id = igu_sb_id;
9745 else {
9746 if (bp->igu_base_sb == 0xff)
9747 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009748 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009749 }
9750 }
9751 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009752
Ariel Elior6383c0b2011-07-14 08:31:57 +00009753#ifdef CONFIG_PCI_MSI
9754 /*
9755 * It's expected that number of CAM entries for this functions is equal
9756 * to the number evaluated based on the MSI-X table size. We want a
9757 * harsh warning if these values are different!
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009758 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00009759 WARN_ON(bp->igu_sb_cnt != igu_sb_cnt);
9760#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009761
Ariel Elior6383c0b2011-07-14 08:31:57 +00009762 if (igu_sb_cnt == 0)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009763 BNX2X_ERR("CAM configuration error\n");
9764}
9765
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009766static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
9767 u32 switch_cfg)
9768{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009769 int cfg_size = 0, idx, port = BP_PORT(bp);
9770
9771 /* Aggregation of supported attributes of all external phys */
9772 bp->port.supported[0] = 0;
9773 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009774 switch (bp->link_params.num_phys) {
9775 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009776 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
9777 cfg_size = 1;
9778 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009779 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009780 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
9781 cfg_size = 1;
9782 break;
9783 case 3:
9784 if (bp->link_params.multi_phy_config &
9785 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
9786 bp->port.supported[1] =
9787 bp->link_params.phy[EXT_PHY1].supported;
9788 bp->port.supported[0] =
9789 bp->link_params.phy[EXT_PHY2].supported;
9790 } else {
9791 bp->port.supported[0] =
9792 bp->link_params.phy[EXT_PHY1].supported;
9793 bp->port.supported[1] =
9794 bp->link_params.phy[EXT_PHY2].supported;
9795 }
9796 cfg_size = 2;
9797 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009798 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009799
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009800 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009801 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009802 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009803 dev_info.port_hw_config[port].external_phy_config),
9804 SHMEM_RD(bp,
9805 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009806 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009807 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009808
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009809 if (CHIP_IS_E3(bp))
9810 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
9811 else {
9812 switch (switch_cfg) {
9813 case SWITCH_CFG_1G:
9814 bp->port.phy_addr = REG_RD(
9815 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
9816 break;
9817 case SWITCH_CFG_10G:
9818 bp->port.phy_addr = REG_RD(
9819 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
9820 break;
9821 default:
9822 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
9823 bp->port.link_config[0]);
9824 return;
9825 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009826 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009827 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009828 /* mask what we support according to speed_cap_mask per configuration */
9829 for (idx = 0; idx < cfg_size; idx++) {
9830 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009831 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009832 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009833
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009834 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009835 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009836 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009837
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009838 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009839 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009840 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009841
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009842 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009843 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009844 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009845
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009846 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009847 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009848 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009849 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009850
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009851 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009852 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009853 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009854
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009855 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009856 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009857 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009858
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009859 }
9860
9861 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
9862 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009863}
9864
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009865static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009866{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009867 u32 link_config, idx, cfg_size = 0;
9868 bp->port.advertising[0] = 0;
9869 bp->port.advertising[1] = 0;
9870 switch (bp->link_params.num_phys) {
9871 case 1:
9872 case 2:
9873 cfg_size = 1;
9874 break;
9875 case 3:
9876 cfg_size = 2;
9877 break;
9878 }
9879 for (idx = 0; idx < cfg_size; idx++) {
9880 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
9881 link_config = bp->port.link_config[idx];
9882 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009883 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009884 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
9885 bp->link_params.req_line_speed[idx] =
9886 SPEED_AUTO_NEG;
9887 bp->port.advertising[idx] |=
9888 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +00009889 if (bp->link_params.phy[EXT_PHY1].type ==
9890 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
9891 bp->port.advertising[idx] |=
9892 (SUPPORTED_100baseT_Half |
9893 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009894 } else {
9895 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009896 bp->link_params.req_line_speed[idx] =
9897 SPEED_10000;
9898 bp->port.advertising[idx] |=
9899 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009900 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009901 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009902 }
9903 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009904
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009905 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009906 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
9907 bp->link_params.req_line_speed[idx] =
9908 SPEED_10;
9909 bp->port.advertising[idx] |=
9910 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009911 ADVERTISED_TP);
9912 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009913 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009914 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009915 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009916 return;
9917 }
9918 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009919
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009920 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009921 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
9922 bp->link_params.req_line_speed[idx] =
9923 SPEED_10;
9924 bp->link_params.req_duplex[idx] =
9925 DUPLEX_HALF;
9926 bp->port.advertising[idx] |=
9927 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009928 ADVERTISED_TP);
9929 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009930 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009931 link_config,
9932 bp->link_params.speed_cap_mask[idx]);
9933 return;
9934 }
9935 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009936
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009937 case PORT_FEATURE_LINK_SPEED_100M_FULL:
9938 if (bp->port.supported[idx] &
9939 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009940 bp->link_params.req_line_speed[idx] =
9941 SPEED_100;
9942 bp->port.advertising[idx] |=
9943 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009944 ADVERTISED_TP);
9945 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009946 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009947 link_config,
9948 bp->link_params.speed_cap_mask[idx]);
9949 return;
9950 }
9951 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009952
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009953 case PORT_FEATURE_LINK_SPEED_100M_HALF:
9954 if (bp->port.supported[idx] &
9955 SUPPORTED_100baseT_Half) {
9956 bp->link_params.req_line_speed[idx] =
9957 SPEED_100;
9958 bp->link_params.req_duplex[idx] =
9959 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009960 bp->port.advertising[idx] |=
9961 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009962 ADVERTISED_TP);
9963 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009964 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009965 link_config,
9966 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009967 return;
9968 }
9969 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009970
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009971 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009972 if (bp->port.supported[idx] &
9973 SUPPORTED_1000baseT_Full) {
9974 bp->link_params.req_line_speed[idx] =
9975 SPEED_1000;
9976 bp->port.advertising[idx] |=
9977 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009978 ADVERTISED_TP);
9979 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009980 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009981 link_config,
9982 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009983 return;
9984 }
9985 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009986
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009987 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009988 if (bp->port.supported[idx] &
9989 SUPPORTED_2500baseX_Full) {
9990 bp->link_params.req_line_speed[idx] =
9991 SPEED_2500;
9992 bp->port.advertising[idx] |=
9993 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009994 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009995 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009996 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009997 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009998 bp->link_params.speed_cap_mask[idx]);
9999 return;
10000 }
10001 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010002
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010003 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010004 if (bp->port.supported[idx] &
10005 SUPPORTED_10000baseT_Full) {
10006 bp->link_params.req_line_speed[idx] =
10007 SPEED_10000;
10008 bp->port.advertising[idx] |=
10009 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010010 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010011 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010012 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010013 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010014 bp->link_params.speed_cap_mask[idx]);
10015 return;
10016 }
10017 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010018 case PORT_FEATURE_LINK_SPEED_20G:
10019 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010020
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010021 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010022 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010023 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010024 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010025 bp->link_params.req_line_speed[idx] =
10026 SPEED_AUTO_NEG;
10027 bp->port.advertising[idx] =
10028 bp->port.supported[idx];
10029 break;
10030 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010031
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010032 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010033 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010034 if ((bp->link_params.req_flow_ctrl[idx] ==
10035 BNX2X_FLOW_CTRL_AUTO) &&
10036 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
10037 bp->link_params.req_flow_ctrl[idx] =
10038 BNX2X_FLOW_CTRL_NONE;
10039 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010040
Merav Sicron51c1a582012-03-18 10:33:38 +000010041 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010042 bp->link_params.req_line_speed[idx],
10043 bp->link_params.req_duplex[idx],
10044 bp->link_params.req_flow_ctrl[idx],
10045 bp->port.advertising[idx]);
10046 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010047}
10048
Michael Chane665bfd2009-10-10 13:46:54 +000010049static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
10050{
10051 mac_hi = cpu_to_be16(mac_hi);
10052 mac_lo = cpu_to_be32(mac_lo);
10053 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
10054 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
10055}
10056
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010057static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010058{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010059 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010060 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +000010061 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010062
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010063 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010064 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010065
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010066 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010067 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010068
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010069 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010070 SHMEM_RD(bp,
10071 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010072 bp->link_params.speed_cap_mask[1] =
10073 SHMEM_RD(bp,
10074 dev_info.port_hw_config[port].speed_capability_mask2);
10075 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010076 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10077
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010078 bp->port.link_config[1] =
10079 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010080
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010081 bp->link_params.multi_phy_config =
10082 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010083 /* If the device is capable of WoL, set the default state according
10084 * to the HW
10085 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010086 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010087 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10088 (config & PORT_FEATURE_WOL_ENABLED));
10089
Merav Sicron51c1a582012-03-18 10:33:38 +000010090 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010091 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010092 bp->link_params.speed_cap_mask[0],
10093 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010094
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010095 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010096 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010097 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010098 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010099
10100 bnx2x_link_settings_requested(bp);
10101
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010102 /*
10103 * If connected directly, work with the internal PHY, otherwise, work
10104 * with the external PHY
10105 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010106 ext_phy_config =
10107 SHMEM_RD(bp,
10108 dev_info.port_hw_config[port].external_phy_config);
10109 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010110 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010111 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010112
10113 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10114 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10115 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010116 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010117
10118 /*
10119 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
10120 * In MF mode, it is set to cover self test cases
10121 */
10122 if (IS_MF(bp))
10123 bp->port.need_hw_lock = 1;
10124 else
10125 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
10126 bp->common.shmem_base,
10127 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010128}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010129
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010130void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010131{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010132 u32 no_flags = NO_ISCSI_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010133#ifdef BCM_CNIC
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010134 int port = BP_PORT(bp);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010135
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010136 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010137 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010138
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010139 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010140 bp->cnic_eth_dev.max_iscsi_conn =
10141 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10142 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10143
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010144 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10145 bp->cnic_eth_dev.max_iscsi_conn);
10146
10147 /*
10148 * If maximum allowed number of connections is zero -
10149 * disable the feature.
10150 */
10151 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010152 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010153#else
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010154 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010155#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010156}
10157
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010158#ifdef BCM_CNIC
10159static void __devinit bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
10160{
10161 /* Port info */
10162 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10163 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10164 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10165 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10166
10167 /* Node info */
10168 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10169 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10170 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10171 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10172}
10173#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010174static void __devinit bnx2x_get_fcoe_info(struct bnx2x *bp)
10175{
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010176#ifdef BCM_CNIC
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010177 int port = BP_PORT(bp);
10178 int func = BP_ABS_FUNC(bp);
10179
10180 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10181 drv_lic_key[port].max_fcoe_conn);
10182
10183 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010184 bp->cnic_eth_dev.max_fcoe_conn =
10185 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10186 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10187
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010188 /* Read the WWN: */
10189 if (!IS_MF(bp)) {
10190 /* Port info */
10191 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10192 SHMEM_RD(bp,
10193 dev_info.port_hw_config[port].
10194 fcoe_wwn_port_name_upper);
10195 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10196 SHMEM_RD(bp,
10197 dev_info.port_hw_config[port].
10198 fcoe_wwn_port_name_lower);
10199
10200 /* Node info */
10201 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10202 SHMEM_RD(bp,
10203 dev_info.port_hw_config[port].
10204 fcoe_wwn_node_name_upper);
10205 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10206 SHMEM_RD(bp,
10207 dev_info.port_hw_config[port].
10208 fcoe_wwn_node_name_lower);
10209 } else if (!IS_MF_SD(bp)) {
10210 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10211
10212 /*
10213 * Read the WWN info only if the FCoE feature is enabled for
10214 * this function.
10215 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010216 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
10217 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010218
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010219 } else if (IS_MF_FCOE_SD(bp))
10220 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010221
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010222 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010223
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010224 /*
10225 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010226 * disable the feature.
10227 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010228 if (!bp->cnic_eth_dev.max_fcoe_conn)
10229 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010230#else
10231 bp->flags |= NO_FCOE_FLAG;
10232#endif
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010233}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010234
10235static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
10236{
10237 /*
10238 * iSCSI may be dynamically disabled but reading
10239 * info here we will decrease memory usage by driver
10240 * if the feature is disabled for good
10241 */
10242 bnx2x_get_iscsi_info(bp);
10243 bnx2x_get_fcoe_info(bp);
10244}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010245
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010246static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
10247{
10248 u32 val, val2;
10249 int func = BP_ABS_FUNC(bp);
10250 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010251#ifdef BCM_CNIC
10252 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10253 u8 *fip_mac = bp->fip_mac;
10254#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010255
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010256 /* Zero primary MAC configuration */
10257 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10258
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010259 if (BP_NOMCP(bp)) {
10260 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010261 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010262 } else if (IS_MF(bp)) {
10263 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10264 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10265 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10266 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10267 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10268
10269#ifdef BCM_CNIC
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010270 /*
10271 * iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010272 * FCoE MAC then the appropriate feature should be disabled.
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010273 *
10274 * In non SD mode features configuration comes from
10275 * struct func_ext_config.
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010276 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010277 if (!IS_MF_SD(bp)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010278 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10279 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10280 val2 = MF_CFG_RD(bp, func_ext_config[func].
10281 iscsi_mac_addr_upper);
10282 val = MF_CFG_RD(bp, func_ext_config[func].
10283 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010284 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Joe Perches0f9dad12011-08-14 12:16:19 +000010285 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
10286 iscsi_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010287 } else
10288 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10289
10290 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10291 val2 = MF_CFG_RD(bp, func_ext_config[func].
10292 fcoe_mac_addr_upper);
10293 val = MF_CFG_RD(bp, func_ext_config[func].
10294 fcoe_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010295 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010296 BNX2X_DEV_INFO("Read FCoE L2 MAC: %pM\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010297 fip_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010298
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010299 } else
10300 bp->flags |= NO_FCOE_FLAG;
Barak Witkowskia3348722012-04-23 03:04:46 +000010301
10302 bp->mf_ext_config = cfg;
10303
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010304 } else { /* SD MODE */
10305 if (IS_MF_STORAGE_SD(bp)) {
10306 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10307 /* use primary mac as iscsi mac */
10308 memcpy(iscsi_mac, bp->dev->dev_addr,
10309 ETH_ALEN);
10310
10311 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10312 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
10313 iscsi_mac);
10314 } else { /* FCoE */
10315 memcpy(fip_mac, bp->dev->dev_addr,
10316 ETH_ALEN);
10317 BNX2X_DEV_INFO("SD FCoE MODE\n");
10318 BNX2X_DEV_INFO("Read FIP MAC: %pM\n",
10319 fip_mac);
10320 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010321 /* Zero primary MAC configuration */
10322 memset(bp->dev->dev_addr, 0, ETH_ALEN);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010323 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010324 }
Barak Witkowskia3348722012-04-23 03:04:46 +000010325
10326 if (IS_MF_FCOE_AFEX(bp))
10327 /* use FIP MAC as primary MAC */
10328 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
10329
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010330#endif
10331 } else {
10332 /* in SF read MACs from port configuration */
10333 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10334 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10335 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10336
10337#ifdef BCM_CNIC
10338 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10339 iscsi_mac_upper);
10340 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10341 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010342 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vladislav Zolotarovc03bd392011-07-21 07:57:52 +000010343
10344 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10345 fcoe_fip_mac_upper);
10346 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10347 fcoe_fip_mac_lower);
10348 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010349#endif
10350 }
10351
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010352 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
10353 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010354
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010355#ifdef BCM_CNIC
Dmitry Kravkov426b9242011-05-04 23:49:53 +000010356 /* Disable iSCSI if MAC configuration is
10357 * invalid.
10358 */
10359 if (!is_valid_ether_addr(iscsi_mac)) {
10360 bp->flags |= NO_ISCSI_FLAG;
10361 memset(iscsi_mac, 0, ETH_ALEN);
10362 }
10363
10364 /* Disable FCoE if MAC configuration is
10365 * invalid.
10366 */
10367 if (!is_valid_ether_addr(fip_mac)) {
10368 bp->flags |= NO_FCOE_FLAG;
10369 memset(bp->fip_mac, 0, ETH_ALEN);
10370 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010371#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010372
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010373 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010374 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010375 "bad Ethernet MAC address configuration: %pM\n"
10376 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010377 bp->dev->dev_addr);
Merav Sicron51c1a582012-03-18 10:33:38 +000010378
10379
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010380}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010381
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010382static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
10383{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010384 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070010385 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010386 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010387 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010388
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010389 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010390
Ariel Elior6383c0b2011-07-14 08:31:57 +000010391 /*
10392 * initialize IGU parameters
10393 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010394 if (CHIP_IS_E1x(bp)) {
10395 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010396
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010397 bp->igu_dsb_id = DEF_SB_IGU_ID;
10398 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010399 } else {
10400 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040010401
10402 /* do not allow device reset during IGU info preocessing */
10403 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
10404
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010405 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010406
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010407 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010408 int tout = 5000;
10409
10410 BNX2X_DEV_INFO("FORCING Normal Mode\n");
10411
10412 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
10413 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
10414 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
10415
10416 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10417 tout--;
10418 usleep_range(1000, 1000);
10419 }
10420
10421 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10422 dev_err(&bp->pdev->dev,
10423 "FORCING Normal Mode failed!!!\n");
10424 return -EPERM;
10425 }
10426 }
10427
10428 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
10429 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010430 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
10431 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010432 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010433
10434 bnx2x_get_igu_cam_info(bp);
10435
David S. Miller8decf862011-09-22 03:23:13 -040010436 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010437 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010438
10439 /*
10440 * set base FW non-default (fast path) status block id, this value is
10441 * used to initialize the fw_sb_id saved on the fp/queue structure to
10442 * determine the id used by the FW.
10443 */
10444 if (CHIP_IS_E1x(bp))
10445 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
10446 else /*
10447 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
10448 * the same queue are indicated on the same IGU SB). So we prefer
10449 * FW and IGU SBs to be the same value.
10450 */
10451 bp->base_fw_ndsb = bp->igu_base_sb;
10452
10453 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
10454 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
10455 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010456
10457 /*
10458 * Initialize MF configuration
10459 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010460
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010461 bp->mf_ov = 0;
10462 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040010463 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010464
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010465 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010466 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
10467 bp->common.shmem2_base, SHMEM2_RD(bp, size),
10468 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
10469
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010470 if (SHMEM2_HAS(bp, mf_cfg_addr))
10471 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
10472 else
10473 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010474 offsetof(struct shmem_region, func_mb) +
10475 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010476 /*
10477 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010478 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010479 * 2. MAC address must be legal (check only upper bytes)
10480 * for Switch-Independent mode;
10481 * OVLAN must be legal for Switch-Dependent mode
10482 * 3. SF_MODE configures specific MF mode
10483 */
10484 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10485 /* get mf configuration */
10486 val = SHMEM_RD(bp,
10487 dev_info.shared_feature_config.config);
10488 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010489
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010490 switch (val) {
10491 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
10492 val = MF_CFG_RD(bp, func_mf_config[func].
10493 mac_upper);
10494 /* check for legal mac (upper bytes)*/
10495 if (val != 0xffff) {
10496 bp->mf_mode = MULTI_FUNCTION_SI;
10497 bp->mf_config[vn] = MF_CFG_RD(bp,
10498 func_mf_config[func].config);
10499 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000010500 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010501 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010502 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
10503 if ((!CHIP_IS_E1x(bp)) &&
10504 (MF_CFG_RD(bp, func_mf_config[func].
10505 mac_upper) != 0xffff) &&
10506 (SHMEM2_HAS(bp,
10507 afex_driver_support))) {
10508 bp->mf_mode = MULTI_FUNCTION_AFEX;
10509 bp->mf_config[vn] = MF_CFG_RD(bp,
10510 func_mf_config[func].config);
10511 } else {
10512 BNX2X_DEV_INFO("can not configure afex mode\n");
10513 }
10514 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010515 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
10516 /* get OV configuration */
10517 val = MF_CFG_RD(bp,
10518 func_mf_config[FUNC_0].e1hov_tag);
10519 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
10520
10521 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
10522 bp->mf_mode = MULTI_FUNCTION_SD;
10523 bp->mf_config[vn] = MF_CFG_RD(bp,
10524 func_mf_config[func].config);
10525 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010526 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010527 break;
10528 default:
10529 /* Unknown configuration: reset mf_config */
10530 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000010531 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010532 }
10533 }
10534
Eilon Greenstein2691d512009-08-12 08:22:08 +000010535 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010536 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000010537
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010538 switch (bp->mf_mode) {
10539 case MULTI_FUNCTION_SD:
10540 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
10541 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010542 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010543 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010544 bp->path_has_ovlan = true;
10545
Merav Sicron51c1a582012-03-18 10:33:38 +000010546 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
10547 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000010548 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010549 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010550 "No valid MF OV for func %d, aborting\n",
10551 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010552 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010553 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010554 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010555 case MULTI_FUNCTION_AFEX:
10556 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
10557 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010558 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000010559 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
10560 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010561 break;
10562 default:
10563 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010564 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010565 "VN %d is in a single function mode, aborting\n",
10566 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010567 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010568 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010569 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010570 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010571
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010572 /* check if other port on the path needs ovlan:
10573 * Since MF configuration is shared between ports
10574 * Possible mixed modes are only
10575 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
10576 */
10577 if (CHIP_MODE_IS_4_PORT(bp) &&
10578 !bp->path_has_ovlan &&
10579 !IS_MF(bp) &&
10580 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10581 u8 other_port = !BP_PORT(bp);
10582 u8 other_func = BP_PATH(bp) + 2*other_port;
10583 val = MF_CFG_RD(bp,
10584 func_mf_config[other_func].e1hov_tag);
10585 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
10586 bp->path_has_ovlan = true;
10587 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010588 }
10589
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010590 /* adjust igu_sb_cnt to MF for E1x */
10591 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010592 bp->igu_sb_cnt /= E1HVN_MAX;
10593
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010594 /* port info */
10595 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010596
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010597 /* Get MAC addresses */
10598 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010599
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010600 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010601
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010602 return rc;
10603}
10604
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010605static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
10606{
10607 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010608 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010609 char str_id_reg[VENDOR_ID_LEN+1];
10610 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010611 char *vpd_data;
10612 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010613 u8 len;
10614
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010615 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010616 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
10617
10618 if (cnt < BNX2X_VPD_LEN)
10619 goto out_not_found;
10620
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010621 /* VPD RO tag should be first tag after identifier string, hence
10622 * we should be able to find it in first BNX2X_VPD_LEN chars
10623 */
10624 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010625 PCI_VPD_LRDT_RO_DATA);
10626 if (i < 0)
10627 goto out_not_found;
10628
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010629 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010630 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010631
10632 i += PCI_VPD_LRDT_TAG_SIZE;
10633
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010634 if (block_end > BNX2X_VPD_LEN) {
10635 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
10636 if (vpd_extended_data == NULL)
10637 goto out_not_found;
10638
10639 /* read rest of vpd image into vpd_extended_data */
10640 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
10641 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
10642 block_end - BNX2X_VPD_LEN,
10643 vpd_extended_data + BNX2X_VPD_LEN);
10644 if (cnt < (block_end - BNX2X_VPD_LEN))
10645 goto out_not_found;
10646 vpd_data = vpd_extended_data;
10647 } else
10648 vpd_data = vpd_start;
10649
10650 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010651
10652 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10653 PCI_VPD_RO_KEYWORD_MFR_ID);
10654 if (rodi < 0)
10655 goto out_not_found;
10656
10657 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10658
10659 if (len != VENDOR_ID_LEN)
10660 goto out_not_found;
10661
10662 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10663
10664 /* vendor specific info */
10665 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
10666 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
10667 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
10668 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
10669
10670 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10671 PCI_VPD_RO_KEYWORD_VENDOR0);
10672 if (rodi >= 0) {
10673 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10674
10675 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10676
10677 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
10678 memcpy(bp->fw_ver, &vpd_data[rodi], len);
10679 bp->fw_ver[len] = ' ';
10680 }
10681 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010682 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010683 return;
10684 }
10685out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010686 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010687 return;
10688}
10689
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010690static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
10691{
10692 u32 flags = 0;
10693
10694 if (CHIP_REV_IS_FPGA(bp))
10695 SET_FLAGS(flags, MODE_FPGA);
10696 else if (CHIP_REV_IS_EMUL(bp))
10697 SET_FLAGS(flags, MODE_EMUL);
10698 else
10699 SET_FLAGS(flags, MODE_ASIC);
10700
10701 if (CHIP_MODE_IS_4_PORT(bp))
10702 SET_FLAGS(flags, MODE_PORT4);
10703 else
10704 SET_FLAGS(flags, MODE_PORT2);
10705
10706 if (CHIP_IS_E2(bp))
10707 SET_FLAGS(flags, MODE_E2);
10708 else if (CHIP_IS_E3(bp)) {
10709 SET_FLAGS(flags, MODE_E3);
10710 if (CHIP_REV(bp) == CHIP_REV_Ax)
10711 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010712 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
10713 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010714 }
10715
10716 if (IS_MF(bp)) {
10717 SET_FLAGS(flags, MODE_MF);
10718 switch (bp->mf_mode) {
10719 case MULTI_FUNCTION_SD:
10720 SET_FLAGS(flags, MODE_MF_SD);
10721 break;
10722 case MULTI_FUNCTION_SI:
10723 SET_FLAGS(flags, MODE_MF_SI);
10724 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010725 case MULTI_FUNCTION_AFEX:
10726 SET_FLAGS(flags, MODE_MF_AFEX);
10727 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010728 }
10729 } else
10730 SET_FLAGS(flags, MODE_SF);
10731
10732#if defined(__LITTLE_ENDIAN)
10733 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
10734#else /*(__BIG_ENDIAN)*/
10735 SET_FLAGS(flags, MODE_BIG_ENDIAN);
10736#endif
10737 INIT_MODE_FLAGS(bp) = flags;
10738}
10739
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010740static int __devinit bnx2x_init_bp(struct bnx2x *bp)
10741{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010742 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010743 int rc;
10744
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010745 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070010746 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070010747 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +000010748#ifdef BCM_CNIC
10749 mutex_init(&bp->cnic_mutex);
10750#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010751
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010752 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000010753 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010754 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010755 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010756 if (rc)
10757 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010758
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010759 bnx2x_set_modes_bitmap(bp);
10760
10761 rc = bnx2x_alloc_mem_bp(bp);
10762 if (rc)
10763 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010764
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010765 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010766
10767 func = BP_FUNC(bp);
10768
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010769 /* need to reset chip if undi was active */
Yuval Mintz452427b2012-03-26 20:47:07 +000010770 if (!BP_NOMCP(bp)) {
10771 /* init fw_seq */
10772 bp->fw_seq =
10773 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
10774 DRV_MSG_SEQ_NUMBER_MASK;
10775 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10776
10777 bnx2x_prev_unload(bp);
10778 }
10779
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010780
10781 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010782 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010783
10784 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000010785 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010786
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010787 bp->disable_tpa = disable_tpa;
10788
10789#ifdef BCM_CNIC
Barak Witkowskia3348722012-04-23 03:04:46 +000010790 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010791#endif
10792
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010793 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010794 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010795 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010796 bp->dev->features &= ~NETIF_F_LRO;
10797 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010798 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010799 bp->dev->features |= NETIF_F_LRO;
10800 }
10801
Eilon Greensteina18f5122009-08-12 08:23:26 +000010802 if (CHIP_IS_E1(bp))
10803 bp->dropless_fc = 0;
10804 else
10805 bp->dropless_fc = dropless_fc;
10806
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000010807 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010808
Barak Witkowskia3348722012-04-23 03:04:46 +000010809 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010810
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000010811 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010812 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
10813 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010814
Michal Schmidtfc543632012-02-14 09:05:46 +000010815 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010816
10817 init_timer(&bp->timer);
10818 bp->timer.expires = jiffies + bp->current_interval;
10819 bp->timer.data = (unsigned long) bp;
10820 bp->timer.function = bnx2x_timer;
10821
Shmulik Ravid785b9b12010-12-30 06:27:03 +000010822 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000010823 bnx2x_dcbx_init_params(bp);
10824
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010825#ifdef BCM_CNIC
10826 if (CHIP_IS_E1x(bp))
10827 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
10828 else
10829 bp->cnic_base_cl_id = FP_SB_MAX_E2;
10830#endif
10831
Ariel Elior6383c0b2011-07-14 08:31:57 +000010832 /* multiple tx priority */
10833 if (CHIP_IS_E1x(bp))
10834 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
10835 if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
10836 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
10837 if (CHIP_IS_E3B0(bp))
10838 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
10839
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010840 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010841}
10842
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010843
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000010844/****************************************************************************
10845* General service functions
10846****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010847
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010848/*
10849 * net_device service functions
10850 */
10851
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010852/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010853static int bnx2x_open(struct net_device *dev)
10854{
10855 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010856 bool global = false;
10857 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000010858 bool other_load_status, load_status;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010859
Mintz Yuval1355b702012-02-15 02:10:22 +000010860 bp->stats_init = true;
10861
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010862 netif_carrier_off(dev);
10863
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010864 bnx2x_set_power_state(bp, PCI_D0);
10865
Ariel Elior889b9af2012-01-26 06:01:51 +000010866 other_load_status = bnx2x_get_load_status(bp, other_engine);
10867 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010868
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010869 /*
10870 * If parity had happen during the unload, then attentions
10871 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
10872 * want the first function loaded on the current engine to
10873 * complete the recovery.
10874 */
10875 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
10876 bnx2x_chk_parity_attn(bp, &global, true))
10877 do {
10878 /*
10879 * If there are attentions and they are in a global
10880 * blocks, set the GLOBAL_RESET bit regardless whether
10881 * it will be this function that will complete the
10882 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010883 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010884 if (global)
10885 bnx2x_set_reset_global(bp);
10886
10887 /*
10888 * Only the first function on the current engine should
10889 * try to recover in open. In case of attentions in
10890 * global blocks only the first in the chip should try
10891 * to recover.
10892 */
Ariel Elior889b9af2012-01-26 06:01:51 +000010893 if ((!load_status &&
10894 (!global || !other_load_status)) &&
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010895 bnx2x_trylock_leader_lock(bp) &&
10896 !bnx2x_leader_reset(bp)) {
10897 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010898 break;
10899 }
10900
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010901 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010902 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010903 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010904
Merav Sicron51c1a582012-03-18 10:33:38 +000010905 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
10906 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010907
10908 return -EAGAIN;
10909 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010910
10911 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010912 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010913}
10914
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010915/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000010916static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010917{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010918 struct bnx2x *bp = netdev_priv(dev);
10919
10920 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010921 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010922
10923 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000010924 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010925
10926 return 0;
10927}
10928
Eric Dumazet1191cb82012-04-27 21:39:21 +000010929static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
10930 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010931{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010932 int mc_count = netdev_mc_count(bp->dev);
10933 struct bnx2x_mcast_list_elem *mc_mac =
10934 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010935 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010936
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010937 if (!mc_mac)
10938 return -ENOMEM;
10939
10940 INIT_LIST_HEAD(&p->mcast_list);
10941
10942 netdev_for_each_mc_addr(ha, bp->dev) {
10943 mc_mac->mac = bnx2x_mc_addr(ha);
10944 list_add_tail(&mc_mac->link, &p->mcast_list);
10945 mc_mac++;
10946 }
10947
10948 p->mcast_list_len = mc_count;
10949
10950 return 0;
10951}
10952
Eric Dumazet1191cb82012-04-27 21:39:21 +000010953static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010954 struct bnx2x_mcast_ramrod_params *p)
10955{
10956 struct bnx2x_mcast_list_elem *mc_mac =
10957 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
10958 link);
10959
10960 WARN_ON(!mc_mac);
10961 kfree(mc_mac);
10962}
10963
10964/**
10965 * bnx2x_set_uc_list - configure a new unicast MACs list.
10966 *
10967 * @bp: driver handle
10968 *
10969 * We will use zero (0) as a MAC type for these MACs.
10970 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000010971static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010972{
10973 int rc;
10974 struct net_device *dev = bp->dev;
10975 struct netdev_hw_addr *ha;
10976 struct bnx2x_vlan_mac_obj *mac_obj = &bp->fp->mac_obj;
10977 unsigned long ramrod_flags = 0;
10978
10979 /* First schedule a cleanup up of old configuration */
10980 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
10981 if (rc < 0) {
10982 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
10983 return rc;
10984 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010985
10986 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010987 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
10988 BNX2X_UC_LIST_MAC, &ramrod_flags);
10989 if (rc < 0) {
10990 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
10991 rc);
10992 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010993 }
10994 }
10995
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010996 /* Execute the pending commands */
10997 __set_bit(RAMROD_CONT, &ramrod_flags);
10998 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
10999 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011000}
11001
Eric Dumazet1191cb82012-04-27 21:39:21 +000011002static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011003{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011004 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011005 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011006 int rc = 0;
11007
11008 rparam.mcast_obj = &bp->mcast_obj;
11009
11010 /* first, clear all configured multicast MACs */
11011 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11012 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011013 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011014 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011015 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011016
11017 /* then, configure a new MACs list */
11018 if (netdev_mc_count(dev)) {
11019 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11020 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011021 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11022 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011023 return rc;
11024 }
11025
11026 /* Now add the new MACs */
11027 rc = bnx2x_config_mcast(bp, &rparam,
11028 BNX2X_MCAST_CMD_ADD);
11029 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011030 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11031 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011032
11033 bnx2x_free_mcast_macs_list(&rparam);
11034 }
11035
11036 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011037}
11038
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011039
11040/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011041void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011042{
11043 struct bnx2x *bp = netdev_priv(dev);
11044 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011045
11046 if (bp->state != BNX2X_STATE_OPEN) {
11047 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11048 return;
11049 }
11050
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011051 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011052
11053 if (dev->flags & IFF_PROMISC)
11054 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011055 else if ((dev->flags & IFF_ALLMULTI) ||
11056 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11057 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011058 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011059 else {
11060 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011061 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011062 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011063
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011064 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011065 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011066 }
11067
11068 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011069#ifdef BCM_CNIC
11070 /* handle ISCSI SD mode */
11071 if (IS_MF_ISCSI_SD(bp))
11072 bp->rx_mode = BNX2X_RX_MODE_NONE;
11073#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011074
11075 /* Schedule the rx_mode command */
11076 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11077 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11078 return;
11079 }
11080
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011081 bnx2x_set_storm_rx_mode(bp);
11082}
11083
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011084/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011085static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11086 int devad, u16 addr)
11087{
11088 struct bnx2x *bp = netdev_priv(netdev);
11089 u16 value;
11090 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011091
11092 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11093 prtad, devad, addr);
11094
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011095 /* The HW expects different devad if CL22 is used */
11096 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11097
11098 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011099 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011100 bnx2x_release_phy_lock(bp);
11101 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11102
11103 if (!rc)
11104 rc = value;
11105 return rc;
11106}
11107
11108/* called with rtnl_lock */
11109static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11110 u16 addr, u16 value)
11111{
11112 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011113 int rc;
11114
Merav Sicron51c1a582012-03-18 10:33:38 +000011115 DP(NETIF_MSG_LINK,
11116 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11117 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011118
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011119 /* The HW expects different devad if CL22 is used */
11120 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11121
11122 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011123 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011124 bnx2x_release_phy_lock(bp);
11125 return rc;
11126}
11127
11128/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011129static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11130{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011131 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011132 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011133
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011134 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11135 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011136
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011137 if (!netif_running(dev))
11138 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011139
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011140 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011141}
11142
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011143#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011144static void poll_bnx2x(struct net_device *dev)
11145{
11146 struct bnx2x *bp = netdev_priv(dev);
11147
11148 disable_irq(bp->pdev->irq);
11149 bnx2x_interrupt(bp->pdev->irq, dev);
11150 enable_irq(bp->pdev->irq);
11151}
11152#endif
11153
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011154static int bnx2x_validate_addr(struct net_device *dev)
11155{
11156 struct bnx2x *bp = netdev_priv(dev);
11157
Merav Sicron51c1a582012-03-18 10:33:38 +000011158 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11159 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011160 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011161 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011162 return 0;
11163}
11164
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011165static const struct net_device_ops bnx2x_netdev_ops = {
11166 .ndo_open = bnx2x_open,
11167 .ndo_stop = bnx2x_close,
11168 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011169 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011170 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011171 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011172 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011173 .ndo_do_ioctl = bnx2x_ioctl,
11174 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011175 .ndo_fix_features = bnx2x_fix_features,
11176 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011177 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011178#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011179 .ndo_poll_controller = poll_bnx2x,
11180#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011181 .ndo_setup_tc = bnx2x_setup_tc,
11182
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011183#if defined(NETDEV_FCOE_WWNN) && defined(BCM_CNIC)
11184 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11185#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011186};
11187
Eric Dumazet1191cb82012-04-27 21:39:21 +000011188static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011189{
11190 struct device *dev = &bp->pdev->dev;
11191
11192 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11193 bp->flags |= USING_DAC_FLAG;
11194 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011195 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011196 return -EIO;
11197 }
11198 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11199 dev_err(dev, "System does not support DMA, aborting\n");
11200 return -EIO;
11201 }
11202
11203 return 0;
11204}
11205
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011206static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011207 struct net_device *dev,
11208 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011209{
11210 struct bnx2x *bp;
11211 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011212 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011213 bool chip_is_e1x = (board_type == BCM57710 ||
11214 board_type == BCM57711 ||
11215 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011216
11217 SET_NETDEV_DEV(dev, &pdev->dev);
11218 bp = netdev_priv(dev);
11219
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011220 bp->dev = dev;
11221 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011222 bp->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011223
11224 rc = pci_enable_device(pdev);
11225 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011226 dev_err(&bp->pdev->dev,
11227 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011228 goto err_out;
11229 }
11230
11231 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011232 dev_err(&bp->pdev->dev,
11233 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011234 rc = -ENODEV;
11235 goto err_out_disable;
11236 }
11237
11238 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011239 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
11240 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011241 rc = -ENODEV;
11242 goto err_out_disable;
11243 }
11244
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011245 if (atomic_read(&pdev->enable_cnt) == 1) {
11246 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11247 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011248 dev_err(&bp->pdev->dev,
11249 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011250 goto err_out_disable;
11251 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011252
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011253 pci_set_master(pdev);
11254 pci_save_state(pdev);
11255 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011256
11257 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11258 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011259 dev_err(&bp->pdev->dev,
11260 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011261 rc = -EIO;
11262 goto err_out_release;
11263 }
11264
Jon Mason77c98e62011-06-27 07:45:12 +000011265 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011266 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011267 rc = -EIO;
11268 goto err_out_release;
11269 }
11270
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011271 rc = bnx2x_set_coherency_mask(bp);
11272 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011273 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011274
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011275 dev->mem_start = pci_resource_start(pdev, 0);
11276 dev->base_addr = dev->mem_start;
11277 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011278
11279 dev->irq = pdev->irq;
11280
Arjan van de Ven275f1652008-10-20 21:42:39 -070011281 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011282 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011283 dev_err(&bp->pdev->dev,
11284 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011285 rc = -ENOMEM;
11286 goto err_out_release;
11287 }
11288
Ariel Eliorc22610d02012-01-26 06:01:47 +000011289 /* In E1/E1H use pci device function given by kernel.
11290 * In E2/E3 read physical function from ME register since these chips
11291 * support Physical Device Assignment where kernel BDF maybe arbitrary
11292 * (depending on hypervisor).
11293 */
11294 if (chip_is_e1x)
11295 bp->pf_num = PCI_FUNC(pdev->devfn);
11296 else {/* chip is E2/3*/
11297 pci_read_config_dword(bp->pdev,
11298 PCICFG_ME_REGISTER, &pci_cfg_dword);
11299 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
11300 ME_REG_ABS_PF_NUM_SHIFT);
11301 }
Merav Sicron51c1a582012-03-18 10:33:38 +000011302 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011303
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011304 bnx2x_set_power_state(bp, PCI_D0);
11305
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011306 /* clean indirect addresses */
11307 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11308 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040011309 /*
11310 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070011311 * is not used by the driver.
11312 */
11313 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
11314 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
11315 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
11316 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040011317
Ariel Elior65087cf2012-01-23 07:31:55 +000011318 if (chip_is_e1x) {
David S. Miller8decf862011-09-22 03:23:13 -040011319 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
11320 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
11321 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
11322 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
11323 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011324
Shmulik Ravid21894002011-07-24 03:57:04 +000011325 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011326 * Enable internal target-read (in case we are probed after PF FLR).
Shmulik Ravid21894002011-07-24 03:57:04 +000011327 * Must be done prior to any BAR read access. Only for 57712 and up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011328 */
Ariel Elior65087cf2012-01-23 07:31:55 +000011329 if (!chip_is_e1x)
Shmulik Ravid21894002011-07-24 03:57:04 +000011330 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011331
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011332 /* Reset the load counter */
Ariel Elior889b9af2012-01-26 06:01:51 +000011333 bnx2x_clear_load_status(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011334
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011335 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011336
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011337 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011338 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000011339
Jiri Pirko01789342011-08-16 06:29:00 +000011340 dev->priv_flags |= IFF_UNICAST_FLT;
11341
Michał Mirosław66371c42011-04-12 09:38:23 +000011342 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011343 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
11344 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
11345 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000011346
11347 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
11348 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
11349
11350 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011351 if (bp->flags & USING_DAC_FLAG)
11352 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011353
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000011354 /* Add Loopback capability to the device */
11355 dev->hw_features |= NETIF_F_LOOPBACK;
11356
Shmulik Ravid98507672011-02-28 12:19:55 -080011357#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011358 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
11359#endif
11360
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011361 /* get_port_hwinfo() will set prtad and mmds properly */
11362 bp->mdio.prtad = MDIO_PRTAD_NONE;
11363 bp->mdio.mmds = 0;
11364 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11365 bp->mdio.dev = dev;
11366 bp->mdio.mdio_read = bnx2x_mdio_read;
11367 bp->mdio.mdio_write = bnx2x_mdio_write;
11368
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011369 return 0;
11370
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011371err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011372 if (atomic_read(&pdev->enable_cnt) == 1)
11373 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011374
11375err_out_disable:
11376 pci_disable_device(pdev);
11377 pci_set_drvdata(pdev, NULL);
11378
11379err_out:
11380 return rc;
11381}
11382
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011383static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
11384 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080011385{
11386 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11387
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011388 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11389
11390 /* return value of 1=2.5GHz 2=5GHz */
11391 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080011392}
11393
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000011394static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011395{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011396 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011397 struct bnx2x_fw_file_hdr *fw_hdr;
11398 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011399 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011400 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011401 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011402 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011403
Merav Sicron51c1a582012-03-18 10:33:38 +000011404 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
11405 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011406 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011407 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011408
11409 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
11410 sections = (struct bnx2x_fw_file_section *)fw_hdr;
11411
11412 /* Make sure none of the offsets and sizes make us read beyond
11413 * the end of the firmware data */
11414 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
11415 offset = be32_to_cpu(sections[i].offset);
11416 len = be32_to_cpu(sections[i].len);
11417 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011418 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011419 return -EINVAL;
11420 }
11421 }
11422
11423 /* Likewise for the init_ops offsets */
11424 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
11425 ops_offsets = (u16 *)(firmware->data + offset);
11426 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
11427
11428 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
11429 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011430 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011431 return -EINVAL;
11432 }
11433 }
11434
11435 /* Check FW version */
11436 offset = be32_to_cpu(fw_hdr->fw_version.offset);
11437 fw_ver = firmware->data + offset;
11438 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
11439 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
11440 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
11441 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011442 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
11443 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
11444 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011445 BCM_5710_FW_MINOR_VERSION,
11446 BCM_5710_FW_REVISION_VERSION,
11447 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011448 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011449 }
11450
11451 return 0;
11452}
11453
Eric Dumazet1191cb82012-04-27 21:39:21 +000011454static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011455{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011456 const __be32 *source = (const __be32 *)_source;
11457 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011458 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011459
11460 for (i = 0; i < n/4; i++)
11461 target[i] = be32_to_cpu(source[i]);
11462}
11463
11464/*
11465 Ops array is stored in the following format:
11466 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
11467 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011468static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011469{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011470 const __be32 *source = (const __be32 *)_source;
11471 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011472 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011473
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011474 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011475 tmp = be32_to_cpu(source[j]);
11476 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011477 target[i].offset = tmp & 0xffffff;
11478 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011479 }
11480}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011481
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011482/**
11483 * IRO array is stored in the following format:
11484 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
11485 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011486static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011487{
11488 const __be32 *source = (const __be32 *)_source;
11489 struct iro *target = (struct iro *)_target;
11490 u32 i, j, tmp;
11491
11492 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
11493 target[i].base = be32_to_cpu(source[j]);
11494 j++;
11495 tmp = be32_to_cpu(source[j]);
11496 target[i].m1 = (tmp >> 16) & 0xffff;
11497 target[i].m2 = tmp & 0xffff;
11498 j++;
11499 tmp = be32_to_cpu(source[j]);
11500 target[i].m3 = (tmp >> 16) & 0xffff;
11501 target[i].size = tmp & 0xffff;
11502 j++;
11503 }
11504}
11505
Eric Dumazet1191cb82012-04-27 21:39:21 +000011506static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011507{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011508 const __be16 *source = (const __be16 *)_source;
11509 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011510 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011511
11512 for (i = 0; i < n/2; i++)
11513 target[i] = be16_to_cpu(source[i]);
11514}
11515
Joe Perches7995c642010-02-17 15:01:52 +000011516#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
11517do { \
11518 u32 len = be32_to_cpu(fw_hdr->arr.len); \
11519 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000011520 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000011521 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000011522 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
11523 (u8 *)bp->arr, len); \
11524} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011525
Yuval Mintz3b603062012-03-18 10:33:39 +000011526static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011527{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011528 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011529 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000011530 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011531
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011532 if (bp->firmware)
11533 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011534
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011535 if (CHIP_IS_E1(bp))
11536 fw_file_name = FW_FILE_NAME_E1;
11537 else if (CHIP_IS_E1H(bp))
11538 fw_file_name = FW_FILE_NAME_E1H;
11539 else if (!CHIP_IS_E1x(bp))
11540 fw_file_name = FW_FILE_NAME_E2;
11541 else {
11542 BNX2X_ERR("Unsupported chip revision\n");
11543 return -EINVAL;
11544 }
11545 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011546
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011547 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
11548 if (rc) {
11549 BNX2X_ERR("Can't load firmware file %s\n",
11550 fw_file_name);
11551 goto request_firmware_exit;
11552 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011553
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011554 rc = bnx2x_check_firmware(bp);
11555 if (rc) {
11556 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
11557 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011558 }
11559
11560 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
11561
11562 /* Initialize the pointers to the init arrays */
11563 /* Blob */
11564 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
11565
11566 /* Opcodes */
11567 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
11568
11569 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011570 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
11571 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011572
11573 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000011574 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11575 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
11576 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
11577 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
11578 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11579 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
11580 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
11581 be32_to_cpu(fw_hdr->usem_pram_data.offset);
11582 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11583 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
11584 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
11585 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
11586 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11587 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
11588 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
11589 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011590 /* IRO */
11591 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011592
11593 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011594
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011595iro_alloc_err:
11596 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011597init_offsets_alloc_err:
11598 kfree(bp->init_ops);
11599init_ops_alloc_err:
11600 kfree(bp->init_data);
11601request_firmware_exit:
11602 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000011603 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011604
11605 return rc;
11606}
11607
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011608static void bnx2x_release_firmware(struct bnx2x *bp)
11609{
11610 kfree(bp->init_ops_offsets);
11611 kfree(bp->init_ops);
11612 kfree(bp->init_data);
11613 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011614 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011615}
11616
11617
11618static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
11619 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
11620 .init_hw_cmn = bnx2x_init_hw_common,
11621 .init_hw_port = bnx2x_init_hw_port,
11622 .init_hw_func = bnx2x_init_hw_func,
11623
11624 .reset_hw_cmn = bnx2x_reset_common,
11625 .reset_hw_port = bnx2x_reset_port,
11626 .reset_hw_func = bnx2x_reset_func,
11627
11628 .gunzip_init = bnx2x_gunzip_init,
11629 .gunzip_end = bnx2x_gunzip_end,
11630
11631 .init_fw = bnx2x_init_firmware,
11632 .release_fw = bnx2x_release_firmware,
11633};
11634
11635void bnx2x__init_func_obj(struct bnx2x *bp)
11636{
11637 /* Prepare DMAE related driver resources */
11638 bnx2x_setup_dmae(bp);
11639
11640 bnx2x_init_func_obj(bp, &bp->func_obj,
11641 bnx2x_sp(bp, func_rdata),
11642 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000011643 bnx2x_sp(bp, func_afex_rdata),
11644 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011645 &bnx2x_func_sp_drv);
11646}
11647
11648/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011649static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011650{
Ariel Elior6383c0b2011-07-14 08:31:57 +000011651 int cid_count = BNX2X_L2_CID_COUNT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011652
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011653#ifdef BCM_CNIC
11654 cid_count += CNIC_CID_MAX;
11655#endif
11656 return roundup(cid_count, QM_CID_ROUND);
11657}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011658
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011659/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000011660 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011661 *
11662 * @dev: pci device
11663 *
11664 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011665static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011666{
11667 int pos;
11668 u16 control;
11669
11670 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011671
Ariel Elior6383c0b2011-07-14 08:31:57 +000011672 /*
11673 * If MSI-X is not supported - return number of SBs needed to support
11674 * one fast path queue: one FP queue + SB for CNIC
11675 */
11676 if (!pos)
11677 return 1 + CNIC_PRESENT;
11678
11679 /*
11680 * The value in the PCI configuration space is the index of the last
11681 * entry, namely one less than the actual size of the table, which is
11682 * exactly what we want to return from this function: number of all SBs
11683 * without the default SB.
11684 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011685 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011686 return control & PCI_MSIX_FLAGS_QSIZE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011687}
11688
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011689static int __devinit bnx2x_init_one(struct pci_dev *pdev,
11690 const struct pci_device_id *ent)
11691{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011692 struct net_device *dev = NULL;
11693 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011694 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000011695 int rc, max_non_def_sbs;
11696 int rx_count, tx_count, rss_count;
11697 /*
11698 * An estimated maximum supported CoS number according to the chip
11699 * version.
11700 * We will try to roughly estimate the maximum number of CoSes this chip
11701 * may support in order to minimize the memory allocated for Tx
11702 * netdev_queue's. This number will be accurately calculated during the
11703 * initialization of bp->max_cos based on the chip versions AND chip
11704 * revision in the bnx2x_init_bp().
11705 */
11706 u8 max_cos_est = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011707
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011708 switch (ent->driver_data) {
11709 case BCM57710:
11710 case BCM57711:
11711 case BCM57711E:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011712 max_cos_est = BNX2X_MULTI_TX_COS_E1X;
11713 break;
11714
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011715 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011716 case BCM57712_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011717 max_cos_est = BNX2X_MULTI_TX_COS_E2_E3A0;
11718 break;
11719
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011720 case BCM57800:
11721 case BCM57800_MF:
11722 case BCM57810:
11723 case BCM57810_MF:
11724 case BCM57840:
11725 case BCM57840_MF:
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000011726 case BCM57811:
11727 case BCM57811_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011728 max_cos_est = BNX2X_MULTI_TX_COS_E3B0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011729 break;
11730
11731 default:
11732 pr_err("Unknown board_type (%ld), aborting\n",
11733 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000011734 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011735 }
11736
Ariel Elior6383c0b2011-07-14 08:31:57 +000011737 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev);
11738
11739 /* !!! FIXME !!!
11740 * Do not allow the maximum SB count to grow above 16
11741 * since Special CIDs starts from 16*BNX2X_MULTI_TX_COS=48.
11742 * We will use the FP_SB_MAX_E1x macro for this matter.
11743 */
11744 max_non_def_sbs = min_t(int, FP_SB_MAX_E1x, max_non_def_sbs);
11745
11746 WARN_ON(!max_non_def_sbs);
11747
11748 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
11749 rss_count = max_non_def_sbs - CNIC_PRESENT;
11750
11751 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
11752 rx_count = rss_count + FCOE_PRESENT;
11753
11754 /*
11755 * Maximum number of netdev Tx queues:
11756 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
11757 */
11758 tx_count = MAX_TXQS_PER_COS * max_cos_est + FCOE_PRESENT;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011759
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011760 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011761 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000011762 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011763 return -ENOMEM;
11764
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011765 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011766
Merav Sicron51c1a582012-03-18 10:33:38 +000011767 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +000011768 tx_count, rx_count);
11769
11770 bp->igu_sb_cnt = max_non_def_sbs;
Joe Perches7995c642010-02-17 15:01:52 +000011771 bp->msg_enable = debug;
Eilon Greensteindf4770de2009-08-12 08:23:28 +000011772 pci_set_drvdata(pdev, dev);
11773
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011774 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011775 if (rc < 0) {
11776 free_netdev(dev);
11777 return rc;
11778 }
11779
Merav Sicron51c1a582012-03-18 10:33:38 +000011780 BNX2X_DEV_INFO("max_non_def_sbs %d\n", max_non_def_sbs);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011781
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011782 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011783 if (rc)
11784 goto init_one_exit;
11785
Ariel Elior6383c0b2011-07-14 08:31:57 +000011786 /*
11787 * Map doorbels here as we need the real value of bp->max_cos which
11788 * is initialized in bnx2x_init_bp().
11789 */
11790 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
11791 min_t(u64, BNX2X_DB_SIZE(bp),
11792 pci_resource_len(pdev, 2)));
11793 if (!bp->doorbells) {
11794 dev_err(&bp->pdev->dev,
11795 "Cannot map doorbell space, aborting\n");
11796 rc = -ENOMEM;
11797 goto init_one_exit;
11798 }
11799
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011800 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011801 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011802
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011803#ifdef BCM_CNIC
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000011804 /* disable FCOE L2 queue for E1x */
11805 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011806 bp->flags |= NO_FCOE_FLAG;
11807
11808#endif
11809
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011810 /* Configure interrupt mode: try to enable MSI-X/MSI if
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011811 * needed, set bp->num_queues appropriately.
11812 */
11813 bnx2x_set_int_mode(bp);
11814
11815 /* Add all NAPI objects */
11816 bnx2x_add_all_napi(bp);
11817
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080011818 rc = register_netdev(dev);
11819 if (rc) {
11820 dev_err(&pdev->dev, "Cannot register net device\n");
11821 goto init_one_exit;
11822 }
11823
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011824#ifdef BCM_CNIC
11825 if (!NO_FCOE(bp)) {
11826 /* Add storage MAC address */
11827 rtnl_lock();
11828 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11829 rtnl_unlock();
11830 }
11831#endif
11832
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011833 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011834
Merav Sicron51c1a582012-03-18 10:33:38 +000011835 BNX2X_DEV_INFO(
11836 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000011837 board_info[ent->driver_data].name,
11838 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
11839 pcie_width,
11840 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
11841 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
11842 "5GHz (Gen2)" : "2.5GHz",
11843 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000011844
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011845 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011846
11847init_one_exit:
11848 if (bp->regview)
11849 iounmap(bp->regview);
11850
11851 if (bp->doorbells)
11852 iounmap(bp->doorbells);
11853
11854 free_netdev(dev);
11855
11856 if (atomic_read(&pdev->enable_cnt) == 1)
11857 pci_release_regions(pdev);
11858
11859 pci_disable_device(pdev);
11860 pci_set_drvdata(pdev, NULL);
11861
11862 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011863}
11864
11865static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
11866{
11867 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011868 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011869
Eliezer Tamir228241e2008-02-28 11:56:57 -080011870 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011871 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080011872 return;
11873 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011874 bp = netdev_priv(dev);
11875
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011876#ifdef BCM_CNIC
11877 /* Delete storage MAC address */
11878 if (!NO_FCOE(bp)) {
11879 rtnl_lock();
11880 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11881 rtnl_unlock();
11882 }
11883#endif
11884
Shmulik Ravid98507672011-02-28 12:19:55 -080011885#ifdef BCM_DCBNL
11886 /* Delete app tlvs from dcbnl */
11887 bnx2x_dcbnl_update_applist(bp, true);
11888#endif
11889
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011890 unregister_netdev(dev);
11891
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011892 /* Delete all NAPI objects */
11893 bnx2x_del_all_napi(bp);
11894
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011895 /* Power on: we can't let PCI layer write to us while we are in D3 */
11896 bnx2x_set_power_state(bp, PCI_D0);
11897
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011898 /* Disable MSI/MSI-X */
11899 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011900
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011901 /* Power off */
11902 bnx2x_set_power_state(bp, PCI_D3hot);
11903
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011904 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000011905 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011906
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011907 if (bp->regview)
11908 iounmap(bp->regview);
11909
11910 if (bp->doorbells)
11911 iounmap(bp->doorbells);
11912
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011913 bnx2x_release_firmware(bp);
11914
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011915 bnx2x_free_mem_bp(bp);
11916
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011917 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011918
11919 if (atomic_read(&pdev->enable_cnt) == 1)
11920 pci_release_regions(pdev);
11921
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011922 pci_disable_device(pdev);
11923 pci_set_drvdata(pdev, NULL);
11924}
11925
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011926static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
11927{
11928 int i;
11929
11930 bp->state = BNX2X_STATE_ERROR;
11931
11932 bp->rx_mode = BNX2X_RX_MODE_NONE;
11933
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011934#ifdef BCM_CNIC
11935 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
11936#endif
11937 /* Stop Tx */
11938 bnx2x_tx_disable(bp);
11939
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011940 bnx2x_netif_stop(bp, 0);
11941
11942 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011943
11944 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011945
11946 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011947 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011948
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011949 /* Free SKBs, SGEs, TPA pool and driver internals */
11950 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011951
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011952 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011953 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011954
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011955 bnx2x_free_mem(bp);
11956
11957 bp->state = BNX2X_STATE_CLOSED;
11958
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011959 netif_carrier_off(bp->dev);
11960
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011961 return 0;
11962}
11963
11964static void bnx2x_eeh_recover(struct bnx2x *bp)
11965{
11966 u32 val;
11967
11968 mutex_init(&bp->port.phy_mutex);
11969
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011970
11971 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
11972 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11973 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11974 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011975}
11976
Wendy Xiong493adb12008-06-23 20:36:22 -070011977/**
11978 * bnx2x_io_error_detected - called when PCI error is detected
11979 * @pdev: Pointer to PCI device
11980 * @state: The current pci connection state
11981 *
11982 * This function is called after a PCI bus error affecting
11983 * this device has been detected.
11984 */
11985static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
11986 pci_channel_state_t state)
11987{
11988 struct net_device *dev = pci_get_drvdata(pdev);
11989 struct bnx2x *bp = netdev_priv(dev);
11990
11991 rtnl_lock();
11992
11993 netif_device_detach(dev);
11994
Dean Nelson07ce50e2009-07-31 09:13:25 +000011995 if (state == pci_channel_io_perm_failure) {
11996 rtnl_unlock();
11997 return PCI_ERS_RESULT_DISCONNECT;
11998 }
11999
Wendy Xiong493adb12008-06-23 20:36:22 -070012000 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012001 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012002
12003 pci_disable_device(pdev);
12004
12005 rtnl_unlock();
12006
12007 /* Request a slot reset */
12008 return PCI_ERS_RESULT_NEED_RESET;
12009}
12010
12011/**
12012 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12013 * @pdev: Pointer to PCI device
12014 *
12015 * Restart the card from scratch, as if from a cold-boot.
12016 */
12017static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12018{
12019 struct net_device *dev = pci_get_drvdata(pdev);
12020 struct bnx2x *bp = netdev_priv(dev);
12021
12022 rtnl_lock();
12023
12024 if (pci_enable_device(pdev)) {
12025 dev_err(&pdev->dev,
12026 "Cannot re-enable PCI device after reset\n");
12027 rtnl_unlock();
12028 return PCI_ERS_RESULT_DISCONNECT;
12029 }
12030
12031 pci_set_master(pdev);
12032 pci_restore_state(pdev);
12033
12034 if (netif_running(dev))
12035 bnx2x_set_power_state(bp, PCI_D0);
12036
12037 rtnl_unlock();
12038
12039 return PCI_ERS_RESULT_RECOVERED;
12040}
12041
12042/**
12043 * bnx2x_io_resume - called when traffic can start flowing again
12044 * @pdev: Pointer to PCI device
12045 *
12046 * This callback is called when the error recovery driver tells us that
12047 * its OK to resume normal operation.
12048 */
12049static void bnx2x_io_resume(struct pci_dev *pdev)
12050{
12051 struct net_device *dev = pci_get_drvdata(pdev);
12052 struct bnx2x *bp = netdev_priv(dev);
12053
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012054 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012055 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012056 return;
12057 }
12058
Wendy Xiong493adb12008-06-23 20:36:22 -070012059 rtnl_lock();
12060
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012061 bnx2x_eeh_recover(bp);
12062
Wendy Xiong493adb12008-06-23 20:36:22 -070012063 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012064 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012065
12066 netif_device_attach(dev);
12067
12068 rtnl_unlock();
12069}
12070
12071static struct pci_error_handlers bnx2x_err_handler = {
12072 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012073 .slot_reset = bnx2x_io_slot_reset,
12074 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012075};
12076
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012077static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012078 .name = DRV_MODULE_NAME,
12079 .id_table = bnx2x_pci_tbl,
12080 .probe = bnx2x_init_one,
12081 .remove = __devexit_p(bnx2x_remove_one),
12082 .suspend = bnx2x_suspend,
12083 .resume = bnx2x_resume,
12084 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012085};
12086
12087static int __init bnx2x_init(void)
12088{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012089 int ret;
12090
Joe Perches7995c642010-02-17 15:01:52 +000012091 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012092
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012093 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12094 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012095 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012096 return -ENOMEM;
12097 }
12098
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012099 ret = pci_register_driver(&bnx2x_pci_driver);
12100 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012101 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012102 destroy_workqueue(bnx2x_wq);
12103 }
12104 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012105}
12106
12107static void __exit bnx2x_cleanup(void)
12108{
Yuval Mintz452427b2012-03-26 20:47:07 +000012109 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012110 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012111
12112 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012113
12114 /* Free globablly allocated resources */
12115 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12116 struct bnx2x_prev_path_list *tmp =
12117 list_entry(pos, struct bnx2x_prev_path_list, list);
12118 list_del(pos);
12119 kfree(tmp);
12120 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012121}
12122
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012123void bnx2x_notify_link_changed(struct bnx2x *bp)
12124{
12125 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12126}
12127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012128module_init(bnx2x_init);
12129module_exit(bnx2x_cleanup);
12130
Michael Chan993ac7b2009-10-10 13:46:56 +000012131#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012132/**
12133 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12134 *
12135 * @bp: driver handle
12136 * @set: set or clear the CAM entry
12137 *
12138 * This function will wait until the ramdord completion returns.
12139 * Return 0 if success, -ENODEV if ramrod doesn't return.
12140 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012141static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012142{
12143 unsigned long ramrod_flags = 0;
12144
12145 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12146 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12147 &bp->iscsi_l2_mac_obj, true,
12148 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12149}
Michael Chan993ac7b2009-10-10 13:46:56 +000012150
12151/* count denotes the number of new completions we have seen */
12152static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12153{
12154 struct eth_spe *spe;
12155
12156#ifdef BNX2X_STOP_ON_ERROR
12157 if (unlikely(bp->panic))
12158 return;
12159#endif
12160
12161 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012162 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000012163 bp->cnic_spq_pending -= count;
12164
Michael Chan993ac7b2009-10-10 13:46:56 +000012165
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012166 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
12167 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
12168 & SPE_HDR_CONN_TYPE) >>
12169 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012170 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
12171 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012172
12173 /* Set validation for iSCSI L2 client before sending SETUP
12174 * ramrod
12175 */
12176 if (type == ETH_CONNECTION_TYPE) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012177 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012178 bnx2x_set_ctx_validation(bp, &bp->context.
12179 vcxt[BNX2X_ISCSI_ETH_CID].eth,
12180 BNX2X_ISCSI_ETH_CID);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012181 }
12182
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012183 /*
12184 * There may be not more than 8 L2, not more than 8 L5 SPEs
12185 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012186 * COMMON ramrods is not more than the EQ and SPQ can
12187 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012188 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012189 if (type == ETH_CONNECTION_TYPE) {
12190 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012191 break;
12192 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012193 atomic_dec(&bp->cq_spq_left);
12194 } else if (type == NONE_CONNECTION_TYPE) {
12195 if (!atomic_read(&bp->eq_spq_left))
12196 break;
12197 else
12198 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012199 } else if ((type == ISCSI_CONNECTION_TYPE) ||
12200 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012201 if (bp->cnic_spq_pending >=
12202 bp->cnic_eth_dev.max_kwqe_pending)
12203 break;
12204 else
12205 bp->cnic_spq_pending++;
12206 } else {
12207 BNX2X_ERR("Unknown SPE type: %d\n", type);
12208 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000012209 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012210 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012211
12212 spe = bnx2x_sp_get_next(bp);
12213 *spe = *bp->cnic_kwq_cons;
12214
Merav Sicron51c1a582012-03-18 10:33:38 +000012215 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012216 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12217
12218 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12219 bp->cnic_kwq_cons = bp->cnic_kwq;
12220 else
12221 bp->cnic_kwq_cons++;
12222 }
12223 bnx2x_sp_prod_update(bp);
12224 spin_unlock_bh(&bp->spq_lock);
12225}
12226
12227static int bnx2x_cnic_sp_queue(struct net_device *dev,
12228 struct kwqe_16 *kwqes[], u32 count)
12229{
12230 struct bnx2x *bp = netdev_priv(dev);
12231 int i;
12232
12233#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000012234 if (unlikely(bp->panic)) {
12235 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012236 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000012237 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012238#endif
12239
Ariel Elior95c6c6162012-01-26 06:01:52 +000012240 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
12241 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012242 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000012243 return -EAGAIN;
12244 }
12245
Michael Chan993ac7b2009-10-10 13:46:56 +000012246 spin_lock_bh(&bp->spq_lock);
12247
12248 for (i = 0; i < count; i++) {
12249 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12250
12251 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12252 break;
12253
12254 *bp->cnic_kwq_prod = *spe;
12255
12256 bp->cnic_kwq_pending++;
12257
Merav Sicron51c1a582012-03-18 10:33:38 +000012258 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012259 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012260 spe->data.update_data_addr.hi,
12261 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000012262 bp->cnic_kwq_pending);
12263
12264 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12265 bp->cnic_kwq_prod = bp->cnic_kwq;
12266 else
12267 bp->cnic_kwq_prod++;
12268 }
12269
12270 spin_unlock_bh(&bp->spq_lock);
12271
12272 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12273 bnx2x_cnic_sp_post(bp, 0);
12274
12275 return i;
12276}
12277
12278static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12279{
12280 struct cnic_ops *c_ops;
12281 int rc = 0;
12282
12283 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000012284 c_ops = rcu_dereference_protected(bp->cnic_ops,
12285 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000012286 if (c_ops)
12287 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12288 mutex_unlock(&bp->cnic_mutex);
12289
12290 return rc;
12291}
12292
12293static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12294{
12295 struct cnic_ops *c_ops;
12296 int rc = 0;
12297
12298 rcu_read_lock();
12299 c_ops = rcu_dereference(bp->cnic_ops);
12300 if (c_ops)
12301 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12302 rcu_read_unlock();
12303
12304 return rc;
12305}
12306
12307/*
12308 * for commands that have no data
12309 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012310int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000012311{
12312 struct cnic_ctl_info ctl = {0};
12313
12314 ctl.cmd = cmd;
12315
12316 return bnx2x_cnic_ctl_send(bp, &ctl);
12317}
12318
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012319static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000012320{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012321 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000012322
12323 /* first we tell CNIC and only then we count this as a completion */
12324 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
12325 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012326 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000012327
12328 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012329 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000012330}
12331
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012332
12333/* Called with netif_addr_lock_bh() taken.
12334 * Sets an rx_mode config for an iSCSI ETH client.
12335 * Doesn't block.
12336 * Completion should be checked outside.
12337 */
12338static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
12339{
12340 unsigned long accept_flags = 0, ramrod_flags = 0;
12341 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
12342 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
12343
12344 if (start) {
12345 /* Start accepting on iSCSI L2 ring. Accept all multicasts
12346 * because it's the only way for UIO Queue to accept
12347 * multicasts (in non-promiscuous mode only one Queue per
12348 * function will receive multicast packets (leading in our
12349 * case).
12350 */
12351 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
12352 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
12353 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
12354 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
12355
12356 /* Clear STOP_PENDING bit if START is requested */
12357 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
12358
12359 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
12360 } else
12361 /* Clear START_PENDING bit if STOP is requested */
12362 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
12363
12364 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
12365 set_bit(sched_state, &bp->sp_state);
12366 else {
12367 __set_bit(RAMROD_RX, &ramrod_flags);
12368 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
12369 ramrod_flags);
12370 }
12371}
12372
12373
Michael Chan993ac7b2009-10-10 13:46:56 +000012374static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
12375{
12376 struct bnx2x *bp = netdev_priv(dev);
12377 int rc = 0;
12378
12379 switch (ctl->cmd) {
12380 case DRV_CTL_CTXTBL_WR_CMD: {
12381 u32 index = ctl->data.io.offset;
12382 dma_addr_t addr = ctl->data.io.dma_addr;
12383
12384 bnx2x_ilt_wr(bp, index, addr);
12385 break;
12386 }
12387
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012388 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
12389 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000012390
12391 bnx2x_cnic_sp_post(bp, count);
12392 break;
12393 }
12394
12395 /* rtnl_lock is held. */
12396 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012397 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12398 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012399
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012400 /* Configure the iSCSI classification object */
12401 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
12402 cp->iscsi_l2_client_id,
12403 cp->iscsi_l2_cid, BP_FUNC(bp),
12404 bnx2x_sp(bp, mac_rdata),
12405 bnx2x_sp_mapping(bp, mac_rdata),
12406 BNX2X_FILTER_MAC_PENDING,
12407 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
12408 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012409
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012410 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012411 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
12412 if (rc)
12413 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012414
12415 mmiowb();
12416 barrier();
12417
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012418 /* Start accepting on iSCSI L2 ring */
12419
12420 netif_addr_lock_bh(dev);
12421 bnx2x_set_iscsi_eth_rx_mode(bp, true);
12422 netif_addr_unlock_bh(dev);
12423
12424 /* bits to wait on */
12425 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12426 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
12427
12428 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12429 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012430
Michael Chan993ac7b2009-10-10 13:46:56 +000012431 break;
12432 }
12433
12434 /* rtnl_lock is held. */
12435 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012436 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012437
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012438 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012439 netif_addr_lock_bh(dev);
12440 bnx2x_set_iscsi_eth_rx_mode(bp, false);
12441 netif_addr_unlock_bh(dev);
12442
12443 /* bits to wait on */
12444 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12445 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
12446
12447 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12448 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012449
12450 mmiowb();
12451 barrier();
12452
12453 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012454 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
12455 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000012456 break;
12457 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012458 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
12459 int count = ctl->data.credit.credit_count;
12460
12461 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012462 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012463 smp_mb__after_atomic_inc();
12464 break;
12465 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000012466 case DRV_CTL_ULP_REGISTER_CMD: {
12467 int ulp_type = ctl->data.ulp_type;
12468
12469 if (CHIP_IS_E3(bp)) {
12470 int idx = BP_FW_MB_IDX(bp);
12471 u32 cap;
12472
12473 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12474 if (ulp_type == CNIC_ULP_ISCSI)
12475 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12476 else if (ulp_type == CNIC_ULP_FCOE)
12477 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12478 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12479 }
12480 break;
12481 }
12482 case DRV_CTL_ULP_UNREGISTER_CMD: {
12483 int ulp_type = ctl->data.ulp_type;
12484
12485 if (CHIP_IS_E3(bp)) {
12486 int idx = BP_FW_MB_IDX(bp);
12487 u32 cap;
12488
12489 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12490 if (ulp_type == CNIC_ULP_ISCSI)
12491 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12492 else if (ulp_type == CNIC_ULP_FCOE)
12493 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12494 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12495 }
12496 break;
12497 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012498
12499 default:
12500 BNX2X_ERR("unknown command %x\n", ctl->cmd);
12501 rc = -EINVAL;
12502 }
12503
12504 return rc;
12505}
12506
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012507void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000012508{
12509 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12510
12511 if (bp->flags & USING_MSIX_FLAG) {
12512 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
12513 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
12514 cp->irq_arr[0].vector = bp->msix_table[1].vector;
12515 } else {
12516 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
12517 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
12518 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012519 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012520 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
12521 else
12522 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
12523
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012524 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
12525 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012526 cp->irq_arr[1].status_blk = bp->def_status_blk;
12527 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012528 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012529
12530 cp->num_irq = 2;
12531}
12532
12533static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
12534 void *data)
12535{
12536 struct bnx2x *bp = netdev_priv(dev);
12537 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12538
Merav Sicron51c1a582012-03-18 10:33:38 +000012539 if (ops == NULL) {
12540 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012541 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012542 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012543
Michael Chan993ac7b2009-10-10 13:46:56 +000012544 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
12545 if (!bp->cnic_kwq)
12546 return -ENOMEM;
12547
12548 bp->cnic_kwq_cons = bp->cnic_kwq;
12549 bp->cnic_kwq_prod = bp->cnic_kwq;
12550 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
12551
12552 bp->cnic_spq_pending = 0;
12553 bp->cnic_kwq_pending = 0;
12554
12555 bp->cnic_data = data;
12556
12557 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012558 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012559 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000012560
Michael Chan993ac7b2009-10-10 13:46:56 +000012561 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012562
Michael Chan993ac7b2009-10-10 13:46:56 +000012563 rcu_assign_pointer(bp->cnic_ops, ops);
12564
12565 return 0;
12566}
12567
12568static int bnx2x_unregister_cnic(struct net_device *dev)
12569{
12570 struct bnx2x *bp = netdev_priv(dev);
12571 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12572
12573 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000012574 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000012575 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000012576 mutex_unlock(&bp->cnic_mutex);
12577 synchronize_rcu();
12578 kfree(bp->cnic_kwq);
12579 bp->cnic_kwq = NULL;
12580
12581 return 0;
12582}
12583
12584struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
12585{
12586 struct bnx2x *bp = netdev_priv(dev);
12587 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12588
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012589 /* If both iSCSI and FCoE are disabled - return NULL in
12590 * order to indicate CNIC that it should not try to work
12591 * with this device.
12592 */
12593 if (NO_ISCSI(bp) && NO_FCOE(bp))
12594 return NULL;
12595
Michael Chan993ac7b2009-10-10 13:46:56 +000012596 cp->drv_owner = THIS_MODULE;
12597 cp->chip_id = CHIP_ID(bp);
12598 cp->pdev = bp->pdev;
12599 cp->io_base = bp->regview;
12600 cp->io_base2 = bp->doorbells;
12601 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012602 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012603 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
12604 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012605 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012606 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000012607 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
12608 cp->drv_ctl = bnx2x_drv_ctl;
12609 cp->drv_register_cnic = bnx2x_register_cnic;
12610 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012611 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012612 cp->iscsi_l2_client_id =
12613 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012614 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012615
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012616 if (NO_ISCSI_OOO(bp))
12617 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
12618
12619 if (NO_ISCSI(bp))
12620 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
12621
12622 if (NO_FCOE(bp))
12623 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
12624
Merav Sicron51c1a582012-03-18 10:33:38 +000012625 BNX2X_DEV_INFO(
12626 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012627 cp->ctx_blk_size,
12628 cp->ctx_tbl_offset,
12629 cp->ctx_tbl_len,
12630 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000012631 return cp;
12632}
12633EXPORT_SYMBOL(bnx2x_cnic_probe);
12634
12635#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012636