blob: cc8e7c78a23ca22972bfa570dc88d1fcf449e979 [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkovb70ef012009-06-25 19:32:38 +020028 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
29 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
30 * or higher value'.
31 *
32 *FIXME: Produce a better mapping/linearisation.
33 */
Borislav Petkov39094442010-11-24 19:52:09 +010034struct scrubrate {
35 u32 scrubval; /* bit pattern for scrub rate */
36 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
37} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020038 { 0x01, 1600000000UL},
39 { 0x02, 800000000UL},
40 { 0x03, 400000000UL},
41 { 0x04, 200000000UL},
42 { 0x05, 100000000UL},
43 { 0x06, 50000000UL},
44 { 0x07, 25000000UL},
45 { 0x08, 12284069UL},
46 { 0x09, 6274509UL},
47 { 0x0A, 3121951UL},
48 { 0x0B, 1560975UL},
49 { 0x0C, 781440UL},
50 { 0x0D, 390720UL},
51 { 0x0E, 195300UL},
52 { 0x0F, 97650UL},
53 { 0x10, 48854UL},
54 { 0x11, 24427UL},
55 { 0x12, 12213UL},
56 { 0x13, 6101UL},
57 { 0x14, 3051UL},
58 { 0x15, 1523UL},
59 { 0x16, 761UL},
60 { 0x00, 0UL}, /* scrubbing off */
61};
62
Borislav Petkovb2b0c602010-10-08 18:32:29 +020063static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
64 u32 *val, const char *func)
65{
66 int err = 0;
67
68 err = pci_read_config_dword(pdev, offset, val);
69 if (err)
70 amd64_warn("%s: error reading F%dx%03x.\n",
71 func, PCI_FUNC(pdev->devfn), offset);
72
73 return err;
74}
75
76int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
77 u32 val, const char *func)
78{
79 int err = 0;
80
81 err = pci_write_config_dword(pdev, offset, val);
82 if (err)
83 amd64_warn("%s: error writing to F%dx%03x.\n",
84 func, PCI_FUNC(pdev->devfn), offset);
85
86 return err;
87}
88
89/*
90 *
91 * Depending on the family, F2 DCT reads need special handling:
92 *
93 * K8: has a single DCT only
94 *
95 * F10h: each DCT has its own set of regs
96 * DCT0 -> F2x040..
97 * DCT1 -> F2x140..
98 *
99 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
100 *
101 */
102static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
103 const char *func)
104{
105 if (addr >= 0x100)
106 return -EINVAL;
107
108 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
109}
110
111static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
112 const char *func)
113{
114 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
115}
116
Borislav Petkov73ba8592011-09-19 17:34:45 +0200117/*
118 * Select DCT to which PCI cfg accesses are routed
119 */
120static void f15h_select_dct(struct amd64_pvt *pvt, u8 dct)
121{
122 u32 reg = 0;
123
124 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
125 reg &= 0xfffffffe;
126 reg |= dct;
127 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
128}
129
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200130static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
131 const char *func)
132{
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200133 u8 dct = 0;
134
135 if (addr >= 0x140 && addr <= 0x1a0) {
136 dct = 1;
137 addr -= 0x100;
138 }
139
Borislav Petkov73ba8592011-09-19 17:34:45 +0200140 f15h_select_dct(pvt, dct);
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200141
142 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
143}
144
Borislav Petkovb70ef012009-06-25 19:32:38 +0200145/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200146 * Memory scrubber control interface. For K8, memory scrubbing is handled by
147 * hardware and can involve L2 cache, dcache as well as the main memory. With
148 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
149 * functionality.
150 *
151 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
152 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
153 * bytes/sec for the setting.
154 *
155 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
156 * other archs, we might not have access to the caches directly.
157 */
158
159/*
160 * scan the scrub rate mapping table for a close or matching bandwidth value to
161 * issue. If requested is too big, then use last maximum value found.
162 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200163static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200164{
165 u32 scrubval;
166 int i;
167
168 /*
169 * map the configured rate (new_bw) to a value specific to the AMD64
170 * memory controller and apply to register. Search for the first
171 * bandwidth entry that is greater or equal than the setting requested
172 * and program that. If at last entry, turn off DRAM scrubbing.
Andrew Morton168bfee2012-10-23 14:09:39 -0700173 *
174 * If no suitable bandwidth is found, turn off DRAM scrubbing entirely
175 * by falling back to the last element in scrubrates[].
Doug Thompson2bc65412009-05-04 20:11:14 +0200176 */
Andrew Morton168bfee2012-10-23 14:09:39 -0700177 for (i = 0; i < ARRAY_SIZE(scrubrates) - 1; i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200178 /*
179 * skip scrub rates which aren't recommended
180 * (see F10 BKDG, F3x58)
181 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200182 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200183 continue;
184
185 if (scrubrates[i].bandwidth <= new_bw)
186 break;
Doug Thompson2bc65412009-05-04 20:11:14 +0200187 }
188
189 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200190
Borislav Petkov5980bb92011-01-07 16:26:49 +0100191 pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
Doug Thompson2bc65412009-05-04 20:11:14 +0200192
Borislav Petkov39094442010-11-24 19:52:09 +0100193 if (scrubval)
194 return scrubrates[i].bandwidth;
195
Doug Thompson2bc65412009-05-04 20:11:14 +0200196 return 0;
197}
198
Borislav Petkov395ae782010-10-01 18:38:19 +0200199static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200200{
201 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100202 u32 min_scrubrate = 0x5;
Doug Thompson2bc65412009-05-04 20:11:14 +0200203
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100204 if (boot_cpu_data.x86 == 0xf)
205 min_scrubrate = 0x0;
206
Borislav Petkov73ba8592011-09-19 17:34:45 +0200207 /* F15h Erratum #505 */
208 if (boot_cpu_data.x86 == 0x15)
209 f15h_select_dct(pvt, 0);
210
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100211 return __amd64_set_scrub_rate(pvt->F3, bw, min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200212}
213
Borislav Petkov39094442010-11-24 19:52:09 +0100214static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200215{
216 struct amd64_pvt *pvt = mci->pvt_info;
217 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100218 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200219
Borislav Petkov73ba8592011-09-19 17:34:45 +0200220 /* F15h Erratum #505 */
221 if (boot_cpu_data.x86 == 0x15)
222 f15h_select_dct(pvt, 0);
223
Borislav Petkov5980bb92011-01-07 16:26:49 +0100224 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200225
226 scrubval = scrubval & 0x001F;
227
Roel Kluin926311f2010-01-11 20:58:21 +0100228 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200229 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100230 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200231 break;
232 }
233 }
Borislav Petkov39094442010-11-24 19:52:09 +0100234 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200235}
236
Doug Thompson67757632009-04-27 15:53:22 +0200237/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200238 * returns true if the SysAddr given by sys_addr matches the
239 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200240 */
Borislav Petkovb487c332011-02-21 18:55:00 +0100241static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr,
242 unsigned nid)
Doug Thompson67757632009-04-27 15:53:22 +0200243{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200244 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200245
246 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
247 * all ones if the most significant implemented address bit is 1.
248 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
249 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
250 * Application Programming.
251 */
252 addr = sys_addr & 0x000000ffffffffffull;
253
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200254 return ((addr >= get_dram_base(pvt, nid)) &&
255 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200256}
257
258/*
259 * Attempt to map a SysAddr to a node. On success, return a pointer to the
260 * mem_ctl_info structure for the node that the SysAddr maps to.
261 *
262 * On failure, return NULL.
263 */
264static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
265 u64 sys_addr)
266{
267 struct amd64_pvt *pvt;
Borislav Petkovb487c332011-02-21 18:55:00 +0100268 unsigned node_id;
Doug Thompson67757632009-04-27 15:53:22 +0200269 u32 intlv_en, bits;
270
271 /*
272 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
273 * 3.4.4.2) registers to map the SysAddr to a node ID.
274 */
275 pvt = mci->pvt_info;
276
277 /*
278 * The value of this field should be the same for all DRAM Base
279 * registers. Therefore we arbitrarily choose to read it from the
280 * register for node 0.
281 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200282 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200283
284 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200285 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200286 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200287 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200288 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200289 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200290 }
291
Borislav Petkov72f158f2009-09-18 12:27:27 +0200292 if (unlikely((intlv_en != 0x01) &&
293 (intlv_en != 0x03) &&
294 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200295 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200296 return NULL;
297 }
298
299 bits = (((u32) sys_addr) >> 12) & intlv_en;
300
301 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200302 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200303 break; /* intlv_sel field matches */
304
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200305 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200306 goto err_no_match;
307 }
308
309 /* sanity test for sys_addr */
310 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200311 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
312 "range for node %d with node interleaving enabled.\n",
313 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200314 return NULL;
315 }
316
317found:
Borislav Petkovb487c332011-02-21 18:55:00 +0100318 return edac_mc_find((int)node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200319
320err_no_match:
Joe Perches956b9ba2012-04-29 17:08:39 -0300321 edac_dbg(2, "sys_addr 0x%lx doesn't match any node\n",
322 (unsigned long)sys_addr);
Doug Thompson67757632009-04-27 15:53:22 +0200323
324 return NULL;
325}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200326
327/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100328 * compute the CS base address of the @csrow on the DRAM controller @dct.
329 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200330 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100331static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
332 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200333{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100334 u64 csbase, csmask, base_bits, mask_bits;
335 u8 addr_shift;
336
337 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
338 csbase = pvt->csels[dct].csbases[csrow];
339 csmask = pvt->csels[dct].csmasks[csrow];
340 base_bits = GENMASK(21, 31) | GENMASK(9, 15);
341 mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
342 addr_shift = 4;
343 } else {
344 csbase = pvt->csels[dct].csbases[csrow];
345 csmask = pvt->csels[dct].csmasks[csrow >> 1];
346 addr_shift = 8;
347
348 if (boot_cpu_data.x86 == 0x15)
349 base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
350 else
351 base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
352 }
353
354 *base = (csbase & base_bits) << addr_shift;
355
356 *mask = ~0ULL;
357 /* poke holes for the csmask */
358 *mask &= ~(mask_bits << addr_shift);
359 /* OR them in */
360 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200361}
362
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100363#define for_each_chip_select(i, dct, pvt) \
364 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200365
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100366#define chip_select_base(i, dct, pvt) \
367 pvt->csels[dct].csbases[i]
368
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100369#define for_each_chip_select_mask(i, dct, pvt) \
370 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200371
372/*
373 * @input_addr is an InputAddr associated with the node given by mci. Return the
374 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
375 */
376static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
377{
378 struct amd64_pvt *pvt;
379 int csrow;
380 u64 base, mask;
381
382 pvt = mci->pvt_info;
383
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100384 for_each_chip_select(csrow, 0, pvt) {
385 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200386 continue;
387
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100388 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
389
390 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200391
392 if ((input_addr & mask) == (base & mask)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300393 edac_dbg(2, "InputAddr 0x%lx matches csrow %d (node %d)\n",
394 (unsigned long)input_addr, csrow,
395 pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200396
397 return csrow;
398 }
399 }
Joe Perches956b9ba2012-04-29 17:08:39 -0300400 edac_dbg(2, "no matching csrow for InputAddr 0x%lx (MC node %d)\n",
401 (unsigned long)input_addr, pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200402
403 return -1;
404}
405
406/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200407 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
408 * for the node represented by mci. Info is passed back in *hole_base,
409 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
410 * info is invalid. Info may be invalid for either of the following reasons:
411 *
412 * - The revision of the node is not E or greater. In this case, the DRAM Hole
413 * Address Register does not exist.
414 *
415 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
416 * indicating that its contents are not valid.
417 *
418 * The values passed back in *hole_base, *hole_offset, and *hole_size are
419 * complete 32-bit values despite the fact that the bitfields in the DHAR
420 * only represent bits 31-24 of the base and offset values.
421 */
422int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
423 u64 *hole_offset, u64 *hole_size)
424{
425 struct amd64_pvt *pvt = mci->pvt_info;
426 u64 base;
427
428 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200429 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300430 edac_dbg(1, " revision %d for node %d does not support DHAR\n",
431 pvt->ext_model, pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200432 return 1;
433 }
434
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100435 /* valid for Fam10h and above */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100436 if (boot_cpu_data.x86 >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300437 edac_dbg(1, " Dram Memory Hoisting is DISABLED on this system\n");
Doug Thompsone2ce7252009-04-27 15:57:12 +0200438 return 1;
439 }
440
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100441 if (!dhar_valid(pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300442 edac_dbg(1, " Dram Memory Hoisting is DISABLED on this node %d\n",
443 pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200444 return 1;
445 }
446
447 /* This node has Memory Hoisting */
448
449 /* +------------------+--------------------+--------------------+-----
450 * | memory | DRAM hole | relocated |
451 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
452 * | | | DRAM hole |
453 * | | | [0x100000000, |
454 * | | | (0x100000000+ |
455 * | | | (0xffffffff-x))] |
456 * +------------------+--------------------+--------------------+-----
457 *
458 * Above is a diagram of physical memory showing the DRAM hole and the
459 * relocated addresses from the DRAM hole. As shown, the DRAM hole
460 * starts at address x (the base address) and extends through address
461 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
462 * addresses in the hole so that they start at 0x100000000.
463 */
464
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100465 base = dhar_base(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200466
467 *hole_base = base;
468 *hole_size = (0x1ull << 32) - base;
469
470 if (boot_cpu_data.x86 > 0xf)
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100471 *hole_offset = f10_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200472 else
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100473 *hole_offset = k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200474
Joe Perches956b9ba2012-04-29 17:08:39 -0300475 edac_dbg(1, " DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
476 pvt->mc_node_id, (unsigned long)*hole_base,
477 (unsigned long)*hole_offset, (unsigned long)*hole_size);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200478
479 return 0;
480}
481EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
482
Doug Thompson93c2df52009-05-04 20:46:50 +0200483/*
484 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
485 * assumed that sys_addr maps to the node given by mci.
486 *
487 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
488 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
489 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
490 * then it is also involved in translating a SysAddr to a DramAddr. Sections
491 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
492 * These parts of the documentation are unclear. I interpret them as follows:
493 *
494 * When node n receives a SysAddr, it processes the SysAddr as follows:
495 *
496 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
497 * Limit registers for node n. If the SysAddr is not within the range
498 * specified by the base and limit values, then node n ignores the Sysaddr
499 * (since it does not map to node n). Otherwise continue to step 2 below.
500 *
501 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
502 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
503 * the range of relocated addresses (starting at 0x100000000) from the DRAM
504 * hole. If not, skip to step 3 below. Else get the value of the
505 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
506 * offset defined by this value from the SysAddr.
507 *
508 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
509 * Base register for node n. To obtain the DramAddr, subtract the base
510 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
511 */
512static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
513{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200514 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200515 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
516 int ret = 0;
517
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200518 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200519
520 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
521 &hole_size);
522 if (!ret) {
523 if ((sys_addr >= (1ull << 32)) &&
524 (sys_addr < ((1ull << 32) + hole_size))) {
525 /* use DHAR to translate SysAddr to DramAddr */
526 dram_addr = sys_addr - hole_offset;
527
Joe Perches956b9ba2012-04-29 17:08:39 -0300528 edac_dbg(2, "using DHAR to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
529 (unsigned long)sys_addr,
530 (unsigned long)dram_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200531
532 return dram_addr;
533 }
534 }
535
536 /*
537 * Translate the SysAddr to a DramAddr as shown near the start of
538 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
539 * only deals with 40-bit values. Therefore we discard bits 63-40 of
540 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
541 * discard are all 1s. Otherwise the bits we discard are all 0s. See
542 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
543 * Programmer's Manual Volume 1 Application Programming.
544 */
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100545 dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200546
Joe Perches956b9ba2012-04-29 17:08:39 -0300547 edac_dbg(2, "using DRAM Base register to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
548 (unsigned long)sys_addr, (unsigned long)dram_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200549 return dram_addr;
550}
551
552/*
553 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
554 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
555 * for node interleaving.
556 */
557static int num_node_interleave_bits(unsigned intlv_en)
558{
559 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
560 int n;
561
562 BUG_ON(intlv_en > 7);
563 n = intlv_shift_table[intlv_en];
564 return n;
565}
566
567/* Translate the DramAddr given by @dram_addr to an InputAddr. */
568static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
569{
570 struct amd64_pvt *pvt;
571 int intlv_shift;
572 u64 input_addr;
573
574 pvt = mci->pvt_info;
575
576 /*
577 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
578 * concerning translating a DramAddr to an InputAddr.
579 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200580 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100581 input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
582 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200583
Joe Perches956b9ba2012-04-29 17:08:39 -0300584 edac_dbg(2, " Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
585 intlv_shift, (unsigned long)dram_addr,
586 (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200587
588 return input_addr;
589}
590
591/*
592 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
593 * assumed that @sys_addr maps to the node given by mci.
594 */
595static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
596{
597 u64 input_addr;
598
599 input_addr =
600 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
601
Joe Perches956b9ba2012-04-29 17:08:39 -0300602 edac_dbg(2, "SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
603 (unsigned long)sys_addr, (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200604
605 return input_addr;
606}
607
608
609/*
610 * @input_addr is an InputAddr associated with the node represented by mci.
611 * Translate @input_addr to a DramAddr and return the result.
612 */
613static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
614{
615 struct amd64_pvt *pvt;
Borislav Petkovb487c332011-02-21 18:55:00 +0100616 unsigned node_id, intlv_shift;
Doug Thompson93c2df52009-05-04 20:46:50 +0200617 u64 bits, dram_addr;
618 u32 intlv_sel;
619
620 /*
621 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
622 * shows how to translate a DramAddr to an InputAddr. Here we reverse
623 * this procedure. When translating from a DramAddr to an InputAddr, the
624 * bits used for node interleaving are discarded. Here we recover these
625 * bits from the IntlvSel field of the DRAM Limit register (section
626 * 3.4.4.2) for the node that input_addr is associated with.
627 */
628 pvt = mci->pvt_info;
629 node_id = pvt->mc_node_id;
Borislav Petkovb487c332011-02-21 18:55:00 +0100630
631 BUG_ON(node_id > 7);
Doug Thompson93c2df52009-05-04 20:46:50 +0200632
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200633 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Doug Thompson93c2df52009-05-04 20:46:50 +0200634 if (intlv_shift == 0) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300635 edac_dbg(1, " InputAddr 0x%lx translates to DramAddr of same value\n",
636 (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200637
638 return input_addr;
639 }
640
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100641 bits = ((input_addr & GENMASK(12, 35)) << intlv_shift) +
642 (input_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200643
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200644 intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1);
Doug Thompson93c2df52009-05-04 20:46:50 +0200645 dram_addr = bits + (intlv_sel << 12);
646
Joe Perches956b9ba2012-04-29 17:08:39 -0300647 edac_dbg(1, "InputAddr 0x%lx translates to DramAddr 0x%lx (%d node interleave bits)\n",
648 (unsigned long)input_addr,
649 (unsigned long)dram_addr, intlv_shift);
Doug Thompson93c2df52009-05-04 20:46:50 +0200650
651 return dram_addr;
652}
653
654/*
655 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
656 * @dram_addr to a SysAddr.
657 */
658static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
659{
660 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200661 u64 hole_base, hole_offset, hole_size, base, sys_addr;
Doug Thompson93c2df52009-05-04 20:46:50 +0200662 int ret = 0;
663
664 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
665 &hole_size);
666 if (!ret) {
667 if ((dram_addr >= hole_base) &&
668 (dram_addr < (hole_base + hole_size))) {
669 sys_addr = dram_addr + hole_offset;
670
Joe Perches956b9ba2012-04-29 17:08:39 -0300671 edac_dbg(1, "using DHAR to translate DramAddr 0x%lx to SysAddr 0x%lx\n",
672 (unsigned long)dram_addr,
673 (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200674
675 return sys_addr;
676 }
677 }
678
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200679 base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200680 sys_addr = dram_addr + base;
681
682 /*
683 * The sys_addr we have computed up to this point is a 40-bit value
684 * because the k8 deals with 40-bit values. However, the value we are
685 * supposed to return is a full 64-bit physical address. The AMD
686 * x86-64 architecture specifies that the most significant implemented
687 * address bit through bit 63 of a physical address must be either all
688 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
689 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
690 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
691 * Programming.
692 */
693 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
694
Joe Perches956b9ba2012-04-29 17:08:39 -0300695 edac_dbg(1, " Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
696 pvt->mc_node_id, (unsigned long)dram_addr,
697 (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200698
699 return sys_addr;
700}
701
702/*
703 * @input_addr is an InputAddr associated with the node given by mci. Translate
704 * @input_addr to a SysAddr.
705 */
706static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
707 u64 input_addr)
708{
709 return dram_addr_to_sys_addr(mci,
710 input_addr_to_dram_addr(mci, input_addr));
711}
712
Doug Thompson93c2df52009-05-04 20:46:50 +0200713/* Map the Error address to a PAGE and PAGE OFFSET. */
714static inline void error_address_to_page_and_offset(u64 error_address,
715 u32 *page, u32 *offset)
716{
717 *page = (u32) (error_address >> PAGE_SHIFT);
718 *offset = ((u32) error_address) & ~PAGE_MASK;
719}
720
721/*
722 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
723 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
724 * of a node that detected an ECC memory error. mci represents the node that
725 * the error address maps to (possibly different from the node that detected
726 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
727 * error.
728 */
729static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
730{
731 int csrow;
732
733 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
734
735 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200736 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
737 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200738 return csrow;
739}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200740
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100741static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200742
Doug Thompson2da11652009-04-27 16:09:09 +0200743/*
744 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
745 * are ECC capable.
746 */
Dan Carpenter1f6189e2011-10-06 02:30:25 -0400747static unsigned long amd64_determine_edac_cap(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200748{
Borislav Petkovcb328502010-12-22 14:28:24 +0100749 u8 bit;
Dan Carpenter1f6189e2011-10-06 02:30:25 -0400750 unsigned long edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200751
Borislav Petkov1433eb92009-10-21 13:44:36 +0200752 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200753 ? 19
754 : 17;
755
Borislav Petkov584fcff2009-06-10 18:29:54 +0200756 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200757 edac_cap = EDAC_FLAG_SECDED;
758
759 return edac_cap;
760}
761
Borislav Petkov8c671752011-02-23 17:25:12 +0100762static void amd64_debug_display_dimm_sizes(struct amd64_pvt *, u8);
Doug Thompson2da11652009-04-27 16:09:09 +0200763
Borislav Petkov68798e12009-11-03 16:18:33 +0100764static void amd64_dump_dramcfg_low(u32 dclr, int chan)
765{
Joe Perches956b9ba2012-04-29 17:08:39 -0300766 edac_dbg(1, "F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
Borislav Petkov68798e12009-11-03 16:18:33 +0100767
Joe Perches956b9ba2012-04-29 17:08:39 -0300768 edac_dbg(1, " DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
769 (dclr & BIT(16)) ? "un" : "",
770 (dclr & BIT(19)) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100771
Joe Perches956b9ba2012-04-29 17:08:39 -0300772 edac_dbg(1, " PAR/ERR parity: %s\n",
773 (dclr & BIT(8)) ? "enabled" : "disabled");
Borislav Petkov68798e12009-11-03 16:18:33 +0100774
Borislav Petkovcb328502010-12-22 14:28:24 +0100775 if (boot_cpu_data.x86 == 0x10)
Joe Perches956b9ba2012-04-29 17:08:39 -0300776 edac_dbg(1, " DCT 128bit mode width: %s\n",
777 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100778
Joe Perches956b9ba2012-04-29 17:08:39 -0300779 edac_dbg(1, " x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
780 (dclr & BIT(12)) ? "yes" : "no",
781 (dclr & BIT(13)) ? "yes" : "no",
782 (dclr & BIT(14)) ? "yes" : "no",
783 (dclr & BIT(15)) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100784}
785
Doug Thompson2da11652009-04-27 16:09:09 +0200786/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200787static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200788{
Joe Perches956b9ba2012-04-29 17:08:39 -0300789 edac_dbg(1, "F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200790
Joe Perches956b9ba2012-04-29 17:08:39 -0300791 edac_dbg(1, " NB two channel DRAM capable: %s\n",
792 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100793
Joe Perches956b9ba2012-04-29 17:08:39 -0300794 edac_dbg(1, " ECC capable: %s, ChipKill ECC capable: %s\n",
795 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
796 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100797
798 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200799
Joe Perches956b9ba2012-04-29 17:08:39 -0300800 edac_dbg(1, "F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200801
Joe Perches956b9ba2012-04-29 17:08:39 -0300802 edac_dbg(1, "F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, offset: 0x%08x\n",
803 pvt->dhar, dhar_base(pvt),
804 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt)
805 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200806
Joe Perches956b9ba2012-04-29 17:08:39 -0300807 edac_dbg(1, " DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200808
Borislav Petkov8c671752011-02-23 17:25:12 +0100809 amd64_debug_display_dimm_sizes(pvt, 0);
Borislav Petkov4d796362011-02-03 15:59:57 +0100810
Borislav Petkov8de1d912009-10-16 13:39:30 +0200811 /* everything below this point is Fam10h and above */
Borislav Petkov4d796362011-02-03 15:59:57 +0100812 if (boot_cpu_data.x86 == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200813 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100814
Borislav Petkov8c671752011-02-23 17:25:12 +0100815 amd64_debug_display_dimm_sizes(pvt, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200816
Borislav Petkova3b7db02011-01-19 20:35:12 +0100817 amd64_info("using %s syndromes.\n", ((pvt->ecc_sym_sz == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100818
Borislav Petkov8de1d912009-10-16 13:39:30 +0200819 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100820 if (!dct_ganging_enabled(pvt))
821 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200822}
823
Doug Thompson94be4bf2009-04-27 16:12:00 +0200824/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100825 * see BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200826 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100827static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200828{
Borislav Petkov1433eb92009-10-21 13:44:36 +0200829 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100830 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
831 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200832 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100833 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
834 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200835 }
836}
837
838/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100839 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200840 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200841static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200842{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100843 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200844
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100845 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200846
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100847 for_each_chip_select(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100848 int reg0 = DCSB0 + (cs * 4);
849 int reg1 = DCSB1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100850 u32 *base0 = &pvt->csels[0].csbases[cs];
851 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200852
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100853 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Joe Perches956b9ba2012-04-29 17:08:39 -0300854 edac_dbg(0, " DCSB0[%d]=0x%08x reg: F2x%x\n",
855 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200856
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100857 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
858 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200859
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100860 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
Joe Perches956b9ba2012-04-29 17:08:39 -0300861 edac_dbg(0, " DCSB1[%d]=0x%08x reg: F2x%x\n",
862 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200863 }
864
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100865 for_each_chip_select_mask(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100866 int reg0 = DCSM0 + (cs * 4);
867 int reg1 = DCSM1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100868 u32 *mask0 = &pvt->csels[0].csmasks[cs];
869 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200870
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100871 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Joe Perches956b9ba2012-04-29 17:08:39 -0300872 edac_dbg(0, " DCSM0[%d]=0x%08x reg: F2x%x\n",
873 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200874
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100875 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
876 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200877
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100878 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
Joe Perches956b9ba2012-04-29 17:08:39 -0300879 edac_dbg(0, " DCSM1[%d]=0x%08x reg: F2x%x\n",
880 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200881 }
882}
883
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200884static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200885{
886 enum mem_type type;
887
Borislav Petkovcb328502010-12-22 14:28:24 +0100888 /* F15h supports only DDR3 */
889 if (boot_cpu_data.x86 >= 0x15)
890 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
891 else if (boot_cpu_data.x86 == 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100892 if (pvt->dchr0 & DDR3_MODE)
893 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
894 else
895 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200896 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200897 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
898 }
899
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200900 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200901
902 return type;
903}
904
Borislav Petkovcb328502010-12-22 14:28:24 +0100905/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200906static int k8_early_channel_count(struct amd64_pvt *pvt)
907{
Borislav Petkovcb328502010-12-22 14:28:24 +0100908 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200909
Borislav Petkov9f56da02010-10-01 19:44:53 +0200910 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200911 /* RevF (NPT) and later */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +0100912 flag = pvt->dclr0 & WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200913 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200914 /* RevE and earlier */
915 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200916
917 /* not used */
918 pvt->dclr1 = 0;
919
920 return (flag) ? 2 : 1;
921}
922
Borislav Petkov70046622011-01-10 14:37:27 +0100923/* On F10h and later ErrAddr is MC4_ADDR[47:1] */
924static u64 get_error_address(struct mce *m)
Doug Thompsonddff8762009-04-27 16:14:52 +0200925{
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200926 struct cpuinfo_x86 *c = &boot_cpu_data;
927 u64 addr;
Borislav Petkov70046622011-01-10 14:37:27 +0100928 u8 start_bit = 1;
929 u8 end_bit = 47;
930
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200931 if (c->x86 == 0xf) {
Borislav Petkov70046622011-01-10 14:37:27 +0100932 start_bit = 3;
933 end_bit = 39;
934 }
935
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200936 addr = m->addr & GENMASK(start_bit, end_bit);
937
938 /*
939 * Erratum 637 workaround
940 */
941 if (c->x86 == 0x15) {
942 struct amd64_pvt *pvt;
943 u64 cc6_base, tmp_addr;
944 u32 tmp;
945 u8 mce_nid, intlv_en;
946
947 if ((addr & GENMASK(24, 47)) >> 24 != 0x00fdf7)
948 return addr;
949
950 mce_nid = amd_get_nb_id(m->extcpu);
951 pvt = mcis[mce_nid]->pvt_info;
952
953 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_LIM, &tmp);
954 intlv_en = tmp >> 21 & 0x7;
955
956 /* add [47:27] + 3 trailing bits */
957 cc6_base = (tmp & GENMASK(0, 20)) << 3;
958
959 /* reverse and add DramIntlvEn */
960 cc6_base |= intlv_en ^ 0x7;
961
962 /* pin at [47:24] */
963 cc6_base <<= 24;
964
965 if (!intlv_en)
966 return cc6_base | (addr & GENMASK(0, 23));
967
968 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_BASE, &tmp);
969
970 /* faster log2 */
971 tmp_addr = (addr & GENMASK(12, 23)) << __fls(intlv_en + 1);
972
973 /* OR DramIntlvSel into bits [14:12] */
974 tmp_addr |= (tmp & GENMASK(21, 23)) >> 9;
975
976 /* add remaining [11:0] bits from original MC4_ADDR */
977 tmp_addr |= addr & GENMASK(0, 11);
978
979 return cc6_base | tmp_addr;
980 }
981
982 return addr;
Doug Thompsonddff8762009-04-27 16:14:52 +0200983}
984
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200985static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +0200986{
Borislav Petkovf08e4572011-03-21 20:45:06 +0100987 struct cpuinfo_x86 *c = &boot_cpu_data;
Borislav Petkov71d2a322011-02-21 19:37:24 +0100988 int off = range << 3;
Doug Thompsonddff8762009-04-27 16:14:52 +0200989
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200990 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
991 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +0200992
Borislav Petkovf08e4572011-03-21 20:45:06 +0100993 if (c->x86 == 0xf)
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200994 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200995
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200996 if (!dram_rw(pvt, range))
997 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200998
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200999 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
1000 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Borislav Petkovf08e4572011-03-21 20:45:06 +01001001
1002 /* Factor in CC6 save area by reading dst node's limit reg */
1003 if (c->x86 == 0x15) {
1004 struct pci_dev *f1 = NULL;
1005 u8 nid = dram_dst_node(pvt, range);
1006 u32 llim;
1007
1008 f1 = pci_get_domain_bus_and_slot(0, 0, PCI_DEVFN(0x18 + nid, 1));
1009 if (WARN_ON(!f1))
1010 return;
1011
1012 amd64_read_pci_cfg(f1, DRAM_LOCAL_NODE_LIM, &llim);
1013
1014 pvt->ranges[range].lim.lo &= GENMASK(0, 15);
1015
1016 /* {[39:27],111b} */
1017 pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16;
1018
1019 pvt->ranges[range].lim.hi &= GENMASK(0, 7);
1020
1021 /* [47:40] */
1022 pvt->ranges[range].lim.hi |= llim >> 13;
1023
1024 pci_dev_put(f1);
1025 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001026}
1027
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001028static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
1029 u16 syndrome)
Doug Thompsonddff8762009-04-27 16:14:52 +02001030{
1031 struct mem_ctl_info *src_mci;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001032 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonddff8762009-04-27 16:14:52 +02001033 int channel, csrow;
1034 u32 page, offset;
Doug Thompsonddff8762009-04-27 16:14:52 +02001035
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001036 error_address_to_page_and_offset(sys_addr, &page, &offset);
1037
1038 /*
1039 * Find out which node the error address belongs to. This may be
1040 * different from the node that detected the error.
1041 */
1042 src_mci = find_mc_by_sys_addr(mci, sys_addr);
1043 if (!src_mci) {
1044 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
1045 (unsigned long)sys_addr);
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001046 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001047 page, offset, syndrome,
1048 -1, -1, -1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001049 "failed to map error addr to a node",
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001050 "");
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001051 return;
1052 }
1053
1054 /* Now map the sys_addr to a CSROW */
1055 csrow = sys_addr_to_csrow(src_mci, sys_addr);
1056 if (csrow < 0) {
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001057 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001058 page, offset, syndrome,
1059 -1, -1, -1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001060 "failed to map error addr to a csrow",
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001061 "");
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001062 return;
1063 }
1064
Doug Thompsonddff8762009-04-27 16:14:52 +02001065 /* CHIPKILL enabled */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001066 if (pvt->nbcfg & NBCFG_CHIPKILL) {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001067 channel = get_channel_from_ecc_syndrome(mci, syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001068 if (channel < 0) {
1069 /*
1070 * Syndrome didn't map, so we don't know which of the
1071 * 2 DIMMs is in error. So we need to ID 'both' of them
1072 * as suspect.
1073 */
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001074 amd64_mc_warn(src_mci, "unknown syndrome 0x%04x - "
1075 "possible error reporting race\n",
1076 syndrome);
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001077 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001078 page, offset, syndrome,
1079 csrow, -1, -1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001080 "unknown syndrome - possible error reporting race",
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001081 "");
Doug Thompsonddff8762009-04-27 16:14:52 +02001082 return;
1083 }
1084 } else {
1085 /*
1086 * non-chipkill ecc mode
1087 *
1088 * The k8 documentation is unclear about how to determine the
1089 * channel number when using non-chipkill memory. This method
1090 * was obtained from email communication with someone at AMD.
1091 * (Wish the email was placed in this comment - norsk)
1092 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001093 channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001094 }
1095
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001096 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, src_mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001097 page, offset, syndrome,
1098 csrow, channel, -1,
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001099 "", "");
Doug Thompsonddff8762009-04-27 16:14:52 +02001100}
1101
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001102static int ddr2_cs_size(unsigned i, bool dct_width)
Doug Thompsonddff8762009-04-27 16:14:52 +02001103{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001104 unsigned shift = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001105
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001106 if (i <= 2)
1107 shift = i;
1108 else if (!(i & 0x1))
1109 shift = i >> 1;
Borislav Petkov1433eb92009-10-21 13:44:36 +02001110 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001111 shift = (i + 1) >> 1;
Doug Thompsonddff8762009-04-27 16:14:52 +02001112
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001113 return 128 << (shift + !!dct_width);
1114}
1115
1116static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1117 unsigned cs_mode)
1118{
1119 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1120
1121 if (pvt->ext_model >= K8_REV_F) {
1122 WARN_ON(cs_mode > 11);
1123 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1124 }
1125 else if (pvt->ext_model >= K8_REV_D) {
Borislav Petkov11b0a312011-11-09 21:28:43 +01001126 unsigned diff;
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001127 WARN_ON(cs_mode > 10);
1128
Borislav Petkov11b0a312011-11-09 21:28:43 +01001129 /*
1130 * the below calculation, besides trying to win an obfuscated C
1131 * contest, maps cs_mode values to DIMM chip select sizes. The
1132 * mappings are:
1133 *
1134 * cs_mode CS size (mb)
1135 * ======= ============
1136 * 0 32
1137 * 1 64
1138 * 2 128
1139 * 3 128
1140 * 4 256
1141 * 5 512
1142 * 6 256
1143 * 7 512
1144 * 8 1024
1145 * 9 1024
1146 * 10 2048
1147 *
1148 * Basically, it calculates a value with which to shift the
1149 * smallest CS size of 32MB.
1150 *
1151 * ddr[23]_cs_size have a similar purpose.
1152 */
1153 diff = cs_mode/3 + (unsigned)(cs_mode > 5);
1154
1155 return 32 << (cs_mode - diff);
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001156 }
1157 else {
1158 WARN_ON(cs_mode > 6);
1159 return 32 << cs_mode;
1160 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001161}
1162
Doug Thompson1afd3c92009-04-27 16:16:50 +02001163/*
1164 * Get the number of DCT channels in use.
1165 *
1166 * Return:
1167 * number of Memory Channels in operation
1168 * Pass back:
1169 * contents of the DCL0_LOW register
1170 */
Borislav Petkov7d20d142011-01-07 17:58:04 +01001171static int f1x_early_channel_count(struct amd64_pvt *pvt)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001172{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001173 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001174
Borislav Petkov7d20d142011-01-07 17:58:04 +01001175 /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001176 if (boot_cpu_data.x86 == 0x10 && (pvt->dclr0 & WIDTH_128))
Borislav Petkov7d20d142011-01-07 17:58:04 +01001177 return 2;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001178
1179 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001180 * Need to check if in unganged mode: In such, there are 2 channels,
1181 * but they are not in 128 bit mode and thus the above 'dclr0' status
1182 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001183 *
1184 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1185 * their CSEnable bit on. If so, then SINGLE DIMM case.
1186 */
Joe Perches956b9ba2012-04-29 17:08:39 -03001187 edac_dbg(0, "Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001188
1189 /*
1190 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1191 * is more than just one DIMM present in unganged mode. Need to check
1192 * both controllers since DIMMs can be placed in either one.
1193 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001194 for (i = 0; i < 2; i++) {
1195 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001196
Wan Wei57a30852009-08-07 17:04:49 +02001197 for (j = 0; j < 4; j++) {
1198 if (DBAM_DIMM(j, dbam) > 0) {
1199 channels++;
1200 break;
1201 }
1202 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001203 }
1204
Borislav Petkovd16149e2009-10-16 19:55:49 +02001205 if (channels > 2)
1206 channels = 2;
1207
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001208 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001209
1210 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001211}
1212
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001213static int ddr3_cs_size(unsigned i, bool dct_width)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001214{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001215 unsigned shift = 0;
1216 int cs_size = 0;
1217
1218 if (i == 0 || i == 3 || i == 4)
1219 cs_size = -1;
1220 else if (i <= 2)
1221 shift = i;
1222 else if (i == 12)
1223 shift = 7;
1224 else if (!(i & 0x1))
1225 shift = i >> 1;
1226 else
1227 shift = (i + 1) >> 1;
1228
1229 if (cs_size != -1)
1230 cs_size = (128 * (1 << !!dct_width)) << shift;
1231
1232 return cs_size;
1233}
1234
1235static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1236 unsigned cs_mode)
1237{
1238 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1239
1240 WARN_ON(cs_mode > 11);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001241
1242 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001243 return ddr3_cs_size(cs_mode, dclr & WIDTH_128);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001244 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001245 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1246}
Borislav Petkov1433eb92009-10-21 13:44:36 +02001247
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001248/*
1249 * F15h supports only 64bit DCT interfaces
1250 */
1251static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1252 unsigned cs_mode)
1253{
1254 WARN_ON(cs_mode > 12);
1255
1256 return ddr3_cs_size(cs_mode, false);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001257}
1258
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001259static void read_dram_ctl_register(struct amd64_pvt *pvt)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001260{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001261
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001262 if (boot_cpu_data.x86 == 0xf)
1263 return;
1264
Borislav Petkov78da1212010-12-22 19:31:45 +01001265 if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03001266 edac_dbg(0, "F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1267 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001268
Joe Perches956b9ba2012-04-29 17:08:39 -03001269 edac_dbg(0, " DCTs operate in %s mode\n",
1270 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001271
Borislav Petkov72381bd2009-10-09 19:14:43 +02001272 if (!dct_ganging_enabled(pvt))
Joe Perches956b9ba2012-04-29 17:08:39 -03001273 edac_dbg(0, " Address range split per DCT: %s\n",
1274 (dct_high_range_enabled(pvt) ? "yes" : "no"));
Borislav Petkov72381bd2009-10-09 19:14:43 +02001275
Joe Perches956b9ba2012-04-29 17:08:39 -03001276 edac_dbg(0, " data interleave for ECC: %s, DRAM cleared since last warm reset: %s\n",
1277 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1278 (dct_memory_cleared(pvt) ? "yes" : "no"));
Borislav Petkov72381bd2009-10-09 19:14:43 +02001279
Joe Perches956b9ba2012-04-29 17:08:39 -03001280 edac_dbg(0, " channel interleave: %s, "
1281 "interleave bits selector: 0x%x\n",
1282 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
1283 dct_sel_interleave_addr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001284 }
1285
Borislav Petkov78da1212010-12-22 19:31:45 +01001286 amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001287}
1288
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001289/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001290 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001291 * Interleaving Modes.
1292 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001293static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001294 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001295{
Borislav Petkov151fa712011-02-21 19:33:10 +01001296 u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001297
1298 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001299 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001300
Borislav Petkov229a7a12010-12-09 18:57:54 +01001301 if (hi_range_sel)
1302 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001303
Borislav Petkov229a7a12010-12-09 18:57:54 +01001304 /*
1305 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1306 */
1307 if (dct_interleave_enabled(pvt)) {
1308 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001309
Borislav Petkov229a7a12010-12-09 18:57:54 +01001310 /* return DCT select function: 0=DCT0, 1=DCT1 */
1311 if (!intlv_addr)
1312 return sys_addr >> 6 & 1;
1313
1314 if (intlv_addr & 0x2) {
1315 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1316 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1317
1318 return ((sys_addr >> shift) & 1) ^ temp;
1319 }
1320
1321 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1322 }
1323
1324 if (dct_high_range_enabled(pvt))
1325 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001326
1327 return 0;
1328}
1329
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001330/* Convert the sys_addr to the normalized DCT address */
Borislav Petkove7613592011-02-21 19:49:01 +01001331static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, unsigned range,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001332 u64 sys_addr, bool hi_rng,
1333 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001334{
1335 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001336 u64 dram_base = get_dram_base(pvt, range);
1337 u64 hole_off = f10_dhar_offset(pvt);
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001338 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001339
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001340 if (hi_rng) {
1341 /*
1342 * if
1343 * base address of high range is below 4Gb
1344 * (bits [47:27] at [31:11])
1345 * DRAM address space on this DCT is hoisted above 4Gb &&
1346 * sys_addr > 4Gb
1347 *
1348 * remove hole offset from sys_addr
1349 * else
1350 * remove high range offset from sys_addr
1351 */
1352 if ((!(dct_sel_base_addr >> 16) ||
1353 dct_sel_base_addr < dhar_base(pvt)) &&
Borislav Petkov972ea172011-02-21 19:43:02 +01001354 dhar_valid(pvt) &&
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001355 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001356 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001357 else
1358 chan_off = dct_sel_base_off;
1359 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001360 /*
1361 * if
1362 * we have a valid hole &&
1363 * sys_addr > 4Gb
1364 *
1365 * remove hole
1366 * else
1367 * remove dram base to normalize to DCT address
1368 */
Borislav Petkov972ea172011-02-21 19:43:02 +01001369 if (dhar_valid(pvt) && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001370 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001371 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001372 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001373 }
1374
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001375 return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001376}
1377
Doug Thompson6163b5d2009-04-27 16:20:17 +02001378/*
1379 * checks if the csrow passed in is marked as SPARED, if so returns the new
1380 * spare row
1381 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001382static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001383{
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001384 int tmp_cs;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001385
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001386 if (online_spare_swap_done(pvt, dct) &&
1387 csrow == online_spare_bad_dramcs(pvt, dct)) {
1388
1389 for_each_chip_select(tmp_cs, dct, pvt) {
1390 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
1391 csrow = tmp_cs;
1392 break;
1393 }
1394 }
Doug Thompson6163b5d2009-04-27 16:20:17 +02001395 }
1396 return csrow;
1397}
1398
1399/*
1400 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1401 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1402 *
1403 * Return:
1404 * -EINVAL: NOT FOUND
1405 * 0..csrow = Chip-Select Row
1406 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001407static int f1x_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001408{
1409 struct mem_ctl_info *mci;
1410 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001411 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001412 int cs_found = -EINVAL;
1413 int csrow;
1414
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001415 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001416 if (!mci)
1417 return cs_found;
1418
1419 pvt = mci->pvt_info;
1420
Joe Perches956b9ba2012-04-29 17:08:39 -03001421 edac_dbg(1, "input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001422
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001423 for_each_chip_select(csrow, dct, pvt) {
1424 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001425 continue;
1426
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001427 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001428
Joe Perches956b9ba2012-04-29 17:08:39 -03001429 edac_dbg(1, " CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1430 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001431
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001432 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001433
Joe Perches956b9ba2012-04-29 17:08:39 -03001434 edac_dbg(1, " (InputAddr & ~CSMask)=0x%llx (CSBase & ~CSMask)=0x%llx\n",
1435 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001436
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001437 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
1438 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001439
Joe Perches956b9ba2012-04-29 17:08:39 -03001440 edac_dbg(1, " MATCH csrow=%d\n", cs_found);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001441 break;
1442 }
1443 }
1444 return cs_found;
1445}
1446
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001447/*
1448 * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
1449 * swapped with a region located at the bottom of memory so that the GPU can use
1450 * the interleaved region and thus two channels.
1451 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001452static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001453{
1454 u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
1455
1456 if (boot_cpu_data.x86 == 0x10) {
1457 /* only revC3 and revE have that feature */
1458 if (boot_cpu_data.x86_model < 4 ||
1459 (boot_cpu_data.x86_model < 0xa &&
1460 boot_cpu_data.x86_mask < 3))
1461 return sys_addr;
1462 }
1463
1464 amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
1465
1466 if (!(swap_reg & 0x1))
1467 return sys_addr;
1468
1469 swap_base = (swap_reg >> 3) & 0x7f;
1470 swap_limit = (swap_reg >> 11) & 0x7f;
1471 rgn_size = (swap_reg >> 20) & 0x7f;
1472 tmp_addr = sys_addr >> 27;
1473
1474 if (!(sys_addr >> 34) &&
1475 (((tmp_addr >= swap_base) &&
1476 (tmp_addr <= swap_limit)) ||
1477 (tmp_addr < rgn_size)))
1478 return sys_addr ^ (u64)swap_base << 27;
1479
1480 return sys_addr;
1481}
1482
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001483/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkove7613592011-02-21 19:49:01 +01001484static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001485 u64 sys_addr, int *nid, int *chan_sel)
1486{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001487 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001488 u64 chan_addr;
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001489 u32 dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001490 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001491 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001492
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001493 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001494 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001495 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001496
Joe Perches956b9ba2012-04-29 17:08:39 -03001497 edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1498 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001499
Borislav Petkov355fba62011-01-17 13:03:26 +01001500 if (dhar_valid(pvt) &&
1501 dhar_base(pvt) <= sys_addr &&
1502 sys_addr < BIT_64(32)) {
1503 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1504 sys_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001505 return -EINVAL;
Borislav Petkov355fba62011-01-17 13:03:26 +01001506 }
1507
Borislav Petkovf030ddf2011-04-08 15:05:21 +02001508 if (intlv_en && (intlv_sel != ((sys_addr >> 12) & intlv_en)))
Borislav Petkov355fba62011-01-17 13:03:26 +01001509 return -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001510
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001511 sys_addr = f1x_swap_interleaved_region(pvt, sys_addr);
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001512
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001513 dct_sel_base = dct_sel_baseaddr(pvt);
1514
1515 /*
1516 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1517 * select between DCT0 and DCT1.
1518 */
1519 if (dct_high_range_enabled(pvt) &&
1520 !dct_ganging_enabled(pvt) &&
1521 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001522 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001523
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001524 channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001525
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001526 chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001527 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001528
Borislav Petkove2f79db2011-01-13 14:57:34 +01001529 /* Remove node interleaving, see F1x120 */
1530 if (intlv_en)
1531 chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
1532 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001533
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001534 /* remove channel interleave */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001535 if (dct_interleave_enabled(pvt) &&
1536 !dct_high_range_enabled(pvt) &&
1537 !dct_ganging_enabled(pvt)) {
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001538
1539 if (dct_sel_interleave_addr(pvt) != 1) {
1540 if (dct_sel_interleave_addr(pvt) == 0x3)
1541 /* hash 9 */
1542 chan_addr = ((chan_addr >> 10) << 9) |
1543 (chan_addr & 0x1ff);
1544 else
1545 /* A[6] or hash 6 */
1546 chan_addr = ((chan_addr >> 7) << 6) |
1547 (chan_addr & 0x3f);
1548 } else
1549 /* A[12] */
1550 chan_addr = ((chan_addr >> 13) << 12) |
1551 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001552 }
1553
Joe Perches956b9ba2012-04-29 17:08:39 -03001554 edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001555
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001556 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001557
1558 if (cs_found >= 0) {
1559 *nid = node_id;
1560 *chan_sel = channel;
1561 }
1562 return cs_found;
1563}
1564
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001565static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001566 int *node, int *chan_sel)
1567{
Borislav Petkove7613592011-02-21 19:49:01 +01001568 int cs_found = -EINVAL;
1569 unsigned range;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001570
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001571 for (range = 0; range < DRAM_RANGES; range++) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001572
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001573 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001574 continue;
1575
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001576 if ((get_dram_base(pvt, range) <= sys_addr) &&
1577 (get_dram_limit(pvt, range) >= sys_addr)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001578
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001579 cs_found = f1x_match_to_this_node(pvt, range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001580 sys_addr, node,
1581 chan_sel);
1582 if (cs_found >= 0)
1583 break;
1584 }
1585 }
1586 return cs_found;
1587}
1588
1589/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001590 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1591 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001592 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001593 * The @sys_addr is usually an error address received from the hardware
1594 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001595 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001596static void f1x_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001597 u16 syndrome)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001598{
1599 struct amd64_pvt *pvt = mci->pvt_info;
1600 u32 page, offset;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001601 int nid, csrow, chan = 0;
1602
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001603 error_address_to_page_and_offset(sys_addr, &page, &offset);
1604
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001605 csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001606
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001607 if (csrow < 0) {
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001608 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001609 page, offset, syndrome,
1610 -1, -1, -1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001611 "failed to map error addr to a csrow",
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001612 "");
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001613 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001614 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001615
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001616 /*
1617 * We need the syndromes for channel detection only when we're
1618 * ganged. Otherwise @chan should already contain the channel at
1619 * this point.
1620 */
Borislav Petkova97fa682010-12-23 14:07:18 +01001621 if (dct_ganging_enabled(pvt))
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001622 chan = get_channel_from_ecc_syndrome(mci, syndrome);
1623
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001624 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001625 page, offset, syndrome,
1626 csrow, chan, -1,
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001627 "", "");
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001628}
1629
1630/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001631 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001632 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001633 */
Borislav Petkov8c671752011-02-23 17:25:12 +01001634static void amd64_debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001635{
Borislav Petkov603adaf2009-12-21 14:52:53 +01001636 int dimm, size0, size1, factor = 0;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001637 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1638 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001639
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001640 if (boot_cpu_data.x86 == 0xf) {
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001641 if (pvt->dclr0 & WIDTH_128)
Borislav Petkov603adaf2009-12-21 14:52:53 +01001642 factor = 1;
1643
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001644 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001645 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001646 return;
1647 else
1648 WARN_ON(ctrl != 0);
1649 }
1650
Borislav Petkov4d796362011-02-03 15:59:57 +01001651 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001652 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1653 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001654
Joe Perches956b9ba2012-04-29 17:08:39 -03001655 edac_dbg(1, "F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n",
1656 ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001657
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001658 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1659
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001660 /* Dump memory sizes for DIMM and its CSROWs */
1661 for (dimm = 0; dimm < 4; dimm++) {
1662
1663 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001664 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001665 size0 = pvt->ops->dbam_to_cs(pvt, ctrl,
1666 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001667
1668 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001669 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001670 size1 = pvt->ops->dbam_to_cs(pvt, ctrl,
1671 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001672
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001673 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
1674 dimm * 2, size0 << factor,
1675 dimm * 2 + 1, size1 << factor);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001676 }
1677}
1678
Doug Thompson4d376072009-04-27 16:25:05 +02001679static struct amd64_family_type amd64_family_types[] = {
1680 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001681 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001682 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1683 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001684 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001685 .early_channel_count = k8_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001686 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1687 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001688 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001689 }
1690 },
1691 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001692 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001693 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1694 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001695 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001696 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001697 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001698 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001699 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1700 }
1701 },
1702 [F15_CPUS] = {
1703 .ctl_name = "F15h",
Borislav Petkovdf71a052011-01-19 18:15:10 +01001704 .f1_id = PCI_DEVICE_ID_AMD_15H_NB_F1,
1705 .f3_id = PCI_DEVICE_ID_AMD_15H_NB_F3,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001706 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001707 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001708 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001709 .dbam_to_cs = f15_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001710 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001711 }
1712 },
Doug Thompson4d376072009-04-27 16:25:05 +02001713};
1714
1715static struct pci_dev *pci_get_related_function(unsigned int vendor,
1716 unsigned int device,
1717 struct pci_dev *related)
1718{
1719 struct pci_dev *dev = NULL;
1720
1721 dev = pci_get_device(vendor, device, dev);
1722 while (dev) {
1723 if ((dev->bus->number == related->bus->number) &&
1724 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1725 break;
1726 dev = pci_get_device(vendor, device, dev);
1727 }
1728
1729 return dev;
1730}
1731
Doug Thompsonb1289d62009-04-27 16:37:05 +02001732/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001733 * These are tables of eigenvectors (one per line) which can be used for the
1734 * construction of the syndrome tables. The modified syndrome search algorithm
1735 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001736 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001737 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001738 */
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001739static u16 x4_vectors[] = {
1740 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1741 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1742 0x0001, 0x0002, 0x0004, 0x0008,
1743 0x1013, 0x3032, 0x4044, 0x8088,
1744 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1745 0x4857, 0xc4fe, 0x13cc, 0x3288,
1746 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1747 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1748 0x15c1, 0x2a42, 0x89ac, 0x4758,
1749 0x2b03, 0x1602, 0x4f0c, 0xca08,
1750 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1751 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1752 0x2b87, 0x164e, 0x642c, 0xdc18,
1753 0x40b9, 0x80de, 0x1094, 0x20e8,
1754 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1755 0x11c1, 0x2242, 0x84ac, 0x4c58,
1756 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1757 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1758 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1759 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1760 0x16b3, 0x3d62, 0x4f34, 0x8518,
1761 0x1e2f, 0x391a, 0x5cac, 0xf858,
1762 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1763 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1764 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1765 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1766 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1767 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1768 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1769 0x185d, 0x2ca6, 0x7914, 0x9e28,
1770 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1771 0x4199, 0x82ee, 0x19f4, 0x2e58,
1772 0x4807, 0xc40e, 0x130c, 0x3208,
1773 0x1905, 0x2e0a, 0x5804, 0xac08,
1774 0x213f, 0x132a, 0xadfc, 0x5ba8,
1775 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001776};
1777
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001778static u16 x8_vectors[] = {
1779 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1780 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1781 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1782 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1783 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1784 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1785 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1786 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1787 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1788 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1789 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1790 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1791 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1792 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1793 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1794 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1795 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1796 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1797 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1798};
1799
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001800static int decode_syndrome(u16 syndrome, u16 *vectors, unsigned num_vecs,
1801 unsigned v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001802{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001803 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001804
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001805 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1806 u16 s = syndrome;
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001807 unsigned v_idx = err_sym * v_dim;
1808 unsigned v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001809
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001810 /* walk over all 16 bits of the syndrome */
1811 for (i = 1; i < (1U << 16); i <<= 1) {
1812
1813 /* if bit is set in that eigenvector... */
1814 if (v_idx < v_end && vectors[v_idx] & i) {
1815 u16 ev_comp = vectors[v_idx++];
1816
1817 /* ... and bit set in the modified syndrome, */
1818 if (s & i) {
1819 /* remove it. */
1820 s ^= ev_comp;
1821
1822 if (!s)
1823 return err_sym;
1824 }
1825
1826 } else if (s & i)
1827 /* can't get to zero, move to next symbol */
1828 break;
1829 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001830 }
1831
Joe Perches956b9ba2012-04-29 17:08:39 -03001832 edac_dbg(0, "syndrome(%x) not found\n", syndrome);
Doug Thompsonb1289d62009-04-27 16:37:05 +02001833 return -1;
1834}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001835
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001836static int map_err_sym_to_channel(int err_sym, int sym_size)
1837{
1838 if (sym_size == 4)
1839 switch (err_sym) {
1840 case 0x20:
1841 case 0x21:
1842 return 0;
1843 break;
1844 case 0x22:
1845 case 0x23:
1846 return 1;
1847 break;
1848 default:
1849 return err_sym >> 4;
1850 break;
1851 }
1852 /* x8 symbols */
1853 else
1854 switch (err_sym) {
1855 /* imaginary bits not in a DIMM */
1856 case 0x10:
1857 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1858 err_sym);
1859 return -1;
1860 break;
1861
1862 case 0x11:
1863 return 0;
1864 break;
1865 case 0x12:
1866 return 1;
1867 break;
1868 default:
1869 return err_sym >> 3;
1870 break;
1871 }
1872 return -1;
1873}
1874
1875static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1876{
1877 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001878 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001879
Borislav Petkova3b7db02011-01-19 20:35:12 +01001880 if (pvt->ecc_sym_sz == 8)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001881 err_sym = decode_syndrome(syndrome, x8_vectors,
1882 ARRAY_SIZE(x8_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001883 pvt->ecc_sym_sz);
1884 else if (pvt->ecc_sym_sz == 4)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001885 err_sym = decode_syndrome(syndrome, x4_vectors,
1886 ARRAY_SIZE(x4_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001887 pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001888 else {
Borislav Petkova3b7db02011-01-19 20:35:12 +01001889 amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001890 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001891 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001892
Borislav Petkova3b7db02011-01-19 20:35:12 +01001893 return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001894}
1895
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001896/*
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001897 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
1898 * ADDRESS and process.
1899 */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001900static void amd64_handle_ce(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001901{
1902 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001903 u64 sys_addr;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001904 u16 syndrome;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001905
1906 /* Ensure that the Error Address is VALID */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001907 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001908 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001909 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001910 0, 0, 0,
1911 -1, -1, -1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001912 "HW has no ERROR_ADDRESS available",
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001913 "");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001914 return;
1915 }
1916
Borislav Petkov70046622011-01-10 14:37:27 +01001917 sys_addr = get_error_address(m);
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001918 syndrome = extract_syndrome(m->status);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001919
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001920 amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001921
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001922 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, syndrome);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001923}
1924
1925/* Handle any Un-correctable Errors (UEs) */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001926static void amd64_handle_ue(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001927{
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001928 struct mem_ctl_info *log_mci, *src_mci = NULL;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001929 int csrow;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001930 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001931 u32 page, offset;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001932
1933 log_mci = mci;
1934
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001935 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001936 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001937 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001938 0, 0, 0,
1939 -1, -1, -1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001940 "HW has no ERROR_ADDRESS available",
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001941 "");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001942 return;
1943 }
1944
Borislav Petkov70046622011-01-10 14:37:27 +01001945 sys_addr = get_error_address(m);
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001946 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001947
1948 /*
1949 * Find out which node the error address belongs to. This may be
1950 * different from the node that detected the error.
1951 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001952 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001953 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001954 amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n",
1955 (unsigned long)sys_addr);
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001956 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001957 page, offset, 0,
1958 -1, -1, -1,
Mauro Carvalho Chehab075f3092012-05-22 09:06:17 -03001959 "ERROR ADDRESS NOT mapped to a MC",
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001960 "");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001961 return;
1962 }
1963
1964 log_mci = src_mci;
1965
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001966 csrow = sys_addr_to_csrow(log_mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001967 if (csrow < 0) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001968 amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n",
1969 (unsigned long)sys_addr);
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001970 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001971 page, offset, 0,
1972 -1, -1, -1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001973 "ERROR ADDRESS NOT mapped to CS",
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001974 "");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001975 } else {
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -03001976 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001977 page, offset, 0,
1978 csrow, -1, -1,
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03001979 "", "");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001980 }
1981}
1982
Borislav Petkov549d0422009-07-24 13:51:42 +02001983static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001984 struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001985{
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001986 u16 ec = EC(m->status);
1987 u8 xec = XEC(m->status, 0x1f);
1988 u8 ecc_type = (m->status >> 45) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001989
Borislav Petkovb70ef012009-06-25 19:32:38 +02001990 /* Bail early out if this was an 'observed' error */
Borislav Petkov5980bb92011-01-07 16:26:49 +01001991 if (PP(ec) == NBSL_PP_OBS)
Borislav Petkovb70ef012009-06-25 19:32:38 +02001992 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001993
Borislav Petkovecaf5602009-07-23 16:32:01 +02001994 /* Do only ECC errors */
1995 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001996 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001997
Borislav Petkovecaf5602009-07-23 16:32:01 +02001998 if (ecc_type == 2)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001999 amd64_handle_ce(mci, m);
Borislav Petkovecaf5602009-07-23 16:32:01 +02002000 else if (ecc_type == 1)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01002001 amd64_handle_ue(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002002}
2003
Borislav Petkovb0b07a22011-08-24 18:44:22 +02002004void amd64_decode_bus_error(int node_id, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002005{
Borislav Petkovb0b07a22011-08-24 18:44:22 +02002006 __amd64_decode_bus_error(mcis[node_id], m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002007}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002008
Doug Thompson0ec449e2009-04-27 19:41:25 +02002009/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002010 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002011 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02002012 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002013static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002014{
Doug Thompson0ec449e2009-04-27 19:41:25 +02002015 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002016 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
2017 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002018 amd64_err("error address map device not found: "
2019 "vendor %x device 0x%x (broken BIOS?)\n",
2020 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002021 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002022 }
2023
2024 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002025 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
2026 if (!pvt->F3) {
2027 pci_dev_put(pvt->F1);
2028 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002029
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002030 amd64_err("error F3 device not found: "
2031 "vendor %x device 0x%x (broken BIOS?)\n",
2032 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002033
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002034 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002035 }
Joe Perches956b9ba2012-04-29 17:08:39 -03002036 edac_dbg(1, "F1: %s\n", pci_name(pvt->F1));
2037 edac_dbg(1, "F2: %s\n", pci_name(pvt->F2));
2038 edac_dbg(1, "F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002039
2040 return 0;
2041}
2042
Borislav Petkov360b7f32010-10-15 19:25:38 +02002043static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002044{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002045 pci_dev_put(pvt->F1);
2046 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002047}
2048
2049/*
2050 * Retrieve the hardware registers of the memory controller (this includes the
2051 * 'Address Map' and 'Misc' device regs)
2052 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002053static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002054{
Borislav Petkova3b7db02011-01-19 20:35:12 +01002055 struct cpuinfo_x86 *c = &boot_cpu_data;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002056 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002057 u32 tmp;
Borislav Petkove7613592011-02-21 19:49:01 +01002058 unsigned range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002059
2060 /*
2061 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
2062 * those are Read-As-Zero
2063 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002064 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
Joe Perches956b9ba2012-04-29 17:08:39 -03002065 edac_dbg(0, " TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002066
2067 /* check first whether TOP_MEM2 is enabled */
2068 rdmsrl(MSR_K8_SYSCFG, msr_val);
2069 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002070 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
Joe Perches956b9ba2012-04-29 17:08:39 -03002071 edac_dbg(0, " TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002072 } else
Joe Perches956b9ba2012-04-29 17:08:39 -03002073 edac_dbg(0, " TOP_MEM2 disabled\n");
Doug Thompson0ec449e2009-04-27 19:41:25 +02002074
Borislav Petkov5980bb92011-01-07 16:26:49 +01002075 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002076
Borislav Petkov5a5d2372011-01-17 17:52:57 +01002077 read_dram_ctl_register(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002078
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002079 for (range = 0; range < DRAM_RANGES; range++) {
2080 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002081
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002082 /* read settings for this DRAM range */
2083 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002084
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002085 rw = dram_rw(pvt, range);
2086 if (!rw)
2087 continue;
2088
Joe Perches956b9ba2012-04-29 17:08:39 -03002089 edac_dbg(1, " DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
2090 range,
2091 get_dram_base(pvt, range),
2092 get_dram_limit(pvt, range));
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002093
Joe Perches956b9ba2012-04-29 17:08:39 -03002094 edac_dbg(1, " IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
2095 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
2096 (rw & 0x1) ? "R" : "-",
2097 (rw & 0x2) ? "W" : "-",
2098 dram_intlv_sel(pvt, range),
2099 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002100 }
2101
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002102 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002103
Borislav Petkovbc21fa52010-11-11 17:29:13 +01002104 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Borislav Petkov525a1b22010-12-21 15:53:27 +01002105 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002106
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002107 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002108
Borislav Petkovcb328502010-12-22 14:28:24 +01002109 amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
2110 amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002111
Borislav Petkov78da1212010-12-22 19:31:45 +01002112 if (!dct_ganging_enabled(pvt)) {
Borislav Petkovcb328502010-12-22 14:28:24 +01002113 amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
2114 amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002115 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002116
Borislav Petkova3b7db02011-01-19 20:35:12 +01002117 pvt->ecc_sym_sz = 4;
2118
2119 if (c->x86 >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002120 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Borislav Petkov525a1b22010-12-21 15:53:27 +01002121 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
Borislav Petkova3b7db02011-01-19 20:35:12 +01002122
2123 /* F10h, revD and later can do x8 ECC too */
2124 if ((c->x86 > 0x10 || c->x86_model > 7) && tmp & BIT(25))
2125 pvt->ecc_sym_sz = 8;
Borislav Petkov525a1b22010-12-21 15:53:27 +01002126 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002127 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002128}
2129
2130/*
2131 * NOTE: CPU Revision Dependent code
2132 *
2133 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002134 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002135 * k8 private pointer to -->
2136 * DRAM Bank Address mapping register
2137 * node_id
2138 * DCL register where dual_channel_active is
2139 *
2140 * The DBAM register consists of 4 sets of 4 bits each definitions:
2141 *
2142 * Bits: CSROWs
2143 * 0-3 CSROWs 0 and 1
2144 * 4-7 CSROWs 2 and 3
2145 * 8-11 CSROWs 4 and 5
2146 * 12-15 CSROWs 6 and 7
2147 *
2148 * Values range from: 0 to 15
2149 * The meaning of the values depends on CPU revision and dual-channel state,
2150 * see relevant BKDG more info.
2151 *
2152 * The memory controller provides for total of only 8 CSROWs in its current
2153 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2154 * single channel or two (2) DIMMs in dual channel mode.
2155 *
2156 * The following code logic collapses the various tables for CSROW based on CPU
2157 * revision.
2158 *
2159 * Returns:
2160 * The number of PAGE_SIZE pages on the specified CSROW number it
2161 * encompasses
2162 *
2163 */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002164static u32 amd64_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002165{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002166 u32 cs_mode, nr_pages;
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002167 u32 dbam = dct ? pvt->dbam1 : pvt->dbam0;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002168
2169 /*
2170 * The math on this doesn't look right on the surface because x/2*4 can
2171 * be simplified to x*2 but this expression makes use of the fact that
2172 * it is integral math where 1/2=0. This intermediate value becomes the
2173 * number of bits to shift the DBAM register to extract the proper CSROW
2174 * field.
2175 */
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002176 cs_mode = (dbam >> ((csrow_nr / 2) * 4)) & 0xF;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002177
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002178 nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002179
Joe Perches956b9ba2012-04-29 17:08:39 -03002180 edac_dbg(0, " (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
2181 edac_dbg(0, " nr_pages/channel= %u channel-count = %d\n",
2182 nr_pages, pvt->channel_count);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002183
2184 return nr_pages;
2185}
2186
2187/*
2188 * Initialize the array of csrow attribute instances, based on the values
2189 * from pci config hardware registers.
2190 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002191static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002192{
2193 struct csrow_info *csrow;
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002194 struct dimm_info *dimm;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002195 struct amd64_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehab5e2af0c2012-01-27 21:20:32 -03002196 u64 base, mask;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002197 u32 val;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002198 int i, j, empty = 1;
2199 enum mem_type mtype;
2200 enum edac_type edac_mode;
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -03002201 int nr_pages = 0;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002202
Borislav Petkova97fa682010-12-23 14:07:18 +01002203 amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002204
Borislav Petkov2299ef72010-10-15 17:44:04 +02002205 pvt->nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002206
Joe Perches956b9ba2012-04-29 17:08:39 -03002207 edac_dbg(0, "node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2208 pvt->mc_node_id, val,
2209 !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002210
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002211 for_each_chip_select(i, 0, pvt) {
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002212 csrow = mci->csrows[i];
Doug Thompson0ec449e2009-04-27 19:41:25 +02002213
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002214 if (!csrow_enabled(i, 0, pvt) && !csrow_enabled(i, 1, pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002215 edac_dbg(1, "----CSROW %d VALID for MC node %d\n",
2216 i, pvt->mc_node_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002217 continue;
2218 }
2219
Doug Thompson0ec449e2009-04-27 19:41:25 +02002220 empty = 0;
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002221 if (csrow_enabled(i, 0, pvt))
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -03002222 nr_pages = amd64_csrow_nr_pages(pvt, 0, i);
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002223 if (csrow_enabled(i, 1, pvt))
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -03002224 nr_pages += amd64_csrow_nr_pages(pvt, 1, i);
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002225
2226 get_cs_base_and_mask(pvt, i, 0, &base, &mask);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002227 /* 8 bytes of resolution */
2228
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002229 mtype = amd64_determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002230
Joe Perches956b9ba2012-04-29 17:08:39 -03002231 edac_dbg(1, " for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2232 edac_dbg(1, " nr_pages: %u\n",
2233 nr_pages * pvt->channel_count);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002234
2235 /*
2236 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2237 */
Borislav Petkova97fa682010-12-23 14:07:18 +01002238 if (pvt->nbcfg & NBCFG_ECC_ENABLE)
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002239 edac_mode = (pvt->nbcfg & NBCFG_CHIPKILL) ?
2240 EDAC_S4ECD4ED : EDAC_SECDED;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002241 else
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002242 edac_mode = EDAC_NONE;
2243
2244 for (j = 0; j < pvt->channel_count; j++) {
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002245 dimm = csrow->channels[j]->dimm;
2246 dimm->mtype = mtype;
2247 dimm->edac_mode = edac_mode;
2248 dimm->nr_pages = nr_pages;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002249 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002250 }
2251
2252 return empty;
2253}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002254
Borislav Petkov06724532009-09-16 13:05:46 +02002255/* get all cores on this DCT */
Borislav Petkovb487c332011-02-21 18:55:00 +01002256static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, unsigned nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002257{
Borislav Petkov06724532009-09-16 13:05:46 +02002258 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002259
Borislav Petkov06724532009-09-16 13:05:46 +02002260 for_each_online_cpu(cpu)
2261 if (amd_get_nb_id(cpu) == nid)
2262 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002263}
2264
2265/* check MCG_CTL on all the cpus on this node */
Borislav Petkovb487c332011-02-21 18:55:00 +01002266static bool amd64_nb_mce_bank_enabled_on_node(unsigned nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002267{
Rusty Russellba578cb2009-11-03 14:56:35 +10302268 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002269 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002270 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002271
Rusty Russellba578cb2009-11-03 14:56:35 +10302272 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002273 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302274 return false;
2275 }
Borislav Petkov06724532009-09-16 13:05:46 +02002276
Rusty Russellba578cb2009-11-03 14:56:35 +10302277 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002278
Rusty Russellba578cb2009-11-03 14:56:35 +10302279 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002280
Rusty Russellba578cb2009-11-03 14:56:35 +10302281 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002282 struct msr *reg = per_cpu_ptr(msrs, cpu);
Borislav Petkov5980bb92011-01-07 16:26:49 +01002283 nbe = reg->l & MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002284
Joe Perches956b9ba2012-04-29 17:08:39 -03002285 edac_dbg(0, "core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
2286 cpu, reg->q,
2287 (nbe ? "enabled" : "disabled"));
Borislav Petkov06724532009-09-16 13:05:46 +02002288
2289 if (!nbe)
2290 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002291 }
2292 ret = true;
2293
2294out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302295 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002296 return ret;
2297}
2298
Borislav Petkov2299ef72010-10-15 17:44:04 +02002299static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002300{
2301 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002302 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002303
2304 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002305 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002306 return false;
2307 }
2308
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002309 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002310
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002311 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2312
2313 for_each_cpu(cpu, cmask) {
2314
Borislav Petkov50542252009-12-11 18:14:40 +01002315 struct msr *reg = per_cpu_ptr(msrs, cpu);
2316
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002317 if (on) {
Borislav Petkov5980bb92011-01-07 16:26:49 +01002318 if (reg->l & MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002319 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002320
Borislav Petkov5980bb92011-01-07 16:26:49 +01002321 reg->l |= MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002322 } else {
2323 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002324 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002325 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002326 if (!s->flags.nb_mce_enable)
Borislav Petkov5980bb92011-01-07 16:26:49 +01002327 reg->l &= ~MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002328 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002329 }
2330 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2331
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002332 free_cpumask_var(cmask);
2333
2334 return 0;
2335}
2336
Borislav Petkov2299ef72010-10-15 17:44:04 +02002337static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2338 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002339{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002340 bool ret = true;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002341 u32 value, mask = 0x3; /* UECC/CECC enable */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002342
Borislav Petkov2299ef72010-10-15 17:44:04 +02002343 if (toggle_ecc_err_reporting(s, nid, ON)) {
2344 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2345 return false;
2346 }
2347
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002348 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002349
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002350 s->old_nbctl = value & mask;
2351 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002352
2353 value |= mask;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002354 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002355
Borislav Petkova97fa682010-12-23 14:07:18 +01002356 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002357
Joe Perches956b9ba2012-04-29 17:08:39 -03002358 edac_dbg(0, "1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2359 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002360
Borislav Petkova97fa682010-12-23 14:07:18 +01002361 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002362 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002363
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002364 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002365
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002366 /* Attempt to turn on DRAM ECC Enable */
Borislav Petkova97fa682010-12-23 14:07:18 +01002367 value |= NBCFG_ECC_ENABLE;
2368 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002369
Borislav Petkova97fa682010-12-23 14:07:18 +01002370 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002371
Borislav Petkova97fa682010-12-23 14:07:18 +01002372 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002373 amd64_warn("Hardware rejected DRAM ECC enable,"
2374 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002375 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002376 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002377 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002378 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002379 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002380 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002381 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002382
Joe Perches956b9ba2012-04-29 17:08:39 -03002383 edac_dbg(0, "2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2384 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002385
Borislav Petkov2299ef72010-10-15 17:44:04 +02002386 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002387}
2388
Borislav Petkov360b7f32010-10-15 19:25:38 +02002389static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2390 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002391{
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002392 u32 value, mask = 0x3; /* UECC/CECC enable */
2393
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002394
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002395 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002396 return;
2397
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002398 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002399 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002400 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002401
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002402 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002403
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002404 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2405 if (!s->flags.nb_ecc_prev) {
Borislav Petkova97fa682010-12-23 14:07:18 +01002406 amd64_read_pci_cfg(F3, NBCFG, &value);
2407 value &= ~NBCFG_ECC_ENABLE;
2408 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002409 }
2410
2411 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002412 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002413 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002414}
2415
Doug Thompsonf9431992009-04-27 19:46:08 +02002416/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002417 * EDAC requires that the BIOS have ECC enabled before
2418 * taking over the processing of ECC errors. A command line
2419 * option allows to force-enable hardware ECC later in
2420 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002421 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002422static const char *ecc_msg =
2423 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2424 " Either enable ECC checking or force module loading by setting "
2425 "'ecc_enable_override'.\n"
2426 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002427
Borislav Petkov2299ef72010-10-15 17:44:04 +02002428static bool ecc_enabled(struct pci_dev *F3, u8 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002429{
2430 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002431 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002432 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002433
Borislav Petkova97fa682010-12-23 14:07:18 +01002434 amd64_read_pci_cfg(F3, NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002435
Borislav Petkova97fa682010-12-23 14:07:18 +01002436 ecc_en = !!(value & NBCFG_ECC_ENABLE);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002437 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002438
Borislav Petkov2299ef72010-10-15 17:44:04 +02002439 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002440 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002441 amd64_notice("NB MCE bank disabled, set MSR "
2442 "0x%08x[4] on node %d to enable.\n",
2443 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002444
Borislav Petkov2299ef72010-10-15 17:44:04 +02002445 if (!ecc_en || !nb_mce_en) {
2446 amd64_notice("%s", ecc_msg);
2447 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002448 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002449 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002450}
2451
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002452static int set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002453{
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002454 int rc;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002455
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002456 rc = amd64_create_sysfs_dbg_files(mci);
2457 if (rc < 0)
2458 return rc;
2459
2460 if (boot_cpu_data.x86 >= 0x10) {
2461 rc = amd64_create_sysfs_inject_files(mci);
2462 if (rc < 0)
2463 return rc;
2464 }
2465
2466 return 0;
2467}
2468
2469static void del_mc_sysfs_attrs(struct mem_ctl_info *mci)
2470{
2471 amd64_remove_sysfs_dbg_files(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002472
Borislav Petkova135cef2010-11-26 19:24:44 +01002473 if (boot_cpu_data.x86 >= 0x10)
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002474 amd64_remove_sysfs_inject_files(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002475}
2476
Borislav Petkovdf71a052011-01-19 18:15:10 +01002477static void setup_mci_misc_attrs(struct mem_ctl_info *mci,
2478 struct amd64_family_type *fam)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002479{
2480 struct amd64_pvt *pvt = mci->pvt_info;
2481
2482 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2483 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002484
Borislav Petkov5980bb92011-01-07 16:26:49 +01002485 if (pvt->nbcap & NBCAP_SECDED)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002486 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2487
Borislav Petkov5980bb92011-01-07 16:26:49 +01002488 if (pvt->nbcap & NBCAP_CHIPKILL)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002489 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2490
2491 mci->edac_cap = amd64_determine_edac_cap(pvt);
2492 mci->mod_name = EDAC_MOD_STR;
2493 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002494 mci->ctl_name = fam->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002495 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002496 mci->ctl_page_to_phys = NULL;
2497
Doug Thompson7d6034d2009-04-27 20:01:01 +02002498 /* memory scrubber interface */
2499 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2500 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2501}
2502
Borislav Petkov0092b202010-10-01 19:20:05 +02002503/*
2504 * returns a pointer to the family descriptor on success, NULL otherwise.
2505 */
2506static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002507{
Borislav Petkov0092b202010-10-01 19:20:05 +02002508 u8 fam = boot_cpu_data.x86;
2509 struct amd64_family_type *fam_type = NULL;
2510
2511 switch (fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002512 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002513 fam_type = &amd64_family_types[K8_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002514 pvt->ops = &amd64_family_types[K8_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002515 break;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002516
Borislav Petkov395ae782010-10-01 18:38:19 +02002517 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002518 fam_type = &amd64_family_types[F10_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002519 pvt->ops = &amd64_family_types[F10_CPUS].ops;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002520 break;
2521
2522 case 0x15:
2523 fam_type = &amd64_family_types[F15_CPUS];
2524 pvt->ops = &amd64_family_types[F15_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002525 break;
2526
2527 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002528 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002529 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002530 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002531
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002532 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2533
Borislav Petkovdf71a052011-01-19 18:15:10 +01002534 amd64_info("%s %sdetected (node %d).\n", fam_type->ctl_name,
Borislav Petkov0092b202010-10-01 19:20:05 +02002535 (fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002536 (pvt->ext_model >= K8_REV_F ? "revF or later "
2537 : "revE or earlier ")
2538 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002539 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002540}
2541
Borislav Petkov2299ef72010-10-15 17:44:04 +02002542static int amd64_init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002543{
2544 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002545 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002546 struct mem_ctl_info *mci = NULL;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002547 struct edac_mc_layer layers[2];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002548 int err = 0, ret;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002549 u8 nid = get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002550
2551 ret = -ENOMEM;
2552 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2553 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002554 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002555
Borislav Petkov360b7f32010-10-15 19:25:38 +02002556 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002557 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002558
Borislav Petkov395ae782010-10-01 18:38:19 +02002559 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002560 fam_type = amd64_per_family_init(pvt);
2561 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002562 goto err_free;
2563
Doug Thompson7d6034d2009-04-27 20:01:01 +02002564 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002565 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002566 if (err)
2567 goto err_free;
2568
Borislav Petkov360b7f32010-10-15 19:25:38 +02002569 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002570
Doug Thompson7d6034d2009-04-27 20:01:01 +02002571 /*
2572 * We need to determine how many memory channels there are. Then use
2573 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002574 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002575 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002576 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002577 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2578 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002579 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002580
2581 ret = -ENOMEM;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002582 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
2583 layers[0].size = pvt->csels[0].b_cnt;
2584 layers[0].is_virt_csrow = true;
2585 layers[1].type = EDAC_MC_LAYER_CHANNEL;
2586 layers[1].size = pvt->channel_count;
2587 layers[1].is_virt_csrow = false;
Mauro Carvalho Chehabca0907b2012-05-02 14:37:00 -03002588 mci = edac_mc_alloc(nid, ARRAY_SIZE(layers), layers, 0);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002589 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002590 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002591
2592 mci->pvt_info = pvt;
Mauro Carvalho Chehabfd687502012-03-16 07:44:18 -03002593 mci->pdev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002594
Borislav Petkovdf71a052011-01-19 18:15:10 +01002595 setup_mci_misc_attrs(mci, fam_type);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002596
2597 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002598 mci->edac_cap = EDAC_FLAG_NONE;
2599
Doug Thompson7d6034d2009-04-27 20:01:01 +02002600 ret = -ENODEV;
2601 if (edac_mc_add_mc(mci)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002602 edac_dbg(1, "failed edac_mc_add_mc()\n");
Doug Thompson7d6034d2009-04-27 20:01:01 +02002603 goto err_add_mc;
2604 }
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002605 if (set_mc_sysfs_attrs(mci)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002606 edac_dbg(1, "failed edac_mc_add_mc()\n");
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002607 goto err_add_sysfs;
2608 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002609
Borislav Petkov549d0422009-07-24 13:51:42 +02002610 /* register stuff with EDAC MCE */
2611 if (report_gart_errors)
2612 amd_report_gart_errors(true);
2613
2614 amd_register_ecc_decoder(amd64_decode_bus_error);
2615
Borislav Petkov360b7f32010-10-15 19:25:38 +02002616 mcis[nid] = mci;
2617
2618 atomic_inc(&drv_instances);
2619
Doug Thompson7d6034d2009-04-27 20:01:01 +02002620 return 0;
2621
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002622err_add_sysfs:
2623 edac_mc_del_mc(mci->pdev);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002624err_add_mc:
2625 edac_mc_free(mci);
2626
Borislav Petkov360b7f32010-10-15 19:25:38 +02002627err_siblings:
2628 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002629
Borislav Petkov360b7f32010-10-15 19:25:38 +02002630err_free:
2631 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002632
Borislav Petkov360b7f32010-10-15 19:25:38 +02002633err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002634 return ret;
2635}
2636
Borislav Petkov2299ef72010-10-15 17:44:04 +02002637static int __devinit amd64_probe_one_instance(struct pci_dev *pdev,
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002638 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002639{
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002640 u8 nid = get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002641 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002642 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002643 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002644
Doug Thompson7d6034d2009-04-27 20:01:01 +02002645 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002646 if (ret < 0) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002647 edac_dbg(0, "ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002648 return -EIO;
2649 }
2650
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002651 ret = -ENOMEM;
2652 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2653 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002654 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002655
2656 ecc_stngs[nid] = s;
2657
Borislav Petkov2299ef72010-10-15 17:44:04 +02002658 if (!ecc_enabled(F3, nid)) {
2659 ret = -ENODEV;
2660
2661 if (!ecc_enable_override)
2662 goto err_enable;
2663
2664 amd64_warn("Forcing ECC on!\n");
2665
2666 if (!enable_ecc_error_reporting(s, nid, F3))
2667 goto err_enable;
2668 }
2669
2670 ret = amd64_init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002671 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002672 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002673 restore_ecc_error_reporting(s, nid, F3);
2674 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002675
2676 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002677
2678err_enable:
2679 kfree(s);
2680 ecc_stngs[nid] = NULL;
2681
2682err_out:
2683 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002684}
2685
2686static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2687{
2688 struct mem_ctl_info *mci;
2689 struct amd64_pvt *pvt;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002690 u8 nid = get_node_id(pdev);
2691 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2692 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002693
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002694 mci = find_mci_by_dev(&pdev->dev);
2695 del_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002696 /* Remove from EDAC CORE tracking list */
2697 mci = edac_mc_del_mc(&pdev->dev);
2698 if (!mci)
2699 return;
2700
2701 pvt = mci->pvt_info;
2702
Borislav Petkov360b7f32010-10-15 19:25:38 +02002703 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002704
Borislav Petkov360b7f32010-10-15 19:25:38 +02002705 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002706
Borislav Petkov549d0422009-07-24 13:51:42 +02002707 /* unregister from EDAC MCE */
2708 amd_report_gart_errors(false);
2709 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2710
Borislav Petkov360b7f32010-10-15 19:25:38 +02002711 kfree(ecc_stngs[nid]);
2712 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002713
Doug Thompson7d6034d2009-04-27 20:01:01 +02002714 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002715 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002716 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002717
2718 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002719 edac_mc_free(mci);
2720}
2721
2722/*
2723 * This table is part of the interface for loading drivers for PCI devices. The
2724 * PCI core identifies what devices are on a system during boot, and then
2725 * inquiry this table to see if this driver is for a given device found.
2726 */
Lionel Debroux36c46f32012-02-27 07:41:47 +01002727static DEFINE_PCI_DEVICE_TABLE(amd64_pci_table) = {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002728 {
2729 .vendor = PCI_VENDOR_ID_AMD,
2730 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2731 .subvendor = PCI_ANY_ID,
2732 .subdevice = PCI_ANY_ID,
2733 .class = 0,
2734 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002735 },
2736 {
2737 .vendor = PCI_VENDOR_ID_AMD,
2738 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2739 .subvendor = PCI_ANY_ID,
2740 .subdevice = PCI_ANY_ID,
2741 .class = 0,
2742 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002743 },
Borislav Petkovdf71a052011-01-19 18:15:10 +01002744 {
2745 .vendor = PCI_VENDOR_ID_AMD,
2746 .device = PCI_DEVICE_ID_AMD_15H_NB_F2,
2747 .subvendor = PCI_ANY_ID,
2748 .subdevice = PCI_ANY_ID,
2749 .class = 0,
2750 .class_mask = 0,
2751 },
2752
Doug Thompson7d6034d2009-04-27 20:01:01 +02002753 {0, }
2754};
2755MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2756
2757static struct pci_driver amd64_pci_driver = {
2758 .name = EDAC_MOD_STR,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002759 .probe = amd64_probe_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002760 .remove = __devexit_p(amd64_remove_one_instance),
2761 .id_table = amd64_pci_table,
2762};
2763
Borislav Petkov360b7f32010-10-15 19:25:38 +02002764static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002765{
2766 struct mem_ctl_info *mci;
2767 struct amd64_pvt *pvt;
2768
2769 if (amd64_ctl_pci)
2770 return;
2771
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002772 mci = mcis[0];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002773 if (mci) {
2774
2775 pvt = mci->pvt_info;
2776 amd64_ctl_pci =
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002777 edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002778
2779 if (!amd64_ctl_pci) {
2780 pr_warning("%s(): Unable to create PCI control\n",
2781 __func__);
2782
2783 pr_warning("%s(): PCI error report via EDAC not set\n",
2784 __func__);
2785 }
2786 }
2787}
2788
2789static int __init amd64_edac_init(void)
2790{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002791 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002792
Borislav Petkovdf71a052011-01-19 18:15:10 +01002793 printk(KERN_INFO "AMD64 EDAC driver v%s\n", EDAC_AMD64_VERSION);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002794
2795 opstate_init();
2796
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002797 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002798 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002799
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002800 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002801 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2802 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002803 if (!(mcis && ecc_stngs))
Borislav Petkova9f0fbe2011-03-29 18:10:53 +02002804 goto err_free;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002805
Borislav Petkov50542252009-12-11 18:14:40 +01002806 msrs = msrs_alloc();
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002807 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002808 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002809
Doug Thompson7d6034d2009-04-27 20:01:01 +02002810 err = pci_register_driver(&amd64_pci_driver);
2811 if (err)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002812 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002813
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002814 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002815 if (!atomic_read(&drv_instances))
2816 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002817
Borislav Petkov360b7f32010-10-15 19:25:38 +02002818 setup_pci_device();
2819 return 0;
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002820
Borislav Petkov360b7f32010-10-15 19:25:38 +02002821err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002822 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002823
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002824err_pci:
2825 msrs_free(msrs);
2826 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002827
Borislav Petkov360b7f32010-10-15 19:25:38 +02002828err_free:
2829 kfree(mcis);
2830 mcis = NULL;
2831
2832 kfree(ecc_stngs);
2833 ecc_stngs = NULL;
2834
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002835err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002836 return err;
2837}
2838
2839static void __exit amd64_edac_exit(void)
2840{
2841 if (amd64_ctl_pci)
2842 edac_pci_release_generic_ctl(amd64_ctl_pci);
2843
2844 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002845
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002846 kfree(ecc_stngs);
2847 ecc_stngs = NULL;
2848
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002849 kfree(mcis);
2850 mcis = NULL;
2851
Borislav Petkov50542252009-12-11 18:14:40 +01002852 msrs_free(msrs);
2853 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002854}
2855
2856module_init(amd64_edac_init);
2857module_exit(amd64_edac_exit);
2858
2859MODULE_LICENSE("GPL");
2860MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2861 "Dave Peterson, Thayne Harbaugh");
2862MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2863 EDAC_AMD64_VERSION);
2864
2865module_param(edac_op_state, int, 0444);
2866MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");