blob: 942e4b351cdd9617b8c22f63333f8df86611fa9b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson5cdf5882010-09-27 15:51:07 +010061static int
62i915_gem_object_get_pages(struct drm_gem_object *obj,
63 gfp_t gfpmask);
64
65static void
66i915_gem_object_put_pages(struct drm_gem_object *obj);
67
Chris Wilson31169712009-09-14 16:50:28 +010068static LIST_HEAD(shrink_list);
69static DEFINE_SPINLOCK(shrink_list_lock);
70
Chris Wilson73aa8082010-09-30 11:46:12 +010071/* some bookkeeping */
72static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
73 size_t size)
74{
75 dev_priv->mm.object_count++;
76 dev_priv->mm.object_memory += size;
77}
78
79static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
80 size_t size)
81{
82 dev_priv->mm.object_count--;
83 dev_priv->mm.object_memory -= size;
84}
85
86static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
87 size_t size)
88{
89 dev_priv->mm.gtt_count++;
90 dev_priv->mm.gtt_memory += size;
91}
92
93static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
94 size_t size)
95{
96 dev_priv->mm.gtt_count--;
97 dev_priv->mm.gtt_memory -= size;
98}
99
100static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
101 size_t size)
102{
103 dev_priv->mm.pin_count++;
104 dev_priv->mm.pin_memory += size;
105}
106
107static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
108 size_t size)
109{
110 dev_priv->mm.pin_count--;
111 dev_priv->mm.pin_memory -= size;
112}
113
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114int
115i915_gem_check_is_wedged(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct completion *x = &dev_priv->error_completion;
119 unsigned long flags;
120 int ret;
121
122 if (!atomic_read(&dev_priv->mm.wedged))
123 return 0;
124
125 ret = wait_for_completion_interruptible(x);
126 if (ret)
127 return ret;
128
129 /* Success, we reset the GPU! */
130 if (!atomic_read(&dev_priv->mm.wedged))
131 return 0;
132
133 /* GPU is hung, bump the completion count to account for
134 * the token we just consumed so that we never hit zero and
135 * end up waiting upon a subsequent completion event that
136 * will never happen.
137 */
138 spin_lock_irqsave(&x->wait.lock, flags);
139 x->done++;
140 spin_unlock_irqrestore(&x->wait.lock, flags);
141 return -EIO;
142}
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144static int i915_mutex_lock_interruptible(struct drm_device *dev)
145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 int ret;
148
149 ret = i915_gem_check_is_wedged(dev);
150 if (ret)
151 return ret;
152
153 ret = mutex_lock_interruptible(&dev->struct_mutex);
154 if (ret)
155 return ret;
156
157 if (atomic_read(&dev_priv->mm.wedged)) {
158 mutex_unlock(&dev->struct_mutex);
159 return -EAGAIN;
160 }
161
Chris Wilson23bc5982010-09-29 16:10:57 +0100162 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100163 return 0;
164}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100165
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166static inline bool
167i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
168{
169 return obj_priv->gtt_space &&
170 !obj_priv->active &&
171 obj_priv->pin_count == 0;
172}
173
Chris Wilson73aa8082010-09-30 11:46:12 +0100174int i915_gem_do_init(struct drm_device *dev,
175 unsigned long start,
Jesse Barnes79e53942008-11-07 14:24:08 -0800176 unsigned long end)
177{
178 drm_i915_private_t *dev_priv = dev->dev_private;
179
180 if (start >= end ||
181 (start & (PAGE_SIZE - 1)) != 0 ||
182 (end & (PAGE_SIZE - 1)) != 0) {
183 return -EINVAL;
184 }
185
186 drm_mm_init(&dev_priv->mm.gtt_space, start,
187 end - start);
188
Chris Wilson73aa8082010-09-30 11:46:12 +0100189 dev_priv->mm.gtt_total = end - start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190
191 return 0;
192}
Keith Packard6dbe2772008-10-14 21:41:13 -0700193
Eric Anholt673a3942008-07-30 12:06:12 -0700194int
195i915_gem_init_ioctl(struct drm_device *dev, void *data,
196 struct drm_file *file_priv)
197{
Eric Anholt673a3942008-07-30 12:06:12 -0700198 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700200
201 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -0800202 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700203 mutex_unlock(&dev->struct_mutex);
204
Jesse Barnes79e53942008-11-07 14:24:08 -0800205 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700206}
207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208int
209i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
210 struct drm_file *file_priv)
211{
Chris Wilson73aa8082010-09-30 11:46:12 +0100212 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700213 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700214
215 if (!(dev->driver->driver_features & DRIVER_GEM))
216 return -ENODEV;
217
Chris Wilson73aa8082010-09-30 11:46:12 +0100218 mutex_lock(&dev->struct_mutex);
219 args->aper_size = dev_priv->mm.gtt_total;
220 args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
221 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700222
223 return 0;
224}
225
Eric Anholt673a3942008-07-30 12:06:12 -0700226
227/**
228 * Creates a new mm object and returns a handle to it.
229 */
230int
231i915_gem_create_ioctl(struct drm_device *dev, void *data,
232 struct drm_file *file_priv)
233{
234 struct drm_i915_gem_create *args = data;
235 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
239 args->size = roundup(args->size, PAGE_SIZE);
240
241 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000242 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700243 if (obj == NULL)
244 return -ENOMEM;
245
246 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100247 if (ret) {
Chris Wilson202f2fe2010-10-14 13:20:40 +0100248 drm_gem_object_release(obj);
249 i915_gem_info_remove_obj(dev->dev_private, obj->size);
250 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700251 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100252 }
253
Chris Wilson202f2fe2010-10-14 13:20:40 +0100254 /* drop reference from allocate - handle holds it now */
255 drm_gem_object_unreference(obj);
256 trace_i915_gem_object_create(obj);
257
Eric Anholt673a3942008-07-30 12:06:12 -0700258 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700259 return 0;
260}
261
Eric Anholt40123c12009-03-09 13:42:30 -0700262static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700263fast_shmem_read(struct page **pages,
264 loff_t page_base, int page_offset,
265 char __user *data,
266 int length)
267{
268 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200269 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700270
271 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
272 if (vaddr == NULL)
273 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200274 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700275 kunmap_atomic(vaddr, KM_USER0);
276
Florian Mickler2bc43b52009-04-06 22:55:41 +0200277 if (unwritten)
278 return -EFAULT;
279
280 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700281}
282
Eric Anholt280b7132009-03-12 16:56:27 -0700283static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
284{
285 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100286 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700287
288 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
289 obj_priv->tiling_mode != I915_TILING_NONE;
290}
291
Chris Wilson99a03df2010-05-27 14:15:34 +0100292static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700293slow_shmem_copy(struct page *dst_page,
294 int dst_offset,
295 struct page *src_page,
296 int src_offset,
297 int length)
298{
299 char *dst_vaddr, *src_vaddr;
300
Chris Wilson99a03df2010-05-27 14:15:34 +0100301 dst_vaddr = kmap(dst_page);
302 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700303
304 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
305
Chris Wilson99a03df2010-05-27 14:15:34 +0100306 kunmap(src_page);
307 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700308}
309
Chris Wilson99a03df2010-05-27 14:15:34 +0100310static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700311slow_shmem_bit17_copy(struct page *gpu_page,
312 int gpu_offset,
313 struct page *cpu_page,
314 int cpu_offset,
315 int length,
316 int is_read)
317{
318 char *gpu_vaddr, *cpu_vaddr;
319
320 /* Use the unswizzled path if this page isn't affected. */
321 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
322 if (is_read)
323 return slow_shmem_copy(cpu_page, cpu_offset,
324 gpu_page, gpu_offset, length);
325 else
326 return slow_shmem_copy(gpu_page, gpu_offset,
327 cpu_page, cpu_offset, length);
328 }
329
Chris Wilson99a03df2010-05-27 14:15:34 +0100330 gpu_vaddr = kmap(gpu_page);
331 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700332
333 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
334 * XORing with the other bits (A9 for Y, A9 and A10 for X)
335 */
336 while (length > 0) {
337 int cacheline_end = ALIGN(gpu_offset + 1, 64);
338 int this_length = min(cacheline_end - gpu_offset, length);
339 int swizzled_gpu_offset = gpu_offset ^ 64;
340
341 if (is_read) {
342 memcpy(cpu_vaddr + cpu_offset,
343 gpu_vaddr + swizzled_gpu_offset,
344 this_length);
345 } else {
346 memcpy(gpu_vaddr + swizzled_gpu_offset,
347 cpu_vaddr + cpu_offset,
348 this_length);
349 }
350 cpu_offset += this_length;
351 gpu_offset += this_length;
352 length -= this_length;
353 }
354
Chris Wilson99a03df2010-05-27 14:15:34 +0100355 kunmap(cpu_page);
356 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700357}
358
Eric Anholt673a3942008-07-30 12:06:12 -0700359/**
Eric Anholteb014592009-03-10 11:44:52 -0700360 * This is the fast shmem pread path, which attempts to copy_from_user directly
361 * from the backing pages of the object to the user's address space. On a
362 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
363 */
364static int
365i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
366 struct drm_i915_gem_pread *args,
367 struct drm_file *file_priv)
368{
Daniel Vetter23010e42010-03-08 13:35:02 +0100369 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700370 ssize_t remain;
371 loff_t offset, page_base;
372 char __user *user_data;
373 int page_offset, page_length;
374 int ret;
375
376 user_data = (char __user *) (uintptr_t) args->data_ptr;
377 remain = args->size;
378
Chris Wilson76c1dec2010-09-25 11:22:51 +0100379 ret = i915_mutex_lock_interruptible(dev);
380 if (ret)
381 return ret;
Eric Anholteb014592009-03-10 11:44:52 -0700382
Chris Wilson4bdadb92010-01-27 13:36:32 +0000383 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700384 if (ret != 0)
385 goto fail_unlock;
386
387 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
388 args->size);
389 if (ret != 0)
390 goto fail_put_pages;
391
Daniel Vetter23010e42010-03-08 13:35:02 +0100392 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700393 offset = args->offset;
394
395 while (remain > 0) {
396 /* Operation in this page
397 *
398 * page_base = page offset within aperture
399 * page_offset = offset within page
400 * page_length = bytes to copy for this page
401 */
402 page_base = (offset & ~(PAGE_SIZE-1));
403 page_offset = offset & (PAGE_SIZE-1);
404 page_length = remain;
405 if ((page_offset + remain) > PAGE_SIZE)
406 page_length = PAGE_SIZE - page_offset;
407
408 ret = fast_shmem_read(obj_priv->pages,
409 page_base, page_offset,
410 user_data, page_length);
411 if (ret)
412 goto fail_put_pages;
413
414 remain -= page_length;
415 user_data += page_length;
416 offset += page_length;
417 }
418
419fail_put_pages:
420 i915_gem_object_put_pages(obj);
421fail_unlock:
422 mutex_unlock(&dev->struct_mutex);
423
424 return ret;
425}
426
Chris Wilson07f73f62009-09-14 16:50:30 +0100427static int
428i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
429{
430 int ret;
431
Chris Wilson4bdadb92010-01-27 13:36:32 +0000432 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100433
434 /* If we've insufficient memory to map in the pages, attempt
435 * to make some space by throwing out some old buffers.
436 */
437 if (ret == -ENOMEM) {
438 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100439
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100440 ret = i915_gem_evict_something(dev, obj->size,
441 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100442 if (ret)
443 return ret;
444
Chris Wilson4bdadb92010-01-27 13:36:32 +0000445 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100446 }
447
448 return ret;
449}
450
Eric Anholteb014592009-03-10 11:44:52 -0700451/**
452 * This is the fallback shmem pread path, which allocates temporary storage
453 * in kernel space to copy_to_user into outside of the struct_mutex, so we
454 * can copy out of the object's backing pages while holding the struct mutex
455 * and not take page faults.
456 */
457static int
458i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
459 struct drm_i915_gem_pread *args,
460 struct drm_file *file_priv)
461{
Daniel Vetter23010e42010-03-08 13:35:02 +0100462 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700463 struct mm_struct *mm = current->mm;
464 struct page **user_pages;
465 ssize_t remain;
466 loff_t offset, pinned_pages, i;
467 loff_t first_data_page, last_data_page, num_pages;
468 int shmem_page_index, shmem_page_offset;
469 int data_page_index, data_page_offset;
470 int page_length;
471 int ret;
472 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700473 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700474
475 remain = args->size;
476
477 /* Pin the user pages containing the data. We can't fault while
478 * holding the struct mutex, yet we want to hold it while
479 * dereferencing the user data.
480 */
481 first_data_page = data_ptr / PAGE_SIZE;
482 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
483 num_pages = last_data_page - first_data_page + 1;
484
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700485 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700486 if (user_pages == NULL)
487 return -ENOMEM;
488
489 down_read(&mm->mmap_sem);
490 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700491 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700492 up_read(&mm->mmap_sem);
493 if (pinned_pages < num_pages) {
494 ret = -EFAULT;
495 goto fail_put_user_pages;
496 }
497
Eric Anholt280b7132009-03-12 16:56:27 -0700498 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
499
Chris Wilson76c1dec2010-09-25 11:22:51 +0100500 ret = i915_mutex_lock_interruptible(dev);
501 if (ret)
502 goto fail_put_user_pages;
Eric Anholteb014592009-03-10 11:44:52 -0700503
Chris Wilson07f73f62009-09-14 16:50:30 +0100504 ret = i915_gem_object_get_pages_or_evict(obj);
505 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700506 goto fail_unlock;
507
508 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
509 args->size);
510 if (ret != 0)
511 goto fail_put_pages;
512
Daniel Vetter23010e42010-03-08 13:35:02 +0100513 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700514 offset = args->offset;
515
516 while (remain > 0) {
517 /* Operation in this page
518 *
519 * shmem_page_index = page number within shmem file
520 * shmem_page_offset = offset within page in shmem file
521 * data_page_index = page number in get_user_pages return
522 * data_page_offset = offset with data_page_index page.
523 * page_length = bytes to copy for this page
524 */
525 shmem_page_index = offset / PAGE_SIZE;
526 shmem_page_offset = offset & ~PAGE_MASK;
527 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
528 data_page_offset = data_ptr & ~PAGE_MASK;
529
530 page_length = remain;
531 if ((shmem_page_offset + page_length) > PAGE_SIZE)
532 page_length = PAGE_SIZE - shmem_page_offset;
533 if ((data_page_offset + page_length) > PAGE_SIZE)
534 page_length = PAGE_SIZE - data_page_offset;
535
Eric Anholt280b7132009-03-12 16:56:27 -0700536 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100537 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700538 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100539 user_pages[data_page_index],
540 data_page_offset,
541 page_length,
542 1);
543 } else {
544 slow_shmem_copy(user_pages[data_page_index],
545 data_page_offset,
546 obj_priv->pages[shmem_page_index],
547 shmem_page_offset,
548 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700549 }
Eric Anholteb014592009-03-10 11:44:52 -0700550
551 remain -= page_length;
552 data_ptr += page_length;
553 offset += page_length;
554 }
555
556fail_put_pages:
557 i915_gem_object_put_pages(obj);
558fail_unlock:
559 mutex_unlock(&dev->struct_mutex);
560fail_put_user_pages:
561 for (i = 0; i < pinned_pages; i++) {
562 SetPageDirty(user_pages[i]);
563 page_cache_release(user_pages[i]);
564 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700565 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700566
567 return ret;
568}
569
Eric Anholt673a3942008-07-30 12:06:12 -0700570/**
571 * Reads data from the object referenced by handle.
572 *
573 * On error, the contents of *data are undefined.
574 */
575int
576i915_gem_pread_ioctl(struct drm_device *dev, void *data,
577 struct drm_file *file_priv)
578{
579 struct drm_i915_gem_pread *args = data;
580 struct drm_gem_object *obj;
581 struct drm_i915_gem_object *obj_priv;
Chris Wilson35b62a82010-09-26 20:23:38 +0100582 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700583
584 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
585 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100586 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100587 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700588
Chris Wilson7dcd2492010-09-26 20:21:44 +0100589 /* Bounds check source. */
590 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100591 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100592 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100593 }
594
Chris Wilson35b62a82010-09-26 20:23:38 +0100595 if (args->size == 0)
596 goto out;
597
Chris Wilsonce9d4192010-09-26 20:50:05 +0100598 if (!access_ok(VERIFY_WRITE,
599 (char __user *)(uintptr_t)args->data_ptr,
600 args->size)) {
601 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +0100602 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 }
604
Eric Anholt280b7132009-03-12 16:56:27 -0700605 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700606 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700607 } else {
608 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
609 if (ret != 0)
610 ret = i915_gem_shmem_pread_slow(dev, obj, args,
611 file_priv);
612 }
Eric Anholt673a3942008-07-30 12:06:12 -0700613
Chris Wilson35b62a82010-09-26 20:23:38 +0100614out:
Luca Barbieribc9025b2010-02-09 05:49:12 +0000615 drm_gem_object_unreference_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700616 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700617}
618
Keith Packard0839ccb2008-10-30 19:38:48 -0700619/* This is the fast write path which cannot handle
620 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700621 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700622
Keith Packard0839ccb2008-10-30 19:38:48 -0700623static inline int
624fast_user_write(struct io_mapping *mapping,
625 loff_t page_base, int page_offset,
626 char __user *user_data,
627 int length)
628{
629 char *vaddr_atomic;
630 unsigned long unwritten;
631
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100632 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700633 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
634 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100635 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700636 if (unwritten)
637 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700638 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700639}
640
641/* Here's the write path which can sleep for
642 * page faults
643 */
644
Chris Wilsonab34c222010-05-27 14:15:35 +0100645static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700646slow_kernel_write(struct io_mapping *mapping,
647 loff_t gtt_base, int gtt_offset,
648 struct page *user_page, int user_offset,
649 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700650{
Chris Wilsonab34c222010-05-27 14:15:35 +0100651 char __iomem *dst_vaddr;
652 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700653
Chris Wilsonab34c222010-05-27 14:15:35 +0100654 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
655 src_vaddr = kmap(user_page);
656
657 memcpy_toio(dst_vaddr + gtt_offset,
658 src_vaddr + user_offset,
659 length);
660
661 kunmap(user_page);
662 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700663}
664
Eric Anholt40123c12009-03-09 13:42:30 -0700665static inline int
666fast_shmem_write(struct page **pages,
667 loff_t page_base, int page_offset,
668 char __user *data,
669 int length)
670{
671 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400672 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700673
674 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
675 if (vaddr == NULL)
676 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400677 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700678 kunmap_atomic(vaddr, KM_USER0);
679
Dave Airlied0088772009-03-28 20:29:48 -0400680 if (unwritten)
681 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700682 return 0;
683}
684
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685/**
686 * This is the fast pwrite path, where we copy the data directly from the
687 * user into the GTT, uncached.
688 */
Eric Anholt673a3942008-07-30 12:06:12 -0700689static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700690i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
691 struct drm_i915_gem_pwrite *args,
692 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700693{
Daniel Vetter23010e42010-03-08 13:35:02 +0100694 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700695 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700696 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700697 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700698 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700699 int page_offset, page_length;
700 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700701
702 user_data = (char __user *) (uintptr_t) args->data_ptr;
703 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700704
Chris Wilson76c1dec2010-09-25 11:22:51 +0100705 ret = i915_mutex_lock_interruptible(dev);
706 if (ret)
707 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Eric Anholt673a3942008-07-30 12:06:12 -0700709 ret = i915_gem_object_pin(obj, 0);
710 if (ret) {
711 mutex_unlock(&dev->struct_mutex);
712 return ret;
713 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800714 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700715 if (ret)
716 goto fail;
717
Daniel Vetter23010e42010-03-08 13:35:02 +0100718 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700719 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
721 while (remain > 0) {
722 /* Operation in this page
723 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700724 * page_base = page offset within aperture
725 * page_offset = offset within page
726 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700727 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700728 page_base = (offset & ~(PAGE_SIZE-1));
729 page_offset = offset & (PAGE_SIZE-1);
730 page_length = remain;
731 if ((page_offset + remain) > PAGE_SIZE)
732 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700733
Keith Packard0839ccb2008-10-30 19:38:48 -0700734 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
735 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700736
Keith Packard0839ccb2008-10-30 19:38:48 -0700737 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700738 * source page isn't available. Return the error and we'll
739 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700740 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700741 if (ret)
742 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700743
Keith Packard0839ccb2008-10-30 19:38:48 -0700744 remain -= page_length;
745 user_data += page_length;
746 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700747 }
Eric Anholt673a3942008-07-30 12:06:12 -0700748
749fail:
750 i915_gem_object_unpin(obj);
751 mutex_unlock(&dev->struct_mutex);
752
753 return ret;
754}
755
Eric Anholt3de09aa2009-03-09 09:42:23 -0700756/**
757 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
758 * the memory and maps it using kmap_atomic for copying.
759 *
760 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
761 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
762 */
Eric Anholt3043c602008-10-02 12:24:47 -0700763static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700764i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
765 struct drm_i915_gem_pwrite *args,
766 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700767{
Daniel Vetter23010e42010-03-08 13:35:02 +0100768 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700769 drm_i915_private_t *dev_priv = dev->dev_private;
770 ssize_t remain;
771 loff_t gtt_page_base, offset;
772 loff_t first_data_page, last_data_page, num_pages;
773 loff_t pinned_pages, i;
774 struct page **user_pages;
775 struct mm_struct *mm = current->mm;
776 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700777 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700778 uint64_t data_ptr = args->data_ptr;
779
780 remain = args->size;
781
782 /* Pin the user pages containing the data. We can't fault while
783 * holding the struct mutex, and all of the pwrite implementations
784 * want to hold it while dereferencing the user data.
785 */
786 first_data_page = data_ptr / PAGE_SIZE;
787 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
788 num_pages = last_data_page - first_data_page + 1;
789
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700790 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700791 if (user_pages == NULL)
792 return -ENOMEM;
793
794 down_read(&mm->mmap_sem);
795 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
796 num_pages, 0, 0, user_pages, NULL);
797 up_read(&mm->mmap_sem);
798 if (pinned_pages < num_pages) {
799 ret = -EFAULT;
800 goto out_unpin_pages;
801 }
802
Chris Wilson76c1dec2010-09-25 11:22:51 +0100803 ret = i915_mutex_lock_interruptible(dev);
804 if (ret)
805 goto out_unpin_pages;
806
Eric Anholt3de09aa2009-03-09 09:42:23 -0700807 ret = i915_gem_object_pin(obj, 0);
808 if (ret)
809 goto out_unlock;
810
811 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
812 if (ret)
813 goto out_unpin_object;
814
Daniel Vetter23010e42010-03-08 13:35:02 +0100815 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700816 offset = obj_priv->gtt_offset + args->offset;
817
818 while (remain > 0) {
819 /* Operation in this page
820 *
821 * gtt_page_base = page offset within aperture
822 * gtt_page_offset = offset within page in aperture
823 * data_page_index = page number in get_user_pages return
824 * data_page_offset = offset with data_page_index page.
825 * page_length = bytes to copy for this page
826 */
827 gtt_page_base = offset & PAGE_MASK;
828 gtt_page_offset = offset & ~PAGE_MASK;
829 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
830 data_page_offset = data_ptr & ~PAGE_MASK;
831
832 page_length = remain;
833 if ((gtt_page_offset + page_length) > PAGE_SIZE)
834 page_length = PAGE_SIZE - gtt_page_offset;
835 if ((data_page_offset + page_length) > PAGE_SIZE)
836 page_length = PAGE_SIZE - data_page_offset;
837
Chris Wilsonab34c222010-05-27 14:15:35 +0100838 slow_kernel_write(dev_priv->mm.gtt_mapping,
839 gtt_page_base, gtt_page_offset,
840 user_pages[data_page_index],
841 data_page_offset,
842 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700843
844 remain -= page_length;
845 offset += page_length;
846 data_ptr += page_length;
847 }
848
849out_unpin_object:
850 i915_gem_object_unpin(obj);
851out_unlock:
852 mutex_unlock(&dev->struct_mutex);
853out_unpin_pages:
854 for (i = 0; i < pinned_pages; i++)
855 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700856 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700857
858 return ret;
859}
860
Eric Anholt40123c12009-03-09 13:42:30 -0700861/**
862 * This is the fast shmem pwrite path, which attempts to directly
863 * copy_from_user into the kmapped pages backing the object.
864 */
Eric Anholt673a3942008-07-30 12:06:12 -0700865static int
Eric Anholt40123c12009-03-09 13:42:30 -0700866i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
867 struct drm_i915_gem_pwrite *args,
868 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700869{
Daniel Vetter23010e42010-03-08 13:35:02 +0100870 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700871 ssize_t remain;
872 loff_t offset, page_base;
873 char __user *user_data;
874 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700875 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700876
877 user_data = (char __user *) (uintptr_t) args->data_ptr;
878 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700879
Chris Wilson76c1dec2010-09-25 11:22:51 +0100880 ret = i915_mutex_lock_interruptible(dev);
881 if (ret)
882 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700883
Chris Wilson4bdadb92010-01-27 13:36:32 +0000884 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700885 if (ret != 0)
886 goto fail_unlock;
887
Eric Anholte47c68e2008-11-14 13:35:19 -0800888 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700889 if (ret != 0)
890 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700891
Daniel Vetter23010e42010-03-08 13:35:02 +0100892 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700893 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700894 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700895
Eric Anholt40123c12009-03-09 13:42:30 -0700896 while (remain > 0) {
897 /* Operation in this page
898 *
899 * page_base = page offset within aperture
900 * page_offset = offset within page
901 * page_length = bytes to copy for this page
902 */
903 page_base = (offset & ~(PAGE_SIZE-1));
904 page_offset = offset & (PAGE_SIZE-1);
905 page_length = remain;
906 if ((page_offset + remain) > PAGE_SIZE)
907 page_length = PAGE_SIZE - page_offset;
908
909 ret = fast_shmem_write(obj_priv->pages,
910 page_base, page_offset,
911 user_data, page_length);
912 if (ret)
913 goto fail_put_pages;
914
915 remain -= page_length;
916 user_data += page_length;
917 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700918 }
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920fail_put_pages:
921 i915_gem_object_put_pages(obj);
922fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700923 mutex_unlock(&dev->struct_mutex);
924
Eric Anholt40123c12009-03-09 13:42:30 -0700925 return ret;
926}
927
928/**
929 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
930 * the memory and maps it using kmap_atomic for copying.
931 *
932 * This avoids taking mmap_sem for faulting on the user's address while the
933 * struct_mutex is held.
934 */
935static int
936i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
937 struct drm_i915_gem_pwrite *args,
938 struct drm_file *file_priv)
939{
Daniel Vetter23010e42010-03-08 13:35:02 +0100940 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700941 struct mm_struct *mm = current->mm;
942 struct page **user_pages;
943 ssize_t remain;
944 loff_t offset, pinned_pages, i;
945 loff_t first_data_page, last_data_page, num_pages;
946 int shmem_page_index, shmem_page_offset;
947 int data_page_index, data_page_offset;
948 int page_length;
949 int ret;
950 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700951 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700952
953 remain = args->size;
954
955 /* Pin the user pages containing the data. We can't fault while
956 * holding the struct mutex, and all of the pwrite implementations
957 * want to hold it while dereferencing the user data.
958 */
959 first_data_page = data_ptr / PAGE_SIZE;
960 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
961 num_pages = last_data_page - first_data_page + 1;
962
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700963 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700964 if (user_pages == NULL)
965 return -ENOMEM;
966
967 down_read(&mm->mmap_sem);
968 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
969 num_pages, 0, 0, user_pages, NULL);
970 up_read(&mm->mmap_sem);
971 if (pinned_pages < num_pages) {
972 ret = -EFAULT;
973 goto fail_put_user_pages;
974 }
975
Eric Anholt280b7132009-03-12 16:56:27 -0700976 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
977
Chris Wilson76c1dec2010-09-25 11:22:51 +0100978 ret = i915_mutex_lock_interruptible(dev);
979 if (ret)
980 goto fail_put_user_pages;
Eric Anholt40123c12009-03-09 13:42:30 -0700981
Chris Wilson07f73f62009-09-14 16:50:30 +0100982 ret = i915_gem_object_get_pages_or_evict(obj);
983 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700984 goto fail_unlock;
985
986 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
987 if (ret != 0)
988 goto fail_put_pages;
989
Daniel Vetter23010e42010-03-08 13:35:02 +0100990 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700991 offset = args->offset;
992 obj_priv->dirty = 1;
993
994 while (remain > 0) {
995 /* Operation in this page
996 *
997 * shmem_page_index = page number within shmem file
998 * shmem_page_offset = offset within page in shmem file
999 * data_page_index = page number in get_user_pages return
1000 * data_page_offset = offset with data_page_index page.
1001 * page_length = bytes to copy for this page
1002 */
1003 shmem_page_index = offset / PAGE_SIZE;
1004 shmem_page_offset = offset & ~PAGE_MASK;
1005 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
1006 data_page_offset = data_ptr & ~PAGE_MASK;
1007
1008 page_length = remain;
1009 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1010 page_length = PAGE_SIZE - shmem_page_offset;
1011 if ((data_page_offset + page_length) > PAGE_SIZE)
1012 page_length = PAGE_SIZE - data_page_offset;
1013
Eric Anholt280b7132009-03-12 16:56:27 -07001014 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +01001015 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -07001016 shmem_page_offset,
1017 user_pages[data_page_index],
1018 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +01001019 page_length,
1020 0);
1021 } else {
1022 slow_shmem_copy(obj_priv->pages[shmem_page_index],
1023 shmem_page_offset,
1024 user_pages[data_page_index],
1025 data_page_offset,
1026 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -07001027 }
Eric Anholt40123c12009-03-09 13:42:30 -07001028
1029 remain -= page_length;
1030 data_ptr += page_length;
1031 offset += page_length;
1032 }
1033
1034fail_put_pages:
1035 i915_gem_object_put_pages(obj);
1036fail_unlock:
1037 mutex_unlock(&dev->struct_mutex);
1038fail_put_user_pages:
1039 for (i = 0; i < pinned_pages; i++)
1040 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001041 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -07001042
1043 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001044}
1045
1046/**
1047 * Writes data to the object referenced by handle.
1048 *
1049 * On error, the contents of the buffer that were to be modified are undefined.
1050 */
1051int
1052i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1053 struct drm_file *file_priv)
1054{
1055 struct drm_i915_gem_pwrite *args = data;
1056 struct drm_gem_object *obj;
1057 struct drm_i915_gem_object *obj_priv;
1058 int ret = 0;
1059
1060 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1061 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001062 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001063 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001064
Chris Wilson7dcd2492010-09-26 20:21:44 +01001065 /* Bounds check destination. */
1066 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001067 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001068 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001069 }
1070
Chris Wilson35b62a82010-09-26 20:23:38 +01001071 if (args->size == 0)
1072 goto out;
1073
Chris Wilsonce9d4192010-09-26 20:50:05 +01001074 if (!access_ok(VERIFY_READ,
1075 (char __user *)(uintptr_t)args->data_ptr,
1076 args->size)) {
1077 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +01001078 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07001079 }
1080
1081 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1082 * it would end up going through the fenced access, and we'll get
1083 * different detiling behavior between reading and writing.
1084 * pread/pwrite currently are reading and writing from the CPU
1085 * perspective, requiring manual detiling by the client.
1086 */
Dave Airlie71acb5e2008-12-30 20:31:46 +10001087 if (obj_priv->phys_obj)
1088 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
1089 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson5cdf5882010-09-27 15:51:07 +01001090 obj_priv->gtt_space &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +01001091 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -07001092 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
1093 if (ret == -EFAULT) {
1094 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
1095 file_priv);
1096 }
Eric Anholt280b7132009-03-12 16:56:27 -07001097 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
1098 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -07001099 } else {
1100 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
1101 if (ret == -EFAULT) {
1102 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
1103 file_priv);
1104 }
1105 }
Eric Anholt673a3942008-07-30 12:06:12 -07001106
1107#if WATCH_PWRITE
1108 if (ret)
1109 DRM_INFO("pwrite failed %d\n", ret);
1110#endif
1111
Chris Wilson35b62a82010-09-26 20:23:38 +01001112out:
Luca Barbieribc9025b2010-02-09 05:49:12 +00001113 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001114 return ret;
1115}
1116
1117/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001118 * Called when user space prepares to use an object with the CPU, either
1119 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001120 */
1121int
1122i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1123 struct drm_file *file_priv)
1124{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001125 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001126 struct drm_i915_gem_set_domain *args = data;
1127 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001128 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001129 uint32_t read_domains = args->read_domains;
1130 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001131 int ret;
1132
1133 if (!(dev->driver->driver_features & DRIVER_GEM))
1134 return -ENODEV;
1135
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001136 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001137 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001138 return -EINVAL;
1139
Chris Wilson21d509e2009-06-06 09:46:02 +01001140 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001141 return -EINVAL;
1142
1143 /* Having something in the write domain implies it's in the read
1144 * domain, and only that read domain. Enforce that in the request.
1145 */
1146 if (write_domain != 0 && read_domains != write_domain)
1147 return -EINVAL;
1148
Eric Anholt673a3942008-07-30 12:06:12 -07001149 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1150 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001151 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001152 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001153
Chris Wilson76c1dec2010-09-25 11:22:51 +01001154 ret = i915_mutex_lock_interruptible(dev);
1155 if (ret) {
1156 drm_gem_object_unreference_unlocked(obj);
1157 return ret;
1158 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001159
1160 intel_mark_busy(dev, obj);
1161
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001162 if (read_domains & I915_GEM_DOMAIN_GTT) {
1163 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001164
Eric Anholta09ba7f2009-08-29 12:49:51 -07001165 /* Update the LRU on the fence for the CPU access that's
1166 * about to occur.
1167 */
1168 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001169 struct drm_i915_fence_reg *reg =
1170 &dev_priv->fence_regs[obj_priv->fence_reg];
1171 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001172 &dev_priv->mm.fence_list);
1173 }
1174
Eric Anholt02354392008-11-26 13:58:13 -08001175 /* Silently promote "you're not bound, there was nothing to do"
1176 * to success, since the client was just asking us to
1177 * make sure everything was done.
1178 */
1179 if (ret == -EINVAL)
1180 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001181 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001182 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 }
1184
Chris Wilson7d1c4802010-08-07 21:45:03 +01001185 /* Maintain LRU order of "inactive" objects */
1186 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1187 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1188
Eric Anholt673a3942008-07-30 12:06:12 -07001189 drm_gem_object_unreference(obj);
1190 mutex_unlock(&dev->struct_mutex);
1191 return ret;
1192}
1193
1194/**
1195 * Called when user space has done writes to this buffer
1196 */
1197int
1198i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1199 struct drm_file *file_priv)
1200{
1201 struct drm_i915_gem_sw_finish *args = data;
1202 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001203 int ret = 0;
1204
1205 if (!(dev->driver->driver_features & DRIVER_GEM))
1206 return -ENODEV;
1207
Eric Anholt673a3942008-07-30 12:06:12 -07001208 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson76c1dec2010-09-25 11:22:51 +01001209 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001210 return -ENOENT;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001211
1212 ret = i915_mutex_lock_interruptible(dev);
1213 if (ret) {
1214 drm_gem_object_unreference_unlocked(obj);
1215 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001216 }
1217
Eric Anholt673a3942008-07-30 12:06:12 -07001218 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson3d2a8122010-09-29 11:39:53 +01001219 if (to_intel_bo(obj)->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001220 i915_gem_object_flush_cpu_write_domain(obj);
1221
Eric Anholt673a3942008-07-30 12:06:12 -07001222 drm_gem_object_unreference(obj);
1223 mutex_unlock(&dev->struct_mutex);
1224 return ret;
1225}
1226
1227/**
1228 * Maps the contents of an object, returning the address it is mapped
1229 * into.
1230 *
1231 * While the mapping holds a reference on the contents of the object, it doesn't
1232 * imply a ref on the object itself.
1233 */
1234int
1235i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1236 struct drm_file *file_priv)
1237{
1238 struct drm_i915_gem_mmap *args = data;
1239 struct drm_gem_object *obj;
1240 loff_t offset;
1241 unsigned long addr;
1242
1243 if (!(dev->driver->driver_features & DRIVER_GEM))
1244 return -ENODEV;
1245
1246 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1247 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001248 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001249
1250 offset = args->offset;
1251
1252 down_write(&current->mm->mmap_sem);
1253 addr = do_mmap(obj->filp, 0, args->size,
1254 PROT_READ | PROT_WRITE, MAP_SHARED,
1255 args->offset);
1256 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001257 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001258 if (IS_ERR((void *)addr))
1259 return addr;
1260
1261 args->addr_ptr = (uint64_t) addr;
1262
1263 return 0;
1264}
1265
Jesse Barnesde151cf2008-11-12 10:03:55 -08001266/**
1267 * i915_gem_fault - fault a page into the GTT
1268 * vma: VMA in question
1269 * vmf: fault info
1270 *
1271 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1272 * from userspace. The fault handler takes care of binding the object to
1273 * the GTT (if needed), allocating and programming a fence register (again,
1274 * only if needed based on whether the old reg is still valid or the object
1275 * is tiled) and inserting a new PTE into the faulting process.
1276 *
1277 * Note that the faulting process may involve evicting existing objects
1278 * from the GTT and/or fence registers to make room. So performance may
1279 * suffer if the GTT working set is large or there are few fence registers
1280 * left.
1281 */
1282int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1283{
1284 struct drm_gem_object *obj = vma->vm_private_data;
1285 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001286 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001287 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001288 pgoff_t page_offset;
1289 unsigned long pfn;
1290 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001291 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001292
1293 /* We don't use vmf->pgoff since that has the fake offset */
1294 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1295 PAGE_SHIFT;
1296
1297 /* Now bind it into the GTT if needed */
1298 mutex_lock(&dev->struct_mutex);
1299 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001300 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001301 if (ret)
1302 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001303
Jesse Barnesde151cf2008-11-12 10:03:55 -08001304 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001305 if (ret)
1306 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001307 }
1308
1309 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001310 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001311 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001312 if (ret)
1313 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001314 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001315
Chris Wilson7d1c4802010-08-07 21:45:03 +01001316 if (i915_gem_object_is_inactive(obj_priv))
1317 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1318
Jesse Barnesde151cf2008-11-12 10:03:55 -08001319 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1320 page_offset;
1321
1322 /* Finally, remap it using the new GTT offset */
1323 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001324unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001325 mutex_unlock(&dev->struct_mutex);
1326
1327 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001328 case 0:
1329 case -ERESTARTSYS:
1330 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331 case -ENOMEM:
1332 case -EAGAIN:
1333 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001334 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001335 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001336 }
1337}
1338
1339/**
1340 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1341 * @obj: obj in question
1342 *
1343 * GEM memory mapping works by handing back to userspace a fake mmap offset
1344 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1345 * up the object based on the offset and sets up the various memory mapping
1346 * structures.
1347 *
1348 * This routine allocates and attaches a fake offset for @obj.
1349 */
1350static int
1351i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1352{
1353 struct drm_device *dev = obj->dev;
1354 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001355 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001356 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001357 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001358 int ret = 0;
1359
1360 /* Set the object up for mmap'ing */
1361 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001362 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001363 if (!list->map)
1364 return -ENOMEM;
1365
1366 map = list->map;
1367 map->type = _DRM_GEM;
1368 map->size = obj->size;
1369 map->handle = obj;
1370
1371 /* Get a DRM GEM mmap offset allocated... */
1372 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1373 obj->size / PAGE_SIZE, 0, 0);
1374 if (!list->file_offset_node) {
1375 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001376 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001377 goto out_free_list;
1378 }
1379
1380 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1381 obj->size / PAGE_SIZE, 0);
1382 if (!list->file_offset_node) {
1383 ret = -ENOMEM;
1384 goto out_free_list;
1385 }
1386
1387 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001388 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1389 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001390 DRM_ERROR("failed to add to map hash\n");
1391 goto out_free_mm;
1392 }
1393
1394 /* By now we should be all set, any drm_mmap request on the offset
1395 * below will get to our mmap & fault handler */
1396 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1397
1398 return 0;
1399
1400out_free_mm:
1401 drm_mm_put_block(list->file_offset_node);
1402out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001403 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404
1405 return ret;
1406}
1407
Chris Wilson901782b2009-07-10 08:18:50 +01001408/**
1409 * i915_gem_release_mmap - remove physical page mappings
1410 * @obj: obj in question
1411 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001412 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001413 * relinquish ownership of the pages back to the system.
1414 *
1415 * It is vital that we remove the page mapping if we have mapped a tiled
1416 * object through the GTT and then lose the fence register due to
1417 * resource pressure. Similarly if the object has been moved out of the
1418 * aperture, than pages mapped into userspace must be revoked. Removing the
1419 * mapping will then trigger a page fault on the next user access, allowing
1420 * fixup by i915_gem_fault().
1421 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001422void
Chris Wilson901782b2009-07-10 08:18:50 +01001423i915_gem_release_mmap(struct drm_gem_object *obj)
1424{
1425 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001426 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001427
1428 if (dev->dev_mapping)
1429 unmap_mapping_range(dev->dev_mapping,
1430 obj_priv->mmap_offset, obj->size, 1);
1431}
1432
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001433static void
1434i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1435{
1436 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001437 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001438 struct drm_gem_mm *mm = dev->mm_private;
1439 struct drm_map_list *list;
1440
1441 list = &obj->map_list;
1442 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1443
1444 if (list->file_offset_node) {
1445 drm_mm_put_block(list->file_offset_node);
1446 list->file_offset_node = NULL;
1447 }
1448
1449 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001450 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001451 list->map = NULL;
1452 }
1453
1454 obj_priv->mmap_offset = 0;
1455}
1456
Jesse Barnesde151cf2008-11-12 10:03:55 -08001457/**
1458 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1459 * @obj: object to check
1460 *
1461 * Return the required GTT alignment for an object, taking into account
1462 * potential fence register mapping if needed.
1463 */
1464static uint32_t
1465i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1466{
1467 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001468 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469 int start, i;
1470
1471 /*
1472 * Minimum alignment is 4k (GTT page size), but might be greater
1473 * if a fence register is needed for the object.
1474 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001475 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001476 return 4096;
1477
1478 /*
1479 * Previous chips need to be aligned to the size of the smallest
1480 * fence register that can contain the object.
1481 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001482 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483 start = 1024*1024;
1484 else
1485 start = 512*1024;
1486
1487 for (i = start; i < obj->size; i <<= 1)
1488 ;
1489
1490 return i;
1491}
1492
1493/**
1494 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1495 * @dev: DRM device
1496 * @data: GTT mapping ioctl data
1497 * @file_priv: GEM object info
1498 *
1499 * Simply returns the fake offset to userspace so it can mmap it.
1500 * The mmap call will end up in drm_gem_mmap(), which will set things
1501 * up so we can get faults in the handler above.
1502 *
1503 * The fault handler will take care of binding the object into the GTT
1504 * (since it may have been evicted to make room for something), allocating
1505 * a fence register, and mapping the appropriate aperture address into
1506 * userspace.
1507 */
1508int
1509i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1510 struct drm_file *file_priv)
1511{
1512 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001513 struct drm_gem_object *obj;
1514 struct drm_i915_gem_object *obj_priv;
1515 int ret;
1516
1517 if (!(dev->driver->driver_features & DRIVER_GEM))
1518 return -ENODEV;
1519
1520 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1521 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001522 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001523
Chris Wilson76c1dec2010-09-25 11:22:51 +01001524 ret = i915_mutex_lock_interruptible(dev);
1525 if (ret) {
1526 drm_gem_object_unreference_unlocked(obj);
1527 return ret;
1528 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001529
Daniel Vetter23010e42010-03-08 13:35:02 +01001530 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001531
Chris Wilsonab182822009-09-22 18:46:17 +01001532 if (obj_priv->madv != I915_MADV_WILLNEED) {
1533 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1534 drm_gem_object_unreference(obj);
1535 mutex_unlock(&dev->struct_mutex);
1536 return -EINVAL;
1537 }
1538
1539
Jesse Barnesde151cf2008-11-12 10:03:55 -08001540 if (!obj_priv->mmap_offset) {
1541 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001542 if (ret) {
1543 drm_gem_object_unreference(obj);
1544 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001546 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001547 }
1548
1549 args->offset = obj_priv->mmap_offset;
1550
Jesse Barnesde151cf2008-11-12 10:03:55 -08001551 /*
1552 * Pull it into the GTT so that we have a page list (makes the
1553 * initial fault faster and any subsequent flushing possible).
1554 */
1555 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001556 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001557 if (ret) {
1558 drm_gem_object_unreference(obj);
1559 mutex_unlock(&dev->struct_mutex);
1560 return ret;
1561 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562 }
1563
1564 drm_gem_object_unreference(obj);
1565 mutex_unlock(&dev->struct_mutex);
1566
1567 return 0;
1568}
1569
Chris Wilson5cdf5882010-09-27 15:51:07 +01001570static void
Eric Anholt856fa192009-03-19 14:10:50 -07001571i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001572{
Daniel Vetter23010e42010-03-08 13:35:02 +01001573 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001574 int page_count = obj->size / PAGE_SIZE;
1575 int i;
1576
Eric Anholt856fa192009-03-19 14:10:50 -07001577 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001578 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001579
1580 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001581 return;
1582
Eric Anholt280b7132009-03-12 16:56:27 -07001583 if (obj_priv->tiling_mode != I915_TILING_NONE)
1584 i915_gem_object_save_bit_17_swizzle(obj);
1585
Chris Wilson3ef94da2009-09-14 16:50:29 +01001586 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001587 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001588
1589 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001590 if (obj_priv->dirty)
1591 set_page_dirty(obj_priv->pages[i]);
1592
1593 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001594 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001595
1596 page_cache_release(obj_priv->pages[i]);
1597 }
Eric Anholt673a3942008-07-30 12:06:12 -07001598 obj_priv->dirty = 0;
1599
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001600 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001601 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001602}
1603
Chris Wilsona56ba562010-09-28 10:07:56 +01001604static uint32_t
1605i915_gem_next_request_seqno(struct drm_device *dev,
1606 struct intel_ring_buffer *ring)
1607{
1608 drm_i915_private_t *dev_priv = dev->dev_private;
1609
1610 ring->outstanding_lazy_request = true;
1611 return dev_priv->next_seqno;
1612}
1613
Eric Anholt673a3942008-07-30 12:06:12 -07001614static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001615i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001616 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001617{
Chris Wilsona56ba562010-09-28 10:07:56 +01001618 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001619 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsona56ba562010-09-28 10:07:56 +01001620 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001621
Zou Nan hai852835f2010-05-21 09:08:56 +08001622 BUG_ON(ring == NULL);
1623 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001624
1625 /* Add a reference if we're newly entering the active list. */
1626 if (!obj_priv->active) {
1627 drm_gem_object_reference(obj);
1628 obj_priv->active = 1;
1629 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001630
Eric Anholt673a3942008-07-30 12:06:12 -07001631 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001632 list_move_tail(&obj_priv->list, &ring->active_list);
Chris Wilsona56ba562010-09-28 10:07:56 +01001633 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001634}
1635
Eric Anholtce44b0e2008-11-06 16:00:31 -08001636static void
1637i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1638{
1639 struct drm_device *dev = obj->dev;
1640 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001641 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001642
1643 BUG_ON(!obj_priv->active);
1644 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1645 obj_priv->last_rendering_seqno = 0;
1646}
Eric Anholt673a3942008-07-30 12:06:12 -07001647
Chris Wilson963b4832009-09-20 23:03:54 +01001648/* Immediately discard the backing storage */
1649static void
1650i915_gem_object_truncate(struct drm_gem_object *obj)
1651{
Daniel Vetter23010e42010-03-08 13:35:02 +01001652 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001653 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001654
Chris Wilsonae9fed62010-08-07 11:01:30 +01001655 /* Our goal here is to return as much of the memory as
1656 * is possible back to the system as we are called from OOM.
1657 * To do this we must instruct the shmfs to drop all of its
1658 * backing pages, *now*. Here we mirror the actions taken
1659 * when by shmem_delete_inode() to release the backing store.
1660 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001661 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001662 truncate_inode_pages(inode->i_mapping, 0);
1663 if (inode->i_op->truncate_range)
1664 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001665
1666 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001667}
1668
1669static inline int
1670i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1671{
1672 return obj_priv->madv == I915_MADV_DONTNEED;
1673}
1674
Eric Anholt673a3942008-07-30 12:06:12 -07001675static void
1676i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1677{
1678 struct drm_device *dev = obj->dev;
1679 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001680 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001681
Eric Anholt673a3942008-07-30 12:06:12 -07001682 if (obj_priv->pin_count != 0)
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001683 list_move_tail(&obj_priv->list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001684 else
1685 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1686
Daniel Vetter99fcb762010-02-07 16:20:18 +01001687 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1688
Eric Anholtce44b0e2008-11-06 16:00:31 -08001689 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001690 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001691 if (obj_priv->active) {
1692 obj_priv->active = 0;
1693 drm_gem_object_unreference(obj);
1694 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001695 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001696}
1697
Chris Wilson92204342010-09-18 11:02:01 +01001698static void
Daniel Vetter63560392010-02-19 11:51:59 +01001699i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001700 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001701 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001702{
1703 drm_i915_private_t *dev_priv = dev->dev_private;
1704 struct drm_i915_gem_object *obj_priv, *next;
1705
1706 list_for_each_entry_safe(obj_priv, next,
1707 &dev_priv->mm.gpu_write_list,
1708 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001709 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001710
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001711 if (obj->write_domain & flush_domains &&
1712 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001713 uint32_t old_write_domain = obj->write_domain;
1714
1715 obj->write_domain = 0;
1716 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001717 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001718
1719 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001720 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1721 struct drm_i915_fence_reg *reg =
1722 &dev_priv->fence_regs[obj_priv->fence_reg];
1723 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001724 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001725 }
Daniel Vetter63560392010-02-19 11:51:59 +01001726
1727 trace_i915_gem_object_change_domain(obj,
1728 obj->read_domains,
1729 old_write_domain);
1730 }
1731 }
1732}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001733
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001734uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001735i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001736 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001737 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001738 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001739{
1740 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001741 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001742 uint32_t seqno;
1743 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001744
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001745 if (file != NULL)
1746 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001747
Chris Wilson8dc5d142010-08-12 12:36:12 +01001748 if (request == NULL) {
1749 request = kzalloc(sizeof(*request), GFP_KERNEL);
1750 if (request == NULL)
1751 return 0;
1752 }
Eric Anholt673a3942008-07-30 12:06:12 -07001753
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001754 seqno = ring->add_request(dev, ring, 0);
Chris Wilsona56ba562010-09-28 10:07:56 +01001755 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001756
1757 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001758 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001759 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001760 was_empty = list_empty(&ring->request_list);
1761 list_add_tail(&request->list, &ring->request_list);
1762
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001763 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001764 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001765 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001766 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001767 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001768 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001769 }
Eric Anholt673a3942008-07-30 12:06:12 -07001770
Ben Gamarif65d9422009-09-14 17:48:44 -04001771 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001772 mod_timer(&dev_priv->hangcheck_timer,
1773 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001774 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001775 queue_delayed_work(dev_priv->wq,
1776 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001777 }
Eric Anholt673a3942008-07-30 12:06:12 -07001778 return seqno;
1779}
1780
1781/**
1782 * Command execution barrier
1783 *
1784 * Ensures that all commands in the ring are finished
1785 * before signalling the CPU
1786 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001787static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001788i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001789{
Eric Anholt673a3942008-07-30 12:06:12 -07001790 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001791
1792 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001793 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001794 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001795
1796 ring->flush(dev, ring,
1797 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001798}
1799
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001800static inline void
1801i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001802{
Chris Wilson1c255952010-09-26 11:03:27 +01001803 struct drm_i915_file_private *file_priv = request->file_priv;
1804
1805 if (!file_priv)
1806 return;
1807
1808 spin_lock(&file_priv->mm.lock);
1809 list_del(&request->client_list);
1810 request->file_priv = NULL;
1811 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001812}
1813
Chris Wilsondfaae392010-09-22 10:31:52 +01001814static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1815 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001816{
Chris Wilsondfaae392010-09-22 10:31:52 +01001817 while (!list_empty(&ring->request_list)) {
1818 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001819
Chris Wilsondfaae392010-09-22 10:31:52 +01001820 request = list_first_entry(&ring->request_list,
1821 struct drm_i915_gem_request,
1822 list);
1823
1824 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001825 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001826 kfree(request);
1827 }
1828
1829 while (!list_empty(&ring->active_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001830 struct drm_i915_gem_object *obj_priv;
1831
Chris Wilsondfaae392010-09-22 10:31:52 +01001832 obj_priv = list_first_entry(&ring->active_list,
1833 struct drm_i915_gem_object,
1834 list);
1835
1836 obj_priv->base.write_domain = 0;
1837 list_del_init(&obj_priv->gpu_write_list);
1838 i915_gem_object_move_to_inactive(&obj_priv->base);
1839 }
1840}
1841
Chris Wilson069efc12010-09-30 16:53:18 +01001842void i915_gem_reset(struct drm_device *dev)
Chris Wilsondfaae392010-09-22 10:31:52 +01001843{
1844 struct drm_i915_private *dev_priv = dev->dev_private;
1845 struct drm_i915_gem_object *obj_priv;
Chris Wilson069efc12010-09-30 16:53:18 +01001846 int i;
Chris Wilsondfaae392010-09-22 10:31:52 +01001847
1848 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
1849 if (HAS_BSD(dev))
1850 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
1851
1852 /* Remove anything from the flushing lists. The GPU cache is likely
1853 * to be lost on reset along with the data, so simply move the
1854 * lost bo to the inactive list.
1855 */
1856 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001857 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1858 struct drm_i915_gem_object,
1859 list);
1860
1861 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001862 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001863 i915_gem_object_move_to_inactive(&obj_priv->base);
1864 }
Chris Wilson9375e442010-09-19 12:21:28 +01001865
Chris Wilsondfaae392010-09-22 10:31:52 +01001866 /* Move everything out of the GPU domains to ensure we do any
1867 * necessary invalidation upon reuse.
1868 */
Chris Wilson77f01232010-09-19 12:31:36 +01001869 list_for_each_entry(obj_priv,
1870 &dev_priv->mm.inactive_list,
1871 list)
1872 {
1873 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1874 }
Chris Wilson069efc12010-09-30 16:53:18 +01001875
1876 /* The fence registers are invalidated so clear them out */
1877 for (i = 0; i < 16; i++) {
1878 struct drm_i915_fence_reg *reg;
1879
1880 reg = &dev_priv->fence_regs[i];
1881 if (!reg->obj)
1882 continue;
1883
1884 i915_gem_clear_fence_reg(reg->obj);
1885 }
Chris Wilson77f01232010-09-19 12:31:36 +01001886}
1887
Eric Anholt673a3942008-07-30 12:06:12 -07001888/**
1889 * This function clears the request list as sequence numbers are passed.
1890 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001891static void
1892i915_gem_retire_requests_ring(struct drm_device *dev,
1893 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001894{
1895 drm_i915_private_t *dev_priv = dev->dev_private;
1896 uint32_t seqno;
1897
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001898 if (!ring->status_page.page_addr ||
1899 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001900 return;
1901
Chris Wilson23bc5982010-09-29 16:10:57 +01001902 WARN_ON(i915_verify_lists(dev));
1903
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001904 seqno = ring->get_seqno(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001905 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001906 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001907
Zou Nan hai852835f2010-05-21 09:08:56 +08001908 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001909 struct drm_i915_gem_request,
1910 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001911
Chris Wilsondfaae392010-09-22 10:31:52 +01001912 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001913 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001914
1915 trace_i915_gem_request_retire(dev, request->seqno);
1916
1917 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001918 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001919 kfree(request);
1920 }
1921
1922 /* Move any buffers on the active list that are no longer referenced
1923 * by the ringbuffer to the flushing/inactive lists as appropriate.
1924 */
1925 while (!list_empty(&ring->active_list)) {
1926 struct drm_gem_object *obj;
1927 struct drm_i915_gem_object *obj_priv;
1928
1929 obj_priv = list_first_entry(&ring->active_list,
1930 struct drm_i915_gem_object,
1931 list);
1932
Chris Wilsondfaae392010-09-22 10:31:52 +01001933 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001934 break;
1935
1936 obj = &obj_priv->base;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001937 if (obj->write_domain != 0)
1938 i915_gem_object_move_to_flushing(obj);
1939 else
1940 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001941 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001942
1943 if (unlikely (dev_priv->trace_irq_seqno &&
1944 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001945 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001946 dev_priv->trace_irq_seqno = 0;
1947 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001948
1949 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001950}
1951
1952void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001953i915_gem_retire_requests(struct drm_device *dev)
1954{
1955 drm_i915_private_t *dev_priv = dev->dev_private;
1956
Chris Wilsonbe726152010-07-23 23:18:50 +01001957 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1958 struct drm_i915_gem_object *obj_priv, *tmp;
1959
1960 /* We must be careful that during unbind() we do not
1961 * accidentally infinitely recurse into retire requests.
1962 * Currently:
1963 * retire -> free -> unbind -> wait -> retire_ring
1964 */
1965 list_for_each_entry_safe(obj_priv, tmp,
1966 &dev_priv->mm.deferred_free_list,
1967 list)
1968 i915_gem_free_object_tail(&obj_priv->base);
1969 }
1970
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001971 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1972 if (HAS_BSD(dev))
1973 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1974}
1975
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001976static void
Eric Anholt673a3942008-07-30 12:06:12 -07001977i915_gem_retire_work_handler(struct work_struct *work)
1978{
1979 drm_i915_private_t *dev_priv;
1980 struct drm_device *dev;
1981
1982 dev_priv = container_of(work, drm_i915_private_t,
1983 mm.retire_work.work);
1984 dev = dev_priv->dev;
1985
Chris Wilson891b48c2010-09-29 12:26:37 +01001986 /* Come back later if the device is busy... */
1987 if (!mutex_trylock(&dev->struct_mutex)) {
1988 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1989 return;
1990 }
1991
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001992 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001993
Keith Packard6dbe2772008-10-14 21:41:13 -07001994 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001995 (!list_empty(&dev_priv->render_ring.request_list) ||
1996 (HAS_BSD(dev) &&
1997 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001998 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001999 mutex_unlock(&dev->struct_mutex);
2000}
2001
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002002int
Zou Nan hai852835f2010-05-21 09:08:56 +08002003i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002004 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002005{
2006 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002007 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07002008 int ret = 0;
2009
2010 BUG_ON(seqno == 0);
2011
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002012 if (atomic_read(&dev_priv->mm.wedged))
2013 return -EAGAIN;
2014
Chris Wilsona56ba562010-09-28 10:07:56 +01002015 if (ring->outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01002016 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002017 if (seqno == 0)
2018 return -ENOMEM;
2019 }
Chris Wilsona56ba562010-09-28 10:07:56 +01002020 BUG_ON(seqno == dev_priv->next_seqno);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002021
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002022 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07002023 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002024 ier = I915_READ(DEIER) | I915_READ(GTIER);
2025 else
2026 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002027 if (!ier) {
2028 DRM_ERROR("something (likely vbetool) disabled "
2029 "interrupts, re-enabling\n");
2030 i915_driver_irq_preinstall(dev);
2031 i915_driver_irq_postinstall(dev);
2032 }
2033
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002034 trace_i915_gem_request_wait_begin(dev, seqno);
2035
Zou Nan hai852835f2010-05-21 09:08:56 +08002036 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002037 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002038 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08002039 ret = wait_event_interruptible(ring->irq_queue,
2040 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002041 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002042 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002043 else
Zou Nan hai852835f2010-05-21 09:08:56 +08002044 wait_event(ring->irq_queue,
2045 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002046 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002047 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002048
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002049 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002050 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002051
2052 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002053 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002054 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002055 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002056
2057 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002058 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002059 __func__, ret, seqno, ring->get_seqno(dev, ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002060 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002061
2062 /* Directly dispatch request retiring. While we have the work queue
2063 * to handle this, the waiter on a request often wants an associated
2064 * buffer to have made it to the inactive list, and we would need
2065 * a separate wait queue to handle that.
2066 */
2067 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002068 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002069
2070 return ret;
2071}
2072
Daniel Vetter48764bf2009-09-15 22:57:32 +02002073/**
2074 * Waits for a sequence number to be signaled, and cleans up the
2075 * request and object lists appropriately for that event.
2076 */
2077static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002078i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002079 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002080{
Zou Nan hai852835f2010-05-21 09:08:56 +08002081 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002082}
2083
Chris Wilson20f0cd52010-09-23 11:00:38 +01002084static void
Chris Wilson92204342010-09-18 11:02:01 +01002085i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002086 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002087 struct intel_ring_buffer *ring,
2088 uint32_t invalidate_domains,
2089 uint32_t flush_domains)
2090{
2091 ring->flush(dev, ring, invalidate_domains, flush_domains);
2092 i915_gem_process_flushing_list(dev, flush_domains, ring);
2093}
2094
2095static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002096i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002097 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002098 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002099 uint32_t flush_domains,
2100 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002101{
2102 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002103
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002104 if (flush_domains & I915_GEM_DOMAIN_CPU)
2105 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01002106
Chris Wilson92204342010-09-18 11:02:01 +01002107 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2108 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002109 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002110 &dev_priv->render_ring,
2111 invalidate_domains, flush_domains);
2112 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002113 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002114 &dev_priv->bsd_ring,
2115 invalidate_domains, flush_domains);
2116 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002117}
2118
Eric Anholt673a3942008-07-30 12:06:12 -07002119/**
2120 * Ensures that all rendering to the object has completed and the object is
2121 * safe to unbind from the GTT or access from the CPU.
2122 */
2123static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002124i915_gem_object_wait_rendering(struct drm_gem_object *obj,
2125 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002126{
2127 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002128 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002129 int ret;
2130
Eric Anholte47c68e2008-11-14 13:35:19 -08002131 /* This function only exists to support waiting for existing rendering,
2132 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002133 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002134 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002135
2136 /* If there is rendering queued on the buffer being evicted, wait for
2137 * it.
2138 */
2139 if (obj_priv->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002140 ret = i915_do_wait_request(dev,
2141 obj_priv->last_rendering_seqno,
2142 interruptible,
2143 obj_priv->ring);
2144 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002145 return ret;
2146 }
2147
2148 return 0;
2149}
2150
2151/**
2152 * Unbinds an object from the GTT aperture.
2153 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002154int
Eric Anholt673a3942008-07-30 12:06:12 -07002155i915_gem_object_unbind(struct drm_gem_object *obj)
2156{
2157 struct drm_device *dev = obj->dev;
Chris Wilson73aa8082010-09-30 11:46:12 +01002158 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002159 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002160 int ret = 0;
2161
Eric Anholt673a3942008-07-30 12:06:12 -07002162 if (obj_priv->gtt_space == NULL)
2163 return 0;
2164
2165 if (obj_priv->pin_count != 0) {
2166 DRM_ERROR("Attempting to unbind pinned buffer\n");
2167 return -EINVAL;
2168 }
2169
Eric Anholt5323fd02009-09-09 11:50:45 -07002170 /* blow away mappings if mapped through GTT */
2171 i915_gem_release_mmap(obj);
2172
Eric Anholt673a3942008-07-30 12:06:12 -07002173 /* Move the object to the CPU domain to ensure that
2174 * any possible CPU writes while it's not in the GTT
2175 * are flushed when we go to remap it. This will
2176 * also ensure that all pending GPU writes are finished
2177 * before we unbind.
2178 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002179 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002180 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002181 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002182 /* Continue on if we fail due to EIO, the GPU is hung so we
2183 * should be safe and we need to cleanup or else we might
2184 * cause memory corruption through use-after-free.
2185 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002186 if (ret) {
2187 i915_gem_clflush_object(obj);
2188 obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
2189 }
Eric Anholt673a3942008-07-30 12:06:12 -07002190
Daniel Vetter96b47b62009-12-15 17:50:00 +01002191 /* release the fence reg _after_ flushing */
2192 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2193 i915_gem_clear_fence_reg(obj);
2194
Chris Wilson73aa8082010-09-30 11:46:12 +01002195 drm_unbind_agp(obj_priv->agp_mem);
2196 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002197
Eric Anholt856fa192009-03-19 14:10:50 -07002198 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002199 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002200
Chris Wilson73aa8082010-09-30 11:46:12 +01002201 i915_gem_info_remove_gtt(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01002202 list_del_init(&obj_priv->list);
Eric Anholt673a3942008-07-30 12:06:12 -07002203
Chris Wilson73aa8082010-09-30 11:46:12 +01002204 drm_mm_put_block(obj_priv->gtt_space);
2205 obj_priv->gtt_space = NULL;
2206
Chris Wilson963b4832009-09-20 23:03:54 +01002207 if (i915_gem_object_is_purgeable(obj_priv))
2208 i915_gem_object_truncate(obj);
2209
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002210 trace_i915_gem_object_unbind(obj);
2211
Chris Wilson8dc17752010-07-23 23:18:51 +01002212 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002213}
2214
Chris Wilsona56ba562010-09-28 10:07:56 +01002215static int i915_ring_idle(struct drm_device *dev,
2216 struct intel_ring_buffer *ring)
2217{
2218 i915_gem_flush_ring(dev, NULL, ring,
2219 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2220 return i915_wait_request(dev,
2221 i915_gem_next_request_seqno(dev, ring),
2222 ring);
2223}
2224
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002225int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002226i915_gpu_idle(struct drm_device *dev)
2227{
2228 drm_i915_private_t *dev_priv = dev->dev_private;
2229 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002230 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002231
Zou Nan haid1b851f2010-05-21 09:08:57 +08002232 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2233 list_empty(&dev_priv->render_ring.active_list) &&
2234 (!HAS_BSD(dev) ||
2235 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002236 if (lists_empty)
2237 return 0;
2238
2239 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002240 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002241 if (ret)
2242 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002243
2244 if (HAS_BSD(dev)) {
Chris Wilsona56ba562010-09-28 10:07:56 +01002245 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002246 if (ret)
2247 return ret;
2248 }
2249
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002250 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002251}
2252
Chris Wilson5cdf5882010-09-27 15:51:07 +01002253static int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002254i915_gem_object_get_pages(struct drm_gem_object *obj,
2255 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002256{
Daniel Vetter23010e42010-03-08 13:35:02 +01002257 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002258 int page_count, i;
2259 struct address_space *mapping;
2260 struct inode *inode;
2261 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002262
Daniel Vetter778c3542010-05-13 11:49:44 +02002263 BUG_ON(obj_priv->pages_refcount
2264 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2265
Eric Anholt856fa192009-03-19 14:10:50 -07002266 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002267 return 0;
2268
2269 /* Get the list of pages out of our struct file. They'll be pinned
2270 * at this point until we release them.
2271 */
2272 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002273 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002274 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002275 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002276 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002277 return -ENOMEM;
2278 }
2279
2280 inode = obj->filp->f_path.dentry->d_inode;
2281 mapping = inode->i_mapping;
2282 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002283 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002284 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002285 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002286 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002287 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002288 if (IS_ERR(page))
2289 goto err_pages;
2290
Eric Anholt856fa192009-03-19 14:10:50 -07002291 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002292 }
Eric Anholt280b7132009-03-12 16:56:27 -07002293
2294 if (obj_priv->tiling_mode != I915_TILING_NONE)
2295 i915_gem_object_do_bit_17_swizzle(obj);
2296
Eric Anholt673a3942008-07-30 12:06:12 -07002297 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002298
2299err_pages:
2300 while (i--)
2301 page_cache_release(obj_priv->pages[i]);
2302
2303 drm_free_large(obj_priv->pages);
2304 obj_priv->pages = NULL;
2305 obj_priv->pages_refcount--;
2306 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002307}
2308
Eric Anholt4e901fd2009-10-26 16:44:17 -07002309static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2310{
2311 struct drm_gem_object *obj = reg->obj;
2312 struct drm_device *dev = obj->dev;
2313 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002314 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002315 int regnum = obj_priv->fence_reg;
2316 uint64_t val;
2317
2318 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2319 0xfffff000) << 32;
2320 val |= obj_priv->gtt_offset & 0xfffff000;
2321 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2322 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2323
2324 if (obj_priv->tiling_mode == I915_TILING_Y)
2325 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2326 val |= I965_FENCE_REG_VALID;
2327
2328 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2329}
2330
Jesse Barnesde151cf2008-11-12 10:03:55 -08002331static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2332{
2333 struct drm_gem_object *obj = reg->obj;
2334 struct drm_device *dev = obj->dev;
2335 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002336 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002337 int regnum = obj_priv->fence_reg;
2338 uint64_t val;
2339
2340 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2341 0xfffff000) << 32;
2342 val |= obj_priv->gtt_offset & 0xfffff000;
2343 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2344 if (obj_priv->tiling_mode == I915_TILING_Y)
2345 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2346 val |= I965_FENCE_REG_VALID;
2347
2348 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2349}
2350
2351static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2352{
2353 struct drm_gem_object *obj = reg->obj;
2354 struct drm_device *dev = obj->dev;
2355 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002356 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002357 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002358 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002359 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002360 uint32_t pitch_val;
2361
2362 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2363 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002364 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002365 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002366 return;
2367 }
2368
Jesse Barnes0f973f22009-01-26 17:10:45 -08002369 if (obj_priv->tiling_mode == I915_TILING_Y &&
2370 HAS_128_BYTE_Y_TILING(dev))
2371 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002372 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002373 tile_width = 512;
2374
2375 /* Note: pitch better be a power of two tile widths */
2376 pitch_val = obj_priv->stride / tile_width;
2377 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002378
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002379 if (obj_priv->tiling_mode == I915_TILING_Y &&
2380 HAS_128_BYTE_Y_TILING(dev))
2381 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2382 else
2383 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2384
Jesse Barnesde151cf2008-11-12 10:03:55 -08002385 val = obj_priv->gtt_offset;
2386 if (obj_priv->tiling_mode == I915_TILING_Y)
2387 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2388 val |= I915_FENCE_SIZE_BITS(obj->size);
2389 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2390 val |= I830_FENCE_REG_VALID;
2391
Eric Anholtdc529a42009-03-10 22:34:49 -07002392 if (regnum < 8)
2393 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2394 else
2395 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2396 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002397}
2398
2399static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2400{
2401 struct drm_gem_object *obj = reg->obj;
2402 struct drm_device *dev = obj->dev;
2403 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002404 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002405 int regnum = obj_priv->fence_reg;
2406 uint32_t val;
2407 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002408 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002409
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002410 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002411 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002412 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002413 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002414 return;
2415 }
2416
Eric Anholte76a16d2009-05-26 17:44:56 -07002417 pitch_val = obj_priv->stride / 128;
2418 pitch_val = ffs(pitch_val) - 1;
2419 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2420
Jesse Barnesde151cf2008-11-12 10:03:55 -08002421 val = obj_priv->gtt_offset;
2422 if (obj_priv->tiling_mode == I915_TILING_Y)
2423 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002424 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2425 WARN_ON(fence_size_bits & ~0x00000f00);
2426 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002427 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2428 val |= I830_FENCE_REG_VALID;
2429
2430 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002431}
2432
Chris Wilson2cf34d72010-09-14 13:03:28 +01002433static int i915_find_fence_reg(struct drm_device *dev,
2434 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002435{
2436 struct drm_i915_fence_reg *reg = NULL;
2437 struct drm_i915_gem_object *obj_priv = NULL;
2438 struct drm_i915_private *dev_priv = dev->dev_private;
2439 struct drm_gem_object *obj = NULL;
2440 int i, avail, ret;
2441
2442 /* First try to find a free reg */
2443 avail = 0;
2444 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2445 reg = &dev_priv->fence_regs[i];
2446 if (!reg->obj)
2447 return i;
2448
Daniel Vetter23010e42010-03-08 13:35:02 +01002449 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002450 if (!obj_priv->pin_count)
2451 avail++;
2452 }
2453
2454 if (avail == 0)
2455 return -ENOSPC;
2456
2457 /* None available, try to steal one or wait for a user to finish */
2458 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002459 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2460 lru_list) {
2461 obj = reg->obj;
2462 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002463
2464 if (obj_priv->pin_count)
2465 continue;
2466
2467 /* found one! */
2468 i = obj_priv->fence_reg;
2469 break;
2470 }
2471
2472 BUG_ON(i == I915_FENCE_REG_NONE);
2473
2474 /* We only have a reference on obj from the active list. put_fence_reg
2475 * might drop that one, causing a use-after-free in it. So hold a
2476 * private reference to obj like the other callers of put_fence_reg
2477 * (set_tiling ioctl) do. */
2478 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002479 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002480 drm_gem_object_unreference(obj);
2481 if (ret != 0)
2482 return ret;
2483
2484 return i;
2485}
2486
Jesse Barnesde151cf2008-11-12 10:03:55 -08002487/**
2488 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2489 * @obj: object to map through a fence reg
2490 *
2491 * When mapping objects through the GTT, userspace wants to be able to write
2492 * to them without having to worry about swizzling if the object is tiled.
2493 *
2494 * This function walks the fence regs looking for a free one for @obj,
2495 * stealing one if it can't find any.
2496 *
2497 * It then sets up the reg based on the object's properties: address, pitch
2498 * and tiling format.
2499 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002500int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002501i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2502 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002503{
2504 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002505 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002506 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002507 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002508 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002509
Eric Anholta09ba7f2009-08-29 12:49:51 -07002510 /* Just update our place in the LRU if our fence is getting used. */
2511 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002512 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2513 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002514 return 0;
2515 }
2516
Jesse Barnesde151cf2008-11-12 10:03:55 -08002517 switch (obj_priv->tiling_mode) {
2518 case I915_TILING_NONE:
2519 WARN(1, "allocating a fence for non-tiled object?\n");
2520 break;
2521 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002522 if (!obj_priv->stride)
2523 return -EINVAL;
2524 WARN((obj_priv->stride & (512 - 1)),
2525 "object 0x%08x is X tiled but has non-512B pitch\n",
2526 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002527 break;
2528 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002529 if (!obj_priv->stride)
2530 return -EINVAL;
2531 WARN((obj_priv->stride & (128 - 1)),
2532 "object 0x%08x is Y tiled but has non-128B pitch\n",
2533 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002534 break;
2535 }
2536
Chris Wilson2cf34d72010-09-14 13:03:28 +01002537 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002538 if (ret < 0)
2539 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002540
Daniel Vetterae3db242010-02-19 11:51:58 +01002541 obj_priv->fence_reg = ret;
2542 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002543 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002544
Jesse Barnesde151cf2008-11-12 10:03:55 -08002545 reg->obj = obj;
2546
Chris Wilsone259bef2010-09-17 00:32:02 +01002547 switch (INTEL_INFO(dev)->gen) {
2548 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002549 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002550 break;
2551 case 5:
2552 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002553 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002554 break;
2555 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002556 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002557 break;
2558 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002559 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002560 break;
2561 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002562
Daniel Vetterae3db242010-02-19 11:51:58 +01002563 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2564 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002565
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002566 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002567}
2568
2569/**
2570 * i915_gem_clear_fence_reg - clear out fence register info
2571 * @obj: object to clear
2572 *
2573 * Zeroes out the fence register itself and clears out the associated
2574 * data structures in dev_priv and obj_priv.
2575 */
2576static void
2577i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2578{
2579 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002580 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002581 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002582 struct drm_i915_fence_reg *reg =
2583 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002584 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002585
Chris Wilsone259bef2010-09-17 00:32:02 +01002586 switch (INTEL_INFO(dev)->gen) {
2587 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002588 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2589 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002590 break;
2591 case 5:
2592 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002593 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002594 break;
2595 case 3:
Chris Wilson9b74f732010-09-22 19:10:44 +01002596 if (obj_priv->fence_reg >= 8)
Chris Wilsone259bef2010-09-17 00:32:02 +01002597 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002598 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002599 case 2:
2600 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002601
2602 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002603 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002604 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002605
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002606 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002607 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002608 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002609}
2610
Eric Anholt673a3942008-07-30 12:06:12 -07002611/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002612 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2613 * to the buffer to finish, and then resets the fence register.
2614 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002615 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002616 *
2617 * Zeroes out the fence register itself and clears out the associated
2618 * data structures in dev_priv and obj_priv.
2619 */
2620int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002621i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2622 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002623{
2624 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002625 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002626 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002627 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002628
2629 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2630 return 0;
2631
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002632 /* If we've changed tiling, GTT-mappings of the object
2633 * need to re-fault to ensure that the correct fence register
2634 * setup is in place.
2635 */
2636 i915_gem_release_mmap(obj);
2637
Chris Wilson52dc7d32009-06-06 09:46:01 +01002638 /* On the i915, GPU access to tiled buffers is via a fence,
2639 * therefore we must wait for any outstanding access to complete
2640 * before clearing the fence.
2641 */
Chris Wilson53640e12010-09-20 11:40:50 +01002642 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2643 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002644 int ret;
2645
Chris Wilson2cf34d72010-09-14 13:03:28 +01002646 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002647 if (ret)
2648 return ret;
2649
Chris Wilson2cf34d72010-09-14 13:03:28 +01002650 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002651 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002652 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002653
2654 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002655 }
2656
Daniel Vetter4a726612010-02-01 13:59:16 +01002657 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002658 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002659
2660 return 0;
2661}
2662
2663/**
Eric Anholt673a3942008-07-30 12:06:12 -07002664 * Finds free space in the GTT aperture and binds the object there.
2665 */
2666static int
2667i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2668{
2669 struct drm_device *dev = obj->dev;
2670 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002671 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002672 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002673 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002674 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002675
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002676 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002677 DRM_ERROR("Attempting to bind a purgeable object\n");
2678 return -EINVAL;
2679 }
2680
Eric Anholt673a3942008-07-30 12:06:12 -07002681 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002682 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002683 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002684 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2685 return -EINVAL;
2686 }
2687
Chris Wilson654fc602010-05-27 13:18:21 +01002688 /* If the object is bigger than the entire aperture, reject it early
2689 * before evicting everything in a vain attempt to find space.
2690 */
Chris Wilson73aa8082010-09-30 11:46:12 +01002691 if (obj->size > dev_priv->mm.gtt_total) {
Chris Wilson654fc602010-05-27 13:18:21 +01002692 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2693 return -E2BIG;
2694 }
2695
Eric Anholt673a3942008-07-30 12:06:12 -07002696 search_free:
2697 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2698 obj->size, alignment, 0);
2699 if (free_space != NULL) {
2700 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2701 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002702 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002703 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002704 }
2705 if (obj_priv->gtt_space == NULL) {
2706 /* If the gtt is empty and we're still having trouble
2707 * fitting our object in, we're out of memory.
2708 */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002709 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002710 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002711 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002712
Eric Anholt673a3942008-07-30 12:06:12 -07002713 goto search_free;
2714 }
2715
Chris Wilson4bdadb92010-01-27 13:36:32 +00002716 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002717 if (ret) {
2718 drm_mm_put_block(obj_priv->gtt_space);
2719 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002720
2721 if (ret == -ENOMEM) {
2722 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002723 ret = i915_gem_evict_something(dev, obj->size,
2724 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002725 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002726 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002727 if (gfpmask) {
2728 gfpmask = 0;
2729 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002730 }
2731
2732 return ret;
2733 }
2734
2735 goto search_free;
2736 }
2737
Eric Anholt673a3942008-07-30 12:06:12 -07002738 return ret;
2739 }
2740
Eric Anholt673a3942008-07-30 12:06:12 -07002741 /* Create an AGP memory structure pointing at our pages, and bind it
2742 * into the GTT.
2743 */
2744 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002745 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002746 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002747 obj_priv->gtt_offset,
2748 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002749 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002750 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002751 drm_mm_put_block(obj_priv->gtt_space);
2752 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002753
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002754 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002755 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002756 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002757
2758 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002759 }
Eric Anholt673a3942008-07-30 12:06:12 -07002760
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002761 /* keep track of bounds object by adding it to the inactive list */
2762 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01002763 i915_gem_info_add_gtt(dev_priv, obj->size);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002764
Eric Anholt673a3942008-07-30 12:06:12 -07002765 /* Assert that the object is not currently in any GPU domain. As it
2766 * wasn't in the GTT, there shouldn't be any way it could have been in
2767 * a GPU cache
2768 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002769 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2770 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002771
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002772 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2773
Eric Anholt673a3942008-07-30 12:06:12 -07002774 return 0;
2775}
2776
2777void
2778i915_gem_clflush_object(struct drm_gem_object *obj)
2779{
Daniel Vetter23010e42010-03-08 13:35:02 +01002780 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002781
2782 /* If we don't have a page list set up, then we're not pinned
2783 * to GPU, and we can ignore the cache flush because it'll happen
2784 * again at bind time.
2785 */
Eric Anholt856fa192009-03-19 14:10:50 -07002786 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002787 return;
2788
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002789 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002790
Eric Anholt856fa192009-03-19 14:10:50 -07002791 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002792}
2793
Eric Anholte47c68e2008-11-14 13:35:19 -08002794/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002795static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002796i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2797 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002798{
2799 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002800 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002801
2802 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002803 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002804
2805 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002806 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002807 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002808 to_intel_bo(obj)->ring,
2809 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002810 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002811
2812 trace_i915_gem_object_change_domain(obj,
2813 obj->read_domains,
2814 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002815
2816 if (pipelined)
2817 return 0;
2818
Chris Wilson2cf34d72010-09-14 13:03:28 +01002819 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002820}
2821
2822/** Flushes the GTT write domain for the object if it's dirty. */
2823static void
2824i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2825{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002826 uint32_t old_write_domain;
2827
Eric Anholte47c68e2008-11-14 13:35:19 -08002828 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2829 return;
2830
2831 /* No actual flushing is required for the GTT write domain. Writes
2832 * to it immediately go to main memory as far as we know, so there's
2833 * no chipset flush. It also doesn't land in render cache.
2834 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002835 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002836 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002837
2838 trace_i915_gem_object_change_domain(obj,
2839 obj->read_domains,
2840 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002841}
2842
2843/** Flushes the CPU write domain for the object if it's dirty. */
2844static void
2845i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2846{
2847 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002848 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002849
2850 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2851 return;
2852
2853 i915_gem_clflush_object(obj);
2854 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002855 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002856 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002857
2858 trace_i915_gem_object_change_domain(obj,
2859 obj->read_domains,
2860 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002861}
2862
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002863/**
2864 * Moves a single object to the GTT read, and possibly write domain.
2865 *
2866 * This function returns when the move is complete, including waiting on
2867 * flushes to occur.
2868 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002869int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002870i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2871{
Daniel Vetter23010e42010-03-08 13:35:02 +01002872 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002873 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002874 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002875
Eric Anholt02354392008-11-26 13:58:13 -08002876 /* Not valid to be called on unbound objects. */
2877 if (obj_priv->gtt_space == NULL)
2878 return -EINVAL;
2879
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002880 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002881 if (ret != 0)
2882 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002883
Chris Wilson72133422010-09-13 23:56:38 +01002884 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002885
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002886 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002887 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002888 if (ret)
2889 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002890 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002891
Chris Wilson72133422010-09-13 23:56:38 +01002892 old_write_domain = obj->write_domain;
2893 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002894
2895 /* It should now be out of any other write domains, and we can update
2896 * the domain values for our changes.
2897 */
2898 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2899 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002900 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002901 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002902 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002903 obj_priv->dirty = 1;
2904 }
2905
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002906 trace_i915_gem_object_change_domain(obj,
2907 old_read_domains,
2908 old_write_domain);
2909
Eric Anholte47c68e2008-11-14 13:35:19 -08002910 return 0;
2911}
2912
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002913/*
2914 * Prepare buffer for display plane. Use uninterruptible for possible flush
2915 * wait, as in modesetting process we're not supposed to be interrupted.
2916 */
2917int
Chris Wilson48b956c2010-09-14 12:50:34 +01002918i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2919 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002920{
Daniel Vetter23010e42010-03-08 13:35:02 +01002921 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002922 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002923 int ret;
2924
2925 /* Not valid to be called on unbound objects. */
2926 if (obj_priv->gtt_space == NULL)
2927 return -EINVAL;
2928
Chris Wilsonced270f2010-09-26 22:47:46 +01002929 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002930 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002931 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002932
Chris Wilsonced270f2010-09-26 22:47:46 +01002933 /* Currently, we are always called from an non-interruptible context. */
2934 if (!pipelined) {
2935 ret = i915_gem_object_wait_rendering(obj, false);
2936 if (ret)
2937 return ret;
2938 }
2939
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002940 i915_gem_object_flush_cpu_write_domain(obj);
2941
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002942 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002943 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002944
2945 trace_i915_gem_object_change_domain(obj,
2946 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002947 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002948
2949 return 0;
2950}
2951
Eric Anholte47c68e2008-11-14 13:35:19 -08002952/**
2953 * Moves a single object to the CPU read, and possibly write domain.
2954 *
2955 * This function returns when the move is complete, including waiting on
2956 * flushes to occur.
2957 */
2958static int
2959i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2960{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002961 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002962 int ret;
2963
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002964 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002965 if (ret != 0)
2966 return ret;
2967
2968 i915_gem_object_flush_gtt_write_domain(obj);
2969
2970 /* If we have a partially-valid cache of the object in the CPU,
2971 * finish invalidating it and free the per-page flags.
2972 */
2973 i915_gem_object_set_to_full_cpu_read_domain(obj);
2974
Chris Wilson72133422010-09-13 23:56:38 +01002975 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002976 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002977 if (ret)
2978 return ret;
2979 }
2980
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002981 old_write_domain = obj->write_domain;
2982 old_read_domains = obj->read_domains;
2983
Eric Anholte47c68e2008-11-14 13:35:19 -08002984 /* Flush the CPU cache if it's still invalid. */
2985 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2986 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002987
2988 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2989 }
2990
2991 /* It should now be out of any other write domains, and we can update
2992 * the domain values for our changes.
2993 */
2994 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2995
2996 /* If we're writing through the CPU, then the GPU read domains will
2997 * need to be invalidated at next use.
2998 */
2999 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01003000 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003001 obj->write_domain = I915_GEM_DOMAIN_CPU;
3002 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003003
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003004 trace_i915_gem_object_change_domain(obj,
3005 old_read_domains,
3006 old_write_domain);
3007
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003008 return 0;
3009}
3010
Eric Anholt673a3942008-07-30 12:06:12 -07003011/*
3012 * Set the next domain for the specified object. This
3013 * may not actually perform the necessary flushing/invaliding though,
3014 * as that may want to be batched with other set_domain operations
3015 *
3016 * This is (we hope) the only really tricky part of gem. The goal
3017 * is fairly simple -- track which caches hold bits of the object
3018 * and make sure they remain coherent. A few concrete examples may
3019 * help to explain how it works. For shorthand, we use the notation
3020 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
3021 * a pair of read and write domain masks.
3022 *
3023 * Case 1: the batch buffer
3024 *
3025 * 1. Allocated
3026 * 2. Written by CPU
3027 * 3. Mapped to GTT
3028 * 4. Read by GPU
3029 * 5. Unmapped from GTT
3030 * 6. Freed
3031 *
3032 * Let's take these a step at a time
3033 *
3034 * 1. Allocated
3035 * Pages allocated from the kernel may still have
3036 * cache contents, so we set them to (CPU, CPU) always.
3037 * 2. Written by CPU (using pwrite)
3038 * The pwrite function calls set_domain (CPU, CPU) and
3039 * this function does nothing (as nothing changes)
3040 * 3. Mapped by GTT
3041 * This function asserts that the object is not
3042 * currently in any GPU-based read or write domains
3043 * 4. Read by GPU
3044 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
3045 * As write_domain is zero, this function adds in the
3046 * current read domains (CPU+COMMAND, 0).
3047 * flush_domains is set to CPU.
3048 * invalidate_domains is set to COMMAND
3049 * clflush is run to get data out of the CPU caches
3050 * then i915_dev_set_domain calls i915_gem_flush to
3051 * emit an MI_FLUSH and drm_agp_chipset_flush
3052 * 5. Unmapped from GTT
3053 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3054 * flush_domains and invalidate_domains end up both zero
3055 * so no flushing/invalidating happens
3056 * 6. Freed
3057 * yay, done
3058 *
3059 * Case 2: The shared render buffer
3060 *
3061 * 1. Allocated
3062 * 2. Mapped to GTT
3063 * 3. Read/written by GPU
3064 * 4. set_domain to (CPU,CPU)
3065 * 5. Read/written by CPU
3066 * 6. Read/written by GPU
3067 *
3068 * 1. Allocated
3069 * Same as last example, (CPU, CPU)
3070 * 2. Mapped to GTT
3071 * Nothing changes (assertions find that it is not in the GPU)
3072 * 3. Read/written by GPU
3073 * execbuffer calls set_domain (RENDER, RENDER)
3074 * flush_domains gets CPU
3075 * invalidate_domains gets GPU
3076 * clflush (obj)
3077 * MI_FLUSH and drm_agp_chipset_flush
3078 * 4. set_domain (CPU, CPU)
3079 * flush_domains gets GPU
3080 * invalidate_domains gets CPU
3081 * wait_rendering (obj) to make sure all drawing is complete.
3082 * This will include an MI_FLUSH to get the data from GPU
3083 * to memory
3084 * clflush (obj) to invalidate the CPU cache
3085 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3086 * 5. Read/written by CPU
3087 * cache lines are loaded and dirtied
3088 * 6. Read written by GPU
3089 * Same as last GPU access
3090 *
3091 * Case 3: The constant buffer
3092 *
3093 * 1. Allocated
3094 * 2. Written by CPU
3095 * 3. Read by GPU
3096 * 4. Updated (written) by CPU again
3097 * 5. Read by GPU
3098 *
3099 * 1. Allocated
3100 * (CPU, CPU)
3101 * 2. Written by CPU
3102 * (CPU, CPU)
3103 * 3. Read by GPU
3104 * (CPU+RENDER, 0)
3105 * flush_domains = CPU
3106 * invalidate_domains = RENDER
3107 * clflush (obj)
3108 * MI_FLUSH
3109 * drm_agp_chipset_flush
3110 * 4. Updated (written) by CPU again
3111 * (CPU, CPU)
3112 * flush_domains = 0 (no previous write domain)
3113 * invalidate_domains = 0 (no new read domains)
3114 * 5. Read by GPU
3115 * (CPU+RENDER, 0)
3116 * flush_domains = CPU
3117 * invalidate_domains = RENDER
3118 * clflush (obj)
3119 * MI_FLUSH
3120 * drm_agp_chipset_flush
3121 */
Keith Packardc0d90822008-11-20 23:11:08 -08003122static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08003123i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003124{
3125 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01003126 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003127 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003128 uint32_t invalidate_domains = 0;
3129 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003130 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003131
Jesse Barnes652c3932009-08-17 13:31:43 -07003132 intel_mark_busy(dev, obj);
3133
Eric Anholt673a3942008-07-30 12:06:12 -07003134 /*
3135 * If the object isn't moving to a new write domain,
3136 * let the object stay in multiple read domains
3137 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003138 if (obj->pending_write_domain == 0)
3139 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003140 else
3141 obj_priv->dirty = 1;
3142
3143 /*
3144 * Flush the current write domain if
3145 * the new read domains don't match. Invalidate
3146 * any read domains which differ from the old
3147 * write domain
3148 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003149 if (obj->write_domain &&
3150 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003151 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003152 invalidate_domains |=
3153 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003154 }
3155 /*
3156 * Invalidate any read caches which may have
3157 * stale data. That is, any new read domains.
3158 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003159 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003160 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003161 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003162
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003163 old_read_domains = obj->read_domains;
3164
Eric Anholtefbeed92009-02-19 14:54:51 -08003165 /* The actual obj->write_domain will be updated with
3166 * pending_write_domain after we emit the accumulated flush for all
3167 * of our domain changes in execbuffers (which clears objects'
3168 * write_domains). So if we have a current write domain that we
3169 * aren't changing, set pending_write_domain to that.
3170 */
3171 if (flush_domains == 0 && obj->pending_write_domain == 0)
3172 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003173 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003174
3175 dev->invalidate_domains |= invalidate_domains;
3176 dev->flush_domains |= flush_domains;
Chris Wilson92204342010-09-18 11:02:01 +01003177 if (obj_priv->ring)
3178 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003179
3180 trace_i915_gem_object_change_domain(obj,
3181 old_read_domains,
3182 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003183}
3184
3185/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003186 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003187 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003188 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3189 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3190 */
3191static void
3192i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3193{
Daniel Vetter23010e42010-03-08 13:35:02 +01003194 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003195
3196 if (!obj_priv->page_cpu_valid)
3197 return;
3198
3199 /* If we're partially in the CPU read domain, finish moving it in.
3200 */
3201 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3202 int i;
3203
3204 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3205 if (obj_priv->page_cpu_valid[i])
3206 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003207 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003208 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003209 }
3210
3211 /* Free the page_cpu_valid mappings which are now stale, whether
3212 * or not we've got I915_GEM_DOMAIN_CPU.
3213 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003214 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003215 obj_priv->page_cpu_valid = NULL;
3216}
3217
3218/**
3219 * Set the CPU read domain on a range of the object.
3220 *
3221 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3222 * not entirely valid. The page_cpu_valid member of the object flags which
3223 * pages have been flushed, and will be respected by
3224 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3225 * of the whole object.
3226 *
3227 * This function returns when the move is complete, including waiting on
3228 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003229 */
3230static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003231i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3232 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003233{
Daniel Vetter23010e42010-03-08 13:35:02 +01003234 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003235 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003236 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003237
Eric Anholte47c68e2008-11-14 13:35:19 -08003238 if (offset == 0 && size == obj->size)
3239 return i915_gem_object_set_to_cpu_domain(obj, 0);
3240
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003241 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003242 if (ret != 0)
3243 return ret;
3244 i915_gem_object_flush_gtt_write_domain(obj);
3245
3246 /* If we're already fully in the CPU read domain, we're done. */
3247 if (obj_priv->page_cpu_valid == NULL &&
3248 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003249 return 0;
3250
Eric Anholte47c68e2008-11-14 13:35:19 -08003251 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3252 * newly adding I915_GEM_DOMAIN_CPU
3253 */
Eric Anholt673a3942008-07-30 12:06:12 -07003254 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003255 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3256 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003257 if (obj_priv->page_cpu_valid == NULL)
3258 return -ENOMEM;
3259 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3260 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003261
3262 /* Flush the cache on any pages that are still invalid from the CPU's
3263 * perspective.
3264 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003265 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3266 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003267 if (obj_priv->page_cpu_valid[i])
3268 continue;
3269
Eric Anholt856fa192009-03-19 14:10:50 -07003270 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003271
3272 obj_priv->page_cpu_valid[i] = 1;
3273 }
3274
Eric Anholte47c68e2008-11-14 13:35:19 -08003275 /* It should now be out of any other write domains, and we can update
3276 * the domain values for our changes.
3277 */
3278 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3279
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003280 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003281 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3282
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003283 trace_i915_gem_object_change_domain(obj,
3284 old_read_domains,
3285 obj->write_domain);
3286
Eric Anholt673a3942008-07-30 12:06:12 -07003287 return 0;
3288}
3289
3290/**
Eric Anholt673a3942008-07-30 12:06:12 -07003291 * Pin an object to the GTT and evaluate the relocations landing in it.
3292 */
3293static int
3294i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3295 struct drm_file *file_priv,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003296 struct drm_i915_gem_exec_object2 *entry)
Eric Anholt673a3942008-07-30 12:06:12 -07003297{
3298 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003299 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003300 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson2549d6c2010-10-14 12:10:41 +01003301 struct drm_i915_gem_relocation_entry __user *user_relocs;
Eric Anholt673a3942008-07-30 12:06:12 -07003302 int i, ret;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003303 bool need_fence;
3304
3305 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3306 obj_priv->tiling_mode != I915_TILING_NONE;
3307
3308 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003309 if (need_fence &&
3310 !i915_gem_object_fence_offset_ok(obj,
3311 obj_priv->tiling_mode)) {
3312 ret = i915_gem_object_unbind(obj);
3313 if (ret)
3314 return ret;
3315 }
Eric Anholt673a3942008-07-30 12:06:12 -07003316
3317 /* Choose the GTT offset for our buffer and put it there. */
3318 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3319 if (ret)
3320 return ret;
3321
Jesse Barnes76446ca2009-12-17 22:05:42 -05003322 /*
3323 * Pre-965 chips need a fence register set up in order to
3324 * properly handle blits to/from tiled surfaces.
3325 */
3326 if (need_fence) {
Chris Wilson53640e12010-09-20 11:40:50 +01003327 ret = i915_gem_object_get_fence_reg(obj, true);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003328 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003329 i915_gem_object_unpin(obj);
3330 return ret;
3331 }
Chris Wilson53640e12010-09-20 11:40:50 +01003332
3333 dev_priv->fence_regs[obj_priv->fence_reg].gpu = true;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003334 }
3335
Eric Anholt673a3942008-07-30 12:06:12 -07003336 entry->offset = obj_priv->gtt_offset;
3337
Eric Anholt673a3942008-07-30 12:06:12 -07003338 /* Apply the relocations, using the GTT aperture to avoid cache
3339 * flushing requirements.
3340 */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003341 user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -07003342 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson2549d6c2010-10-14 12:10:41 +01003343 struct drm_i915_gem_relocation_entry reloc;
Eric Anholt673a3942008-07-30 12:06:12 -07003344 struct drm_gem_object *target_obj;
3345 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07003346
Chris Wilson2549d6c2010-10-14 12:10:41 +01003347 ret = __copy_from_user_inatomic(&reloc,
3348 user_relocs+i,
3349 sizeof(reloc));
3350 if (ret) {
3351 i915_gem_object_unpin(obj);
3352 return -EFAULT;
3353 }
3354
Eric Anholt673a3942008-07-30 12:06:12 -07003355 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003356 reloc.target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003357 if (target_obj == NULL) {
3358 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003359 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003360 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003361 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003362
Chris Wilson8542a0b2009-09-09 21:15:15 +01003363#if WATCH_RELOC
3364 DRM_INFO("%s: obj %p offset %08x target %d "
3365 "read %08x write %08x gtt %08x "
3366 "presumed %08x delta %08x\n",
3367 __func__,
3368 obj,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003369 (int) reloc.offset,
3370 (int) reloc.target_handle,
3371 (int) reloc.read_domains,
3372 (int) reloc.write_domain,
Chris Wilson8542a0b2009-09-09 21:15:15 +01003373 (int) target_obj_priv->gtt_offset,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003374 (int) reloc.presumed_offset,
3375 reloc.delta);
Chris Wilson8542a0b2009-09-09 21:15:15 +01003376#endif
3377
Eric Anholt673a3942008-07-30 12:06:12 -07003378 /* The target buffer should have appeared before us in the
3379 * exec_object list, so it should have a GTT space bound by now.
3380 */
3381 if (target_obj_priv->gtt_space == NULL) {
3382 DRM_ERROR("No GTT space found for object %d\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003383 reloc.target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003384 drm_gem_object_unreference(target_obj);
3385 i915_gem_object_unpin(obj);
3386 return -EINVAL;
3387 }
3388
Chris Wilson8542a0b2009-09-09 21:15:15 +01003389 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003390 if (reloc.write_domain & (reloc.write_domain - 1)) {
Daniel Vetter16edd552010-02-19 11:52:02 +01003391 DRM_ERROR("reloc with multiple write domains: "
3392 "obj %p target %d offset %d "
3393 "read %08x write %08x",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003394 obj, reloc.target_handle,
3395 (int) reloc.offset,
3396 reloc.read_domains,
3397 reloc.write_domain);
Julia Lawall929f49b2010-10-02 15:59:17 +02003398 drm_gem_object_unreference(target_obj);
3399 i915_gem_object_unpin(obj);
Daniel Vetter16edd552010-02-19 11:52:02 +01003400 return -EINVAL;
3401 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003402 if (reloc.write_domain & I915_GEM_DOMAIN_CPU ||
3403 reloc.read_domains & I915_GEM_DOMAIN_CPU) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003404 DRM_ERROR("reloc with read/write CPU domains: "
3405 "obj %p target %d offset %d "
3406 "read %08x write %08x",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003407 obj, reloc.target_handle,
3408 (int) reloc.offset,
3409 reloc.read_domains,
3410 reloc.write_domain);
Chris Wilson8542a0b2009-09-09 21:15:15 +01003411 drm_gem_object_unreference(target_obj);
3412 i915_gem_object_unpin(obj);
3413 return -EINVAL;
3414 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003415 if (reloc.write_domain && target_obj->pending_write_domain &&
3416 reloc.write_domain != target_obj->pending_write_domain) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003417 DRM_ERROR("Write domain conflict: "
3418 "obj %p target %d offset %d "
3419 "new %08x old %08x\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003420 obj, reloc.target_handle,
3421 (int) reloc.offset,
3422 reloc.write_domain,
Chris Wilson8542a0b2009-09-09 21:15:15 +01003423 target_obj->pending_write_domain);
3424 drm_gem_object_unreference(target_obj);
3425 i915_gem_object_unpin(obj);
3426 return -EINVAL;
3427 }
3428
Chris Wilson2549d6c2010-10-14 12:10:41 +01003429 target_obj->pending_read_domains |= reloc.read_domains;
3430 target_obj->pending_write_domain |= reloc.write_domain;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003431
3432 /* If the relocation already has the right value in it, no
3433 * more work needs to be done.
3434 */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003435 if (target_obj_priv->gtt_offset == reloc.presumed_offset) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003436 drm_gem_object_unreference(target_obj);
3437 continue;
3438 }
3439
3440 /* Check that the relocation address is valid... */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003441 if (reloc.offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003442 DRM_ERROR("Relocation beyond object bounds: "
3443 "obj %p target %d offset %d size %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003444 obj, reloc.target_handle,
3445 (int) reloc.offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003446 drm_gem_object_unreference(target_obj);
3447 i915_gem_object_unpin(obj);
3448 return -EINVAL;
3449 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003450 if (reloc.offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003451 DRM_ERROR("Relocation not 4-byte aligned: "
3452 "obj %p target %d offset %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003453 obj, reloc.target_handle,
3454 (int) reloc.offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003455 drm_gem_object_unreference(target_obj);
3456 i915_gem_object_unpin(obj);
3457 return -EINVAL;
3458 }
3459
Chris Wilson8542a0b2009-09-09 21:15:15 +01003460 /* and points to somewhere within the target object. */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003461 if (reloc.delta >= target_obj->size) {
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003462 DRM_ERROR("Relocation beyond target object bounds: "
3463 "obj %p target %d delta %d size %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003464 obj, reloc.target_handle,
3465 (int) reloc.delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003466 drm_gem_object_unreference(target_obj);
3467 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003468 return -EINVAL;
3469 }
3470
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003471 reloc.delta += target_obj_priv->gtt_offset;
3472 if (obj->write_domain == I915_GEM_DOMAIN_CPU) {
3473 uint32_t page_offset = reloc.offset & ~PAGE_MASK;
3474 char *vaddr;
3475
3476 vaddr = kmap_atomic(obj_priv->pages[reloc.offset >> PAGE_SHIFT], KM_USER0);
3477 *(uint32_t *)(vaddr + page_offset) = reloc.delta;
3478 kunmap_atomic(vaddr, KM_USER0);
3479 } else {
3480 uint32_t __iomem *reloc_entry;
3481 void __iomem *reloc_page;
3482 int ret;
3483
3484 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3485 if (ret) {
3486 drm_gem_object_unreference(target_obj);
3487 i915_gem_object_unpin(obj);
3488 return ret;
3489 }
3490
3491 /* Map the page containing the relocation we're going to perform. */
3492 reloc.offset += obj_priv->gtt_offset;
3493 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3494 reloc.offset & PAGE_MASK,
3495 KM_USER0);
3496 reloc_entry = (uint32_t __iomem *)
3497 (reloc_page + (reloc.offset & ~PAGE_MASK));
3498 iowrite32(reloc.delta, reloc_entry);
3499 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003500 }
3501
Eric Anholt673a3942008-07-30 12:06:12 -07003502 drm_gem_object_unreference(target_obj);
3503 }
3504
Eric Anholt673a3942008-07-30 12:06:12 -07003505 return 0;
3506}
3507
Eric Anholt673a3942008-07-30 12:06:12 -07003508/* Throttle our rendering by waiting until the ring has completed our requests
3509 * emitted over 20 msec ago.
3510 *
Eric Anholtb9624422009-06-03 07:27:35 +00003511 * Note that if we were to use the current jiffies each time around the loop,
3512 * we wouldn't escape the function with any frames outstanding if the time to
3513 * render a frame was over 20ms.
3514 *
Eric Anholt673a3942008-07-30 12:06:12 -07003515 * This should get us reasonable parallelism between CPU and GPU but also
3516 * relatively low latency when blocking on a particular request to finish.
3517 */
3518static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003519i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003520{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003521 struct drm_i915_private *dev_priv = dev->dev_private;
3522 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003523 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003524 struct drm_i915_gem_request *request;
3525 struct intel_ring_buffer *ring = NULL;
3526 u32 seqno = 0;
3527 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003528
Chris Wilson1c255952010-09-26 11:03:27 +01003529 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003530 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003531 if (time_after_eq(request->emitted_jiffies, recent_enough))
3532 break;
3533
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003534 ring = request->ring;
3535 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003536 }
Chris Wilson1c255952010-09-26 11:03:27 +01003537 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003538
3539 if (seqno == 0)
3540 return 0;
3541
3542 ret = 0;
3543 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
3544 /* And wait for the seqno passing without holding any locks and
3545 * causing extra latency for others. This is safe as the irq
3546 * generation is designed to be run atomically and so is
3547 * lockless.
3548 */
3549 ring->user_irq_get(dev, ring);
3550 ret = wait_event_interruptible(ring->irq_queue,
3551 i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
3552 || atomic_read(&dev_priv->mm.wedged));
3553 ring->user_irq_put(dev, ring);
3554
3555 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3556 ret = -EIO;
3557 }
3558
3559 if (ret == 0)
3560 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003561
Eric Anholt673a3942008-07-30 12:06:12 -07003562 return ret;
3563}
3564
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003565static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003566i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
3567 uint64_t exec_offset)
Chris Wilson83d60792009-06-06 09:45:57 +01003568{
3569 uint32_t exec_start, exec_len;
3570
3571 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3572 exec_len = (uint32_t) exec->batch_len;
3573
3574 if ((exec_start | exec_len) & 0x7)
3575 return -EINVAL;
3576
3577 if (!exec_start)
3578 return -EINVAL;
3579
3580 return 0;
3581}
3582
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003583static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003584validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
3585 int count)
3586{
3587 int i;
3588
3589 for (i = 0; i < count; i++) {
3590 char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
3591 size_t length = exec[i].relocation_count * sizeof(struct drm_i915_gem_relocation_entry);
3592
3593 if (!access_ok(VERIFY_READ, ptr, length))
3594 return -EFAULT;
3595
3596 if (fault_in_pages_readable(ptr, length))
3597 return -EFAULT;
3598 }
3599
3600 return 0;
3601}
3602
3603static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003604i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3605 struct drm_file *file_priv,
3606 struct drm_i915_gem_execbuffer2 *args,
3607 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003608{
3609 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003610 struct drm_gem_object **object_list = NULL;
3611 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003612 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003613 struct drm_clip_rect *cliprects = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003614 struct drm_i915_gem_request *request = NULL;
Chris Wilson2549d6c2010-10-14 12:10:41 +01003615 int ret, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003616 uint64_t exec_offset;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003617 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003618
Zou Nan hai852835f2010-05-21 09:08:56 +08003619 struct intel_ring_buffer *ring = NULL;
3620
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003621 ret = i915_gem_check_is_wedged(dev);
3622 if (ret)
3623 return ret;
3624
Chris Wilson2549d6c2010-10-14 12:10:41 +01003625 ret = validate_exec_list(exec_list, args->buffer_count);
3626 if (ret)
3627 return ret;
3628
Eric Anholt673a3942008-07-30 12:06:12 -07003629#if WATCH_EXEC
3630 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3631 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3632#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003633 if (args->flags & I915_EXEC_BSD) {
3634 if (!HAS_BSD(dev)) {
3635 DRM_ERROR("execbuf with wrong flag\n");
3636 return -EINVAL;
3637 }
3638 ring = &dev_priv->bsd_ring;
3639 } else {
3640 ring = &dev_priv->render_ring;
3641 }
3642
Eric Anholt4f481ed2008-09-10 14:22:49 -07003643 if (args->buffer_count < 1) {
3644 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3645 return -EINVAL;
3646 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003647 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003648 if (object_list == NULL) {
3649 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003650 args->buffer_count);
3651 ret = -ENOMEM;
3652 goto pre_mutex_err;
3653 }
Eric Anholt673a3942008-07-30 12:06:12 -07003654
Eric Anholt201361a2009-03-11 12:30:04 -07003655 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003656 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3657 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003658 if (cliprects == NULL) {
3659 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003660 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003661 }
Eric Anholt201361a2009-03-11 12:30:04 -07003662
3663 ret = copy_from_user(cliprects,
3664 (struct drm_clip_rect __user *)
3665 (uintptr_t) args->cliprects_ptr,
3666 sizeof(*cliprects) * args->num_cliprects);
3667 if (ret != 0) {
3668 DRM_ERROR("copy %d cliprects failed: %d\n",
3669 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003670 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003671 goto pre_mutex_err;
3672 }
3673 }
3674
Chris Wilson8dc5d142010-08-12 12:36:12 +01003675 request = kzalloc(sizeof(*request), GFP_KERNEL);
3676 if (request == NULL) {
3677 ret = -ENOMEM;
3678 goto pre_mutex_err;
3679 }
3680
Chris Wilson76c1dec2010-09-25 11:22:51 +01003681 ret = i915_mutex_lock_interruptible(dev);
3682 if (ret)
3683 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003684
Eric Anholt673a3942008-07-30 12:06:12 -07003685 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003686 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003687 ret = -EBUSY;
3688 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003689 }
3690
Keith Packardac94a962008-11-20 23:30:27 -08003691 /* Look up object handles */
Eric Anholt673a3942008-07-30 12:06:12 -07003692 for (i = 0; i < args->buffer_count; i++) {
3693 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3694 exec_list[i].handle);
3695 if (object_list[i] == NULL) {
3696 DRM_ERROR("Invalid object handle %d at index %d\n",
3697 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003698 /* prevent error path from reading uninitialized data */
3699 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003700 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003701 goto err;
3702 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003703
Daniel Vetter23010e42010-03-08 13:35:02 +01003704 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003705 if (obj_priv->in_execbuffer) {
3706 DRM_ERROR("Object %p appears more than once in object list\n",
3707 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003708 /* prevent error path from reading uninitialized data */
3709 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003710 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003711 goto err;
3712 }
3713 obj_priv->in_execbuffer = true;
Keith Packardac94a962008-11-20 23:30:27 -08003714 }
Eric Anholt673a3942008-07-30 12:06:12 -07003715
Keith Packardac94a962008-11-20 23:30:27 -08003716 /* Pin and relocate */
3717 for (pin_tries = 0; ; pin_tries++) {
3718 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003719
Keith Packardac94a962008-11-20 23:30:27 -08003720 for (i = 0; i < args->buffer_count; i++) {
3721 object_list[i]->pending_read_domains = 0;
3722 object_list[i]->pending_write_domain = 0;
3723 ret = i915_gem_object_pin_and_relocate(object_list[i],
3724 file_priv,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003725 &exec_list[i]);
Keith Packardac94a962008-11-20 23:30:27 -08003726 if (ret)
3727 break;
3728 pinned = i + 1;
3729 }
3730 /* success */
3731 if (ret == 0)
3732 break;
3733
3734 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003735 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003736 if (ret != -ERESTARTSYS) {
3737 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003738 int num_fences = 0;
3739 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003740 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003741
Chris Wilson07f73f62009-09-14 16:50:30 +01003742 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003743 num_fences +=
3744 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3745 obj_priv->tiling_mode != I915_TILING_NONE;
3746 }
3747 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003748 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003749 total_size, num_fences,
3750 ret);
Chris Wilson73aa8082010-09-30 11:46:12 +01003751 DRM_ERROR("%u objects [%u pinned, %u GTT], "
3752 "%zu object bytes [%zu pinned], "
3753 "%zu /%zu gtt bytes\n",
3754 dev_priv->mm.object_count,
3755 dev_priv->mm.pin_count,
3756 dev_priv->mm.gtt_count,
3757 dev_priv->mm.object_memory,
3758 dev_priv->mm.pin_memory,
3759 dev_priv->mm.gtt_memory,
3760 dev_priv->mm.gtt_total);
Chris Wilson07f73f62009-09-14 16:50:30 +01003761 }
Eric Anholt673a3942008-07-30 12:06:12 -07003762 goto err;
3763 }
Keith Packardac94a962008-11-20 23:30:27 -08003764
3765 /* unpin all of our buffers */
3766 for (i = 0; i < pinned; i++)
3767 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003768 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003769
3770 /* evict everyone we can from the aperture */
3771 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003772 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003773 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003774 }
3775
3776 /* Set the pending read domains for the batch buffer to COMMAND */
3777 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003778 if (batch_obj->pending_write_domain) {
3779 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3780 ret = -EINVAL;
3781 goto err;
3782 }
3783 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003784
Chris Wilson83d60792009-06-06 09:45:57 +01003785 /* Sanity check the batch buffer, prior to moving objects */
3786 exec_offset = exec_list[args->buffer_count - 1].offset;
3787 ret = i915_gem_check_execbuffer (args, exec_offset);
3788 if (ret != 0) {
3789 DRM_ERROR("execbuf with invalid offset/length\n");
3790 goto err;
3791 }
3792
Keith Packard646f0f62008-11-20 23:23:03 -08003793 /* Zero the global flush/invalidate flags. These
3794 * will be modified as new domains are computed
3795 * for each object
3796 */
3797 dev->invalidate_domains = 0;
3798 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003799 dev_priv->mm.flush_rings = 0;
Keith Packard646f0f62008-11-20 23:23:03 -08003800
Eric Anholt673a3942008-07-30 12:06:12 -07003801 for (i = 0; i < args->buffer_count; i++) {
3802 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003803
Keith Packard646f0f62008-11-20 23:23:03 -08003804 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003805 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003806 }
3807
Keith Packard646f0f62008-11-20 23:23:03 -08003808 if (dev->invalidate_domains | dev->flush_domains) {
3809#if WATCH_EXEC
3810 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3811 __func__,
3812 dev->invalidate_domains,
3813 dev->flush_domains);
3814#endif
Chris Wilsonc78ec302010-09-20 12:50:23 +01003815 i915_gem_flush(dev, file_priv,
Keith Packard646f0f62008-11-20 23:23:03 -08003816 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003817 dev->flush_domains,
3818 dev_priv->mm.flush_rings);
Daniel Vettera6910432010-02-02 17:08:37 +01003819 }
3820
Eric Anholtefbeed92009-02-19 14:54:51 -08003821 for (i = 0; i < args->buffer_count; i++) {
3822 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003823 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003824 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003825
3826 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003827 if (obj->write_domain)
3828 list_move_tail(&obj_priv->gpu_write_list,
3829 &dev_priv->mm.gpu_write_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01003830
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003831 trace_i915_gem_object_change_domain(obj,
3832 obj->read_domains,
3833 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003834 }
3835
Eric Anholt673a3942008-07-30 12:06:12 -07003836#if WATCH_COHERENCY
3837 for (i = 0; i < args->buffer_count; i++) {
3838 i915_gem_object_check_coherency(object_list[i],
3839 exec_list[i].handle);
3840 }
3841#endif
3842
Eric Anholt673a3942008-07-30 12:06:12 -07003843#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003844 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003845 args->batch_len,
3846 __func__,
3847 ~0);
3848#endif
3849
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003850 /* Check for any pending flips. As we only maintain a flip queue depth
3851 * of 1, we can simply insert a WAIT for the next display flip prior
3852 * to executing the batch and avoid stalling the CPU.
3853 */
3854 flips = 0;
3855 for (i = 0; i < args->buffer_count; i++) {
3856 if (object_list[i]->write_domain)
3857 flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip);
3858 }
3859 if (flips) {
3860 int plane, flip_mask;
3861
3862 for (plane = 0; flips >> plane; plane++) {
3863 if (((flips >> plane) & 1) == 0)
3864 continue;
3865
3866 if (plane)
3867 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
3868 else
3869 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
3870
3871 intel_ring_begin(dev, ring, 2);
3872 intel_ring_emit(dev, ring,
3873 MI_WAIT_FOR_EVENT | flip_mask);
3874 intel_ring_emit(dev, ring, MI_NOOP);
3875 intel_ring_advance(dev, ring);
3876 }
3877 }
3878
Eric Anholt673a3942008-07-30 12:06:12 -07003879 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003880 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003881 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003882 if (ret) {
3883 DRM_ERROR("dispatch failed %d\n", ret);
3884 goto err;
3885 }
3886
3887 /*
3888 * Ensure that the commands in the batch buffer are
3889 * finished before the interrupt fires
3890 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003891 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003892
Daniel Vetter617dbe22010-02-11 22:16:02 +01003893 for (i = 0; i < args->buffer_count; i++) {
3894 struct drm_gem_object *obj = object_list[i];
3895 obj_priv = to_intel_bo(obj);
3896
3897 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01003898 }
Chris Wilsona56ba562010-09-28 10:07:56 +01003899
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003900 i915_add_request(dev, file_priv, request, ring);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003901 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003902
Eric Anholt673a3942008-07-30 12:06:12 -07003903err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003904 for (i = 0; i < pinned; i++)
3905 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003906
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003907 for (i = 0; i < args->buffer_count; i++) {
3908 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003909 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003910 obj_priv->in_execbuffer = false;
3911 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003912 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003913 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003914
Eric Anholt673a3942008-07-30 12:06:12 -07003915 mutex_unlock(&dev->struct_mutex);
3916
Chris Wilson93533c22010-01-31 10:40:48 +00003917pre_mutex_err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003918 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003919 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003920 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003921
3922 return ret;
3923}
3924
Jesse Barnes76446ca2009-12-17 22:05:42 -05003925/*
3926 * Legacy execbuffer just creates an exec2 list from the original exec object
3927 * list array and passes it to the real function.
3928 */
3929int
3930i915_gem_execbuffer(struct drm_device *dev, void *data,
3931 struct drm_file *file_priv)
3932{
3933 struct drm_i915_gem_execbuffer *args = data;
3934 struct drm_i915_gem_execbuffer2 exec2;
3935 struct drm_i915_gem_exec_object *exec_list = NULL;
3936 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3937 int ret, i;
3938
3939#if WATCH_EXEC
3940 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3941 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3942#endif
3943
3944 if (args->buffer_count < 1) {
3945 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3946 return -EINVAL;
3947 }
3948
3949 /* Copy in the exec list from userland */
3950 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3951 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3952 if (exec_list == NULL || exec2_list == NULL) {
3953 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3954 args->buffer_count);
3955 drm_free_large(exec_list);
3956 drm_free_large(exec2_list);
3957 return -ENOMEM;
3958 }
3959 ret = copy_from_user(exec_list,
3960 (struct drm_i915_relocation_entry __user *)
3961 (uintptr_t) args->buffers_ptr,
3962 sizeof(*exec_list) * args->buffer_count);
3963 if (ret != 0) {
3964 DRM_ERROR("copy %d exec entries failed %d\n",
3965 args->buffer_count, ret);
3966 drm_free_large(exec_list);
3967 drm_free_large(exec2_list);
3968 return -EFAULT;
3969 }
3970
3971 for (i = 0; i < args->buffer_count; i++) {
3972 exec2_list[i].handle = exec_list[i].handle;
3973 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3974 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3975 exec2_list[i].alignment = exec_list[i].alignment;
3976 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003977 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05003978 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3979 else
3980 exec2_list[i].flags = 0;
3981 }
3982
3983 exec2.buffers_ptr = args->buffers_ptr;
3984 exec2.buffer_count = args->buffer_count;
3985 exec2.batch_start_offset = args->batch_start_offset;
3986 exec2.batch_len = args->batch_len;
3987 exec2.DR1 = args->DR1;
3988 exec2.DR4 = args->DR4;
3989 exec2.num_cliprects = args->num_cliprects;
3990 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08003991 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003992
3993 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3994 if (!ret) {
3995 /* Copy the new buffer offsets back to the user's exec list. */
3996 for (i = 0; i < args->buffer_count; i++)
3997 exec_list[i].offset = exec2_list[i].offset;
3998 /* ... and back out to userspace */
3999 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4000 (uintptr_t) args->buffers_ptr,
4001 exec_list,
4002 sizeof(*exec_list) * args->buffer_count);
4003 if (ret) {
4004 ret = -EFAULT;
4005 DRM_ERROR("failed to copy %d exec entries "
4006 "back to user (%d)\n",
4007 args->buffer_count, ret);
4008 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004009 }
4010
4011 drm_free_large(exec_list);
4012 drm_free_large(exec2_list);
4013 return ret;
4014}
4015
4016int
4017i915_gem_execbuffer2(struct drm_device *dev, void *data,
4018 struct drm_file *file_priv)
4019{
4020 struct drm_i915_gem_execbuffer2 *args = data;
4021 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4022 int ret;
4023
4024#if WATCH_EXEC
4025 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4026 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4027#endif
4028
4029 if (args->buffer_count < 1) {
4030 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4031 return -EINVAL;
4032 }
4033
4034 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4035 if (exec2_list == NULL) {
4036 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4037 args->buffer_count);
4038 return -ENOMEM;
4039 }
4040 ret = copy_from_user(exec2_list,
4041 (struct drm_i915_relocation_entry __user *)
4042 (uintptr_t) args->buffers_ptr,
4043 sizeof(*exec2_list) * args->buffer_count);
4044 if (ret != 0) {
4045 DRM_ERROR("copy %d exec entries failed %d\n",
4046 args->buffer_count, ret);
4047 drm_free_large(exec2_list);
4048 return -EFAULT;
4049 }
4050
4051 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4052 if (!ret) {
4053 /* Copy the new buffer offsets back to the user's exec list. */
4054 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4055 (uintptr_t) args->buffers_ptr,
4056 exec2_list,
4057 sizeof(*exec2_list) * args->buffer_count);
4058 if (ret) {
4059 ret = -EFAULT;
4060 DRM_ERROR("failed to copy %d exec entries "
4061 "back to user (%d)\n",
4062 args->buffer_count, ret);
4063 }
4064 }
4065
4066 drm_free_large(exec2_list);
4067 return ret;
4068}
4069
Eric Anholt673a3942008-07-30 12:06:12 -07004070int
4071i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4072{
4073 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004074 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004075 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004076 int ret;
4077
Daniel Vetter778c3542010-05-13 11:49:44 +02004078 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01004079 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004080
4081 if (obj_priv->gtt_space != NULL) {
4082 if (alignment == 0)
4083 alignment = i915_gem_get_gtt_alignment(obj);
4084 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004085 WARN(obj_priv->pin_count,
4086 "bo is already pinned with incorrect alignment:"
4087 " offset=%x, req.alignment=%x\n",
4088 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004089 ret = i915_gem_object_unbind(obj);
4090 if (ret)
4091 return ret;
4092 }
4093 }
4094
Eric Anholt673a3942008-07-30 12:06:12 -07004095 if (obj_priv->gtt_space == NULL) {
4096 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004097 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004098 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004099 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004100
Eric Anholt673a3942008-07-30 12:06:12 -07004101 obj_priv->pin_count++;
4102
4103 /* If the object is not active and not pending a flush,
4104 * remove it from the inactive list
4105 */
4106 if (obj_priv->pin_count == 1) {
Chris Wilson73aa8082010-09-30 11:46:12 +01004107 i915_gem_info_add_pin(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004108 if (!obj_priv->active)
4109 list_move_tail(&obj_priv->list,
4110 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004111 }
Eric Anholt673a3942008-07-30 12:06:12 -07004112
Chris Wilson23bc5982010-09-29 16:10:57 +01004113 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004114 return 0;
4115}
4116
4117void
4118i915_gem_object_unpin(struct drm_gem_object *obj)
4119{
4120 struct drm_device *dev = obj->dev;
4121 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004122 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004123
Chris Wilson23bc5982010-09-29 16:10:57 +01004124 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004125 obj_priv->pin_count--;
4126 BUG_ON(obj_priv->pin_count < 0);
4127 BUG_ON(obj_priv->gtt_space == NULL);
4128
4129 /* If the object is no longer pinned, and is
4130 * neither active nor being flushed, then stick it on
4131 * the inactive list
4132 */
4133 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004134 if (!obj_priv->active)
Eric Anholt673a3942008-07-30 12:06:12 -07004135 list_move_tail(&obj_priv->list,
4136 &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01004137 i915_gem_info_remove_pin(dev_priv, obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07004138 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004139 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004140}
4141
4142int
4143i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4144 struct drm_file *file_priv)
4145{
4146 struct drm_i915_gem_pin *args = data;
4147 struct drm_gem_object *obj;
4148 struct drm_i915_gem_object *obj_priv;
4149 int ret;
4150
Eric Anholt673a3942008-07-30 12:06:12 -07004151 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4152 if (obj == NULL) {
4153 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4154 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004155 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004156 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004157 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004158
Chris Wilson76c1dec2010-09-25 11:22:51 +01004159 ret = i915_mutex_lock_interruptible(dev);
4160 if (ret) {
4161 drm_gem_object_unreference_unlocked(obj);
4162 return ret;
4163 }
4164
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004165 if (obj_priv->madv != I915_MADV_WILLNEED) {
4166 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004167 drm_gem_object_unreference(obj);
4168 mutex_unlock(&dev->struct_mutex);
4169 return -EINVAL;
4170 }
4171
Jesse Barnes79e53942008-11-07 14:24:08 -08004172 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4173 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4174 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004175 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004176 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004177 return -EINVAL;
4178 }
4179
4180 obj_priv->user_pin_count++;
4181 obj_priv->pin_filp = file_priv;
4182 if (obj_priv->user_pin_count == 1) {
4183 ret = i915_gem_object_pin(obj, args->alignment);
4184 if (ret != 0) {
4185 drm_gem_object_unreference(obj);
4186 mutex_unlock(&dev->struct_mutex);
4187 return ret;
4188 }
Eric Anholt673a3942008-07-30 12:06:12 -07004189 }
4190
4191 /* XXX - flush the CPU caches for pinned objects
4192 * as the X server doesn't manage domains yet
4193 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004194 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004195 args->offset = obj_priv->gtt_offset;
4196 drm_gem_object_unreference(obj);
4197 mutex_unlock(&dev->struct_mutex);
4198
4199 return 0;
4200}
4201
4202int
4203i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4204 struct drm_file *file_priv)
4205{
4206 struct drm_i915_gem_pin *args = data;
4207 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004208 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004209 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004210
4211 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4212 if (obj == NULL) {
4213 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4214 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004215 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004216 }
4217
Daniel Vetter23010e42010-03-08 13:35:02 +01004218 obj_priv = to_intel_bo(obj);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004219
4220 ret = i915_mutex_lock_interruptible(dev);
4221 if (ret) {
4222 drm_gem_object_unreference_unlocked(obj);
4223 return ret;
4224 }
4225
Jesse Barnes79e53942008-11-07 14:24:08 -08004226 if (obj_priv->pin_filp != file_priv) {
4227 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4228 args->handle);
4229 drm_gem_object_unreference(obj);
4230 mutex_unlock(&dev->struct_mutex);
4231 return -EINVAL;
4232 }
4233 obj_priv->user_pin_count--;
4234 if (obj_priv->user_pin_count == 0) {
4235 obj_priv->pin_filp = NULL;
4236 i915_gem_object_unpin(obj);
4237 }
Eric Anholt673a3942008-07-30 12:06:12 -07004238
4239 drm_gem_object_unreference(obj);
4240 mutex_unlock(&dev->struct_mutex);
4241 return 0;
4242}
4243
4244int
4245i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4246 struct drm_file *file_priv)
4247{
4248 struct drm_i915_gem_busy *args = data;
4249 struct drm_gem_object *obj;
4250 struct drm_i915_gem_object *obj_priv;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004251 int ret;
4252
Eric Anholt673a3942008-07-30 12:06:12 -07004253 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4254 if (obj == NULL) {
4255 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4256 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004257 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004258 }
4259
Chris Wilson76c1dec2010-09-25 11:22:51 +01004260 ret = i915_mutex_lock_interruptible(dev);
4261 if (ret) {
4262 drm_gem_object_unreference_unlocked(obj);
4263 return ret;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004264 }
4265
Chris Wilson0be555b2010-08-04 15:36:30 +01004266 /* Count all active objects as busy, even if they are currently not used
4267 * by the gpu. Users of this interface expect objects to eventually
4268 * become non-busy without any further actions, therefore emit any
4269 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004270 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004271 obj_priv = to_intel_bo(obj);
4272 args->busy = obj_priv->active;
4273 if (args->busy) {
4274 /* Unconditionally flush objects, even when the gpu still uses this
4275 * object. Userspace calling this function indicates that it wants to
4276 * use this buffer rather sooner than later, so issuing the required
4277 * flush earlier is beneficial.
4278 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004279 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4280 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004281 obj_priv->ring,
4282 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004283
4284 /* Update the active list for the hardware's current position.
4285 * Otherwise this only updates on a delayed timer or when irqs
4286 * are actually unmasked, and our working set ends up being
4287 * larger than required.
4288 */
4289 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4290
4291 args->busy = obj_priv->active;
4292 }
Eric Anholt673a3942008-07-30 12:06:12 -07004293
4294 drm_gem_object_unreference(obj);
4295 mutex_unlock(&dev->struct_mutex);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004296 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004297}
4298
4299int
4300i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4301 struct drm_file *file_priv)
4302{
4303 return i915_gem_ring_throttle(dev, file_priv);
4304}
4305
Chris Wilson3ef94da2009-09-14 16:50:29 +01004306int
4307i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4308 struct drm_file *file_priv)
4309{
4310 struct drm_i915_gem_madvise *args = data;
4311 struct drm_gem_object *obj;
4312 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004313 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004314
4315 switch (args->madv) {
4316 case I915_MADV_DONTNEED:
4317 case I915_MADV_WILLNEED:
4318 break;
4319 default:
4320 return -EINVAL;
4321 }
4322
4323 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4324 if (obj == NULL) {
4325 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4326 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004327 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004328 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004329 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004330
Chris Wilson76c1dec2010-09-25 11:22:51 +01004331 ret = i915_mutex_lock_interruptible(dev);
4332 if (ret) {
4333 drm_gem_object_unreference_unlocked(obj);
4334 return ret;
4335 }
4336
Chris Wilson3ef94da2009-09-14 16:50:29 +01004337 if (obj_priv->pin_count) {
4338 drm_gem_object_unreference(obj);
4339 mutex_unlock(&dev->struct_mutex);
4340
4341 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4342 return -EINVAL;
4343 }
4344
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004345 if (obj_priv->madv != __I915_MADV_PURGED)
4346 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004347
Chris Wilson2d7ef392009-09-20 23:13:10 +01004348 /* if the object is no longer bound, discard its backing storage */
4349 if (i915_gem_object_is_purgeable(obj_priv) &&
4350 obj_priv->gtt_space == NULL)
4351 i915_gem_object_truncate(obj);
4352
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004353 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4354
Chris Wilson3ef94da2009-09-14 16:50:29 +01004355 drm_gem_object_unreference(obj);
4356 mutex_unlock(&dev->struct_mutex);
4357
4358 return 0;
4359}
4360
Daniel Vetterac52bc52010-04-09 19:05:06 +00004361struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4362 size_t size)
4363{
Chris Wilson73aa8082010-09-30 11:46:12 +01004364 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00004365 struct drm_i915_gem_object *obj;
4366
4367 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4368 if (obj == NULL)
4369 return NULL;
4370
4371 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4372 kfree(obj);
4373 return NULL;
4374 }
4375
Chris Wilson73aa8082010-09-30 11:46:12 +01004376 i915_gem_info_add_obj(dev_priv, size);
4377
Daniel Vetterc397b902010-04-09 19:05:07 +00004378 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4379 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4380
4381 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004382 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004383 obj->fence_reg = I915_FENCE_REG_NONE;
4384 INIT_LIST_HEAD(&obj->list);
4385 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004386 obj->madv = I915_MADV_WILLNEED;
4387
Daniel Vetterc397b902010-04-09 19:05:07 +00004388 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004389}
4390
Eric Anholt673a3942008-07-30 12:06:12 -07004391int i915_gem_init_object(struct drm_gem_object *obj)
4392{
Daniel Vetterc397b902010-04-09 19:05:07 +00004393 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004394
Eric Anholt673a3942008-07-30 12:06:12 -07004395 return 0;
4396}
4397
Chris Wilsonbe726152010-07-23 23:18:50 +01004398static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4399{
4400 struct drm_device *dev = obj->dev;
4401 drm_i915_private_t *dev_priv = dev->dev_private;
4402 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4403 int ret;
4404
4405 ret = i915_gem_object_unbind(obj);
4406 if (ret == -ERESTARTSYS) {
4407 list_move(&obj_priv->list,
4408 &dev_priv->mm.deferred_free_list);
4409 return;
4410 }
4411
4412 if (obj_priv->mmap_offset)
4413 i915_gem_free_mmap_offset(obj);
4414
4415 drm_gem_object_release(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +01004416 i915_gem_info_remove_obj(dev_priv, obj->size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004417
4418 kfree(obj_priv->page_cpu_valid);
4419 kfree(obj_priv->bit_17);
4420 kfree(obj_priv);
4421}
4422
Eric Anholt673a3942008-07-30 12:06:12 -07004423void i915_gem_free_object(struct drm_gem_object *obj)
4424{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004425 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004426 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004427
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004428 trace_i915_gem_object_destroy(obj);
4429
Eric Anholt673a3942008-07-30 12:06:12 -07004430 while (obj_priv->pin_count > 0)
4431 i915_gem_object_unpin(obj);
4432
Dave Airlie71acb5e2008-12-30 20:31:46 +10004433 if (obj_priv->phys_obj)
4434 i915_gem_detach_phys_object(dev, obj);
4435
Chris Wilsonbe726152010-07-23 23:18:50 +01004436 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004437}
4438
Jesse Barnes5669fca2009-02-17 15:13:31 -08004439int
Eric Anholt673a3942008-07-30 12:06:12 -07004440i915_gem_idle(struct drm_device *dev)
4441{
4442 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004443 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004444
Keith Packard6dbe2772008-10-14 21:41:13 -07004445 mutex_lock(&dev->struct_mutex);
4446
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004447 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004448 (dev_priv->render_ring.gem_object == NULL) ||
4449 (HAS_BSD(dev) &&
4450 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004451 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004452 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004453 }
Eric Anholt673a3942008-07-30 12:06:12 -07004454
Chris Wilson29105cc2010-01-07 10:39:13 +00004455 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004456 if (ret) {
4457 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004458 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004459 }
Eric Anholt673a3942008-07-30 12:06:12 -07004460
Chris Wilson29105cc2010-01-07 10:39:13 +00004461 /* Under UMS, be paranoid and evict. */
4462 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004463 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004464 if (ret) {
4465 mutex_unlock(&dev->struct_mutex);
4466 return ret;
4467 }
4468 }
4469
4470 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4471 * We need to replace this with a semaphore, or something.
4472 * And not confound mm.suspended!
4473 */
4474 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004475 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004476
4477 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004478 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004479
Keith Packard6dbe2772008-10-14 21:41:13 -07004480 mutex_unlock(&dev->struct_mutex);
4481
Chris Wilson29105cc2010-01-07 10:39:13 +00004482 /* Cancel the retire work handler, which should be idle now. */
4483 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4484
Eric Anholt673a3942008-07-30 12:06:12 -07004485 return 0;
4486}
4487
Jesse Barnese552eb72010-04-21 11:39:23 -07004488/*
4489 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4490 * over cache flushing.
4491 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004492static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004493i915_gem_init_pipe_control(struct drm_device *dev)
4494{
4495 drm_i915_private_t *dev_priv = dev->dev_private;
4496 struct drm_gem_object *obj;
4497 struct drm_i915_gem_object *obj_priv;
4498 int ret;
4499
Eric Anholt34dc4d42010-05-07 14:30:03 -07004500 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004501 if (obj == NULL) {
4502 DRM_ERROR("Failed to allocate seqno page\n");
4503 ret = -ENOMEM;
4504 goto err;
4505 }
4506 obj_priv = to_intel_bo(obj);
4507 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4508
4509 ret = i915_gem_object_pin(obj, 4096);
4510 if (ret)
4511 goto err_unref;
4512
4513 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4514 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4515 if (dev_priv->seqno_page == NULL)
4516 goto err_unpin;
4517
4518 dev_priv->seqno_obj = obj;
4519 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4520
4521 return 0;
4522
4523err_unpin:
4524 i915_gem_object_unpin(obj);
4525err_unref:
4526 drm_gem_object_unreference(obj);
4527err:
4528 return ret;
4529}
4530
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004531
4532static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004533i915_gem_cleanup_pipe_control(struct drm_device *dev)
4534{
4535 drm_i915_private_t *dev_priv = dev->dev_private;
4536 struct drm_gem_object *obj;
4537 struct drm_i915_gem_object *obj_priv;
4538
4539 obj = dev_priv->seqno_obj;
4540 obj_priv = to_intel_bo(obj);
4541 kunmap(obj_priv->pages[0]);
4542 i915_gem_object_unpin(obj);
4543 drm_gem_object_unreference(obj);
4544 dev_priv->seqno_obj = NULL;
4545
4546 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004547}
4548
Eric Anholt673a3942008-07-30 12:06:12 -07004549int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004550i915_gem_init_ringbuffer(struct drm_device *dev)
4551{
4552 drm_i915_private_t *dev_priv = dev->dev_private;
4553 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004554
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004555 if (HAS_PIPE_CONTROL(dev)) {
4556 ret = i915_gem_init_pipe_control(dev);
4557 if (ret)
4558 return ret;
4559 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004560
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004561 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004562 if (ret)
4563 goto cleanup_pipe_control;
4564
4565 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004566 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004567 if (ret)
4568 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004569 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004570
Chris Wilson6f392d5482010-08-07 11:01:22 +01004571 dev_priv->next_seqno = 1;
4572
Chris Wilson68f95ba2010-05-27 13:18:22 +01004573 return 0;
4574
4575cleanup_render_ring:
4576 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4577cleanup_pipe_control:
4578 if (HAS_PIPE_CONTROL(dev))
4579 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004580 return ret;
4581}
4582
4583void
4584i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4585{
4586 drm_i915_private_t *dev_priv = dev->dev_private;
4587
4588 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004589 if (HAS_BSD(dev))
4590 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004591 if (HAS_PIPE_CONTROL(dev))
4592 i915_gem_cleanup_pipe_control(dev);
4593}
4594
4595int
Eric Anholt673a3942008-07-30 12:06:12 -07004596i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4597 struct drm_file *file_priv)
4598{
4599 drm_i915_private_t *dev_priv = dev->dev_private;
4600 int ret;
4601
Jesse Barnes79e53942008-11-07 14:24:08 -08004602 if (drm_core_check_feature(dev, DRIVER_MODESET))
4603 return 0;
4604
Ben Gamariba1234d2009-09-14 17:48:47 -04004605 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004606 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004607 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004608 }
4609
Eric Anholt673a3942008-07-30 12:06:12 -07004610 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004611 dev_priv->mm.suspended = 0;
4612
4613 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004614 if (ret != 0) {
4615 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004616 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004617 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004618
Zou Nan hai852835f2010-05-21 09:08:56 +08004619 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004620 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004621 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4622 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004623 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004624 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004625 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004626
Chris Wilson5f353082010-06-07 14:03:03 +01004627 ret = drm_irq_install(dev);
4628 if (ret)
4629 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004630
Eric Anholt673a3942008-07-30 12:06:12 -07004631 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004632
4633cleanup_ringbuffer:
4634 mutex_lock(&dev->struct_mutex);
4635 i915_gem_cleanup_ringbuffer(dev);
4636 dev_priv->mm.suspended = 1;
4637 mutex_unlock(&dev->struct_mutex);
4638
4639 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004640}
4641
4642int
4643i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4644 struct drm_file *file_priv)
4645{
Jesse Barnes79e53942008-11-07 14:24:08 -08004646 if (drm_core_check_feature(dev, DRIVER_MODESET))
4647 return 0;
4648
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004649 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004650 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004651}
4652
4653void
4654i915_gem_lastclose(struct drm_device *dev)
4655{
4656 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004657
Eric Anholte806b492009-01-22 09:56:58 -08004658 if (drm_core_check_feature(dev, DRIVER_MODESET))
4659 return;
4660
Keith Packard6dbe2772008-10-14 21:41:13 -07004661 ret = i915_gem_idle(dev);
4662 if (ret)
4663 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004664}
4665
4666void
4667i915_gem_load(struct drm_device *dev)
4668{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004669 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004670 drm_i915_private_t *dev_priv = dev->dev_private;
4671
Eric Anholt673a3942008-07-30 12:06:12 -07004672 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004673 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004674 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004675 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004676 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004677 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004678 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4679 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004680 if (HAS_BSD(dev)) {
4681 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4682 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4683 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004684 for (i = 0; i < 16; i++)
4685 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004686 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4687 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004688 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004689 spin_lock(&shrink_list_lock);
4690 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4691 spin_unlock(&shrink_list_lock);
4692
Dave Airlie94400122010-07-20 13:15:31 +10004693 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4694 if (IS_GEN3(dev)) {
4695 u32 tmp = I915_READ(MI_ARB_STATE);
4696 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4697 /* arb state is a masked write, so set bit + bit in mask */
4698 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4699 I915_WRITE(MI_ARB_STATE, tmp);
4700 }
4701 }
4702
Jesse Barnesde151cf2008-11-12 10:03:55 -08004703 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004704 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4705 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004706
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004707 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004708 dev_priv->num_fence_regs = 16;
4709 else
4710 dev_priv->num_fence_regs = 8;
4711
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004712 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004713 switch (INTEL_INFO(dev)->gen) {
4714 case 6:
4715 for (i = 0; i < 16; i++)
4716 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4717 break;
4718 case 5:
4719 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004720 for (i = 0; i < 16; i++)
4721 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004722 break;
4723 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004724 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4725 for (i = 0; i < 8; i++)
4726 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004727 case 2:
4728 for (i = 0; i < 8; i++)
4729 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4730 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004731 }
Eric Anholt673a3942008-07-30 12:06:12 -07004732 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004733 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004734}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004735
4736/*
4737 * Create a physically contiguous memory object for this object
4738 * e.g. for cursor + overlay regs
4739 */
Chris Wilson995b6762010-08-20 13:23:26 +01004740static int i915_gem_init_phys_object(struct drm_device *dev,
4741 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004742{
4743 drm_i915_private_t *dev_priv = dev->dev_private;
4744 struct drm_i915_gem_phys_object *phys_obj;
4745 int ret;
4746
4747 if (dev_priv->mm.phys_objs[id - 1] || !size)
4748 return 0;
4749
Eric Anholt9a298b22009-03-24 12:23:04 -07004750 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004751 if (!phys_obj)
4752 return -ENOMEM;
4753
4754 phys_obj->id = id;
4755
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004756 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004757 if (!phys_obj->handle) {
4758 ret = -ENOMEM;
4759 goto kfree_obj;
4760 }
4761#ifdef CONFIG_X86
4762 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4763#endif
4764
4765 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4766
4767 return 0;
4768kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004769 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004770 return ret;
4771}
4772
Chris Wilson995b6762010-08-20 13:23:26 +01004773static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004774{
4775 drm_i915_private_t *dev_priv = dev->dev_private;
4776 struct drm_i915_gem_phys_object *phys_obj;
4777
4778 if (!dev_priv->mm.phys_objs[id - 1])
4779 return;
4780
4781 phys_obj = dev_priv->mm.phys_objs[id - 1];
4782 if (phys_obj->cur_obj) {
4783 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4784 }
4785
4786#ifdef CONFIG_X86
4787 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4788#endif
4789 drm_pci_free(dev, phys_obj->handle);
4790 kfree(phys_obj);
4791 dev_priv->mm.phys_objs[id - 1] = NULL;
4792}
4793
4794void i915_gem_free_all_phys_object(struct drm_device *dev)
4795{
4796 int i;
4797
Dave Airlie260883c2009-01-22 17:58:49 +10004798 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004799 i915_gem_free_phys_object(dev, i);
4800}
4801
4802void i915_gem_detach_phys_object(struct drm_device *dev,
4803 struct drm_gem_object *obj)
4804{
4805 struct drm_i915_gem_object *obj_priv;
4806 int i;
4807 int ret;
4808 int page_count;
4809
Daniel Vetter23010e42010-03-08 13:35:02 +01004810 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004811 if (!obj_priv->phys_obj)
4812 return;
4813
Chris Wilson4bdadb92010-01-27 13:36:32 +00004814 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004815 if (ret)
4816 goto out;
4817
4818 page_count = obj->size / PAGE_SIZE;
4819
4820 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004821 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004822 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4823
4824 memcpy(dst, src, PAGE_SIZE);
4825 kunmap_atomic(dst, KM_USER0);
4826 }
Eric Anholt856fa192009-03-19 14:10:50 -07004827 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004828 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004829
4830 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004831out:
4832 obj_priv->phys_obj->cur_obj = NULL;
4833 obj_priv->phys_obj = NULL;
4834}
4835
4836int
4837i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004838 struct drm_gem_object *obj,
4839 int id,
4840 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004841{
4842 drm_i915_private_t *dev_priv = dev->dev_private;
4843 struct drm_i915_gem_object *obj_priv;
4844 int ret = 0;
4845 int page_count;
4846 int i;
4847
4848 if (id > I915_MAX_PHYS_OBJECT)
4849 return -EINVAL;
4850
Daniel Vetter23010e42010-03-08 13:35:02 +01004851 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004852
4853 if (obj_priv->phys_obj) {
4854 if (obj_priv->phys_obj->id == id)
4855 return 0;
4856 i915_gem_detach_phys_object(dev, obj);
4857 }
4858
Dave Airlie71acb5e2008-12-30 20:31:46 +10004859 /* create a new object */
4860 if (!dev_priv->mm.phys_objs[id - 1]) {
4861 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004862 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004863 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004864 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004865 goto out;
4866 }
4867 }
4868
4869 /* bind to the object */
4870 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4871 obj_priv->phys_obj->cur_obj = obj;
4872
Chris Wilson4bdadb92010-01-27 13:36:32 +00004873 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004874 if (ret) {
4875 DRM_ERROR("failed to get page list\n");
4876 goto out;
4877 }
4878
4879 page_count = obj->size / PAGE_SIZE;
4880
4881 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004882 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004883 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4884
4885 memcpy(dst, src, PAGE_SIZE);
4886 kunmap_atomic(src, KM_USER0);
4887 }
4888
Chris Wilsond78b47b2009-06-17 21:52:49 +01004889 i915_gem_object_put_pages(obj);
4890
Dave Airlie71acb5e2008-12-30 20:31:46 +10004891 return 0;
4892out:
4893 return ret;
4894}
4895
4896static int
4897i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4898 struct drm_i915_gem_pwrite *args,
4899 struct drm_file *file_priv)
4900{
Daniel Vetter23010e42010-03-08 13:35:02 +01004901 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004902 void *obj_addr;
4903 int ret;
4904 char __user *user_data;
4905
4906 user_data = (char __user *) (uintptr_t) args->data_ptr;
4907 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4908
Zhao Yakui44d98a62009-10-09 11:39:40 +08004909 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004910 ret = copy_from_user(obj_addr, user_data, args->size);
4911 if (ret)
4912 return -EFAULT;
4913
4914 drm_agp_chipset_flush(dev);
4915 return 0;
4916}
Eric Anholtb9624422009-06-03 07:27:35 +00004917
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004918void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004919{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004920 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004921
4922 /* Clean up our request list when the client is going away, so that
4923 * later retire_requests won't dereference our soon-to-be-gone
4924 * file_priv.
4925 */
Chris Wilson1c255952010-09-26 11:03:27 +01004926 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004927 while (!list_empty(&file_priv->mm.request_list)) {
4928 struct drm_i915_gem_request *request;
4929
4930 request = list_first_entry(&file_priv->mm.request_list,
4931 struct drm_i915_gem_request,
4932 client_list);
4933 list_del(&request->client_list);
4934 request->file_priv = NULL;
4935 }
Chris Wilson1c255952010-09-26 11:03:27 +01004936 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004937}
Chris Wilson31169712009-09-14 16:50:28 +01004938
Chris Wilson31169712009-09-14 16:50:28 +01004939static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004940i915_gpu_is_active(struct drm_device *dev)
4941{
4942 drm_i915_private_t *dev_priv = dev->dev_private;
4943 int lists_empty;
4944
Chris Wilson1637ef42010-04-20 17:10:35 +01004945 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08004946 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004947 if (HAS_BSD(dev))
4948 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004949
4950 return !lists_empty;
4951}
4952
4953static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004954i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004955{
4956 drm_i915_private_t *dev_priv, *next_dev;
4957 struct drm_i915_gem_object *obj_priv, *next_obj;
4958 int cnt = 0;
4959 int would_deadlock = 1;
4960
4961 /* "fast-path" to count number of available objects */
4962 if (nr_to_scan == 0) {
4963 spin_lock(&shrink_list_lock);
4964 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4965 struct drm_device *dev = dev_priv->dev;
4966
4967 if (mutex_trylock(&dev->struct_mutex)) {
4968 list_for_each_entry(obj_priv,
4969 &dev_priv->mm.inactive_list,
4970 list)
4971 cnt++;
4972 mutex_unlock(&dev->struct_mutex);
4973 }
4974 }
4975 spin_unlock(&shrink_list_lock);
4976
4977 return (cnt / 100) * sysctl_vfs_cache_pressure;
4978 }
4979
4980 spin_lock(&shrink_list_lock);
4981
Chris Wilson1637ef42010-04-20 17:10:35 +01004982rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004983 /* first scan for clean buffers */
4984 list_for_each_entry_safe(dev_priv, next_dev,
4985 &shrink_list, mm.shrink_list) {
4986 struct drm_device *dev = dev_priv->dev;
4987
4988 if (! mutex_trylock(&dev->struct_mutex))
4989 continue;
4990
4991 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01004992 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004993
Chris Wilson31169712009-09-14 16:50:28 +01004994 list_for_each_entry_safe(obj_priv, next_obj,
4995 &dev_priv->mm.inactive_list,
4996 list) {
4997 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004998 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004999 if (--nr_to_scan <= 0)
5000 break;
5001 }
5002 }
5003
5004 spin_lock(&shrink_list_lock);
5005 mutex_unlock(&dev->struct_mutex);
5006
Chris Wilson963b4832009-09-20 23:03:54 +01005007 would_deadlock = 0;
5008
Chris Wilson31169712009-09-14 16:50:28 +01005009 if (nr_to_scan <= 0)
5010 break;
5011 }
5012
5013 /* second pass, evict/count anything still on the inactive list */
5014 list_for_each_entry_safe(dev_priv, next_dev,
5015 &shrink_list, mm.shrink_list) {
5016 struct drm_device *dev = dev_priv->dev;
5017
5018 if (! mutex_trylock(&dev->struct_mutex))
5019 continue;
5020
5021 spin_unlock(&shrink_list_lock);
5022
5023 list_for_each_entry_safe(obj_priv, next_obj,
5024 &dev_priv->mm.inactive_list,
5025 list) {
5026 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005027 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005028 nr_to_scan--;
5029 } else
5030 cnt++;
5031 }
5032
5033 spin_lock(&shrink_list_lock);
5034 mutex_unlock(&dev->struct_mutex);
5035
5036 would_deadlock = 0;
5037 }
5038
Chris Wilson1637ef42010-04-20 17:10:35 +01005039 if (nr_to_scan) {
5040 int active = 0;
5041
5042 /*
5043 * We are desperate for pages, so as a last resort, wait
5044 * for the GPU to finish and discard whatever we can.
5045 * This has a dramatic impact to reduce the number of
5046 * OOM-killer events whilst running the GPU aggressively.
5047 */
5048 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5049 struct drm_device *dev = dev_priv->dev;
5050
5051 if (!mutex_trylock(&dev->struct_mutex))
5052 continue;
5053
5054 spin_unlock(&shrink_list_lock);
5055
5056 if (i915_gpu_is_active(dev)) {
5057 i915_gpu_idle(dev);
5058 active++;
5059 }
5060
5061 spin_lock(&shrink_list_lock);
5062 mutex_unlock(&dev->struct_mutex);
5063 }
5064
5065 if (active)
5066 goto rescan;
5067 }
5068
Chris Wilson31169712009-09-14 16:50:28 +01005069 spin_unlock(&shrink_list_lock);
5070
5071 if (would_deadlock)
5072 return -1;
5073 else if (cnt > 0)
5074 return (cnt / 100) * sysctl_vfs_cache_pressure;
5075 else
5076 return 0;
5077}
5078
5079static struct shrinker shrinker = {
5080 .shrink = i915_gem_shrink,
5081 .seeks = DEFAULT_SEEKS,
5082};
5083
5084__init void
5085i915_gem_shrinker_init(void)
5086{
5087 register_shrinker(&shrinker);
5088}
5089
5090__exit void
5091i915_gem_shrinker_exit(void)
5092{
5093 unregister_shrinker(&shrinker);
5094}