blob: dbcb0752f0835c944e90a05ba56ff095b978fe5f [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000036#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042#define PFP_UCODE_SIZE 576
43#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050044#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100045#define R700_PFP_UCODE_SIZE 848
46#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050047#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040048#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040050#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050051#define CAYMAN_RLC_UCODE_SIZE 1024
Alex Deucherc420c742012-03-20 17:18:39 -040052#define ARUBA_RLC_UCODE_SIZE 1536
Jerome Glisse3ce0a232009-09-08 10:10:24 +100053
54/* Firmware Names */
55MODULE_FIRMWARE("radeon/R600_pfp.bin");
56MODULE_FIRMWARE("radeon/R600_me.bin");
57MODULE_FIRMWARE("radeon/RV610_pfp.bin");
58MODULE_FIRMWARE("radeon/RV610_me.bin");
59MODULE_FIRMWARE("radeon/RV630_pfp.bin");
60MODULE_FIRMWARE("radeon/RV630_me.bin");
61MODULE_FIRMWARE("radeon/RV620_pfp.bin");
62MODULE_FIRMWARE("radeon/RV620_me.bin");
63MODULE_FIRMWARE("radeon/RV635_pfp.bin");
64MODULE_FIRMWARE("radeon/RV635_me.bin");
65MODULE_FIRMWARE("radeon/RV670_pfp.bin");
66MODULE_FIRMWARE("radeon/RV670_me.bin");
67MODULE_FIRMWARE("radeon/RS780_pfp.bin");
68MODULE_FIRMWARE("radeon/RS780_me.bin");
69MODULE_FIRMWARE("radeon/RV770_pfp.bin");
70MODULE_FIRMWARE("radeon/RV770_me.bin");
71MODULE_FIRMWARE("radeon/RV730_pfp.bin");
72MODULE_FIRMWARE("radeon/RV730_me.bin");
73MODULE_FIRMWARE("radeon/RV710_pfp.bin");
74MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050075MODULE_FIRMWARE("radeon/R600_rlc.bin");
76MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
78MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
81MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040083MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
84MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100086MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040087MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040088MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050089MODULE_FIRMWARE("radeon/PALM_pfp.bin");
90MODULE_FIRMWARE("radeon/PALM_me.bin");
91MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040092MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO_me.bin");
94MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
95MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096
Alex Deucherf13f7732013-01-18 18:12:22 -050097static const u32 crtc_offsets[2] =
98{
99 0,
100 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
101};
102
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000103int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104
Jerome Glisse1a029b72009-10-06 19:04:30 +0200105/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400107static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000108void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400109void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500110static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Alex Deucher21a81222010-07-02 12:58:16 -0400112/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500113int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400114{
115 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
116 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500117 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400118
Alex Deucher20d391d2011-02-01 16:12:34 -0500119 if (temp & 0x100)
120 actual_temp -= 256;
121
122 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400123}
124
Alex Deucherce8f5372010-05-07 15:10:16 -0400125void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400126{
127 int i;
128
Alex Deucherce8f5372010-05-07 15:10:16 -0400129 rdev->pm.dynpm_can_upclock = true;
130 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400131
132 /* power state array is low to high, default is first */
133 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
134 int min_power_state_index = 0;
135
136 if (rdev->pm.num_power_states > 2)
137 min_power_state_index = 1;
138
Alex Deucherce8f5372010-05-07 15:10:16 -0400139 switch (rdev->pm.dynpm_planned_action) {
140 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400141 rdev->pm.requested_power_state_index = min_power_state_index;
142 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400143 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400144 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400145 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400146 if (rdev->pm.current_power_state_index == min_power_state_index) {
147 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400148 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400149 } else {
150 if (rdev->pm.active_crtc_count > 1) {
151 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400152 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400153 continue;
154 else if (i >= rdev->pm.current_power_state_index) {
155 rdev->pm.requested_power_state_index =
156 rdev->pm.current_power_state_index;
157 break;
158 } else {
159 rdev->pm.requested_power_state_index = i;
160 break;
161 }
162 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400163 } else {
164 if (rdev->pm.current_power_state_index == 0)
165 rdev->pm.requested_power_state_index =
166 rdev->pm.num_power_states - 1;
167 else
168 rdev->pm.requested_power_state_index =
169 rdev->pm.current_power_state_index - 1;
170 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400171 }
172 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400173 /* don't use the power state if crtcs are active and no display flag is set */
174 if ((rdev->pm.active_crtc_count > 0) &&
175 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
176 clock_info[rdev->pm.requested_clock_mode_index].flags &
177 RADEON_PM_MODE_NO_DISPLAY)) {
178 rdev->pm.requested_power_state_index++;
179 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400180 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400181 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400182 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
183 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400184 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400185 } else {
186 if (rdev->pm.active_crtc_count > 1) {
187 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400188 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400189 continue;
190 else if (i <= rdev->pm.current_power_state_index) {
191 rdev->pm.requested_power_state_index =
192 rdev->pm.current_power_state_index;
193 break;
194 } else {
195 rdev->pm.requested_power_state_index = i;
196 break;
197 }
198 }
199 } else
200 rdev->pm.requested_power_state_index =
201 rdev->pm.current_power_state_index + 1;
202 }
203 rdev->pm.requested_clock_mode_index = 0;
204 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400205 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400206 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
207 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400208 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400209 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400210 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400211 default:
212 DRM_ERROR("Requested mode for not defined action\n");
213 return;
214 }
215 } else {
216 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
217 /* for now just select the first power state and switch between clock modes */
218 /* power state array is low to high, default is first (0) */
219 if (rdev->pm.active_crtc_count > 1) {
220 rdev->pm.requested_power_state_index = -1;
221 /* start at 1 as we don't want the default mode */
222 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400223 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400224 continue;
225 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
226 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
227 rdev->pm.requested_power_state_index = i;
228 break;
229 }
230 }
231 /* if nothing selected, grab the default state. */
232 if (rdev->pm.requested_power_state_index == -1)
233 rdev->pm.requested_power_state_index = 0;
234 } else
235 rdev->pm.requested_power_state_index = 1;
236
Alex Deucherce8f5372010-05-07 15:10:16 -0400237 switch (rdev->pm.dynpm_planned_action) {
238 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400239 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400240 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400241 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400242 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400243 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
244 if (rdev->pm.current_clock_mode_index == 0) {
245 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 } else
248 rdev->pm.requested_clock_mode_index =
249 rdev->pm.current_clock_mode_index - 1;
250 } else {
251 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400252 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400253 }
Alex Deucherd7311172010-05-03 01:13:14 -0400254 /* don't use the power state if crtcs are active and no display flag is set */
255 if ((rdev->pm.active_crtc_count > 0) &&
256 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
257 clock_info[rdev->pm.requested_clock_mode_index].flags &
258 RADEON_PM_MODE_NO_DISPLAY)) {
259 rdev->pm.requested_clock_mode_index++;
260 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400261 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400262 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400263 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
264 if (rdev->pm.current_clock_mode_index ==
265 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
266 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400267 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400268 } else
269 rdev->pm.requested_clock_mode_index =
270 rdev->pm.current_clock_mode_index + 1;
271 } else {
272 rdev->pm.requested_clock_mode_index =
273 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400275 }
276 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400277 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400278 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
279 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400280 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400281 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400282 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400283 default:
284 DRM_ERROR("Requested mode for not defined action\n");
285 return;
286 }
287 }
288
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000289 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400290 rdev->pm.power_state[rdev->pm.requested_power_state_index].
291 clock_info[rdev->pm.requested_clock_mode_index].sclk,
292 rdev->pm.power_state[rdev->pm.requested_power_state_index].
293 clock_info[rdev->pm.requested_clock_mode_index].mclk,
294 rdev->pm.power_state[rdev->pm.requested_power_state_index].
295 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400296}
297
Alex Deucherce8f5372010-05-07 15:10:16 -0400298void rs780_pm_init_profile(struct radeon_device *rdev)
299{
300 if (rdev->pm.num_power_states == 2) {
301 /* default */
302 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
303 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
304 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
305 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
306 /* low sh */
307 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
310 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400311 /* mid sh */
312 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
313 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
315 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400316 /* high sh */
317 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
319 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
320 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
321 /* low mh */
322 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
325 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400326 /* mid mh */
327 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
328 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
330 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400331 /* high mh */
332 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
333 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
334 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
336 } else if (rdev->pm.num_power_states == 3) {
337 /* default */
338 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
339 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
340 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
341 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
342 /* low sh */
343 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
345 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
346 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400347 /* mid sh */
348 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
349 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
350 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
351 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400352 /* high sh */
353 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
355 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
356 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
357 /* low mh */
358 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
360 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
361 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400362 /* mid mh */
363 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
364 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
365 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
366 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400367 /* high mh */
368 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
369 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
370 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
372 } else {
373 /* default */
374 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
375 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
376 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
377 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
378 /* low sh */
379 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
381 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
382 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400383 /* mid sh */
384 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
385 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
386 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
387 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400388 /* high sh */
389 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
390 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
391 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
392 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
393 /* low mh */
394 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
395 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
396 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
397 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400398 /* mid mh */
399 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
400 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
401 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
402 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400403 /* high mh */
404 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
405 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
406 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
407 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
408 }
409}
410
411void r600_pm_init_profile(struct radeon_device *rdev)
412{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400413 int idx;
414
Alex Deucherce8f5372010-05-07 15:10:16 -0400415 if (rdev->family == CHIP_R600) {
416 /* XXX */
417 /* default */
418 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
419 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
420 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400421 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400422 /* low sh */
423 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
425 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400426 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400427 /* mid sh */
428 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
430 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
431 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400432 /* high sh */
433 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
435 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400436 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400437 /* low mh */
438 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
440 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400441 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400442 /* mid mh */
443 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
445 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
446 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400447 /* high mh */
448 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
449 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400451 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400452 } else {
453 if (rdev->pm.num_power_states < 4) {
454 /* default */
455 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
456 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
457 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
458 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
459 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400460 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
461 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
462 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400463 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
464 /* mid sh */
465 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
467 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
468 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400469 /* high sh */
470 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
471 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
472 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
473 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
474 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400475 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
476 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400477 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400478 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
479 /* low mh */
480 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
481 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
482 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
483 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400484 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400485 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
486 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
487 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
489 } else {
490 /* default */
491 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
492 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
493 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
494 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
495 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400496 if (rdev->flags & RADEON_IS_MOBILITY)
497 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
498 else
499 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
500 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
501 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
502 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
503 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400504 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400505 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
506 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
507 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
508 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400509 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400510 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
511 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
512 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400513 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
514 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
515 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400516 if (rdev->flags & RADEON_IS_MOBILITY)
517 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
518 else
519 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
520 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
521 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
522 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
523 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400524 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400525 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
526 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
527 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
528 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400529 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400530 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
531 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
532 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400533 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
534 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
535 }
536 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400537}
538
Alex Deucher49e02b72010-04-23 17:57:27 -0400539void r600_pm_misc(struct radeon_device *rdev)
540{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400541 int req_ps_idx = rdev->pm.requested_power_state_index;
542 int req_cm_idx = rdev->pm.requested_clock_mode_index;
543 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
544 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400545
Alex Deucher4d601732010-06-07 18:15:18 -0400546 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400547 /* 0xff01 is a flag rather then an actual voltage */
548 if (voltage->voltage == 0xff01)
549 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400550 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400551 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400552 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000553 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400554 }
555 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400556}
557
Alex Deucherdef9ba92010-04-22 12:39:58 -0400558bool r600_gui_idle(struct radeon_device *rdev)
559{
560 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
561 return false;
562 else
563 return true;
564}
565
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500566/* hpd for digital panel detect/disconnect */
567bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
568{
569 bool connected = false;
570
571 if (ASIC_IS_DCE3(rdev)) {
572 switch (hpd) {
573 case RADEON_HPD_1:
574 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
575 connected = true;
576 break;
577 case RADEON_HPD_2:
578 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
579 connected = true;
580 break;
581 case RADEON_HPD_3:
582 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
583 connected = true;
584 break;
585 case RADEON_HPD_4:
586 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
587 connected = true;
588 break;
589 /* DCE 3.2 */
590 case RADEON_HPD_5:
591 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
592 connected = true;
593 break;
594 case RADEON_HPD_6:
595 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
596 connected = true;
597 break;
598 default:
599 break;
600 }
601 } else {
602 switch (hpd) {
603 case RADEON_HPD_1:
604 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
605 connected = true;
606 break;
607 case RADEON_HPD_2:
608 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
609 connected = true;
610 break;
611 case RADEON_HPD_3:
612 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
613 connected = true;
614 break;
615 default:
616 break;
617 }
618 }
619 return connected;
620}
621
622void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500623 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500624{
625 u32 tmp;
626 bool connected = r600_hpd_sense(rdev, hpd);
627
628 if (ASIC_IS_DCE3(rdev)) {
629 switch (hpd) {
630 case RADEON_HPD_1:
631 tmp = RREG32(DC_HPD1_INT_CONTROL);
632 if (connected)
633 tmp &= ~DC_HPDx_INT_POLARITY;
634 else
635 tmp |= DC_HPDx_INT_POLARITY;
636 WREG32(DC_HPD1_INT_CONTROL, tmp);
637 break;
638 case RADEON_HPD_2:
639 tmp = RREG32(DC_HPD2_INT_CONTROL);
640 if (connected)
641 tmp &= ~DC_HPDx_INT_POLARITY;
642 else
643 tmp |= DC_HPDx_INT_POLARITY;
644 WREG32(DC_HPD2_INT_CONTROL, tmp);
645 break;
646 case RADEON_HPD_3:
647 tmp = RREG32(DC_HPD3_INT_CONTROL);
648 if (connected)
649 tmp &= ~DC_HPDx_INT_POLARITY;
650 else
651 tmp |= DC_HPDx_INT_POLARITY;
652 WREG32(DC_HPD3_INT_CONTROL, tmp);
653 break;
654 case RADEON_HPD_4:
655 tmp = RREG32(DC_HPD4_INT_CONTROL);
656 if (connected)
657 tmp &= ~DC_HPDx_INT_POLARITY;
658 else
659 tmp |= DC_HPDx_INT_POLARITY;
660 WREG32(DC_HPD4_INT_CONTROL, tmp);
661 break;
662 case RADEON_HPD_5:
663 tmp = RREG32(DC_HPD5_INT_CONTROL);
664 if (connected)
665 tmp &= ~DC_HPDx_INT_POLARITY;
666 else
667 tmp |= DC_HPDx_INT_POLARITY;
668 WREG32(DC_HPD5_INT_CONTROL, tmp);
669 break;
670 /* DCE 3.2 */
671 case RADEON_HPD_6:
672 tmp = RREG32(DC_HPD6_INT_CONTROL);
673 if (connected)
674 tmp &= ~DC_HPDx_INT_POLARITY;
675 else
676 tmp |= DC_HPDx_INT_POLARITY;
677 WREG32(DC_HPD6_INT_CONTROL, tmp);
678 break;
679 default:
680 break;
681 }
682 } else {
683 switch (hpd) {
684 case RADEON_HPD_1:
685 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
686 if (connected)
687 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
688 else
689 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
690 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
691 break;
692 case RADEON_HPD_2:
693 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
694 if (connected)
695 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
696 else
697 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
699 break;
700 case RADEON_HPD_3:
701 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
702 if (connected)
703 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
704 else
705 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
706 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
707 break;
708 default:
709 break;
710 }
711 }
712}
713
714void r600_hpd_init(struct radeon_device *rdev)
715{
716 struct drm_device *dev = rdev->ddev;
717 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200718 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500719
Alex Deucher64912e92011-11-03 11:21:39 -0400720 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
721 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500722
Jerome Glisse455c89b2012-05-04 11:06:22 -0400723 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
724 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
725 /* don't try to enable hpd on eDP or LVDS avoid breaking the
726 * aux dp channel on imac and help (but not completely fix)
727 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
728 */
729 continue;
730 }
Alex Deucher64912e92011-11-03 11:21:39 -0400731 if (ASIC_IS_DCE3(rdev)) {
732 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
733 if (ASIC_IS_DCE32(rdev))
734 tmp |= DC_HPDx_EN;
735
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500736 switch (radeon_connector->hpd.hpd) {
737 case RADEON_HPD_1:
738 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500739 break;
740 case RADEON_HPD_2:
741 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500742 break;
743 case RADEON_HPD_3:
744 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500745 break;
746 case RADEON_HPD_4:
747 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500748 break;
749 /* DCE 3.2 */
750 case RADEON_HPD_5:
751 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500752 break;
753 case RADEON_HPD_6:
754 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500755 break;
756 default:
757 break;
758 }
Alex Deucher64912e92011-11-03 11:21:39 -0400759 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500760 switch (radeon_connector->hpd.hpd) {
761 case RADEON_HPD_1:
762 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500763 break;
764 case RADEON_HPD_2:
765 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500766 break;
767 case RADEON_HPD_3:
768 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500769 break;
770 default:
771 break;
772 }
773 }
Christian Koenigfb982572012-05-17 01:33:30 +0200774 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400775 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500776 }
Christian Koenigfb982572012-05-17 01:33:30 +0200777 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500778}
779
780void r600_hpd_fini(struct radeon_device *rdev)
781{
782 struct drm_device *dev = rdev->ddev;
783 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200784 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500785
Christian Koenigfb982572012-05-17 01:33:30 +0200786 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
787 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
788 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500789 switch (radeon_connector->hpd.hpd) {
790 case RADEON_HPD_1:
791 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500792 break;
793 case RADEON_HPD_2:
794 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500795 break;
796 case RADEON_HPD_3:
797 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500798 break;
799 case RADEON_HPD_4:
800 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500801 break;
802 /* DCE 3.2 */
803 case RADEON_HPD_5:
804 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500805 break;
806 case RADEON_HPD_6:
807 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500808 break;
809 default:
810 break;
811 }
Christian Koenigfb982572012-05-17 01:33:30 +0200812 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500813 switch (radeon_connector->hpd.hpd) {
814 case RADEON_HPD_1:
815 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500816 break;
817 case RADEON_HPD_2:
818 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500819 break;
820 case RADEON_HPD_3:
821 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500822 break;
823 default:
824 break;
825 }
826 }
Christian Koenigfb982572012-05-17 01:33:30 +0200827 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500828 }
Christian Koenigfb982572012-05-17 01:33:30 +0200829 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500830}
831
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200832/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000833 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200834 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000835void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000837 unsigned i;
838 u32 tmp;
839
Dave Airlie2e98f102010-02-15 15:54:45 +1000840 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500841 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
842 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400843 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400844 u32 tmp;
845
846 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
847 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500848 * This seems to cause problems on some AGP cards. Just use the old
849 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400850 */
851 WREG32(HDP_DEBUG1, 0);
852 tmp = readl((void __iomem *)ptr);
853 } else
854 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000855
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000856 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
857 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
858 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
859 for (i = 0; i < rdev->usec_timeout; i++) {
860 /* read MC_STATUS */
861 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
862 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
863 if (tmp == 2) {
864 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
865 return;
866 }
867 if (tmp) {
868 return;
869 }
870 udelay(1);
871 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200872}
873
Jerome Glisse4aac0472009-09-14 18:29:49 +0200874int r600_pcie_gart_init(struct radeon_device *rdev)
875{
876 int r;
877
Jerome Glissec9a1be92011-11-03 11:16:49 -0400878 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000879 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200880 return 0;
881 }
882 /* Initialize common gart structure */
883 r = radeon_gart_init(rdev);
884 if (r)
885 return r;
886 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
887 return radeon_gart_table_vram_alloc(rdev);
888}
889
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400890static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200891{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000892 u32 tmp;
893 int r, i;
894
Jerome Glissec9a1be92011-11-03 11:16:49 -0400895 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200896 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
897 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000898 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200899 r = radeon_gart_table_vram_pin(rdev);
900 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000901 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000902 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000903
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000904 /* Setup L2 cache */
905 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
906 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
907 EFFECTIVE_L2_QUEUE_SIZE(7));
908 WREG32(VM_L2_CNTL2, 0);
909 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
910 /* Setup TLB control */
911 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
912 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
913 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
914 ENABLE_WAIT_L2_QUERY;
915 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
916 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
917 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
918 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
919 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
920 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
921 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
922 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
923 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
924 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
925 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
926 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
927 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
928 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
929 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200930 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000931 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
932 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
933 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
934 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
935 (u32)(rdev->dummy_page.addr >> 12));
936 for (i = 1; i < 7; i++)
937 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
938
939 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000940 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
941 (unsigned)(rdev->mc.gtt_size >> 20),
942 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000943 rdev->gart.ready = true;
944 return 0;
945}
946
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400947static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000948{
949 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400950 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000951
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000952 /* Disable all tables */
953 for (i = 0; i < 7; i++)
954 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
955
956 /* Disable L2 cache */
957 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
958 EFFECTIVE_L2_QUEUE_SIZE(7));
959 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
960 /* Setup L1 TLB control */
961 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
962 ENABLE_WAIT_L2_QUERY;
963 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
964 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
965 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
966 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
967 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
968 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
969 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
970 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
971 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
972 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
973 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
974 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
975 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
976 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400977 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200978}
979
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400980static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200981{
Jerome Glissef9274562010-03-17 14:44:29 +0000982 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200983 r600_pcie_gart_disable(rdev);
984 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200985}
986
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400987static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +0200988{
989 u32 tmp;
990 int i;
991
992 /* Setup L2 cache */
993 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
994 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
995 EFFECTIVE_L2_QUEUE_SIZE(7));
996 WREG32(VM_L2_CNTL2, 0);
997 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
998 /* Setup TLB control */
999 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1000 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1001 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1002 ENABLE_WAIT_L2_QUERY;
1003 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1004 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1005 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1006 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1007 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1008 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1009 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1010 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1011 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1012 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1013 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1014 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1015 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1016 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1017 for (i = 0; i < 7; i++)
1018 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1019}
1020
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001021int r600_mc_wait_for_idle(struct radeon_device *rdev)
1022{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001023 unsigned i;
1024 u32 tmp;
1025
1026 for (i = 0; i < rdev->usec_timeout; i++) {
1027 /* read MC_STATUS */
1028 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1029 if (!tmp)
1030 return 0;
1031 udelay(1);
1032 }
1033 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001034}
1035
Jerome Glissea3c19452009-10-01 18:02:13 +02001036static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001037{
Jerome Glissea3c19452009-10-01 18:02:13 +02001038 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001039 u32 tmp;
1040 int i, j;
1041
1042 /* Initialize HDP */
1043 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1044 WREG32((0x2c14 + j), 0x00000000);
1045 WREG32((0x2c18 + j), 0x00000000);
1046 WREG32((0x2c1c + j), 0x00000000);
1047 WREG32((0x2c20 + j), 0x00000000);
1048 WREG32((0x2c24 + j), 0x00000000);
1049 }
1050 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1051
Jerome Glissea3c19452009-10-01 18:02:13 +02001052 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001053 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001054 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001055 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001056 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001057 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001058 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001059 if (rdev->flags & RADEON_IS_AGP) {
1060 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1061 /* VRAM before AGP */
1062 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1063 rdev->mc.vram_start >> 12);
1064 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1065 rdev->mc.gtt_end >> 12);
1066 } else {
1067 /* VRAM after AGP */
1068 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1069 rdev->mc.gtt_start >> 12);
1070 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1071 rdev->mc.vram_end >> 12);
1072 }
1073 } else {
1074 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1075 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1076 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001077 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001078 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001079 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1080 WREG32(MC_VM_FB_LOCATION, tmp);
1081 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1082 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001083 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001084 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001085 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1086 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001087 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1088 } else {
1089 WREG32(MC_VM_AGP_BASE, 0);
1090 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1091 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1092 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001093 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001094 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001095 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001096 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001097 /* we need to own VRAM, so turn off the VGA renderer here
1098 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001099 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001100}
1101
Jerome Glissed594e462010-02-17 21:54:29 +00001102/**
1103 * r600_vram_gtt_location - try to find VRAM & GTT location
1104 * @rdev: radeon device structure holding all necessary informations
1105 * @mc: memory controller structure holding memory informations
1106 *
1107 * Function will place try to place VRAM at same place as in CPU (PCI)
1108 * address space as some GPU seems to have issue when we reprogram at
1109 * different address space.
1110 *
1111 * If there is not enough space to fit the unvisible VRAM after the
1112 * aperture then we limit the VRAM size to the aperture.
1113 *
1114 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1115 * them to be in one from GPU point of view so that we can program GPU to
1116 * catch access outside them (weird GPU policy see ??).
1117 *
1118 * This function will never fails, worst case are limiting VRAM or GTT.
1119 *
1120 * Note: GTT start, end, size should be initialized before calling this
1121 * function on AGP platform.
1122 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001123static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001124{
1125 u64 size_bf, size_af;
1126
1127 if (mc->mc_vram_size > 0xE0000000) {
1128 /* leave room for at least 512M GTT */
1129 dev_warn(rdev->dev, "limiting VRAM\n");
1130 mc->real_vram_size = 0xE0000000;
1131 mc->mc_vram_size = 0xE0000000;
1132 }
1133 if (rdev->flags & RADEON_IS_AGP) {
1134 size_bf = mc->gtt_start;
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001135 size_af = 0xFFFFFFFF - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001136 if (size_bf > size_af) {
1137 if (mc->mc_vram_size > size_bf) {
1138 dev_warn(rdev->dev, "limiting VRAM\n");
1139 mc->real_vram_size = size_bf;
1140 mc->mc_vram_size = size_bf;
1141 }
1142 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1143 } else {
1144 if (mc->mc_vram_size > size_af) {
1145 dev_warn(rdev->dev, "limiting VRAM\n");
1146 mc->real_vram_size = size_af;
1147 mc->mc_vram_size = size_af;
1148 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001149 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001150 }
1151 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1152 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1153 mc->mc_vram_size >> 20, mc->vram_start,
1154 mc->vram_end, mc->real_vram_size >> 20);
1155 } else {
1156 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001157 if (rdev->flags & RADEON_IS_IGP) {
1158 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1159 base <<= 24;
1160 }
Jerome Glissed594e462010-02-17 21:54:29 +00001161 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001162 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001163 radeon_gtt_location(rdev, mc);
1164 }
1165}
1166
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001167static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001168{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001169 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001170 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001171
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001172 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001173 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001174 tmp = RREG32(RAMCFG);
1175 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001176 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001177 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001178 chansize = 64;
1179 } else {
1180 chansize = 32;
1181 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001182 tmp = RREG32(CHMAP);
1183 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1184 case 0:
1185 default:
1186 numchan = 1;
1187 break;
1188 case 1:
1189 numchan = 2;
1190 break;
1191 case 2:
1192 numchan = 4;
1193 break;
1194 case 3:
1195 numchan = 8;
1196 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001197 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001198 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001199 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001200 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1201 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001202 /* Setup GPU memory space */
1203 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1204 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001205 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001206 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001207
Alex Deucherf8920342010-06-30 12:02:03 -04001208 if (rdev->flags & RADEON_IS_IGP) {
1209 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001210 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001211 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001212 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001213 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214}
1215
Alex Deucher16cdf042011-10-28 10:30:02 -04001216int r600_vram_scratch_init(struct radeon_device *rdev)
1217{
1218 int r;
1219
1220 if (rdev->vram_scratch.robj == NULL) {
1221 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1222 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001223 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001224 if (r) {
1225 return r;
1226 }
1227 }
1228
1229 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1230 if (unlikely(r != 0))
1231 return r;
1232 r = radeon_bo_pin(rdev->vram_scratch.robj,
1233 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1234 if (r) {
1235 radeon_bo_unreserve(rdev->vram_scratch.robj);
1236 return r;
1237 }
1238 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1239 (void **)&rdev->vram_scratch.ptr);
1240 if (r)
1241 radeon_bo_unpin(rdev->vram_scratch.robj);
1242 radeon_bo_unreserve(rdev->vram_scratch.robj);
1243
1244 return r;
1245}
1246
1247void r600_vram_scratch_fini(struct radeon_device *rdev)
1248{
1249 int r;
1250
1251 if (rdev->vram_scratch.robj == NULL) {
1252 return;
1253 }
1254 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1255 if (likely(r == 0)) {
1256 radeon_bo_kunmap(rdev->vram_scratch.robj);
1257 radeon_bo_unpin(rdev->vram_scratch.robj);
1258 radeon_bo_unreserve(rdev->vram_scratch.robj);
1259 }
1260 radeon_bo_unref(&rdev->vram_scratch.robj);
1261}
1262
Alex Deucher410a3412013-01-18 13:05:39 -05001263void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1264{
1265 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1266
1267 if (hung)
1268 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1269 else
1270 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1271
1272 WREG32(R600_BIOS_3_SCRATCH, tmp);
1273}
1274
Alex Deucherd3cb7812013-01-18 13:53:37 -05001275static void r600_print_gpu_status_regs(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001276{
Jerome Glisse64c56e82013-01-02 17:30:35 -05001277 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001278 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001279 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001280 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001281 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001282 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001283 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001284 RREG32(CP_STALLED_STAT1));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001285 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001286 RREG32(CP_STALLED_STAT2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001287 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001288 RREG32(CP_BUSY_STAT));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001289 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001290 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001291 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1292 RREG32(DMA_STATUS_REG));
1293}
1294
Alex Deucherf13f7732013-01-18 18:12:22 -05001295static bool r600_is_display_hung(struct radeon_device *rdev)
1296{
1297 u32 crtc_hung = 0;
1298 u32 crtc_status[2];
1299 u32 i, j, tmp;
1300
1301 for (i = 0; i < rdev->num_crtc; i++) {
1302 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1303 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1304 crtc_hung |= (1 << i);
1305 }
1306 }
1307
1308 for (j = 0; j < 10; j++) {
1309 for (i = 0; i < rdev->num_crtc; i++) {
1310 if (crtc_hung & (1 << i)) {
1311 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1312 if (tmp != crtc_status[i])
1313 crtc_hung &= ~(1 << i);
1314 }
1315 }
1316 if (crtc_hung == 0)
1317 return false;
1318 udelay(100);
1319 }
1320
1321 return true;
1322}
1323
1324static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
1325{
1326 u32 reset_mask = 0;
1327 u32 tmp;
1328
1329 /* GRBM_STATUS */
1330 tmp = RREG32(R_008010_GRBM_STATUS);
1331 if (rdev->family >= CHIP_RV770) {
1332 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1333 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1334 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1335 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1336 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1337 reset_mask |= RADEON_RESET_GFX;
1338 } else {
1339 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1340 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1341 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1342 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1343 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1344 reset_mask |= RADEON_RESET_GFX;
1345 }
1346
1347 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1348 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1349 reset_mask |= RADEON_RESET_CP;
1350
1351 if (G_008010_GRBM_EE_BUSY(tmp))
1352 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1353
1354 /* DMA_STATUS_REG */
1355 tmp = RREG32(DMA_STATUS_REG);
1356 if (!(tmp & DMA_IDLE))
1357 reset_mask |= RADEON_RESET_DMA;
1358
1359 /* SRBM_STATUS */
1360 tmp = RREG32(R_000E50_SRBM_STATUS);
1361 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1362 reset_mask |= RADEON_RESET_RLC;
1363
1364 if (G_000E50_IH_BUSY(tmp))
1365 reset_mask |= RADEON_RESET_IH;
1366
1367 if (G_000E50_SEM_BUSY(tmp))
1368 reset_mask |= RADEON_RESET_SEM;
1369
1370 if (G_000E50_GRBM_RQ_PENDING(tmp))
1371 reset_mask |= RADEON_RESET_GRBM;
1372
1373 if (G_000E50_VMC_BUSY(tmp))
1374 reset_mask |= RADEON_RESET_VMC;
1375
1376 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1377 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1378 G_000E50_MCDW_BUSY(tmp))
1379 reset_mask |= RADEON_RESET_MC;
1380
1381 if (r600_is_display_hung(rdev))
1382 reset_mask |= RADEON_RESET_DISPLAY;
1383
1384 return reset_mask;
1385}
1386
1387static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher71e3d152013-01-03 12:20:35 -05001388{
1389 struct rv515_mc_save save;
Alex Deucherd3cb7812013-01-18 13:53:37 -05001390 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1391 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001392
Alex Deucher71e3d152013-01-03 12:20:35 -05001393 if (reset_mask == 0)
Alex Deucherf13f7732013-01-18 18:12:22 -05001394 return;
Alex Deucher71e3d152013-01-03 12:20:35 -05001395
1396 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1397
Alex Deucherd3cb7812013-01-18 13:53:37 -05001398 r600_print_gpu_status_regs(rdev);
1399
Alex Deucherd3cb7812013-01-18 13:53:37 -05001400 /* Disable CP parsing/prefetching */
1401 if (rdev->family >= CHIP_RV770)
1402 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1403 else
1404 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher71e3d152013-01-03 12:20:35 -05001405
Alex Deucherd3cb7812013-01-18 13:53:37 -05001406 /* disable the RLC */
1407 WREG32(RLC_CNTL, 0);
1408
1409 if (reset_mask & RADEON_RESET_DMA) {
1410 /* Disable DMA */
1411 tmp = RREG32(DMA_RB_CNTL);
1412 tmp &= ~DMA_RB_ENABLE;
1413 WREG32(DMA_RB_CNTL, tmp);
1414 }
1415
1416 mdelay(50);
1417
Alex Deucherca578022013-01-23 18:56:08 -05001418 rv515_mc_stop(rdev, &save);
1419 if (r600_mc_wait_for_idle(rdev)) {
1420 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1421 }
1422
Alex Deucherd3cb7812013-01-18 13:53:37 -05001423 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1424 if (rdev->family >= CHIP_RV770)
1425 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1426 S_008020_SOFT_RESET_CB(1) |
1427 S_008020_SOFT_RESET_PA(1) |
1428 S_008020_SOFT_RESET_SC(1) |
1429 S_008020_SOFT_RESET_SPI(1) |
1430 S_008020_SOFT_RESET_SX(1) |
1431 S_008020_SOFT_RESET_SH(1) |
1432 S_008020_SOFT_RESET_TC(1) |
1433 S_008020_SOFT_RESET_TA(1) |
1434 S_008020_SOFT_RESET_VC(1) |
1435 S_008020_SOFT_RESET_VGT(1);
1436 else
1437 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1438 S_008020_SOFT_RESET_DB(1) |
1439 S_008020_SOFT_RESET_CB(1) |
1440 S_008020_SOFT_RESET_PA(1) |
1441 S_008020_SOFT_RESET_SC(1) |
1442 S_008020_SOFT_RESET_SMX(1) |
1443 S_008020_SOFT_RESET_SPI(1) |
1444 S_008020_SOFT_RESET_SX(1) |
1445 S_008020_SOFT_RESET_SH(1) |
1446 S_008020_SOFT_RESET_TC(1) |
1447 S_008020_SOFT_RESET_TA(1) |
1448 S_008020_SOFT_RESET_VC(1) |
1449 S_008020_SOFT_RESET_VGT(1);
1450 }
1451
1452 if (reset_mask & RADEON_RESET_CP) {
1453 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1454 S_008020_SOFT_RESET_VGT(1);
1455
1456 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1457 }
1458
1459 if (reset_mask & RADEON_RESET_DMA) {
1460 if (rdev->family >= CHIP_RV770)
1461 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1462 else
1463 srbm_soft_reset |= SOFT_RESET_DMA;
1464 }
1465
Alex Deucherf13f7732013-01-18 18:12:22 -05001466 if (reset_mask & RADEON_RESET_RLC)
1467 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1468
1469 if (reset_mask & RADEON_RESET_SEM)
1470 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1471
1472 if (reset_mask & RADEON_RESET_IH)
1473 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1474
1475 if (reset_mask & RADEON_RESET_GRBM)
1476 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1477
Alex Deucher24178ec2013-01-24 15:00:17 -05001478 if (!(rdev->flags & RADEON_IS_IGP)) {
1479 if (reset_mask & RADEON_RESET_MC)
1480 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1481 }
Alex Deucherf13f7732013-01-18 18:12:22 -05001482
1483 if (reset_mask & RADEON_RESET_VMC)
1484 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1485
Alex Deucherd3cb7812013-01-18 13:53:37 -05001486 if (grbm_soft_reset) {
1487 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1488 tmp |= grbm_soft_reset;
1489 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1490 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1491 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1492
1493 udelay(50);
1494
1495 tmp &= ~grbm_soft_reset;
1496 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1497 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1498 }
1499
1500 if (srbm_soft_reset) {
1501 tmp = RREG32(SRBM_SOFT_RESET);
1502 tmp |= srbm_soft_reset;
1503 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1504 WREG32(SRBM_SOFT_RESET, tmp);
1505 tmp = RREG32(SRBM_SOFT_RESET);
1506
1507 udelay(50);
1508
1509 tmp &= ~srbm_soft_reset;
1510 WREG32(SRBM_SOFT_RESET, tmp);
1511 tmp = RREG32(SRBM_SOFT_RESET);
1512 }
Alex Deucher71e3d152013-01-03 12:20:35 -05001513
1514 /* Wait a little for things to settle down */
1515 mdelay(1);
1516
Jerome Glissea3c19452009-10-01 18:02:13 +02001517 rv515_mc_resume(rdev, &save);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001518 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001519
Alex Deucherd3cb7812013-01-18 13:53:37 -05001520 r600_print_gpu_status_regs(rdev);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001521}
1522
1523int r600_asic_reset(struct radeon_device *rdev)
1524{
Alex Deucherf13f7732013-01-18 18:12:22 -05001525 u32 reset_mask;
1526
1527 reset_mask = r600_gpu_check_soft_reset(rdev);
1528
1529 if (reset_mask)
1530 r600_set_bios_scratch_engine_hung(rdev, true);
1531
1532 r600_gpu_soft_reset(rdev, reset_mask);
1533
1534 reset_mask = r600_gpu_check_soft_reset(rdev);
1535
1536 if (!reset_mask)
1537 r600_set_bios_scratch_engine_hung(rdev, false);
1538
1539 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001540}
1541
Alex Deucher123bc182013-01-24 11:37:19 -05001542/**
1543 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1544 *
1545 * @rdev: radeon_device pointer
1546 * @ring: radeon_ring structure holding ring information
1547 *
1548 * Check if the GFX engine is locked up.
1549 * Returns true if the engine appears to be locked up, false if not.
1550 */
1551bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001552{
Alex Deucher123bc182013-01-24 11:37:19 -05001553 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +00001554
Alex Deucher123bc182013-01-24 11:37:19 -05001555 if (!(reset_mask & (RADEON_RESET_GFX |
1556 RADEON_RESET_COMPUTE |
1557 RADEON_RESET_CP))) {
Christian König069211e2012-05-02 15:11:20 +02001558 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001559 return false;
1560 }
1561 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001562 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001563 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001564}
1565
Alex Deucher4d756582012-09-27 15:08:35 -04001566/**
1567 * r600_dma_is_lockup - Check if the DMA engine is locked up
1568 *
1569 * @rdev: radeon_device pointer
1570 * @ring: radeon_ring structure holding ring information
1571 *
Alex Deucher123bc182013-01-24 11:37:19 -05001572 * Check if the async DMA engine is locked up.
Alex Deucher4d756582012-09-27 15:08:35 -04001573 * Returns true if the engine appears to be locked up, false if not.
1574 */
1575bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1576{
Alex Deucher123bc182013-01-24 11:37:19 -05001577 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04001578
Alex Deucher123bc182013-01-24 11:37:19 -05001579 if (!(reset_mask & RADEON_RESET_DMA)) {
Alex Deucher4d756582012-09-27 15:08:35 -04001580 radeon_ring_lockup_update(ring);
1581 return false;
1582 }
1583 /* force ring activities */
1584 radeon_ring_force_activity(rdev, ring);
1585 return radeon_ring_test_lockup(rdev, ring);
1586}
1587
Alex Deucher416a2bd2012-05-31 19:00:25 -04001588u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1589 u32 tiling_pipe_num,
1590 u32 max_rb_num,
1591 u32 total_max_rb_num,
1592 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001593{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001594 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001595 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001596 u32 data = 0, mask = 1 << (max_rb_num - 1);
1597 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001598
Alex Deucher416a2bd2012-05-31 19:00:25 -04001599 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001600 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1601 /* make sure at least one RB is available */
1602 if ((tmp & 0xff) != 0xff)
1603 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001604
Alex Deucher416a2bd2012-05-31 19:00:25 -04001605 rendering_pipe_num = 1 << tiling_pipe_num;
1606 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1607 BUG_ON(rendering_pipe_num < req_rb_num);
1608
1609 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1610 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1611
1612 if (rdev->family <= CHIP_RV740) {
1613 /* r6xx/r7xx */
1614 rb_num_width = 2;
1615 } else {
1616 /* eg+ */
1617 rb_num_width = 4;
1618 }
1619
1620 for (i = 0; i < max_rb_num; i++) {
1621 if (!(mask & disabled_rb_mask)) {
1622 for (j = 0; j < pipe_rb_ratio; j++) {
1623 data <<= rb_num_width;
1624 data |= max_rb_num - i - 1;
1625 }
1626 if (pipe_rb_remain) {
1627 data <<= rb_num_width;
1628 data |= max_rb_num - i - 1;
1629 pipe_rb_remain--;
1630 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001631 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001632 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001633 }
1634
Alex Deucher416a2bd2012-05-31 19:00:25 -04001635 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001636}
1637
1638int r600_count_pipe_bits(uint32_t val)
1639{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001640 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001641}
1642
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001643static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001644{
1645 u32 tiling_config;
1646 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001647 u32 cc_rb_backend_disable;
1648 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001649 u32 tmp;
1650 int i, j;
1651 u32 sq_config;
1652 u32 sq_gpr_resource_mgmt_1 = 0;
1653 u32 sq_gpr_resource_mgmt_2 = 0;
1654 u32 sq_thread_resource_mgmt = 0;
1655 u32 sq_stack_resource_mgmt_1 = 0;
1656 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001657 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001658
Alex Deucher416a2bd2012-05-31 19:00:25 -04001659 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001660 switch (rdev->family) {
1661 case CHIP_R600:
1662 rdev->config.r600.max_pipes = 4;
1663 rdev->config.r600.max_tile_pipes = 8;
1664 rdev->config.r600.max_simds = 4;
1665 rdev->config.r600.max_backends = 4;
1666 rdev->config.r600.max_gprs = 256;
1667 rdev->config.r600.max_threads = 192;
1668 rdev->config.r600.max_stack_entries = 256;
1669 rdev->config.r600.max_hw_contexts = 8;
1670 rdev->config.r600.max_gs_threads = 16;
1671 rdev->config.r600.sx_max_export_size = 128;
1672 rdev->config.r600.sx_max_export_pos_size = 16;
1673 rdev->config.r600.sx_max_export_smx_size = 128;
1674 rdev->config.r600.sq_num_cf_insts = 2;
1675 break;
1676 case CHIP_RV630:
1677 case CHIP_RV635:
1678 rdev->config.r600.max_pipes = 2;
1679 rdev->config.r600.max_tile_pipes = 2;
1680 rdev->config.r600.max_simds = 3;
1681 rdev->config.r600.max_backends = 1;
1682 rdev->config.r600.max_gprs = 128;
1683 rdev->config.r600.max_threads = 192;
1684 rdev->config.r600.max_stack_entries = 128;
1685 rdev->config.r600.max_hw_contexts = 8;
1686 rdev->config.r600.max_gs_threads = 4;
1687 rdev->config.r600.sx_max_export_size = 128;
1688 rdev->config.r600.sx_max_export_pos_size = 16;
1689 rdev->config.r600.sx_max_export_smx_size = 128;
1690 rdev->config.r600.sq_num_cf_insts = 2;
1691 break;
1692 case CHIP_RV610:
1693 case CHIP_RV620:
1694 case CHIP_RS780:
1695 case CHIP_RS880:
1696 rdev->config.r600.max_pipes = 1;
1697 rdev->config.r600.max_tile_pipes = 1;
1698 rdev->config.r600.max_simds = 2;
1699 rdev->config.r600.max_backends = 1;
1700 rdev->config.r600.max_gprs = 128;
1701 rdev->config.r600.max_threads = 192;
1702 rdev->config.r600.max_stack_entries = 128;
1703 rdev->config.r600.max_hw_contexts = 4;
1704 rdev->config.r600.max_gs_threads = 4;
1705 rdev->config.r600.sx_max_export_size = 128;
1706 rdev->config.r600.sx_max_export_pos_size = 16;
1707 rdev->config.r600.sx_max_export_smx_size = 128;
1708 rdev->config.r600.sq_num_cf_insts = 1;
1709 break;
1710 case CHIP_RV670:
1711 rdev->config.r600.max_pipes = 4;
1712 rdev->config.r600.max_tile_pipes = 4;
1713 rdev->config.r600.max_simds = 4;
1714 rdev->config.r600.max_backends = 4;
1715 rdev->config.r600.max_gprs = 192;
1716 rdev->config.r600.max_threads = 192;
1717 rdev->config.r600.max_stack_entries = 256;
1718 rdev->config.r600.max_hw_contexts = 8;
1719 rdev->config.r600.max_gs_threads = 16;
1720 rdev->config.r600.sx_max_export_size = 128;
1721 rdev->config.r600.sx_max_export_pos_size = 16;
1722 rdev->config.r600.sx_max_export_smx_size = 128;
1723 rdev->config.r600.sq_num_cf_insts = 2;
1724 break;
1725 default:
1726 break;
1727 }
1728
1729 /* Initialize HDP */
1730 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1731 WREG32((0x2c14 + j), 0x00000000);
1732 WREG32((0x2c18 + j), 0x00000000);
1733 WREG32((0x2c1c + j), 0x00000000);
1734 WREG32((0x2c20 + j), 0x00000000);
1735 WREG32((0x2c24 + j), 0x00000000);
1736 }
1737
1738 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1739
1740 /* Setup tiling */
1741 tiling_config = 0;
1742 ramcfg = RREG32(RAMCFG);
1743 switch (rdev->config.r600.max_tile_pipes) {
1744 case 1:
1745 tiling_config |= PIPE_TILING(0);
1746 break;
1747 case 2:
1748 tiling_config |= PIPE_TILING(1);
1749 break;
1750 case 4:
1751 tiling_config |= PIPE_TILING(2);
1752 break;
1753 case 8:
1754 tiling_config |= PIPE_TILING(3);
1755 break;
1756 default:
1757 break;
1758 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001759 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001760 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001761 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001762 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001763
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001764 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1765 if (tmp > 3) {
1766 tiling_config |= ROW_TILING(3);
1767 tiling_config |= SAMPLE_SPLIT(3);
1768 } else {
1769 tiling_config |= ROW_TILING(tmp);
1770 tiling_config |= SAMPLE_SPLIT(tmp);
1771 }
1772 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001773
1774 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001775 tmp = R6XX_MAX_BACKENDS -
1776 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1777 if (tmp < rdev->config.r600.max_backends) {
1778 rdev->config.r600.max_backends = tmp;
1779 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001780
Alex Deucher416a2bd2012-05-31 19:00:25 -04001781 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1782 tmp = R6XX_MAX_PIPES -
1783 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1784 if (tmp < rdev->config.r600.max_pipes) {
1785 rdev->config.r600.max_pipes = tmp;
1786 }
1787 tmp = R6XX_MAX_SIMDS -
1788 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1789 if (tmp < rdev->config.r600.max_simds) {
1790 rdev->config.r600.max_simds = tmp;
1791 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001792
Alex Deucher416a2bd2012-05-31 19:00:25 -04001793 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1794 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1795 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1796 R6XX_MAX_BACKENDS, disabled_rb_mask);
1797 tiling_config |= tmp << 16;
1798 rdev->config.r600.backend_map = tmp;
1799
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001800 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001801 WREG32(GB_TILING_CONFIG, tiling_config);
1802 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1803 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001804 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001805
Alex Deucherd03f5d52010-02-19 16:22:31 -05001806 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001807 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1808 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1809
1810 /* Setup some CP states */
1811 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1812 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1813
1814 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1815 SYNC_WALKER | SYNC_ALIGNER));
1816 /* Setup various GPU states */
1817 if (rdev->family == CHIP_RV670)
1818 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1819
1820 tmp = RREG32(SX_DEBUG_1);
1821 tmp |= SMX_EVENT_RELEASE;
1822 if ((rdev->family > CHIP_R600))
1823 tmp |= ENABLE_NEW_SMX_ADDRESS;
1824 WREG32(SX_DEBUG_1, tmp);
1825
1826 if (((rdev->family) == CHIP_R600) ||
1827 ((rdev->family) == CHIP_RV630) ||
1828 ((rdev->family) == CHIP_RV610) ||
1829 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001830 ((rdev->family) == CHIP_RS780) ||
1831 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001832 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1833 } else {
1834 WREG32(DB_DEBUG, 0);
1835 }
1836 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1837 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1838
1839 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1840 WREG32(VGT_NUM_INSTANCES, 0);
1841
1842 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1843 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1844
1845 tmp = RREG32(SQ_MS_FIFO_SIZES);
1846 if (((rdev->family) == CHIP_RV610) ||
1847 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001848 ((rdev->family) == CHIP_RS780) ||
1849 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001850 tmp = (CACHE_FIFO_SIZE(0xa) |
1851 FETCH_FIFO_HIWATER(0xa) |
1852 DONE_FIFO_HIWATER(0xe0) |
1853 ALU_UPDATE_FIFO_HIWATER(0x8));
1854 } else if (((rdev->family) == CHIP_R600) ||
1855 ((rdev->family) == CHIP_RV630)) {
1856 tmp &= ~DONE_FIFO_HIWATER(0xff);
1857 tmp |= DONE_FIFO_HIWATER(0x4);
1858 }
1859 WREG32(SQ_MS_FIFO_SIZES, tmp);
1860
1861 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1862 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1863 */
1864 sq_config = RREG32(SQ_CONFIG);
1865 sq_config &= ~(PS_PRIO(3) |
1866 VS_PRIO(3) |
1867 GS_PRIO(3) |
1868 ES_PRIO(3));
1869 sq_config |= (DX9_CONSTS |
1870 VC_ENABLE |
1871 PS_PRIO(0) |
1872 VS_PRIO(1) |
1873 GS_PRIO(2) |
1874 ES_PRIO(3));
1875
1876 if ((rdev->family) == CHIP_R600) {
1877 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1878 NUM_VS_GPRS(124) |
1879 NUM_CLAUSE_TEMP_GPRS(4));
1880 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1881 NUM_ES_GPRS(0));
1882 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1883 NUM_VS_THREADS(48) |
1884 NUM_GS_THREADS(4) |
1885 NUM_ES_THREADS(4));
1886 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1887 NUM_VS_STACK_ENTRIES(128));
1888 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1889 NUM_ES_STACK_ENTRIES(0));
1890 } else if (((rdev->family) == CHIP_RV610) ||
1891 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001892 ((rdev->family) == CHIP_RS780) ||
1893 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001894 /* no vertex cache */
1895 sq_config &= ~VC_ENABLE;
1896
1897 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1898 NUM_VS_GPRS(44) |
1899 NUM_CLAUSE_TEMP_GPRS(2));
1900 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1901 NUM_ES_GPRS(17));
1902 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1903 NUM_VS_THREADS(78) |
1904 NUM_GS_THREADS(4) |
1905 NUM_ES_THREADS(31));
1906 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1907 NUM_VS_STACK_ENTRIES(40));
1908 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1909 NUM_ES_STACK_ENTRIES(16));
1910 } else if (((rdev->family) == CHIP_RV630) ||
1911 ((rdev->family) == CHIP_RV635)) {
1912 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1913 NUM_VS_GPRS(44) |
1914 NUM_CLAUSE_TEMP_GPRS(2));
1915 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1916 NUM_ES_GPRS(18));
1917 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1918 NUM_VS_THREADS(78) |
1919 NUM_GS_THREADS(4) |
1920 NUM_ES_THREADS(31));
1921 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1922 NUM_VS_STACK_ENTRIES(40));
1923 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1924 NUM_ES_STACK_ENTRIES(16));
1925 } else if ((rdev->family) == CHIP_RV670) {
1926 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1927 NUM_VS_GPRS(44) |
1928 NUM_CLAUSE_TEMP_GPRS(2));
1929 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1930 NUM_ES_GPRS(17));
1931 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1932 NUM_VS_THREADS(78) |
1933 NUM_GS_THREADS(4) |
1934 NUM_ES_THREADS(31));
1935 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1936 NUM_VS_STACK_ENTRIES(64));
1937 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1938 NUM_ES_STACK_ENTRIES(64));
1939 }
1940
1941 WREG32(SQ_CONFIG, sq_config);
1942 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1943 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1944 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1945 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1946 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1947
1948 if (((rdev->family) == CHIP_RV610) ||
1949 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001950 ((rdev->family) == CHIP_RS780) ||
1951 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001952 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1953 } else {
1954 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1955 }
1956
1957 /* More default values. 2D/3D driver should adjust as needed */
1958 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1959 S1_X(0x4) | S1_Y(0xc)));
1960 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1961 S1_X(0x2) | S1_Y(0x2) |
1962 S2_X(0xa) | S2_Y(0x6) |
1963 S3_X(0x6) | S3_Y(0xa)));
1964 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1965 S1_X(0x4) | S1_Y(0xc) |
1966 S2_X(0x1) | S2_Y(0x6) |
1967 S3_X(0xa) | S3_Y(0xe)));
1968 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1969 S5_X(0x0) | S5_Y(0x0) |
1970 S6_X(0xb) | S6_Y(0x4) |
1971 S7_X(0x7) | S7_Y(0x8)));
1972
1973 WREG32(VGT_STRMOUT_EN, 0);
1974 tmp = rdev->config.r600.max_pipes * 16;
1975 switch (rdev->family) {
1976 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001977 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001978 case CHIP_RS780:
1979 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001980 tmp += 32;
1981 break;
1982 case CHIP_RV670:
1983 tmp += 128;
1984 break;
1985 default:
1986 break;
1987 }
1988 if (tmp > 256) {
1989 tmp = 256;
1990 }
1991 WREG32(VGT_ES_PER_GS, 128);
1992 WREG32(VGT_GS_PER_ES, tmp);
1993 WREG32(VGT_GS_PER_VS, 2);
1994 WREG32(VGT_GS_VERTEX_REUSE, 16);
1995
1996 /* more default values. 2D/3D driver should adjust as needed */
1997 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1998 WREG32(VGT_STRMOUT_EN, 0);
1999 WREG32(SX_MISC, 0);
2000 WREG32(PA_SC_MODE_CNTL, 0);
2001 WREG32(PA_SC_AA_CONFIG, 0);
2002 WREG32(PA_SC_LINE_STIPPLE, 0);
2003 WREG32(SPI_INPUT_Z, 0);
2004 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2005 WREG32(CB_COLOR7_FRAG, 0);
2006
2007 /* Clear render buffer base addresses */
2008 WREG32(CB_COLOR0_BASE, 0);
2009 WREG32(CB_COLOR1_BASE, 0);
2010 WREG32(CB_COLOR2_BASE, 0);
2011 WREG32(CB_COLOR3_BASE, 0);
2012 WREG32(CB_COLOR4_BASE, 0);
2013 WREG32(CB_COLOR5_BASE, 0);
2014 WREG32(CB_COLOR6_BASE, 0);
2015 WREG32(CB_COLOR7_BASE, 0);
2016 WREG32(CB_COLOR7_FRAG, 0);
2017
2018 switch (rdev->family) {
2019 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002020 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002021 case CHIP_RS780:
2022 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002023 tmp = TC_L2_SIZE(8);
2024 break;
2025 case CHIP_RV630:
2026 case CHIP_RV635:
2027 tmp = TC_L2_SIZE(4);
2028 break;
2029 case CHIP_R600:
2030 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2031 break;
2032 default:
2033 tmp = TC_L2_SIZE(0);
2034 break;
2035 }
2036 WREG32(TC_CNTL, tmp);
2037
2038 tmp = RREG32(HDP_HOST_PATH_CNTL);
2039 WREG32(HDP_HOST_PATH_CNTL, tmp);
2040
2041 tmp = RREG32(ARB_POP);
2042 tmp |= ENABLE_TC128;
2043 WREG32(ARB_POP, tmp);
2044
2045 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2046 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2047 NUM_CLIP_SEQ(3)));
2048 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02002049 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002050}
2051
2052
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002053/*
2054 * Indirect registers accessor
2055 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002056u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002057{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002058 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002059
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002060 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2061 (void)RREG32(PCIE_PORT_INDEX);
2062 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002063 return r;
2064}
2065
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002066void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002067{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002068 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2069 (void)RREG32(PCIE_PORT_INDEX);
2070 WREG32(PCIE_PORT_DATA, (v));
2071 (void)RREG32(PCIE_PORT_DATA);
2072}
2073
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002074/*
2075 * CP & Ring
2076 */
2077void r600_cp_stop(struct radeon_device *rdev)
2078{
Dave Airlie53595332011-03-14 09:47:24 +10002079 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002080 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002081 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04002082 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002083}
2084
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002085int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002086{
2087 struct platform_device *pdev;
2088 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002089 const char *rlc_chip_name;
2090 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002091 char fw_name[30];
2092 int err;
2093
2094 DRM_DEBUG("\n");
2095
2096 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
2097 err = IS_ERR(pdev);
2098 if (err) {
2099 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
2100 return -EINVAL;
2101 }
2102
2103 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002104 case CHIP_R600:
2105 chip_name = "R600";
2106 rlc_chip_name = "R600";
2107 break;
2108 case CHIP_RV610:
2109 chip_name = "RV610";
2110 rlc_chip_name = "R600";
2111 break;
2112 case CHIP_RV630:
2113 chip_name = "RV630";
2114 rlc_chip_name = "R600";
2115 break;
2116 case CHIP_RV620:
2117 chip_name = "RV620";
2118 rlc_chip_name = "R600";
2119 break;
2120 case CHIP_RV635:
2121 chip_name = "RV635";
2122 rlc_chip_name = "R600";
2123 break;
2124 case CHIP_RV670:
2125 chip_name = "RV670";
2126 rlc_chip_name = "R600";
2127 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002128 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002129 case CHIP_RS880:
2130 chip_name = "RS780";
2131 rlc_chip_name = "R600";
2132 break;
2133 case CHIP_RV770:
2134 chip_name = "RV770";
2135 rlc_chip_name = "R700";
2136 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002137 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002138 case CHIP_RV740:
2139 chip_name = "RV730";
2140 rlc_chip_name = "R700";
2141 break;
2142 case CHIP_RV710:
2143 chip_name = "RV710";
2144 rlc_chip_name = "R700";
2145 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002146 case CHIP_CEDAR:
2147 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002148 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04002149 break;
2150 case CHIP_REDWOOD:
2151 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002152 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04002153 break;
2154 case CHIP_JUNIPER:
2155 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002156 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04002157 break;
2158 case CHIP_CYPRESS:
2159 case CHIP_HEMLOCK:
2160 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002161 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002162 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002163 case CHIP_PALM:
2164 chip_name = "PALM";
2165 rlc_chip_name = "SUMO";
2166 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002167 case CHIP_SUMO:
2168 chip_name = "SUMO";
2169 rlc_chip_name = "SUMO";
2170 break;
2171 case CHIP_SUMO2:
2172 chip_name = "SUMO2";
2173 rlc_chip_name = "SUMO";
2174 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002175 default: BUG();
2176 }
2177
Alex Deucherfe251e22010-03-24 13:36:43 -04002178 if (rdev->family >= CHIP_CEDAR) {
2179 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2180 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002181 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002182 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002183 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2184 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002185 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002186 } else {
2187 pfp_req_size = PFP_UCODE_SIZE * 4;
2188 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002189 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002190 }
2191
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002192 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002193
2194 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2195 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2196 if (err)
2197 goto out;
2198 if (rdev->pfp_fw->size != pfp_req_size) {
2199 printk(KERN_ERR
2200 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2201 rdev->pfp_fw->size, fw_name);
2202 err = -EINVAL;
2203 goto out;
2204 }
2205
2206 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2207 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2208 if (err)
2209 goto out;
2210 if (rdev->me_fw->size != me_req_size) {
2211 printk(KERN_ERR
2212 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2213 rdev->me_fw->size, fw_name);
2214 err = -EINVAL;
2215 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002216
2217 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2218 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2219 if (err)
2220 goto out;
2221 if (rdev->rlc_fw->size != rlc_req_size) {
2222 printk(KERN_ERR
2223 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2224 rdev->rlc_fw->size, fw_name);
2225 err = -EINVAL;
2226 }
2227
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002228out:
2229 platform_device_unregister(pdev);
2230
2231 if (err) {
2232 if (err != -EINVAL)
2233 printk(KERN_ERR
2234 "r600_cp: Failed to load firmware \"%s\"\n",
2235 fw_name);
2236 release_firmware(rdev->pfp_fw);
2237 rdev->pfp_fw = NULL;
2238 release_firmware(rdev->me_fw);
2239 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002240 release_firmware(rdev->rlc_fw);
2241 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002242 }
2243 return err;
2244}
2245
2246static int r600_cp_load_microcode(struct radeon_device *rdev)
2247{
2248 const __be32 *fw_data;
2249 int i;
2250
2251 if (!rdev->me_fw || !rdev->pfp_fw)
2252 return -EINVAL;
2253
2254 r600_cp_stop(rdev);
2255
Cédric Cano4eace7f2011-02-11 19:45:38 -05002256 WREG32(CP_RB_CNTL,
2257#ifdef __BIG_ENDIAN
2258 BUF_SWAP_32BIT |
2259#endif
2260 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002261
2262 /* Reset cp */
2263 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2264 RREG32(GRBM_SOFT_RESET);
2265 mdelay(15);
2266 WREG32(GRBM_SOFT_RESET, 0);
2267
2268 WREG32(CP_ME_RAM_WADDR, 0);
2269
2270 fw_data = (const __be32 *)rdev->me_fw->data;
2271 WREG32(CP_ME_RAM_WADDR, 0);
2272 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2273 WREG32(CP_ME_RAM_DATA,
2274 be32_to_cpup(fw_data++));
2275
2276 fw_data = (const __be32 *)rdev->pfp_fw->data;
2277 WREG32(CP_PFP_UCODE_ADDR, 0);
2278 for (i = 0; i < PFP_UCODE_SIZE; i++)
2279 WREG32(CP_PFP_UCODE_DATA,
2280 be32_to_cpup(fw_data++));
2281
2282 WREG32(CP_PFP_UCODE_ADDR, 0);
2283 WREG32(CP_ME_RAM_WADDR, 0);
2284 WREG32(CP_ME_RAM_RADDR, 0);
2285 return 0;
2286}
2287
2288int r600_cp_start(struct radeon_device *rdev)
2289{
Christian Könige32eb502011-10-23 12:56:27 +02002290 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002291 int r;
2292 uint32_t cp_me;
2293
Christian Könige32eb502011-10-23 12:56:27 +02002294 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002295 if (r) {
2296 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2297 return r;
2298 }
Christian Könige32eb502011-10-23 12:56:27 +02002299 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2300 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002301 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002302 radeon_ring_write(ring, 0x0);
2303 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002304 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002305 radeon_ring_write(ring, 0x3);
2306 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002307 }
Christian Könige32eb502011-10-23 12:56:27 +02002308 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2309 radeon_ring_write(ring, 0);
2310 radeon_ring_write(ring, 0);
2311 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002312
2313 cp_me = 0xff;
2314 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2315 return 0;
2316}
2317
2318int r600_cp_resume(struct radeon_device *rdev)
2319{
Christian Könige32eb502011-10-23 12:56:27 +02002320 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002321 u32 tmp;
2322 u32 rb_bufsz;
2323 int r;
2324
2325 /* Reset cp */
2326 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2327 RREG32(GRBM_SOFT_RESET);
2328 mdelay(15);
2329 WREG32(GRBM_SOFT_RESET, 0);
2330
2331 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002332 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002333 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002334#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002335 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002336#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002337 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002338 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002339
2340 /* Set the write pointer delay */
2341 WREG32(CP_RB_WPTR_DELAY, 0);
2342
2343 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002344 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2345 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002346 ring->wptr = 0;
2347 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002348
2349 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002350 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002351 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002352 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2353 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2354
2355 if (rdev->wb.enabled)
2356 WREG32(SCRATCH_UMSK, 0xff);
2357 else {
2358 tmp |= RB_NO_UPDATE;
2359 WREG32(SCRATCH_UMSK, 0);
2360 }
2361
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002362 mdelay(1);
2363 WREG32(CP_RB_CNTL, tmp);
2364
Christian Könige32eb502011-10-23 12:56:27 +02002365 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002366 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2367
Christian Könige32eb502011-10-23 12:56:27 +02002368 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002369
2370 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002371 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002372 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002373 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002374 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002375 return r;
2376 }
2377 return 0;
2378}
2379
Christian Könige32eb502011-10-23 12:56:27 +02002380void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002381{
2382 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002383 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002384
2385 /* Align ring size */
2386 rb_bufsz = drm_order(ring_size / 8);
2387 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002388 ring->ring_size = ring_size;
2389 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002390
Alex Deucher89d35802012-07-17 14:02:31 -04002391 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2392 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2393 if (r) {
2394 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2395 ring->rptr_save_reg = 0;
2396 }
Christian König45df6802012-07-06 16:22:55 +02002397 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002398}
2399
Jerome Glisse655efd32010-02-02 11:51:45 +01002400void r600_cp_fini(struct radeon_device *rdev)
2401{
Christian König45df6802012-07-06 16:22:55 +02002402 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002403 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002404 radeon_ring_fini(rdev, ring);
2405 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002406}
2407
Alex Deucher4d756582012-09-27 15:08:35 -04002408/*
2409 * DMA
2410 * Starting with R600, the GPU has an asynchronous
2411 * DMA engine. The programming model is very similar
2412 * to the 3D engine (ring buffer, IBs, etc.), but the
2413 * DMA controller has it's own packet format that is
2414 * different form the PM4 format used by the 3D engine.
2415 * It supports copying data, writing embedded data,
2416 * solid fills, and a number of other things. It also
2417 * has support for tiling/detiling of buffers.
2418 */
2419/**
2420 * r600_dma_stop - stop the async dma engine
2421 *
2422 * @rdev: radeon_device pointer
2423 *
2424 * Stop the async dma engine (r6xx-evergreen).
2425 */
2426void r600_dma_stop(struct radeon_device *rdev)
2427{
2428 u32 rb_cntl = RREG32(DMA_RB_CNTL);
2429
2430 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2431
2432 rb_cntl &= ~DMA_RB_ENABLE;
2433 WREG32(DMA_RB_CNTL, rb_cntl);
2434
2435 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
2436}
2437
2438/**
2439 * r600_dma_resume - setup and start the async dma engine
2440 *
2441 * @rdev: radeon_device pointer
2442 *
2443 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
2444 * Returns 0 for success, error for failure.
2445 */
2446int r600_dma_resume(struct radeon_device *rdev)
2447{
2448 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002449 u32 rb_cntl, dma_cntl, ib_cntl;
Alex Deucher4d756582012-09-27 15:08:35 -04002450 u32 rb_bufsz;
2451 int r;
2452
2453 /* Reset dma */
2454 if (rdev->family >= CHIP_RV770)
2455 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
2456 else
2457 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
2458 RREG32(SRBM_SOFT_RESET);
2459 udelay(50);
2460 WREG32(SRBM_SOFT_RESET, 0);
2461
2462 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
2463 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
2464
2465 /* Set ring buffer size in dwords */
2466 rb_bufsz = drm_order(ring->ring_size / 4);
2467 rb_cntl = rb_bufsz << 1;
2468#ifdef __BIG_ENDIAN
2469 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
2470#endif
2471 WREG32(DMA_RB_CNTL, rb_cntl);
2472
2473 /* Initialize the ring buffer's read and write pointers */
2474 WREG32(DMA_RB_RPTR, 0);
2475 WREG32(DMA_RB_WPTR, 0);
2476
2477 /* set the wb address whether it's enabled or not */
2478 WREG32(DMA_RB_RPTR_ADDR_HI,
2479 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
2480 WREG32(DMA_RB_RPTR_ADDR_LO,
2481 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
2482
2483 if (rdev->wb.enabled)
2484 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
2485
2486 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
2487
2488 /* enable DMA IBs */
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002489 ib_cntl = DMA_IB_ENABLE;
2490#ifdef __BIG_ENDIAN
2491 ib_cntl |= DMA_IB_SWAP_ENABLE;
2492#endif
2493 WREG32(DMA_IB_CNTL, ib_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04002494
2495 dma_cntl = RREG32(DMA_CNTL);
2496 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
2497 WREG32(DMA_CNTL, dma_cntl);
2498
2499 if (rdev->family >= CHIP_RV770)
2500 WREG32(DMA_MODE, 1);
2501
2502 ring->wptr = 0;
2503 WREG32(DMA_RB_WPTR, ring->wptr << 2);
2504
2505 ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
2506
2507 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
2508
2509 ring->ready = true;
2510
2511 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
2512 if (r) {
2513 ring->ready = false;
2514 return r;
2515 }
2516
2517 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2518
2519 return 0;
2520}
2521
2522/**
2523 * r600_dma_fini - tear down the async dma engine
2524 *
2525 * @rdev: radeon_device pointer
2526 *
2527 * Stop the async dma engine and free the ring (r6xx-evergreen).
2528 */
2529void r600_dma_fini(struct radeon_device *rdev)
2530{
2531 r600_dma_stop(rdev);
2532 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2533}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002534
2535/*
2536 * GPU scratch registers helpers function.
2537 */
2538void r600_scratch_init(struct radeon_device *rdev)
2539{
2540 int i;
2541
2542 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002543 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002544 for (i = 0; i < rdev->scratch.num_reg; i++) {
2545 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002546 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002547 }
2548}
2549
Christian Könige32eb502011-10-23 12:56:27 +02002550int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002551{
2552 uint32_t scratch;
2553 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002554 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002555 int r;
2556
2557 r = radeon_scratch_get(rdev, &scratch);
2558 if (r) {
2559 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2560 return r;
2561 }
2562 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002563 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002564 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002565 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002566 radeon_scratch_free(rdev, scratch);
2567 return r;
2568 }
Christian Könige32eb502011-10-23 12:56:27 +02002569 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2570 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2571 radeon_ring_write(ring, 0xDEADBEEF);
2572 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002573 for (i = 0; i < rdev->usec_timeout; i++) {
2574 tmp = RREG32(scratch);
2575 if (tmp == 0xDEADBEEF)
2576 break;
2577 DRM_UDELAY(1);
2578 }
2579 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002580 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002581 } else {
Christian Königbf852792011-10-13 13:19:22 +02002582 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002583 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002584 r = -EINVAL;
2585 }
2586 radeon_scratch_free(rdev, scratch);
2587 return r;
2588}
2589
Alex Deucher4d756582012-09-27 15:08:35 -04002590/**
2591 * r600_dma_ring_test - simple async dma engine test
2592 *
2593 * @rdev: radeon_device pointer
2594 * @ring: radeon_ring structure holding ring information
2595 *
2596 * Test the DMA engine by writing using it to write an
2597 * value to memory. (r6xx-SI).
2598 * Returns 0 for success, error for failure.
2599 */
2600int r600_dma_ring_test(struct radeon_device *rdev,
2601 struct radeon_ring *ring)
2602{
2603 unsigned i;
2604 int r;
2605 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2606 u32 tmp;
2607
2608 if (!ptr) {
2609 DRM_ERROR("invalid vram scratch pointer\n");
2610 return -EINVAL;
2611 }
2612
2613 tmp = 0xCAFEDEAD;
2614 writel(tmp, ptr);
2615
2616 r = radeon_ring_lock(rdev, ring, 4);
2617 if (r) {
2618 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2619 return r;
2620 }
2621 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
2622 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2623 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
2624 radeon_ring_write(ring, 0xDEADBEEF);
2625 radeon_ring_unlock_commit(rdev, ring);
2626
2627 for (i = 0; i < rdev->usec_timeout; i++) {
2628 tmp = readl(ptr);
2629 if (tmp == 0xDEADBEEF)
2630 break;
2631 DRM_UDELAY(1);
2632 }
2633
2634 if (i < rdev->usec_timeout) {
2635 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2636 } else {
2637 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2638 ring->idx, tmp);
2639 r = -EINVAL;
2640 }
2641 return r;
2642}
2643
2644/*
2645 * CP fences/semaphores
2646 */
2647
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002648void r600_fence_ring_emit(struct radeon_device *rdev,
2649 struct radeon_fence *fence)
2650{
Christian Könige32eb502011-10-23 12:56:27 +02002651 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002652
Alex Deucherd0f8a852010-09-04 05:04:34 -04002653 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002654 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002655 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002656 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2657 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2658 PACKET3_VC_ACTION_ENA |
2659 PACKET3_SH_ACTION_ENA);
2660 radeon_ring_write(ring, 0xFFFFFFFF);
2661 radeon_ring_write(ring, 0);
2662 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002663 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002664 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2665 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2666 radeon_ring_write(ring, addr & 0xffffffff);
2667 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2668 radeon_ring_write(ring, fence->seq);
2669 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002670 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002671 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002672 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2673 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2674 PACKET3_VC_ACTION_ENA |
2675 PACKET3_SH_ACTION_ENA);
2676 radeon_ring_write(ring, 0xFFFFFFFF);
2677 radeon_ring_write(ring, 0);
2678 radeon_ring_write(ring, 10); /* poll interval */
2679 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2680 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002681 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002682 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2683 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2684 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002685 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002686 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2687 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2688 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002689 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002690 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2691 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002692 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002693}
2694
Christian König15d33322011-09-15 19:02:22 +02002695void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002696 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002697 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002698 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002699{
2700 uint64_t addr = semaphore->gpu_addr;
2701 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2702
Christian König0be70432012-03-07 11:28:57 +01002703 if (rdev->family < CHIP_CAYMAN)
2704 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2705
Christian Könige32eb502011-10-23 12:56:27 +02002706 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2707 radeon_ring_write(ring, addr & 0xffffffff);
2708 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02002709}
2710
Alex Deucher4d756582012-09-27 15:08:35 -04002711/*
2712 * DMA fences/semaphores
2713 */
2714
2715/**
2716 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
2717 *
2718 * @rdev: radeon_device pointer
2719 * @fence: radeon fence object
2720 *
2721 * Add a DMA fence packet to the ring to write
2722 * the fence seq number and DMA trap packet to generate
2723 * an interrupt if needed (r6xx-r7xx).
2724 */
2725void r600_dma_fence_ring_emit(struct radeon_device *rdev,
2726 struct radeon_fence *fence)
2727{
2728 struct radeon_ring *ring = &rdev->ring[fence->ring];
2729 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse86a18812012-12-12 16:43:15 -05002730
Alex Deucher4d756582012-09-27 15:08:35 -04002731 /* write the fence */
2732 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
2733 radeon_ring_write(ring, addr & 0xfffffffc);
2734 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
Jerome Glisse86a18812012-12-12 16:43:15 -05002735 radeon_ring_write(ring, lower_32_bits(fence->seq));
Alex Deucher4d756582012-09-27 15:08:35 -04002736 /* generate an interrupt */
2737 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
2738}
2739
2740/**
2741 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
2742 *
2743 * @rdev: radeon_device pointer
2744 * @ring: radeon_ring structure holding ring information
2745 * @semaphore: radeon semaphore object
2746 * @emit_wait: wait or signal semaphore
2747 *
2748 * Add a DMA semaphore packet to the ring wait on or signal
2749 * other rings (r6xx-SI).
2750 */
2751void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
2752 struct radeon_ring *ring,
2753 struct radeon_semaphore *semaphore,
2754 bool emit_wait)
2755{
2756 u64 addr = semaphore->gpu_addr;
2757 u32 s = emit_wait ? 0 : 1;
2758
2759 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
2760 radeon_ring_write(ring, addr & 0xfffffffc);
2761 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
2762}
2763
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002764int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04002765 uint64_t src_offset,
2766 uint64_t dst_offset,
2767 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02002768 struct radeon_fence **fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002769{
Christian König220907d2012-05-10 16:46:43 +02002770 struct radeon_semaphore *sem = NULL;
Christian Königf2377502012-05-09 15:35:01 +02002771 struct radeon_sa_bo *vb = NULL;
Jerome Glisseff82f052010-01-22 15:19:00 +01002772 int r;
2773
Christian König220907d2012-05-10 16:46:43 +02002774 r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
Jerome Glisseff82f052010-01-22 15:19:00 +01002775 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01002776 return r;
2777 }
Christian Königf2377502012-05-09 15:35:01 +02002778 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
Christian König220907d2012-05-10 16:46:43 +02002779 r600_blit_done_copy(rdev, fence, vb, sem);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002780 return 0;
2781}
2782
Alex Deucher4d756582012-09-27 15:08:35 -04002783/**
2784 * r600_copy_dma - copy pages using the DMA engine
2785 *
2786 * @rdev: radeon_device pointer
2787 * @src_offset: src GPU address
2788 * @dst_offset: dst GPU address
2789 * @num_gpu_pages: number of GPU pages to xfer
2790 * @fence: radeon fence object
2791 *
Alex Deucher43fb7782013-01-04 09:24:18 -05002792 * Copy GPU paging using the DMA engine (r6xx).
Alex Deucher4d756582012-09-27 15:08:35 -04002793 * Used by the radeon ttm implementation to move pages if
2794 * registered as the asic copy callback.
2795 */
2796int r600_copy_dma(struct radeon_device *rdev,
2797 uint64_t src_offset, uint64_t dst_offset,
2798 unsigned num_gpu_pages,
2799 struct radeon_fence **fence)
2800{
2801 struct radeon_semaphore *sem = NULL;
2802 int ring_index = rdev->asic->copy.dma_ring_index;
2803 struct radeon_ring *ring = &rdev->ring[ring_index];
2804 u32 size_in_dw, cur_size_in_dw;
2805 int i, num_loops;
2806 int r = 0;
2807
2808 r = radeon_semaphore_create(rdev, &sem);
2809 if (r) {
2810 DRM_ERROR("radeon: moving bo (%d).\n", r);
2811 return r;
2812 }
2813
2814 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
Alex Deucher43fb7782013-01-04 09:24:18 -05002815 num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
2816 r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
Alex Deucher4d756582012-09-27 15:08:35 -04002817 if (r) {
2818 DRM_ERROR("radeon: moving bo (%d).\n", r);
2819 radeon_semaphore_free(rdev, &sem, NULL);
2820 return r;
2821 }
2822
2823 if (radeon_fence_need_sync(*fence, ring->idx)) {
2824 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
2825 ring->idx);
2826 radeon_fence_note_sync(*fence, ring->idx);
2827 } else {
2828 radeon_semaphore_free(rdev, &sem, NULL);
2829 }
2830
2831 for (i = 0; i < num_loops; i++) {
2832 cur_size_in_dw = size_in_dw;
Alex Deucher909d9eb2013-01-02 18:30:21 -05002833 if (cur_size_in_dw > 0xFFFE)
2834 cur_size_in_dw = 0xFFFE;
Alex Deucher4d756582012-09-27 15:08:35 -04002835 size_in_dw -= cur_size_in_dw;
2836 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
2837 radeon_ring_write(ring, dst_offset & 0xfffffffc);
2838 radeon_ring_write(ring, src_offset & 0xfffffffc);
Alex Deucher43fb7782013-01-04 09:24:18 -05002839 radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
2840 (upper_32_bits(src_offset) & 0xff)));
Alex Deucher4d756582012-09-27 15:08:35 -04002841 src_offset += cur_size_in_dw * 4;
2842 dst_offset += cur_size_in_dw * 4;
2843 }
2844
2845 r = radeon_fence_emit(rdev, fence, ring->idx);
2846 if (r) {
2847 radeon_ring_unlock_undo(rdev, ring);
2848 return r;
2849 }
2850
2851 radeon_ring_unlock_commit(rdev, ring);
2852 radeon_semaphore_free(rdev, &sem, *fence);
2853
2854 return r;
2855}
2856
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002857int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2858 uint32_t tiling_flags, uint32_t pitch,
2859 uint32_t offset, uint32_t obj_size)
2860{
2861 /* FIXME: implement */
2862 return 0;
2863}
2864
2865void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2866{
2867 /* FIXME: implement */
2868}
2869
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002870static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002871{
Alex Deucher4d756582012-09-27 15:08:35 -04002872 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002873 int r;
2874
Alex Deucher9e46a482011-01-06 18:49:35 -05002875 /* enable pcie gen2 link */
2876 r600_pcie_gen2_enable(rdev);
2877
Alex Deucher779720a2009-12-09 19:31:44 -05002878 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2879 r = r600_init_microcode(rdev);
2880 if (r) {
2881 DRM_ERROR("Failed to load firmware!\n");
2882 return r;
2883 }
2884 }
2885
Alex Deucher16cdf042011-10-28 10:30:02 -04002886 r = r600_vram_scratch_init(rdev);
2887 if (r)
2888 return r;
2889
Jerome Glissea3c19452009-10-01 18:02:13 +02002890 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002891 if (rdev->flags & RADEON_IS_AGP) {
2892 r600_agp_enable(rdev);
2893 } else {
2894 r = r600_pcie_gart_enable(rdev);
2895 if (r)
2896 return r;
2897 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002898 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002899 r = r600_blit_init(rdev);
2900 if (r) {
2901 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05002902 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01002903 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2904 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002905
Alex Deucher724c80e2010-08-27 18:25:25 -04002906 /* allocate wb buffer */
2907 r = radeon_wb_init(rdev);
2908 if (r)
2909 return r;
2910
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002911 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2912 if (r) {
2913 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2914 return r;
2915 }
2916
Alex Deucher4d756582012-09-27 15:08:35 -04002917 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2918 if (r) {
2919 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2920 return r;
2921 }
2922
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002923 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002924 r = r600_irq_init(rdev);
2925 if (r) {
2926 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2927 radeon_irq_kms_fini(rdev);
2928 return r;
2929 }
2930 r600_irq_set(rdev);
2931
Alex Deucher4d756582012-09-27 15:08:35 -04002932 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02002933 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002934 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
2935 0, 0xfffff, RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002936 if (r)
2937 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04002938
2939 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2940 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
2941 DMA_RB_RPTR, DMA_RB_WPTR,
2942 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
2943 if (r)
2944 return r;
2945
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002946 r = r600_cp_load_microcode(rdev);
2947 if (r)
2948 return r;
2949 r = r600_cp_resume(rdev);
2950 if (r)
2951 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002952
Alex Deucher4d756582012-09-27 15:08:35 -04002953 r = r600_dma_resume(rdev);
2954 if (r)
2955 return r;
2956
Christian König2898c342012-07-05 11:55:34 +02002957 r = radeon_ib_pool_init(rdev);
2958 if (r) {
2959 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002960 return r;
Christian König2898c342012-07-05 11:55:34 +02002961 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002962
Alex Deucherd4e30ef2012-06-04 17:18:51 -04002963 r = r600_audio_init(rdev);
2964 if (r) {
2965 DRM_ERROR("radeon: audio init failed\n");
2966 return r;
2967 }
2968
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002969 return 0;
2970}
2971
Dave Airlie28d52042009-09-21 14:33:58 +10002972void r600_vga_set_state(struct radeon_device *rdev, bool state)
2973{
2974 uint32_t temp;
2975
2976 temp = RREG32(CONFIG_CNTL);
2977 if (state == false) {
2978 temp &= ~(1<<0);
2979 temp |= (1<<1);
2980 } else {
2981 temp &= ~(1<<1);
2982 }
2983 WREG32(CONFIG_CNTL, temp);
2984}
2985
Dave Airliefc30b8e2009-09-18 15:19:37 +10002986int r600_resume(struct radeon_device *rdev)
2987{
2988 int r;
2989
Jerome Glisse1a029b72009-10-06 19:04:30 +02002990 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2991 * posting will perform necessary task to bring back GPU into good
2992 * shape.
2993 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002994 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002995 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002996
Jerome Glisseb15ba512011-11-15 11:48:34 -05002997 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002998 r = r600_startup(rdev);
2999 if (r) {
3000 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003001 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003002 return r;
3003 }
3004
Dave Airliefc30b8e2009-09-18 15:19:37 +10003005 return r;
3006}
3007
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003008int r600_suspend(struct radeon_device *rdev)
3009{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01003010 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003011 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003012 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003013 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003014 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003015 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04003016
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003017 return 0;
3018}
3019
3020/* Plan is to move initialization in that function and use
3021 * helper function so that radeon_device_init pretty much
3022 * do nothing more than calling asic specific function. This
3023 * should also allow to remove a bunch of callback function
3024 * like vram_info.
3025 */
3026int r600_init(struct radeon_device *rdev)
3027{
3028 int r;
3029
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003030 if (r600_debugfs_mc_info_init(rdev)) {
3031 DRM_ERROR("Failed to register debugfs file for mc !\n");
3032 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003033 /* Read BIOS */
3034 if (!radeon_get_bios(rdev)) {
3035 if (ASIC_IS_AVIVO(rdev))
3036 return -EINVAL;
3037 }
3038 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003039 if (!rdev->is_atom_bios) {
3040 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003041 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02003042 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003043 r = radeon_atombios_init(rdev);
3044 if (r)
3045 return r;
3046 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003047 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10003048 if (!rdev->bios) {
3049 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3050 return -EINVAL;
3051 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003052 DRM_INFO("GPU not posted. posting now...\n");
3053 atom_asic_init(rdev->mode_info.atom_context);
3054 }
3055 /* Initialize scratch registers */
3056 r600_scratch_init(rdev);
3057 /* Initialize surface registers */
3058 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01003059 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02003060 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003061 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003062 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003063 if (r)
3064 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01003065 if (rdev->flags & RADEON_IS_AGP) {
3066 r = radeon_agp_init(rdev);
3067 if (r)
3068 radeon_agp_disable(rdev);
3069 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003070 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02003071 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003072 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003073 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01003074 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003075 if (r)
3076 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003077
3078 r = radeon_irq_kms_init(rdev);
3079 if (r)
3080 return r;
3081
Christian Könige32eb502011-10-23 12:56:27 +02003082 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3083 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003084
Alex Deucher4d756582012-09-27 15:08:35 -04003085 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
3086 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
3087
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003088 rdev->ih.ring_obj = NULL;
3089 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003090
Jerome Glisse4aac0472009-09-14 18:29:49 +02003091 r = r600_pcie_gart_init(rdev);
3092 if (r)
3093 return r;
3094
Alex Deucher779720a2009-12-09 19:31:44 -05003095 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003096 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003097 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01003098 dev_err(rdev->dev, "disabling GPU acceleration\n");
3099 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003100 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003101 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003102 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003103 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003104 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02003105 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02003106 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003107 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003108
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003109 return 0;
3110}
3111
3112void r600_fini(struct radeon_device *rdev)
3113{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003114 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003115 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003116 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003117 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003118 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003119 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003120 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003121 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003122 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003123 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003124 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003125 radeon_gem_fini(rdev);
3126 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003127 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02003128 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003129 kfree(rdev->bios);
3130 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003131}
3132
3133
3134/*
3135 * CS stuff
3136 */
3137void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3138{
Christian König876dc9f2012-05-08 14:24:01 +02003139 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04003140 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02003141
Christian König45df6802012-07-06 16:22:55 +02003142 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003143 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003144 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3145 radeon_ring_write(ring, ((ring->rptr_save_reg -
3146 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3147 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003148 } else if (rdev->wb.enabled) {
3149 next_rptr = ring->wptr + 5 + 4;
3150 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3151 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3152 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3153 radeon_ring_write(ring, next_rptr);
3154 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003155 }
3156
Christian Könige32eb502011-10-23 12:56:27 +02003157 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3158 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05003159#ifdef __BIG_ENDIAN
3160 (2 << 0) |
3161#endif
3162 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003163 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3164 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003165}
3166
Alex Deucherf7128122012-02-23 17:53:45 -05003167int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003168{
Jerome Glissef2e39222012-05-09 15:35:02 +02003169 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003170 uint32_t scratch;
3171 uint32_t tmp = 0;
3172 unsigned i;
3173 int r;
3174
3175 r = radeon_scratch_get(rdev, &scratch);
3176 if (r) {
3177 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3178 return r;
3179 }
3180 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003181 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003182 if (r) {
3183 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003184 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003185 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003186 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3187 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3188 ib.ptr[2] = 0xDEADBEEF;
3189 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003190 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003191 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003192 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003193 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003194 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003195 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003196 if (r) {
3197 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003198 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003199 }
3200 for (i = 0; i < rdev->usec_timeout; i++) {
3201 tmp = RREG32(scratch);
3202 if (tmp == 0xDEADBEEF)
3203 break;
3204 DRM_UDELAY(1);
3205 }
3206 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003207 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003208 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003209 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003210 scratch, tmp);
3211 r = -EINVAL;
3212 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003213free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003214 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003215free_scratch:
3216 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003217 return r;
3218}
3219
Alex Deucher4d756582012-09-27 15:08:35 -04003220/**
3221 * r600_dma_ib_test - test an IB on the DMA engine
3222 *
3223 * @rdev: radeon_device pointer
3224 * @ring: radeon_ring structure holding ring information
3225 *
3226 * Test a simple IB in the DMA ring (r6xx-SI).
3227 * Returns 0 on success, error on failure.
3228 */
3229int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3230{
3231 struct radeon_ib ib;
3232 unsigned i;
3233 int r;
3234 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
3235 u32 tmp = 0;
3236
3237 if (!ptr) {
3238 DRM_ERROR("invalid vram scratch pointer\n");
3239 return -EINVAL;
3240 }
3241
3242 tmp = 0xCAFEDEAD;
3243 writel(tmp, ptr);
3244
3245 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3246 if (r) {
3247 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3248 return r;
3249 }
3250
3251 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
3252 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
3253 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
3254 ib.ptr[3] = 0xDEADBEEF;
3255 ib.length_dw = 4;
3256
3257 r = radeon_ib_schedule(rdev, &ib, NULL);
3258 if (r) {
3259 radeon_ib_free(rdev, &ib);
3260 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3261 return r;
3262 }
3263 r = radeon_fence_wait(ib.fence, false);
3264 if (r) {
3265 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3266 return r;
3267 }
3268 for (i = 0; i < rdev->usec_timeout; i++) {
3269 tmp = readl(ptr);
3270 if (tmp == 0xDEADBEEF)
3271 break;
3272 DRM_UDELAY(1);
3273 }
3274 if (i < rdev->usec_timeout) {
3275 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3276 } else {
3277 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
3278 r = -EINVAL;
3279 }
3280 radeon_ib_free(rdev, &ib);
3281 return r;
3282}
3283
3284/**
3285 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
3286 *
3287 * @rdev: radeon_device pointer
3288 * @ib: IB object to schedule
3289 *
3290 * Schedule an IB in the DMA ring (r6xx-r7xx).
3291 */
3292void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3293{
3294 struct radeon_ring *ring = &rdev->ring[ib->ring];
3295
3296 if (rdev->wb.enabled) {
3297 u32 next_rptr = ring->wptr + 4;
3298 while ((next_rptr & 7) != 5)
3299 next_rptr++;
3300 next_rptr += 3;
3301 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
3302 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3303 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
3304 radeon_ring_write(ring, next_rptr);
3305 }
3306
3307 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
3308 * Pad as necessary with NOPs.
3309 */
3310 while ((ring->wptr & 7) != 5)
3311 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3312 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
3313 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
3314 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
3315
3316}
3317
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003318/*
3319 * Interrupts
3320 *
3321 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3322 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3323 * writing to the ring and the GPU consuming, the GPU writes to the ring
3324 * and host consumes. As the host irq handler processes interrupts, it
3325 * increments the rptr. When the rptr catches up with the wptr, all the
3326 * current interrupts have been processed.
3327 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003328
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003329void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3330{
3331 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003332
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003333 /* Align ring size */
3334 rb_bufsz = drm_order(ring_size / 4);
3335 ring_size = (1 << rb_bufsz) * 4;
3336 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003337 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3338 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003339}
3340
Alex Deucher25a857f2012-03-20 17:18:22 -04003341int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003342{
3343 int r;
3344
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003345 /* Allocate ring buffer */
3346 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003347 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003348 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003349 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003350 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003351 if (r) {
3352 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3353 return r;
3354 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003355 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3356 if (unlikely(r != 0))
3357 return r;
3358 r = radeon_bo_pin(rdev->ih.ring_obj,
3359 RADEON_GEM_DOMAIN_GTT,
3360 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003361 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003362 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003363 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3364 return r;
3365 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003366 r = radeon_bo_kmap(rdev->ih.ring_obj,
3367 (void **)&rdev->ih.ring);
3368 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003369 if (r) {
3370 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3371 return r;
3372 }
3373 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003374 return 0;
3375}
3376
Alex Deucher25a857f2012-03-20 17:18:22 -04003377void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003378{
Jerome Glisse4c788672009-11-20 14:29:23 +01003379 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003380 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003381 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3382 if (likely(r == 0)) {
3383 radeon_bo_kunmap(rdev->ih.ring_obj);
3384 radeon_bo_unpin(rdev->ih.ring_obj);
3385 radeon_bo_unreserve(rdev->ih.ring_obj);
3386 }
3387 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003388 rdev->ih.ring = NULL;
3389 rdev->ih.ring_obj = NULL;
3390 }
3391}
3392
Alex Deucher45f9a392010-03-24 13:55:51 -04003393void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003394{
3395
Alex Deucher45f9a392010-03-24 13:55:51 -04003396 if ((rdev->family >= CHIP_RV770) &&
3397 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003398 /* r7xx asics need to soft reset RLC before halting */
3399 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3400 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003401 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003402 WREG32(SRBM_SOFT_RESET, 0);
3403 RREG32(SRBM_SOFT_RESET);
3404 }
3405
3406 WREG32(RLC_CNTL, 0);
3407}
3408
3409static void r600_rlc_start(struct radeon_device *rdev)
3410{
3411 WREG32(RLC_CNTL, RLC_ENABLE);
3412}
3413
3414static int r600_rlc_init(struct radeon_device *rdev)
3415{
3416 u32 i;
3417 const __be32 *fw_data;
3418
3419 if (!rdev->rlc_fw)
3420 return -EINVAL;
3421
3422 r600_rlc_stop(rdev);
3423
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003424 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003425
3426 if (rdev->family == CHIP_ARUBA) {
3427 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
3428 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
3429 }
3430 if (rdev->family <= CHIP_CAYMAN) {
3431 WREG32(RLC_HB_BASE, 0);
3432 WREG32(RLC_HB_RPTR, 0);
3433 WREG32(RLC_HB_WPTR, 0);
3434 }
Alex Deucher12727802011-03-02 20:07:32 -05003435 if (rdev->family <= CHIP_CAICOS) {
3436 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3437 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
3438 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003439 WREG32(RLC_MC_CNTL, 0);
3440 WREG32(RLC_UCODE_CNTL, 0);
3441
3442 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucherc420c742012-03-20 17:18:39 -04003443 if (rdev->family >= CHIP_ARUBA) {
3444 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
3445 WREG32(RLC_UCODE_ADDR, i);
3446 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3447 }
3448 } else if (rdev->family >= CHIP_CAYMAN) {
Alex Deucher12727802011-03-02 20:07:32 -05003449 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
3450 WREG32(RLC_UCODE_ADDR, i);
3451 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3452 }
3453 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04003454 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
3455 WREG32(RLC_UCODE_ADDR, i);
3456 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3457 }
3458 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003459 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3460 WREG32(RLC_UCODE_ADDR, i);
3461 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3462 }
3463 } else {
3464 for (i = 0; i < RLC_UCODE_SIZE; i++) {
3465 WREG32(RLC_UCODE_ADDR, i);
3466 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3467 }
3468 }
3469 WREG32(RLC_UCODE_ADDR, 0);
3470
3471 r600_rlc_start(rdev);
3472
3473 return 0;
3474}
3475
3476static void r600_enable_interrupts(struct radeon_device *rdev)
3477{
3478 u32 ih_cntl = RREG32(IH_CNTL);
3479 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3480
3481 ih_cntl |= ENABLE_INTR;
3482 ih_rb_cntl |= IH_RB_ENABLE;
3483 WREG32(IH_CNTL, ih_cntl);
3484 WREG32(IH_RB_CNTL, ih_rb_cntl);
3485 rdev->ih.enabled = true;
3486}
3487
Alex Deucher45f9a392010-03-24 13:55:51 -04003488void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003489{
3490 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3491 u32 ih_cntl = RREG32(IH_CNTL);
3492
3493 ih_rb_cntl &= ~IH_RB_ENABLE;
3494 ih_cntl &= ~ENABLE_INTR;
3495 WREG32(IH_RB_CNTL, ih_rb_cntl);
3496 WREG32(IH_CNTL, ih_cntl);
3497 /* set rptr, wptr to 0 */
3498 WREG32(IH_RB_RPTR, 0);
3499 WREG32(IH_RB_WPTR, 0);
3500 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003501 rdev->ih.rptr = 0;
3502}
3503
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003504static void r600_disable_interrupt_state(struct radeon_device *rdev)
3505{
3506 u32 tmp;
3507
Alex Deucher3555e532010-10-08 12:09:12 -04003508 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003509 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3510 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003511 WREG32(GRBM_INT_CNTL, 0);
3512 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003513 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3514 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003515 if (ASIC_IS_DCE3(rdev)) {
3516 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3517 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3518 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3519 WREG32(DC_HPD1_INT_CONTROL, tmp);
3520 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3521 WREG32(DC_HPD2_INT_CONTROL, tmp);
3522 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3523 WREG32(DC_HPD3_INT_CONTROL, tmp);
3524 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3525 WREG32(DC_HPD4_INT_CONTROL, tmp);
3526 if (ASIC_IS_DCE32(rdev)) {
3527 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003528 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003529 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003530 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003531 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3532 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3533 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3534 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003535 } else {
3536 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3537 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3538 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3539 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003540 }
3541 } else {
3542 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3543 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3544 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003545 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003546 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003547 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003548 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003549 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003550 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3551 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3552 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3553 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003554 }
3555}
3556
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003557int r600_irq_init(struct radeon_device *rdev)
3558{
3559 int ret = 0;
3560 int rb_bufsz;
3561 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3562
3563 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003564 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003565 if (ret)
3566 return ret;
3567
3568 /* disable irqs */
3569 r600_disable_interrupts(rdev);
3570
3571 /* init rlc */
3572 ret = r600_rlc_init(rdev);
3573 if (ret) {
3574 r600_ih_ring_fini(rdev);
3575 return ret;
3576 }
3577
3578 /* setup interrupt control */
3579 /* set dummy read address to ring address */
3580 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3581 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3582 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3583 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3584 */
3585 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3586 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3587 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3588 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3589
3590 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3591 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
3592
3593 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3594 IH_WPTR_OVERFLOW_CLEAR |
3595 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003596
3597 if (rdev->wb.enabled)
3598 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3599
3600 /* set the writeback address whether it's enabled or not */
3601 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3602 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003603
3604 WREG32(IH_RB_CNTL, ih_rb_cntl);
3605
3606 /* set rptr, wptr to 0 */
3607 WREG32(IH_RB_RPTR, 0);
3608 WREG32(IH_RB_WPTR, 0);
3609
3610 /* Default settings for IH_CNTL (disabled at first) */
3611 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3612 /* RPTR_REARM only works if msi's are enabled */
3613 if (rdev->msi_enabled)
3614 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003615 WREG32(IH_CNTL, ih_cntl);
3616
3617 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003618 if (rdev->family >= CHIP_CEDAR)
3619 evergreen_disable_interrupt_state(rdev);
3620 else
3621 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003622
Dave Airlie20998102012-04-03 11:53:05 +01003623 /* at this point everything should be setup correctly to enable master */
3624 pci_set_master(rdev->pdev);
3625
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003626 /* enable irqs */
3627 r600_enable_interrupts(rdev);
3628
3629 return ret;
3630}
3631
Jerome Glisse0c452492010-01-15 14:44:37 +01003632void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003633{
Alex Deucher45f9a392010-03-24 13:55:51 -04003634 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003635 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003636}
3637
3638void r600_irq_fini(struct radeon_device *rdev)
3639{
3640 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003641 r600_ih_ring_fini(rdev);
3642}
3643
3644int r600_irq_set(struct radeon_device *rdev)
3645{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003646 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3647 u32 mode_int = 0;
3648 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003649 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003650 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003651 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04003652 u32 dma_cntl;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003653
Jerome Glisse003e69f2010-01-07 15:39:14 +01003654 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003655 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003656 return -EINVAL;
3657 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003658 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003659 if (!rdev->ih.enabled) {
3660 r600_disable_interrupts(rdev);
3661 /* force the active interrupt state to all disabled */
3662 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003663 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003664 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003665
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003666 if (ASIC_IS_DCE3(rdev)) {
3667 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3668 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3669 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3670 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3671 if (ASIC_IS_DCE32(rdev)) {
3672 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3673 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003674 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3675 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003676 } else {
3677 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3678 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003679 }
3680 } else {
3681 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3682 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3683 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003684 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3685 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003686 }
Alex Deucher4d756582012-09-27 15:08:35 -04003687 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003688
Christian Koenig736fc372012-05-17 19:52:00 +02003689 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003690 DRM_DEBUG("r600_irq_set: sw int\n");
3691 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003692 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003693 }
Alex Deucher4d756582012-09-27 15:08:35 -04003694
3695 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3696 DRM_DEBUG("r600_irq_set: sw int dma\n");
3697 dma_cntl |= TRAP_ENABLE;
3698 }
3699
Alex Deucher6f34be52010-11-21 10:59:01 -05003700 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003701 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003702 DRM_DEBUG("r600_irq_set: vblank 0\n");
3703 mode_int |= D1MODE_VBLANK_INT_MASK;
3704 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003705 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003706 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003707 DRM_DEBUG("r600_irq_set: vblank 1\n");
3708 mode_int |= D2MODE_VBLANK_INT_MASK;
3709 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003710 if (rdev->irq.hpd[0]) {
3711 DRM_DEBUG("r600_irq_set: hpd 1\n");
3712 hpd1 |= DC_HPDx_INT_EN;
3713 }
3714 if (rdev->irq.hpd[1]) {
3715 DRM_DEBUG("r600_irq_set: hpd 2\n");
3716 hpd2 |= DC_HPDx_INT_EN;
3717 }
3718 if (rdev->irq.hpd[2]) {
3719 DRM_DEBUG("r600_irq_set: hpd 3\n");
3720 hpd3 |= DC_HPDx_INT_EN;
3721 }
3722 if (rdev->irq.hpd[3]) {
3723 DRM_DEBUG("r600_irq_set: hpd 4\n");
3724 hpd4 |= DC_HPDx_INT_EN;
3725 }
3726 if (rdev->irq.hpd[4]) {
3727 DRM_DEBUG("r600_irq_set: hpd 5\n");
3728 hpd5 |= DC_HPDx_INT_EN;
3729 }
3730 if (rdev->irq.hpd[5]) {
3731 DRM_DEBUG("r600_irq_set: hpd 6\n");
3732 hpd6 |= DC_HPDx_INT_EN;
3733 }
Alex Deucherf122c612012-03-30 08:59:57 -04003734 if (rdev->irq.afmt[0]) {
3735 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3736 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003737 }
Alex Deucherf122c612012-03-30 08:59:57 -04003738 if (rdev->irq.afmt[1]) {
3739 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3740 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003741 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003742
3743 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003744 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003745 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003746 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3747 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003748 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003749 if (ASIC_IS_DCE3(rdev)) {
3750 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3751 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3752 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3753 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3754 if (ASIC_IS_DCE32(rdev)) {
3755 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3756 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003757 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3758 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003759 } else {
3760 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3761 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003762 }
3763 } else {
3764 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3765 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3766 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003767 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3768 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003769 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003770
3771 return 0;
3772}
3773
Andi Kleence580fa2011-10-13 16:08:47 -07003774static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003775{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003776 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003777
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003778 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003779 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3780 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3781 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003782 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003783 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3784 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003785 } else {
3786 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3787 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3788 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003789 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003790 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3791 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3792 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003793 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3794 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003795 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003796 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3797 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003798
Alex Deucher6f34be52010-11-21 10:59:01 -05003799 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3800 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3801 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3802 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3803 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003804 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003805 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003806 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003807 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003808 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003809 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003810 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003811 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003812 if (ASIC_IS_DCE3(rdev)) {
3813 tmp = RREG32(DC_HPD1_INT_CONTROL);
3814 tmp |= DC_HPDx_INT_ACK;
3815 WREG32(DC_HPD1_INT_CONTROL, tmp);
3816 } else {
3817 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3818 tmp |= DC_HPDx_INT_ACK;
3819 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3820 }
3821 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003822 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003823 if (ASIC_IS_DCE3(rdev)) {
3824 tmp = RREG32(DC_HPD2_INT_CONTROL);
3825 tmp |= DC_HPDx_INT_ACK;
3826 WREG32(DC_HPD2_INT_CONTROL, tmp);
3827 } else {
3828 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3829 tmp |= DC_HPDx_INT_ACK;
3830 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3831 }
3832 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003833 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003834 if (ASIC_IS_DCE3(rdev)) {
3835 tmp = RREG32(DC_HPD3_INT_CONTROL);
3836 tmp |= DC_HPDx_INT_ACK;
3837 WREG32(DC_HPD3_INT_CONTROL, tmp);
3838 } else {
3839 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3840 tmp |= DC_HPDx_INT_ACK;
3841 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3842 }
3843 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003844 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003845 tmp = RREG32(DC_HPD4_INT_CONTROL);
3846 tmp |= DC_HPDx_INT_ACK;
3847 WREG32(DC_HPD4_INT_CONTROL, tmp);
3848 }
3849 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003850 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003851 tmp = RREG32(DC_HPD5_INT_CONTROL);
3852 tmp |= DC_HPDx_INT_ACK;
3853 WREG32(DC_HPD5_INT_CONTROL, tmp);
3854 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003855 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003856 tmp = RREG32(DC_HPD5_INT_CONTROL);
3857 tmp |= DC_HPDx_INT_ACK;
3858 WREG32(DC_HPD6_INT_CONTROL, tmp);
3859 }
Alex Deucherf122c612012-03-30 08:59:57 -04003860 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003861 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003862 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003863 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003864 }
3865 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003866 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003867 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003868 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003869 }
3870 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003871 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3872 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3873 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3874 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3875 }
3876 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3877 if (ASIC_IS_DCE3(rdev)) {
3878 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3879 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3880 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3881 } else {
3882 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3883 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3884 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3885 }
Christian Koenigf2594932010-04-10 03:13:16 +02003886 }
3887 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003888}
3889
3890void r600_irq_disable(struct radeon_device *rdev)
3891{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003892 r600_disable_interrupts(rdev);
3893 /* Wait and acknowledge irq */
3894 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003895 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003896 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003897}
3898
Andi Kleence580fa2011-10-13 16:08:47 -07003899static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003900{
3901 u32 wptr, tmp;
3902
Alex Deucher724c80e2010-08-27 18:25:25 -04003903 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003904 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003905 else
3906 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003907
3908 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003909 /* When a ring buffer overflow happen start parsing interrupt
3910 * from the last not overwritten vector (wptr + 16). Hopefully
3911 * this should allow us to catchup.
3912 */
3913 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3914 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3915 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003916 tmp = RREG32(IH_RB_CNTL);
3917 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3918 WREG32(IH_RB_CNTL, tmp);
3919 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003920 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003921}
3922
3923/* r600 IV Ring
3924 * Each IV ring entry is 128 bits:
3925 * [7:0] - interrupt source id
3926 * [31:8] - reserved
3927 * [59:32] - interrupt source data
3928 * [127:60] - reserved
3929 *
3930 * The basic interrupt vector entries
3931 * are decoded as follows:
3932 * src_id src_data description
3933 * 1 0 D1 Vblank
3934 * 1 1 D1 Vline
3935 * 5 0 D2 Vblank
3936 * 5 1 D2 Vline
3937 * 19 0 FP Hot plug detection A
3938 * 19 1 FP Hot plug detection B
3939 * 19 2 DAC A auto-detection
3940 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003941 * 21 4 HDMI block A
3942 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003943 * 176 - CP_INT RB
3944 * 177 - CP_INT IB1
3945 * 178 - CP_INT IB2
3946 * 181 - EOP Interrupt
3947 * 233 - GUI Idle
3948 *
3949 * Note, these are based on r600 and may need to be
3950 * adjusted or added to on newer asics
3951 */
3952
3953int r600_irq_process(struct radeon_device *rdev)
3954{
Dave Airlie682f1a52011-06-18 03:59:51 +00003955 u32 wptr;
3956 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003957 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003958 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003959 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003960 bool queue_hdmi = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003961
Dave Airlie682f1a52011-06-18 03:59:51 +00003962 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003963 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003964
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003965 /* No MSIs, need a dummy read to flush PCI DMAs */
3966 if (!rdev->msi_enabled)
3967 RREG32(IH_RB_WPTR);
3968
Dave Airlie682f1a52011-06-18 03:59:51 +00003969 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02003970
3971restart_ih:
3972 /* is somebody else already processing irqs? */
3973 if (atomic_xchg(&rdev->ih.lock, 1))
3974 return IRQ_NONE;
3975
Dave Airlie682f1a52011-06-18 03:59:51 +00003976 rptr = rdev->ih.rptr;
3977 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3978
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003979 /* Order reading of wptr vs. reading of IH ring data */
3980 rmb();
3981
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003982 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003983 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003984
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003985 while (rptr != wptr) {
3986 /* wptr/rptr are in bytes! */
3987 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003988 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3989 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003990
3991 switch (src_id) {
3992 case 1: /* D1 vblank/vline */
3993 switch (src_data) {
3994 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003995 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003996 if (rdev->irq.crtc_vblank_int[0]) {
3997 drm_handle_vblank(rdev->ddev, 0);
3998 rdev->pm.vblank_sync = true;
3999 wake_up(&rdev->irq.vblank_queue);
4000 }
Christian Koenig736fc372012-05-17 19:52:00 +02004001 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05004002 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05004003 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004004 DRM_DEBUG("IH: D1 vblank\n");
4005 }
4006 break;
4007 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004008 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
4009 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004010 DRM_DEBUG("IH: D1 vline\n");
4011 }
4012 break;
4013 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004014 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004015 break;
4016 }
4017 break;
4018 case 5: /* D2 vblank/vline */
4019 switch (src_data) {
4020 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004021 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004022 if (rdev->irq.crtc_vblank_int[1]) {
4023 drm_handle_vblank(rdev->ddev, 1);
4024 rdev->pm.vblank_sync = true;
4025 wake_up(&rdev->irq.vblank_queue);
4026 }
Christian Koenig736fc372012-05-17 19:52:00 +02004027 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05004028 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004029 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004030 DRM_DEBUG("IH: D2 vblank\n");
4031 }
4032 break;
4033 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004034 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
4035 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004036 DRM_DEBUG("IH: D2 vline\n");
4037 }
4038 break;
4039 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004040 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004041 break;
4042 }
4043 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004044 case 19: /* HPD/DAC hotplug */
4045 switch (src_data) {
4046 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05004047 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
4048 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004049 queue_hotplug = true;
4050 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004051 }
4052 break;
4053 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05004054 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
4055 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004056 queue_hotplug = true;
4057 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004058 }
4059 break;
4060 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05004061 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
4062 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004063 queue_hotplug = true;
4064 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004065 }
4066 break;
4067 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05004068 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
4069 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004070 queue_hotplug = true;
4071 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004072 }
4073 break;
4074 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05004075 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
4076 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004077 queue_hotplug = true;
4078 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004079 }
4080 break;
4081 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05004082 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
4083 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004084 queue_hotplug = true;
4085 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004086 }
4087 break;
4088 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004089 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004090 break;
4091 }
4092 break;
Alex Deucherf122c612012-03-30 08:59:57 -04004093 case 21: /* hdmi */
4094 switch (src_data) {
4095 case 4:
4096 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4097 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4098 queue_hdmi = true;
4099 DRM_DEBUG("IH: HDMI0\n");
4100 }
4101 break;
4102 case 5:
4103 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4104 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4105 queue_hdmi = true;
4106 DRM_DEBUG("IH: HDMI1\n");
4107 }
4108 break;
4109 default:
4110 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4111 break;
4112 }
Christian Koenigf2594932010-04-10 03:13:16 +02004113 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004114 case 176: /* CP_INT in ring buffer */
4115 case 177: /* CP_INT in IB1 */
4116 case 178: /* CP_INT in IB2 */
4117 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04004118 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004119 break;
4120 case 181: /* CP EOP event */
4121 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04004122 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004123 break;
Alex Deucher4d756582012-09-27 15:08:35 -04004124 case 224: /* DMA trap event */
4125 DRM_DEBUG("IH: DMA trap\n");
4126 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4127 break;
Alex Deucher2031f772010-04-22 12:52:11 -04004128 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04004129 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04004130 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004131 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004132 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004133 break;
4134 }
4135
4136 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01004137 rptr += 16;
4138 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004139 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05004140 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01004141 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04004142 if (queue_hdmi)
4143 schedule_work(&rdev->audio_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004144 rdev->ih.rptr = rptr;
4145 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02004146 atomic_set(&rdev->ih.lock, 0);
4147
4148 /* make sure wptr hasn't changed while processing */
4149 wptr = r600_get_ih_wptr(rdev);
4150 if (wptr != rptr)
4151 goto restart_ih;
4152
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004153 return IRQ_HANDLED;
4154}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004155
4156/*
4157 * Debugfs info
4158 */
4159#if defined(CONFIG_DEBUG_FS)
4160
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004161static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4162{
4163 struct drm_info_node *node = (struct drm_info_node *) m->private;
4164 struct drm_device *dev = node->minor->dev;
4165 struct radeon_device *rdev = dev->dev_private;
4166
4167 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4168 DREG32_SYS(m, rdev, VM_L2_STATUS);
4169 return 0;
4170}
4171
4172static struct drm_info_list r600_mc_info_list[] = {
4173 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004174};
4175#endif
4176
4177int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4178{
4179#if defined(CONFIG_DEBUG_FS)
4180 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4181#else
4182 return 0;
4183#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004184}
Jerome Glisse062b3892010-02-04 20:36:39 +01004185
4186/**
4187 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
4188 * rdev: radeon device structure
4189 * bo: buffer object struct which userspace is waiting for idle
4190 *
4191 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
4192 * through ring buffer, this leads to corruption in rendering, see
4193 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
4194 * directly perform HDP flush by writing register through MMIO.
4195 */
4196void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4197{
Alex Deucher812d0462010-07-26 18:51:53 -04004198 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004199 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4200 * This seems to cause problems on some AGP cards. Just use the old
4201 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004202 */
Alex Deuchere4884592010-09-27 10:57:10 -04004203 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004204 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004205 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004206 u32 tmp;
4207
4208 WREG32(HDP_DEBUG1, 0);
4209 tmp = readl((void __iomem *)ptr);
4210 } else
4211 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004212}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004213
4214void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4215{
4216 u32 link_width_cntl, mask, target_reg;
4217
4218 if (rdev->flags & RADEON_IS_IGP)
4219 return;
4220
4221 if (!(rdev->flags & RADEON_IS_PCIE))
4222 return;
4223
4224 /* x2 cards have a special sequence */
4225 if (ASIC_IS_X2(rdev))
4226 return;
4227
4228 /* FIXME wait for idle */
4229
4230 switch (lanes) {
4231 case 0:
4232 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4233 break;
4234 case 1:
4235 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4236 break;
4237 case 2:
4238 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4239 break;
4240 case 4:
4241 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4242 break;
4243 case 8:
4244 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4245 break;
4246 case 12:
4247 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4248 break;
4249 case 16:
4250 default:
4251 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4252 break;
4253 }
4254
4255 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4256
4257 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
4258 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
4259 return;
4260
4261 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
4262 return;
4263
4264 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
4265 RADEON_PCIE_LC_RECONFIG_NOW |
4266 R600_PCIE_LC_RENEGOTIATE_EN |
4267 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
4268 link_width_cntl |= mask;
4269
4270 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4271
4272 /* some northbridges can renegotiate the link rather than requiring
4273 * a complete re-config.
4274 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
4275 */
4276 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
4277 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
4278 else
4279 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
4280
4281 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
4282 RADEON_PCIE_LC_RECONFIG_NOW));
4283
4284 if (rdev->family >= CHIP_RV770)
4285 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
4286 else
4287 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
4288
4289 /* wait for lane set to complete */
4290 link_width_cntl = RREG32(target_reg);
4291 while (link_width_cntl == 0xffffffff)
4292 link_width_cntl = RREG32(target_reg);
4293
4294}
4295
4296int r600_get_pcie_lanes(struct radeon_device *rdev)
4297{
4298 u32 link_width_cntl;
4299
4300 if (rdev->flags & RADEON_IS_IGP)
4301 return 0;
4302
4303 if (!(rdev->flags & RADEON_IS_PCIE))
4304 return 0;
4305
4306 /* x2 cards have a special sequence */
4307 if (ASIC_IS_X2(rdev))
4308 return 0;
4309
4310 /* FIXME wait for idle */
4311
4312 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4313
4314 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
4315 case RADEON_PCIE_LC_LINK_WIDTH_X0:
4316 return 0;
4317 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4318 return 1;
4319 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4320 return 2;
4321 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4322 return 4;
4323 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4324 return 8;
4325 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4326 default:
4327 return 16;
4328 }
4329}
4330
Alex Deucher9e46a482011-01-06 18:49:35 -05004331static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4332{
4333 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4334 u16 link_cntl2;
Dave Airlie197bbb32012-06-27 08:35:54 +01004335 u32 mask;
4336 int ret;
Alex Deucher9e46a482011-01-06 18:49:35 -05004337
Alex Deucherd42dd572011-01-12 20:05:11 -05004338 if (radeon_pcie_gen2 == 0)
4339 return;
4340
Alex Deucher9e46a482011-01-06 18:49:35 -05004341 if (rdev->flags & RADEON_IS_IGP)
4342 return;
4343
4344 if (!(rdev->flags & RADEON_IS_PCIE))
4345 return;
4346
4347 /* x2 cards have a special sequence */
4348 if (ASIC_IS_X2(rdev))
4349 return;
4350
4351 /* only RV6xx+ chips are supported */
4352 if (rdev->family <= CHIP_R600)
4353 return;
4354
Dave Airlie197bbb32012-06-27 08:35:54 +01004355 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
4356 if (ret != 0)
4357 return;
4358
4359 if (!(mask & DRM_PCIE_SPEED_50))
4360 return;
4361
Alex Deucher3691fee2012-10-08 17:46:27 -04004362 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4363 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4364 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4365 return;
4366 }
4367
Dave Airlie197bbb32012-06-27 08:35:54 +01004368 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4369
Alex Deucher9e46a482011-01-06 18:49:35 -05004370 /* 55 nm r6xx asics */
4371 if ((rdev->family == CHIP_RV670) ||
4372 (rdev->family == CHIP_RV620) ||
4373 (rdev->family == CHIP_RV635)) {
4374 /* advertise upconfig capability */
4375 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4376 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4377 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4378 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4379 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4380 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4381 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4382 LC_RECONFIG_ARC_MISSING_ESCAPE);
4383 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
4384 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4385 } else {
4386 link_width_cntl |= LC_UPCONFIGURE_DIS;
4387 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4388 }
4389 }
4390
4391 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4392 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4393 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4394
4395 /* 55 nm r6xx asics */
4396 if ((rdev->family == CHIP_RV670) ||
4397 (rdev->family == CHIP_RV620) ||
4398 (rdev->family == CHIP_RV635)) {
4399 WREG32(MM_CFGREGS_CNTL, 0x8);
4400 link_cntl2 = RREG32(0x4088);
4401 WREG32(MM_CFGREGS_CNTL, 0);
4402 /* not supported yet */
4403 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4404 return;
4405 }
4406
4407 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4408 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4409 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4410 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4411 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
4412 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4413
4414 tmp = RREG32(0x541c);
4415 WREG32(0x541c, tmp | 0x8);
4416 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4417 link_cntl2 = RREG16(0x4088);
4418 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4419 link_cntl2 |= 0x2;
4420 WREG16(0x4088, link_cntl2);
4421 WREG32(MM_CFGREGS_CNTL, 0);
4422
4423 if ((rdev->family == CHIP_RV670) ||
4424 (rdev->family == CHIP_RV620) ||
4425 (rdev->family == CHIP_RV635)) {
4426 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
4427 training_cntl &= ~LC_POINT_7_PLUS_EN;
4428 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
4429 } else {
4430 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4431 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
4432 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4433 }
4434
4435 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4436 speed_cntl |= LC_GEN2_EN_STRAP;
4437 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4438
4439 } else {
4440 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4441 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4442 if (1)
4443 link_width_cntl |= LC_UPCONFIGURE_DIS;
4444 else
4445 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4446 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4447 }
4448}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004449
4450/**
4451 * r600_get_gpu_clock - return GPU clock counter snapshot
4452 *
4453 * @rdev: radeon_device pointer
4454 *
4455 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4456 * Returns the 64 bit clock counter snapshot.
4457 */
4458uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
4459{
4460 uint64_t clock;
4461
4462 mutex_lock(&rdev->gpu_clock_mutex);
4463 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4464 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4465 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4466 mutex_unlock(&rdev->gpu_clock_mutex);
4467 return clock;
4468}