blob: 5443985c019e514651dea6ffaf94fdea552eaf1e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/************************************************************************
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07002 * s2io.c: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
Jon Mason926bd902010-07-15 08:47:26 +00003 * Copyright(c) 2002-2010 Exar Corp.
Joe Perchesd44570e2009-08-24 17:29:44 +00004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 *
13 * Credits:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070014 * Jeff Garzik : For pointing out the improper error condition
15 * check in the s2io_xmit routine and also some
16 * issues in the Tx watch dog function. Also for
17 * patiently answering all those innumerable
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * questions regaring the 2.6 porting issues.
19 * Stephen Hemminger : Providing proper 2.6 porting mechanism for some
20 * macros available only in 2.6 Kernel.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070021 * Francois Romieu : For pointing out all code part that were
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * deprecated and also styling related comments.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070023 * Grant Grundler : For helping me get rid of some Architecture
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * dependent code.
25 * Christopher Hellwig : Some more 2.6 specific issues in the driver.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070026 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 * The module loadable parameters that are supported by the driver and a brief
Joe Perchesa2a20ae2009-08-24 17:29:46 +000028 * explanation of all the variables.
Ananda Raju9dc737a2006-04-21 19:05:41 -040029 *
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070030 * rx_ring_num : This can be used to program the number of receive rings used
31 * in the driver.
Ananda Raju9dc737a2006-04-21 19:05:41 -040032 * rx_ring_sz: This defines the number of receive blocks each ring can have.
33 * This is also an array of size 8.
Ananda Rajuda6971d2005-10-31 16:55:31 -050034 * rx_ring_mode: This defines the operation mode of all 8 rings. The valid
Veena Parat6d517a22007-07-23 02:20:51 -040035 * values are 1, 2.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 * tx_fifo_num: This defines the number of Tx FIFOs thats used int the driver.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070037 * tx_fifo_len: This too is an array of 8. Each element defines the number of
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 * Tx descriptors that can be associated with each corresponding FIFO.
Ananda Raju9dc737a2006-04-21 19:05:41 -040039 * intr_type: This defines the type of interrupt. The values can be 0(INTA),
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -070040 * 2(MSI_X). Default value is '2(MSI_X)'
Ananda Raju9dc737a2006-04-21 19:05:41 -040041 * lro_max_pkts: This parameter defines maximum number of packets can be
42 * aggregated as a single large packet
Sivakumar Subramani926930b2007-02-24 01:59:39 -050043 * napi: This parameter used to enable/disable NAPI (polling Rx)
44 * Possible values '1' for enable and '0' for disable. Default is '1'
45 * ufo: This parameter used to enable/disable UDP Fragmentation Offload(UFO)
46 * Possible values '1' for enable and '0' for disable. Default is '0'
47 * vlan_tag_strip: This can be used to enable or disable vlan stripping.
48 * Possible values '1' for enable , '0' for disable.
49 * Default is '2' - which means disable in promisc mode
50 * and enable in non-promiscuous mode.
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -050051 * multiq: This parameter used to enable/disable MULTIQUEUE support.
52 * Possible values '1' for enable and '0' for disable. Default is '0'
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 ************************************************************************/
54
Joe Perches6cef2b8e2009-08-24 17:29:45 +000055#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <linux/module.h>
58#include <linux/types.h>
59#include <linux/errno.h>
60#include <linux/ioport.h>
61#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -040062#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include <linux/kernel.h>
64#include <linux/netdevice.h>
65#include <linux/etherdevice.h>
Ben Hutchings40239392009-04-29 08:13:29 +000066#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <linux/skbuff.h>
68#include <linux/init.h>
69#include <linux/delay.h>
70#include <linux/stddef.h>
71#include <linux/ioctl.h>
72#include <linux/timex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#include <linux/ethtool.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#include <linux/workqueue.h>
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -070075#include <linux/if_vlan.h>
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -050076#include <linux/ip.h>
77#include <linux/tcp.h>
Joe Perchesd44570e2009-08-24 17:29:44 +000078#include <linux/uaccess.h>
79#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090080#include <linux/slab.h>
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -050081#include <net/tcp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#include <asm/system.h>
Andrew Mortonfe931392006-02-03 01:45:12 -080084#include <asm/div64.h>
Andrew Morton330ce0d2006-08-14 23:00:14 -070085#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87/* local include */
88#include "s2io.h"
89#include "s2io-regs.h"
90
Jon Mason11410b62010-12-10 15:40:03 +000091#define DRV_VERSION "2.0.26.28"
John Linville6c1792f2005-10-04 07:51:45 -040092
Linus Torvalds1da177e2005-04-16 15:20:36 -070093/* S2io Driver name & version. */
Jon Masonc0dbf372010-12-10 15:40:02 +000094static const char s2io_driver_name[] = "Neterion";
95static const char s2io_driver_version[] = DRV_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Jon Masonc0dbf372010-12-10 15:40:02 +000097static const int rxd_size[2] = {32, 48};
98static const int rxd_count[2] = {127, 85};
Ananda Rajuda6971d2005-10-31 16:55:31 -050099
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500100static inline int RXD_IS_UP2DT(struct RxD_t *rxdp)
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -0700101{
102 int ret;
103
104 ret = ((!(rxdp->Control_1 & RXD_OWN_XENA)) &&
Joe Perchesd44570e2009-08-24 17:29:44 +0000105 (GET_RXD_MARKER(rxdp->Control_2) != THE_RXD_MARK));
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -0700106
107 return ret;
108}
109
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700110/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 * Cards with following subsystem_id have a link state indication
112 * problem, 600B, 600C, 600D, 640B, 640C and 640D.
113 * macro below identifies these cards given the subsystem_id.
114 */
Joe Perchesd44570e2009-08-24 17:29:44 +0000115#define CARDS_WITH_FAULTY_LINK_INDICATORS(dev_type, subid) \
116 (dev_type == XFRAME_I_DEVICE) ? \
117 ((((subid >= 0x600B) && (subid <= 0x600D)) || \
118 ((subid >= 0x640B) && (subid <= 0x640D))) ? 1 : 0) : 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
120#define LINK_IS_UP(val64) (!(val64 & (ADAPTER_STATUS_RMAC_REMOTE_FAULT | \
121 ADAPTER_STATUS_RMAC_LOCAL_FAULT)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Joe Perchesd44570e2009-08-24 17:29:44 +0000123static inline int is_s2io_card_up(const struct s2io_nic *sp)
Sivakumar Subramani92b84432007-09-06 06:51:14 -0400124{
125 return test_bit(__S2IO_STATE_CARD_UP, &sp->state);
126}
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128/* Ethtool related variables and Macros. */
Joe Perches6fce3652009-08-24 17:29:40 +0000129static const char s2io_gstrings[][ETH_GSTRING_LEN] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 "Register test\t(offline)",
131 "Eeprom test\t(offline)",
132 "Link test\t(online)",
133 "RLDRAM test\t(offline)",
134 "BIST Test\t(offline)"
135};
136
Joe Perches6fce3652009-08-24 17:29:40 +0000137static const char ethtool_xena_stats_keys[][ETH_GSTRING_LEN] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 {"tmac_frms"},
139 {"tmac_data_octets"},
140 {"tmac_drop_frms"},
141 {"tmac_mcst_frms"},
142 {"tmac_bcst_frms"},
143 {"tmac_pause_ctrl_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400144 {"tmac_ttl_octets"},
145 {"tmac_ucst_frms"},
146 {"tmac_nucst_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 {"tmac_any_err_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400148 {"tmac_ttl_less_fb_octets"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 {"tmac_vld_ip_octets"},
150 {"tmac_vld_ip"},
151 {"tmac_drop_ip"},
152 {"tmac_icmp"},
153 {"tmac_rst_tcp"},
154 {"tmac_tcp"},
155 {"tmac_udp"},
156 {"rmac_vld_frms"},
157 {"rmac_data_octets"},
158 {"rmac_fcs_err_frms"},
159 {"rmac_drop_frms"},
160 {"rmac_vld_mcst_frms"},
161 {"rmac_vld_bcst_frms"},
162 {"rmac_in_rng_len_err_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400163 {"rmac_out_rng_len_err_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 {"rmac_long_frms"},
165 {"rmac_pause_ctrl_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400166 {"rmac_unsup_ctrl_frms"},
167 {"rmac_ttl_octets"},
168 {"rmac_accepted_ucst_frms"},
169 {"rmac_accepted_nucst_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 {"rmac_discarded_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400171 {"rmac_drop_events"},
172 {"rmac_ttl_less_fb_octets"},
173 {"rmac_ttl_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 {"rmac_usized_frms"},
175 {"rmac_osized_frms"},
176 {"rmac_frag_frms"},
177 {"rmac_jabber_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400178 {"rmac_ttl_64_frms"},
179 {"rmac_ttl_65_127_frms"},
180 {"rmac_ttl_128_255_frms"},
181 {"rmac_ttl_256_511_frms"},
182 {"rmac_ttl_512_1023_frms"},
183 {"rmac_ttl_1024_1518_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 {"rmac_ip"},
185 {"rmac_ip_octets"},
186 {"rmac_hdr_err_ip"},
187 {"rmac_drop_ip"},
188 {"rmac_icmp"},
189 {"rmac_tcp"},
190 {"rmac_udp"},
191 {"rmac_err_drp_udp"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400192 {"rmac_xgmii_err_sym"},
193 {"rmac_frms_q0"},
194 {"rmac_frms_q1"},
195 {"rmac_frms_q2"},
196 {"rmac_frms_q3"},
197 {"rmac_frms_q4"},
198 {"rmac_frms_q5"},
199 {"rmac_frms_q6"},
200 {"rmac_frms_q7"},
201 {"rmac_full_q0"},
202 {"rmac_full_q1"},
203 {"rmac_full_q2"},
204 {"rmac_full_q3"},
205 {"rmac_full_q4"},
206 {"rmac_full_q5"},
207 {"rmac_full_q6"},
208 {"rmac_full_q7"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 {"rmac_pause_cnt"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400210 {"rmac_xgmii_data_err_cnt"},
211 {"rmac_xgmii_ctrl_err_cnt"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 {"rmac_accepted_ip"},
213 {"rmac_err_tcp"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400214 {"rd_req_cnt"},
215 {"new_rd_req_cnt"},
216 {"new_rd_req_rtry_cnt"},
217 {"rd_rtry_cnt"},
218 {"wr_rtry_rd_ack_cnt"},
219 {"wr_req_cnt"},
220 {"new_wr_req_cnt"},
221 {"new_wr_req_rtry_cnt"},
222 {"wr_rtry_cnt"},
223 {"wr_disc_cnt"},
224 {"rd_rtry_wr_ack_cnt"},
225 {"txp_wr_cnt"},
226 {"txd_rd_cnt"},
227 {"txd_wr_cnt"},
228 {"rxd_rd_cnt"},
229 {"rxd_wr_cnt"},
230 {"txf_rd_cnt"},
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500231 {"rxf_wr_cnt"}
232};
233
Joe Perches6fce3652009-08-24 17:29:40 +0000234static const char ethtool_enhanced_stats_keys[][ETH_GSTRING_LEN] = {
Ananda Rajubd1034f2006-04-21 19:20:22 -0400235 {"rmac_ttl_1519_4095_frms"},
236 {"rmac_ttl_4096_8191_frms"},
237 {"rmac_ttl_8192_max_frms"},
238 {"rmac_ttl_gt_max_frms"},
239 {"rmac_osized_alt_frms"},
240 {"rmac_jabber_alt_frms"},
241 {"rmac_gt_max_alt_frms"},
242 {"rmac_vlan_frms"},
243 {"rmac_len_discard"},
244 {"rmac_fcs_discard"},
245 {"rmac_pf_discard"},
246 {"rmac_da_discard"},
247 {"rmac_red_discard"},
248 {"rmac_rts_discard"},
249 {"rmac_ingm_full_discard"},
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500250 {"link_fault_cnt"}
251};
252
Joe Perches6fce3652009-08-24 17:29:40 +0000253static const char ethtool_driver_stats_keys[][ETH_GSTRING_LEN] = {
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -0700254 {"\n DRIVER STATISTICS"},
255 {"single_bit_ecc_errs"},
256 {"double_bit_ecc_errs"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400257 {"parity_err_cnt"},
258 {"serious_err_cnt"},
259 {"soft_reset_cnt"},
260 {"fifo_full_cnt"},
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -0700261 {"ring_0_full_cnt"},
262 {"ring_1_full_cnt"},
263 {"ring_2_full_cnt"},
264 {"ring_3_full_cnt"},
265 {"ring_4_full_cnt"},
266 {"ring_5_full_cnt"},
267 {"ring_6_full_cnt"},
268 {"ring_7_full_cnt"},
Stephen Hemminger43b7c452007-10-05 12:39:21 -0700269 {"alarm_transceiver_temp_high"},
270 {"alarm_transceiver_temp_low"},
271 {"alarm_laser_bias_current_high"},
272 {"alarm_laser_bias_current_low"},
273 {"alarm_laser_output_power_high"},
274 {"alarm_laser_output_power_low"},
275 {"warn_transceiver_temp_high"},
276 {"warn_transceiver_temp_low"},
277 {"warn_laser_bias_current_high"},
278 {"warn_laser_bias_current_low"},
279 {"warn_laser_output_power_high"},
280 {"warn_laser_output_power_low"},
281 {"lro_aggregated_pkts"},
282 {"lro_flush_both_count"},
283 {"lro_out_of_sequence_pkts"},
284 {"lro_flush_due_to_max_pkts"},
285 {"lro_avg_aggr_pkts"},
286 {"mem_alloc_fail_cnt"},
287 {"pci_map_fail_cnt"},
288 {"watchdog_timer_cnt"},
289 {"mem_allocated"},
290 {"mem_freed"},
291 {"link_up_cnt"},
292 {"link_down_cnt"},
293 {"link_up_time"},
294 {"link_down_time"},
295 {"tx_tcode_buf_abort_cnt"},
296 {"tx_tcode_desc_abort_cnt"},
297 {"tx_tcode_parity_err_cnt"},
298 {"tx_tcode_link_loss_cnt"},
299 {"tx_tcode_list_proc_err_cnt"},
300 {"rx_tcode_parity_err_cnt"},
301 {"rx_tcode_abort_cnt"},
302 {"rx_tcode_parity_abort_cnt"},
303 {"rx_tcode_rda_fail_cnt"},
304 {"rx_tcode_unkn_prot_cnt"},
305 {"rx_tcode_fcs_err_cnt"},
306 {"rx_tcode_buf_size_err_cnt"},
307 {"rx_tcode_rxd_corrupt_cnt"},
308 {"rx_tcode_unkn_err_cnt"},
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -0700309 {"tda_err_cnt"},
310 {"pfc_err_cnt"},
311 {"pcc_err_cnt"},
312 {"tti_err_cnt"},
313 {"tpa_err_cnt"},
314 {"sm_err_cnt"},
315 {"lso_err_cnt"},
316 {"mac_tmac_err_cnt"},
317 {"mac_rmac_err_cnt"},
318 {"xgxs_txgxs_err_cnt"},
319 {"xgxs_rxgxs_err_cnt"},
320 {"rc_err_cnt"},
321 {"prc_pcix_err_cnt"},
322 {"rpa_err_cnt"},
323 {"rda_err_cnt"},
324 {"rti_err_cnt"},
325 {"mc_err_cnt"}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326};
327
Alejandro Martinez Ruiz4c3616c2007-10-18 10:00:15 +0200328#define S2IO_XENA_STAT_LEN ARRAY_SIZE(ethtool_xena_stats_keys)
329#define S2IO_ENHANCED_STAT_LEN ARRAY_SIZE(ethtool_enhanced_stats_keys)
330#define S2IO_DRIVER_STAT_LEN ARRAY_SIZE(ethtool_driver_stats_keys)
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500331
Joe Perchesd44570e2009-08-24 17:29:44 +0000332#define XFRAME_I_STAT_LEN (S2IO_XENA_STAT_LEN + S2IO_DRIVER_STAT_LEN)
333#define XFRAME_II_STAT_LEN (XFRAME_I_STAT_LEN + S2IO_ENHANCED_STAT_LEN)
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500334
Joe Perchesd44570e2009-08-24 17:29:44 +0000335#define XFRAME_I_STAT_STRINGS_LEN (XFRAME_I_STAT_LEN * ETH_GSTRING_LEN)
336#define XFRAME_II_STAT_STRINGS_LEN (XFRAME_II_STAT_LEN * ETH_GSTRING_LEN)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Alejandro Martinez Ruiz4c3616c2007-10-18 10:00:15 +0200338#define S2IO_TEST_LEN ARRAY_SIZE(s2io_gstrings)
Joe Perchesd44570e2009-08-24 17:29:44 +0000339#define S2IO_STRINGS_LEN (S2IO_TEST_LEN * ETH_GSTRING_LEN)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Joe Perchesd44570e2009-08-24 17:29:44 +0000341#define S2IO_TIMER_CONF(timer, handle, arg, exp) \
342 init_timer(&timer); \
343 timer.function = handle; \
344 timer.data = (unsigned long)arg; \
345 mod_timer(&timer, (jiffies + exp)) \
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -0700346
Sivakumar Subramani2fd37682007-09-14 07:39:19 -0400347/* copy mac addr to def_mac_addr array */
348static void do_s2io_copy_mac_addr(struct s2io_nic *sp, int offset, u64 mac_addr)
349{
350 sp->def_mac_addr[offset].mac_addr[5] = (u8) (mac_addr);
351 sp->def_mac_addr[offset].mac_addr[4] = (u8) (mac_addr >> 8);
352 sp->def_mac_addr[offset].mac_addr[3] = (u8) (mac_addr >> 16);
353 sp->def_mac_addr[offset].mac_addr[2] = (u8) (mac_addr >> 24);
354 sp->def_mac_addr[offset].mac_addr[1] = (u8) (mac_addr >> 32);
355 sp->def_mac_addr[offset].mac_addr[0] = (u8) (mac_addr >> 40);
356}
Stephen Hemminger04025092008-11-21 17:28:55 -0800357
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700358/* Add the vlan */
359static void s2io_vlan_rx_register(struct net_device *dev,
Stephen Hemminger04025092008-11-21 17:28:55 -0800360 struct vlan_group *grp)
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700361{
Surjit Reang2fda0962008-01-24 02:08:59 -0800362 int i;
Wang Chen4cf16532008-11-12 23:38:14 -0800363 struct s2io_nic *nic = netdev_priv(dev);
Surjit Reang2fda0962008-01-24 02:08:59 -0800364 unsigned long flags[MAX_TX_FIFOS];
Surjit Reang2fda0962008-01-24 02:08:59 -0800365 struct config_param *config = &nic->config;
Joe Perchesffb5df62009-08-24 17:29:47 +0000366 struct mac_info *mac_control = &nic->mac_control;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700367
Joe Perches13d866a2009-08-24 17:29:41 +0000368 for (i = 0; i < config->tx_fifo_num; i++) {
369 struct fifo_info *fifo = &mac_control->fifos[i];
370
371 spin_lock_irqsave(&fifo->tx_lock, flags[i]);
372 }
Surjit Reang2fda0962008-01-24 02:08:59 -0800373
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700374 nic->vlgrp = grp;
Joe Perches13d866a2009-08-24 17:29:41 +0000375
376 for (i = config->tx_fifo_num - 1; i >= 0; i--) {
377 struct fifo_info *fifo = &mac_control->fifos[i];
378
379 spin_unlock_irqrestore(&fifo->tx_lock, flags[i]);
380 }
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700381}
382
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500383/* Unregister the vlan */
Stephen Hemminger04025092008-11-21 17:28:55 -0800384static void s2io_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500385{
386 int i;
Wang Chen4cf16532008-11-12 23:38:14 -0800387 struct s2io_nic *nic = netdev_priv(dev);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500388 unsigned long flags[MAX_TX_FIFOS];
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500389 struct config_param *config = &nic->config;
Joe Perchesffb5df62009-08-24 17:29:47 +0000390 struct mac_info *mac_control = &nic->mac_control;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500391
Joe Perches13d866a2009-08-24 17:29:41 +0000392 for (i = 0; i < config->tx_fifo_num; i++) {
393 struct fifo_info *fifo = &mac_control->fifos[i];
394
395 spin_lock_irqsave(&fifo->tx_lock, flags[i]);
396 }
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500397
398 if (nic->vlgrp)
399 vlan_group_set_device(nic->vlgrp, vid, NULL);
400
Joe Perches13d866a2009-08-24 17:29:41 +0000401 for (i = config->tx_fifo_num - 1; i >= 0; i--) {
402 struct fifo_info *fifo = &mac_control->fifos[i];
403
404 spin_unlock_irqrestore(&fifo->tx_lock, flags[i]);
405 }
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500406}
407
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700408/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 * Constants to be programmed into the Xena's registers, to configure
410 * the XAUI.
411 */
412
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413#define END_SIGN 0x0
Arjan van de Venf71e1302006-03-03 21:33:57 -0500414static const u64 herc_act_dtx_cfg[] = {
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700415 /* Set address */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700416 0x8000051536750000ULL, 0x80000515367500E0ULL,
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700417 /* Write data */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700418 0x8000051536750004ULL, 0x80000515367500E4ULL,
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700419 /* Set address */
420 0x80010515003F0000ULL, 0x80010515003F00E0ULL,
421 /* Write data */
422 0x80010515003F0004ULL, 0x80010515003F00E4ULL,
423 /* Set address */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700424 0x801205150D440000ULL, 0x801205150D4400E0ULL,
425 /* Write data */
426 0x801205150D440004ULL, 0x801205150D4400E4ULL,
427 /* Set address */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700428 0x80020515F2100000ULL, 0x80020515F21000E0ULL,
429 /* Write data */
430 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
431 /* Done */
432 END_SIGN
433};
434
Arjan van de Venf71e1302006-03-03 21:33:57 -0500435static const u64 xena_dtx_cfg[] = {
Ananda Rajuc92ca042006-04-21 19:18:03 -0400436 /* Set address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 0x8000051500000000ULL, 0x80000515000000E0ULL,
Ananda Rajuc92ca042006-04-21 19:18:03 -0400438 /* Write data */
439 0x80000515D9350004ULL, 0x80000515D93500E4ULL,
440 /* Set address */
441 0x8001051500000000ULL, 0x80010515000000E0ULL,
442 /* Write data */
443 0x80010515001E0004ULL, 0x80010515001E00E4ULL,
444 /* Set address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 0x8002051500000000ULL, 0x80020515000000E0ULL,
Ananda Rajuc92ca042006-04-21 19:18:03 -0400446 /* Write data */
447 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 END_SIGN
449};
450
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700451/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 * Constants for Fixing the MacAddress problem seen mostly on
453 * Alpha machines.
454 */
Arjan van de Venf71e1302006-03-03 21:33:57 -0500455static const u64 fix_mac[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 0x0060000000000000ULL, 0x0060600000000000ULL,
457 0x0040600000000000ULL, 0x0000600000000000ULL,
458 0x0020600000000000ULL, 0x0060600000000000ULL,
459 0x0020600000000000ULL, 0x0060600000000000ULL,
460 0x0020600000000000ULL, 0x0060600000000000ULL,
461 0x0020600000000000ULL, 0x0060600000000000ULL,
462 0x0020600000000000ULL, 0x0060600000000000ULL,
463 0x0020600000000000ULL, 0x0060600000000000ULL,
464 0x0020600000000000ULL, 0x0060600000000000ULL,
465 0x0020600000000000ULL, 0x0060600000000000ULL,
466 0x0020600000000000ULL, 0x0060600000000000ULL,
467 0x0020600000000000ULL, 0x0060600000000000ULL,
468 0x0020600000000000ULL, 0x0000600000000000ULL,
469 0x0040600000000000ULL, 0x0060600000000000ULL,
470 END_SIGN
471};
472
Ananda Rajub41477f2006-07-24 19:52:49 -0400473MODULE_LICENSE("GPL");
474MODULE_VERSION(DRV_VERSION);
475
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477/* Module Loadable parameters. */
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -0500478S2IO_PARM_INT(tx_fifo_num, FIFO_DEFAULT_NUM);
Ananda Rajub41477f2006-07-24 19:52:49 -0400479S2IO_PARM_INT(rx_ring_num, 1);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500480S2IO_PARM_INT(multiq, 0);
Ananda Rajub41477f2006-07-24 19:52:49 -0400481S2IO_PARM_INT(rx_ring_mode, 1);
482S2IO_PARM_INT(use_continuous_tx_intrs, 1);
483S2IO_PARM_INT(rmac_pause_time, 0x100);
484S2IO_PARM_INT(mc_pause_threshold_q0q3, 187);
485S2IO_PARM_INT(mc_pause_threshold_q4q7, 187);
486S2IO_PARM_INT(shared_splits, 0);
487S2IO_PARM_INT(tmac_util_period, 5);
488S2IO_PARM_INT(rmac_util_period, 5);
Ananda Rajub41477f2006-07-24 19:52:49 -0400489S2IO_PARM_INT(l3l4hdr_size, 128);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -0500490/* 0 is no steering, 1 is Priority steering, 2 is Default steering */
491S2IO_PARM_INT(tx_steering_type, TX_DEFAULT_STEERING);
Ananda Rajub41477f2006-07-24 19:52:49 -0400492/* Frequency of Rx desc syncs expressed as power of 2 */
493S2IO_PARM_INT(rxsync_frequency, 3);
Veena Parateccb8622007-07-23 02:23:54 -0400494/* Interrupt type. Values can be 0(INTA), 2(MSI_X) */
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -0700495S2IO_PARM_INT(intr_type, 2);
Ananda Rajub41477f2006-07-24 19:52:49 -0400496/* Large receive offload feature */
Stephen Hemminger43b7c452007-10-05 12:39:21 -0700497
Ananda Rajub41477f2006-07-24 19:52:49 -0400498/* Max pkts to be aggregated by LRO at one time. If not specified,
499 * aggregation happens until we hit max IP pkt size(64K)
500 */
501S2IO_PARM_INT(lro_max_pkts, 0xFFFF);
Ananda Rajub41477f2006-07-24 19:52:49 -0400502S2IO_PARM_INT(indicate_max_pkts, 0);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -0500503
504S2IO_PARM_INT(napi, 1);
505S2IO_PARM_INT(ufo, 0);
Sivakumar Subramani926930b2007-02-24 01:59:39 -0500506S2IO_PARM_INT(vlan_tag_strip, NO_STRIP_IN_PROMISC);
Ananda Rajub41477f2006-07-24 19:52:49 -0400507
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508static unsigned int tx_fifo_len[MAX_TX_FIFOS] =
Joe Perchesd44570e2009-08-24 17:29:44 +0000509{DEFAULT_FIFO_0_LEN, [1 ...(MAX_TX_FIFOS - 1)] = DEFAULT_FIFO_1_7_LEN};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510static unsigned int rx_ring_sz[MAX_RX_RINGS] =
Joe Perchesd44570e2009-08-24 17:29:44 +0000511{[0 ...(MAX_RX_RINGS - 1)] = SMALL_BLK_CNT};
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700512static unsigned int rts_frm_len[MAX_RX_RINGS] =
Joe Perchesd44570e2009-08-24 17:29:44 +0000513{[0 ...(MAX_RX_RINGS - 1)] = 0 };
Ananda Rajub41477f2006-07-24 19:52:49 -0400514
515module_param_array(tx_fifo_len, uint, NULL, 0);
516module_param_array(rx_ring_sz, uint, NULL, 0);
517module_param_array(rts_frm_len, uint, NULL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700519/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 * S2IO device table.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700521 * This table lists all the devices that this driver supports.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000523static DEFINE_PCI_DEVICE_TABLE(s2io_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_WIN,
525 PCI_ANY_ID, PCI_ANY_ID},
526 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_UNI,
527 PCI_ANY_ID, PCI_ANY_ID},
528 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_WIN,
Joe Perchesd44570e2009-08-24 17:29:44 +0000529 PCI_ANY_ID, PCI_ANY_ID},
530 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_UNI,
531 PCI_ANY_ID, PCI_ANY_ID},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 {0,}
533};
534
535MODULE_DEVICE_TABLE(pci, s2io_tbl);
536
Linas Vepstasd796fdb2007-05-14 18:37:30 -0500537static struct pci_error_handlers s2io_err_handler = {
538 .error_detected = s2io_io_error_detected,
539 .slot_reset = s2io_io_slot_reset,
540 .resume = s2io_io_resume,
541};
542
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543static struct pci_driver s2io_driver = {
Joe Perchesd44570e2009-08-24 17:29:44 +0000544 .name = "S2IO",
545 .id_table = s2io_tbl,
546 .probe = s2io_init_nic,
547 .remove = __devexit_p(s2io_rem_nic),
548 .err_handler = &s2io_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549};
550
551/* A simplifier macro used both by init and free shared_mem Fns(). */
552#define TXD_MEM_PAGE_CNT(len, per_each) ((len+per_each - 1) / per_each)
553
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500554/* netqueue manipulation helper functions */
555static inline void s2io_stop_all_tx_queue(struct s2io_nic *sp)
556{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700557 if (!sp->config.multiq) {
558 int i;
559
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500560 for (i = 0; i < sp->config.tx_fifo_num; i++)
561 sp->mac_control.fifos[i].queue_state = FIFO_QUEUE_STOP;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500562 }
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700563 netif_tx_stop_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500564}
565
566static inline void s2io_stop_tx_queue(struct s2io_nic *sp, int fifo_no)
567{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700568 if (!sp->config.multiq)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500569 sp->mac_control.fifos[fifo_no].queue_state =
570 FIFO_QUEUE_STOP;
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700571
572 netif_tx_stop_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500573}
574
575static inline void s2io_start_all_tx_queue(struct s2io_nic *sp)
576{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700577 if (!sp->config.multiq) {
578 int i;
579
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500580 for (i = 0; i < sp->config.tx_fifo_num; i++)
581 sp->mac_control.fifos[i].queue_state = FIFO_QUEUE_START;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500582 }
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700583 netif_tx_start_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500584}
585
586static inline void s2io_start_tx_queue(struct s2io_nic *sp, int fifo_no)
587{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700588 if (!sp->config.multiq)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500589 sp->mac_control.fifos[fifo_no].queue_state =
590 FIFO_QUEUE_START;
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700591
592 netif_tx_start_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500593}
594
595static inline void s2io_wake_all_tx_queue(struct s2io_nic *sp)
596{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700597 if (!sp->config.multiq) {
598 int i;
599
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500600 for (i = 0; i < sp->config.tx_fifo_num; i++)
601 sp->mac_control.fifos[i].queue_state = FIFO_QUEUE_START;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500602 }
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700603 netif_tx_wake_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500604}
605
606static inline void s2io_wake_tx_queue(
607 struct fifo_info *fifo, int cnt, u8 multiq)
608{
609
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500610 if (multiq) {
611 if (cnt && __netif_subqueue_stopped(fifo->dev, fifo->fifo_no))
612 netif_wake_subqueue(fifo->dev, fifo->fifo_no);
David S. Millerb19fa1f2008-07-08 23:14:24 -0700613 } else if (cnt && (fifo->queue_state == FIFO_QUEUE_STOP)) {
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500614 if (netif_queue_stopped(fifo->dev)) {
615 fifo->queue_state = FIFO_QUEUE_START;
616 netif_wake_queue(fifo->dev);
617 }
618 }
619}
620
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621/**
622 * init_shared_mem - Allocation and Initialization of Memory
623 * @nic: Device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700624 * Description: The function allocates all the memory areas shared
625 * between the NIC and the driver. This includes Tx descriptors,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 * Rx descriptors and the statistics block.
627 */
628
629static int init_shared_mem(struct s2io_nic *nic)
630{
631 u32 size;
632 void *tmp_v_addr, *tmp_v_addr_next;
633 dma_addr_t tmp_p_addr, tmp_p_addr_next;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500634 struct RxD_block *pre_rxd_blk = NULL;
Sivakumar Subramani372cc592007-01-31 13:32:57 -0500635 int i, j, blk_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 int lst_size, lst_per_page;
637 struct net_device *dev = nic->dev;
viro@zenIV.linux.org.uk8ae418c2005-09-02 20:15:29 +0100638 unsigned long tmp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500639 struct buffAdd *ba;
Joe Perchesffb5df62009-08-24 17:29:47 +0000640 struct config_param *config = &nic->config;
641 struct mac_info *mac_control = &nic->mac_control;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400642 unsigned long long mem_allocated = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Joe Perches13d866a2009-08-24 17:29:41 +0000644 /* Allocation and initialization of TXDLs in FIFOs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 size = 0;
646 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000647 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
648
649 size += tx_cfg->fifo_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 }
651 if (size > MAX_AVAILABLE_TXDS) {
Joe Perches9e39f7c2009-08-25 08:52:00 +0000652 DBG_PRINT(ERR_DBG,
653 "Too many TxDs requested: %d, max supported: %d\n",
654 size, MAX_AVAILABLE_TXDS);
Ananda Rajub41477f2006-07-24 19:52:49 -0400655 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 }
657
Surjit Reang2fda0962008-01-24 02:08:59 -0800658 size = 0;
659 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000660 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
661
662 size = tx_cfg->fifo_len;
Surjit Reang2fda0962008-01-24 02:08:59 -0800663 /*
664 * Legal values are from 2 to 8192
665 */
666 if (size < 2) {
Joe Perches9e39f7c2009-08-25 08:52:00 +0000667 DBG_PRINT(ERR_DBG, "Fifo %d: Invalid length (%d) - "
668 "Valid lengths are 2 through 8192\n",
669 i, size);
Surjit Reang2fda0962008-01-24 02:08:59 -0800670 return -EINVAL;
671 }
672 }
673
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500674 lst_size = (sizeof(struct TxD) * config->max_txds);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 lst_per_page = PAGE_SIZE / lst_size;
676
677 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000678 struct fifo_info *fifo = &mac_control->fifos[i];
679 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
680 int fifo_len = tx_cfg->fifo_len;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500681 int list_holder_size = fifo_len * sizeof(struct list_info_hold);
Joe Perches13d866a2009-08-24 17:29:41 +0000682
683 fifo->list_info = kzalloc(list_holder_size, GFP_KERNEL);
684 if (!fifo->list_info) {
Joe Perchesd44570e2009-08-24 17:29:44 +0000685 DBG_PRINT(INFO_DBG, "Malloc failed for list_info\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 return -ENOMEM;
687 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400688 mem_allocated += list_holder_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 }
690 for (i = 0; i < config->tx_fifo_num; i++) {
691 int page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
692 lst_per_page);
Joe Perches13d866a2009-08-24 17:29:41 +0000693 struct fifo_info *fifo = &mac_control->fifos[i];
694 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
695
696 fifo->tx_curr_put_info.offset = 0;
697 fifo->tx_curr_put_info.fifo_len = tx_cfg->fifo_len - 1;
698 fifo->tx_curr_get_info.offset = 0;
699 fifo->tx_curr_get_info.fifo_len = tx_cfg->fifo_len - 1;
700 fifo->fifo_no = i;
701 fifo->nic = nic;
702 fifo->max_txds = MAX_SKB_FRAGS + 2;
703 fifo->dev = dev;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 for (j = 0; j < page_num; j++) {
706 int k = 0;
707 dma_addr_t tmp_p;
708 void *tmp_v;
709 tmp_v = pci_alloc_consistent(nic->pdev,
710 PAGE_SIZE, &tmp_p);
711 if (!tmp_v) {
Joe Perches9e39f7c2009-08-25 08:52:00 +0000712 DBG_PRINT(INFO_DBG,
713 "pci_alloc_consistent failed for TxDL\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 return -ENOMEM;
715 }
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700716 /* If we got a zero DMA address(can happen on
717 * certain platforms like PPC), reallocate.
718 * Store virtual address of page we don't want,
719 * to be freed later.
720 */
721 if (!tmp_p) {
722 mac_control->zerodma_virt_addr = tmp_v;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400723 DBG_PRINT(INIT_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +0000724 "%s: Zero DMA address for TxDL. "
725 "Virtual address %p\n",
726 dev->name, tmp_v);
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700727 tmp_v = pci_alloc_consistent(nic->pdev,
Joe Perchesd44570e2009-08-24 17:29:44 +0000728 PAGE_SIZE, &tmp_p);
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700729 if (!tmp_v) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800730 DBG_PRINT(INFO_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +0000731 "pci_alloc_consistent failed for TxDL\n");
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700732 return -ENOMEM;
733 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400734 mem_allocated += PAGE_SIZE;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700735 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 while (k < lst_per_page) {
737 int l = (j * lst_per_page) + k;
Joe Perches13d866a2009-08-24 17:29:41 +0000738 if (l == tx_cfg->fifo_len)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700739 break;
Joe Perches13d866a2009-08-24 17:29:41 +0000740 fifo->list_info[l].list_virt_addr =
Joe Perchesd44570e2009-08-24 17:29:44 +0000741 tmp_v + (k * lst_size);
Joe Perches13d866a2009-08-24 17:29:41 +0000742 fifo->list_info[l].list_phy_addr =
Joe Perchesd44570e2009-08-24 17:29:44 +0000743 tmp_p + (k * lst_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 k++;
745 }
746 }
747 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748
Surjit Reang2fda0962008-01-24 02:08:59 -0800749 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000750 struct fifo_info *fifo = &mac_control->fifos[i];
751 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
752
753 size = tx_cfg->fifo_len;
754 fifo->ufo_in_band_v = kcalloc(size, sizeof(u64), GFP_KERNEL);
755 if (!fifo->ufo_in_band_v)
Surjit Reang2fda0962008-01-24 02:08:59 -0800756 return -ENOMEM;
757 mem_allocated += (size * sizeof(u64));
758 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -0500759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 /* Allocation and initialization of RXDs in Rings */
761 size = 0;
762 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000763 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
764 struct ring_info *ring = &mac_control->rings[i];
765
766 if (rx_cfg->num_rxd % (rxd_count[nic->rxd_mode] + 1)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +0000767 DBG_PRINT(ERR_DBG, "%s: Ring%d RxD count is not a "
768 "multiple of RxDs per Block\n",
769 dev->name, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 return FAILURE;
771 }
Joe Perches13d866a2009-08-24 17:29:41 +0000772 size += rx_cfg->num_rxd;
773 ring->block_count = rx_cfg->num_rxd /
Joe Perchesd44570e2009-08-24 17:29:44 +0000774 (rxd_count[nic->rxd_mode] + 1);
Joe Perches13d866a2009-08-24 17:29:41 +0000775 ring->pkt_cnt = rx_cfg->num_rxd - ring->block_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 }
Ananda Rajuda6971d2005-10-31 16:55:31 -0500777 if (nic->rxd_mode == RXD_MODE_1)
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500778 size = (size * (sizeof(struct RxD1)));
Ananda Rajuda6971d2005-10-31 16:55:31 -0500779 else
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500780 size = (size * (sizeof(struct RxD3)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000783 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
784 struct ring_info *ring = &mac_control->rings[i];
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700785
Joe Perches13d866a2009-08-24 17:29:41 +0000786 ring->rx_curr_get_info.block_index = 0;
787 ring->rx_curr_get_info.offset = 0;
788 ring->rx_curr_get_info.ring_len = rx_cfg->num_rxd - 1;
789 ring->rx_curr_put_info.block_index = 0;
790 ring->rx_curr_put_info.offset = 0;
791 ring->rx_curr_put_info.ring_len = rx_cfg->num_rxd - 1;
792 ring->nic = nic;
793 ring->ring_no = i;
Joe Perches13d866a2009-08-24 17:29:41 +0000794
795 blk_cnt = rx_cfg->num_rxd / (rxd_count[nic->rxd_mode] + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 /* Allocating all the Rx blocks */
797 for (j = 0; j < blk_cnt; j++) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500798 struct rx_block_info *rx_blocks;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500799 int l;
800
Joe Perches13d866a2009-08-24 17:29:41 +0000801 rx_blocks = &ring->rx_blocks[j];
Joe Perchesd44570e2009-08-24 17:29:44 +0000802 size = SIZE_OF_BLOCK; /* size is always page size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 tmp_v_addr = pci_alloc_consistent(nic->pdev, size,
804 &tmp_p_addr);
805 if (tmp_v_addr == NULL) {
806 /*
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700807 * In case of failure, free_shared_mem()
808 * is called, which should free any
809 * memory that was alloced till the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 * failure happened.
811 */
Ananda Rajuda6971d2005-10-31 16:55:31 -0500812 rx_blocks->block_virt_addr = tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 return -ENOMEM;
814 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400815 mem_allocated += size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 memset(tmp_v_addr, 0, size);
Joe Perches4f870322009-08-24 17:29:42 +0000817
818 size = sizeof(struct rxd_info) *
819 rxd_count[nic->rxd_mode];
Ananda Rajuda6971d2005-10-31 16:55:31 -0500820 rx_blocks->block_virt_addr = tmp_v_addr;
821 rx_blocks->block_dma_addr = tmp_p_addr;
Joe Perches4f870322009-08-24 17:29:42 +0000822 rx_blocks->rxds = kmalloc(size, GFP_KERNEL);
Sivakumar Subramani372cc592007-01-31 13:32:57 -0500823 if (!rx_blocks->rxds)
824 return -ENOMEM;
Joe Perches4f870322009-08-24 17:29:42 +0000825 mem_allocated += size;
Joe Perchesd44570e2009-08-24 17:29:44 +0000826 for (l = 0; l < rxd_count[nic->rxd_mode]; l++) {
Ananda Rajuda6971d2005-10-31 16:55:31 -0500827 rx_blocks->rxds[l].virt_addr =
828 rx_blocks->block_virt_addr +
829 (rxd_size[nic->rxd_mode] * l);
830 rx_blocks->rxds[l].dma_addr =
831 rx_blocks->block_dma_addr +
832 (rxd_size[nic->rxd_mode] * l);
833 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 }
835 /* Interlinking all Rx Blocks */
836 for (j = 0; j < blk_cnt; j++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000837 int next = (j + 1) % blk_cnt;
838 tmp_v_addr = ring->rx_blocks[j].block_virt_addr;
839 tmp_v_addr_next = ring->rx_blocks[next].block_virt_addr;
840 tmp_p_addr = ring->rx_blocks[j].block_dma_addr;
841 tmp_p_addr_next = ring->rx_blocks[next].block_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
Joe Perchesd44570e2009-08-24 17:29:44 +0000843 pre_rxd_blk = (struct RxD_block *)tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 pre_rxd_blk->reserved_2_pNext_RxD_block =
Joe Perchesd44570e2009-08-24 17:29:44 +0000845 (unsigned long)tmp_v_addr_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 pre_rxd_blk->pNext_RxD_Blk_physical =
Joe Perchesd44570e2009-08-24 17:29:44 +0000847 (u64)tmp_p_addr_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 }
849 }
Veena Parat6d517a22007-07-23 02:20:51 -0400850 if (nic->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -0500851 /*
852 * Allocation of Storages for buffer addresses in 2BUFF mode
853 * and the buffers as well.
854 */
855 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000856 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
857 struct ring_info *ring = &mac_control->rings[i];
858
859 blk_cnt = rx_cfg->num_rxd /
Joe Perchesd44570e2009-08-24 17:29:44 +0000860 (rxd_count[nic->rxd_mode] + 1);
Joe Perches4f870322009-08-24 17:29:42 +0000861 size = sizeof(struct buffAdd *) * blk_cnt;
862 ring->ba = kmalloc(size, GFP_KERNEL);
Joe Perches13d866a2009-08-24 17:29:41 +0000863 if (!ring->ba)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 return -ENOMEM;
Joe Perches4f870322009-08-24 17:29:42 +0000865 mem_allocated += size;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500866 for (j = 0; j < blk_cnt; j++) {
867 int k = 0;
Joe Perches4f870322009-08-24 17:29:42 +0000868
869 size = sizeof(struct buffAdd) *
870 (rxd_count[nic->rxd_mode] + 1);
871 ring->ba[j] = kmalloc(size, GFP_KERNEL);
Joe Perches13d866a2009-08-24 17:29:41 +0000872 if (!ring->ba[j])
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 return -ENOMEM;
Joe Perches4f870322009-08-24 17:29:42 +0000874 mem_allocated += size;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500875 while (k != rxd_count[nic->rxd_mode]) {
Joe Perches13d866a2009-08-24 17:29:41 +0000876 ba = &ring->ba[j][k];
Joe Perches4f870322009-08-24 17:29:42 +0000877 size = BUF0_LEN + ALIGN_SIZE;
878 ba->ba_0_org = kmalloc(size, GFP_KERNEL);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500879 if (!ba->ba_0_org)
880 return -ENOMEM;
Joe Perches4f870322009-08-24 17:29:42 +0000881 mem_allocated += size;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500882 tmp = (unsigned long)ba->ba_0_org;
883 tmp += ALIGN_SIZE;
Joe Perchesd44570e2009-08-24 17:29:44 +0000884 tmp &= ~((unsigned long)ALIGN_SIZE);
885 ba->ba_0 = (void *)tmp;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500886
Joe Perches4f870322009-08-24 17:29:42 +0000887 size = BUF1_LEN + ALIGN_SIZE;
888 ba->ba_1_org = kmalloc(size, GFP_KERNEL);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500889 if (!ba->ba_1_org)
890 return -ENOMEM;
Joe Perches4f870322009-08-24 17:29:42 +0000891 mem_allocated += size;
Joe Perchesd44570e2009-08-24 17:29:44 +0000892 tmp = (unsigned long)ba->ba_1_org;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500893 tmp += ALIGN_SIZE;
Joe Perchesd44570e2009-08-24 17:29:44 +0000894 tmp &= ~((unsigned long)ALIGN_SIZE);
895 ba->ba_1 = (void *)tmp;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500896 k++;
897 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 }
899 }
900 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
902 /* Allocation and initialization of Statistics block */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500903 size = sizeof(struct stat_block);
Joe Perchesd44570e2009-08-24 17:29:44 +0000904 mac_control->stats_mem =
905 pci_alloc_consistent(nic->pdev, size,
906 &mac_control->stats_mem_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
908 if (!mac_control->stats_mem) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700909 /*
910 * In case of failure, free_shared_mem() is called, which
911 * should free any memory that was alloced till the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 * failure happened.
913 */
914 return -ENOMEM;
915 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400916 mem_allocated += size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 mac_control->stats_mem_sz = size;
918
919 tmp_v_addr = mac_control->stats_mem;
Joe Perchesd44570e2009-08-24 17:29:44 +0000920 mac_control->stats_info = (struct stat_block *)tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 memset(tmp_v_addr, 0, size);
Breno Leitao3a228132010-03-04 10:40:44 +0000922 DBG_PRINT(INIT_DBG, "%s: Ring Mem PHY: 0x%llx\n",
923 dev_name(&nic->pdev->dev), (unsigned long long)tmp_p_addr);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400924 mac_control->stats_info->sw_stat.mem_allocated += mem_allocated;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 return SUCCESS;
926}
927
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700928/**
929 * free_shared_mem - Free the allocated Memory
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 * @nic: Device private variable.
931 * Description: This function is to free all memory locations allocated by
932 * the init_shared_mem() function and return it to the kernel.
933 */
934
935static void free_shared_mem(struct s2io_nic *nic)
936{
937 int i, j, blk_cnt, size;
938 void *tmp_v_addr;
939 dma_addr_t tmp_p_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 int lst_size, lst_per_page;
Micah Gruber8910b492007-07-09 11:29:04 +0800941 struct net_device *dev;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400942 int page_num = 0;
Joe Perchesffb5df62009-08-24 17:29:47 +0000943 struct config_param *config;
944 struct mac_info *mac_control;
945 struct stat_block *stats;
946 struct swStat *swstats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947
948 if (!nic)
949 return;
950
Micah Gruber8910b492007-07-09 11:29:04 +0800951 dev = nic->dev;
952
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 config = &nic->config;
Joe Perchesffb5df62009-08-24 17:29:47 +0000954 mac_control = &nic->mac_control;
955 stats = mac_control->stats_info;
956 swstats = &stats->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Joe Perchesd44570e2009-08-24 17:29:44 +0000958 lst_size = sizeof(struct TxD) * config->max_txds;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 lst_per_page = PAGE_SIZE / lst_size;
960
961 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000962 struct fifo_info *fifo = &mac_control->fifos[i];
963 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
964
965 page_num = TXD_MEM_PAGE_CNT(tx_cfg->fifo_len, lst_per_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 for (j = 0; j < page_num; j++) {
967 int mem_blks = (j * lst_per_page);
Joe Perches13d866a2009-08-24 17:29:41 +0000968 struct list_info_hold *fli;
969
970 if (!fifo->list_info)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400971 return;
Joe Perches13d866a2009-08-24 17:29:41 +0000972
973 fli = &fifo->list_info[mem_blks];
974 if (!fli->list_virt_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 break;
976 pci_free_consistent(nic->pdev, PAGE_SIZE,
Joe Perches13d866a2009-08-24 17:29:41 +0000977 fli->list_virt_addr,
978 fli->list_phy_addr);
Joe Perchesffb5df62009-08-24 17:29:47 +0000979 swstats->mem_freed += PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 }
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700981 /* If we got a zero DMA address during allocation,
982 * free the page now
983 */
984 if (mac_control->zerodma_virt_addr) {
985 pci_free_consistent(nic->pdev, PAGE_SIZE,
986 mac_control->zerodma_virt_addr,
987 (dma_addr_t)0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400988 DBG_PRINT(INIT_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +0000989 "%s: Freeing TxDL with zero DMA address. "
990 "Virtual address %p\n",
991 dev->name, mac_control->zerodma_virt_addr);
Joe Perchesffb5df62009-08-24 17:29:47 +0000992 swstats->mem_freed += PAGE_SIZE;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700993 }
Joe Perches13d866a2009-08-24 17:29:41 +0000994 kfree(fifo->list_info);
Joe Perches82c2d022009-08-24 17:29:48 +0000995 swstats->mem_freed += tx_cfg->fifo_len *
Joe Perchesd44570e2009-08-24 17:29:44 +0000996 sizeof(struct list_info_hold);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 }
998
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 size = SIZE_OF_BLOCK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001001 struct ring_info *ring = &mac_control->rings[i];
1002
1003 blk_cnt = ring->block_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 for (j = 0; j < blk_cnt; j++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001005 tmp_v_addr = ring->rx_blocks[j].block_virt_addr;
1006 tmp_p_addr = ring->rx_blocks[j].block_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 if (tmp_v_addr == NULL)
1008 break;
1009 pci_free_consistent(nic->pdev, size,
1010 tmp_v_addr, tmp_p_addr);
Joe Perchesffb5df62009-08-24 17:29:47 +00001011 swstats->mem_freed += size;
Joe Perches13d866a2009-08-24 17:29:41 +00001012 kfree(ring->rx_blocks[j].rxds);
Joe Perchesffb5df62009-08-24 17:29:47 +00001013 swstats->mem_freed += sizeof(struct rxd_info) *
1014 rxd_count[nic->rxd_mode];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 }
1016 }
1017
Veena Parat6d517a22007-07-23 02:20:51 -04001018 if (nic->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05001019 /* Freeing buffer storage addresses in 2BUFF mode. */
1020 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001021 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
1022 struct ring_info *ring = &mac_control->rings[i];
1023
1024 blk_cnt = rx_cfg->num_rxd /
1025 (rxd_count[nic->rxd_mode] + 1);
Ananda Rajuda6971d2005-10-31 16:55:31 -05001026 for (j = 0; j < blk_cnt; j++) {
1027 int k = 0;
Joe Perches13d866a2009-08-24 17:29:41 +00001028 if (!ring->ba[j])
Ananda Rajuda6971d2005-10-31 16:55:31 -05001029 continue;
1030 while (k != rxd_count[nic->rxd_mode]) {
Joe Perches13d866a2009-08-24 17:29:41 +00001031 struct buffAdd *ba = &ring->ba[j][k];
Ananda Rajuda6971d2005-10-31 16:55:31 -05001032 kfree(ba->ba_0_org);
Joe Perchesffb5df62009-08-24 17:29:47 +00001033 swstats->mem_freed +=
1034 BUF0_LEN + ALIGN_SIZE;
Ananda Rajuda6971d2005-10-31 16:55:31 -05001035 kfree(ba->ba_1_org);
Joe Perchesffb5df62009-08-24 17:29:47 +00001036 swstats->mem_freed +=
1037 BUF1_LEN + ALIGN_SIZE;
Ananda Rajuda6971d2005-10-31 16:55:31 -05001038 k++;
1039 }
Joe Perches13d866a2009-08-24 17:29:41 +00001040 kfree(ring->ba[j]);
Joe Perchesffb5df62009-08-24 17:29:47 +00001041 swstats->mem_freed += sizeof(struct buffAdd) *
1042 (rxd_count[nic->rxd_mode] + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 }
Joe Perches13d866a2009-08-24 17:29:41 +00001044 kfree(ring->ba);
Joe Perchesffb5df62009-08-24 17:29:47 +00001045 swstats->mem_freed += sizeof(struct buffAdd *) *
1046 blk_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
Surjit Reang2fda0962008-01-24 02:08:59 -08001050 for (i = 0; i < nic->config.tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001051 struct fifo_info *fifo = &mac_control->fifos[i];
1052 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
1053
1054 if (fifo->ufo_in_band_v) {
Joe Perchesffb5df62009-08-24 17:29:47 +00001055 swstats->mem_freed += tx_cfg->fifo_len *
1056 sizeof(u64);
Joe Perches13d866a2009-08-24 17:29:41 +00001057 kfree(fifo->ufo_in_band_v);
Surjit Reang2fda0962008-01-24 02:08:59 -08001058 }
1059 }
1060
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 if (mac_control->stats_mem) {
Joe Perchesffb5df62009-08-24 17:29:47 +00001062 swstats->mem_freed += mac_control->stats_mem_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 pci_free_consistent(nic->pdev,
1064 mac_control->stats_mem_sz,
1065 mac_control->stats_mem,
1066 mac_control->stats_mem_phy);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001067 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068}
1069
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001070/**
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001071 * s2io_verify_pci_mode -
1072 */
1073
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001074static int s2io_verify_pci_mode(struct s2io_nic *nic)
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001075{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001076 struct XENA_dev_config __iomem *bar0 = nic->bar0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001077 register u64 val64 = 0;
1078 int mode;
1079
1080 val64 = readq(&bar0->pci_mode);
1081 mode = (u8)GET_PCI_MODE(val64);
1082
Joe Perchesd44570e2009-08-24 17:29:44 +00001083 if (val64 & PCI_MODE_UNKNOWN_MODE)
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001084 return -1; /* Unknown PCI mode */
1085 return mode;
1086}
1087
Ananda Rajuc92ca042006-04-21 19:18:03 -04001088#define NEC_VENID 0x1033
1089#define NEC_DEVID 0x0125
1090static int s2io_on_nec_bridge(struct pci_dev *s2io_pdev)
1091{
1092 struct pci_dev *tdev = NULL;
Alan Cox26d36b62006-09-15 15:22:51 +01001093 while ((tdev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, tdev)) != NULL) {
1094 if (tdev->vendor == NEC_VENID && tdev->device == NEC_DEVID) {
Ilpo Järvinen7ad62dbc2008-05-13 14:16:54 +03001095 if (tdev->bus == s2io_pdev->bus->parent) {
Alan Cox26d36b62006-09-15 15:22:51 +01001096 pci_dev_put(tdev);
Ananda Rajuc92ca042006-04-21 19:18:03 -04001097 return 1;
Ilpo Järvinen7ad62dbc2008-05-13 14:16:54 +03001098 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04001099 }
1100 }
1101 return 0;
1102}
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001103
Adrian Bunk7b32a312006-05-16 17:30:50 +02001104static int bus_speed[8] = {33, 133, 133, 200, 266, 133, 200, 266};
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001105/**
1106 * s2io_print_pci_mode -
1107 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001108static int s2io_print_pci_mode(struct s2io_nic *nic)
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001109{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001110 struct XENA_dev_config __iomem *bar0 = nic->bar0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001111 register u64 val64 = 0;
1112 int mode;
1113 struct config_param *config = &nic->config;
Joe Perches9e39f7c2009-08-25 08:52:00 +00001114 const char *pcimode;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001115
1116 val64 = readq(&bar0->pci_mode);
1117 mode = (u8)GET_PCI_MODE(val64);
1118
Joe Perchesd44570e2009-08-24 17:29:44 +00001119 if (val64 & PCI_MODE_UNKNOWN_MODE)
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001120 return -1; /* Unknown PCI mode */
1121
Ananda Rajuc92ca042006-04-21 19:18:03 -04001122 config->bus_speed = bus_speed[mode];
1123
1124 if (s2io_on_nec_bridge(nic->pdev)) {
1125 DBG_PRINT(ERR_DBG, "%s: Device is on PCI-E bus\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00001126 nic->dev->name);
Ananda Rajuc92ca042006-04-21 19:18:03 -04001127 return mode;
1128 }
1129
Joe Perchesd44570e2009-08-24 17:29:44 +00001130 switch (mode) {
1131 case PCI_MODE_PCI_33:
Joe Perches9e39f7c2009-08-25 08:52:00 +00001132 pcimode = "33MHz PCI bus";
Joe Perchesd44570e2009-08-24 17:29:44 +00001133 break;
1134 case PCI_MODE_PCI_66:
Joe Perches9e39f7c2009-08-25 08:52:00 +00001135 pcimode = "66MHz PCI bus";
Joe Perchesd44570e2009-08-24 17:29:44 +00001136 break;
1137 case PCI_MODE_PCIX_M1_66:
Joe Perches9e39f7c2009-08-25 08:52:00 +00001138 pcimode = "66MHz PCIX(M1) bus";
Joe Perchesd44570e2009-08-24 17:29:44 +00001139 break;
1140 case PCI_MODE_PCIX_M1_100:
Joe Perches9e39f7c2009-08-25 08:52:00 +00001141 pcimode = "100MHz PCIX(M1) bus";
Joe Perchesd44570e2009-08-24 17:29:44 +00001142 break;
1143 case PCI_MODE_PCIX_M1_133:
Joe Perches9e39f7c2009-08-25 08:52:00 +00001144 pcimode = "133MHz PCIX(M1) bus";
Joe Perchesd44570e2009-08-24 17:29:44 +00001145 break;
1146 case PCI_MODE_PCIX_M2_66:
Joe Perches9e39f7c2009-08-25 08:52:00 +00001147 pcimode = "133MHz PCIX(M2) bus";
Joe Perchesd44570e2009-08-24 17:29:44 +00001148 break;
1149 case PCI_MODE_PCIX_M2_100:
Joe Perches9e39f7c2009-08-25 08:52:00 +00001150 pcimode = "200MHz PCIX(M2) bus";
Joe Perchesd44570e2009-08-24 17:29:44 +00001151 break;
1152 case PCI_MODE_PCIX_M2_133:
Joe Perches9e39f7c2009-08-25 08:52:00 +00001153 pcimode = "266MHz PCIX(M2) bus";
Joe Perchesd44570e2009-08-24 17:29:44 +00001154 break;
1155 default:
Joe Perches9e39f7c2009-08-25 08:52:00 +00001156 pcimode = "unsupported bus!";
1157 mode = -1;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001158 }
1159
Joe Perches9e39f7c2009-08-25 08:52:00 +00001160 DBG_PRINT(ERR_DBG, "%s: Device is on %d bit %s\n",
1161 nic->dev->name, val64 & PCI_MODE_32_BITS ? 32 : 64, pcimode);
1162
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001163 return mode;
1164}
1165
1166/**
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001167 * init_tti - Initialization transmit traffic interrupt scheme
1168 * @nic: device private variable
1169 * @link: link status (UP/DOWN) used to enable/disable continuous
1170 * transmit interrupts
1171 * Description: The function configures transmit traffic interrupts
1172 * Return Value: SUCCESS on success and
1173 * '-1' on failure
1174 */
1175
Adrian Bunk0d66afe2008-03-04 15:19:22 -08001176static int init_tti(struct s2io_nic *nic, int link)
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001177{
1178 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1179 register u64 val64 = 0;
1180 int i;
Joe Perchesffb5df62009-08-24 17:29:47 +00001181 struct config_param *config = &nic->config;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001182
1183 for (i = 0; i < config->tx_fifo_num; i++) {
1184 /*
1185 * TTI Initialization. Default Tx timer gets us about
1186 * 250 interrupts per sec. Continuous interrupts are enabled
1187 * by default.
1188 */
1189 if (nic->device_type == XFRAME_II_DEVICE) {
1190 int count = (nic->config.bus_speed * 125)/2;
1191 val64 = TTI_DATA1_MEM_TX_TIMER_VAL(count);
1192 } else
1193 val64 = TTI_DATA1_MEM_TX_TIMER_VAL(0x2078);
1194
1195 val64 |= TTI_DATA1_MEM_TX_URNG_A(0xA) |
Joe Perchesd44570e2009-08-24 17:29:44 +00001196 TTI_DATA1_MEM_TX_URNG_B(0x10) |
1197 TTI_DATA1_MEM_TX_URNG_C(0x30) |
1198 TTI_DATA1_MEM_TX_TIMER_AC_EN;
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04001199 if (i == 0)
1200 if (use_continuous_tx_intrs && (link == LINK_UP))
1201 val64 |= TTI_DATA1_MEM_TX_TIMER_CI_EN;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001202 writeq(val64, &bar0->tti_data1_mem);
1203
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04001204 if (nic->config.intr_type == MSI_X) {
1205 val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
1206 TTI_DATA2_MEM_TX_UFC_B(0x100) |
1207 TTI_DATA2_MEM_TX_UFC_C(0x200) |
1208 TTI_DATA2_MEM_TX_UFC_D(0x300);
1209 } else {
1210 if ((nic->config.tx_steering_type ==
Joe Perchesd44570e2009-08-24 17:29:44 +00001211 TX_DEFAULT_STEERING) &&
1212 (config->tx_fifo_num > 1) &&
1213 (i >= nic->udp_fifo_idx) &&
1214 (i < (nic->udp_fifo_idx +
1215 nic->total_udp_fifos)))
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04001216 val64 = TTI_DATA2_MEM_TX_UFC_A(0x50) |
1217 TTI_DATA2_MEM_TX_UFC_B(0x80) |
1218 TTI_DATA2_MEM_TX_UFC_C(0x100) |
1219 TTI_DATA2_MEM_TX_UFC_D(0x120);
1220 else
1221 val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
1222 TTI_DATA2_MEM_TX_UFC_B(0x20) |
1223 TTI_DATA2_MEM_TX_UFC_C(0x40) |
1224 TTI_DATA2_MEM_TX_UFC_D(0x80);
1225 }
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001226
1227 writeq(val64, &bar0->tti_data2_mem);
1228
Joe Perchesd44570e2009-08-24 17:29:44 +00001229 val64 = TTI_CMD_MEM_WE |
1230 TTI_CMD_MEM_STROBE_NEW_CMD |
1231 TTI_CMD_MEM_OFFSET(i);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001232 writeq(val64, &bar0->tti_command_mem);
1233
1234 if (wait_for_cmd_complete(&bar0->tti_command_mem,
Joe Perchesd44570e2009-08-24 17:29:44 +00001235 TTI_CMD_MEM_STROBE_NEW_CMD,
1236 S2IO_BIT_RESET) != SUCCESS)
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001237 return FAILURE;
1238 }
1239
1240 return SUCCESS;
1241}
1242
1243/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001244 * init_nic - Initialization of hardware
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001245 * @nic: device private variable
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001246 * Description: The function sequentially configures every block
1247 * of the H/W from their reset values.
1248 * Return Value: SUCCESS on success and
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 * '-1' on failure (endian settings incorrect).
1250 */
1251
1252static int init_nic(struct s2io_nic *nic)
1253{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001254 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 struct net_device *dev = nic->dev;
1256 register u64 val64 = 0;
1257 void __iomem *add;
1258 u32 time;
1259 int i, j;
Ananda Rajuc92ca042006-04-21 19:18:03 -04001260 int dtx_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 unsigned long long mem_share;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001262 int mem_size;
Joe Perchesffb5df62009-08-24 17:29:47 +00001263 struct config_param *config = &nic->config;
1264 struct mac_info *mac_control = &nic->mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001266 /* to set the swapper controle on the card */
Joe Perchesd44570e2009-08-24 17:29:44 +00001267 if (s2io_set_swapper(nic)) {
1268 DBG_PRINT(ERR_DBG, "ERROR: Setting Swapper failed\n");
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05001269 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 }
1271
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001272 /*
1273 * Herc requires EOI to be removed from reset before XGXS, so..
1274 */
1275 if (nic->device_type & XFRAME_II_DEVICE) {
1276 val64 = 0xA500000000ULL;
1277 writeq(val64, &bar0->sw_reset);
1278 msleep(500);
1279 val64 = readq(&bar0->sw_reset);
1280 }
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 /* Remove XGXS from reset state */
1283 val64 = 0;
1284 writeq(val64, &bar0->sw_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 msleep(500);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001286 val64 = readq(&bar0->sw_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
Sreenivasa Honnur79620242007-12-05 23:59:28 -05001288 /* Ensure that it's safe to access registers by checking
1289 * RIC_RUNNING bit is reset. Check is valid only for XframeII.
1290 */
1291 if (nic->device_type == XFRAME_II_DEVICE) {
1292 for (i = 0; i < 50; i++) {
1293 val64 = readq(&bar0->adapter_status);
1294 if (!(val64 & ADAPTER_STATUS_RIC_RUNNING))
1295 break;
1296 msleep(10);
1297 }
1298 if (i == 50)
1299 return -ENODEV;
1300 }
1301
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 /* Enable Receiving broadcasts */
1303 add = &bar0->mac_cfg;
1304 val64 = readq(&bar0->mac_cfg);
1305 val64 |= MAC_RMAC_BCAST_ENABLE;
1306 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
Joe Perchesd44570e2009-08-24 17:29:44 +00001307 writel((u32)val64, add);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1309 writel((u32) (val64 >> 32), (add + 4));
1310
1311 /* Read registers in all blocks */
1312 val64 = readq(&bar0->mac_int_mask);
1313 val64 = readq(&bar0->mc_int_mask);
1314 val64 = readq(&bar0->xgxs_int_mask);
1315
1316 /* Set MTU */
1317 val64 = dev->mtu;
1318 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
1319
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001320 if (nic->device_type & XFRAME_II_DEVICE) {
1321 while (herc_act_dtx_cfg[dtx_cnt] != END_SIGN) {
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07001322 SPECIAL_REG_WRITE(herc_act_dtx_cfg[dtx_cnt],
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 &bar0->dtx_control, UF);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001324 if (dtx_cnt & 0x1)
1325 msleep(1); /* Necessary!! */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 dtx_cnt++;
1327 }
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001328 } else {
Ananda Rajuc92ca042006-04-21 19:18:03 -04001329 while (xena_dtx_cfg[dtx_cnt] != END_SIGN) {
1330 SPECIAL_REG_WRITE(xena_dtx_cfg[dtx_cnt],
1331 &bar0->dtx_control, UF);
1332 val64 = readq(&bar0->dtx_control);
1333 dtx_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 }
1335 }
1336
1337 /* Tx DMA Initialization */
1338 val64 = 0;
1339 writeq(val64, &bar0->tx_fifo_partition_0);
1340 writeq(val64, &bar0->tx_fifo_partition_1);
1341 writeq(val64, &bar0->tx_fifo_partition_2);
1342 writeq(val64, &bar0->tx_fifo_partition_3);
1343
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 for (i = 0, j = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001345 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
1346
1347 val64 |= vBIT(tx_cfg->fifo_len - 1, ((j * 32) + 19), 13) |
1348 vBIT(tx_cfg->fifo_priority, ((j * 32) + 5), 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
1350 if (i == (config->tx_fifo_num - 1)) {
1351 if (i % 2 == 0)
1352 i++;
1353 }
1354
1355 switch (i) {
1356 case 1:
1357 writeq(val64, &bar0->tx_fifo_partition_0);
1358 val64 = 0;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001359 j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 break;
1361 case 3:
1362 writeq(val64, &bar0->tx_fifo_partition_1);
1363 val64 = 0;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001364 j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 break;
1366 case 5:
1367 writeq(val64, &bar0->tx_fifo_partition_2);
1368 val64 = 0;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001369 j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 break;
1371 case 7:
1372 writeq(val64, &bar0->tx_fifo_partition_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001373 val64 = 0;
1374 j = 0;
1375 break;
1376 default:
1377 j++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 break;
1379 }
1380 }
1381
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001382 /*
1383 * Disable 4 PCCs for Xena1, 2 and 3 as per H/W bug
1384 * SXE-008 TRANSMIT DMA ARBITRATION ISSUE.
1385 */
Joe Perchesd44570e2009-08-24 17:29:44 +00001386 if ((nic->device_type == XFRAME_I_DEVICE) && (nic->pdev->revision < 4))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001387 writeq(PCC_ENABLE_FOUR, &bar0->pcc_enable);
1388
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 val64 = readq(&bar0->tx_fifo_partition_0);
1390 DBG_PRINT(INIT_DBG, "Fifo partition at: 0x%p is: 0x%llx\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00001391 &bar0->tx_fifo_partition_0, (unsigned long long)val64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001393 /*
1394 * Initialization of Tx_PA_CONFIG register to ignore packet
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 * integrity checking.
1396 */
1397 val64 = readq(&bar0->tx_pa_cfg);
Joe Perchesd44570e2009-08-24 17:29:44 +00001398 val64 |= TX_PA_CFG_IGNORE_FRM_ERR |
1399 TX_PA_CFG_IGNORE_SNAP_OUI |
1400 TX_PA_CFG_IGNORE_LLC_CTRL |
1401 TX_PA_CFG_IGNORE_L2_ERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 writeq(val64, &bar0->tx_pa_cfg);
1403
1404 /* Rx DMA intialization. */
1405 val64 = 0;
1406 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001407 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
1408
1409 val64 |= vBIT(rx_cfg->ring_priority, (5 + (i * 8)), 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 }
1411 writeq(val64, &bar0->rx_queue_priority);
1412
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001413 /*
1414 * Allocating equal share of memory to all the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 * configured Rings.
1416 */
1417 val64 = 0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001418 if (nic->device_type & XFRAME_II_DEVICE)
1419 mem_size = 32;
1420 else
1421 mem_size = 64;
1422
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 for (i = 0; i < config->rx_ring_num; i++) {
1424 switch (i) {
1425 case 0:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001426 mem_share = (mem_size / config->rx_ring_num +
1427 mem_size % config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 val64 |= RX_QUEUE_CFG_Q0_SZ(mem_share);
1429 continue;
1430 case 1:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001431 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 val64 |= RX_QUEUE_CFG_Q1_SZ(mem_share);
1433 continue;
1434 case 2:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001435 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 val64 |= RX_QUEUE_CFG_Q2_SZ(mem_share);
1437 continue;
1438 case 3:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001439 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 val64 |= RX_QUEUE_CFG_Q3_SZ(mem_share);
1441 continue;
1442 case 4:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001443 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 val64 |= RX_QUEUE_CFG_Q4_SZ(mem_share);
1445 continue;
1446 case 5:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001447 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 val64 |= RX_QUEUE_CFG_Q5_SZ(mem_share);
1449 continue;
1450 case 6:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001451 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 val64 |= RX_QUEUE_CFG_Q6_SZ(mem_share);
1453 continue;
1454 case 7:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001455 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 val64 |= RX_QUEUE_CFG_Q7_SZ(mem_share);
1457 continue;
1458 }
1459 }
1460 writeq(val64, &bar0->rx_queue_cfg);
1461
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001462 /*
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001463 * Filling Tx round robin registers
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001464 * as per the number of FIFOs for equal scheduling priority
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 */
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001466 switch (config->tx_fifo_num) {
1467 case 1:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001468 val64 = 0x0;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001469 writeq(val64, &bar0->tx_w_round_robin_0);
1470 writeq(val64, &bar0->tx_w_round_robin_1);
1471 writeq(val64, &bar0->tx_w_round_robin_2);
1472 writeq(val64, &bar0->tx_w_round_robin_3);
1473 writeq(val64, &bar0->tx_w_round_robin_4);
1474 break;
1475 case 2:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001476 val64 = 0x0001000100010001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001477 writeq(val64, &bar0->tx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001478 writeq(val64, &bar0->tx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001479 writeq(val64, &bar0->tx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001480 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001481 val64 = 0x0001000100000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001482 writeq(val64, &bar0->tx_w_round_robin_4);
1483 break;
1484 case 3:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001485 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001486 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001487 val64 = 0x0200010200010200ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001488 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001489 val64 = 0x0102000102000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001490 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001491 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001492 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001493 val64 = 0x0200010200000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001494 writeq(val64, &bar0->tx_w_round_robin_4);
1495 break;
1496 case 4:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001497 val64 = 0x0001020300010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001498 writeq(val64, &bar0->tx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001499 writeq(val64, &bar0->tx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001500 writeq(val64, &bar0->tx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001501 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001502 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001503 writeq(val64, &bar0->tx_w_round_robin_4);
1504 break;
1505 case 5:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001506 val64 = 0x0001020304000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001507 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001508 val64 = 0x0304000102030400ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001509 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001510 val64 = 0x0102030400010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001511 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001512 val64 = 0x0400010203040001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001513 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001514 val64 = 0x0203040000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001515 writeq(val64, &bar0->tx_w_round_robin_4);
1516 break;
1517 case 6:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001518 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001519 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001520 val64 = 0x0203040500010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001521 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001522 val64 = 0x0405000102030405ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001523 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001524 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001525 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001526 val64 = 0x0203040500000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001527 writeq(val64, &bar0->tx_w_round_robin_4);
1528 break;
1529 case 7:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001530 val64 = 0x0001020304050600ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001531 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001532 val64 = 0x0102030405060001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001533 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001534 val64 = 0x0203040506000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001535 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001536 val64 = 0x0304050600010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001537 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001538 val64 = 0x0405060000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001539 writeq(val64, &bar0->tx_w_round_robin_4);
1540 break;
1541 case 8:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001542 val64 = 0x0001020304050607ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001543 writeq(val64, &bar0->tx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001544 writeq(val64, &bar0->tx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001545 writeq(val64, &bar0->tx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001546 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001547 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001548 writeq(val64, &bar0->tx_w_round_robin_4);
1549 break;
1550 }
1551
Ananda Rajub41477f2006-07-24 19:52:49 -04001552 /* Enable all configured Tx FIFO partitions */
Ananda Raju5d3213c2006-04-21 19:23:26 -04001553 val64 = readq(&bar0->tx_fifo_partition_0);
1554 val64 |= (TX_FIFO_PARTITION_EN);
1555 writeq(val64, &bar0->tx_fifo_partition_0);
1556
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001557 /* Filling the Rx round robin registers as per the
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001558 * number of Rings and steering based on QoS with
1559 * equal priority.
1560 */
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001561 switch (config->rx_ring_num) {
1562 case 1:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001563 val64 = 0x0;
1564 writeq(val64, &bar0->rx_w_round_robin_0);
1565 writeq(val64, &bar0->rx_w_round_robin_1);
1566 writeq(val64, &bar0->rx_w_round_robin_2);
1567 writeq(val64, &bar0->rx_w_round_robin_3);
1568 writeq(val64, &bar0->rx_w_round_robin_4);
1569
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001570 val64 = 0x8080808080808080ULL;
1571 writeq(val64, &bar0->rts_qos_steering);
1572 break;
1573 case 2:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001574 val64 = 0x0001000100010001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001575 writeq(val64, &bar0->rx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001576 writeq(val64, &bar0->rx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001577 writeq(val64, &bar0->rx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001578 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001579 val64 = 0x0001000100000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001580 writeq(val64, &bar0->rx_w_round_robin_4);
1581
1582 val64 = 0x8080808040404040ULL;
1583 writeq(val64, &bar0->rts_qos_steering);
1584 break;
1585 case 3:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001586 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001587 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001588 val64 = 0x0200010200010200ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001589 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001590 val64 = 0x0102000102000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001591 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001592 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001593 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001594 val64 = 0x0200010200000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001595 writeq(val64, &bar0->rx_w_round_robin_4);
1596
1597 val64 = 0x8080804040402020ULL;
1598 writeq(val64, &bar0->rts_qos_steering);
1599 break;
1600 case 4:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001601 val64 = 0x0001020300010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001602 writeq(val64, &bar0->rx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001603 writeq(val64, &bar0->rx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001604 writeq(val64, &bar0->rx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001605 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001606 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001607 writeq(val64, &bar0->rx_w_round_robin_4);
1608
1609 val64 = 0x8080404020201010ULL;
1610 writeq(val64, &bar0->rts_qos_steering);
1611 break;
1612 case 5:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001613 val64 = 0x0001020304000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001614 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001615 val64 = 0x0304000102030400ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001616 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001617 val64 = 0x0102030400010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001618 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001619 val64 = 0x0400010203040001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001620 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001621 val64 = 0x0203040000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001622 writeq(val64, &bar0->rx_w_round_robin_4);
1623
1624 val64 = 0x8080404020201008ULL;
1625 writeq(val64, &bar0->rts_qos_steering);
1626 break;
1627 case 6:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001628 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001629 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001630 val64 = 0x0203040500010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001631 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001632 val64 = 0x0405000102030405ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001633 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001634 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001635 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001636 val64 = 0x0203040500000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001637 writeq(val64, &bar0->rx_w_round_robin_4);
1638
1639 val64 = 0x8080404020100804ULL;
1640 writeq(val64, &bar0->rts_qos_steering);
1641 break;
1642 case 7:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001643 val64 = 0x0001020304050600ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001644 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001645 val64 = 0x0102030405060001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001646 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001647 val64 = 0x0203040506000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001648 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001649 val64 = 0x0304050600010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001650 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001651 val64 = 0x0405060000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001652 writeq(val64, &bar0->rx_w_round_robin_4);
1653
1654 val64 = 0x8080402010080402ULL;
1655 writeq(val64, &bar0->rts_qos_steering);
1656 break;
1657 case 8:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001658 val64 = 0x0001020304050607ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001659 writeq(val64, &bar0->rx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001660 writeq(val64, &bar0->rx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001661 writeq(val64, &bar0->rx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001662 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001663 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001664 writeq(val64, &bar0->rx_w_round_robin_4);
1665
1666 val64 = 0x8040201008040201ULL;
1667 writeq(val64, &bar0->rts_qos_steering);
1668 break;
1669 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
1671 /* UDP Fix */
1672 val64 = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001673 for (i = 0; i < 8; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 writeq(val64, &bar0->rts_frm_len_n[i]);
1675
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001676 /* Set the default rts frame length for the rings configured */
1677 val64 = MAC_RTS_FRM_LEN_SET(dev->mtu+22);
1678 for (i = 0 ; i < config->rx_ring_num ; i++)
1679 writeq(val64, &bar0->rts_frm_len_n[i]);
1680
1681 /* Set the frame length for the configured rings
1682 * desired by the user
1683 */
1684 for (i = 0; i < config->rx_ring_num; i++) {
1685 /* If rts_frm_len[i] == 0 then it is assumed that user not
1686 * specified frame length steering.
1687 * If the user provides the frame length then program
1688 * the rts_frm_len register for those values or else
1689 * leave it as it is.
1690 */
1691 if (rts_frm_len[i] != 0) {
1692 writeq(MAC_RTS_FRM_LEN_SET(rts_frm_len[i]),
Joe Perchesd44570e2009-08-24 17:29:44 +00001693 &bar0->rts_frm_len_n[i]);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001694 }
1695 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001696
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05001697 /* Disable differentiated services steering logic */
1698 for (i = 0; i < 64; i++) {
1699 if (rts_ds_steer(nic, i, 0) == FAILURE) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00001700 DBG_PRINT(ERR_DBG,
1701 "%s: rts_ds_steer failed on codepoint %d\n",
1702 dev->name, i);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05001703 return -ENODEV;
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05001704 }
1705 }
1706
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001707 /* Program statistics memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 writeq(mac_control->stats_mem_phy, &bar0->stat_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001710 if (nic->device_type == XFRAME_II_DEVICE) {
1711 val64 = STAT_BC(0x320);
1712 writeq(val64, &bar0->stat_byte_cnt);
1713 }
1714
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001715 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 * Initializing the sampling rate for the device to calculate the
1717 * bandwidth utilization.
1718 */
1719 val64 = MAC_TX_LINK_UTIL_VAL(tmac_util_period) |
Joe Perchesd44570e2009-08-24 17:29:44 +00001720 MAC_RX_LINK_UTIL_VAL(rmac_util_period);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 writeq(val64, &bar0->mac_link_util);
1722
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001723 /*
1724 * Initializing the Transmit and Receive Traffic Interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 * Scheme.
1726 */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001727
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001728 /* Initialize TTI */
1729 if (SUCCESS != init_tti(nic, nic->last_link_state))
1730 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001732 /* RTI Initialization */
1733 if (nic->device_type == XFRAME_II_DEVICE) {
1734 /*
1735 * Programmed to generate Apprx 500 Intrs per
1736 * second
1737 */
1738 int count = (nic->config.bus_speed * 125)/4;
1739 val64 = RTI_DATA1_MEM_RX_TIMER_VAL(count);
1740 } else
1741 val64 = RTI_DATA1_MEM_RX_TIMER_VAL(0xFFF);
1742 val64 |= RTI_DATA1_MEM_RX_URNG_A(0xA) |
Joe Perchesd44570e2009-08-24 17:29:44 +00001743 RTI_DATA1_MEM_RX_URNG_B(0x10) |
1744 RTI_DATA1_MEM_RX_URNG_C(0x30) |
1745 RTI_DATA1_MEM_RX_TIMER_AC_EN;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001746
1747 writeq(val64, &bar0->rti_data1_mem);
1748
1749 val64 = RTI_DATA2_MEM_RX_UFC_A(0x1) |
1750 RTI_DATA2_MEM_RX_UFC_B(0x2) ;
1751 if (nic->config.intr_type == MSI_X)
Joe Perchesd44570e2009-08-24 17:29:44 +00001752 val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x20) |
1753 RTI_DATA2_MEM_RX_UFC_D(0x40));
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001754 else
Joe Perchesd44570e2009-08-24 17:29:44 +00001755 val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x40) |
1756 RTI_DATA2_MEM_RX_UFC_D(0x80));
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001757 writeq(val64, &bar0->rti_data2_mem);
1758
1759 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perchesd44570e2009-08-24 17:29:44 +00001760 val64 = RTI_CMD_MEM_WE |
1761 RTI_CMD_MEM_STROBE_NEW_CMD |
1762 RTI_CMD_MEM_OFFSET(i);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001763 writeq(val64, &bar0->rti_command_mem);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001764
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001765 /*
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001766 * Once the operation completes, the Strobe bit of the
1767 * command register will be reset. We poll for this
1768 * particular condition. We wait for a maximum of 500ms
1769 * for the operation to complete, if it's not complete
1770 * by then we return error.
1771 */
1772 time = 0;
Tobias Klauserf957bcf2009-06-04 23:07:59 +00001773 while (true) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001774 val64 = readq(&bar0->rti_command_mem);
1775 if (!(val64 & RTI_CMD_MEM_STROBE_NEW_CMD))
1776 break;
1777
1778 if (time > 10) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00001779 DBG_PRINT(ERR_DBG, "%s: RTI init failed\n",
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001780 dev->name);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05001781 return -ENODEV;
raghavendra.koushik@neterion.comb6e3f982005-08-03 12:38:01 -07001782 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001783 time++;
1784 msleep(50);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 }
1787
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001788 /*
1789 * Initializing proper values as Pause threshold into all
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 * the 8 Queues on Rx side.
1791 */
1792 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q0q3);
1793 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q4q7);
1794
1795 /* Disable RMAC PAD STRIPPING */
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01001796 add = &bar0->mac_cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 val64 = readq(&bar0->mac_cfg);
1798 val64 &= ~(MAC_CFG_RMAC_STRIP_PAD);
1799 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1800 writel((u32) (val64), add);
1801 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1802 writel((u32) (val64 >> 32), (add + 4));
1803 val64 = readq(&bar0->mac_cfg);
1804
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05001805 /* Enable FCS stripping by adapter */
1806 add = &bar0->mac_cfg;
1807 val64 = readq(&bar0->mac_cfg);
1808 val64 |= MAC_CFG_RMAC_STRIP_FCS;
1809 if (nic->device_type == XFRAME_II_DEVICE)
1810 writeq(val64, &bar0->mac_cfg);
1811 else {
1812 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1813 writel((u32) (val64), add);
1814 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1815 writel((u32) (val64 >> 32), (add + 4));
1816 }
1817
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001818 /*
1819 * Set the time value to be inserted in the pause frame
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 * generated by xena.
1821 */
1822 val64 = readq(&bar0->rmac_pause_cfg);
1823 val64 &= ~(RMAC_PAUSE_HG_PTIME(0xffff));
1824 val64 |= RMAC_PAUSE_HG_PTIME(nic->mac_control.rmac_pause_time);
1825 writeq(val64, &bar0->rmac_pause_cfg);
1826
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001827 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 * Set the Threshold Limit for Generating the pause frame
1829 * If the amount of data in any Queue exceeds ratio of
1830 * (mac_control.mc_pause_threshold_q0q3 or q4q7)/256
1831 * pause frame is generated
1832 */
1833 val64 = 0;
1834 for (i = 0; i < 4; i++) {
Joe Perchesd44570e2009-08-24 17:29:44 +00001835 val64 |= (((u64)0xFF00 |
1836 nic->mac_control.mc_pause_threshold_q0q3)
1837 << (i * 2 * 8));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 }
1839 writeq(val64, &bar0->mc_pause_thresh_q0q3);
1840
1841 val64 = 0;
1842 for (i = 0; i < 4; i++) {
Joe Perchesd44570e2009-08-24 17:29:44 +00001843 val64 |= (((u64)0xFF00 |
1844 nic->mac_control.mc_pause_threshold_q4q7)
1845 << (i * 2 * 8));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 }
1847 writeq(val64, &bar0->mc_pause_thresh_q4q7);
1848
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001849 /*
1850 * TxDMA will stop Read request if the number of read split has
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 * exceeded the limit pointed by shared_splits
1852 */
1853 val64 = readq(&bar0->pic_control);
1854 val64 |= PIC_CNTL_SHARED_SPLITS(shared_splits);
1855 writeq(val64, &bar0->pic_control);
1856
Ananda Raju863c11a2006-04-21 19:03:13 -04001857 if (nic->config.bus_speed == 266) {
1858 writeq(TXREQTO_VAL(0x7f) | TXREQTO_EN, &bar0->txreqtimeout);
1859 writeq(0x0, &bar0->read_retry_delay);
1860 writeq(0x0, &bar0->write_retry_delay);
1861 }
1862
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001863 /*
1864 * Programming the Herc to split every write transaction
1865 * that does not start on an ADB to reduce disconnects.
1866 */
1867 if (nic->device_type == XFRAME_II_DEVICE) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001868 val64 = FAULT_BEHAVIOUR | EXT_REQ_EN |
1869 MISC_LINK_STABILITY_PRD(3);
Ananda Raju863c11a2006-04-21 19:03:13 -04001870 writeq(val64, &bar0->misc_control);
1871 val64 = readq(&bar0->pic_control2);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07001872 val64 &= ~(s2BIT(13)|s2BIT(14)|s2BIT(15));
Ananda Raju863c11a2006-04-21 19:03:13 -04001873 writeq(val64, &bar0->pic_control2);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001874 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04001875 if (strstr(nic->product_name, "CX4")) {
1876 val64 = TMAC_AVG_IPG(0x17);
1877 writeq(val64, &bar0->tmac_avg_ipg);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001878 }
1879
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 return SUCCESS;
1881}
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001882#define LINK_UP_DOWN_INTERRUPT 1
1883#define MAC_RMAC_ERR_TIMER 2
1884
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001885static int s2io_link_fault_indication(struct s2io_nic *nic)
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001886{
1887 if (nic->device_type == XFRAME_II_DEVICE)
1888 return LINK_UP_DOWN_INTERRUPT;
1889 else
1890 return MAC_RMAC_ERR_TIMER;
1891}
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07001892
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001893/**
1894 * do_s2io_write_bits - update alarm bits in alarm register
1895 * @value: alarm bits
1896 * @flag: interrupt status
1897 * @addr: address value
1898 * Description: update alarm bits in alarm register
1899 * Return Value:
1900 * NONE.
1901 */
1902static void do_s2io_write_bits(u64 value, int flag, void __iomem *addr)
1903{
1904 u64 temp64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001906 temp64 = readq(addr);
1907
Joe Perchesd44570e2009-08-24 17:29:44 +00001908 if (flag == ENABLE_INTRS)
1909 temp64 &= ~((u64)value);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001910 else
Joe Perchesd44570e2009-08-24 17:29:44 +00001911 temp64 |= ((u64)value);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001912 writeq(temp64, addr);
1913}
1914
Stephen Hemminger43b7c452007-10-05 12:39:21 -07001915static void en_dis_err_alarms(struct s2io_nic *nic, u16 mask, int flag)
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001916{
1917 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1918 register u64 gen_int_mask = 0;
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04001919 u64 interruptible;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001920
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04001921 writeq(DISABLE_ALL_INTRS, &bar0->general_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001922 if (mask & TX_DMA_INTR) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001923 gen_int_mask |= TXDMA_INT_M;
1924
1925 do_s2io_write_bits(TXDMA_TDA_INT | TXDMA_PFC_INT |
Joe Perchesd44570e2009-08-24 17:29:44 +00001926 TXDMA_PCC_INT | TXDMA_TTI_INT |
1927 TXDMA_LSO_INT | TXDMA_TPA_INT |
1928 TXDMA_SM_INT, flag, &bar0->txdma_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001929
1930 do_s2io_write_bits(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM |
Joe Perchesd44570e2009-08-24 17:29:44 +00001931 PFC_MISC_0_ERR | PFC_MISC_1_ERR |
1932 PFC_PCIX_ERR | PFC_ECC_SG_ERR, flag,
1933 &bar0->pfc_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001934
1935 do_s2io_write_bits(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
Joe Perchesd44570e2009-08-24 17:29:44 +00001936 TDA_SM1_ERR_ALARM | TDA_Fn_ECC_SG_ERR |
1937 TDA_PCIX_ERR, flag, &bar0->tda_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001938
1939 do_s2io_write_bits(PCC_FB_ECC_DB_ERR | PCC_TXB_ECC_DB_ERR |
Joe Perchesd44570e2009-08-24 17:29:44 +00001940 PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM |
1941 PCC_N_SERR | PCC_6_COF_OV_ERR |
1942 PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR |
1943 PCC_7_LSO_OV_ERR | PCC_FB_ECC_SG_ERR |
1944 PCC_TXB_ECC_SG_ERR,
1945 flag, &bar0->pcc_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001946
1947 do_s2io_write_bits(TTI_SM_ERR_ALARM | TTI_ECC_SG_ERR |
Joe Perchesd44570e2009-08-24 17:29:44 +00001948 TTI_ECC_DB_ERR, flag, &bar0->tti_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001949
1950 do_s2io_write_bits(LSO6_ABORT | LSO7_ABORT |
Joe Perchesd44570e2009-08-24 17:29:44 +00001951 LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM |
1952 LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
1953 flag, &bar0->lso_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001954
1955 do_s2io_write_bits(TPA_SM_ERR_ALARM | TPA_TX_FRM_DROP,
Joe Perchesd44570e2009-08-24 17:29:44 +00001956 flag, &bar0->tpa_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001957
1958 do_s2io_write_bits(SM_SM_ERR_ALARM, flag, &bar0->sm_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001959 }
1960
1961 if (mask & TX_MAC_INTR) {
1962 gen_int_mask |= TXMAC_INT_M;
1963 do_s2io_write_bits(MAC_INT_STATUS_TMAC_INT, flag,
Joe Perchesd44570e2009-08-24 17:29:44 +00001964 &bar0->mac_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001965 do_s2io_write_bits(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR |
Joe Perchesd44570e2009-08-24 17:29:44 +00001966 TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR |
1967 TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
1968 flag, &bar0->mac_tmac_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001969 }
1970
1971 if (mask & TX_XGXS_INTR) {
1972 gen_int_mask |= TXXGXS_INT_M;
1973 do_s2io_write_bits(XGXS_INT_STATUS_TXGXS, flag,
Joe Perchesd44570e2009-08-24 17:29:44 +00001974 &bar0->xgxs_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001975 do_s2io_write_bits(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR |
Joe Perchesd44570e2009-08-24 17:29:44 +00001976 TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
1977 flag, &bar0->xgxs_txgxs_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001978 }
1979
1980 if (mask & RX_DMA_INTR) {
1981 gen_int_mask |= RXDMA_INT_M;
1982 do_s2io_write_bits(RXDMA_INT_RC_INT_M | RXDMA_INT_RPA_INT_M |
Joe Perchesd44570e2009-08-24 17:29:44 +00001983 RXDMA_INT_RDA_INT_M | RXDMA_INT_RTI_INT_M,
1984 flag, &bar0->rxdma_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001985 do_s2io_write_bits(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR |
Joe Perchesd44570e2009-08-24 17:29:44 +00001986 RC_PRCn_SM_ERR_ALARM | RC_FTC_SM_ERR_ALARM |
1987 RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR |
1988 RC_RDA_FAIL_WR_Rn, flag, &bar0->rc_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001989 do_s2io_write_bits(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn |
Joe Perchesd44570e2009-08-24 17:29:44 +00001990 PRC_PCI_AB_F_WR_Rn | PRC_PCI_DP_RD_Rn |
1991 PRC_PCI_DP_WR_Rn | PRC_PCI_DP_F_WR_Rn, flag,
1992 &bar0->prc_pcix_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001993 do_s2io_write_bits(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR |
Joe Perchesd44570e2009-08-24 17:29:44 +00001994 RPA_ECC_SG_ERR | RPA_ECC_DB_ERR, flag,
1995 &bar0->rpa_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001996 do_s2io_write_bits(RDA_RXDn_ECC_DB_ERR | RDA_FRM_ECC_DB_N_AERR |
Joe Perchesd44570e2009-08-24 17:29:44 +00001997 RDA_SM1_ERR_ALARM | RDA_SM0_ERR_ALARM |
1998 RDA_RXD_ECC_DB_SERR | RDA_RXDn_ECC_SG_ERR |
1999 RDA_FRM_ECC_SG_ERR |
2000 RDA_MISC_ERR|RDA_PCIX_ERR,
2001 flag, &bar0->rda_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002002 do_s2io_write_bits(RTI_SM_ERR_ALARM |
Joe Perchesd44570e2009-08-24 17:29:44 +00002003 RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
2004 flag, &bar0->rti_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002005 }
2006
2007 if (mask & RX_MAC_INTR) {
2008 gen_int_mask |= RXMAC_INT_M;
2009 do_s2io_write_bits(MAC_INT_STATUS_RMAC_INT, flag,
Joe Perchesd44570e2009-08-24 17:29:44 +00002010 &bar0->mac_int_mask);
2011 interruptible = (RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR |
2012 RMAC_UNUSED_INT | RMAC_SINGLE_ECC_ERR |
2013 RMAC_DOUBLE_ECC_ERR);
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04002014 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER)
2015 interruptible |= RMAC_LINK_STATE_CHANGE_INT;
2016 do_s2io_write_bits(interruptible,
Joe Perchesd44570e2009-08-24 17:29:44 +00002017 flag, &bar0->mac_rmac_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002018 }
2019
Joe Perchesd44570e2009-08-24 17:29:44 +00002020 if (mask & RX_XGXS_INTR) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002021 gen_int_mask |= RXXGXS_INT_M;
2022 do_s2io_write_bits(XGXS_INT_STATUS_RXGXS, flag,
Joe Perchesd44570e2009-08-24 17:29:44 +00002023 &bar0->xgxs_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002024 do_s2io_write_bits(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR, flag,
Joe Perchesd44570e2009-08-24 17:29:44 +00002025 &bar0->xgxs_rxgxs_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002026 }
2027
2028 if (mask & MC_INTR) {
2029 gen_int_mask |= MC_INT_M;
Joe Perchesd44570e2009-08-24 17:29:44 +00002030 do_s2io_write_bits(MC_INT_MASK_MC_INT,
2031 flag, &bar0->mc_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002032 do_s2io_write_bits(MC_ERR_REG_SM_ERR | MC_ERR_REG_ECC_ALL_SNG |
Joe Perchesd44570e2009-08-24 17:29:44 +00002033 MC_ERR_REG_ECC_ALL_DBL | PLL_LOCK_N, flag,
2034 &bar0->mc_err_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002035 }
2036 nic->general_int_mask = gen_int_mask;
2037
2038 /* Remove this line when alarm interrupts are enabled */
2039 nic->general_int_mask = 0;
2040}
Joe Perchesd44570e2009-08-24 17:29:44 +00002041
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002042/**
2043 * en_dis_able_nic_intrs - Enable or Disable the interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 * @nic: device private variable,
2045 * @mask: A mask indicating which Intr block must be modified and,
2046 * @flag: A flag indicating whether to enable or disable the Intrs.
2047 * Description: This function will either disable or enable the interrupts
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002048 * depending on the flag argument. The mask argument can be used to
2049 * enable/disable any Intr block.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 * Return Value: NONE.
2051 */
2052
2053static void en_dis_able_nic_intrs(struct s2io_nic *nic, u16 mask, int flag)
2054{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002055 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002056 register u64 temp64 = 0, intr_mask = 0;
2057
2058 intr_mask = nic->general_int_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059
2060 /* Top level interrupt classification */
2061 /* PIC Interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002062 if (mask & TX_PIC_INTR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 /* Enable PIC Intrs in the general intr mask register */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002064 intr_mask |= TXPIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 if (flag == ENABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002066 /*
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07002067 * If Hercules adapter enable GPIO otherwise
Ananda Rajub41477f2006-07-24 19:52:49 -04002068 * disable all PCIX, Flash, MDIO, IIC and GPIO
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002069 * interrupts for now.
2070 * TODO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 */
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07002072 if (s2io_link_fault_indication(nic) ==
Joe Perchesd44570e2009-08-24 17:29:44 +00002073 LINK_UP_DOWN_INTERRUPT) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002074 do_s2io_write_bits(PIC_INT_GPIO, flag,
Joe Perchesd44570e2009-08-24 17:29:44 +00002075 &bar0->pic_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002076 do_s2io_write_bits(GPIO_INT_MASK_LINK_UP, flag,
Joe Perchesd44570e2009-08-24 17:29:44 +00002077 &bar0->gpio_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002078 } else
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07002079 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002081 /*
2082 * Disable PIC Intrs in the general
2083 * intr mask register
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 */
2085 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086 }
2087 }
2088
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 /* Tx traffic interrupts */
2090 if (mask & TX_TRAFFIC_INTR) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002091 intr_mask |= TXTRAFFIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 if (flag == ENABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002093 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094 * Enable all the Tx side interrupts
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002095 * writing 0 Enables all 64 TX interrupt levels
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 */
2097 writeq(0x0, &bar0->tx_traffic_mask);
2098 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002099 /*
2100 * Disable Tx Traffic Intrs in the general intr mask
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 * register.
2102 */
2103 writeq(DISABLE_ALL_INTRS, &bar0->tx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 }
2105 }
2106
2107 /* Rx traffic interrupts */
2108 if (mask & RX_TRAFFIC_INTR) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002109 intr_mask |= RXTRAFFIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 if (flag == ENABLE_INTRS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 /* writing 0 Enables all 8 RX interrupt levels */
2112 writeq(0x0, &bar0->rx_traffic_mask);
2113 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002114 /*
2115 * Disable Rx Traffic Intrs in the general intr mask
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 * register.
2117 */
2118 writeq(DISABLE_ALL_INTRS, &bar0->rx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 }
2120 }
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002121
2122 temp64 = readq(&bar0->general_int_mask);
2123 if (flag == ENABLE_INTRS)
Joe Perchesd44570e2009-08-24 17:29:44 +00002124 temp64 &= ~((u64)intr_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002125 else
2126 temp64 = DISABLE_ALL_INTRS;
2127 writeq(temp64, &bar0->general_int_mask);
2128
2129 nic->general_int_mask = readq(&bar0->general_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130}
2131
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002132/**
2133 * verify_pcc_quiescent- Checks for PCC quiescent state
2134 * Return: 1 If PCC is quiescence
2135 * 0 If PCC is not quiescence
2136 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002137static int verify_pcc_quiescent(struct s2io_nic *sp, int flag)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002138{
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002139 int ret = 0, herc;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002140 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002141 u64 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002142
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002143 herc = (sp->device_type == XFRAME_II_DEVICE);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002144
Tobias Klauserf957bcf2009-06-04 23:07:59 +00002145 if (flag == false) {
Auke Kok44c10132007-06-08 15:46:36 -07002146 if ((!herc && (sp->pdev->revision >= 4)) || herc) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002147 if (!(val64 & ADAPTER_STATUS_RMAC_PCC_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002148 ret = 1;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002149 } else {
2150 if (!(val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002151 ret = 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002152 }
2153 } else {
Auke Kok44c10132007-06-08 15:46:36 -07002154 if ((!herc && (sp->pdev->revision >= 4)) || herc) {
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002155 if (((val64 & ADAPTER_STATUS_RMAC_PCC_IDLE) ==
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002156 ADAPTER_STATUS_RMAC_PCC_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002157 ret = 1;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002158 } else {
2159 if (((val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) ==
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002160 ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002161 ret = 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002162 }
2163 }
2164
2165 return ret;
2166}
2167/**
2168 * verify_xena_quiescence - Checks whether the H/W is ready
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169 * Description: Returns whether the H/W is ready to go or not. Depending
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002170 * on whether adapter enable bit was written or not the comparison
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171 * differs and the calling function passes the input argument flag to
2172 * indicate this.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002173 * Return: 1 If xena is quiescence
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174 * 0 If Xena is not quiescence
2175 */
2176
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002177static int verify_xena_quiescence(struct s2io_nic *sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178{
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002179 int mode;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002180 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002181 u64 val64 = readq(&bar0->adapter_status);
2182 mode = s2io_verify_pci_mode(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002184 if (!(val64 & ADAPTER_STATUS_TDMA_READY)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002185 DBG_PRINT(ERR_DBG, "TDMA is not ready!\n");
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002186 return 0;
2187 }
2188 if (!(val64 & ADAPTER_STATUS_RDMA_READY)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002189 DBG_PRINT(ERR_DBG, "RDMA is not ready!\n");
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002190 return 0;
2191 }
2192 if (!(val64 & ADAPTER_STATUS_PFC_READY)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002193 DBG_PRINT(ERR_DBG, "PFC is not ready!\n");
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002194 return 0;
2195 }
2196 if (!(val64 & ADAPTER_STATUS_TMAC_BUF_EMPTY)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002197 DBG_PRINT(ERR_DBG, "TMAC BUF is not empty!\n");
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002198 return 0;
2199 }
2200 if (!(val64 & ADAPTER_STATUS_PIC_QUIESCENT)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002201 DBG_PRINT(ERR_DBG, "PIC is not QUIESCENT!\n");
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002202 return 0;
2203 }
2204 if (!(val64 & ADAPTER_STATUS_MC_DRAM_READY)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002205 DBG_PRINT(ERR_DBG, "MC_DRAM is not ready!\n");
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002206 return 0;
2207 }
2208 if (!(val64 & ADAPTER_STATUS_MC_QUEUES_READY)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002209 DBG_PRINT(ERR_DBG, "MC_QUEUES is not ready!\n");
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002210 return 0;
2211 }
2212 if (!(val64 & ADAPTER_STATUS_M_PLL_LOCK)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002213 DBG_PRINT(ERR_DBG, "M_PLL is not locked!\n");
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002214 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 }
2216
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002217 /*
2218 * In PCI 33 mode, the P_PLL is not used, and therefore,
2219 * the the P_PLL_LOCK bit in the adapter_status register will
2220 * not be asserted.
2221 */
2222 if (!(val64 & ADAPTER_STATUS_P_PLL_LOCK) &&
Joe Perchesd44570e2009-08-24 17:29:44 +00002223 sp->device_type == XFRAME_II_DEVICE &&
2224 mode != PCI_MODE_PCI_33) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002225 DBG_PRINT(ERR_DBG, "P_PLL is not locked!\n");
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002226 return 0;
2227 }
2228 if (!((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
Joe Perchesd44570e2009-08-24 17:29:44 +00002229 ADAPTER_STATUS_RC_PRC_QUIESCENT)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002230 DBG_PRINT(ERR_DBG, "RC_PRC is not QUIESCENT!\n");
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002231 return 0;
2232 }
2233 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234}
2235
2236/**
2237 * fix_mac_address - Fix for Mac addr problem on Alpha platforms
2238 * @sp: Pointer to device specifc structure
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002239 * Description :
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240 * New procedure to clear mac address reading problems on Alpha platforms
2241 *
2242 */
2243
Joe Perchesd44570e2009-08-24 17:29:44 +00002244static void fix_mac_address(struct s2io_nic *sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002246 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 int i = 0;
2248
2249 while (fix_mac[i] != END_SIGN) {
2250 writeq(fix_mac[i++], &bar0->gpio_control);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002251 udelay(10);
David S. Millerd83d2822011-04-11 16:00:00 -07002252 (void) readq(&bar0->gpio_control);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253 }
2254}
2255
2256/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002257 * start_nic - Turns the device on
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 * @nic : device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002259 * Description:
2260 * This function actually turns the device on. Before this function is
2261 * called,all Registers are configured from their reset states
2262 * and shared memory is allocated but the NIC is still quiescent. On
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263 * calling this function, the device interrupts are cleared and the NIC is
2264 * literally switched on by writing into the adapter control register.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002265 * Return Value:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 * SUCCESS on success and -1 on failure.
2267 */
2268
2269static int start_nic(struct s2io_nic *nic)
2270{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002271 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272 struct net_device *dev = nic->dev;
2273 register u64 val64 = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002274 u16 subid, i;
Joe Perchesffb5df62009-08-24 17:29:47 +00002275 struct config_param *config = &nic->config;
2276 struct mac_info *mac_control = &nic->mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277
2278 /* PRC Initialization and configuration */
2279 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00002280 struct ring_info *ring = &mac_control->rings[i];
2281
Joe Perchesd44570e2009-08-24 17:29:44 +00002282 writeq((u64)ring->rx_blocks[0].block_dma_addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 &bar0->prc_rxd0_n[i]);
2284
2285 val64 = readq(&bar0->prc_ctrl_n[i]);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002286 if (nic->rxd_mode == RXD_MODE_1)
2287 val64 |= PRC_CTRL_RC_ENABLED;
2288 else
2289 val64 |= PRC_CTRL_RC_ENABLED | PRC_CTRL_RING_MODE_3;
Ananda Raju863c11a2006-04-21 19:03:13 -04002290 if (nic->device_type == XFRAME_II_DEVICE)
2291 val64 |= PRC_CTRL_GROUP_READS;
2292 val64 &= ~PRC_CTRL_RXD_BACKOFF_INTERVAL(0xFFFFFF);
2293 val64 |= PRC_CTRL_RXD_BACKOFF_INTERVAL(0x1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294 writeq(val64, &bar0->prc_ctrl_n[i]);
2295 }
2296
Ananda Rajuda6971d2005-10-31 16:55:31 -05002297 if (nic->rxd_mode == RXD_MODE_3B) {
2298 /* Enabling 2 buffer mode by writing into Rx_pa_cfg reg. */
2299 val64 = readq(&bar0->rx_pa_cfg);
2300 val64 |= RX_PA_CFG_IGNORE_L2_ERR;
2301 writeq(val64, &bar0->rx_pa_cfg);
2302 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303
Sivakumar Subramani926930b2007-02-24 01:59:39 -05002304 if (vlan_tag_strip == 0) {
2305 val64 = readq(&bar0->rx_pa_cfg);
2306 val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
2307 writeq(val64, &bar0->rx_pa_cfg);
Breno Leitaocd0fce02008-09-04 17:52:54 -03002308 nic->vlan_strip_flag = 0;
Sivakumar Subramani926930b2007-02-24 01:59:39 -05002309 }
2310
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002311 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312 * Enabling MC-RLDRAM. After enabling the device, we timeout
2313 * for around 100ms, which is approximately the time required
2314 * for the device to be ready for operation.
2315 */
2316 val64 = readq(&bar0->mc_rldram_mrs);
2317 val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE | MC_RLDRAM_MRS_ENABLE;
2318 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
2319 val64 = readq(&bar0->mc_rldram_mrs);
2320
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002321 msleep(100); /* Delay by around 100 ms. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322
2323 /* Enabling ECC Protection. */
2324 val64 = readq(&bar0->adapter_control);
2325 val64 &= ~ADAPTER_ECC_EN;
2326 writeq(val64, &bar0->adapter_control);
2327
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002328 /*
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002329 * Verify if the device is ready to be enabled, if so enable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 * it.
2331 */
2332 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002333 if (!verify_xena_quiescence(nic)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002334 DBG_PRINT(ERR_DBG, "%s: device is not ready, "
2335 "Adapter status reads: 0x%llx\n",
2336 dev->name, (unsigned long long)val64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 return FAILURE;
2338 }
2339
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002340 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341 * With some switches, link might be already up at this point.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002342 * Because of this weird behavior, when we enable laser,
2343 * we may not get link. We need to handle this. We cannot
2344 * figure out which switch is misbehaving. So we are forced to
2345 * make a global change.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 */
2347
2348 /* Enabling Laser. */
2349 val64 = readq(&bar0->adapter_control);
2350 val64 |= ADAPTER_EOI_TX_ON;
2351 writeq(val64, &bar0->adapter_control);
2352
Ananda Rajuc92ca042006-04-21 19:18:03 -04002353 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
2354 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002355 * Dont see link state interrupts initially on some switches,
Ananda Rajuc92ca042006-04-21 19:18:03 -04002356 * so directly scheduling the link state task here.
2357 */
2358 schedule_work(&nic->set_link_task);
2359 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360 /* SXE-002: Initialize link and activity LED */
2361 subid = nic->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07002362 if (((subid & 0xFF) >= 0x07) &&
2363 (nic->device_type == XFRAME_I_DEVICE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364 val64 = readq(&bar0->gpio_control);
2365 val64 |= 0x0000800000000000ULL;
2366 writeq(val64, &bar0->gpio_control);
2367 val64 = 0x0411040400000000ULL;
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01002368 writeq(val64, (void __iomem *)bar0 + 0x2700);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369 }
2370
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371 return SUCCESS;
2372}
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002373/**
2374 * s2io_txdl_getskb - Get the skb from txdl, unmap and return skb
2375 */
Joe Perchesd44570e2009-08-24 17:29:44 +00002376static struct sk_buff *s2io_txdl_getskb(struct fifo_info *fifo_data,
2377 struct TxD *txdlp, int get_off)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002378{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002379 struct s2io_nic *nic = fifo_data->nic;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002380 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002381 struct TxD *txds;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002382 u16 j, frg_cnt;
2383
2384 txds = txdlp;
Surjit Reang2fda0962008-01-24 02:08:59 -08002385 if (txds->Host_Control == (u64)(long)fifo_data->ufo_in_band_v) {
Joe Perchesd44570e2009-08-24 17:29:44 +00002386 pci_unmap_single(nic->pdev, (dma_addr_t)txds->Buffer_Pointer,
2387 sizeof(u64), PCI_DMA_TODEVICE);
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002388 txds++;
2389 }
2390
Joe Perchesd44570e2009-08-24 17:29:44 +00002391 skb = (struct sk_buff *)((unsigned long)txds->Host_Control);
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002392 if (!skb) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002393 memset(txdlp, 0, (sizeof(struct TxD) * fifo_data->max_txds));
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002394 return NULL;
2395 }
Joe Perchesd44570e2009-08-24 17:29:44 +00002396 pci_unmap_single(nic->pdev, (dma_addr_t)txds->Buffer_Pointer,
Eric Dumazete743d312010-04-14 15:59:40 -07002397 skb_headlen(skb), PCI_DMA_TODEVICE);
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002398 frg_cnt = skb_shinfo(skb)->nr_frags;
2399 if (frg_cnt) {
2400 txds++;
2401 for (j = 0; j < frg_cnt; j++, txds++) {
2402 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
2403 if (!txds->Buffer_Pointer)
2404 break;
Joe Perchesd44570e2009-08-24 17:29:44 +00002405 pci_unmap_page(nic->pdev,
2406 (dma_addr_t)txds->Buffer_Pointer,
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002407 frag->size, PCI_DMA_TODEVICE);
2408 }
2409 }
Joe Perchesd44570e2009-08-24 17:29:44 +00002410 memset(txdlp, 0, (sizeof(struct TxD) * fifo_data->max_txds));
2411 return skb;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002412}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002413
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002414/**
2415 * free_tx_buffers - Free all queued Tx buffers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 * @nic : device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002417 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 * Free all queued Tx buffers.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002419 * Return Value: void
Joe Perchesd44570e2009-08-24 17:29:44 +00002420 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421
2422static void free_tx_buffers(struct s2io_nic *nic)
2423{
2424 struct net_device *dev = nic->dev;
2425 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002426 struct TxD *txdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 int i, j;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002428 int cnt = 0;
Joe Perchesffb5df62009-08-24 17:29:47 +00002429 struct config_param *config = &nic->config;
2430 struct mac_info *mac_control = &nic->mac_control;
2431 struct stat_block *stats = mac_control->stats_info;
2432 struct swStat *swstats = &stats->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433
2434 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00002435 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
2436 struct fifo_info *fifo = &mac_control->fifos[i];
Surjit Reang2fda0962008-01-24 02:08:59 -08002437 unsigned long flags;
Joe Perches13d866a2009-08-24 17:29:41 +00002438
2439 spin_lock_irqsave(&fifo->tx_lock, flags);
2440 for (j = 0; j < tx_cfg->fifo_len; j++) {
2441 txdp = (struct TxD *)fifo->list_info[j].list_virt_addr;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002442 skb = s2io_txdl_getskb(&mac_control->fifos[i], txdp, j);
2443 if (skb) {
Joe Perchesffb5df62009-08-24 17:29:47 +00002444 swstats->mem_freed += skb->truesize;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002445 dev_kfree_skb(skb);
2446 cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 }
2449 DBG_PRINT(INTR_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +00002450 "%s: forcibly freeing %d skbs on FIFO%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451 dev->name, cnt, i);
Joe Perches13d866a2009-08-24 17:29:41 +00002452 fifo->tx_curr_get_info.offset = 0;
2453 fifo->tx_curr_put_info.offset = 0;
2454 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 }
2456}
2457
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002458/**
2459 * stop_nic - To stop the nic
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 * @nic ; device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002461 * Description:
2462 * This function does exactly the opposite of what the start_nic()
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 * function does. This function is called to stop the device.
2464 * Return Value:
2465 * void.
2466 */
2467
2468static void stop_nic(struct s2io_nic *nic)
2469{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002470 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471 register u64 val64 = 0;
Ananda Raju5d3213c2006-04-21 19:23:26 -04002472 u16 interruptible;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473
2474 /* Disable all interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002475 en_dis_err_alarms(nic, ENA_ALL_INTRS, DISABLE_INTRS);
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07002476 interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002477 interruptible |= TX_PIC_INTR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 en_dis_able_nic_intrs(nic, interruptible, DISABLE_INTRS);
2479
Ananda Raju5d3213c2006-04-21 19:23:26 -04002480 /* Clearing Adapter_En bit of ADAPTER_CONTROL Register */
2481 val64 = readq(&bar0->adapter_control);
2482 val64 &= ~(ADAPTER_CNTL_EN);
2483 writeq(val64, &bar0->adapter_control);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484}
2485
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002486/**
2487 * fill_rx_buffers - Allocates the Rx side skbs
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002488 * @ring_info: per ring structure
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002489 * @from_card_up: If this is true, we will map the buffer to get
2490 * the dma address for buf0 and buf1 to give it to the card.
2491 * Else we will sync the already mapped buffer to give it to the card.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002492 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493 * The function allocates Rx side skbs and puts the physical
2494 * address of these buffers into the RxD buffer pointers, so that the NIC
2495 * can DMA the received frame into these locations.
2496 * The NIC supports 3 receive modes, viz
2497 * 1. single buffer,
2498 * 2. three buffer and
2499 * 3. Five buffer modes.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002500 * Each mode defines how many fragments the received frame will be split
2501 * up into by the NIC. The frame is split into L3 header, L4 Header,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502 * L4 payload in three buffer mode and in 5 buffer mode, L4 payload itself
2503 * is split into 3 fragments. As of now only single buffer mode is
2504 * supported.
2505 * Return Value:
2506 * SUCCESS on success or an appropriate -ve value on failure.
2507 */
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002508static int fill_rx_buffers(struct s2io_nic *nic, struct ring_info *ring,
Joe Perchesd44570e2009-08-24 17:29:44 +00002509 int from_card_up)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002512 struct RxD_t *rxdp;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002513 int off, size, block_no, block_no1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514 u32 alloc_tab = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002515 u32 alloc_cnt;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002516 u64 tmp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002517 struct buffAdd *ba;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002518 struct RxD_t *first_rxdp = NULL;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002519 u64 Buffer0_ptr = 0, Buffer1_ptr = 0;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002520 int rxd_index = 0;
Veena Parat6d517a22007-07-23 02:20:51 -04002521 struct RxD1 *rxdp1;
2522 struct RxD3 *rxdp3;
Joe Perchesffb5df62009-08-24 17:29:47 +00002523 struct swStat *swstats = &ring->nic->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002525 alloc_cnt = ring->pkt_cnt - ring->rx_bufs_left;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002527 block_no1 = ring->rx_curr_get_info.block_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528 while (alloc_tab < alloc_cnt) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002529 block_no = ring->rx_curr_put_info.block_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002531 off = ring->rx_curr_put_info.offset;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002532
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002533 rxdp = ring->rx_blocks[block_no].rxds[off].virt_addr;
2534
2535 rxd_index = off + 1;
2536 if (block_no)
2537 rxd_index += (block_no * ring->rxd_count);
2538
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04002539 if ((block_no == block_no1) &&
Joe Perchesd44570e2009-08-24 17:29:44 +00002540 (off == ring->rx_curr_get_info.offset) &&
2541 (rxdp->Host_Control)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002542 DBG_PRINT(INTR_DBG, "%s: Get and Put info equated\n",
2543 ring->dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544 goto end;
2545 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002546 if (off && (off == ring->rxd_count)) {
2547 ring->rx_curr_put_info.block_index++;
2548 if (ring->rx_curr_put_info.block_index ==
Joe Perchesd44570e2009-08-24 17:29:44 +00002549 ring->block_count)
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002550 ring->rx_curr_put_info.block_index = 0;
2551 block_no = ring->rx_curr_put_info.block_index;
2552 off = 0;
2553 ring->rx_curr_put_info.offset = off;
2554 rxdp = ring->rx_blocks[block_no].block_virt_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555 DBG_PRINT(INTR_DBG, "%s: Next block at: %p\n",
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002556 ring->dev->name, rxdp);
2557
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558 }
Sreenivasa Honnurc9fcbf42008-04-23 13:31:33 -04002559
Ananda Rajuda6971d2005-10-31 16:55:31 -05002560 if ((rxdp->Control_1 & RXD_OWN_XENA) &&
Joe Perchesd44570e2009-08-24 17:29:44 +00002561 ((ring->rxd_mode == RXD_MODE_3B) &&
2562 (rxdp->Control_2 & s2BIT(0)))) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002563 ring->rx_curr_put_info.offset = off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 goto end;
2565 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002566 /* calculate size of skb based on ring mode */
Joe Perchesd44570e2009-08-24 17:29:44 +00002567 size = ring->mtu +
2568 HEADER_ETHERNET_II_802_3_SIZE +
2569 HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002570 if (ring->rxd_mode == RXD_MODE_1)
Ananda Rajuda6971d2005-10-31 16:55:31 -05002571 size += NET_IP_ALIGN;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002572 else
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002573 size = ring->mtu + ALIGN_SIZE + BUF0_LEN + 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574
Ananda Rajuda6971d2005-10-31 16:55:31 -05002575 /* allocate skb */
2576 skb = dev_alloc_skb(size);
Joe Perchesd44570e2009-08-24 17:29:44 +00002577 if (!skb) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002578 DBG_PRINT(INFO_DBG, "%s: Could not allocate skb\n",
2579 ring->dev->name);
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002580 if (first_rxdp) {
2581 wmb();
2582 first_rxdp->Control_1 |= RXD_OWN_XENA;
2583 }
Joe Perchesffb5df62009-08-24 17:29:47 +00002584 swstats->mem_alloc_fail_cnt++;
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04002585
Ananda Rajuda6971d2005-10-31 16:55:31 -05002586 return -ENOMEM ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587 }
Joe Perchesffb5df62009-08-24 17:29:47 +00002588 swstats->mem_allocated += skb->truesize;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002589
2590 if (ring->rxd_mode == RXD_MODE_1) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002591 /* 1 buffer mode - normal operation mode */
Joe Perchesd44570e2009-08-24 17:29:44 +00002592 rxdp1 = (struct RxD1 *)rxdp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002593 memset(rxdp, 0, sizeof(struct RxD1));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002594 skb_reserve(skb, NET_IP_ALIGN);
Joe Perchesd44570e2009-08-24 17:29:44 +00002595 rxdp1->Buffer0_ptr =
2596 pci_map_single(ring->pdev, skb->data,
2597 size - NET_IP_ALIGN,
2598 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002599 if (pci_dma_mapping_error(nic->pdev,
Joe Perchesd44570e2009-08-24 17:29:44 +00002600 rxdp1->Buffer0_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04002601 goto pci_map_failed;
2602
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002603 rxdp->Control_2 =
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002604 SET_BUFFER0_SIZE_1(size - NET_IP_ALIGN);
Joe Perchesd44570e2009-08-24 17:29:44 +00002605 rxdp->Host_Control = (unsigned long)skb;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002606 } else if (ring->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002607 /*
Veena Parat6d517a22007-07-23 02:20:51 -04002608 * 2 buffer mode -
2609 * 2 buffer mode provides 128
Ananda Rajuda6971d2005-10-31 16:55:31 -05002610 * byte aligned receive buffers.
Ananda Rajuda6971d2005-10-31 16:55:31 -05002611 */
2612
Joe Perchesd44570e2009-08-24 17:29:44 +00002613 rxdp3 = (struct RxD3 *)rxdp;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002614 /* save buffer pointers to avoid frequent dma mapping */
Veena Parat6d517a22007-07-23 02:20:51 -04002615 Buffer0_ptr = rxdp3->Buffer0_ptr;
2616 Buffer1_ptr = rxdp3->Buffer1_ptr;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002617 memset(rxdp, 0, sizeof(struct RxD3));
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002618 /* restore the buffer pointers for dma sync*/
Veena Parat6d517a22007-07-23 02:20:51 -04002619 rxdp3->Buffer0_ptr = Buffer0_ptr;
2620 rxdp3->Buffer1_ptr = Buffer1_ptr;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002621
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002622 ba = &ring->ba[block_no][off];
Ananda Rajuda6971d2005-10-31 16:55:31 -05002623 skb_reserve(skb, BUF0_LEN);
Joe Perchesd44570e2009-08-24 17:29:44 +00002624 tmp = (u64)(unsigned long)skb->data;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002625 tmp += ALIGN_SIZE;
2626 tmp &= ~ALIGN_SIZE;
2627 skb->data = (void *) (unsigned long)tmp;
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07002628 skb_reset_tail_pointer(skb);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002629
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002630 if (from_card_up) {
Veena Parat6d517a22007-07-23 02:20:51 -04002631 rxdp3->Buffer0_ptr =
Joe Perchesd44570e2009-08-24 17:29:44 +00002632 pci_map_single(ring->pdev, ba->ba_0,
2633 BUF0_LEN,
2634 PCI_DMA_FROMDEVICE);
2635 if (pci_dma_mapping_error(nic->pdev,
2636 rxdp3->Buffer0_ptr))
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002637 goto pci_map_failed;
2638 } else
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002639 pci_dma_sync_single_for_device(ring->pdev,
Joe Perchesd44570e2009-08-24 17:29:44 +00002640 (dma_addr_t)rxdp3->Buffer0_ptr,
2641 BUF0_LEN,
2642 PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04002643
Ananda Rajuda6971d2005-10-31 16:55:31 -05002644 rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002645 if (ring->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002646 /* Two buffer mode */
2647
2648 /*
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002649 * Buffer2 will have L3/L4 header plus
Ananda Rajuda6971d2005-10-31 16:55:31 -05002650 * L4 payload
2651 */
Joe Perchesd44570e2009-08-24 17:29:44 +00002652 rxdp3->Buffer2_ptr = pci_map_single(ring->pdev,
2653 skb->data,
2654 ring->mtu + 4,
2655 PCI_DMA_FROMDEVICE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002656
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002657 if (pci_dma_mapping_error(nic->pdev,
Joe Perchesd44570e2009-08-24 17:29:44 +00002658 rxdp3->Buffer2_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04002659 goto pci_map_failed;
2660
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002661 if (from_card_up) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002662 rxdp3->Buffer1_ptr =
2663 pci_map_single(ring->pdev,
Joe Perchesd44570e2009-08-24 17:29:44 +00002664 ba->ba_1,
2665 BUF1_LEN,
2666 PCI_DMA_FROMDEVICE);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002667
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002668 if (pci_dma_mapping_error(nic->pdev,
Joe Perchesd44570e2009-08-24 17:29:44 +00002669 rxdp3->Buffer1_ptr)) {
2670 pci_unmap_single(ring->pdev,
2671 (dma_addr_t)(unsigned long)
2672 skb->data,
2673 ring->mtu + 4,
2674 PCI_DMA_FROMDEVICE);
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002675 goto pci_map_failed;
2676 }
Ananda Raju75c30b12006-07-24 19:55:09 -04002677 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002678 rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
2679 rxdp->Control_2 |= SET_BUFFER2_SIZE_3
Joe Perchesd44570e2009-08-24 17:29:44 +00002680 (ring->mtu + 4);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002681 }
Jiri Slabyb7b5a122007-10-18 23:40:29 -07002682 rxdp->Control_2 |= s2BIT(0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002683 rxdp->Host_Control = (unsigned long) (skb);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002684 }
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002685 if (alloc_tab & ((1 << rxsync_frequency) - 1))
2686 rxdp->Control_1 |= RXD_OWN_XENA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687 off++;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002688 if (off == (ring->rxd_count + 1))
Ananda Rajuda6971d2005-10-31 16:55:31 -05002689 off = 0;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002690 ring->rx_curr_put_info.offset = off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002692 rxdp->Control_2 |= SET_RXD_MARKER;
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002693 if (!(alloc_tab & ((1 << rxsync_frequency) - 1))) {
2694 if (first_rxdp) {
2695 wmb();
2696 first_rxdp->Control_1 |= RXD_OWN_XENA;
2697 }
2698 first_rxdp = rxdp;
2699 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002700 ring->rx_bufs_left += 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701 alloc_tab++;
2702 }
2703
Joe Perchesd44570e2009-08-24 17:29:44 +00002704end:
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002705 /* Transfer ownership of first descriptor to adapter just before
2706 * exiting. Before that, use memory barrier so that ownership
2707 * and other fields are seen by adapter correctly.
2708 */
2709 if (first_rxdp) {
2710 wmb();
2711 first_rxdp->Control_1 |= RXD_OWN_XENA;
2712 }
2713
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714 return SUCCESS;
Joe Perchesd44570e2009-08-24 17:29:44 +00002715
Veena Parat491abf22007-07-23 02:37:14 -04002716pci_map_failed:
Joe Perchesffb5df62009-08-24 17:29:47 +00002717 swstats->pci_map_fail_cnt++;
2718 swstats->mem_freed += skb->truesize;
Veena Parat491abf22007-07-23 02:37:14 -04002719 dev_kfree_skb_irq(skb);
2720 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721}
2722
Ananda Rajuda6971d2005-10-31 16:55:31 -05002723static void free_rxd_blk(struct s2io_nic *sp, int ring_no, int blk)
2724{
2725 struct net_device *dev = sp->dev;
2726 int j;
2727 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002728 struct RxD_t *rxdp;
Veena Parat6d517a22007-07-23 02:20:51 -04002729 struct RxD1 *rxdp1;
2730 struct RxD3 *rxdp3;
Joe Perchesffb5df62009-08-24 17:29:47 +00002731 struct mac_info *mac_control = &sp->mac_control;
2732 struct stat_block *stats = mac_control->stats_info;
2733 struct swStat *swstats = &stats->sw_stat;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002734
Ananda Rajuda6971d2005-10-31 16:55:31 -05002735 for (j = 0 ; j < rxd_count[sp->rxd_mode]; j++) {
2736 rxdp = mac_control->rings[ring_no].
Joe Perchesd44570e2009-08-24 17:29:44 +00002737 rx_blocks[blk].rxds[j].virt_addr;
2738 skb = (struct sk_buff *)((unsigned long)rxdp->Host_Control);
2739 if (!skb)
Ananda Rajuda6971d2005-10-31 16:55:31 -05002740 continue;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002741 if (sp->rxd_mode == RXD_MODE_1) {
Joe Perchesd44570e2009-08-24 17:29:44 +00002742 rxdp1 = (struct RxD1 *)rxdp;
2743 pci_unmap_single(sp->pdev,
2744 (dma_addr_t)rxdp1->Buffer0_ptr,
2745 dev->mtu +
2746 HEADER_ETHERNET_II_802_3_SIZE +
2747 HEADER_802_2_SIZE + HEADER_SNAP_SIZE,
2748 PCI_DMA_FROMDEVICE);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002749 memset(rxdp, 0, sizeof(struct RxD1));
Joe Perchesd44570e2009-08-24 17:29:44 +00002750 } else if (sp->rxd_mode == RXD_MODE_3B) {
2751 rxdp3 = (struct RxD3 *)rxdp;
Joe Perchesd44570e2009-08-24 17:29:44 +00002752 pci_unmap_single(sp->pdev,
2753 (dma_addr_t)rxdp3->Buffer0_ptr,
2754 BUF0_LEN,
2755 PCI_DMA_FROMDEVICE);
2756 pci_unmap_single(sp->pdev,
2757 (dma_addr_t)rxdp3->Buffer1_ptr,
2758 BUF1_LEN,
2759 PCI_DMA_FROMDEVICE);
2760 pci_unmap_single(sp->pdev,
2761 (dma_addr_t)rxdp3->Buffer2_ptr,
2762 dev->mtu + 4,
2763 PCI_DMA_FROMDEVICE);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002764 memset(rxdp, 0, sizeof(struct RxD3));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002765 }
Joe Perchesffb5df62009-08-24 17:29:47 +00002766 swstats->mem_freed += skb->truesize;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002767 dev_kfree_skb(skb);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002768 mac_control->rings[ring_no].rx_bufs_left -= 1;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002769 }
2770}
2771
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002773 * free_rx_buffers - Frees all Rx buffers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774 * @sp: device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002775 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776 * This function will free all Rx buffers allocated by host.
2777 * Return Value:
2778 * NONE.
2779 */
2780
2781static void free_rx_buffers(struct s2io_nic *sp)
2782{
2783 struct net_device *dev = sp->dev;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002784 int i, blk = 0, buf_cnt = 0;
Joe Perchesffb5df62009-08-24 17:29:47 +00002785 struct config_param *config = &sp->config;
2786 struct mac_info *mac_control = &sp->mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787
2788 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00002789 struct ring_info *ring = &mac_control->rings[i];
2790
Ananda Rajuda6971d2005-10-31 16:55:31 -05002791 for (blk = 0; blk < rx_ring_sz[i]; blk++)
Joe Perchesd44570e2009-08-24 17:29:44 +00002792 free_rxd_blk(sp, i, blk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793
Joe Perches13d866a2009-08-24 17:29:41 +00002794 ring->rx_curr_put_info.block_index = 0;
2795 ring->rx_curr_get_info.block_index = 0;
2796 ring->rx_curr_put_info.offset = 0;
2797 ring->rx_curr_get_info.offset = 0;
2798 ring->rx_bufs_left = 0;
Joe Perches9e39f7c2009-08-25 08:52:00 +00002799 DBG_PRINT(INIT_DBG, "%s: Freed 0x%x Rx Buffers on ring%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002800 dev->name, buf_cnt, i);
2801 }
2802}
2803
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002804static int s2io_chk_rx_buffers(struct s2io_nic *nic, struct ring_info *ring)
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002805{
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002806 if (fill_rx_buffers(nic, ring, 0) == -ENOMEM) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002807 DBG_PRINT(INFO_DBG, "%s: Out of memory in Rx Intr!!\n",
2808 ring->dev->name);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002809 }
2810 return 0;
2811}
2812
Linus Torvalds1da177e2005-04-16 15:20:36 -07002813/**
2814 * s2io_poll - Rx interrupt handler for NAPI support
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002815 * @napi : pointer to the napi structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002816 * @budget : The number of packets that were budgeted to be processed
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817 * during one pass through the 'Poll" function.
2818 * Description:
2819 * Comes into picture only if NAPI support has been incorporated. It does
2820 * the same thing that rx_intr_handler does, but not in a interrupt context
2821 * also It will process only a given number of packets.
2822 * Return value:
2823 * 0 on success and 1 if there are No Rx packets to be processed.
2824 */
2825
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002826static int s2io_poll_msix(struct napi_struct *napi, int budget)
2827{
2828 struct ring_info *ring = container_of(napi, struct ring_info, napi);
2829 struct net_device *dev = ring->dev;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002830 int pkts_processed = 0;
Al Viro1a79d1c2008-06-02 10:59:02 +01002831 u8 __iomem *addr = NULL;
2832 u8 val8 = 0;
Wang Chen4cf16532008-11-12 23:38:14 -08002833 struct s2io_nic *nic = netdev_priv(dev);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002834 struct XENA_dev_config __iomem *bar0 = nic->bar0;
2835 int budget_org = budget;
2836
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002837 if (unlikely(!is_s2io_card_up(nic)))
2838 return 0;
2839
2840 pkts_processed = rx_intr_handler(ring, budget);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002841 s2io_chk_rx_buffers(nic, ring);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002842
2843 if (pkts_processed < budget_org) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002844 napi_complete(napi);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002845 /*Re Enable MSI-Rx Vector*/
Al Viro1a79d1c2008-06-02 10:59:02 +01002846 addr = (u8 __iomem *)&bar0->xmsi_mask_reg;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002847 addr += 7 - ring->ring_no;
2848 val8 = (ring->ring_no == 0) ? 0x3f : 0xbf;
2849 writeb(val8, addr);
2850 val8 = readb(addr);
2851 }
2852 return pkts_processed;
2853}
Joe Perchesd44570e2009-08-24 17:29:44 +00002854
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002855static int s2io_poll_inta(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002857 struct s2io_nic *nic = container_of(napi, struct s2io_nic, napi);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002858 int pkts_processed = 0;
2859 int ring_pkts_processed, i;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002860 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002861 int budget_org = budget;
Joe Perchesffb5df62009-08-24 17:29:47 +00002862 struct config_param *config = &nic->config;
2863 struct mac_info *mac_control = &nic->mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002865 if (unlikely(!is_s2io_card_up(nic)))
2866 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867
2868 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00002869 struct ring_info *ring = &mac_control->rings[i];
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002870 ring_pkts_processed = rx_intr_handler(ring, budget);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002871 s2io_chk_rx_buffers(nic, ring);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002872 pkts_processed += ring_pkts_processed;
2873 budget -= ring_pkts_processed;
2874 if (budget <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002877 if (pkts_processed < budget_org) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002878 napi_complete(napi);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002879 /* Re enable the Rx interrupts for the ring */
2880 writeq(0, &bar0->rx_traffic_mask);
2881 readl(&bar0->rx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002883 return pkts_processed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002885
Ananda Rajub41477f2006-07-24 19:52:49 -04002886#ifdef CONFIG_NET_POLL_CONTROLLER
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002887/**
Ananda Rajub41477f2006-07-24 19:52:49 -04002888 * s2io_netpoll - netpoll event handler entry point
Brian Haley612eff02006-06-15 14:36:36 -04002889 * @dev : pointer to the device structure.
2890 * Description:
Ananda Rajub41477f2006-07-24 19:52:49 -04002891 * This function will be called by upper layer to check for events on the
2892 * interface in situations where interrupts are disabled. It is used for
2893 * specific in-kernel networking tasks, such as remote consoles and kernel
2894 * debugging over the network (example netdump in RedHat).
Brian Haley612eff02006-06-15 14:36:36 -04002895 */
Brian Haley612eff02006-06-15 14:36:36 -04002896static void s2io_netpoll(struct net_device *dev)
2897{
Wang Chen4cf16532008-11-12 23:38:14 -08002898 struct s2io_nic *nic = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002899 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ananda Rajub41477f2006-07-24 19:52:49 -04002900 u64 val64 = 0xFFFFFFFFFFFFFFFFULL;
Brian Haley612eff02006-06-15 14:36:36 -04002901 int i;
Joe Perchesffb5df62009-08-24 17:29:47 +00002902 struct config_param *config = &nic->config;
2903 struct mac_info *mac_control = &nic->mac_control;
Brian Haley612eff02006-06-15 14:36:36 -04002904
Linas Vepstasd796fdb2007-05-14 18:37:30 -05002905 if (pci_channel_offline(nic->pdev))
2906 return;
2907
Brian Haley612eff02006-06-15 14:36:36 -04002908 disable_irq(dev->irq);
2909
Brian Haley612eff02006-06-15 14:36:36 -04002910 writeq(val64, &bar0->rx_traffic_int);
Ananda Rajub41477f2006-07-24 19:52:49 -04002911 writeq(val64, &bar0->tx_traffic_int);
Brian Haley612eff02006-06-15 14:36:36 -04002912
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002913 /* we need to free up the transmitted skbufs or else netpoll will
Ananda Rajub41477f2006-07-24 19:52:49 -04002914 * run out of skbs and will fail and eventually netpoll application such
2915 * as netdump will fail.
2916 */
2917 for (i = 0; i < config->tx_fifo_num; i++)
2918 tx_intr_handler(&mac_control->fifos[i]);
2919
2920 /* check for received packet and indicate up to network */
Joe Perches13d866a2009-08-24 17:29:41 +00002921 for (i = 0; i < config->rx_ring_num; i++) {
2922 struct ring_info *ring = &mac_control->rings[i];
2923
2924 rx_intr_handler(ring, 0);
2925 }
Brian Haley612eff02006-06-15 14:36:36 -04002926
2927 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00002928 struct ring_info *ring = &mac_control->rings[i];
2929
2930 if (fill_rx_buffers(nic, ring, 0) == -ENOMEM) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002931 DBG_PRINT(INFO_DBG,
2932 "%s: Out of memory in Rx Netpoll!!\n",
2933 dev->name);
Brian Haley612eff02006-06-15 14:36:36 -04002934 break;
2935 }
2936 }
Brian Haley612eff02006-06-15 14:36:36 -04002937 enable_irq(dev->irq);
Brian Haley612eff02006-06-15 14:36:36 -04002938}
2939#endif
2940
2941/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002942 * rx_intr_handler - Rx interrupt handler
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002943 * @ring_info: per ring structure.
2944 * @budget: budget for napi processing.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002945 * Description:
2946 * If the interrupt is because of a received frame or if the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 * receive ring contains fresh as yet un-processed frames,this function is
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002948 * called. It picks out the RxD at which place the last Rx processing had
2949 * stopped and sends the skb to the OSM's Rx handler and then increments
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950 * the offset.
2951 * Return Value:
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002952 * No. of napi packets processed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953 */
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002954static int rx_intr_handler(struct ring_info *ring_data, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955{
Sreenivasa Honnurc9fcbf42008-04-23 13:31:33 -04002956 int get_block, put_block;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002957 struct rx_curr_get_info get_info, put_info;
2958 struct RxD_t *rxdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959 struct sk_buff *skb;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002960 int pkt_cnt = 0, napi_pkts = 0;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05002961 int i;
Joe Perchesd44570e2009-08-24 17:29:44 +00002962 struct RxD1 *rxdp1;
2963 struct RxD3 *rxdp3;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05002964
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002965 get_info = ring_data->rx_curr_get_info;
2966 get_block = get_info.block_index;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002967 memcpy(&put_info, &ring_data->rx_curr_put_info, sizeof(put_info));
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002968 put_block = put_info.block_index;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002969 rxdp = ring_data->rx_blocks[get_block].rxds[get_info.offset].virt_addr;
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05002970
Ananda Rajuda6971d2005-10-31 16:55:31 -05002971 while (RXD_IS_UP2DT(rxdp)) {
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05002972 /*
2973 * If your are next to put index then it's
2974 * FIFO full condition
2975 */
Ananda Rajuda6971d2005-10-31 16:55:31 -05002976 if ((get_block == put_block) &&
2977 (get_info.offset + 1) == put_info.offset) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002978 DBG_PRINT(INTR_DBG, "%s: Ring Full\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00002979 ring_data->dev->name);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002980 break;
2981 }
Joe Perchesd44570e2009-08-24 17:29:44 +00002982 skb = (struct sk_buff *)((unsigned long)rxdp->Host_Control);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002983 if (skb == NULL) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00002984 DBG_PRINT(ERR_DBG, "%s: NULL skb in Rx Intr\n",
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002985 ring_data->dev->name);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002986 return 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002987 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002988 if (ring_data->rxd_mode == RXD_MODE_1) {
Joe Perchesd44570e2009-08-24 17:29:44 +00002989 rxdp1 = (struct RxD1 *)rxdp;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002990 pci_unmap_single(ring_data->pdev, (dma_addr_t)
Joe Perchesd44570e2009-08-24 17:29:44 +00002991 rxdp1->Buffer0_ptr,
2992 ring_data->mtu +
2993 HEADER_ETHERNET_II_802_3_SIZE +
2994 HEADER_802_2_SIZE +
2995 HEADER_SNAP_SIZE,
2996 PCI_DMA_FROMDEVICE);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002997 } else if (ring_data->rxd_mode == RXD_MODE_3B) {
Joe Perchesd44570e2009-08-24 17:29:44 +00002998 rxdp3 = (struct RxD3 *)rxdp;
2999 pci_dma_sync_single_for_cpu(ring_data->pdev,
3000 (dma_addr_t)rxdp3->Buffer0_ptr,
3001 BUF0_LEN,
3002 PCI_DMA_FROMDEVICE);
3003 pci_unmap_single(ring_data->pdev,
3004 (dma_addr_t)rxdp3->Buffer2_ptr,
3005 ring_data->mtu + 4,
3006 PCI_DMA_FROMDEVICE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05003007 }
Ananda Raju863c11a2006-04-21 19:03:13 -04003008 prefetch(skb->data);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003009 rx_osm_handler(ring_data, rxdp);
3010 get_info.offset++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05003011 ring_data->rx_curr_get_info.offset = get_info.offset;
3012 rxdp = ring_data->rx_blocks[get_block].
Joe Perchesd44570e2009-08-24 17:29:44 +00003013 rxds[get_info.offset].virt_addr;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003014 if (get_info.offset == rxd_count[ring_data->rxd_mode]) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003015 get_info.offset = 0;
Ananda Rajuda6971d2005-10-31 16:55:31 -05003016 ring_data->rx_curr_get_info.offset = get_info.offset;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003017 get_block++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05003018 if (get_block == ring_data->block_count)
3019 get_block = 0;
3020 ring_data->rx_curr_get_info.block_index = get_block;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003021 rxdp = ring_data->rx_blocks[get_block].block_virt_addr;
3022 }
3023
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003024 if (ring_data->nic->config.napi) {
3025 budget--;
3026 napi_pkts++;
3027 if (!budget)
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003028 break;
3029 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003030 pkt_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031 if ((indicate_max_pkts) && (pkt_cnt > indicate_max_pkts))
3032 break;
3033 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003034 if (ring_data->lro) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003035 /* Clear all LRO sessions before exiting */
Joe Perchesd44570e2009-08-24 17:29:44 +00003036 for (i = 0; i < MAX_LRO_SESSIONS; i++) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003037 struct lro *lro = &ring_data->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003038 if (lro->in_use) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003039 update_L3L4_header(ring_data->nic, lro);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05003040 queue_rx_frame(lro->parent, lro->vlan_tag);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003041 clear_lro_session(lro);
3042 }
3043 }
3044 }
Joe Perchesd44570e2009-08-24 17:29:44 +00003045 return napi_pkts;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003047
3048/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049 * tx_intr_handler - Transmit interrupt handler
3050 * @nic : device private variable
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003051 * Description:
3052 * If an interrupt was raised to indicate DMA complete of the
3053 * Tx packet, this function is called. It identifies the last TxD
3054 * whose buffer was freed and frees all skbs whose data have already
Linus Torvalds1da177e2005-04-16 15:20:36 -07003055 * DMA'ed into the NICs internal memory.
3056 * Return Value:
3057 * NONE
3058 */
3059
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003060static void tx_intr_handler(struct fifo_info *fifo_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003061{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003062 struct s2io_nic *nic = fifo_data->nic;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003063 struct tx_curr_get_info get_info, put_info;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003064 struct sk_buff *skb = NULL;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003065 struct TxD *txdlp;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003066 int pkt_cnt = 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08003067 unsigned long flags = 0;
Olaf Heringf9046eb2007-06-19 22:41:10 +02003068 u8 err_mask;
Joe Perchesffb5df62009-08-24 17:29:47 +00003069 struct stat_block *stats = nic->mac_control.stats_info;
3070 struct swStat *swstats = &stats->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003071
Surjit Reang2fda0962008-01-24 02:08:59 -08003072 if (!spin_trylock_irqsave(&fifo_data->tx_lock, flags))
Joe Perchesd44570e2009-08-24 17:29:44 +00003073 return;
Surjit Reang2fda0962008-01-24 02:08:59 -08003074
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003075 get_info = fifo_data->tx_curr_get_info;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003076 memcpy(&put_info, &fifo_data->tx_curr_put_info, sizeof(put_info));
Joe Perchesd44570e2009-08-24 17:29:44 +00003077 txdlp = (struct TxD *)
3078 fifo_data->list_info[get_info.offset].list_virt_addr;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003079 while ((!(txdlp->Control_1 & TXD_LIST_OWN_XENA)) &&
3080 (get_info.offset != put_info.offset) &&
3081 (txdlp->Host_Control)) {
3082 /* Check for TxD errors */
3083 if (txdlp->Control_1 & TXD_T_CODE) {
3084 unsigned long long err;
3085 err = txdlp->Control_1 & TXD_T_CODE;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003086 if (err & 0x1) {
Joe Perchesffb5df62009-08-24 17:29:47 +00003087 swstats->parity_err_cnt++;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003088 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003089
3090 /* update t_code statistics */
Olaf Heringf9046eb2007-06-19 22:41:10 +02003091 err_mask = err >> 48;
Joe Perchesd44570e2009-08-24 17:29:44 +00003092 switch (err_mask) {
3093 case 2:
Joe Perchesffb5df62009-08-24 17:29:47 +00003094 swstats->tx_buf_abort_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003095 break;
3096
Joe Perchesd44570e2009-08-24 17:29:44 +00003097 case 3:
Joe Perchesffb5df62009-08-24 17:29:47 +00003098 swstats->tx_desc_abort_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003099 break;
3100
Joe Perchesd44570e2009-08-24 17:29:44 +00003101 case 7:
Joe Perchesffb5df62009-08-24 17:29:47 +00003102 swstats->tx_parity_err_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003103 break;
3104
Joe Perchesd44570e2009-08-24 17:29:44 +00003105 case 10:
Joe Perchesffb5df62009-08-24 17:29:47 +00003106 swstats->tx_link_loss_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003107 break;
3108
Joe Perchesd44570e2009-08-24 17:29:44 +00003109 case 15:
Joe Perchesffb5df62009-08-24 17:29:47 +00003110 swstats->tx_list_proc_err_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003111 break;
Joe Perchesd44570e2009-08-24 17:29:44 +00003112 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003114
Ananda Rajufed5ecc2005-11-14 15:25:08 -05003115 skb = s2io_txdl_getskb(fifo_data, txdlp, get_info.offset);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003116 if (skb == NULL) {
Surjit Reang2fda0962008-01-24 02:08:59 -08003117 spin_unlock_irqrestore(&fifo_data->tx_lock, flags);
Joe Perches9e39f7c2009-08-25 08:52:00 +00003118 DBG_PRINT(ERR_DBG, "%s: NULL skb in Tx Free Intr\n",
3119 __func__);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003120 return;
3121 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003122 pkt_cnt++;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003123
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003124 /* Updating the statistics block */
Joe Perchesffb5df62009-08-24 17:29:47 +00003125 swstats->mem_freed += skb->truesize;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003126 dev_kfree_skb_irq(skb);
3127
3128 get_info.offset++;
Ananda Raju863c11a2006-04-21 19:03:13 -04003129 if (get_info.offset == get_info.fifo_len + 1)
3130 get_info.offset = 0;
Joe Perchesd44570e2009-08-24 17:29:44 +00003131 txdlp = (struct TxD *)
3132 fifo_data->list_info[get_info.offset].list_virt_addr;
3133 fifo_data->tx_curr_get_info.offset = get_info.offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003134 }
3135
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003136 s2io_wake_tx_queue(fifo_data, pkt_cnt, nic->config.multiq);
Surjit Reang2fda0962008-01-24 02:08:59 -08003137
3138 spin_unlock_irqrestore(&fifo_data->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139}
3140
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003141/**
Ananda Rajubd1034f2006-04-21 19:20:22 -04003142 * s2io_mdio_write - Function to write in to MDIO registers
3143 * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
3144 * @addr : address value
3145 * @value : data value
3146 * @dev : pointer to net_device structure
3147 * Description:
3148 * This function is used to write values to the MDIO registers
3149 * NONE
3150 */
Joe Perchesd44570e2009-08-24 17:29:44 +00003151static void s2io_mdio_write(u32 mmd_type, u64 addr, u16 value,
3152 struct net_device *dev)
Ananda Rajubd1034f2006-04-21 19:20:22 -04003153{
Joe Perchesd44570e2009-08-24 17:29:44 +00003154 u64 val64;
Wang Chen4cf16532008-11-12 23:38:14 -08003155 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003156 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003157
Joe Perchesd44570e2009-08-24 17:29:44 +00003158 /* address transaction */
3159 val64 = MDIO_MMD_INDX_ADDR(addr) |
3160 MDIO_MMD_DEV_ADDR(mmd_type) |
3161 MDIO_MMS_PRT_ADDR(0x0);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003162 writeq(val64, &bar0->mdio_control);
3163 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3164 writeq(val64, &bar0->mdio_control);
3165 udelay(100);
3166
Joe Perchesd44570e2009-08-24 17:29:44 +00003167 /* Data transaction */
3168 val64 = MDIO_MMD_INDX_ADDR(addr) |
3169 MDIO_MMD_DEV_ADDR(mmd_type) |
3170 MDIO_MMS_PRT_ADDR(0x0) |
3171 MDIO_MDIO_DATA(value) |
3172 MDIO_OP(MDIO_OP_WRITE_TRANS);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003173 writeq(val64, &bar0->mdio_control);
3174 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3175 writeq(val64, &bar0->mdio_control);
3176 udelay(100);
3177
Joe Perchesd44570e2009-08-24 17:29:44 +00003178 val64 = MDIO_MMD_INDX_ADDR(addr) |
3179 MDIO_MMD_DEV_ADDR(mmd_type) |
3180 MDIO_MMS_PRT_ADDR(0x0) |
3181 MDIO_OP(MDIO_OP_READ_TRANS);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003182 writeq(val64, &bar0->mdio_control);
3183 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3184 writeq(val64, &bar0->mdio_control);
3185 udelay(100);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003186}
3187
3188/**
3189 * s2io_mdio_read - Function to write in to MDIO registers
3190 * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
3191 * @addr : address value
3192 * @dev : pointer to net_device structure
3193 * Description:
3194 * This function is used to read values to the MDIO registers
3195 * NONE
3196 */
3197static u64 s2io_mdio_read(u32 mmd_type, u64 addr, struct net_device *dev)
3198{
3199 u64 val64 = 0x0;
3200 u64 rval64 = 0x0;
Wang Chen4cf16532008-11-12 23:38:14 -08003201 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003202 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003203
3204 /* address transaction */
Joe Perchesd44570e2009-08-24 17:29:44 +00003205 val64 = val64 | (MDIO_MMD_INDX_ADDR(addr)
3206 | MDIO_MMD_DEV_ADDR(mmd_type)
3207 | MDIO_MMS_PRT_ADDR(0x0));
Ananda Rajubd1034f2006-04-21 19:20:22 -04003208 writeq(val64, &bar0->mdio_control);
3209 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3210 writeq(val64, &bar0->mdio_control);
3211 udelay(100);
3212
3213 /* Data transaction */
Joe Perchesd44570e2009-08-24 17:29:44 +00003214 val64 = MDIO_MMD_INDX_ADDR(addr) |
3215 MDIO_MMD_DEV_ADDR(mmd_type) |
3216 MDIO_MMS_PRT_ADDR(0x0) |
3217 MDIO_OP(MDIO_OP_READ_TRANS);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003218 writeq(val64, &bar0->mdio_control);
3219 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3220 writeq(val64, &bar0->mdio_control);
3221 udelay(100);
3222
3223 /* Read the value from regs */
3224 rval64 = readq(&bar0->mdio_control);
3225 rval64 = rval64 & 0xFFFF0000;
3226 rval64 = rval64 >> 16;
3227 return rval64;
3228}
Joe Perchesd44570e2009-08-24 17:29:44 +00003229
Ananda Rajubd1034f2006-04-21 19:20:22 -04003230/**
3231 * s2io_chk_xpak_counter - Function to check the status of the xpak counters
Uwe Kleine-Königfbfecd32009-10-28 20:11:04 +01003232 * @counter : counter value to be updated
Ananda Rajubd1034f2006-04-21 19:20:22 -04003233 * @flag : flag to indicate the status
3234 * @type : counter type
3235 * Description:
3236 * This function is to check the status of the xpak counters value
3237 * NONE
3238 */
3239
Joe Perchesd44570e2009-08-24 17:29:44 +00003240static void s2io_chk_xpak_counter(u64 *counter, u64 * regs_stat, u32 index,
3241 u16 flag, u16 type)
Ananda Rajubd1034f2006-04-21 19:20:22 -04003242{
3243 u64 mask = 0x3;
3244 u64 val64;
3245 int i;
Joe Perchesd44570e2009-08-24 17:29:44 +00003246 for (i = 0; i < index; i++)
Ananda Rajubd1034f2006-04-21 19:20:22 -04003247 mask = mask << 0x2;
3248
Joe Perchesd44570e2009-08-24 17:29:44 +00003249 if (flag > 0) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04003250 *counter = *counter + 1;
3251 val64 = *regs_stat & mask;
3252 val64 = val64 >> (index * 0x2);
3253 val64 = val64 + 1;
Joe Perchesd44570e2009-08-24 17:29:44 +00003254 if (val64 == 3) {
3255 switch (type) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04003256 case 1:
Joe Perches9e39f7c2009-08-25 08:52:00 +00003257 DBG_PRINT(ERR_DBG,
3258 "Take Xframe NIC out of service.\n");
3259 DBG_PRINT(ERR_DBG,
3260"Excessive temperatures may result in premature transceiver failure.\n");
Joe Perchesd44570e2009-08-24 17:29:44 +00003261 break;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003262 case 2:
Joe Perches9e39f7c2009-08-25 08:52:00 +00003263 DBG_PRINT(ERR_DBG,
3264 "Take Xframe NIC out of service.\n");
3265 DBG_PRINT(ERR_DBG,
3266"Excessive bias currents may indicate imminent laser diode failure.\n");
Joe Perchesd44570e2009-08-24 17:29:44 +00003267 break;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003268 case 3:
Joe Perches9e39f7c2009-08-25 08:52:00 +00003269 DBG_PRINT(ERR_DBG,
3270 "Take Xframe NIC out of service.\n");
3271 DBG_PRINT(ERR_DBG,
3272"Excessive laser output power may saturate far-end receiver.\n");
Joe Perchesd44570e2009-08-24 17:29:44 +00003273 break;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003274 default:
Joe Perchesd44570e2009-08-24 17:29:44 +00003275 DBG_PRINT(ERR_DBG,
3276 "Incorrect XPAK Alarm type\n");
Ananda Rajubd1034f2006-04-21 19:20:22 -04003277 }
3278 val64 = 0x0;
3279 }
3280 val64 = val64 << (index * 0x2);
3281 *regs_stat = (*regs_stat & (~mask)) | (val64);
3282
3283 } else {
3284 *regs_stat = *regs_stat & (~mask);
3285 }
3286}
3287
3288/**
3289 * s2io_updt_xpak_counter - Function to update the xpak counters
3290 * @dev : pointer to net_device struct
3291 * Description:
3292 * This function is to upate the status of the xpak counters value
3293 * NONE
3294 */
3295static void s2io_updt_xpak_counter(struct net_device *dev)
3296{
3297 u16 flag = 0x0;
3298 u16 type = 0x0;
3299 u16 val16 = 0x0;
3300 u64 val64 = 0x0;
3301 u64 addr = 0x0;
3302
Wang Chen4cf16532008-11-12 23:38:14 -08003303 struct s2io_nic *sp = netdev_priv(dev);
Joe Perchesffb5df62009-08-24 17:29:47 +00003304 struct stat_block *stats = sp->mac_control.stats_info;
3305 struct xpakStat *xstats = &stats->xpak_stat;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003306
3307 /* Check the communication with the MDIO slave */
Ben Hutchings40239392009-04-29 08:13:29 +00003308 addr = MDIO_CTRL1;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003309 val64 = 0x0;
Ben Hutchings40239392009-04-29 08:13:29 +00003310 val64 = s2io_mdio_read(MDIO_MMD_PMAPMD, addr, dev);
Joe Perchesd44570e2009-08-24 17:29:44 +00003311 if ((val64 == 0xFFFF) || (val64 == 0x0000)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00003312 DBG_PRINT(ERR_DBG,
3313 "ERR: MDIO slave access failed - Returned %llx\n",
3314 (unsigned long long)val64);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003315 return;
3316 }
3317
Ben Hutchings40239392009-04-29 08:13:29 +00003318 /* Check for the expected value of control reg 1 */
Joe Perchesd44570e2009-08-24 17:29:44 +00003319 if (val64 != MDIO_CTRL1_SPEED10G) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00003320 DBG_PRINT(ERR_DBG, "Incorrect value at PMA address 0x0000 - "
3321 "Returned: %llx- Expected: 0x%x\n",
Ben Hutchings40239392009-04-29 08:13:29 +00003322 (unsigned long long)val64, MDIO_CTRL1_SPEED10G);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003323 return;
3324 }
3325
3326 /* Loading the DOM register to MDIO register */
3327 addr = 0xA100;
Ben Hutchings40239392009-04-29 08:13:29 +00003328 s2io_mdio_write(MDIO_MMD_PMAPMD, addr, val16, dev);
3329 val64 = s2io_mdio_read(MDIO_MMD_PMAPMD, addr, dev);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003330
3331 /* Reading the Alarm flags */
3332 addr = 0xA070;
3333 val64 = 0x0;
Ben Hutchings40239392009-04-29 08:13:29 +00003334 val64 = s2io_mdio_read(MDIO_MMD_PMAPMD, addr, dev);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003335
3336 flag = CHECKBIT(val64, 0x7);
3337 type = 1;
Joe Perchesffb5df62009-08-24 17:29:47 +00003338 s2io_chk_xpak_counter(&xstats->alarm_transceiver_temp_high,
3339 &xstats->xpak_regs_stat,
Joe Perchesd44570e2009-08-24 17:29:44 +00003340 0x0, flag, type);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003341
Joe Perchesd44570e2009-08-24 17:29:44 +00003342 if (CHECKBIT(val64, 0x6))
Joe Perchesffb5df62009-08-24 17:29:47 +00003343 xstats->alarm_transceiver_temp_low++;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003344
3345 flag = CHECKBIT(val64, 0x3);
3346 type = 2;
Joe Perchesffb5df62009-08-24 17:29:47 +00003347 s2io_chk_xpak_counter(&xstats->alarm_laser_bias_current_high,
3348 &xstats->xpak_regs_stat,
Joe Perchesd44570e2009-08-24 17:29:44 +00003349 0x2, flag, type);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003350
Joe Perchesd44570e2009-08-24 17:29:44 +00003351 if (CHECKBIT(val64, 0x2))
Joe Perchesffb5df62009-08-24 17:29:47 +00003352 xstats->alarm_laser_bias_current_low++;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003353
3354 flag = CHECKBIT(val64, 0x1);
3355 type = 3;
Joe Perchesffb5df62009-08-24 17:29:47 +00003356 s2io_chk_xpak_counter(&xstats->alarm_laser_output_power_high,
3357 &xstats->xpak_regs_stat,
Joe Perchesd44570e2009-08-24 17:29:44 +00003358 0x4, flag, type);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003359
Joe Perchesd44570e2009-08-24 17:29:44 +00003360 if (CHECKBIT(val64, 0x0))
Joe Perchesffb5df62009-08-24 17:29:47 +00003361 xstats->alarm_laser_output_power_low++;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003362
3363 /* Reading the Warning flags */
3364 addr = 0xA074;
3365 val64 = 0x0;
Ben Hutchings40239392009-04-29 08:13:29 +00003366 val64 = s2io_mdio_read(MDIO_MMD_PMAPMD, addr, dev);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003367
Joe Perchesd44570e2009-08-24 17:29:44 +00003368 if (CHECKBIT(val64, 0x7))
Joe Perchesffb5df62009-08-24 17:29:47 +00003369 xstats->warn_transceiver_temp_high++;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003370
Joe Perchesd44570e2009-08-24 17:29:44 +00003371 if (CHECKBIT(val64, 0x6))
Joe Perchesffb5df62009-08-24 17:29:47 +00003372 xstats->warn_transceiver_temp_low++;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003373
Joe Perchesd44570e2009-08-24 17:29:44 +00003374 if (CHECKBIT(val64, 0x3))
Joe Perchesffb5df62009-08-24 17:29:47 +00003375 xstats->warn_laser_bias_current_high++;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003376
Joe Perchesd44570e2009-08-24 17:29:44 +00003377 if (CHECKBIT(val64, 0x2))
Joe Perchesffb5df62009-08-24 17:29:47 +00003378 xstats->warn_laser_bias_current_low++;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003379
Joe Perchesd44570e2009-08-24 17:29:44 +00003380 if (CHECKBIT(val64, 0x1))
Joe Perchesffb5df62009-08-24 17:29:47 +00003381 xstats->warn_laser_output_power_high++;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003382
Joe Perchesd44570e2009-08-24 17:29:44 +00003383 if (CHECKBIT(val64, 0x0))
Joe Perchesffb5df62009-08-24 17:29:47 +00003384 xstats->warn_laser_output_power_low++;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003385}
3386
3387/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003388 * wait_for_cmd_complete - waits for a command to complete.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003389 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07003390 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003391 * Description: Function that waits for a command to Write into RMAC
3392 * ADDR DATA registers to be completed and returns either success or
3393 * error depending on whether the command was complete or not.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003394 * Return value:
3395 * SUCCESS on success and FAILURE on failure.
3396 */
3397
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003398static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
Joe Perchesd44570e2009-08-24 17:29:44 +00003399 int bit_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400{
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003401 int ret = FAILURE, cnt = 0, delay = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003402 u64 val64;
3403
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003404 if ((bit_state != S2IO_BIT_RESET) && (bit_state != S2IO_BIT_SET))
3405 return FAILURE;
3406
3407 do {
Ananda Rajuc92ca042006-04-21 19:18:03 -04003408 val64 = readq(addr);
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003409 if (bit_state == S2IO_BIT_RESET) {
3410 if (!(val64 & busy_bit)) {
3411 ret = SUCCESS;
3412 break;
3413 }
3414 } else {
Ram Vepa2d146eb2010-01-19 12:36:20 -08003415 if (val64 & busy_bit) {
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003416 ret = SUCCESS;
3417 break;
3418 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003419 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04003420
Joe Perchesd44570e2009-08-24 17:29:44 +00003421 if (in_interrupt())
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003422 mdelay(delay);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003423 else
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003424 msleep(delay);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003425
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003426 if (++cnt >= 10)
3427 delay = 50;
3428 } while (cnt < 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003429 return ret;
3430}
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003431/*
3432 * check_pci_device_id - Checks if the device id is supported
3433 * @id : device id
3434 * Description: Function to check if the pci device id is supported by driver.
3435 * Return value: Actual device id if supported else PCI_ANY_ID
3436 */
3437static u16 check_pci_device_id(u16 id)
3438{
3439 switch (id) {
3440 case PCI_DEVICE_ID_HERC_WIN:
3441 case PCI_DEVICE_ID_HERC_UNI:
3442 return XFRAME_II_DEVICE;
3443 case PCI_DEVICE_ID_S2IO_UNI:
3444 case PCI_DEVICE_ID_S2IO_WIN:
3445 return XFRAME_I_DEVICE;
3446 default:
3447 return PCI_ANY_ID;
3448 }
3449}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003450
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003451/**
3452 * s2io_reset - Resets the card.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003453 * @sp : private member of the device structure.
3454 * Description: Function to Reset the card. This function then also
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003455 * restores the previously saved PCI configuration space registers as
Linus Torvalds1da177e2005-04-16 15:20:36 -07003456 * the card reset also resets the configuration space.
3457 * Return value:
3458 * void.
3459 */
3460
Joe Perchesd44570e2009-08-24 17:29:44 +00003461static void s2io_reset(struct s2io_nic *sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003462{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003463 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003464 u64 val64;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003465 u16 subid, pci_cmd;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003466 int i;
3467 u16 val16;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003468 unsigned long long up_cnt, down_cnt, up_time, down_time, reset_cnt;
3469 unsigned long long mem_alloc_cnt, mem_free_cnt, watchdog_cnt;
Joe Perchesffb5df62009-08-24 17:29:47 +00003470 struct stat_block *stats;
3471 struct swStat *swstats;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003472
Joe Perches9e39f7c2009-08-25 08:52:00 +00003473 DBG_PRINT(INIT_DBG, "%s: Resetting XFrame card %s\n",
Breno Leitao3a228132010-03-04 10:40:44 +00003474 __func__, pci_name(sp->pdev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003475
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003476 /* Back up the PCI-X CMD reg, dont want to lose MMRBC, OST settings */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07003477 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER, &(pci_cmd));
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003478
Linus Torvalds1da177e2005-04-16 15:20:36 -07003479 val64 = SW_RESET_ALL;
3480 writeq(val64, &bar0->sw_reset);
Joe Perchesd44570e2009-08-24 17:29:44 +00003481 if (strstr(sp->product_name, "CX4"))
Ananda Rajuc92ca042006-04-21 19:18:03 -04003482 msleep(750);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003483 msleep(250);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003484 for (i = 0; i < S2IO_MAX_PCI_CONFIG_SPACE_REINIT; i++) {
3485
3486 /* Restore the PCI state saved during initialization. */
3487 pci_restore_state(sp->pdev);
Breno Leitaob8a623b2009-11-10 09:44:23 +00003488 pci_save_state(sp->pdev);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003489 pci_read_config_word(sp->pdev, 0x2, &val16);
3490 if (check_pci_device_id(val16) != (u16)PCI_ANY_ID)
3491 break;
3492 msleep(200);
3493 }
3494
Joe Perchesd44570e2009-08-24 17:29:44 +00003495 if (check_pci_device_id(val16) == (u16)PCI_ANY_ID)
3496 DBG_PRINT(ERR_DBG, "%s SW_Reset failed!\n", __func__);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003497
3498 pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER, pci_cmd);
3499
3500 s2io_init_pci(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003501
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003502 /* Set swapper to enable I/O register access */
3503 s2io_set_swapper(sp);
3504
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08003505 /* restore mac_addr entries */
3506 do_s2io_restore_unicast_mc(sp);
3507
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003508 /* Restore the MSIX table entries from local variables */
3509 restore_xmsi_data(sp);
3510
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003511 /* Clear certain PCI/PCI-X fields after reset */
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003512 if (sp->device_type == XFRAME_II_DEVICE) {
Ananda Rajub41477f2006-07-24 19:52:49 -04003513 /* Clear "detected parity error" bit */
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003514 pci_write_config_word(sp->pdev, PCI_STATUS, 0x8000);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003515
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003516 /* Clearing PCIX Ecc status register */
3517 pci_write_config_dword(sp->pdev, 0x68, 0x7C);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003518
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003519 /* Clearing PCI_STATUS error reflected here */
Jiri Slabyb7b5a122007-10-18 23:40:29 -07003520 writeq(s2BIT(62), &bar0->txpic_int_reg);
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003521 }
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003522
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003523 /* Reset device statistics maintained by OS */
Joe Perchesd44570e2009-08-24 17:29:44 +00003524 memset(&sp->stats, 0, sizeof(struct net_device_stats));
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003525
Joe Perchesffb5df62009-08-24 17:29:47 +00003526 stats = sp->mac_control.stats_info;
3527 swstats = &stats->sw_stat;
3528
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003529 /* save link up/down time/cnt, reset/memory/watchdog cnt */
Joe Perchesffb5df62009-08-24 17:29:47 +00003530 up_cnt = swstats->link_up_cnt;
3531 down_cnt = swstats->link_down_cnt;
3532 up_time = swstats->link_up_time;
3533 down_time = swstats->link_down_time;
3534 reset_cnt = swstats->soft_reset_cnt;
3535 mem_alloc_cnt = swstats->mem_allocated;
3536 mem_free_cnt = swstats->mem_freed;
3537 watchdog_cnt = swstats->watchdog_timer_cnt;
3538
3539 memset(stats, 0, sizeof(struct stat_block));
3540
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003541 /* restore link up/down time/cnt, reset/memory/watchdog cnt */
Joe Perchesffb5df62009-08-24 17:29:47 +00003542 swstats->link_up_cnt = up_cnt;
3543 swstats->link_down_cnt = down_cnt;
3544 swstats->link_up_time = up_time;
3545 swstats->link_down_time = down_time;
3546 swstats->soft_reset_cnt = reset_cnt;
3547 swstats->mem_allocated = mem_alloc_cnt;
3548 swstats->mem_freed = mem_free_cnt;
3549 swstats->watchdog_timer_cnt = watchdog_cnt;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003550
Linus Torvalds1da177e2005-04-16 15:20:36 -07003551 /* SXE-002: Configure link and activity LED to turn it off */
3552 subid = sp->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07003553 if (((subid & 0xFF) >= 0x07) &&
3554 (sp->device_type == XFRAME_I_DEVICE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003555 val64 = readq(&bar0->gpio_control);
3556 val64 |= 0x0000800000000000ULL;
3557 writeq(val64, &bar0->gpio_control);
3558 val64 = 0x0411040400000000ULL;
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01003559 writeq(val64, (void __iomem *)bar0 + 0x2700);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003560 }
3561
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07003562 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003563 * Clear spurious ECC interrupts that would have occurred on
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07003564 * XFRAME II cards after reset.
3565 */
3566 if (sp->device_type == XFRAME_II_DEVICE) {
3567 val64 = readq(&bar0->pcc_err_reg);
3568 writeq(val64, &bar0->pcc_err_reg);
3569 }
3570
Tobias Klauserf957bcf2009-06-04 23:07:59 +00003571 sp->device_enabled_once = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003572}
3573
3574/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003575 * s2io_set_swapper - to set the swapper controle on the card
3576 * @sp : private member of the device structure,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577 * pointer to the s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003578 * Description: Function to set the swapper control on the card
Linus Torvalds1da177e2005-04-16 15:20:36 -07003579 * correctly depending on the 'endianness' of the system.
3580 * Return value:
3581 * SUCCESS on success and FAILURE on failure.
3582 */
3583
Joe Perchesd44570e2009-08-24 17:29:44 +00003584static int s2io_set_swapper(struct s2io_nic *sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585{
3586 struct net_device *dev = sp->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003587 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003588 u64 val64, valt, valr;
3589
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003590 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003591 * Set proper endian settings and verify the same by reading
3592 * the PIF Feed-back register.
3593 */
3594
3595 val64 = readq(&bar0->pif_rd_swapper_fb);
3596 if (val64 != 0x0123456789ABCDEFULL) {
3597 int i = 0;
Jon Mason85a56492010-12-10 15:40:04 +00003598 static const u64 value[] = {
3599 0xC30000C3C30000C3ULL, /* FE=1, SE=1 */
3600 0x8100008181000081ULL, /* FE=1, SE=0 */
3601 0x4200004242000042ULL, /* FE=0, SE=1 */
3602 0 /* FE=0, SE=0 */
3603 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07003604
Joe Perchesd44570e2009-08-24 17:29:44 +00003605 while (i < 4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003606 writeq(value[i], &bar0->swapper_ctrl);
3607 val64 = readq(&bar0->pif_rd_swapper_fb);
3608 if (val64 == 0x0123456789ABCDEFULL)
3609 break;
3610 i++;
3611 }
3612 if (i == 4) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00003613 DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, "
3614 "feedback read %llx\n",
3615 dev->name, (unsigned long long)val64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003616 return FAILURE;
3617 }
3618 valr = value[i];
3619 } else {
3620 valr = readq(&bar0->swapper_ctrl);
3621 }
3622
3623 valt = 0x0123456789ABCDEFULL;
3624 writeq(valt, &bar0->xmsi_address);
3625 val64 = readq(&bar0->xmsi_address);
3626
Joe Perchesd44570e2009-08-24 17:29:44 +00003627 if (val64 != valt) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003628 int i = 0;
Jon Mason85a56492010-12-10 15:40:04 +00003629 static const u64 value[] = {
3630 0x00C3C30000C3C300ULL, /* FE=1, SE=1 */
3631 0x0081810000818100ULL, /* FE=1, SE=0 */
3632 0x0042420000424200ULL, /* FE=0, SE=1 */
3633 0 /* FE=0, SE=0 */
3634 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07003635
Joe Perchesd44570e2009-08-24 17:29:44 +00003636 while (i < 4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003637 writeq((value[i] | valr), &bar0->swapper_ctrl);
3638 writeq(valt, &bar0->xmsi_address);
3639 val64 = readq(&bar0->xmsi_address);
Joe Perchesd44570e2009-08-24 17:29:44 +00003640 if (val64 == valt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003641 break;
3642 i++;
3643 }
Joe Perchesd44570e2009-08-24 17:29:44 +00003644 if (i == 4) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003645 unsigned long long x = val64;
Joe Perches9e39f7c2009-08-25 08:52:00 +00003646 DBG_PRINT(ERR_DBG,
3647 "Write failed, Xmsi_addr reads:0x%llx\n", x);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003648 return FAILURE;
3649 }
3650 }
3651 val64 = readq(&bar0->swapper_ctrl);
3652 val64 &= 0xFFFF000000000000ULL;
3653
Joe Perchesd44570e2009-08-24 17:29:44 +00003654#ifdef __BIG_ENDIAN
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003655 /*
3656 * The device by default set to a big endian format, so a
Linus Torvalds1da177e2005-04-16 15:20:36 -07003657 * big endian driver need not set anything.
3658 */
3659 val64 |= (SWAPPER_CTRL_TXP_FE |
Joe Perchesd44570e2009-08-24 17:29:44 +00003660 SWAPPER_CTRL_TXP_SE |
3661 SWAPPER_CTRL_TXD_R_FE |
3662 SWAPPER_CTRL_TXD_W_FE |
3663 SWAPPER_CTRL_TXF_R_FE |
3664 SWAPPER_CTRL_RXD_R_FE |
3665 SWAPPER_CTRL_RXD_W_FE |
3666 SWAPPER_CTRL_RXF_W_FE |
3667 SWAPPER_CTRL_XMSI_FE |
3668 SWAPPER_CTRL_STATS_FE |
3669 SWAPPER_CTRL_STATS_SE);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003670 if (sp->config.intr_type == INTA)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003671 val64 |= SWAPPER_CTRL_XMSI_SE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003672 writeq(val64, &bar0->swapper_ctrl);
3673#else
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003674 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003675 * Initially we enable all bits to make it accessible by the
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003676 * driver, then we selectively enable only those bits that
Linus Torvalds1da177e2005-04-16 15:20:36 -07003677 * we want to set.
3678 */
3679 val64 |= (SWAPPER_CTRL_TXP_FE |
Joe Perchesd44570e2009-08-24 17:29:44 +00003680 SWAPPER_CTRL_TXP_SE |
3681 SWAPPER_CTRL_TXD_R_FE |
3682 SWAPPER_CTRL_TXD_R_SE |
3683 SWAPPER_CTRL_TXD_W_FE |
3684 SWAPPER_CTRL_TXD_W_SE |
3685 SWAPPER_CTRL_TXF_R_FE |
3686 SWAPPER_CTRL_RXD_R_FE |
3687 SWAPPER_CTRL_RXD_R_SE |
3688 SWAPPER_CTRL_RXD_W_FE |
3689 SWAPPER_CTRL_RXD_W_SE |
3690 SWAPPER_CTRL_RXF_W_FE |
3691 SWAPPER_CTRL_XMSI_FE |
3692 SWAPPER_CTRL_STATS_FE |
3693 SWAPPER_CTRL_STATS_SE);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003694 if (sp->config.intr_type == INTA)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003695 val64 |= SWAPPER_CTRL_XMSI_SE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003696 writeq(val64, &bar0->swapper_ctrl);
3697#endif
3698 val64 = readq(&bar0->swapper_ctrl);
3699
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003700 /*
3701 * Verifying if endian settings are accurate by reading a
Linus Torvalds1da177e2005-04-16 15:20:36 -07003702 * feedback register.
3703 */
3704 val64 = readq(&bar0->pif_rd_swapper_fb);
3705 if (val64 != 0x0123456789ABCDEFULL) {
3706 /* Endian settings are incorrect, calls for another dekko. */
Joe Perches9e39f7c2009-08-25 08:52:00 +00003707 DBG_PRINT(ERR_DBG,
3708 "%s: Endian settings are wrong, feedback read %llx\n",
3709 dev->name, (unsigned long long)val64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003710 return FAILURE;
3711 }
3712
3713 return SUCCESS;
3714}
3715
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003716static int wait_for_msix_trans(struct s2io_nic *nic, int i)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003717{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003718 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003719 u64 val64;
3720 int ret = 0, cnt = 0;
3721
3722 do {
3723 val64 = readq(&bar0->xmsi_access);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07003724 if (!(val64 & s2BIT(15)))
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003725 break;
3726 mdelay(1);
3727 cnt++;
Joe Perchesd44570e2009-08-24 17:29:44 +00003728 } while (cnt < 5);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003729 if (cnt == 5) {
3730 DBG_PRINT(ERR_DBG, "XMSI # %d Access failed\n", i);
3731 ret = 1;
3732 }
3733
3734 return ret;
3735}
3736
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003737static void restore_xmsi_data(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003738{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003739 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003740 u64 val64;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003741 int i, msix_index;
3742
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003743 if (nic->device_type == XFRAME_I_DEVICE)
3744 return;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003745
Joe Perchesd44570e2009-08-24 17:29:44 +00003746 for (i = 0; i < MAX_REQUESTED_MSI_X; i++) {
3747 msix_index = (i) ? ((i-1) * 8 + 1) : 0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003748 writeq(nic->msix_info[i].addr, &bar0->xmsi_address);
3749 writeq(nic->msix_info[i].data, &bar0->xmsi_data);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003750 val64 = (s2BIT(7) | s2BIT(15) | vBIT(msix_index, 26, 6));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003751 writeq(val64, &bar0->xmsi_access);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003752 if (wait_for_msix_trans(nic, msix_index)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00003753 DBG_PRINT(ERR_DBG, "%s: index: %d failed\n",
3754 __func__, msix_index);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003755 continue;
3756 }
3757 }
3758}
3759
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003760static void store_xmsi_data(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003761{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003762 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003763 u64 val64, addr, data;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003764 int i, msix_index;
3765
3766 if (nic->device_type == XFRAME_I_DEVICE)
3767 return;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003768
3769 /* Store and display */
Joe Perchesd44570e2009-08-24 17:29:44 +00003770 for (i = 0; i < MAX_REQUESTED_MSI_X; i++) {
3771 msix_index = (i) ? ((i-1) * 8 + 1) : 0;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003772 val64 = (s2BIT(15) | vBIT(msix_index, 26, 6));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003773 writeq(val64, &bar0->xmsi_access);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003774 if (wait_for_msix_trans(nic, msix_index)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00003775 DBG_PRINT(ERR_DBG, "%s: index: %d failed\n",
3776 __func__, msix_index);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003777 continue;
3778 }
3779 addr = readq(&bar0->xmsi_address);
3780 data = readq(&bar0->xmsi_data);
3781 if (addr && data) {
3782 nic->msix_info[i].addr = addr;
3783 nic->msix_info[i].data = data;
3784 }
3785 }
3786}
3787
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003788static int s2io_enable_msi_x(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003789{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003790 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04003791 u64 rx_mat;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003792 u16 msi_control; /* Temp variable */
3793 int ret, i, j, msix_indx = 1;
Joe Perches4f870322009-08-24 17:29:42 +00003794 int size;
Joe Perchesffb5df62009-08-24 17:29:47 +00003795 struct stat_block *stats = nic->mac_control.stats_info;
3796 struct swStat *swstats = &stats->sw_stat;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003797
Joe Perches4f870322009-08-24 17:29:42 +00003798 size = nic->num_entries * sizeof(struct msix_entry);
Joe Perches44364a02009-08-24 17:29:43 +00003799 nic->entries = kzalloc(size, GFP_KERNEL);
Sivakumar Subramanibd684e42007-09-14 07:28:50 -04003800 if (!nic->entries) {
Joe Perchesd44570e2009-08-24 17:29:44 +00003801 DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n",
3802 __func__);
Joe Perchesffb5df62009-08-24 17:29:47 +00003803 swstats->mem_alloc_fail_cnt++;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003804 return -ENOMEM;
3805 }
Joe Perchesffb5df62009-08-24 17:29:47 +00003806 swstats->mem_allocated += size;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003807
Joe Perches4f870322009-08-24 17:29:42 +00003808 size = nic->num_entries * sizeof(struct s2io_msix_entry);
Joe Perches44364a02009-08-24 17:29:43 +00003809 nic->s2io_entries = kzalloc(size, GFP_KERNEL);
Sivakumar Subramanibd684e42007-09-14 07:28:50 -04003810 if (!nic->s2io_entries) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003811 DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00003812 __func__);
Joe Perchesffb5df62009-08-24 17:29:47 +00003813 swstats->mem_alloc_fail_cnt++;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003814 kfree(nic->entries);
Joe Perchesffb5df62009-08-24 17:29:47 +00003815 swstats->mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003816 += (nic->num_entries * sizeof(struct msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003817 return -ENOMEM;
3818 }
Joe Perchesffb5df62009-08-24 17:29:47 +00003819 swstats->mem_allocated += size;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003820
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04003821 nic->entries[0].entry = 0;
3822 nic->s2io_entries[0].entry = 0;
3823 nic->s2io_entries[0].in_use = MSIX_FLG;
3824 nic->s2io_entries[0].type = MSIX_ALARM_TYPE;
3825 nic->s2io_entries[0].arg = &nic->mac_control.fifos;
3826
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003827 for (i = 1; i < nic->num_entries; i++) {
3828 nic->entries[i].entry = ((i - 1) * 8) + 1;
3829 nic->s2io_entries[i].entry = ((i - 1) * 8) + 1;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003830 nic->s2io_entries[i].arg = NULL;
3831 nic->s2io_entries[i].in_use = 0;
3832 }
3833
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003834 rx_mat = readq(&bar0->rx_mat);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003835 for (j = 0; j < nic->config.rx_ring_num; j++) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003836 rx_mat |= RX_MAT_SET(j, msix_indx);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003837 nic->s2io_entries[j+1].arg = &nic->mac_control.rings[j];
3838 nic->s2io_entries[j+1].type = MSIX_RING_TYPE;
3839 nic->s2io_entries[j+1].in_use = MSIX_FLG;
3840 msix_indx += 8;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003841 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003842 writeq(rx_mat, &bar0->rx_mat);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003843 readq(&bar0->rx_mat);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003844
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003845 ret = pci_enable_msix(nic->pdev, nic->entries, nic->num_entries);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003846 /* We fail init if error or we get less vectors than min required */
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003847 if (ret) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00003848 DBG_PRINT(ERR_DBG, "Enabling MSI-X failed\n");
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003849 kfree(nic->entries);
Joe Perchesffb5df62009-08-24 17:29:47 +00003850 swstats->mem_freed += nic->num_entries *
3851 sizeof(struct msix_entry);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003852 kfree(nic->s2io_entries);
Joe Perchesffb5df62009-08-24 17:29:47 +00003853 swstats->mem_freed += nic->num_entries *
3854 sizeof(struct s2io_msix_entry);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003855 nic->entries = NULL;
3856 nic->s2io_entries = NULL;
3857 return -ENOMEM;
3858 }
3859
3860 /*
3861 * To enable MSI-X, MSI also needs to be enabled, due to a bug
3862 * in the herc NIC. (Temp change, needs to be removed later)
3863 */
3864 pci_read_config_word(nic->pdev, 0x42, &msi_control);
3865 msi_control |= 0x1; /* Enable MSI */
3866 pci_write_config_word(nic->pdev, 0x42, msi_control);
3867
3868 return 0;
3869}
3870
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003871/* Handle software interrupt used during MSI(X) test */
Adrian Bunk33390a72007-12-11 23:23:06 +01003872static irqreturn_t s2io_test_intr(int irq, void *dev_id)
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003873{
3874 struct s2io_nic *sp = dev_id;
3875
3876 sp->msi_detected = 1;
3877 wake_up(&sp->msi_wait);
3878
3879 return IRQ_HANDLED;
3880}
3881
3882/* Test interrupt path by forcing a a software IRQ */
Adrian Bunk33390a72007-12-11 23:23:06 +01003883static int s2io_test_msi(struct s2io_nic *sp)
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003884{
3885 struct pci_dev *pdev = sp->pdev;
3886 struct XENA_dev_config __iomem *bar0 = sp->bar0;
3887 int err;
3888 u64 val64, saved64;
3889
3890 err = request_irq(sp->entries[1].vector, s2io_test_intr, 0,
Joe Perchesd44570e2009-08-24 17:29:44 +00003891 sp->name, sp);
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003892 if (err) {
3893 DBG_PRINT(ERR_DBG, "%s: PCI %s: cannot assign irq %d\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00003894 sp->dev->name, pci_name(pdev), pdev->irq);
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003895 return err;
3896 }
3897
Joe Perchesd44570e2009-08-24 17:29:44 +00003898 init_waitqueue_head(&sp->msi_wait);
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003899 sp->msi_detected = 0;
3900
3901 saved64 = val64 = readq(&bar0->scheduled_int_ctrl);
3902 val64 |= SCHED_INT_CTRL_ONE_SHOT;
3903 val64 |= SCHED_INT_CTRL_TIMER_EN;
3904 val64 |= SCHED_INT_CTRL_INT2MSI(1);
3905 writeq(val64, &bar0->scheduled_int_ctrl);
3906
3907 wait_event_timeout(sp->msi_wait, sp->msi_detected, HZ/10);
3908
3909 if (!sp->msi_detected) {
3910 /* MSI(X) test failed, go back to INTx mode */
Joe Perches24500222007-11-19 17:48:28 -08003911 DBG_PRINT(ERR_DBG, "%s: PCI %s: No interrupt was generated "
Joe Perches9e39f7c2009-08-25 08:52:00 +00003912 "using MSI(X) during test\n",
3913 sp->dev->name, pci_name(pdev));
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003914
3915 err = -EOPNOTSUPP;
3916 }
3917
3918 free_irq(sp->entries[1].vector, sp);
3919
3920 writeq(saved64, &bar0->scheduled_int_ctrl);
3921
3922 return err;
3923}
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08003924
3925static void remove_msix_isr(struct s2io_nic *sp)
3926{
3927 int i;
3928 u16 msi_control;
3929
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003930 for (i = 0; i < sp->num_entries; i++) {
Joe Perchesd44570e2009-08-24 17:29:44 +00003931 if (sp->s2io_entries[i].in_use == MSIX_REGISTERED_SUCCESS) {
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08003932 int vector = sp->entries[i].vector;
3933 void *arg = sp->s2io_entries[i].arg;
3934 free_irq(vector, arg);
3935 }
3936 }
3937
3938 kfree(sp->entries);
3939 kfree(sp->s2io_entries);
3940 sp->entries = NULL;
3941 sp->s2io_entries = NULL;
3942
3943 pci_read_config_word(sp->pdev, 0x42, &msi_control);
3944 msi_control &= 0xFFFE; /* Disable MSI */
3945 pci_write_config_word(sp->pdev, 0x42, msi_control);
3946
3947 pci_disable_msix(sp->pdev);
3948}
3949
3950static void remove_inta_isr(struct s2io_nic *sp)
3951{
3952 struct net_device *dev = sp->dev;
3953
3954 free_irq(sp->pdev->irq, dev);
3955}
3956
Linus Torvalds1da177e2005-04-16 15:20:36 -07003957/* ********************************************************* *
3958 * Functions defined below concern the OS part of the driver *
3959 * ********************************************************* */
3960
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003961/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003962 * s2io_open - open entry point of the driver
3963 * @dev : pointer to the device structure.
3964 * Description:
3965 * This function is the open entry point of the driver. It mainly calls a
3966 * function to allocate Rx buffers and inserts them into the buffer
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003967 * descriptors and then enables the Rx part of the NIC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003968 * Return value:
3969 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3970 * file on failure.
3971 */
3972
Adrian Bunkac1f60d2005-11-06 01:46:47 +01003973static int s2io_open(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003974{
Wang Chen4cf16532008-11-12 23:38:14 -08003975 struct s2io_nic *sp = netdev_priv(dev);
Joe Perchesffb5df62009-08-24 17:29:47 +00003976 struct swStat *swstats = &sp->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003977 int err = 0;
3978
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003979 /*
3980 * Make sure you have link off by default every time
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981 * Nic is initialized
3982 */
3983 netif_carrier_off(dev);
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003984 sp->last_link_state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003985
3986 /* Initialize H/W and enable interrupts */
Ananda Rajuc92ca042006-04-21 19:18:03 -04003987 err = s2io_card_up(sp);
3988 if (err) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989 DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
3990 dev->name);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07003991 goto hw_init_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003992 }
3993
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04003994 if (do_s2io_prog_unicast(dev, dev->dev_addr) == FAILURE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003995 DBG_PRINT(ERR_DBG, "Set Mac Address Failed\n");
Ananda Rajue6a8fee2006-07-06 23:58:23 -07003996 s2io_card_down(sp);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003997 err = -ENODEV;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07003998 goto hw_init_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003999 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004000 s2io_start_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004001 return 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004002
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004003hw_init_failed:
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07004004 if (sp->config.intr_type == MSI_X) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004005 if (sp->entries) {
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004006 kfree(sp->entries);
Joe Perchesffb5df62009-08-24 17:29:47 +00004007 swstats->mem_freed += sp->num_entries *
4008 sizeof(struct msix_entry);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004009 }
4010 if (sp->s2io_entries) {
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004011 kfree(sp->s2io_entries);
Joe Perchesffb5df62009-08-24 17:29:47 +00004012 swstats->mem_freed += sp->num_entries *
4013 sizeof(struct s2io_msix_entry);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004014 }
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004015 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004016 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004017}
4018
4019/**
4020 * s2io_close -close entry point of the driver
4021 * @dev : device pointer.
4022 * Description:
4023 * This is the stop entry point of the driver. It needs to undo exactly
4024 * whatever was done by the open entry point,thus it's usually referred to
4025 * as the close function.Among other things this function mainly stops the
4026 * Rx side of the NIC and frees all the Rx buffers in the Rx rings.
4027 * Return value:
4028 * 0 on success and an appropriate (-)ve integer as defined in errno.h
4029 * file on failure.
4030 */
4031
Adrian Bunkac1f60d2005-11-06 01:46:47 +01004032static int s2io_close(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004033{
Wang Chen4cf16532008-11-12 23:38:14 -08004034 struct s2io_nic *sp = netdev_priv(dev);
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004035 struct config_param *config = &sp->config;
4036 u64 tmp64;
4037 int offset;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004038
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05004039 /* Return if the device is already closed *
Joe Perchesd44570e2009-08-24 17:29:44 +00004040 * Can happen when s2io_card_up failed in change_mtu *
4041 */
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05004042 if (!is_s2io_card_up(sp))
4043 return 0;
4044
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004045 s2io_stop_all_tx_queue(sp);
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004046 /* delete all populated mac entries */
4047 for (offset = 1; offset < config->max_mc_addr; offset++) {
4048 tmp64 = do_s2io_read_unicast_mc(sp, offset);
4049 if (tmp64 != S2IO_DISABLE_MAC_ENTRY)
4050 do_s2io_delete_unicast_mc(sp, tmp64);
4051 }
4052
Ananda Rajue6a8fee2006-07-06 23:58:23 -07004053 s2io_card_down(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004054
Linus Torvalds1da177e2005-04-16 15:20:36 -07004055 return 0;
4056}
4057
4058/**
4059 * s2io_xmit - Tx entry point of te driver
4060 * @skb : the socket buffer containing the Tx data.
4061 * @dev : device pointer.
4062 * Description :
4063 * This function is the Tx entry point of the driver. S2IO NIC supports
4064 * certain protocol assist features on Tx side, namely CSO, S/G, LSO.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004065 * NOTE: when device can't queue the pkt,just the trans_start variable will
Linus Torvalds1da177e2005-04-16 15:20:36 -07004066 * not be upadted.
4067 * Return value:
4068 * 0 on success & 1 on failure.
4069 */
4070
Stephen Hemminger613573252009-08-31 19:50:58 +00004071static netdev_tx_t s2io_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004072{
Wang Chen4cf16532008-11-12 23:38:14 -08004073 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004074 u16 frg_cnt, frg_len, i, queue, queue_len, put_off, get_off;
4075 register u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004076 struct TxD *txdp;
4077 struct TxFIFO_element __iomem *tx_fifo;
Surjit Reang2fda0962008-01-24 02:08:59 -08004078 unsigned long flags = 0;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004079 u16 vlan_tag = 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08004080 struct fifo_info *fifo = NULL;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004081 int do_spin_lock = 1;
Ananda Raju75c30b12006-07-24 19:55:09 -04004082 int offload_type;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004083 int enable_per_list_interrupt = 0;
Joe Perchesffb5df62009-08-24 17:29:47 +00004084 struct config_param *config = &sp->config;
4085 struct mac_info *mac_control = &sp->mac_control;
4086 struct stat_block *stats = mac_control->stats_info;
4087 struct swStat *swstats = &stats->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004089 DBG_PRINT(TX_DBG, "%s: In Neterion Tx routine\n", dev->name);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004090
4091 if (unlikely(skb->len <= 0)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00004092 DBG_PRINT(TX_DBG, "%s: Buffer has no data..\n", dev->name);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004093 dev_kfree_skb_any(skb);
Patrick McHardy6ed10652009-06-23 06:03:08 +00004094 return NETDEV_TX_OK;
Surjit Reang2fda0962008-01-24 02:08:59 -08004095 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004096
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004097 if (!is_s2io_card_up(sp)) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004098 DBG_PRINT(TX_DBG, "%s: Card going down for reset\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004099 dev->name);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004100 dev_kfree_skb(skb);
Patrick McHardy6ed10652009-06-23 06:03:08 +00004101 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004102 }
4103
4104 queue = 0;
Jesse Grosseab6d182010-10-20 13:56:03 +00004105 if (vlan_tx_tag_present(skb))
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004106 vlan_tag = vlan_tx_tag_get(skb);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004107 if (sp->config.tx_steering_type == TX_DEFAULT_STEERING) {
4108 if (skb->protocol == htons(ETH_P_IP)) {
4109 struct iphdr *ip;
4110 struct tcphdr *th;
4111 ip = ip_hdr(skb);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004112
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004113 if ((ip->frag_off & htons(IP_OFFSET|IP_MF)) == 0) {
4114 th = (struct tcphdr *)(((unsigned char *)ip) +
Joe Perchesd44570e2009-08-24 17:29:44 +00004115 ip->ihl*4);
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004116
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004117 if (ip->protocol == IPPROTO_TCP) {
4118 queue_len = sp->total_tcp_fifos;
4119 queue = (ntohs(th->source) +
Joe Perchesd44570e2009-08-24 17:29:44 +00004120 ntohs(th->dest)) &
4121 sp->fifo_selector[queue_len - 1];
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004122 if (queue >= queue_len)
4123 queue = queue_len - 1;
4124 } else if (ip->protocol == IPPROTO_UDP) {
4125 queue_len = sp->total_udp_fifos;
4126 queue = (ntohs(th->source) +
Joe Perchesd44570e2009-08-24 17:29:44 +00004127 ntohs(th->dest)) &
4128 sp->fifo_selector[queue_len - 1];
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004129 if (queue >= queue_len)
4130 queue = queue_len - 1;
4131 queue += sp->udp_fifo_idx;
4132 if (skb->len > 1024)
4133 enable_per_list_interrupt = 1;
4134 do_spin_lock = 0;
4135 }
4136 }
4137 }
4138 } else if (sp->config.tx_steering_type == TX_PRIORITY_STEERING)
4139 /* get fifo number based on skb->priority value */
4140 queue = config->fifo_mapping
Joe Perchesd44570e2009-08-24 17:29:44 +00004141 [skb->priority & (MAX_TX_FIFOS - 1)];
Surjit Reang2fda0962008-01-24 02:08:59 -08004142 fifo = &mac_control->fifos[queue];
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004143
4144 if (do_spin_lock)
4145 spin_lock_irqsave(&fifo->tx_lock, flags);
4146 else {
4147 if (unlikely(!spin_trylock_irqsave(&fifo->tx_lock, flags)))
4148 return NETDEV_TX_LOCKED;
4149 }
4150
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004151 if (sp->config.multiq) {
4152 if (__netif_subqueue_stopped(dev, fifo->fifo_no)) {
4153 spin_unlock_irqrestore(&fifo->tx_lock, flags);
4154 return NETDEV_TX_BUSY;
4155 }
David S. Millerb19fa1f2008-07-08 23:14:24 -07004156 } else if (unlikely(fifo->queue_state == FIFO_QUEUE_STOP)) {
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004157 if (netif_queue_stopped(dev)) {
4158 spin_unlock_irqrestore(&fifo->tx_lock, flags);
4159 return NETDEV_TX_BUSY;
4160 }
4161 }
4162
Joe Perchesd44570e2009-08-24 17:29:44 +00004163 put_off = (u16)fifo->tx_curr_put_info.offset;
4164 get_off = (u16)fifo->tx_curr_get_info.offset;
4165 txdp = (struct TxD *)fifo->list_info[put_off].list_virt_addr;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004166
Surjit Reang2fda0962008-01-24 02:08:59 -08004167 queue_len = fifo->tx_curr_put_info.fifo_len + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004168 /* Avoid "put" pointer going beyond "get" pointer */
Ananda Raju863c11a2006-04-21 19:03:13 -04004169 if (txdp->Host_Control ||
Joe Perchesd44570e2009-08-24 17:29:44 +00004170 ((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07004171 DBG_PRINT(TX_DBG, "Error in xmit, No free TXDs.\n");
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004172 s2io_stop_tx_queue(sp, fifo->fifo_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004173 dev_kfree_skb(skb);
Surjit Reang2fda0962008-01-24 02:08:59 -08004174 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Patrick McHardy6ed10652009-06-23 06:03:08 +00004175 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004176 }
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07004177
Ananda Raju75c30b12006-07-24 19:55:09 -04004178 offload_type = s2io_offload_type(skb);
Ananda Raju75c30b12006-07-24 19:55:09 -04004179 if (offload_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004180 txdp->Control_1 |= TXD_TCP_LSO_EN;
Ananda Raju75c30b12006-07-24 19:55:09 -04004181 txdp->Control_1 |= TXD_TCP_LSO_MSS(s2io_tcp_mss(skb));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004182 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07004183 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004184 txdp->Control_2 |= (TXD_TX_CKO_IPV4_EN |
4185 TXD_TX_CKO_TCP_EN |
4186 TXD_TX_CKO_UDP_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004187 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004188 txdp->Control_1 |= TXD_GATHER_CODE_FIRST;
4189 txdp->Control_1 |= TXD_LIST_OWN_XENA;
Surjit Reang2fda0962008-01-24 02:08:59 -08004190 txdp->Control_2 |= TXD_INT_NUMBER(fifo->fifo_no);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004191 if (enable_per_list_interrupt)
4192 if (put_off & (queue_len >> 5))
4193 txdp->Control_2 |= TXD_INT_TYPE_PER_LIST;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004194 if (vlan_tag) {
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004195 txdp->Control_2 |= TXD_VLAN_ENABLE;
4196 txdp->Control_2 |= TXD_VLAN_TAG(vlan_tag);
4197 }
4198
Eric Dumazete743d312010-04-14 15:59:40 -07004199 frg_len = skb_headlen(skb);
Ananda Raju75c30b12006-07-24 19:55:09 -04004200 if (offload_type == SKB_GSO_UDP) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004201 int ufo_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202
Ananda Raju75c30b12006-07-24 19:55:09 -04004203 ufo_size = s2io_udp_mss(skb);
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004204 ufo_size &= ~7;
4205 txdp->Control_1 |= TXD_UFO_EN;
4206 txdp->Control_1 |= TXD_UFO_MSS(ufo_size);
4207 txdp->Control_1 |= TXD_BUFFER0_SIZE(8);
4208#ifdef __BIG_ENDIAN
Al Viro3459feb2008-03-16 22:23:14 +00004209 /* both variants do cpu_to_be64(be32_to_cpu(...)) */
Surjit Reang2fda0962008-01-24 02:08:59 -08004210 fifo->ufo_in_band_v[put_off] =
Joe Perchesd44570e2009-08-24 17:29:44 +00004211 (__force u64)skb_shinfo(skb)->ip6_frag_id;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004212#else
Surjit Reang2fda0962008-01-24 02:08:59 -08004213 fifo->ufo_in_band_v[put_off] =
Joe Perchesd44570e2009-08-24 17:29:44 +00004214 (__force u64)skb_shinfo(skb)->ip6_frag_id << 32;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004215#endif
Surjit Reang2fda0962008-01-24 02:08:59 -08004216 txdp->Host_Control = (unsigned long)fifo->ufo_in_band_v;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004217 txdp->Buffer_Pointer = pci_map_single(sp->pdev,
Joe Perchesd44570e2009-08-24 17:29:44 +00004218 fifo->ufo_in_band_v,
4219 sizeof(u64),
4220 PCI_DMA_TODEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07004221 if (pci_dma_mapping_error(sp->pdev, txdp->Buffer_Pointer))
Veena Parat491abf22007-07-23 02:37:14 -04004222 goto pci_map_failed;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004223 txdp++;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004224 }
4225
Joe Perchesd44570e2009-08-24 17:29:44 +00004226 txdp->Buffer_Pointer = pci_map_single(sp->pdev, skb->data,
4227 frg_len, PCI_DMA_TODEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07004228 if (pci_dma_mapping_error(sp->pdev, txdp->Buffer_Pointer))
Veena Parat491abf22007-07-23 02:37:14 -04004229 goto pci_map_failed;
4230
Joe Perchesd44570e2009-08-24 17:29:44 +00004231 txdp->Host_Control = (unsigned long)skb;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004232 txdp->Control_1 |= TXD_BUFFER0_SIZE(frg_len);
Ananda Raju75c30b12006-07-24 19:55:09 -04004233 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004234 txdp->Control_1 |= TXD_UFO_EN;
4235
4236 frg_cnt = skb_shinfo(skb)->nr_frags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004237 /* For fragmented SKB. */
4238 for (i = 0; i < frg_cnt; i++) {
4239 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07004240 /* A '0' length fragment will be ignored */
4241 if (!frag->size)
4242 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004243 txdp++;
Joe Perchesd44570e2009-08-24 17:29:44 +00004244 txdp->Buffer_Pointer = (u64)pci_map_page(sp->pdev, frag->page,
4245 frag->page_offset,
4246 frag->size,
4247 PCI_DMA_TODEVICE);
Ananda Rajuefd51b52006-01-19 14:11:54 -05004248 txdp->Control_1 = TXD_BUFFER0_SIZE(frag->size);
Ananda Raju75c30b12006-07-24 19:55:09 -04004249 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004250 txdp->Control_1 |= TXD_UFO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004251 }
4252 txdp->Control_1 |= TXD_GATHER_CODE_LAST;
4253
Ananda Raju75c30b12006-07-24 19:55:09 -04004254 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004255 frg_cnt++; /* as Txd0 was used for inband header */
4256
Linus Torvalds1da177e2005-04-16 15:20:36 -07004257 tx_fifo = mac_control->tx_FIFO_start[queue];
Surjit Reang2fda0962008-01-24 02:08:59 -08004258 val64 = fifo->list_info[put_off].list_phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004259 writeq(val64, &tx_fifo->TxDL_Pointer);
4260
4261 val64 = (TX_FIFO_LAST_TXD_NUM(frg_cnt) | TX_FIFO_FIRST_LIST |
4262 TX_FIFO_LAST_LIST);
Ananda Raju75c30b12006-07-24 19:55:09 -04004263 if (offload_type)
4264 val64 |= TX_FIFO_SPECIAL_FUNC;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004265
Linus Torvalds1da177e2005-04-16 15:20:36 -07004266 writeq(val64, &tx_fifo->List_Control);
4267
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07004268 mmiowb();
4269
Linus Torvalds1da177e2005-04-16 15:20:36 -07004270 put_off++;
Surjit Reang2fda0962008-01-24 02:08:59 -08004271 if (put_off == fifo->tx_curr_put_info.fifo_len + 1)
Ananda Raju863c11a2006-04-21 19:03:13 -04004272 put_off = 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08004273 fifo->tx_curr_put_info.offset = put_off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004274
4275 /* Avoid "put" pointer going beyond "get" pointer */
Ananda Raju863c11a2006-04-21 19:03:13 -04004276 if (((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
Joe Perchesffb5df62009-08-24 17:29:47 +00004277 swstats->fifo_full_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004278 DBG_PRINT(TX_DBG,
4279 "No free TxDs for xmit, Put: 0x%x Get:0x%x\n",
4280 put_off, get_off);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004281 s2io_stop_tx_queue(sp, fifo->fifo_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004282 }
Joe Perchesffb5df62009-08-24 17:29:47 +00004283 swstats->mem_allocated += skb->truesize;
Surjit Reang2fda0962008-01-24 02:08:59 -08004284 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004285
Sreenivasa Honnurf6f4bfa2008-03-25 15:11:56 -04004286 if (sp->config.intr_type == MSI_X)
4287 tx_intr_handler(fifo);
4288
Patrick McHardy6ed10652009-06-23 06:03:08 +00004289 return NETDEV_TX_OK;
Joe Perchesffb5df62009-08-24 17:29:47 +00004290
Veena Parat491abf22007-07-23 02:37:14 -04004291pci_map_failed:
Joe Perchesffb5df62009-08-24 17:29:47 +00004292 swstats->pci_map_fail_cnt++;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004293 s2io_stop_tx_queue(sp, fifo->fifo_no);
Joe Perchesffb5df62009-08-24 17:29:47 +00004294 swstats->mem_freed += skb->truesize;
Veena Parat491abf22007-07-23 02:37:14 -04004295 dev_kfree_skb(skb);
Surjit Reang2fda0962008-01-24 02:08:59 -08004296 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Patrick McHardy6ed10652009-06-23 06:03:08 +00004297 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004298}
4299
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004300static void
4301s2io_alarm_handle(unsigned long data)
4302{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004303 struct s2io_nic *sp = (struct s2io_nic *)data;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004304 struct net_device *dev = sp->dev;
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004305
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004306 s2io_handle_errors(dev);
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004307 mod_timer(&sp->alarm_timer, jiffies + HZ / 2);
4308}
4309
David Howells7d12e782006-10-05 14:55:46 +01004310static irqreturn_t s2io_msix_ring_handle(int irq, void *dev_id)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004311{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004312 struct ring_info *ring = (struct ring_info *)dev_id;
4313 struct s2io_nic *sp = ring->nic;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004314 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004315
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004316 if (unlikely(!is_s2io_card_up(sp)))
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004317 return IRQ_HANDLED;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004318
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004319 if (sp->config.napi) {
Al Viro1a79d1c2008-06-02 10:59:02 +01004320 u8 __iomem *addr = NULL;
4321 u8 val8 = 0;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004322
Al Viro1a79d1c2008-06-02 10:59:02 +01004323 addr = (u8 __iomem *)&bar0->xmsi_mask_reg;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004324 addr += (7 - ring->ring_no);
4325 val8 = (ring->ring_no == 0) ? 0x7f : 0xff;
4326 writeb(val8, addr);
4327 val8 = readb(addr);
Ben Hutchings288379f2009-01-19 16:43:59 -08004328 napi_schedule(&ring->napi);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004329 } else {
4330 rx_intr_handler(ring, 0);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07004331 s2io_chk_rx_buffers(sp, ring);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004332 }
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05004333
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004334 return IRQ_HANDLED;
4335}
4336
David Howells7d12e782006-10-05 14:55:46 +01004337static irqreturn_t s2io_msix_fifo_handle(int irq, void *dev_id)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004338{
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004339 int i;
4340 struct fifo_info *fifos = (struct fifo_info *)dev_id;
4341 struct s2io_nic *sp = fifos->nic;
4342 struct XENA_dev_config __iomem *bar0 = sp->bar0;
4343 struct config_param *config = &sp->config;
4344 u64 reason;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004345
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004346 if (unlikely(!is_s2io_card_up(sp)))
4347 return IRQ_NONE;
4348
4349 reason = readq(&bar0->general_int_status);
4350 if (unlikely(reason == S2IO_MINUS_ONE))
4351 /* Nothing much can be done. Get out */
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004352 return IRQ_HANDLED;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004353
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004354 if (reason & (GEN_INTR_TXPIC | GEN_INTR_TXTRAFFIC)) {
4355 writeq(S2IO_MINUS_ONE, &bar0->general_int_mask);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004356
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004357 if (reason & GEN_INTR_TXPIC)
4358 s2io_txpic_intr_handle(sp);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004359
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004360 if (reason & GEN_INTR_TXTRAFFIC)
4361 writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004362
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004363 for (i = 0; i < config->tx_fifo_num; i++)
4364 tx_intr_handler(&fifos[i]);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004365
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004366 writeq(sp->general_int_mask, &bar0->general_int_mask);
4367 readl(&bar0->general_int_status);
4368 return IRQ_HANDLED;
4369 }
4370 /* The interrupt was not raised by us */
4371 return IRQ_NONE;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004372}
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004373
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004374static void s2io_txpic_intr_handle(struct s2io_nic *sp)
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004375{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004376 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004377 u64 val64;
4378
4379 val64 = readq(&bar0->pic_int_status);
4380 if (val64 & PIC_INT_GPIO) {
4381 val64 = readq(&bar0->gpio_int_reg);
4382 if ((val64 & GPIO_INT_REG_LINK_DOWN) &&
4383 (val64 & GPIO_INT_REG_LINK_UP)) {
Ananda Rajuc92ca042006-04-21 19:18:03 -04004384 /*
4385 * This is unstable state so clear both up/down
4386 * interrupt and adapter to re-evaluate the link state.
4387 */
Joe Perchesd44570e2009-08-24 17:29:44 +00004388 val64 |= GPIO_INT_REG_LINK_DOWN;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004389 val64 |= GPIO_INT_REG_LINK_UP;
4390 writeq(val64, &bar0->gpio_int_reg);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004391 val64 = readq(&bar0->gpio_int_mask);
4392 val64 &= ~(GPIO_INT_MASK_LINK_UP |
4393 GPIO_INT_MASK_LINK_DOWN);
4394 writeq(val64, &bar0->gpio_int_mask);
Joe Perchesd44570e2009-08-24 17:29:44 +00004395 } else if (val64 & GPIO_INT_REG_LINK_UP) {
Ananda Rajuc92ca042006-04-21 19:18:03 -04004396 val64 = readq(&bar0->adapter_status);
Joe Perchesd44570e2009-08-24 17:29:44 +00004397 /* Enable Adapter */
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004398 val64 = readq(&bar0->adapter_control);
4399 val64 |= ADAPTER_CNTL_EN;
4400 writeq(val64, &bar0->adapter_control);
4401 val64 |= ADAPTER_LED_ON;
4402 writeq(val64, &bar0->adapter_control);
4403 if (!sp->device_enabled_once)
4404 sp->device_enabled_once = 1;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004405
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004406 s2io_link(sp, LINK_UP);
4407 /*
4408 * unmask link down interrupt and mask link-up
4409 * intr
4410 */
4411 val64 = readq(&bar0->gpio_int_mask);
4412 val64 &= ~GPIO_INT_MASK_LINK_DOWN;
4413 val64 |= GPIO_INT_MASK_LINK_UP;
4414 writeq(val64, &bar0->gpio_int_mask);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004415
Joe Perchesd44570e2009-08-24 17:29:44 +00004416 } else if (val64 & GPIO_INT_REG_LINK_DOWN) {
Ananda Rajuc92ca042006-04-21 19:18:03 -04004417 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004418 s2io_link(sp, LINK_DOWN);
4419 /* Link is down so unmaks link up interrupt */
4420 val64 = readq(&bar0->gpio_int_mask);
4421 val64 &= ~GPIO_INT_MASK_LINK_UP;
4422 val64 |= GPIO_INT_MASK_LINK_DOWN;
4423 writeq(val64, &bar0->gpio_int_mask);
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05004424
4425 /* turn off LED */
4426 val64 = readq(&bar0->adapter_control);
Joe Perchesd44570e2009-08-24 17:29:44 +00004427 val64 = val64 & (~ADAPTER_LED_ON);
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05004428 writeq(val64, &bar0->adapter_control);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004429 }
4430 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04004431 val64 = readq(&bar0->gpio_int_mask);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004432}
4433
Linus Torvalds1da177e2005-04-16 15:20:36 -07004434/**
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004435 * do_s2io_chk_alarm_bit - Check for alarm and incrment the counter
4436 * @value: alarm bits
4437 * @addr: address value
4438 * @cnt: counter variable
4439 * Description: Check for alarm and increment the counter
4440 * Return Value:
4441 * 1 - if alarm bit set
4442 * 0 - if alarm bit is not set
4443 */
Joe Perchesd44570e2009-08-24 17:29:44 +00004444static int do_s2io_chk_alarm_bit(u64 value, void __iomem *addr,
4445 unsigned long long *cnt)
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004446{
4447 u64 val64;
4448 val64 = readq(addr);
Joe Perchesd44570e2009-08-24 17:29:44 +00004449 if (val64 & value) {
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004450 writeq(val64, addr);
4451 (*cnt)++;
4452 return 1;
4453 }
4454 return 0;
4455
4456}
4457
4458/**
4459 * s2io_handle_errors - Xframe error indication handler
4460 * @nic: device private variable
4461 * Description: Handle alarms such as loss of link, single or
4462 * double ECC errors, critical and serious errors.
4463 * Return Value:
4464 * NONE
4465 */
Joe Perchesd44570e2009-08-24 17:29:44 +00004466static void s2io_handle_errors(void *dev_id)
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004467{
Joe Perchesd44570e2009-08-24 17:29:44 +00004468 struct net_device *dev = (struct net_device *)dev_id;
Wang Chen4cf16532008-11-12 23:38:14 -08004469 struct s2io_nic *sp = netdev_priv(dev);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004470 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Joe Perchesd44570e2009-08-24 17:29:44 +00004471 u64 temp64 = 0, val64 = 0;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004472 int i = 0;
4473
4474 struct swStat *sw_stat = &sp->mac_control.stats_info->sw_stat;
4475 struct xpakStat *stats = &sp->mac_control.stats_info->xpak_stat;
4476
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004477 if (!is_s2io_card_up(sp))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004478 return;
4479
4480 if (pci_channel_offline(sp->pdev))
4481 return;
4482
4483 memset(&sw_stat->ring_full_cnt, 0,
Joe Perchesd44570e2009-08-24 17:29:44 +00004484 sizeof(sw_stat->ring_full_cnt));
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004485
4486 /* Handling the XPAK counters update */
Joe Perchesd44570e2009-08-24 17:29:44 +00004487 if (stats->xpak_timer_count < 72000) {
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004488 /* waiting for an hour */
4489 stats->xpak_timer_count++;
4490 } else {
4491 s2io_updt_xpak_counter(dev);
4492 /* reset the count to zero */
4493 stats->xpak_timer_count = 0;
4494 }
4495
4496 /* Handling link status change error Intr */
4497 if (s2io_link_fault_indication(sp) == MAC_RMAC_ERR_TIMER) {
4498 val64 = readq(&bar0->mac_rmac_err_reg);
4499 writeq(val64, &bar0->mac_rmac_err_reg);
4500 if (val64 & RMAC_LINK_STATE_CHANGE_INT)
4501 schedule_work(&sp->set_link_task);
4502 }
4503
4504 /* In case of a serious error, the device will be Reset. */
4505 if (do_s2io_chk_alarm_bit(SERR_SOURCE_ANY, &bar0->serr_source,
Joe Perchesd44570e2009-08-24 17:29:44 +00004506 &sw_stat->serious_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004507 goto reset;
4508
4509 /* Check for data parity error */
4510 if (do_s2io_chk_alarm_bit(GPIO_INT_REG_DP_ERR_INT, &bar0->gpio_int_reg,
Joe Perchesd44570e2009-08-24 17:29:44 +00004511 &sw_stat->parity_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004512 goto reset;
4513
4514 /* Check for ring full counter */
4515 if (sp->device_type == XFRAME_II_DEVICE) {
4516 val64 = readq(&bar0->ring_bump_counter1);
Joe Perchesd44570e2009-08-24 17:29:44 +00004517 for (i = 0; i < 4; i++) {
4518 temp64 = (val64 & vBIT(0xFFFF, (i*16), 16));
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004519 temp64 >>= 64 - ((i+1)*16);
4520 sw_stat->ring_full_cnt[i] += temp64;
4521 }
4522
4523 val64 = readq(&bar0->ring_bump_counter2);
Joe Perchesd44570e2009-08-24 17:29:44 +00004524 for (i = 0; i < 4; i++) {
4525 temp64 = (val64 & vBIT(0xFFFF, (i*16), 16));
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004526 temp64 >>= 64 - ((i+1)*16);
Joe Perchesd44570e2009-08-24 17:29:44 +00004527 sw_stat->ring_full_cnt[i+4] += temp64;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004528 }
4529 }
4530
4531 val64 = readq(&bar0->txdma_int_status);
4532 /*check for pfc_err*/
4533 if (val64 & TXDMA_PFC_INT) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004534 if (do_s2io_chk_alarm_bit(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM |
4535 PFC_MISC_0_ERR | PFC_MISC_1_ERR |
4536 PFC_PCIX_ERR,
4537 &bar0->pfc_err_reg,
4538 &sw_stat->pfc_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004539 goto reset;
Joe Perchesd44570e2009-08-24 17:29:44 +00004540 do_s2io_chk_alarm_bit(PFC_ECC_SG_ERR,
4541 &bar0->pfc_err_reg,
4542 &sw_stat->pfc_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004543 }
4544
4545 /*check for tda_err*/
4546 if (val64 & TXDMA_TDA_INT) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004547 if (do_s2io_chk_alarm_bit(TDA_Fn_ECC_DB_ERR |
4548 TDA_SM0_ERR_ALARM |
4549 TDA_SM1_ERR_ALARM,
4550 &bar0->tda_err_reg,
4551 &sw_stat->tda_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004552 goto reset;
4553 do_s2io_chk_alarm_bit(TDA_Fn_ECC_SG_ERR | TDA_PCIX_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004554 &bar0->tda_err_reg,
4555 &sw_stat->tda_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004556 }
4557 /*check for pcc_err*/
4558 if (val64 & TXDMA_PCC_INT) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004559 if (do_s2io_chk_alarm_bit(PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM |
4560 PCC_N_SERR | PCC_6_COF_OV_ERR |
4561 PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR |
4562 PCC_7_LSO_OV_ERR | PCC_FB_ECC_DB_ERR |
4563 PCC_TXB_ECC_DB_ERR,
4564 &bar0->pcc_err_reg,
4565 &sw_stat->pcc_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004566 goto reset;
4567 do_s2io_chk_alarm_bit(PCC_FB_ECC_SG_ERR | PCC_TXB_ECC_SG_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004568 &bar0->pcc_err_reg,
4569 &sw_stat->pcc_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004570 }
4571
4572 /*check for tti_err*/
4573 if (val64 & TXDMA_TTI_INT) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004574 if (do_s2io_chk_alarm_bit(TTI_SM_ERR_ALARM,
4575 &bar0->tti_err_reg,
4576 &sw_stat->tti_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004577 goto reset;
4578 do_s2io_chk_alarm_bit(TTI_ECC_SG_ERR | TTI_ECC_DB_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004579 &bar0->tti_err_reg,
4580 &sw_stat->tti_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004581 }
4582
4583 /*check for lso_err*/
4584 if (val64 & TXDMA_LSO_INT) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004585 if (do_s2io_chk_alarm_bit(LSO6_ABORT | LSO7_ABORT |
4586 LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM,
4587 &bar0->lso_err_reg,
4588 &sw_stat->lso_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004589 goto reset;
4590 do_s2io_chk_alarm_bit(LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
Joe Perchesd44570e2009-08-24 17:29:44 +00004591 &bar0->lso_err_reg,
4592 &sw_stat->lso_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004593 }
4594
4595 /*check for tpa_err*/
4596 if (val64 & TXDMA_TPA_INT) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004597 if (do_s2io_chk_alarm_bit(TPA_SM_ERR_ALARM,
4598 &bar0->tpa_err_reg,
4599 &sw_stat->tpa_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004600 goto reset;
Joe Perchesd44570e2009-08-24 17:29:44 +00004601 do_s2io_chk_alarm_bit(TPA_TX_FRM_DROP,
4602 &bar0->tpa_err_reg,
4603 &sw_stat->tpa_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004604 }
4605
4606 /*check for sm_err*/
4607 if (val64 & TXDMA_SM_INT) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004608 if (do_s2io_chk_alarm_bit(SM_SM_ERR_ALARM,
4609 &bar0->sm_err_reg,
4610 &sw_stat->sm_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004611 goto reset;
4612 }
4613
4614 val64 = readq(&bar0->mac_int_status);
4615 if (val64 & MAC_INT_STATUS_TMAC_INT) {
4616 if (do_s2io_chk_alarm_bit(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004617 &bar0->mac_tmac_err_reg,
4618 &sw_stat->mac_tmac_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004619 goto reset;
Joe Perchesd44570e2009-08-24 17:29:44 +00004620 do_s2io_chk_alarm_bit(TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR |
4621 TMAC_DESC_ECC_SG_ERR |
4622 TMAC_DESC_ECC_DB_ERR,
4623 &bar0->mac_tmac_err_reg,
4624 &sw_stat->mac_tmac_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004625 }
4626
4627 val64 = readq(&bar0->xgxs_int_status);
4628 if (val64 & XGXS_INT_STATUS_TXGXS) {
4629 if (do_s2io_chk_alarm_bit(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004630 &bar0->xgxs_txgxs_err_reg,
4631 &sw_stat->xgxs_txgxs_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004632 goto reset;
4633 do_s2io_chk_alarm_bit(TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004634 &bar0->xgxs_txgxs_err_reg,
4635 &sw_stat->xgxs_txgxs_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004636 }
4637
4638 val64 = readq(&bar0->rxdma_int_status);
4639 if (val64 & RXDMA_INT_RC_INT_M) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004640 if (do_s2io_chk_alarm_bit(RC_PRCn_ECC_DB_ERR |
4641 RC_FTC_ECC_DB_ERR |
4642 RC_PRCn_SM_ERR_ALARM |
4643 RC_FTC_SM_ERR_ALARM,
4644 &bar0->rc_err_reg,
4645 &sw_stat->rc_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004646 goto reset;
Joe Perchesd44570e2009-08-24 17:29:44 +00004647 do_s2io_chk_alarm_bit(RC_PRCn_ECC_SG_ERR |
4648 RC_FTC_ECC_SG_ERR |
4649 RC_RDA_FAIL_WR_Rn, &bar0->rc_err_reg,
4650 &sw_stat->rc_err_cnt);
4651 if (do_s2io_chk_alarm_bit(PRC_PCI_AB_RD_Rn |
4652 PRC_PCI_AB_WR_Rn |
4653 PRC_PCI_AB_F_WR_Rn,
4654 &bar0->prc_pcix_err_reg,
4655 &sw_stat->prc_pcix_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004656 goto reset;
Joe Perchesd44570e2009-08-24 17:29:44 +00004657 do_s2io_chk_alarm_bit(PRC_PCI_DP_RD_Rn |
4658 PRC_PCI_DP_WR_Rn |
4659 PRC_PCI_DP_F_WR_Rn,
4660 &bar0->prc_pcix_err_reg,
4661 &sw_stat->prc_pcix_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004662 }
4663
4664 if (val64 & RXDMA_INT_RPA_INT_M) {
4665 if (do_s2io_chk_alarm_bit(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004666 &bar0->rpa_err_reg,
4667 &sw_stat->rpa_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004668 goto reset;
4669 do_s2io_chk_alarm_bit(RPA_ECC_SG_ERR | RPA_ECC_DB_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004670 &bar0->rpa_err_reg,
4671 &sw_stat->rpa_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004672 }
4673
4674 if (val64 & RXDMA_INT_RDA_INT_M) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004675 if (do_s2io_chk_alarm_bit(RDA_RXDn_ECC_DB_ERR |
4676 RDA_FRM_ECC_DB_N_AERR |
4677 RDA_SM1_ERR_ALARM |
4678 RDA_SM0_ERR_ALARM |
4679 RDA_RXD_ECC_DB_SERR,
4680 &bar0->rda_err_reg,
4681 &sw_stat->rda_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004682 goto reset;
Joe Perchesd44570e2009-08-24 17:29:44 +00004683 do_s2io_chk_alarm_bit(RDA_RXDn_ECC_SG_ERR |
4684 RDA_FRM_ECC_SG_ERR |
4685 RDA_MISC_ERR |
4686 RDA_PCIX_ERR,
4687 &bar0->rda_err_reg,
4688 &sw_stat->rda_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004689 }
4690
4691 if (val64 & RXDMA_INT_RTI_INT_M) {
Joe Perchesd44570e2009-08-24 17:29:44 +00004692 if (do_s2io_chk_alarm_bit(RTI_SM_ERR_ALARM,
4693 &bar0->rti_err_reg,
4694 &sw_stat->rti_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004695 goto reset;
4696 do_s2io_chk_alarm_bit(RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004697 &bar0->rti_err_reg,
4698 &sw_stat->rti_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004699 }
4700
4701 val64 = readq(&bar0->mac_int_status);
4702 if (val64 & MAC_INT_STATUS_RMAC_INT) {
4703 if (do_s2io_chk_alarm_bit(RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004704 &bar0->mac_rmac_err_reg,
4705 &sw_stat->mac_rmac_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004706 goto reset;
Joe Perchesd44570e2009-08-24 17:29:44 +00004707 do_s2io_chk_alarm_bit(RMAC_UNUSED_INT |
4708 RMAC_SINGLE_ECC_ERR |
4709 RMAC_DOUBLE_ECC_ERR,
4710 &bar0->mac_rmac_err_reg,
4711 &sw_stat->mac_rmac_err_cnt);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004712 }
4713
4714 val64 = readq(&bar0->xgxs_int_status);
4715 if (val64 & XGXS_INT_STATUS_RXGXS) {
4716 if (do_s2io_chk_alarm_bit(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR,
Joe Perchesd44570e2009-08-24 17:29:44 +00004717 &bar0->xgxs_rxgxs_err_reg,
4718 &sw_stat->xgxs_rxgxs_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004719 goto reset;
4720 }
4721
4722 val64 = readq(&bar0->mc_int_status);
Joe Perchesd44570e2009-08-24 17:29:44 +00004723 if (val64 & MC_INT_STATUS_MC_INT) {
4724 if (do_s2io_chk_alarm_bit(MC_ERR_REG_SM_ERR,
4725 &bar0->mc_err_reg,
4726 &sw_stat->mc_err_cnt))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004727 goto reset;
4728
4729 /* Handling Ecc errors */
4730 if (val64 & (MC_ERR_REG_ECC_ALL_SNG | MC_ERR_REG_ECC_ALL_DBL)) {
4731 writeq(val64, &bar0->mc_err_reg);
4732 if (val64 & MC_ERR_REG_ECC_ALL_DBL) {
4733 sw_stat->double_ecc_errs++;
4734 if (sp->device_type != XFRAME_II_DEVICE) {
4735 /*
4736 * Reset XframeI only if critical error
4737 */
4738 if (val64 &
Joe Perchesd44570e2009-08-24 17:29:44 +00004739 (MC_ERR_REG_MIRI_ECC_DB_ERR_0 |
4740 MC_ERR_REG_MIRI_ECC_DB_ERR_1))
4741 goto reset;
4742 }
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004743 } else
4744 sw_stat->single_ecc_errs++;
4745 }
4746 }
4747 return;
4748
4749reset:
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004750 s2io_stop_all_tx_queue(sp);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004751 schedule_work(&sp->rst_timer_task);
4752 sw_stat->soft_reset_cnt++;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004753}
4754
4755/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004756 * s2io_isr - ISR handler of the device .
4757 * @irq: the irq of the device.
4758 * @dev_id: a void pointer to the dev structure of the NIC.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004759 * Description: This function is the ISR handler of the device. It
4760 * identifies the reason for the interrupt and calls the relevant
4761 * service routines. As a contongency measure, this ISR allocates the
Linus Torvalds1da177e2005-04-16 15:20:36 -07004762 * recv buffers, if their numbers are below the panic value which is
4763 * presently set to 25% of the original number of rcv buffers allocated.
4764 * Return value:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004765 * IRQ_HANDLED: will be returned if IRQ was handled by this routine
Linus Torvalds1da177e2005-04-16 15:20:36 -07004766 * IRQ_NONE: will be returned if interrupt is not from our device
4767 */
David Howells7d12e782006-10-05 14:55:46 +01004768static irqreturn_t s2io_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004769{
Joe Perchesd44570e2009-08-24 17:29:44 +00004770 struct net_device *dev = (struct net_device *)dev_id;
Wang Chen4cf16532008-11-12 23:38:14 -08004771 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004772 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004773 int i;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004774 u64 reason = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004775 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004776 struct config_param *config;
4777
Linas Vepstasd796fdb2007-05-14 18:37:30 -05004778 /* Pretend we handled any irq's from a disconnected card */
4779 if (pci_channel_offline(sp->pdev))
4780 return IRQ_NONE;
4781
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004782 if (!is_s2io_card_up(sp))
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004783 return IRQ_NONE;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004784
Linus Torvalds1da177e2005-04-16 15:20:36 -07004785 config = &sp->config;
Joe Perchesffb5df62009-08-24 17:29:47 +00004786 mac_control = &sp->mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004787
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004788 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004789 * Identify the cause for interrupt and call the appropriate
4790 * interrupt handler. Causes for the interrupt could be;
4791 * 1. Rx of packet.
4792 * 2. Tx complete.
4793 * 3. Link down.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004794 */
4795 reason = readq(&bar0->general_int_status);
4796
Joe Perchesd44570e2009-08-24 17:29:44 +00004797 if (unlikely(reason == S2IO_MINUS_ONE))
4798 return IRQ_HANDLED; /* Nothing much can be done. Get out */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004799
Joe Perchesd44570e2009-08-24 17:29:44 +00004800 if (reason &
4801 (GEN_INTR_RXTRAFFIC | GEN_INTR_TXTRAFFIC | GEN_INTR_TXPIC)) {
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004802 writeq(S2IO_MINUS_ONE, &bar0->general_int_mask);
4803
4804 if (config->napi) {
4805 if (reason & GEN_INTR_RXTRAFFIC) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004806 napi_schedule(&sp->napi);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004807 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_mask);
4808 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
4809 readl(&bar0->rx_traffic_int);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004810 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004811 } else {
4812 /*
4813 * rx_traffic_int reg is an R1 register, writing all 1's
4814 * will ensure that the actual interrupt causing bit
4815 * get's cleared and hence a read can be avoided.
4816 */
4817 if (reason & GEN_INTR_RXTRAFFIC)
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004818 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004819
Joe Perches13d866a2009-08-24 17:29:41 +00004820 for (i = 0; i < config->rx_ring_num; i++) {
4821 struct ring_info *ring = &mac_control->rings[i];
4822
4823 rx_intr_handler(ring, 0);
4824 }
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004825 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004826
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004827 /*
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004828 * tx_traffic_int reg is an R1 register, writing all 1's
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004829 * will ensure that the actual interrupt causing bit get's
4830 * cleared and hence a read can be avoided.
4831 */
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004832 if (reason & GEN_INTR_TXTRAFFIC)
4833 writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004834
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004835 for (i = 0; i < config->tx_fifo_num; i++)
4836 tx_intr_handler(&mac_control->fifos[i]);
4837
4838 if (reason & GEN_INTR_TXPIC)
4839 s2io_txpic_intr_handle(sp);
4840
4841 /*
4842 * Reallocate the buffers from the interrupt handler itself.
4843 */
4844 if (!config->napi) {
Joe Perches13d866a2009-08-24 17:29:41 +00004845 for (i = 0; i < config->rx_ring_num; i++) {
4846 struct ring_info *ring = &mac_control->rings[i];
4847
4848 s2io_chk_rx_buffers(sp, ring);
4849 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004850 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004851 writeq(sp->general_int_mask, &bar0->general_int_mask);
4852 readl(&bar0->general_int_status);
4853
4854 return IRQ_HANDLED;
4855
Joe Perchesd44570e2009-08-24 17:29:44 +00004856 } else if (!reason) {
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004857 /* The interrupt was not raised by us */
4858 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004859 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004860
Linus Torvalds1da177e2005-04-16 15:20:36 -07004861 return IRQ_HANDLED;
4862}
4863
4864/**
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004865 * s2io_updt_stats -
4866 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004867static void s2io_updt_stats(struct s2io_nic *sp)
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004868{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004869 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004870 u64 val64;
4871 int cnt = 0;
4872
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004873 if (is_s2io_card_up(sp)) {
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004874 /* Apprx 30us on a 133 MHz bus */
4875 val64 = SET_UPDT_CLICKS(10) |
4876 STAT_CFG_ONE_SHOT_EN | STAT_CFG_STAT_EN;
4877 writeq(val64, &bar0->stat_cfg);
4878 do {
4879 udelay(100);
4880 val64 = readq(&bar0->stat_cfg);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07004881 if (!(val64 & s2BIT(0)))
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004882 break;
4883 cnt++;
4884 if (cnt == 5)
4885 break; /* Updt failed */
Joe Perchesd44570e2009-08-24 17:29:44 +00004886 } while (1);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04004887 }
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004888}
4889
4890/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004891 * s2io_get_stats - Updates the device statistics structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004892 * @dev : pointer to the device structure.
4893 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004894 * This function updates the device statistics structure in the s2io_nic
Linus Torvalds1da177e2005-04-16 15:20:36 -07004895 * structure and returns a pointer to the same.
4896 * Return value:
4897 * pointer to the updated net_device_stats structure.
4898 */
Adrian Bunkac1f60d2005-11-06 01:46:47 +01004899static struct net_device_stats *s2io_get_stats(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004900{
Wang Chen4cf16532008-11-12 23:38:14 -08004901 struct s2io_nic *sp = netdev_priv(dev);
Joe Perchesffb5df62009-08-24 17:29:47 +00004902 struct mac_info *mac_control = &sp->mac_control;
4903 struct stat_block *stats = mac_control->stats_info;
Jon Mason4a490432010-07-02 09:13:49 +00004904 u64 delta;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004905
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004906 /* Configure Stats for immediate updt */
4907 s2io_updt_stats(sp);
4908
Jon Mason4a490432010-07-02 09:13:49 +00004909 /* A device reset will cause the on-adapter statistics to be zero'ed.
4910 * This can be done while running by changing the MTU. To prevent the
4911 * system from having the stats zero'ed, the driver keeps a copy of the
4912 * last update to the system (which is also zero'ed on reset). This
4913 * enables the driver to accurately know the delta between the last
4914 * update and the current update.
4915 */
4916 delta = ((u64) le32_to_cpu(stats->rmac_vld_frms_oflow) << 32 |
4917 le32_to_cpu(stats->rmac_vld_frms)) - sp->stats.rx_packets;
4918 sp->stats.rx_packets += delta;
4919 dev->stats.rx_packets += delta;
Joe Perchesffb5df62009-08-24 17:29:47 +00004920
Jon Mason4a490432010-07-02 09:13:49 +00004921 delta = ((u64) le32_to_cpu(stats->tmac_frms_oflow) << 32 |
4922 le32_to_cpu(stats->tmac_frms)) - sp->stats.tx_packets;
4923 sp->stats.tx_packets += delta;
4924 dev->stats.tx_packets += delta;
Joe Perchesffb5df62009-08-24 17:29:47 +00004925
Jon Mason4a490432010-07-02 09:13:49 +00004926 delta = ((u64) le32_to_cpu(stats->rmac_data_octets_oflow) << 32 |
4927 le32_to_cpu(stats->rmac_data_octets)) - sp->stats.rx_bytes;
4928 sp->stats.rx_bytes += delta;
4929 dev->stats.rx_bytes += delta;
Joe Perchesffb5df62009-08-24 17:29:47 +00004930
Jon Mason4a490432010-07-02 09:13:49 +00004931 delta = ((u64) le32_to_cpu(stats->tmac_data_octets_oflow) << 32 |
4932 le32_to_cpu(stats->tmac_data_octets)) - sp->stats.tx_bytes;
4933 sp->stats.tx_bytes += delta;
4934 dev->stats.tx_bytes += delta;
Joe Perchesffb5df62009-08-24 17:29:47 +00004935
Jon Mason4a490432010-07-02 09:13:49 +00004936 delta = le64_to_cpu(stats->rmac_drop_frms) - sp->stats.rx_errors;
4937 sp->stats.rx_errors += delta;
4938 dev->stats.rx_errors += delta;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004939
Jon Mason4a490432010-07-02 09:13:49 +00004940 delta = ((u64) le32_to_cpu(stats->tmac_any_err_frms_oflow) << 32 |
4941 le32_to_cpu(stats->tmac_any_err_frms)) - sp->stats.tx_errors;
4942 sp->stats.tx_errors += delta;
4943 dev->stats.tx_errors += delta;
Joe Perches13d866a2009-08-24 17:29:41 +00004944
Jon Mason4a490432010-07-02 09:13:49 +00004945 delta = le64_to_cpu(stats->rmac_drop_frms) - sp->stats.rx_dropped;
4946 sp->stats.rx_dropped += delta;
4947 dev->stats.rx_dropped += delta;
4948
4949 delta = le64_to_cpu(stats->tmac_drop_frms) - sp->stats.tx_dropped;
4950 sp->stats.tx_dropped += delta;
4951 dev->stats.tx_dropped += delta;
4952
4953 /* The adapter MAC interprets pause frames as multicast packets, but
4954 * does not pass them up. This erroneously increases the multicast
4955 * packet count and needs to be deducted when the multicast frame count
4956 * is queried.
4957 */
4958 delta = (u64) le32_to_cpu(stats->rmac_vld_mcst_frms_oflow) << 32 |
4959 le32_to_cpu(stats->rmac_vld_mcst_frms);
4960 delta -= le64_to_cpu(stats->rmac_pause_ctrl_frms);
4961 delta -= sp->stats.multicast;
4962 sp->stats.multicast += delta;
4963 dev->stats.multicast += delta;
4964
4965 delta = ((u64) le32_to_cpu(stats->rmac_usized_frms_oflow) << 32 |
4966 le32_to_cpu(stats->rmac_usized_frms)) +
4967 le64_to_cpu(stats->rmac_long_frms) - sp->stats.rx_length_errors;
4968 sp->stats.rx_length_errors += delta;
4969 dev->stats.rx_length_errors += delta;
4970
4971 delta = le64_to_cpu(stats->rmac_fcs_err_frms) - sp->stats.rx_crc_errors;
4972 sp->stats.rx_crc_errors += delta;
4973 dev->stats.rx_crc_errors += delta;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04004974
Joe Perchesd44570e2009-08-24 17:29:44 +00004975 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004976}
4977
4978/**
4979 * s2io_set_multicast - entry point for multicast address enable/disable.
4980 * @dev : pointer to the device structure
4981 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004982 * This function is a driver entry point which gets called by the kernel
4983 * whenever multicast addresses must be enabled/disabled. This also gets
Linus Torvalds1da177e2005-04-16 15:20:36 -07004984 * called to set/reset promiscuous mode. Depending on the deivce flag, we
4985 * determine, if multicast address must be enabled or if promiscuous mode
4986 * is to be disabled etc.
4987 * Return value:
4988 * void.
4989 */
4990
4991static void s2io_set_multicast(struct net_device *dev)
4992{
4993 int i, j, prev_cnt;
Jiri Pirko22bedad32010-04-01 21:22:57 +00004994 struct netdev_hw_addr *ha;
Wang Chen4cf16532008-11-12 23:38:14 -08004995 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004996 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004997 u64 val64 = 0, multi_mac = 0x010203040506ULL, mask =
Joe Perchesd44570e2009-08-24 17:29:44 +00004998 0xfeffffffffffULL;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004999 u64 dis_addr = S2IO_DISABLE_MAC_ENTRY, mac_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005000 void __iomem *add;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005001 struct config_param *config = &sp->config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005002
5003 if ((dev->flags & IFF_ALLMULTI) && (!sp->m_cast_flg)) {
5004 /* Enable all Multicast addresses */
5005 writeq(RMAC_ADDR_DATA0_MEM_ADDR(multi_mac),
5006 &bar0->rmac_addr_data0_mem);
5007 writeq(RMAC_ADDR_DATA1_MEM_MASK(mask),
5008 &bar0->rmac_addr_data1_mem);
5009 val64 = RMAC_ADDR_CMD_MEM_WE |
Joe Perchesd44570e2009-08-24 17:29:44 +00005010 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5011 RMAC_ADDR_CMD_MEM_OFFSET(config->max_mc_addr - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005012 writeq(val64, &bar0->rmac_addr_cmd_mem);
5013 /* Wait till command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04005014 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Joe Perchesd44570e2009-08-24 17:29:44 +00005015 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5016 S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005017
5018 sp->m_cast_flg = 1;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005019 sp->all_multi_pos = config->max_mc_addr - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005020 } else if ((dev->flags & IFF_ALLMULTI) && (sp->m_cast_flg)) {
5021 /* Disable all Multicast addresses */
5022 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
5023 &bar0->rmac_addr_data0_mem);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07005024 writeq(RMAC_ADDR_DATA1_MEM_MASK(0x0),
5025 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005026 val64 = RMAC_ADDR_CMD_MEM_WE |
Joe Perchesd44570e2009-08-24 17:29:44 +00005027 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5028 RMAC_ADDR_CMD_MEM_OFFSET(sp->all_multi_pos);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005029 writeq(val64, &bar0->rmac_addr_cmd_mem);
5030 /* Wait till command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04005031 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Joe Perchesd44570e2009-08-24 17:29:44 +00005032 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5033 S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005034
5035 sp->m_cast_flg = 0;
5036 sp->all_multi_pos = 0;
5037 }
5038
5039 if ((dev->flags & IFF_PROMISC) && (!sp->promisc_flg)) {
5040 /* Put the NIC into promiscuous mode */
5041 add = &bar0->mac_cfg;
5042 val64 = readq(&bar0->mac_cfg);
5043 val64 |= MAC_CFG_RMAC_PROM_ENABLE;
5044
5045 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
Joe Perchesd44570e2009-08-24 17:29:44 +00005046 writel((u32)val64, add);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005047 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
5048 writel((u32) (val64 >> 32), (add + 4));
5049
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005050 if (vlan_tag_strip != 1) {
5051 val64 = readq(&bar0->rx_pa_cfg);
5052 val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
5053 writeq(val64, &bar0->rx_pa_cfg);
Breno Leitaocd0fce02008-09-04 17:52:54 -03005054 sp->vlan_strip_flag = 0;
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005055 }
5056
Linus Torvalds1da177e2005-04-16 15:20:36 -07005057 val64 = readq(&bar0->mac_cfg);
5058 sp->promisc_flg = 1;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07005059 DBG_PRINT(INFO_DBG, "%s: entered promiscuous mode\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07005060 dev->name);
5061 } else if (!(dev->flags & IFF_PROMISC) && (sp->promisc_flg)) {
5062 /* Remove the NIC from promiscuous mode */
5063 add = &bar0->mac_cfg;
5064 val64 = readq(&bar0->mac_cfg);
5065 val64 &= ~MAC_CFG_RMAC_PROM_ENABLE;
5066
5067 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
Joe Perchesd44570e2009-08-24 17:29:44 +00005068 writel((u32)val64, add);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005069 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
5070 writel((u32) (val64 >> 32), (add + 4));
5071
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005072 if (vlan_tag_strip != 0) {
5073 val64 = readq(&bar0->rx_pa_cfg);
5074 val64 |= RX_PA_CFG_STRIP_VLAN_TAG;
5075 writeq(val64, &bar0->rx_pa_cfg);
Breno Leitaocd0fce02008-09-04 17:52:54 -03005076 sp->vlan_strip_flag = 1;
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005077 }
5078
Linus Torvalds1da177e2005-04-16 15:20:36 -07005079 val64 = readq(&bar0->mac_cfg);
5080 sp->promisc_flg = 0;
Joe Perches9e39f7c2009-08-25 08:52:00 +00005081 DBG_PRINT(INFO_DBG, "%s: left promiscuous mode\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005082 }
5083
5084 /* Update individual M_CAST address list */
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00005085 if ((!sp->m_cast_flg) && netdev_mc_count(dev)) {
5086 if (netdev_mc_count(dev) >
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005087 (config->max_mc_addr - config->max_mac_addr)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00005088 DBG_PRINT(ERR_DBG,
5089 "%s: No more Rx filters can be added - "
5090 "please enable ALL_MULTI instead\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07005091 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005092 return;
5093 }
5094
5095 prev_cnt = sp->mc_addr_count;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00005096 sp->mc_addr_count = netdev_mc_count(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005097
5098 /* Clear out the previous list of Mc in the H/W. */
5099 for (i = 0; i < prev_cnt; i++) {
5100 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
5101 &bar0->rmac_addr_data0_mem);
5102 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
Joe Perchesd44570e2009-08-24 17:29:44 +00005103 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005104 val64 = RMAC_ADDR_CMD_MEM_WE |
Joe Perchesd44570e2009-08-24 17:29:44 +00005105 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5106 RMAC_ADDR_CMD_MEM_OFFSET
5107 (config->mc_start_offset + i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005108 writeq(val64, &bar0->rmac_addr_cmd_mem);
5109
5110 /* Wait for command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04005111 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Joe Perchesd44570e2009-08-24 17:29:44 +00005112 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5113 S2IO_BIT_RESET)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00005114 DBG_PRINT(ERR_DBG,
5115 "%s: Adding Multicasts failed\n",
5116 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005117 return;
5118 }
5119 }
5120
5121 /* Create the new Rx filter list and update the same in H/W. */
Jiri Pirko55085902010-02-18 00:42:54 +00005122 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00005123 netdev_for_each_mc_addr(ha, dev) {
Jeff Garzika7a80d52006-03-04 12:06:51 -05005124 mac_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005125 for (j = 0; j < ETH_ALEN; j++) {
Jiri Pirko22bedad32010-04-01 21:22:57 +00005126 mac_addr |= ha->addr[j];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 mac_addr <<= 8;
5128 }
5129 mac_addr >>= 8;
5130 writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr),
5131 &bar0->rmac_addr_data0_mem);
5132 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
Joe Perchesd44570e2009-08-24 17:29:44 +00005133 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005134 val64 = RMAC_ADDR_CMD_MEM_WE |
Joe Perchesd44570e2009-08-24 17:29:44 +00005135 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5136 RMAC_ADDR_CMD_MEM_OFFSET
5137 (i + config->mc_start_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005138 writeq(val64, &bar0->rmac_addr_cmd_mem);
5139
5140 /* Wait for command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04005141 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Joe Perchesd44570e2009-08-24 17:29:44 +00005142 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5143 S2IO_BIT_RESET)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00005144 DBG_PRINT(ERR_DBG,
5145 "%s: Adding Multicasts failed\n",
5146 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005147 return;
5148 }
Jiri Pirko55085902010-02-18 00:42:54 +00005149 i++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005150 }
5151 }
5152}
5153
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005154/* read from CAM unicast & multicast addresses and store it in
5155 * def_mac_addr structure
5156 */
Hannes Ederdac499f2008-12-25 23:56:45 -08005157static void do_s2io_store_unicast_mc(struct s2io_nic *sp)
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005158{
5159 int offset;
5160 u64 mac_addr = 0x0;
5161 struct config_param *config = &sp->config;
5162
5163 /* store unicast & multicast mac addresses */
5164 for (offset = 0; offset < config->max_mc_addr; offset++) {
5165 mac_addr = do_s2io_read_unicast_mc(sp, offset);
5166 /* if read fails disable the entry */
5167 if (mac_addr == FAILURE)
5168 mac_addr = S2IO_DISABLE_MAC_ENTRY;
5169 do_s2io_copy_mac_addr(sp, offset, mac_addr);
5170 }
5171}
5172
5173/* restore unicast & multicast MAC to CAM from def_mac_addr structure */
5174static void do_s2io_restore_unicast_mc(struct s2io_nic *sp)
5175{
5176 int offset;
5177 struct config_param *config = &sp->config;
5178 /* restore unicast mac address */
5179 for (offset = 0; offset < config->max_mac_addr; offset++)
5180 do_s2io_prog_unicast(sp->dev,
Joe Perchesd44570e2009-08-24 17:29:44 +00005181 sp->def_mac_addr[offset].mac_addr);
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005182
5183 /* restore multicast mac address */
5184 for (offset = config->mc_start_offset;
Joe Perchesd44570e2009-08-24 17:29:44 +00005185 offset < config->max_mc_addr; offset++)
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005186 do_s2io_add_mc(sp, sp->def_mac_addr[offset].mac_addr);
5187}
5188
5189/* add a multicast MAC address to CAM */
5190static int do_s2io_add_mc(struct s2io_nic *sp, u8 *addr)
5191{
5192 int i;
5193 u64 mac_addr = 0;
5194 struct config_param *config = &sp->config;
5195
5196 for (i = 0; i < ETH_ALEN; i++) {
5197 mac_addr <<= 8;
5198 mac_addr |= addr[i];
5199 }
5200 if ((0ULL == mac_addr) || (mac_addr == S2IO_DISABLE_MAC_ENTRY))
5201 return SUCCESS;
5202
5203 /* check if the multicast mac already preset in CAM */
5204 for (i = config->mc_start_offset; i < config->max_mc_addr; i++) {
5205 u64 tmp64;
5206 tmp64 = do_s2io_read_unicast_mc(sp, i);
5207 if (tmp64 == S2IO_DISABLE_MAC_ENTRY) /* CAM entry is empty */
5208 break;
5209
5210 if (tmp64 == mac_addr)
5211 return SUCCESS;
5212 }
5213 if (i == config->max_mc_addr) {
5214 DBG_PRINT(ERR_DBG,
Joe Perchesd44570e2009-08-24 17:29:44 +00005215 "CAM full no space left for multicast MAC\n");
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005216 return FAILURE;
5217 }
5218 /* Update the internal structure with this new mac address */
5219 do_s2io_copy_mac_addr(sp, i, mac_addr);
5220
Joe Perchesd44570e2009-08-24 17:29:44 +00005221 return do_s2io_add_mac(sp, mac_addr, i);
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005222}
5223
5224/* add MAC address to CAM */
5225static int do_s2io_add_mac(struct s2io_nic *sp, u64 addr, int off)
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005226{
5227 u64 val64;
5228 struct XENA_dev_config __iomem *bar0 = sp->bar0;
5229
5230 writeq(RMAC_ADDR_DATA0_MEM_ADDR(addr),
Joe Perchesd44570e2009-08-24 17:29:44 +00005231 &bar0->rmac_addr_data0_mem);
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005232
Joe Perchesd44570e2009-08-24 17:29:44 +00005233 val64 = RMAC_ADDR_CMD_MEM_WE | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005234 RMAC_ADDR_CMD_MEM_OFFSET(off);
5235 writeq(val64, &bar0->rmac_addr_cmd_mem);
5236
5237 /* Wait till command completes */
5238 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Joe Perchesd44570e2009-08-24 17:29:44 +00005239 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5240 S2IO_BIT_RESET)) {
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005241 DBG_PRINT(INFO_DBG, "do_s2io_add_mac failed\n");
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005242 return FAILURE;
5243 }
5244 return SUCCESS;
5245}
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005246/* deletes a specified unicast/multicast mac entry from CAM */
5247static int do_s2io_delete_unicast_mc(struct s2io_nic *sp, u64 addr)
5248{
5249 int offset;
5250 u64 dis_addr = S2IO_DISABLE_MAC_ENTRY, tmp64;
5251 struct config_param *config = &sp->config;
5252
5253 for (offset = 1;
Joe Perchesd44570e2009-08-24 17:29:44 +00005254 offset < config->max_mc_addr; offset++) {
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005255 tmp64 = do_s2io_read_unicast_mc(sp, offset);
5256 if (tmp64 == addr) {
5257 /* disable the entry by writing 0xffffffffffffULL */
5258 if (do_s2io_add_mac(sp, dis_addr, offset) == FAILURE)
5259 return FAILURE;
5260 /* store the new mac list from CAM */
5261 do_s2io_store_unicast_mc(sp);
5262 return SUCCESS;
5263 }
5264 }
5265 DBG_PRINT(ERR_DBG, "MAC address 0x%llx not found in CAM\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00005266 (unsigned long long)addr);
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005267 return FAILURE;
5268}
5269
5270/* read mac entries from CAM */
5271static u64 do_s2io_read_unicast_mc(struct s2io_nic *sp, int offset)
5272{
5273 u64 tmp64 = 0xffffffffffff0000ULL, val64;
5274 struct XENA_dev_config __iomem *bar0 = sp->bar0;
5275
5276 /* read mac addr */
Joe Perchesd44570e2009-08-24 17:29:44 +00005277 val64 = RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005278 RMAC_ADDR_CMD_MEM_OFFSET(offset);
5279 writeq(val64, &bar0->rmac_addr_cmd_mem);
5280
5281 /* Wait till command completes */
5282 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Joe Perchesd44570e2009-08-24 17:29:44 +00005283 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5284 S2IO_BIT_RESET)) {
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005285 DBG_PRINT(INFO_DBG, "do_s2io_read_unicast_mc failed\n");
5286 return FAILURE;
5287 }
5288 tmp64 = readq(&bar0->rmac_addr_data0_mem);
Joe Perchesd44570e2009-08-24 17:29:44 +00005289
5290 return tmp64 >> 16;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005291}
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005292
Linus Torvalds1da177e2005-04-16 15:20:36 -07005293/**
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005294 * s2io_set_mac_addr driver entry point
5295 */
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005296
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005297static int s2io_set_mac_addr(struct net_device *dev, void *p)
5298{
5299 struct sockaddr *addr = p;
5300
5301 if (!is_valid_ether_addr(addr->sa_data))
5302 return -EINVAL;
5303
5304 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5305
5306 /* store the MAC address in CAM */
Joe Perchesd44570e2009-08-24 17:29:44 +00005307 return do_s2io_prog_unicast(dev, dev->dev_addr);
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005308}
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005309/**
5310 * do_s2io_prog_unicast - Programs the Xframe mac address
Linus Torvalds1da177e2005-04-16 15:20:36 -07005311 * @dev : pointer to the device structure.
5312 * @addr: a uchar pointer to the new mac address which is to be set.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005313 * Description : This procedure will program the Xframe to receive
Linus Torvalds1da177e2005-04-16 15:20:36 -07005314 * frames with new Mac Address
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005315 * Return value: SUCCESS on success and an appropriate (-)ve integer
Linus Torvalds1da177e2005-04-16 15:20:36 -07005316 * as defined in errno.h file on failure.
5317 */
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005318
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005319static int do_s2io_prog_unicast(struct net_device *dev, u8 *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005320{
Wang Chen4cf16532008-11-12 23:38:14 -08005321 struct s2io_nic *sp = netdev_priv(dev);
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005322 register u64 mac_addr = 0, perm_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005323 int i;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005324 u64 tmp64;
5325 struct config_param *config = &sp->config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005326
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005327 /*
Joe Perchesd44570e2009-08-24 17:29:44 +00005328 * Set the new MAC address as the new unicast filter and reflect this
5329 * change on the device address registered with the OS. It will be
5330 * at offset 0.
5331 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005332 for (i = 0; i < ETH_ALEN; i++) {
5333 mac_addr <<= 8;
5334 mac_addr |= addr[i];
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005335 perm_addr <<= 8;
5336 perm_addr |= sp->def_mac_addr[0].mac_addr[i];
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05005337 }
5338
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005339 /* check if the dev_addr is different than perm_addr */
5340 if (mac_addr == perm_addr)
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05005341 return SUCCESS;
5342
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005343 /* check if the mac already preset in CAM */
5344 for (i = 1; i < config->max_mac_addr; i++) {
5345 tmp64 = do_s2io_read_unicast_mc(sp, i);
5346 if (tmp64 == S2IO_DISABLE_MAC_ENTRY) /* CAM entry is empty */
5347 break;
5348
5349 if (tmp64 == mac_addr) {
5350 DBG_PRINT(INFO_DBG,
Joe Perchesd44570e2009-08-24 17:29:44 +00005351 "MAC addr:0x%llx already present in CAM\n",
5352 (unsigned long long)mac_addr);
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005353 return SUCCESS;
5354 }
5355 }
5356 if (i == config->max_mac_addr) {
5357 DBG_PRINT(ERR_DBG, "CAM full no space left for Unicast MAC\n");
5358 return FAILURE;
5359 }
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05005360 /* Update the internal structure with this new mac address */
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005361 do_s2io_copy_mac_addr(sp, i, mac_addr);
Joe Perchesd44570e2009-08-24 17:29:44 +00005362
5363 return do_s2io_add_mac(sp, mac_addr, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364}
5365
5366/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005367 * s2io_ethtool_sset - Sets different link parameters.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005368 * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
5369 * @info: pointer to the structure with parameters given by ethtool to set
5370 * link information.
5371 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005372 * The function sets different link parameters provided by the user onto
Linus Torvalds1da177e2005-04-16 15:20:36 -07005373 * the NIC.
5374 * Return value:
5375 * 0 on success.
Joe Perchesd44570e2009-08-24 17:29:44 +00005376 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005377
5378static int s2io_ethtool_sset(struct net_device *dev,
5379 struct ethtool_cmd *info)
5380{
Wang Chen4cf16532008-11-12 23:38:14 -08005381 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005382 if ((info->autoneg == AUTONEG_ENABLE) ||
David Decotigny25db0332011-04-27 18:32:39 +00005383 (ethtool_cmd_speed(info) != SPEED_10000) ||
Joe Perchesd44570e2009-08-24 17:29:44 +00005384 (info->duplex != DUPLEX_FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005385 return -EINVAL;
5386 else {
5387 s2io_close(sp->dev);
5388 s2io_open(sp->dev);
5389 }
5390
5391 return 0;
5392}
5393
5394/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005395 * s2io_ethtol_gset - Return link specific information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005396 * @sp : private member of the device structure, pointer to the
5397 * s2io_nic structure.
5398 * @info : pointer to the structure with parameters given by ethtool
5399 * to return link information.
5400 * Description:
5401 * Returns link specific information like speed, duplex etc.. to ethtool.
5402 * Return value :
5403 * return 0 on success.
5404 */
5405
5406static int s2io_ethtool_gset(struct net_device *dev, struct ethtool_cmd *info)
5407{
Wang Chen4cf16532008-11-12 23:38:14 -08005408 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005409 info->supported = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
5410 info->advertising = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
5411 info->port = PORT_FIBRE;
Sivakumar Subramani1a7eb722007-09-14 07:43:16 -04005412
5413 /* info->transceiver */
5414 info->transceiver = XCVR_EXTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005415
5416 if (netif_carrier_ok(sp->dev)) {
5417 info->speed = 10000;
5418 info->duplex = DUPLEX_FULL;
5419 } else {
5420 info->speed = -1;
5421 info->duplex = -1;
5422 }
5423
5424 info->autoneg = AUTONEG_DISABLE;
5425 return 0;
5426}
5427
5428/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005429 * s2io_ethtool_gdrvinfo - Returns driver specific information.
5430 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005431 * s2io_nic structure.
5432 * @info : pointer to the structure with parameters given by ethtool to
5433 * return driver information.
5434 * Description:
5435 * Returns driver specefic information like name, version etc.. to ethtool.
5436 * Return value:
5437 * void
5438 */
5439
5440static void s2io_ethtool_gdrvinfo(struct net_device *dev,
5441 struct ethtool_drvinfo *info)
5442{
Wang Chen4cf16532008-11-12 23:38:14 -08005443 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005444
John W. Linvilledbc23092005-09-28 17:50:51 -04005445 strncpy(info->driver, s2io_driver_name, sizeof(info->driver));
5446 strncpy(info->version, s2io_driver_version, sizeof(info->version));
5447 strncpy(info->fw_version, "", sizeof(info->fw_version));
5448 strncpy(info->bus_info, pci_name(sp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449 info->regdump_len = XENA_REG_SPACE;
5450 info->eedump_len = XENA_EEPROM_SPACE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005451}
5452
5453/**
5454 * s2io_ethtool_gregs - dumps the entire space of Xfame into the buffer.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005455 * @sp: private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005456 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005457 * @regs : pointer to the structure with parameters given by ethtool for
Linus Torvalds1da177e2005-04-16 15:20:36 -07005458 * dumping the registers.
5459 * @reg_space: The input argumnet into which all the registers are dumped.
5460 * Description:
5461 * Dumps the entire register space of xFrame NIC into the user given
5462 * buffer area.
5463 * Return value :
5464 * void .
Joe Perchesd44570e2009-08-24 17:29:44 +00005465 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005466
5467static void s2io_ethtool_gregs(struct net_device *dev,
5468 struct ethtool_regs *regs, void *space)
5469{
5470 int i;
5471 u64 reg;
Joe Perchesd44570e2009-08-24 17:29:44 +00005472 u8 *reg_space = (u8 *)space;
Wang Chen4cf16532008-11-12 23:38:14 -08005473 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005474
5475 regs->len = XENA_REG_SPACE;
5476 regs->version = sp->pdev->subsystem_device;
5477
5478 for (i = 0; i < regs->len; i += 8) {
5479 reg = readq(sp->bar0 + i);
5480 memcpy((reg_space + i), &reg, 8);
5481 }
5482}
5483
stephen hemminger034e3452011-04-04 15:09:25 +00005484/*
5485 * s2io_set_led - control NIC led
Joe Perchesd44570e2009-08-24 17:29:44 +00005486 */
stephen hemminger034e3452011-04-04 15:09:25 +00005487static void s2io_set_led(struct s2io_nic *sp, bool on)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005488{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005489 struct XENA_dev_config __iomem *bar0 = sp->bar0;
stephen hemminger034e3452011-04-04 15:09:25 +00005490 u16 subid = sp->pdev->subsystem_device;
5491 u64 val64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005492
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005493 if ((sp->device_type == XFRAME_II_DEVICE) ||
Joe Perchesd44570e2009-08-24 17:29:44 +00005494 ((subid & 0xFF) >= 0x07)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005495 val64 = readq(&bar0->gpio_control);
stephen hemminger034e3452011-04-04 15:09:25 +00005496 if (on)
5497 val64 |= GPIO_CTRL_GPIO_0;
5498 else
5499 val64 &= ~GPIO_CTRL_GPIO_0;
5500
Linus Torvalds1da177e2005-04-16 15:20:36 -07005501 writeq(val64, &bar0->gpio_control);
5502 } else {
5503 val64 = readq(&bar0->adapter_control);
stephen hemminger034e3452011-04-04 15:09:25 +00005504 if (on)
5505 val64 |= ADAPTER_LED_ON;
5506 else
5507 val64 &= ~ADAPTER_LED_ON;
5508
Linus Torvalds1da177e2005-04-16 15:20:36 -07005509 writeq(val64, &bar0->adapter_control);
5510 }
5511
Linus Torvalds1da177e2005-04-16 15:20:36 -07005512}
5513
5514/**
stephen hemminger034e3452011-04-04 15:09:25 +00005515 * s2io_ethtool_set_led - To physically identify the nic on the system.
5516 * @dev : network device
5517 * @state: led setting
5518 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005519 * Description: Used to physically identify the NIC on the system.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005520 * The Link LED will blink for a time specified by the user for
Linus Torvalds1da177e2005-04-16 15:20:36 -07005521 * identification.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005522 * NOTE: The Link has to be Up to be able to blink the LED. Hence
Linus Torvalds1da177e2005-04-16 15:20:36 -07005523 * identification is possible only if it's link is up.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005524 */
5525
stephen hemminger034e3452011-04-04 15:09:25 +00005526static int s2io_ethtool_set_led(struct net_device *dev,
5527 enum ethtool_phys_id_state state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005528{
Wang Chen4cf16532008-11-12 23:38:14 -08005529 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005530 struct XENA_dev_config __iomem *bar0 = sp->bar0;
stephen hemminger034e3452011-04-04 15:09:25 +00005531 u16 subid = sp->pdev->subsystem_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005532
Joe Perchesd44570e2009-08-24 17:29:44 +00005533 if ((sp->device_type == XFRAME_I_DEVICE) && ((subid & 0xFF) < 0x07)) {
stephen hemminger034e3452011-04-04 15:09:25 +00005534 u64 val64 = readq(&bar0->adapter_control);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005535 if (!(val64 & ADAPTER_CNTL_EN)) {
Joe Perches6cef2b8e2009-08-24 17:29:45 +00005536 pr_err("Adapter Link down, cannot blink LED\n");
stephen hemminger034e3452011-04-04 15:09:25 +00005537 return -EAGAIN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005538 }
5539 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005540
stephen hemminger034e3452011-04-04 15:09:25 +00005541 switch (state) {
5542 case ETHTOOL_ID_ACTIVE:
5543 sp->adapt_ctrl_org = readq(&bar0->gpio_control);
Allan, Bruce Wfce55922011-04-13 13:09:10 +00005544 return 1; /* cycle on/off once per second */
stephen hemminger034e3452011-04-04 15:09:25 +00005545
5546 case ETHTOOL_ID_ON:
5547 s2io_set_led(sp, true);
5548 break;
5549
5550 case ETHTOOL_ID_OFF:
5551 s2io_set_led(sp, false);
5552 break;
5553
5554 case ETHTOOL_ID_INACTIVE:
5555 if (CARDS_WITH_FAULTY_LINK_INDICATORS(sp->device_type, subid))
5556 writeq(sp->adapt_ctrl_org, &bar0->gpio_control);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005557 }
5558
5559 return 0;
5560}
5561
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005562static void s2io_ethtool_gringparam(struct net_device *dev,
Joe Perchesd44570e2009-08-24 17:29:44 +00005563 struct ethtool_ringparam *ering)
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005564{
Wang Chen4cf16532008-11-12 23:38:14 -08005565 struct s2io_nic *sp = netdev_priv(dev);
Joe Perchesd44570e2009-08-24 17:29:44 +00005566 int i, tx_desc_count = 0, rx_desc_count = 0;
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005567
Jon Mason1853e2e2010-12-10 15:40:01 +00005568 if (sp->rxd_mode == RXD_MODE_1) {
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005569 ering->rx_max_pending = MAX_RX_DESC_1;
Jon Mason1853e2e2010-12-10 15:40:01 +00005570 ering->rx_jumbo_max_pending = MAX_RX_DESC_1;
5571 } else {
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005572 ering->rx_max_pending = MAX_RX_DESC_2;
Jon Mason1853e2e2010-12-10 15:40:01 +00005573 ering->rx_jumbo_max_pending = MAX_RX_DESC_2;
5574 }
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005575
5576 ering->rx_mini_max_pending = 0;
Jon Mason1853e2e2010-12-10 15:40:01 +00005577 ering->tx_max_pending = MAX_TX_DESC;
5578
5579 for (i = 0; i < sp->config.rx_ring_num; i++)
5580 rx_desc_count += sp->config.rx_cfg[i].num_rxd;
5581 ering->rx_pending = rx_desc_count;
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005582 ering->rx_jumbo_pending = rx_desc_count;
Jon Mason1853e2e2010-12-10 15:40:01 +00005583 ering->rx_mini_pending = 0;
5584
5585 for (i = 0; i < sp->config.tx_fifo_num; i++)
5586 tx_desc_count += sp->config.tx_cfg[i].fifo_len;
5587 ering->tx_pending = tx_desc_count;
5588 DBG_PRINT(INFO_DBG, "max txds: %d\n", sp->config.max_txds);
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005589}
5590
Linus Torvalds1da177e2005-04-16 15:20:36 -07005591/**
5592 * s2io_ethtool_getpause_data -Pause frame frame generation and reception.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005593 * @sp : private member of the device structure, which is a pointer to the
5594 * s2io_nic structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005595 * @ep : pointer to the structure with pause parameters given by ethtool.
5596 * Description:
5597 * Returns the Pause frame generation and reception capability of the NIC.
5598 * Return value:
5599 * void
5600 */
5601static void s2io_ethtool_getpause_data(struct net_device *dev,
5602 struct ethtool_pauseparam *ep)
5603{
5604 u64 val64;
Wang Chen4cf16532008-11-12 23:38:14 -08005605 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005606 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005607
5608 val64 = readq(&bar0->rmac_pause_cfg);
5609 if (val64 & RMAC_PAUSE_GEN_ENABLE)
Tobias Klauserf957bcf2009-06-04 23:07:59 +00005610 ep->tx_pause = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005611 if (val64 & RMAC_PAUSE_RX_ENABLE)
Tobias Klauserf957bcf2009-06-04 23:07:59 +00005612 ep->rx_pause = true;
5613 ep->autoneg = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005614}
5615
5616/**
5617 * s2io_ethtool_setpause_data - set/reset pause frame generation.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005618 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005619 * s2io_nic structure.
5620 * @ep : pointer to the structure with pause parameters given by ethtool.
5621 * Description:
5622 * It can be used to set or reset Pause frame generation or reception
5623 * support of the NIC.
5624 * Return value:
5625 * int, returns 0 on Success
5626 */
5627
5628static int s2io_ethtool_setpause_data(struct net_device *dev,
Joe Perchesd44570e2009-08-24 17:29:44 +00005629 struct ethtool_pauseparam *ep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005630{
5631 u64 val64;
Wang Chen4cf16532008-11-12 23:38:14 -08005632 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005633 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005634
5635 val64 = readq(&bar0->rmac_pause_cfg);
5636 if (ep->tx_pause)
5637 val64 |= RMAC_PAUSE_GEN_ENABLE;
5638 else
5639 val64 &= ~RMAC_PAUSE_GEN_ENABLE;
5640 if (ep->rx_pause)
5641 val64 |= RMAC_PAUSE_RX_ENABLE;
5642 else
5643 val64 &= ~RMAC_PAUSE_RX_ENABLE;
5644 writeq(val64, &bar0->rmac_pause_cfg);
5645 return 0;
5646}
5647
5648/**
5649 * read_eeprom - reads 4 bytes of data from user given offset.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005650 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005651 * s2io_nic structure.
5652 * @off : offset at which the data must be written
5653 * @data : Its an output parameter where the data read at the given
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005654 * offset is stored.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005655 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005656 * Will read 4 bytes of data from the user given offset and return the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005657 * read data.
5658 * NOTE: Will allow to read only part of the EEPROM visible through the
5659 * I2C bus.
5660 * Return value:
5661 * -1 on failure and 0 on success.
5662 */
5663
5664#define S2IO_DEV_ID 5
Joe Perchesd44570e2009-08-24 17:29:44 +00005665static int read_eeprom(struct s2io_nic *sp, int off, u64 *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005666{
5667 int ret = -1;
5668 u32 exit_cnt = 0;
5669 u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005670 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005671
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005672 if (sp->device_type == XFRAME_I_DEVICE) {
Joe Perchesd44570e2009-08-24 17:29:44 +00005673 val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) |
5674 I2C_CONTROL_ADDR(off) |
5675 I2C_CONTROL_BYTE_CNT(0x3) |
5676 I2C_CONTROL_READ |
5677 I2C_CONTROL_CNTL_START;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005678 SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005679
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005680 while (exit_cnt < 5) {
5681 val64 = readq(&bar0->i2c_control);
5682 if (I2C_CONTROL_CNTL_END(val64)) {
5683 *data = I2C_CONTROL_GET_DATA(val64);
5684 ret = 0;
5685 break;
5686 }
5687 msleep(50);
5688 exit_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005689 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005690 }
5691
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005692 if (sp->device_type == XFRAME_II_DEVICE) {
5693 val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005694 SPI_CONTROL_BYTECNT(0x3) |
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005695 SPI_CONTROL_CMD(0x3) | SPI_CONTROL_ADDR(off);
5696 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5697 val64 |= SPI_CONTROL_REQ;
5698 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5699 while (exit_cnt < 5) {
5700 val64 = readq(&bar0->spi_control);
5701 if (val64 & SPI_CONTROL_NACK) {
5702 ret = 1;
5703 break;
5704 } else if (val64 & SPI_CONTROL_DONE) {
5705 *data = readq(&bar0->spi_data);
5706 *data &= 0xffffff;
5707 ret = 0;
5708 break;
5709 }
5710 msleep(50);
5711 exit_cnt++;
5712 }
5713 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005714 return ret;
5715}
5716
5717/**
5718 * write_eeprom - actually writes the relevant part of the data value.
5719 * @sp : private member of the device structure, which is a pointer to the
5720 * s2io_nic structure.
5721 * @off : offset at which the data must be written
5722 * @data : The data that is to be written
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005723 * @cnt : Number of bytes of the data that are actually to be written into
Linus Torvalds1da177e2005-04-16 15:20:36 -07005724 * the Eeprom. (max of 3)
5725 * Description:
5726 * Actually writes the relevant part of the data value into the Eeprom
5727 * through the I2C bus.
5728 * Return value:
5729 * 0 on success, -1 on failure.
5730 */
5731
Joe Perchesd44570e2009-08-24 17:29:44 +00005732static int write_eeprom(struct s2io_nic *sp, int off, u64 data, int cnt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005733{
5734 int exit_cnt = 0, ret = -1;
5735 u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005736 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005737
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005738 if (sp->device_type == XFRAME_I_DEVICE) {
Joe Perchesd44570e2009-08-24 17:29:44 +00005739 val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) |
5740 I2C_CONTROL_ADDR(off) |
5741 I2C_CONTROL_BYTE_CNT(cnt) |
5742 I2C_CONTROL_SET_DATA((u32)data) |
5743 I2C_CONTROL_CNTL_START;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005744 SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005745
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005746 while (exit_cnt < 5) {
5747 val64 = readq(&bar0->i2c_control);
5748 if (I2C_CONTROL_CNTL_END(val64)) {
5749 if (!(val64 & I2C_CONTROL_NACK))
5750 ret = 0;
5751 break;
5752 }
5753 msleep(50);
5754 exit_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005756 }
5757
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005758 if (sp->device_type == XFRAME_II_DEVICE) {
5759 int write_cnt = (cnt == 8) ? 0 : cnt;
Joe Perchesd44570e2009-08-24 17:29:44 +00005760 writeq(SPI_DATA_WRITE(data, (cnt << 3)), &bar0->spi_data);
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005761
5762 val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005763 SPI_CONTROL_BYTECNT(write_cnt) |
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005764 SPI_CONTROL_CMD(0x2) | SPI_CONTROL_ADDR(off);
5765 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5766 val64 |= SPI_CONTROL_REQ;
5767 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5768 while (exit_cnt < 5) {
5769 val64 = readq(&bar0->spi_control);
5770 if (val64 & SPI_CONTROL_NACK) {
5771 ret = 1;
5772 break;
5773 } else if (val64 & SPI_CONTROL_DONE) {
5774 ret = 0;
5775 break;
5776 }
5777 msleep(50);
5778 exit_cnt++;
5779 }
5780 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005781 return ret;
5782}
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005783static void s2io_vpd_read(struct s2io_nic *nic)
Ananda Raju9dc737a2006-04-21 19:05:41 -04005784{
Ananda Rajub41477f2006-07-24 19:52:49 -04005785 u8 *vpd_data;
5786 u8 data;
Kulikov Vasiliy9c179782010-07-23 06:36:15 +00005787 int i = 0, cnt, len, fail = 0;
Ananda Raju9dc737a2006-04-21 19:05:41 -04005788 int vpd_addr = 0x80;
Joe Perchesffb5df62009-08-24 17:29:47 +00005789 struct swStat *swstats = &nic->mac_control.stats_info->sw_stat;
Ananda Raju9dc737a2006-04-21 19:05:41 -04005790
5791 if (nic->device_type == XFRAME_II_DEVICE) {
5792 strcpy(nic->product_name, "Xframe II 10GbE network adapter");
5793 vpd_addr = 0x80;
Joe Perchesd44570e2009-08-24 17:29:44 +00005794 } else {
Ananda Raju9dc737a2006-04-21 19:05:41 -04005795 strcpy(nic->product_name, "Xframe I 10GbE network adapter");
5796 vpd_addr = 0x50;
5797 }
Sivakumar Subramani19a60522007-01-31 13:30:49 -05005798 strcpy(nic->serial_num, "NOT AVAILABLE");
Ananda Raju9dc737a2006-04-21 19:05:41 -04005799
Ananda Rajub41477f2006-07-24 19:52:49 -04005800 vpd_data = kmalloc(256, GFP_KERNEL);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04005801 if (!vpd_data) {
Joe Perchesffb5df62009-08-24 17:29:47 +00005802 swstats->mem_alloc_fail_cnt++;
Ananda Rajub41477f2006-07-24 19:52:49 -04005803 return;
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04005804 }
Joe Perchesffb5df62009-08-24 17:29:47 +00005805 swstats->mem_allocated += 256;
Ananda Rajub41477f2006-07-24 19:52:49 -04005806
Joe Perchesd44570e2009-08-24 17:29:44 +00005807 for (i = 0; i < 256; i += 4) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04005808 pci_write_config_byte(nic->pdev, (vpd_addr + 2), i);
5809 pci_read_config_byte(nic->pdev, (vpd_addr + 2), &data);
5810 pci_write_config_byte(nic->pdev, (vpd_addr + 3), 0);
Joe Perchesd44570e2009-08-24 17:29:44 +00005811 for (cnt = 0; cnt < 5; cnt++) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04005812 msleep(2);
5813 pci_read_config_byte(nic->pdev, (vpd_addr + 3), &data);
5814 if (data == 0x80)
5815 break;
5816 }
5817 if (cnt >= 5) {
5818 DBG_PRINT(ERR_DBG, "Read of VPD data failed\n");
5819 fail = 1;
5820 break;
5821 }
5822 pci_read_config_dword(nic->pdev, (vpd_addr + 4),
5823 (u32 *)&vpd_data[i]);
5824 }
Sivakumar Subramani19a60522007-01-31 13:30:49 -05005825
Joe Perchesd44570e2009-08-24 17:29:44 +00005826 if (!fail) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05005827 /* read serial number of adapter */
Kulikov Vasiliy9c179782010-07-23 06:36:15 +00005828 for (cnt = 0; cnt < 252; cnt++) {
Joe Perchesd44570e2009-08-24 17:29:44 +00005829 if ((vpd_data[cnt] == 'S') &&
Kulikov Vasiliy9c179782010-07-23 06:36:15 +00005830 (vpd_data[cnt+1] == 'N')) {
5831 len = vpd_data[cnt+2];
5832 if (len < min(VPD_STRING_LEN, 256-cnt-2)) {
5833 memcpy(nic->serial_num,
5834 &vpd_data[cnt + 3],
5835 len);
5836 memset(nic->serial_num+len,
5837 0,
5838 VPD_STRING_LEN-len);
5839 break;
5840 }
Sivakumar Subramani19a60522007-01-31 13:30:49 -05005841 }
5842 }
5843 }
5844
Kulikov Vasiliy9c179782010-07-23 06:36:15 +00005845 if ((!fail) && (vpd_data[1] < VPD_STRING_LEN)) {
5846 len = vpd_data[1];
5847 memcpy(nic->product_name, &vpd_data[3], len);
5848 nic->product_name[len] = 0;
5849 }
Ananda Rajub41477f2006-07-24 19:52:49 -04005850 kfree(vpd_data);
Joe Perchesffb5df62009-08-24 17:29:47 +00005851 swstats->mem_freed += 256;
Ananda Raju9dc737a2006-04-21 19:05:41 -04005852}
5853
Linus Torvalds1da177e2005-04-16 15:20:36 -07005854/**
5855 * s2io_ethtool_geeprom - reads the value stored in the Eeprom.
5856 * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005857 * @eeprom : pointer to the user level structure provided by ethtool,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005858 * containing all relevant information.
5859 * @data_buf : user defined value to be written into Eeprom.
5860 * Description: Reads the values stored in the Eeprom at given offset
5861 * for a given length. Stores these values int the input argument data
5862 * buffer 'data_buf' and returns these to the caller (ethtool.)
5863 * Return value:
5864 * int 0 on success
5865 */
5866
5867static int s2io_ethtool_geeprom(struct net_device *dev,
Joe Perchesd44570e2009-08-24 17:29:44 +00005868 struct ethtool_eeprom *eeprom, u8 * data_buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005869{
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005870 u32 i, valid;
5871 u64 data;
Wang Chen4cf16532008-11-12 23:38:14 -08005872 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005873
5874 eeprom->magic = sp->pdev->vendor | (sp->pdev->device << 16);
5875
5876 if ((eeprom->offset + eeprom->len) > (XENA_EEPROM_SPACE))
5877 eeprom->len = XENA_EEPROM_SPACE - eeprom->offset;
5878
5879 for (i = 0; i < eeprom->len; i += 4) {
5880 if (read_eeprom(sp, (eeprom->offset + i), &data)) {
5881 DBG_PRINT(ERR_DBG, "Read of EEPROM failed\n");
5882 return -EFAULT;
5883 }
5884 valid = INV(data);
5885 memcpy((data_buf + i), &valid, 4);
5886 }
5887 return 0;
5888}
5889
5890/**
5891 * s2io_ethtool_seeprom - tries to write the user provided value in Eeprom
5892 * @sp : private member of the device structure, which is a pointer to the
5893 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005894 * @eeprom : pointer to the user level structure provided by ethtool,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005895 * containing all relevant information.
5896 * @data_buf ; user defined value to be written into Eeprom.
5897 * Description:
5898 * Tries to write the user provided value in the Eeprom, at the offset
5899 * given by the user.
5900 * Return value:
5901 * 0 on success, -EFAULT on failure.
5902 */
5903
5904static int s2io_ethtool_seeprom(struct net_device *dev,
5905 struct ethtool_eeprom *eeprom,
Joe Perchesd44570e2009-08-24 17:29:44 +00005906 u8 *data_buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005907{
5908 int len = eeprom->len, cnt = 0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005909 u64 valid = 0, data;
Wang Chen4cf16532008-11-12 23:38:14 -08005910 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005911
5912 if (eeprom->magic != (sp->pdev->vendor | (sp->pdev->device << 16))) {
5913 DBG_PRINT(ERR_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +00005914 "ETHTOOL_WRITE_EEPROM Err: "
5915 "Magic value is wrong, it is 0x%x should be 0x%x\n",
5916 (sp->pdev->vendor | (sp->pdev->device << 16)),
5917 eeprom->magic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005918 return -EFAULT;
5919 }
5920
5921 while (len) {
Joe Perchesd44570e2009-08-24 17:29:44 +00005922 data = (u32)data_buf[cnt] & 0x000000FF;
5923 if (data)
5924 valid = (u32)(data << 24);
5925 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005926 valid = data;
5927
5928 if (write_eeprom(sp, (eeprom->offset + cnt), valid, 0)) {
5929 DBG_PRINT(ERR_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +00005930 "ETHTOOL_WRITE_EEPROM Err: "
5931 "Cannot write into the specified offset\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005932 return -EFAULT;
5933 }
5934 cnt++;
5935 len--;
5936 }
5937
5938 return 0;
5939}
5940
5941/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005942 * s2io_register_test - reads and writes into all clock domains.
5943 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005944 * s2io_nic structure.
5945 * @data : variable that returns the result of each of the test conducted b
5946 * by the driver.
5947 * Description:
5948 * Read and write into all clock domains. The NIC has 3 clock domains,
5949 * see that registers in all the three regions are accessible.
5950 * Return value:
5951 * 0 on success.
5952 */
5953
Joe Perchesd44570e2009-08-24 17:29:44 +00005954static int s2io_register_test(struct s2io_nic *sp, uint64_t *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005955{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005956 struct XENA_dev_config __iomem *bar0 = sp->bar0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005957 u64 val64 = 0, exp_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005958 int fail = 0;
5959
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005960 val64 = readq(&bar0->pif_rd_swapper_fb);
5961 if (val64 != 0x123456789abcdefULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962 fail = 1;
Joe Perches9e39f7c2009-08-25 08:52:00 +00005963 DBG_PRINT(INFO_DBG, "Read Test level %d fails\n", 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005964 }
5965
5966 val64 = readq(&bar0->rmac_pause_cfg);
5967 if (val64 != 0xc000ffff00000000ULL) {
5968 fail = 1;
Joe Perches9e39f7c2009-08-25 08:52:00 +00005969 DBG_PRINT(INFO_DBG, "Read Test level %d fails\n", 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005970 }
5971
5972 val64 = readq(&bar0->rx_queue_cfg);
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005973 if (sp->device_type == XFRAME_II_DEVICE)
5974 exp_val = 0x0404040404040404ULL;
5975 else
5976 exp_val = 0x0808080808080808ULL;
5977 if (val64 != exp_val) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005978 fail = 1;
Joe Perches9e39f7c2009-08-25 08:52:00 +00005979 DBG_PRINT(INFO_DBG, "Read Test level %d fails\n", 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005980 }
5981
5982 val64 = readq(&bar0->xgxs_efifo_cfg);
5983 if (val64 != 0x000000001923141EULL) {
5984 fail = 1;
Joe Perches9e39f7c2009-08-25 08:52:00 +00005985 DBG_PRINT(INFO_DBG, "Read Test level %d fails\n", 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005986 }
5987
5988 val64 = 0x5A5A5A5A5A5A5A5AULL;
5989 writeq(val64, &bar0->xmsi_data);
5990 val64 = readq(&bar0->xmsi_data);
5991 if (val64 != 0x5A5A5A5A5A5A5A5AULL) {
5992 fail = 1;
Joe Perches9e39f7c2009-08-25 08:52:00 +00005993 DBG_PRINT(ERR_DBG, "Write Test level %d fails\n", 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005994 }
5995
5996 val64 = 0xA5A5A5A5A5A5A5A5ULL;
5997 writeq(val64, &bar0->xmsi_data);
5998 val64 = readq(&bar0->xmsi_data);
5999 if (val64 != 0xA5A5A5A5A5A5A5A5ULL) {
6000 fail = 1;
Joe Perches9e39f7c2009-08-25 08:52:00 +00006001 DBG_PRINT(ERR_DBG, "Write Test level %d fails\n", 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006002 }
6003
6004 *data = fail;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006005 return fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006006}
6007
6008/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006009 * s2io_eeprom_test - to verify that EEprom in the xena can be programmed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006010 * @sp : private member of the device structure, which is a pointer to the
6011 * s2io_nic structure.
6012 * @data:variable that returns the result of each of the test conducted by
6013 * the driver.
6014 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006015 * Verify that EEPROM in the xena can be programmed using I2C_CONTROL
Linus Torvalds1da177e2005-04-16 15:20:36 -07006016 * register.
6017 * Return value:
6018 * 0 on success.
6019 */
6020
Joe Perchesd44570e2009-08-24 17:29:44 +00006021static int s2io_eeprom_test(struct s2io_nic *sp, uint64_t *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006022{
6023 int fail = 0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006024 u64 ret_data, org_4F0, org_7F0;
6025 u8 saved_4F0 = 0, saved_7F0 = 0;
6026 struct net_device *dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006027
6028 /* Test Write Error at offset 0 */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006029 /* Note that SPI interface allows write access to all areas
6030 * of EEPROM. Hence doing all negative testing only for Xframe I.
6031 */
6032 if (sp->device_type == XFRAME_I_DEVICE)
6033 if (!write_eeprom(sp, 0, 0, 3))
6034 fail = 1;
6035
6036 /* Save current values at offsets 0x4F0 and 0x7F0 */
6037 if (!read_eeprom(sp, 0x4F0, &org_4F0))
6038 saved_4F0 = 1;
6039 if (!read_eeprom(sp, 0x7F0, &org_7F0))
6040 saved_7F0 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006041
6042 /* Test Write at offset 4f0 */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006043 if (write_eeprom(sp, 0x4F0, 0x012345, 3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006044 fail = 1;
6045 if (read_eeprom(sp, 0x4F0, &ret_data))
6046 fail = 1;
6047
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006048 if (ret_data != 0x012345) {
Andrew Morton26b76252005-12-14 19:25:23 -08006049 DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x4F0. "
Joe Perchesd44570e2009-08-24 17:29:44 +00006050 "Data written %llx Data read %llx\n",
6051 dev->name, (unsigned long long)0x12345,
6052 (unsigned long long)ret_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006053 fail = 1;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006054 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006055
6056 /* Reset the EEPROM data go FFFF */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006057 write_eeprom(sp, 0x4F0, 0xFFFFFF, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006058
6059 /* Test Write Request Error at offset 0x7c */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006060 if (sp->device_type == XFRAME_I_DEVICE)
6061 if (!write_eeprom(sp, 0x07C, 0, 3))
6062 fail = 1;
6063
6064 /* Test Write Request at offset 0x7f0 */
6065 if (write_eeprom(sp, 0x7F0, 0x012345, 3))
6066 fail = 1;
6067 if (read_eeprom(sp, 0x7F0, &ret_data))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006068 fail = 1;
6069
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006070 if (ret_data != 0x012345) {
Andrew Morton26b76252005-12-14 19:25:23 -08006071 DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x7F0. "
Joe Perchesd44570e2009-08-24 17:29:44 +00006072 "Data written %llx Data read %llx\n",
6073 dev->name, (unsigned long long)0x12345,
6074 (unsigned long long)ret_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006075 fail = 1;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006076 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006077
6078 /* Reset the EEPROM data go FFFF */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006079 write_eeprom(sp, 0x7F0, 0xFFFFFF, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006080
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006081 if (sp->device_type == XFRAME_I_DEVICE) {
6082 /* Test Write Error at offset 0x80 */
6083 if (!write_eeprom(sp, 0x080, 0, 3))
6084 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006085
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006086 /* Test Write Error at offset 0xfc */
6087 if (!write_eeprom(sp, 0x0FC, 0, 3))
6088 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006089
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006090 /* Test Write Error at offset 0x100 */
6091 if (!write_eeprom(sp, 0x100, 0, 3))
6092 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006093
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006094 /* Test Write Error at offset 4ec */
6095 if (!write_eeprom(sp, 0x4EC, 0, 3))
6096 fail = 1;
6097 }
6098
6099 /* Restore values at offsets 0x4F0 and 0x7F0 */
6100 if (saved_4F0)
6101 write_eeprom(sp, 0x4F0, org_4F0, 3);
6102 if (saved_7F0)
6103 write_eeprom(sp, 0x7F0, org_7F0, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006104
6105 *data = fail;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006106 return fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006107}
6108
6109/**
6110 * s2io_bist_test - invokes the MemBist test of the card .
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006111 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07006112 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006113 * @data:variable that returns the result of each of the test conducted by
Linus Torvalds1da177e2005-04-16 15:20:36 -07006114 * the driver.
6115 * Description:
6116 * This invokes the MemBist test of the card. We give around
6117 * 2 secs time for the Test to complete. If it's still not complete
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006118 * within this peiod, we consider that the test failed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006119 * Return value:
6120 * 0 on success and -1 on failure.
6121 */
6122
Joe Perchesd44570e2009-08-24 17:29:44 +00006123static int s2io_bist_test(struct s2io_nic *sp, uint64_t *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006124{
6125 u8 bist = 0;
6126 int cnt = 0, ret = -1;
6127
6128 pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
6129 bist |= PCI_BIST_START;
6130 pci_write_config_word(sp->pdev, PCI_BIST, bist);
6131
6132 while (cnt < 20) {
6133 pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
6134 if (!(bist & PCI_BIST_START)) {
6135 *data = (bist & PCI_BIST_CODE_MASK);
6136 ret = 0;
6137 break;
6138 }
6139 msleep(100);
6140 cnt++;
6141 }
6142
6143 return ret;
6144}
6145
6146/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006147 * s2io-link_test - verifies the link state of the nic
6148 * @sp ; private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07006149 * s2io_nic structure.
6150 * @data: variable that returns the result of each of the test conducted by
6151 * the driver.
6152 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006153 * The function verifies the link state of the NIC and updates the input
Linus Torvalds1da177e2005-04-16 15:20:36 -07006154 * argument 'data' appropriately.
6155 * Return value:
6156 * 0 on success.
6157 */
6158
Joe Perchesd44570e2009-08-24 17:29:44 +00006159static int s2io_link_test(struct s2io_nic *sp, uint64_t *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006160{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006161 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006162 u64 val64;
6163
6164 val64 = readq(&bar0->adapter_status);
Joe Perchesd44570e2009-08-24 17:29:44 +00006165 if (!(LINK_IS_UP(val64)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006166 *data = 1;
Ananda Rajuc92ca042006-04-21 19:18:03 -04006167 else
6168 *data = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006169
Ananda Rajub41477f2006-07-24 19:52:49 -04006170 return *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006171}
6172
6173/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006174 * s2io_rldram_test - offline test for access to the RldRam chip on the NIC
6175 * @sp - private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07006176 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006177 * @data - variable that returns the result of each of the test
Linus Torvalds1da177e2005-04-16 15:20:36 -07006178 * conducted by the driver.
6179 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006180 * This is one of the offline test that tests the read and write
Linus Torvalds1da177e2005-04-16 15:20:36 -07006181 * access to the RldRam chip on the NIC.
6182 * Return value:
6183 * 0 on success.
6184 */
6185
Joe Perchesd44570e2009-08-24 17:29:44 +00006186static int s2io_rldram_test(struct s2io_nic *sp, uint64_t *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006187{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006188 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006189 u64 val64;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006190 int cnt, iteration = 0, test_fail = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006191
6192 val64 = readq(&bar0->adapter_control);
6193 val64 &= ~ADAPTER_ECC_EN;
6194 writeq(val64, &bar0->adapter_control);
6195
6196 val64 = readq(&bar0->mc_rldram_test_ctrl);
6197 val64 |= MC_RLDRAM_TEST_MODE;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006198 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006199
6200 val64 = readq(&bar0->mc_rldram_mrs);
6201 val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE;
6202 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
6203
6204 val64 |= MC_RLDRAM_MRS_ENABLE;
6205 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
6206
6207 while (iteration < 2) {
6208 val64 = 0x55555555aaaa0000ULL;
Joe Perchesd44570e2009-08-24 17:29:44 +00006209 if (iteration == 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006210 val64 ^= 0xFFFFFFFFFFFF0000ULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006211 writeq(val64, &bar0->mc_rldram_test_d0);
6212
6213 val64 = 0xaaaa5a5555550000ULL;
Joe Perchesd44570e2009-08-24 17:29:44 +00006214 if (iteration == 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006215 val64 ^= 0xFFFFFFFFFFFF0000ULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006216 writeq(val64, &bar0->mc_rldram_test_d1);
6217
6218 val64 = 0x55aaaaaaaa5a0000ULL;
Joe Perchesd44570e2009-08-24 17:29:44 +00006219 if (iteration == 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006220 val64 ^= 0xFFFFFFFFFFFF0000ULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006221 writeq(val64, &bar0->mc_rldram_test_d2);
6222
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006223 val64 = (u64) (0x0000003ffffe0100ULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006224 writeq(val64, &bar0->mc_rldram_test_add);
6225
Joe Perchesd44570e2009-08-24 17:29:44 +00006226 val64 = MC_RLDRAM_TEST_MODE |
6227 MC_RLDRAM_TEST_WRITE |
6228 MC_RLDRAM_TEST_GO;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006229 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006230
6231 for (cnt = 0; cnt < 5; cnt++) {
6232 val64 = readq(&bar0->mc_rldram_test_ctrl);
6233 if (val64 & MC_RLDRAM_TEST_DONE)
6234 break;
6235 msleep(200);
6236 }
6237
6238 if (cnt == 5)
6239 break;
6240
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006241 val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_GO;
6242 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006243
6244 for (cnt = 0; cnt < 5; cnt++) {
6245 val64 = readq(&bar0->mc_rldram_test_ctrl);
6246 if (val64 & MC_RLDRAM_TEST_DONE)
6247 break;
6248 msleep(500);
6249 }
6250
6251 if (cnt == 5)
6252 break;
6253
6254 val64 = readq(&bar0->mc_rldram_test_ctrl);
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006255 if (!(val64 & MC_RLDRAM_TEST_PASS))
6256 test_fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006257
6258 iteration++;
6259 }
6260
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006261 *data = test_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006262
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006263 /* Bring the adapter out of test mode */
6264 SPECIAL_REG_WRITE(0, &bar0->mc_rldram_test_ctrl, LF);
6265
6266 return test_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006267}
6268
6269/**
6270 * s2io_ethtool_test - conducts 6 tsets to determine the health of card.
6271 * @sp : private member of the device structure, which is a pointer to the
6272 * s2io_nic structure.
6273 * @ethtest : pointer to a ethtool command specific structure that will be
6274 * returned to the user.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006275 * @data : variable that returns the result of each of the test
Linus Torvalds1da177e2005-04-16 15:20:36 -07006276 * conducted by the driver.
6277 * Description:
6278 * This function conducts 6 tests ( 4 offline and 2 online) to determine
6279 * the health of the card.
6280 * Return value:
6281 * void
6282 */
6283
6284static void s2io_ethtool_test(struct net_device *dev,
6285 struct ethtool_test *ethtest,
Joe Perchesd44570e2009-08-24 17:29:44 +00006286 uint64_t *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006287{
Wang Chen4cf16532008-11-12 23:38:14 -08006288 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006289 int orig_state = netif_running(sp->dev);
6290
6291 if (ethtest->flags == ETH_TEST_FL_OFFLINE) {
6292 /* Offline Tests. */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006293 if (orig_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006294 s2io_close(sp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006295
6296 if (s2io_register_test(sp, &data[0]))
6297 ethtest->flags |= ETH_TEST_FL_FAILED;
6298
6299 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006300
6301 if (s2io_rldram_test(sp, &data[3]))
6302 ethtest->flags |= ETH_TEST_FL_FAILED;
6303
6304 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006305
6306 if (s2io_eeprom_test(sp, &data[1]))
6307 ethtest->flags |= ETH_TEST_FL_FAILED;
6308
6309 if (s2io_bist_test(sp, &data[4]))
6310 ethtest->flags |= ETH_TEST_FL_FAILED;
6311
6312 if (orig_state)
6313 s2io_open(sp->dev);
6314
6315 data[2] = 0;
6316 } else {
6317 /* Online Tests. */
6318 if (!orig_state) {
Joe Perchesd44570e2009-08-24 17:29:44 +00006319 DBG_PRINT(ERR_DBG, "%s: is not up, cannot run test\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07006320 dev->name);
6321 data[0] = -1;
6322 data[1] = -1;
6323 data[2] = -1;
6324 data[3] = -1;
6325 data[4] = -1;
6326 }
6327
6328 if (s2io_link_test(sp, &data[2]))
6329 ethtest->flags |= ETH_TEST_FL_FAILED;
6330
6331 data[0] = 0;
6332 data[1] = 0;
6333 data[3] = 0;
6334 data[4] = 0;
6335 }
6336}
6337
6338static void s2io_get_ethtool_stats(struct net_device *dev,
6339 struct ethtool_stats *estats,
Joe Perchesd44570e2009-08-24 17:29:44 +00006340 u64 *tmp_stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006341{
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07006342 int i = 0, k;
Wang Chen4cf16532008-11-12 23:38:14 -08006343 struct s2io_nic *sp = netdev_priv(dev);
Joe Perchesffb5df62009-08-24 17:29:47 +00006344 struct stat_block *stats = sp->mac_control.stats_info;
6345 struct swStat *swstats = &stats->sw_stat;
6346 struct xpakStat *xstats = &stats->xpak_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006347
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07006348 s2io_updt_stats(sp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006349 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006350 (u64)le32_to_cpu(stats->tmac_frms_oflow) << 32 |
6351 le32_to_cpu(stats->tmac_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006352 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006353 (u64)le32_to_cpu(stats->tmac_data_octets_oflow) << 32 |
6354 le32_to_cpu(stats->tmac_data_octets);
6355 tmp_stats[i++] = le64_to_cpu(stats->tmac_drop_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006356 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006357 (u64)le32_to_cpu(stats->tmac_mcst_frms_oflow) << 32 |
6358 le32_to_cpu(stats->tmac_mcst_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006359 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006360 (u64)le32_to_cpu(stats->tmac_bcst_frms_oflow) << 32 |
6361 le32_to_cpu(stats->tmac_bcst_frms);
6362 tmp_stats[i++] = le64_to_cpu(stats->tmac_pause_ctrl_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006363 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006364 (u64)le32_to_cpu(stats->tmac_ttl_octets_oflow) << 32 |
6365 le32_to_cpu(stats->tmac_ttl_octets);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006366 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006367 (u64)le32_to_cpu(stats->tmac_ucst_frms_oflow) << 32 |
6368 le32_to_cpu(stats->tmac_ucst_frms);
Joe Perchesd44570e2009-08-24 17:29:44 +00006369 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006370 (u64)le32_to_cpu(stats->tmac_nucst_frms_oflow) << 32 |
6371 le32_to_cpu(stats->tmac_nucst_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006372 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006373 (u64)le32_to_cpu(stats->tmac_any_err_frms_oflow) << 32 |
6374 le32_to_cpu(stats->tmac_any_err_frms);
6375 tmp_stats[i++] = le64_to_cpu(stats->tmac_ttl_less_fb_octets);
6376 tmp_stats[i++] = le64_to_cpu(stats->tmac_vld_ip_octets);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006377 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006378 (u64)le32_to_cpu(stats->tmac_vld_ip_oflow) << 32 |
6379 le32_to_cpu(stats->tmac_vld_ip);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006380 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006381 (u64)le32_to_cpu(stats->tmac_drop_ip_oflow) << 32 |
6382 le32_to_cpu(stats->tmac_drop_ip);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006383 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006384 (u64)le32_to_cpu(stats->tmac_icmp_oflow) << 32 |
6385 le32_to_cpu(stats->tmac_icmp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006386 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006387 (u64)le32_to_cpu(stats->tmac_rst_tcp_oflow) << 32 |
6388 le32_to_cpu(stats->tmac_rst_tcp);
6389 tmp_stats[i++] = le64_to_cpu(stats->tmac_tcp);
6390 tmp_stats[i++] = (u64)le32_to_cpu(stats->tmac_udp_oflow) << 32 |
6391 le32_to_cpu(stats->tmac_udp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006392 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006393 (u64)le32_to_cpu(stats->rmac_vld_frms_oflow) << 32 |
6394 le32_to_cpu(stats->rmac_vld_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006395 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006396 (u64)le32_to_cpu(stats->rmac_data_octets_oflow) << 32 |
6397 le32_to_cpu(stats->rmac_data_octets);
6398 tmp_stats[i++] = le64_to_cpu(stats->rmac_fcs_err_frms);
6399 tmp_stats[i++] = le64_to_cpu(stats->rmac_drop_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006400 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006401 (u64)le32_to_cpu(stats->rmac_vld_mcst_frms_oflow) << 32 |
6402 le32_to_cpu(stats->rmac_vld_mcst_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006403 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006404 (u64)le32_to_cpu(stats->rmac_vld_bcst_frms_oflow) << 32 |
6405 le32_to_cpu(stats->rmac_vld_bcst_frms);
6406 tmp_stats[i++] = le32_to_cpu(stats->rmac_in_rng_len_err_frms);
6407 tmp_stats[i++] = le32_to_cpu(stats->rmac_out_rng_len_err_frms);
6408 tmp_stats[i++] = le64_to_cpu(stats->rmac_long_frms);
6409 tmp_stats[i++] = le64_to_cpu(stats->rmac_pause_ctrl_frms);
6410 tmp_stats[i++] = le64_to_cpu(stats->rmac_unsup_ctrl_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006411 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006412 (u64)le32_to_cpu(stats->rmac_ttl_octets_oflow) << 32 |
6413 le32_to_cpu(stats->rmac_ttl_octets);
Joe Perchesd44570e2009-08-24 17:29:44 +00006414 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006415 (u64)le32_to_cpu(stats->rmac_accepted_ucst_frms_oflow) << 32
6416 | le32_to_cpu(stats->rmac_accepted_ucst_frms);
Joe Perchesd44570e2009-08-24 17:29:44 +00006417 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006418 (u64)le32_to_cpu(stats->rmac_accepted_nucst_frms_oflow)
6419 << 32 | le32_to_cpu(stats->rmac_accepted_nucst_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006420 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006421 (u64)le32_to_cpu(stats->rmac_discarded_frms_oflow) << 32 |
6422 le32_to_cpu(stats->rmac_discarded_frms);
Joe Perchesd44570e2009-08-24 17:29:44 +00006423 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006424 (u64)le32_to_cpu(stats->rmac_drop_events_oflow)
6425 << 32 | le32_to_cpu(stats->rmac_drop_events);
6426 tmp_stats[i++] = le64_to_cpu(stats->rmac_ttl_less_fb_octets);
6427 tmp_stats[i++] = le64_to_cpu(stats->rmac_ttl_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006428 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006429 (u64)le32_to_cpu(stats->rmac_usized_frms_oflow) << 32 |
6430 le32_to_cpu(stats->rmac_usized_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006431 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006432 (u64)le32_to_cpu(stats->rmac_osized_frms_oflow) << 32 |
6433 le32_to_cpu(stats->rmac_osized_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006434 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006435 (u64)le32_to_cpu(stats->rmac_frag_frms_oflow) << 32 |
6436 le32_to_cpu(stats->rmac_frag_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006437 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006438 (u64)le32_to_cpu(stats->rmac_jabber_frms_oflow) << 32 |
6439 le32_to_cpu(stats->rmac_jabber_frms);
6440 tmp_stats[i++] = le64_to_cpu(stats->rmac_ttl_64_frms);
6441 tmp_stats[i++] = le64_to_cpu(stats->rmac_ttl_65_127_frms);
6442 tmp_stats[i++] = le64_to_cpu(stats->rmac_ttl_128_255_frms);
6443 tmp_stats[i++] = le64_to_cpu(stats->rmac_ttl_256_511_frms);
6444 tmp_stats[i++] = le64_to_cpu(stats->rmac_ttl_512_1023_frms);
6445 tmp_stats[i++] = le64_to_cpu(stats->rmac_ttl_1024_1518_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006446 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006447 (u64)le32_to_cpu(stats->rmac_ip_oflow) << 32 |
6448 le32_to_cpu(stats->rmac_ip);
6449 tmp_stats[i++] = le64_to_cpu(stats->rmac_ip_octets);
6450 tmp_stats[i++] = le32_to_cpu(stats->rmac_hdr_err_ip);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006451 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006452 (u64)le32_to_cpu(stats->rmac_drop_ip_oflow) << 32 |
6453 le32_to_cpu(stats->rmac_drop_ip);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006454 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006455 (u64)le32_to_cpu(stats->rmac_icmp_oflow) << 32 |
6456 le32_to_cpu(stats->rmac_icmp);
6457 tmp_stats[i++] = le64_to_cpu(stats->rmac_tcp);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006458 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006459 (u64)le32_to_cpu(stats->rmac_udp_oflow) << 32 |
6460 le32_to_cpu(stats->rmac_udp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006461 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006462 (u64)le32_to_cpu(stats->rmac_err_drp_udp_oflow) << 32 |
6463 le32_to_cpu(stats->rmac_err_drp_udp);
6464 tmp_stats[i++] = le64_to_cpu(stats->rmac_xgmii_err_sym);
6465 tmp_stats[i++] = le64_to_cpu(stats->rmac_frms_q0);
6466 tmp_stats[i++] = le64_to_cpu(stats->rmac_frms_q1);
6467 tmp_stats[i++] = le64_to_cpu(stats->rmac_frms_q2);
6468 tmp_stats[i++] = le64_to_cpu(stats->rmac_frms_q3);
6469 tmp_stats[i++] = le64_to_cpu(stats->rmac_frms_q4);
6470 tmp_stats[i++] = le64_to_cpu(stats->rmac_frms_q5);
6471 tmp_stats[i++] = le64_to_cpu(stats->rmac_frms_q6);
6472 tmp_stats[i++] = le64_to_cpu(stats->rmac_frms_q7);
6473 tmp_stats[i++] = le16_to_cpu(stats->rmac_full_q0);
6474 tmp_stats[i++] = le16_to_cpu(stats->rmac_full_q1);
6475 tmp_stats[i++] = le16_to_cpu(stats->rmac_full_q2);
6476 tmp_stats[i++] = le16_to_cpu(stats->rmac_full_q3);
6477 tmp_stats[i++] = le16_to_cpu(stats->rmac_full_q4);
6478 tmp_stats[i++] = le16_to_cpu(stats->rmac_full_q5);
6479 tmp_stats[i++] = le16_to_cpu(stats->rmac_full_q6);
6480 tmp_stats[i++] = le16_to_cpu(stats->rmac_full_q7);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006481 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006482 (u64)le32_to_cpu(stats->rmac_pause_cnt_oflow) << 32 |
6483 le32_to_cpu(stats->rmac_pause_cnt);
6484 tmp_stats[i++] = le64_to_cpu(stats->rmac_xgmii_data_err_cnt);
6485 tmp_stats[i++] = le64_to_cpu(stats->rmac_xgmii_ctrl_err_cnt);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006486 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006487 (u64)le32_to_cpu(stats->rmac_accepted_ip_oflow) << 32 |
6488 le32_to_cpu(stats->rmac_accepted_ip);
6489 tmp_stats[i++] = le32_to_cpu(stats->rmac_err_tcp);
6490 tmp_stats[i++] = le32_to_cpu(stats->rd_req_cnt);
6491 tmp_stats[i++] = le32_to_cpu(stats->new_rd_req_cnt);
6492 tmp_stats[i++] = le32_to_cpu(stats->new_rd_req_rtry_cnt);
6493 tmp_stats[i++] = le32_to_cpu(stats->rd_rtry_cnt);
6494 tmp_stats[i++] = le32_to_cpu(stats->wr_rtry_rd_ack_cnt);
6495 tmp_stats[i++] = le32_to_cpu(stats->wr_req_cnt);
6496 tmp_stats[i++] = le32_to_cpu(stats->new_wr_req_cnt);
6497 tmp_stats[i++] = le32_to_cpu(stats->new_wr_req_rtry_cnt);
6498 tmp_stats[i++] = le32_to_cpu(stats->wr_rtry_cnt);
6499 tmp_stats[i++] = le32_to_cpu(stats->wr_disc_cnt);
6500 tmp_stats[i++] = le32_to_cpu(stats->rd_rtry_wr_ack_cnt);
6501 tmp_stats[i++] = le32_to_cpu(stats->txp_wr_cnt);
6502 tmp_stats[i++] = le32_to_cpu(stats->txd_rd_cnt);
6503 tmp_stats[i++] = le32_to_cpu(stats->txd_wr_cnt);
6504 tmp_stats[i++] = le32_to_cpu(stats->rxd_rd_cnt);
6505 tmp_stats[i++] = le32_to_cpu(stats->rxd_wr_cnt);
6506 tmp_stats[i++] = le32_to_cpu(stats->txf_rd_cnt);
6507 tmp_stats[i++] = le32_to_cpu(stats->rxf_wr_cnt);
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006508
6509 /* Enhanced statistics exist only for Hercules */
Joe Perchesd44570e2009-08-24 17:29:44 +00006510 if (sp->device_type == XFRAME_II_DEVICE) {
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006511 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006512 le64_to_cpu(stats->rmac_ttl_1519_4095_frms);
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006513 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006514 le64_to_cpu(stats->rmac_ttl_4096_8191_frms);
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006515 tmp_stats[i++] =
Joe Perchesffb5df62009-08-24 17:29:47 +00006516 le64_to_cpu(stats->rmac_ttl_8192_max_frms);
6517 tmp_stats[i++] = le64_to_cpu(stats->rmac_ttl_gt_max_frms);
6518 tmp_stats[i++] = le64_to_cpu(stats->rmac_osized_alt_frms);
6519 tmp_stats[i++] = le64_to_cpu(stats->rmac_jabber_alt_frms);
6520 tmp_stats[i++] = le64_to_cpu(stats->rmac_gt_max_alt_frms);
6521 tmp_stats[i++] = le64_to_cpu(stats->rmac_vlan_frms);
6522 tmp_stats[i++] = le32_to_cpu(stats->rmac_len_discard);
6523 tmp_stats[i++] = le32_to_cpu(stats->rmac_fcs_discard);
6524 tmp_stats[i++] = le32_to_cpu(stats->rmac_pf_discard);
6525 tmp_stats[i++] = le32_to_cpu(stats->rmac_da_discard);
6526 tmp_stats[i++] = le32_to_cpu(stats->rmac_red_discard);
6527 tmp_stats[i++] = le32_to_cpu(stats->rmac_rts_discard);
6528 tmp_stats[i++] = le32_to_cpu(stats->rmac_ingm_full_discard);
6529 tmp_stats[i++] = le32_to_cpu(stats->link_fault_cnt);
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006530 }
6531
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07006532 tmp_stats[i++] = 0;
Joe Perchesffb5df62009-08-24 17:29:47 +00006533 tmp_stats[i++] = swstats->single_ecc_errs;
6534 tmp_stats[i++] = swstats->double_ecc_errs;
6535 tmp_stats[i++] = swstats->parity_err_cnt;
6536 tmp_stats[i++] = swstats->serious_err_cnt;
6537 tmp_stats[i++] = swstats->soft_reset_cnt;
6538 tmp_stats[i++] = swstats->fifo_full_cnt;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07006539 for (k = 0; k < MAX_RX_RINGS; k++)
Joe Perchesffb5df62009-08-24 17:29:47 +00006540 tmp_stats[i++] = swstats->ring_full_cnt[k];
6541 tmp_stats[i++] = xstats->alarm_transceiver_temp_high;
6542 tmp_stats[i++] = xstats->alarm_transceiver_temp_low;
6543 tmp_stats[i++] = xstats->alarm_laser_bias_current_high;
6544 tmp_stats[i++] = xstats->alarm_laser_bias_current_low;
6545 tmp_stats[i++] = xstats->alarm_laser_output_power_high;
6546 tmp_stats[i++] = xstats->alarm_laser_output_power_low;
6547 tmp_stats[i++] = xstats->warn_transceiver_temp_high;
6548 tmp_stats[i++] = xstats->warn_transceiver_temp_low;
6549 tmp_stats[i++] = xstats->warn_laser_bias_current_high;
6550 tmp_stats[i++] = xstats->warn_laser_bias_current_low;
6551 tmp_stats[i++] = xstats->warn_laser_output_power_high;
6552 tmp_stats[i++] = xstats->warn_laser_output_power_low;
6553 tmp_stats[i++] = swstats->clubbed_frms_cnt;
6554 tmp_stats[i++] = swstats->sending_both;
6555 tmp_stats[i++] = swstats->outof_sequence_pkts;
6556 tmp_stats[i++] = swstats->flush_max_pkts;
6557 if (swstats->num_aggregations) {
6558 u64 tmp = swstats->sum_avg_pkts_aggregated;
Ananda Rajubd1034f2006-04-21 19:20:22 -04006559 int count = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006560 /*
Ananda Rajubd1034f2006-04-21 19:20:22 -04006561 * Since 64-bit divide does not work on all platforms,
6562 * do repeated subtraction.
6563 */
Joe Perchesffb5df62009-08-24 17:29:47 +00006564 while (tmp >= swstats->num_aggregations) {
6565 tmp -= swstats->num_aggregations;
Ananda Rajubd1034f2006-04-21 19:20:22 -04006566 count++;
6567 }
6568 tmp_stats[i++] = count;
Joe Perchesd44570e2009-08-24 17:29:44 +00006569 } else
Ananda Rajubd1034f2006-04-21 19:20:22 -04006570 tmp_stats[i++] = 0;
Joe Perchesffb5df62009-08-24 17:29:47 +00006571 tmp_stats[i++] = swstats->mem_alloc_fail_cnt;
6572 tmp_stats[i++] = swstats->pci_map_fail_cnt;
6573 tmp_stats[i++] = swstats->watchdog_timer_cnt;
6574 tmp_stats[i++] = swstats->mem_allocated;
6575 tmp_stats[i++] = swstats->mem_freed;
6576 tmp_stats[i++] = swstats->link_up_cnt;
6577 tmp_stats[i++] = swstats->link_down_cnt;
6578 tmp_stats[i++] = swstats->link_up_time;
6579 tmp_stats[i++] = swstats->link_down_time;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006580
Joe Perchesffb5df62009-08-24 17:29:47 +00006581 tmp_stats[i++] = swstats->tx_buf_abort_cnt;
6582 tmp_stats[i++] = swstats->tx_desc_abort_cnt;
6583 tmp_stats[i++] = swstats->tx_parity_err_cnt;
6584 tmp_stats[i++] = swstats->tx_link_loss_cnt;
6585 tmp_stats[i++] = swstats->tx_list_proc_err_cnt;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006586
Joe Perchesffb5df62009-08-24 17:29:47 +00006587 tmp_stats[i++] = swstats->rx_parity_err_cnt;
6588 tmp_stats[i++] = swstats->rx_abort_cnt;
6589 tmp_stats[i++] = swstats->rx_parity_abort_cnt;
6590 tmp_stats[i++] = swstats->rx_rda_fail_cnt;
6591 tmp_stats[i++] = swstats->rx_unkn_prot_cnt;
6592 tmp_stats[i++] = swstats->rx_fcs_err_cnt;
6593 tmp_stats[i++] = swstats->rx_buf_size_err_cnt;
6594 tmp_stats[i++] = swstats->rx_rxd_corrupt_cnt;
6595 tmp_stats[i++] = swstats->rx_unkn_err_cnt;
6596 tmp_stats[i++] = swstats->tda_err_cnt;
6597 tmp_stats[i++] = swstats->pfc_err_cnt;
6598 tmp_stats[i++] = swstats->pcc_err_cnt;
6599 tmp_stats[i++] = swstats->tti_err_cnt;
6600 tmp_stats[i++] = swstats->tpa_err_cnt;
6601 tmp_stats[i++] = swstats->sm_err_cnt;
6602 tmp_stats[i++] = swstats->lso_err_cnt;
6603 tmp_stats[i++] = swstats->mac_tmac_err_cnt;
6604 tmp_stats[i++] = swstats->mac_rmac_err_cnt;
6605 tmp_stats[i++] = swstats->xgxs_txgxs_err_cnt;
6606 tmp_stats[i++] = swstats->xgxs_rxgxs_err_cnt;
6607 tmp_stats[i++] = swstats->rc_err_cnt;
6608 tmp_stats[i++] = swstats->prc_pcix_err_cnt;
6609 tmp_stats[i++] = swstats->rpa_err_cnt;
6610 tmp_stats[i++] = swstats->rda_err_cnt;
6611 tmp_stats[i++] = swstats->rti_err_cnt;
6612 tmp_stats[i++] = swstats->mc_err_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006613}
6614
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006615static int s2io_ethtool_get_regs_len(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006616{
Joe Perchesd44570e2009-08-24 17:29:44 +00006617 return XENA_REG_SPACE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006618}
6619
6620
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006621static int s2io_get_eeprom_len(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006622{
Joe Perchesd44570e2009-08-24 17:29:44 +00006623 return XENA_EEPROM_SPACE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006624}
6625
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006626static int s2io_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006627{
Wang Chen4cf16532008-11-12 23:38:14 -08006628 struct s2io_nic *sp = netdev_priv(dev);
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006629
6630 switch (sset) {
6631 case ETH_SS_TEST:
6632 return S2IO_TEST_LEN;
6633 case ETH_SS_STATS:
Joe Perchesd44570e2009-08-24 17:29:44 +00006634 switch (sp->device_type) {
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006635 case XFRAME_I_DEVICE:
6636 return XFRAME_I_STAT_LEN;
6637 case XFRAME_II_DEVICE:
6638 return XFRAME_II_STAT_LEN;
6639 default:
6640 return 0;
6641 }
6642 default:
6643 return -EOPNOTSUPP;
6644 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006645}
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006646
6647static void s2io_ethtool_get_strings(struct net_device *dev,
Joe Perchesd44570e2009-08-24 17:29:44 +00006648 u32 stringset, u8 *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006649{
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006650 int stat_size = 0;
Wang Chen4cf16532008-11-12 23:38:14 -08006651 struct s2io_nic *sp = netdev_priv(dev);
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006652
Linus Torvalds1da177e2005-04-16 15:20:36 -07006653 switch (stringset) {
6654 case ETH_SS_TEST:
6655 memcpy(data, s2io_gstrings, S2IO_STRINGS_LEN);
6656 break;
6657 case ETH_SS_STATS:
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006658 stat_size = sizeof(ethtool_xena_stats_keys);
Joe Perchesd44570e2009-08-24 17:29:44 +00006659 memcpy(data, &ethtool_xena_stats_keys, stat_size);
6660 if (sp->device_type == XFRAME_II_DEVICE) {
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006661 memcpy(data + stat_size,
Joe Perchesd44570e2009-08-24 17:29:44 +00006662 &ethtool_enhanced_stats_keys,
6663 sizeof(ethtool_enhanced_stats_keys));
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006664 stat_size += sizeof(ethtool_enhanced_stats_keys);
6665 }
6666
6667 memcpy(data + stat_size, &ethtool_driver_stats_keys,
Joe Perchesd44570e2009-08-24 17:29:44 +00006668 sizeof(ethtool_driver_stats_keys));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006669 }
6670}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006671
Michał Mirosławb437a8c2011-04-18 13:31:20 +00006672static int s2io_set_features(struct net_device *dev, u32 features)
Jon Mason958de192010-06-24 18:45:10 +00006673{
6674 struct s2io_nic *sp = netdev_priv(dev);
Michał Mirosławb437a8c2011-04-18 13:31:20 +00006675 u32 changed = (features ^ dev->features) & NETIF_F_LRO;
Jon Mason958de192010-06-24 18:45:10 +00006676
6677 if (changed && netif_running(dev)) {
Michał Mirosławb437a8c2011-04-18 13:31:20 +00006678 int rc;
6679
Jon Mason958de192010-06-24 18:45:10 +00006680 s2io_stop_all_tx_queue(sp);
6681 s2io_card_down(sp);
Michał Mirosławb437a8c2011-04-18 13:31:20 +00006682 dev->features = features;
Jon Mason958de192010-06-24 18:45:10 +00006683 rc = s2io_card_up(sp);
6684 if (rc)
6685 s2io_reset(sp);
6686 else
6687 s2io_start_all_tx_queue(sp);
Michał Mirosławb437a8c2011-04-18 13:31:20 +00006688
6689 return rc ? rc : 1;
Jon Mason958de192010-06-24 18:45:10 +00006690 }
6691
Michał Mirosławb437a8c2011-04-18 13:31:20 +00006692 return 0;
Jon Mason958de192010-06-24 18:45:10 +00006693}
6694
Jeff Garzik7282d492006-09-13 14:30:00 -04006695static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006696 .get_settings = s2io_ethtool_gset,
6697 .set_settings = s2io_ethtool_sset,
6698 .get_drvinfo = s2io_ethtool_gdrvinfo,
6699 .get_regs_len = s2io_ethtool_get_regs_len,
6700 .get_regs = s2io_ethtool_gregs,
6701 .get_link = ethtool_op_get_link,
6702 .get_eeprom_len = s2io_get_eeprom_len,
6703 .get_eeprom = s2io_ethtool_geeprom,
6704 .set_eeprom = s2io_ethtool_seeprom,
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04006705 .get_ringparam = s2io_ethtool_gringparam,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006706 .get_pauseparam = s2io_ethtool_getpause_data,
6707 .set_pauseparam = s2io_ethtool_setpause_data,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006708 .self_test = s2io_ethtool_test,
6709 .get_strings = s2io_ethtool_get_strings,
stephen hemminger034e3452011-04-04 15:09:25 +00006710 .set_phys_id = s2io_ethtool_set_led,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006711 .get_ethtool_stats = s2io_get_ethtool_stats,
6712 .get_sset_count = s2io_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006713};
6714
6715/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006716 * s2io_ioctl - Entry point for the Ioctl
Linus Torvalds1da177e2005-04-16 15:20:36 -07006717 * @dev : Device pointer.
6718 * @ifr : An IOCTL specefic structure, that can contain a pointer to
6719 * a proprietary structure used to pass information to the driver.
6720 * @cmd : This is used to distinguish between the different commands that
6721 * can be passed to the IOCTL functions.
6722 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006723 * Currently there are no special functionality supported in IOCTL, hence
6724 * function always return EOPNOTSUPPORTED
Linus Torvalds1da177e2005-04-16 15:20:36 -07006725 */
6726
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006727static int s2io_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006728{
6729 return -EOPNOTSUPP;
6730}
6731
6732/**
6733 * s2io_change_mtu - entry point to change MTU size for the device.
6734 * @dev : device pointer.
6735 * @new_mtu : the new MTU size for the device.
6736 * Description: A driver entry point to change MTU size for the device.
6737 * Before changing the MTU the device must be stopped.
6738 * Return value:
6739 * 0 on success and an appropriate (-)ve integer as defined in errno.h
6740 * file on failure.
6741 */
6742
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006743static int s2io_change_mtu(struct net_device *dev, int new_mtu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006744{
Wang Chen4cf16532008-11-12 23:38:14 -08006745 struct s2io_nic *sp = netdev_priv(dev);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006746 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006747
6748 if ((new_mtu < MIN_MTU) || (new_mtu > S2IO_JUMBO_SIZE)) {
Joe Perchesd44570e2009-08-24 17:29:44 +00006749 DBG_PRINT(ERR_DBG, "%s: MTU size is invalid.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006750 return -EPERM;
6751 }
6752
Linus Torvalds1da177e2005-04-16 15:20:36 -07006753 dev->mtu = new_mtu;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006754 if (netif_running(dev)) {
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05006755 s2io_stop_all_tx_queue(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006756 s2io_card_down(sp);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006757 ret = s2io_card_up(sp);
6758 if (ret) {
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006759 DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07006760 __func__);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006761 return ret;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006762 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05006763 s2io_wake_all_tx_queue(sp);
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006764 } else { /* Device is down */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006765 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006766 u64 val64 = new_mtu;
6767
6768 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
6769 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006770
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006771 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006772}
6773
6774/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07006775 * s2io_set_link - Set the LInk status
6776 * @data: long pointer to device private structue
6777 * Description: Sets the link status for the adapter
6778 */
6779
David Howellsc4028952006-11-22 14:57:56 +00006780static void s2io_set_link(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006781{
Joe Perchesd44570e2009-08-24 17:29:44 +00006782 struct s2io_nic *nic = container_of(work, struct s2io_nic,
6783 set_link_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006784 struct net_device *dev = nic->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006785 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006786 register u64 val64;
6787 u16 subid;
6788
Francois Romieu22747d62007-02-15 23:37:50 +01006789 rtnl_lock();
6790
6791 if (!netif_running(dev))
6792 goto out_unlock;
6793
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006794 if (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(nic->state))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006795 /* The card is being reset, no point doing anything */
Francois Romieu22747d62007-02-15 23:37:50 +01006796 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006797 }
6798
6799 subid = nic->pdev->subsystem_device;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07006800 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
6801 /*
6802 * Allow a small delay for the NICs self initiated
6803 * cleanup to complete.
6804 */
6805 msleep(100);
6806 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006807
6808 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006809 if (LINK_IS_UP(val64)) {
6810 if (!(readq(&bar0->adapter_control) & ADAPTER_CNTL_EN)) {
6811 if (verify_xena_quiescence(nic)) {
6812 val64 = readq(&bar0->adapter_control);
6813 val64 |= ADAPTER_CNTL_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006814 writeq(val64, &bar0->adapter_control);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006815 if (CARDS_WITH_FAULTY_LINK_INDICATORS(
Joe Perchesd44570e2009-08-24 17:29:44 +00006816 nic->device_type, subid)) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006817 val64 = readq(&bar0->gpio_control);
6818 val64 |= GPIO_CTRL_GPIO_0;
6819 writeq(val64, &bar0->gpio_control);
6820 val64 = readq(&bar0->gpio_control);
6821 } else {
6822 val64 |= ADAPTER_LED_ON;
6823 writeq(val64, &bar0->adapter_control);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07006824 }
Tobias Klauserf957bcf2009-06-04 23:07:59 +00006825 nic->device_enabled_once = true;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006826 } else {
Joe Perches9e39f7c2009-08-25 08:52:00 +00006827 DBG_PRINT(ERR_DBG,
6828 "%s: Error: device is not Quiescent\n",
6829 dev->name);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05006830 s2io_stop_all_tx_queue(nic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006831 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006832 }
Sivakumar Subramani92c48792007-08-06 05:38:19 -04006833 val64 = readq(&bar0->adapter_control);
6834 val64 |= ADAPTER_LED_ON;
6835 writeq(val64, &bar0->adapter_control);
6836 s2io_link(nic, LINK_UP);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006837 } else {
6838 if (CARDS_WITH_FAULTY_LINK_INDICATORS(nic->device_type,
6839 subid)) {
6840 val64 = readq(&bar0->gpio_control);
6841 val64 &= ~GPIO_CTRL_GPIO_0;
6842 writeq(val64, &bar0->gpio_control);
6843 val64 = readq(&bar0->gpio_control);
6844 }
Sivakumar Subramani92c48792007-08-06 05:38:19 -04006845 /* turn off LED */
6846 val64 = readq(&bar0->adapter_control);
Joe Perchesd44570e2009-08-24 17:29:44 +00006847 val64 = val64 & (~ADAPTER_LED_ON);
Sivakumar Subramani92c48792007-08-06 05:38:19 -04006848 writeq(val64, &bar0->adapter_control);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006849 s2io_link(nic, LINK_DOWN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006850 }
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006851 clear_bit(__S2IO_STATE_LINK_TASK, &(nic->state));
Francois Romieu22747d62007-02-15 23:37:50 +01006852
6853out_unlock:
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05006854 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006855}
6856
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006857static int set_rxd_buffer_pointer(struct s2io_nic *sp, struct RxD_t *rxdp,
Joe Perchesd44570e2009-08-24 17:29:44 +00006858 struct buffAdd *ba,
6859 struct sk_buff **skb, u64 *temp0, u64 *temp1,
6860 u64 *temp2, int size)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006861{
6862 struct net_device *dev = sp->dev;
Veena Parat491abf22007-07-23 02:37:14 -04006863 struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006864
6865 if ((sp->rxd_mode == RXD_MODE_1) && (rxdp->Host_Control == 0)) {
Veena Parat6d517a22007-07-23 02:20:51 -04006866 struct RxD1 *rxdp1 = (struct RxD1 *)rxdp;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006867 /* allocate skb */
6868 if (*skb) {
6869 DBG_PRINT(INFO_DBG, "SKB is not NULL\n");
6870 /*
6871 * As Rx frame are not going to be processed,
6872 * using same mapped address for the Rxd
6873 * buffer pointer
6874 */
Veena Parat6d517a22007-07-23 02:20:51 -04006875 rxdp1->Buffer0_ptr = *temp0;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006876 } else {
6877 *skb = dev_alloc_skb(size);
6878 if (!(*skb)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00006879 DBG_PRINT(INFO_DBG,
6880 "%s: Out of memory to allocate %s\n",
6881 dev->name, "1 buf mode SKBs");
Joe Perchesffb5df62009-08-24 17:29:47 +00006882 stats->mem_alloc_fail_cnt++;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006883 return -ENOMEM ;
6884 }
Joe Perchesffb5df62009-08-24 17:29:47 +00006885 stats->mem_allocated += (*skb)->truesize;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006886 /* storing the mapped addr in a temp variable
6887 * such it will be used for next rxd whose
6888 * Host Control is NULL
6889 */
Veena Parat6d517a22007-07-23 02:20:51 -04006890 rxdp1->Buffer0_ptr = *temp0 =
Joe Perchesd44570e2009-08-24 17:29:44 +00006891 pci_map_single(sp->pdev, (*skb)->data,
6892 size - NET_IP_ALIGN,
6893 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006894 if (pci_dma_mapping_error(sp->pdev, rxdp1->Buffer0_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04006895 goto memalloc_failed;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006896 rxdp->Host_Control = (unsigned long) (*skb);
6897 }
6898 } else if ((sp->rxd_mode == RXD_MODE_3B) && (rxdp->Host_Control == 0)) {
Veena Parat6d517a22007-07-23 02:20:51 -04006899 struct RxD3 *rxdp3 = (struct RxD3 *)rxdp;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006900 /* Two buffer Mode */
6901 if (*skb) {
Veena Parat6d517a22007-07-23 02:20:51 -04006902 rxdp3->Buffer2_ptr = *temp2;
6903 rxdp3->Buffer0_ptr = *temp0;
6904 rxdp3->Buffer1_ptr = *temp1;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006905 } else {
6906 *skb = dev_alloc_skb(size);
David Rientjes2ceaac72006-10-30 14:19:25 -08006907 if (!(*skb)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00006908 DBG_PRINT(INFO_DBG,
6909 "%s: Out of memory to allocate %s\n",
6910 dev->name,
6911 "2 buf mode SKBs");
Joe Perchesffb5df62009-08-24 17:29:47 +00006912 stats->mem_alloc_fail_cnt++;
David Rientjes2ceaac72006-10-30 14:19:25 -08006913 return -ENOMEM;
6914 }
Joe Perchesffb5df62009-08-24 17:29:47 +00006915 stats->mem_allocated += (*skb)->truesize;
Veena Parat6d517a22007-07-23 02:20:51 -04006916 rxdp3->Buffer2_ptr = *temp2 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006917 pci_map_single(sp->pdev, (*skb)->data,
6918 dev->mtu + 4,
6919 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006920 if (pci_dma_mapping_error(sp->pdev, rxdp3->Buffer2_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04006921 goto memalloc_failed;
Veena Parat6d517a22007-07-23 02:20:51 -04006922 rxdp3->Buffer0_ptr = *temp0 =
Joe Perchesd44570e2009-08-24 17:29:44 +00006923 pci_map_single(sp->pdev, ba->ba_0, BUF0_LEN,
6924 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006925 if (pci_dma_mapping_error(sp->pdev,
Joe Perchesd44570e2009-08-24 17:29:44 +00006926 rxdp3->Buffer0_ptr)) {
6927 pci_unmap_single(sp->pdev,
6928 (dma_addr_t)rxdp3->Buffer2_ptr,
6929 dev->mtu + 4,
6930 PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04006931 goto memalloc_failed;
6932 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006933 rxdp->Host_Control = (unsigned long) (*skb);
6934
6935 /* Buffer-1 will be dummy buffer not used */
Veena Parat6d517a22007-07-23 02:20:51 -04006936 rxdp3->Buffer1_ptr = *temp1 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006937 pci_map_single(sp->pdev, ba->ba_1, BUF1_LEN,
Joe Perchesd44570e2009-08-24 17:29:44 +00006938 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006939 if (pci_dma_mapping_error(sp->pdev,
Joe Perchesd44570e2009-08-24 17:29:44 +00006940 rxdp3->Buffer1_ptr)) {
6941 pci_unmap_single(sp->pdev,
6942 (dma_addr_t)rxdp3->Buffer0_ptr,
6943 BUF0_LEN, PCI_DMA_FROMDEVICE);
6944 pci_unmap_single(sp->pdev,
6945 (dma_addr_t)rxdp3->Buffer2_ptr,
6946 dev->mtu + 4,
6947 PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04006948 goto memalloc_failed;
6949 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006950 }
6951 }
6952 return 0;
Joe Perchesd44570e2009-08-24 17:29:44 +00006953
6954memalloc_failed:
6955 stats->pci_map_fail_cnt++;
6956 stats->mem_freed += (*skb)->truesize;
6957 dev_kfree_skb(*skb);
6958 return -ENOMEM;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006959}
Veena Parat491abf22007-07-23 02:37:14 -04006960
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006961static void set_rxd_buffer_size(struct s2io_nic *sp, struct RxD_t *rxdp,
6962 int size)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006963{
6964 struct net_device *dev = sp->dev;
6965 if (sp->rxd_mode == RXD_MODE_1) {
Joe Perchesd44570e2009-08-24 17:29:44 +00006966 rxdp->Control_2 = SET_BUFFER0_SIZE_1(size - NET_IP_ALIGN);
Ananda Raju5d3213c2006-04-21 19:23:26 -04006967 } else if (sp->rxd_mode == RXD_MODE_3B) {
6968 rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
6969 rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
Joe Perchesd44570e2009-08-24 17:29:44 +00006970 rxdp->Control_2 |= SET_BUFFER2_SIZE_3(dev->mtu + 4);
Ananda Raju5d3213c2006-04-21 19:23:26 -04006971 }
6972}
6973
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006974static int rxd_owner_bit_reset(struct s2io_nic *sp)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006975{
6976 int i, j, k, blk_cnt = 0, size;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006977 struct config_param *config = &sp->config;
Joe Perchesffb5df62009-08-24 17:29:47 +00006978 struct mac_info *mac_control = &sp->mac_control;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006979 struct net_device *dev = sp->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006980 struct RxD_t *rxdp = NULL;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006981 struct sk_buff *skb = NULL;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006982 struct buffAdd *ba = NULL;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006983 u64 temp0_64 = 0, temp1_64 = 0, temp2_64 = 0;
6984
6985 /* Calculate the size based on ring mode */
6986 size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
6987 HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
6988 if (sp->rxd_mode == RXD_MODE_1)
6989 size += NET_IP_ALIGN;
6990 else if (sp->rxd_mode == RXD_MODE_3B)
6991 size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006992
6993 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00006994 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
6995 struct ring_info *ring = &mac_control->rings[i];
6996
Joe Perchesd44570e2009-08-24 17:29:44 +00006997 blk_cnt = rx_cfg->num_rxd / (rxd_count[sp->rxd_mode] + 1);
Ananda Raju5d3213c2006-04-21 19:23:26 -04006998
6999 for (j = 0; j < blk_cnt; j++) {
7000 for (k = 0; k < rxd_count[sp->rxd_mode]; k++) {
Joe Perchesd44570e2009-08-24 17:29:44 +00007001 rxdp = ring->rx_blocks[j].rxds[k].virt_addr;
7002 if (sp->rxd_mode == RXD_MODE_3B)
Joe Perches13d866a2009-08-24 17:29:41 +00007003 ba = &ring->ba[j][k];
Joe Perchesd44570e2009-08-24 17:29:44 +00007004 if (set_rxd_buffer_pointer(sp, rxdp, ba, &skb,
7005 (u64 *)&temp0_64,
7006 (u64 *)&temp1_64,
7007 (u64 *)&temp2_64,
7008 size) == -ENOMEM) {
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05007009 return 0;
7010 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04007011
7012 set_rxd_buffer_size(sp, rxdp, size);
7013 wmb();
7014 /* flip the Ownership bit to Hardware */
7015 rxdp->Control_1 |= RXD_OWN_XENA;
7016 }
7017 }
7018 }
7019 return 0;
7020
7021}
7022
Joe Perchesd44570e2009-08-24 17:29:44 +00007023static int s2io_add_isr(struct s2io_nic *sp)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007024{
7025 int ret = 0;
7026 struct net_device *dev = sp->dev;
7027 int err = 0;
7028
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007029 if (sp->config.intr_type == MSI_X)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007030 ret = s2io_enable_msi_x(sp);
7031 if (ret) {
7032 DBG_PRINT(ERR_DBG, "%s: Defaulting to INTA\n", dev->name);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007033 sp->config.intr_type = INTA;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007034 }
7035
Joe Perchesd44570e2009-08-24 17:29:44 +00007036 /*
7037 * Store the values of the MSIX table in
7038 * the struct s2io_nic structure
7039 */
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007040 store_xmsi_data(sp);
7041
7042 /* After proper initialization of H/W, register ISR */
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007043 if (sp->config.intr_type == MSI_X) {
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007044 int i, msix_rx_cnt = 0;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007045
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007046 for (i = 0; i < sp->num_entries; i++) {
7047 if (sp->s2io_entries[i].in_use == MSIX_FLG) {
7048 if (sp->s2io_entries[i].type ==
Joe Perchesd44570e2009-08-24 17:29:44 +00007049 MSIX_RING_TYPE) {
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007050 sprintf(sp->desc[i], "%s:MSI-X-%d-RX",
7051 dev->name, i);
7052 err = request_irq(sp->entries[i].vector,
Joe Perchesd44570e2009-08-24 17:29:44 +00007053 s2io_msix_ring_handle,
7054 0,
7055 sp->desc[i],
7056 sp->s2io_entries[i].arg);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007057 } else if (sp->s2io_entries[i].type ==
Joe Perchesd44570e2009-08-24 17:29:44 +00007058 MSIX_ALARM_TYPE) {
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007059 sprintf(sp->desc[i], "%s:MSI-X-%d-TX",
Joe Perchesd44570e2009-08-24 17:29:44 +00007060 dev->name, i);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007061 err = request_irq(sp->entries[i].vector,
Joe Perchesd44570e2009-08-24 17:29:44 +00007062 s2io_msix_fifo_handle,
7063 0,
7064 sp->desc[i],
7065 sp->s2io_entries[i].arg);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007066
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007067 }
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007068 /* if either data or addr is zero print it. */
7069 if (!(sp->msix_info[i].addr &&
Joe Perchesd44570e2009-08-24 17:29:44 +00007070 sp->msix_info[i].data)) {
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007071 DBG_PRINT(ERR_DBG,
Joe Perchesd44570e2009-08-24 17:29:44 +00007072 "%s @Addr:0x%llx Data:0x%llx\n",
7073 sp->desc[i],
7074 (unsigned long long)
7075 sp->msix_info[i].addr,
7076 (unsigned long long)
7077 ntohl(sp->msix_info[i].data));
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007078 } else
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007079 msix_rx_cnt++;
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007080 if (err) {
7081 remove_msix_isr(sp);
7082
7083 DBG_PRINT(ERR_DBG,
Joe Perchesd44570e2009-08-24 17:29:44 +00007084 "%s:MSI-X-%d registration "
7085 "failed\n", dev->name, i);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007086
7087 DBG_PRINT(ERR_DBG,
Joe Perchesd44570e2009-08-24 17:29:44 +00007088 "%s: Defaulting to INTA\n",
7089 dev->name);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007090 sp->config.intr_type = INTA;
7091 break;
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007092 }
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007093 sp->s2io_entries[i].in_use =
7094 MSIX_REGISTERED_SUCCESS;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007095 }
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007096 }
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007097 if (!err) {
Joe Perches6cef2b8e2009-08-24 17:29:45 +00007098 pr_info("MSI-X-RX %d entries enabled\n", --msix_rx_cnt);
Joe Perches9e39f7c2009-08-25 08:52:00 +00007099 DBG_PRINT(INFO_DBG,
7100 "MSI-X-TX entries enabled through alarm vector\n");
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007101 }
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007102 }
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007103 if (sp->config.intr_type == INTA) {
Joe Perchesd44570e2009-08-24 17:29:44 +00007104 err = request_irq((int)sp->pdev->irq, s2io_isr, IRQF_SHARED,
7105 sp->name, dev);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007106 if (err) {
7107 DBG_PRINT(ERR_DBG, "%s: ISR registration failed\n",
7108 dev->name);
7109 return -1;
7110 }
7111 }
7112 return 0;
7113}
Joe Perchesd44570e2009-08-24 17:29:44 +00007114
7115static void s2io_rem_isr(struct s2io_nic *sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007116{
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007117 if (sp->config.intr_type == MSI_X)
7118 remove_msix_isr(sp);
7119 else
7120 remove_inta_isr(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007121}
7122
Joe Perchesd44570e2009-08-24 17:29:44 +00007123static void do_s2io_card_down(struct s2io_nic *sp, int do_io)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007124{
7125 int cnt = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007126 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007127 register u64 val64 = 0;
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007128 struct config_param *config;
7129 config = &sp->config;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007130
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05007131 if (!is_s2io_card_up(sp))
7132 return;
7133
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007134 del_timer_sync(&sp->alarm_timer);
7135 /* If s2io_set_link task is executing, wait till it completes. */
Joe Perchesd44570e2009-08-24 17:29:44 +00007136 while (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(sp->state)))
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007137 msleep(50);
Sivakumar Subramani92b84432007-09-06 06:51:14 -04007138 clear_bit(__S2IO_STATE_CARD_UP, &sp->state);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007139
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007140 /* Disable napi */
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007141 if (sp->config.napi) {
7142 int off = 0;
7143 if (config->intr_type == MSI_X) {
7144 for (; off < sp->config.rx_ring_num; off++)
7145 napi_disable(&sp->mac_control.rings[off].napi);
Joe Perchesd44570e2009-08-24 17:29:44 +00007146 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007147 else
7148 napi_disable(&sp->napi);
7149 }
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007150
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007151 /* disable Tx and Rx traffic on the NIC */
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007152 if (do_io)
7153 stop_nic(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007154
7155 s2io_rem_isr(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007156
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04007157 /* stop the tx queue, indicate link down */
7158 s2io_link(sp, LINK_DOWN);
7159
Linus Torvalds1da177e2005-04-16 15:20:36 -07007160 /* Check if the device is Quiescent and then Reset the NIC */
Joe Perchesd44570e2009-08-24 17:29:44 +00007161 while (do_io) {
Ananda Raju5d3213c2006-04-21 19:23:26 -04007162 /* As per the HW requirement we need to replenish the
7163 * receive buffer to avoid the ring bump. Since there is
7164 * no intention of processing the Rx frame at this pointwe are
7165 * just settting the ownership bit of rxd in Each Rx
7166 * ring to HW and set the appropriate buffer size
7167 * based on the ring mode
7168 */
7169 rxd_owner_bit_reset(sp);
7170
Linus Torvalds1da177e2005-04-16 15:20:36 -07007171 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007172 if (verify_xena_quiescence(sp)) {
Joe Perchesd44570e2009-08-24 17:29:44 +00007173 if (verify_pcc_quiescent(sp, sp->device_enabled_once))
7174 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007175 }
7176
7177 msleep(50);
7178 cnt++;
7179 if (cnt == 10) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00007180 DBG_PRINT(ERR_DBG, "Device not Quiescent - "
7181 "adapter status reads 0x%llx\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00007182 (unsigned long long)val64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007183 break;
7184 }
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007185 }
7186 if (do_io)
7187 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007188
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007189 /* Free all Tx buffers */
7190 free_tx_buffers(sp);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007191
7192 /* Free all Rx buffers */
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007193 free_rx_buffers(sp);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007194
Sivakumar Subramani92b84432007-09-06 06:51:14 -04007195 clear_bit(__S2IO_STATE_LINK_TASK, &(sp->state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007196}
7197
Joe Perchesd44570e2009-08-24 17:29:44 +00007198static void s2io_card_down(struct s2io_nic *sp)
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007199{
7200 do_s2io_card_down(sp, 1);
7201}
7202
Joe Perchesd44570e2009-08-24 17:29:44 +00007203static int s2io_card_up(struct s2io_nic *sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007204{
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04007205 int i, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007206 struct config_param *config;
Joe Perchesffb5df62009-08-24 17:29:47 +00007207 struct mac_info *mac_control;
Joe Perchesd44570e2009-08-24 17:29:44 +00007208 struct net_device *dev = (struct net_device *)sp->dev;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007209 u16 interruptible;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007210
7211 /* Initialize the H/W I/O registers */
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05007212 ret = init_nic(sp);
7213 if (ret != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007214 DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
7215 dev->name);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05007216 if (ret != -EIO)
7217 s2io_reset(sp);
7218 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007219 }
7220
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007221 /*
7222 * Initializing the Rx buffers. For now we are considering only 1
Linus Torvalds1da177e2005-04-16 15:20:36 -07007223 * Rx ring and initializing buffers into 30 Rx blocks
7224 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007225 config = &sp->config;
Joe Perchesffb5df62009-08-24 17:29:47 +00007226 mac_control = &sp->mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007227
7228 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007229 struct ring_info *ring = &mac_control->rings[i];
7230
7231 ring->mtu = dev->mtu;
Amerigo Wangf0c54ac2010-08-25 00:23:39 +00007232 ring->lro = !!(dev->features & NETIF_F_LRO);
Joe Perches13d866a2009-08-24 17:29:41 +00007233 ret = fill_rx_buffers(sp, ring, 1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007234 if (ret) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007235 DBG_PRINT(ERR_DBG, "%s: Out of memory in Open\n",
7236 dev->name);
7237 s2io_reset(sp);
7238 free_rx_buffers(sp);
7239 return -ENOMEM;
7240 }
7241 DBG_PRINT(INFO_DBG, "Buf in ring:%d is %d:\n", i,
Joe Perches13d866a2009-08-24 17:29:41 +00007242 ring->rx_bufs_left);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007243 }
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007244
7245 /* Initialise napi */
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007246 if (config->napi) {
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007247 if (config->intr_type == MSI_X) {
7248 for (i = 0; i < sp->config.rx_ring_num; i++)
7249 napi_enable(&sp->mac_control.rings[i].napi);
7250 } else {
7251 napi_enable(&sp->napi);
7252 }
7253 }
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007254
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007255 /* Maintain the state prior to the open */
7256 if (sp->promisc_flg)
7257 sp->promisc_flg = 0;
7258 if (sp->m_cast_flg) {
7259 sp->m_cast_flg = 0;
Joe Perchesd44570e2009-08-24 17:29:44 +00007260 sp->all_multi_pos = 0;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007261 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007262
7263 /* Setting its receive mode */
7264 s2io_set_multicast(dev);
7265
Amerigo Wangf0c54ac2010-08-25 00:23:39 +00007266 if (dev->features & NETIF_F_LRO) {
Ananda Rajub41477f2006-07-24 19:52:49 -04007267 /* Initialize max aggregatable pkts per session based on MTU */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007268 sp->lro_max_aggr_per_sess = ((1<<16) - 1) / dev->mtu;
Joe Perchesd44570e2009-08-24 17:29:44 +00007269 /* Check if we can use (if specified) user provided value */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007270 if (lro_max_pkts < sp->lro_max_aggr_per_sess)
7271 sp->lro_max_aggr_per_sess = lro_max_pkts;
7272 }
7273
Linus Torvalds1da177e2005-04-16 15:20:36 -07007274 /* Enable Rx Traffic and interrupts on the NIC */
7275 if (start_nic(sp)) {
7276 DBG_PRINT(ERR_DBG, "%s: Starting NIC failed\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007277 s2io_reset(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007278 free_rx_buffers(sp);
7279 return -ENODEV;
7280 }
7281
7282 /* Add interrupt service routine */
7283 if (s2io_add_isr(sp) != 0) {
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007284 if (sp->config.intr_type == MSI_X)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007285 s2io_rem_isr(sp);
7286 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007287 free_rx_buffers(sp);
7288 return -ENODEV;
7289 }
7290
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07007291 S2IO_TIMER_CONF(sp->alarm_timer, s2io_alarm_handle, sp, (HZ/2));
7292
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04007293 set_bit(__S2IO_STATE_CARD_UP, &sp->state);
7294
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007295 /* Enable select interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04007296 en_dis_err_alarms(sp, ENA_ALL_INTRS, ENABLE_INTRS);
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04007297 if (sp->config.intr_type != INTA) {
7298 interruptible = TX_TRAFFIC_INTR | TX_PIC_INTR;
7299 en_dis_able_nic_intrs(sp, interruptible, ENABLE_INTRS);
7300 } else {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007301 interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04007302 interruptible |= TX_PIC_INTR;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007303 en_dis_able_nic_intrs(sp, interruptible, ENABLE_INTRS);
7304 }
7305
Linus Torvalds1da177e2005-04-16 15:20:36 -07007306 return 0;
7307}
7308
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007309/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07007310 * s2io_restart_nic - Resets the NIC.
7311 * @data : long pointer to the device private structure
7312 * Description:
7313 * This function is scheduled to be run by the s2io_tx_watchdog
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007314 * function after 0.5 secs to reset the NIC. The idea is to reduce
Linus Torvalds1da177e2005-04-16 15:20:36 -07007315 * the run time of the watch dog routine which is run holding a
7316 * spin lock.
7317 */
7318
David Howellsc4028952006-11-22 14:57:56 +00007319static void s2io_restart_nic(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007320{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007321 struct s2io_nic *sp = container_of(work, struct s2io_nic, rst_timer_task);
David Howellsc4028952006-11-22 14:57:56 +00007322 struct net_device *dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007323
Francois Romieu22747d62007-02-15 23:37:50 +01007324 rtnl_lock();
7325
7326 if (!netif_running(dev))
7327 goto out_unlock;
7328
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007329 s2io_card_down(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007330 if (s2io_card_up(sp)) {
Joe Perchesd44570e2009-08-24 17:29:44 +00007331 DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007332 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007333 s2io_wake_all_tx_queue(sp);
Joe Perchesd44570e2009-08-24 17:29:44 +00007334 DBG_PRINT(ERR_DBG, "%s: was reset by Tx watchdog timer\n", dev->name);
Francois Romieu22747d62007-02-15 23:37:50 +01007335out_unlock:
7336 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007337}
7338
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007339/**
7340 * s2io_tx_watchdog - Watchdog for transmit side.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007341 * @dev : Pointer to net device structure
7342 * Description:
7343 * This function is triggered if the Tx Queue is stopped
7344 * for a pre-defined amount of time when the Interface is still up.
7345 * If the Interface is jammed in such a situation, the hardware is
7346 * reset (by s2io_close) and restarted again (by s2io_open) to
7347 * overcome any problem that might have been caused in the hardware.
7348 * Return value:
7349 * void
7350 */
7351
7352static void s2io_tx_watchdog(struct net_device *dev)
7353{
Wang Chen4cf16532008-11-12 23:38:14 -08007354 struct s2io_nic *sp = netdev_priv(dev);
Joe Perchesffb5df62009-08-24 17:29:47 +00007355 struct swStat *swstats = &sp->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007356
7357 if (netif_carrier_ok(dev)) {
Joe Perchesffb5df62009-08-24 17:29:47 +00007358 swstats->watchdog_timer_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007359 schedule_work(&sp->rst_timer_task);
Joe Perchesffb5df62009-08-24 17:29:47 +00007360 swstats->soft_reset_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007361 }
7362}
7363
7364/**
7365 * rx_osm_handler - To perform some OS related operations on SKB.
7366 * @sp: private member of the device structure,pointer to s2io_nic structure.
7367 * @skb : the socket buffer pointer.
7368 * @len : length of the packet
7369 * @cksum : FCS checksum of the frame.
7370 * @ring_no : the ring from which this RxD was extracted.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007371 * Description:
Ananda Rajub41477f2006-07-24 19:52:49 -04007372 * This function is called by the Rx interrupt serivce routine to perform
Linus Torvalds1da177e2005-04-16 15:20:36 -07007373 * some OS related operations on the SKB before passing it to the upper
7374 * layers. It mainly checks if the checksum is OK, if so adds it to the
7375 * SKBs cksum variable, increments the Rx packet count and passes the SKB
7376 * to the upper layer. If the checksum is wrong, it increments the Rx
7377 * packet error count, frees the SKB and returns error.
7378 * Return value:
7379 * SUCCESS on success and -1 on failure.
7380 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007381static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007382{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007383 struct s2io_nic *sp = ring_data->nic;
Joe Perchesd44570e2009-08-24 17:29:44 +00007384 struct net_device *dev = (struct net_device *)ring_data->dev;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007385 struct sk_buff *skb = (struct sk_buff *)
Joe Perchesd44570e2009-08-24 17:29:44 +00007386 ((unsigned long)rxdp->Host_Control);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007387 int ring_no = ring_data->ring_no;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007388 u16 l3_csum, l4_csum;
Ananda Raju863c11a2006-04-21 19:03:13 -04007389 unsigned long long err = rxdp->Control_1 & RXD_T_CODE;
Ingo Molnar2e6a6842008-11-25 16:47:35 -08007390 struct lro *uninitialized_var(lro);
Olaf Heringf9046eb2007-06-19 22:41:10 +02007391 u8 err_mask;
Joe Perchesffb5df62009-08-24 17:29:47 +00007392 struct swStat *swstats = &sp->mac_control.stats_info->sw_stat;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007393
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007394 skb->dev = dev;
Ananda Rajuc92ca042006-04-21 19:18:03 -04007395
Ananda Raju863c11a2006-04-21 19:03:13 -04007396 if (err) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04007397 /* Check for parity error */
Joe Perchesd44570e2009-08-24 17:29:44 +00007398 if (err & 0x1)
Joe Perchesffb5df62009-08-24 17:29:47 +00007399 swstats->parity_err_cnt++;
Joe Perchesd44570e2009-08-24 17:29:44 +00007400
Olaf Heringf9046eb2007-06-19 22:41:10 +02007401 err_mask = err >> 48;
Joe Perchesd44570e2009-08-24 17:29:44 +00007402 switch (err_mask) {
7403 case 1:
Joe Perchesffb5df62009-08-24 17:29:47 +00007404 swstats->rx_parity_err_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007405 break;
Ananda Rajubd1034f2006-04-21 19:20:22 -04007406
Joe Perchesd44570e2009-08-24 17:29:44 +00007407 case 2:
Joe Perchesffb5df62009-08-24 17:29:47 +00007408 swstats->rx_abort_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007409 break;
7410
Joe Perchesd44570e2009-08-24 17:29:44 +00007411 case 3:
Joe Perchesffb5df62009-08-24 17:29:47 +00007412 swstats->rx_parity_abort_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007413 break;
7414
Joe Perchesd44570e2009-08-24 17:29:44 +00007415 case 4:
Joe Perchesffb5df62009-08-24 17:29:47 +00007416 swstats->rx_rda_fail_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007417 break;
7418
Joe Perchesd44570e2009-08-24 17:29:44 +00007419 case 5:
Joe Perchesffb5df62009-08-24 17:29:47 +00007420 swstats->rx_unkn_prot_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007421 break;
7422
Joe Perchesd44570e2009-08-24 17:29:44 +00007423 case 6:
Joe Perchesffb5df62009-08-24 17:29:47 +00007424 swstats->rx_fcs_err_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007425 break;
7426
Joe Perchesd44570e2009-08-24 17:29:44 +00007427 case 7:
Joe Perchesffb5df62009-08-24 17:29:47 +00007428 swstats->rx_buf_size_err_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007429 break;
7430
Joe Perchesd44570e2009-08-24 17:29:44 +00007431 case 8:
Joe Perchesffb5df62009-08-24 17:29:47 +00007432 swstats->rx_rxd_corrupt_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007433 break;
7434
Joe Perchesd44570e2009-08-24 17:29:44 +00007435 case 15:
Joe Perchesffb5df62009-08-24 17:29:47 +00007436 swstats->rx_unkn_err_cnt++;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007437 break;
7438 }
Ananda Raju863c11a2006-04-21 19:03:13 -04007439 /*
Joe Perchesd44570e2009-08-24 17:29:44 +00007440 * Drop the packet if bad transfer code. Exception being
7441 * 0x5, which could be due to unsupported IPv6 extension header.
7442 * In this case, we let stack handle the packet.
7443 * Note that in this case, since checksum will be incorrect,
7444 * stack will validate the same.
7445 */
Olaf Heringf9046eb2007-06-19 22:41:10 +02007446 if (err_mask != 0x5) {
7447 DBG_PRINT(ERR_DBG, "%s: Rx error Value: 0x%x\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00007448 dev->name, err_mask);
Breno Leitaodc56e632008-07-22 16:27:20 -03007449 dev->stats.rx_crc_errors++;
Joe Perchesffb5df62009-08-24 17:29:47 +00007450 swstats->mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007451 += skb->truesize;
Ananda Raju863c11a2006-04-21 19:03:13 -04007452 dev_kfree_skb(skb);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007453 ring_data->rx_bufs_left -= 1;
Ananda Raju863c11a2006-04-21 19:03:13 -04007454 rxdp->Host_Control = 0;
7455 return 0;
7456 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007457 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007458
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007459 rxdp->Host_Control = 0;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007460 if (sp->rxd_mode == RXD_MODE_1) {
7461 int len = RXD_GET_BUFFER0_SIZE_1(rxdp->Control_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007462
Ananda Rajuda6971d2005-10-31 16:55:31 -05007463 skb_put(skb, len);
Veena Parat6d517a22007-07-23 02:20:51 -04007464 } else if (sp->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05007465 int get_block = ring_data->rx_curr_get_info.block_index;
7466 int get_off = ring_data->rx_curr_get_info.offset;
7467 int buf0_len = RXD_GET_BUFFER0_SIZE_3(rxdp->Control_2);
7468 int buf2_len = RXD_GET_BUFFER2_SIZE_3(rxdp->Control_2);
7469 unsigned char *buff = skb_push(skb, buf0_len);
7470
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007471 struct buffAdd *ba = &ring_data->ba[get_block][get_off];
Ananda Rajuda6971d2005-10-31 16:55:31 -05007472 memcpy(buff, ba->ba_0, buf0_len);
Veena Parat6d517a22007-07-23 02:20:51 -04007473 skb_put(skb, buf2_len);
Ananda Rajuda6971d2005-10-31 16:55:31 -05007474 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007475
Joe Perchesd44570e2009-08-24 17:29:44 +00007476 if ((rxdp->Control_1 & TCP_OR_UDP_FRAME) &&
7477 ((!ring_data->lro) ||
7478 (ring_data->lro && (!(rxdp->Control_1 & RXD_FRAME_IP_FRAG)))) &&
Michał Mirosławb437a8c2011-04-18 13:31:20 +00007479 (dev->features & NETIF_F_RXCSUM)) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007480 l3_csum = RXD_GET_L3_CKSUM(rxdp->Control_1);
7481 l4_csum = RXD_GET_L4_CKSUM(rxdp->Control_1);
7482 if ((l3_csum == L3_CKSUM_OK) && (l4_csum == L4_CKSUM_OK)) {
7483 /*
7484 * NIC verifies if the Checksum of the received
7485 * frame is Ok or not and accordingly returns
7486 * a flag in the RxD.
7487 */
7488 skb->ip_summed = CHECKSUM_UNNECESSARY;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007489 if (ring_data->lro) {
Shan Wei06f0c132011-03-04 01:23:58 +00007490 u32 tcp_len = 0;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007491 u8 *tcp;
7492 int ret = 0;
7493
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007494 ret = s2io_club_tcp_session(ring_data,
Joe Perchesd44570e2009-08-24 17:29:44 +00007495 skb->data, &tcp,
7496 &tcp_len, &lro,
7497 rxdp, sp);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007498 switch (ret) {
Joe Perchesd44570e2009-08-24 17:29:44 +00007499 case 3: /* Begin anew */
7500 lro->parent = skb;
7501 goto aggregate;
7502 case 1: /* Aggregate */
7503 lro_append_pkt(sp, lro, skb, tcp_len);
7504 goto aggregate;
7505 case 4: /* Flush session */
7506 lro_append_pkt(sp, lro, skb, tcp_len);
7507 queue_rx_frame(lro->parent,
7508 lro->vlan_tag);
7509 clear_lro_session(lro);
Joe Perchesffb5df62009-08-24 17:29:47 +00007510 swstats->flush_max_pkts++;
Joe Perchesd44570e2009-08-24 17:29:44 +00007511 goto aggregate;
7512 case 2: /* Flush both */
7513 lro->parent->data_len = lro->frags_len;
Joe Perchesffb5df62009-08-24 17:29:47 +00007514 swstats->sending_both++;
Joe Perchesd44570e2009-08-24 17:29:44 +00007515 queue_rx_frame(lro->parent,
7516 lro->vlan_tag);
7517 clear_lro_session(lro);
7518 goto send_up;
7519 case 0: /* sessions exceeded */
7520 case -1: /* non-TCP or not L2 aggregatable */
7521 case 5: /*
7522 * First pkt in session not
7523 * L3/L4 aggregatable
7524 */
7525 break;
7526 default:
7527 DBG_PRINT(ERR_DBG,
7528 "%s: Samadhana!!\n",
7529 __func__);
7530 BUG();
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007531 }
7532 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007533 } else {
7534 /*
7535 * Packet with erroneous checksum, let the
7536 * upper layers deal with it.
7537 */
Eric Dumazetbc8acf22010-09-02 13:07:41 -07007538 skb_checksum_none_assert(skb);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007539 }
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007540 } else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07007541 skb_checksum_none_assert(skb);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007542
Joe Perchesffb5df62009-08-24 17:29:47 +00007543 swstats->mem_freed += skb->truesize;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007544send_up:
David S. Miller0c8dfc82009-01-27 16:22:32 -08007545 skb_record_rx_queue(skb, ring_no);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007546 queue_rx_frame(skb, RXD_GET_VLAN_TAG(rxdp->Control_2));
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007547aggregate:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007548 sp->mac_control.rings[ring_no].rx_bufs_left -= 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007549 return SUCCESS;
7550}
7551
7552/**
7553 * s2io_link - stops/starts the Tx queue.
7554 * @sp : private member of the device structure, which is a pointer to the
7555 * s2io_nic structure.
7556 * @link : inidicates whether link is UP/DOWN.
7557 * Description:
7558 * This function stops/starts the Tx queue depending on whether the link
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007559 * status of the NIC is is down or up. This is called by the Alarm
7560 * interrupt handler whenever a link change interrupt comes up.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007561 * Return value:
7562 * void.
7563 */
7564
Joe Perchesd44570e2009-08-24 17:29:44 +00007565static void s2io_link(struct s2io_nic *sp, int link)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007566{
Joe Perchesd44570e2009-08-24 17:29:44 +00007567 struct net_device *dev = (struct net_device *)sp->dev;
Joe Perchesffb5df62009-08-24 17:29:47 +00007568 struct swStat *swstats = &sp->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007569
7570 if (link != sp->last_link_state) {
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08007571 init_tti(sp, link);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007572 if (link == LINK_DOWN) {
7573 DBG_PRINT(ERR_DBG, "%s: Link down\n", dev->name);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007574 s2io_stop_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007575 netif_carrier_off(dev);
Joe Perchesffb5df62009-08-24 17:29:47 +00007576 if (swstats->link_up_cnt)
7577 swstats->link_up_time =
7578 jiffies - sp->start_time;
7579 swstats->link_down_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007580 } else {
7581 DBG_PRINT(ERR_DBG, "%s: Link Up\n", dev->name);
Joe Perchesffb5df62009-08-24 17:29:47 +00007582 if (swstats->link_down_cnt)
7583 swstats->link_down_time =
Joe Perchesd44570e2009-08-24 17:29:44 +00007584 jiffies - sp->start_time;
Joe Perchesffb5df62009-08-24 17:29:47 +00007585 swstats->link_up_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007586 netif_carrier_on(dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007587 s2io_wake_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007588 }
7589 }
7590 sp->last_link_state = link;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007591 sp->start_time = jiffies;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007592}
7593
7594/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007595 * s2io_init_pci -Initialization of PCI and PCI-X configuration registers .
7596 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07007597 * s2io_nic structure.
7598 * Description:
7599 * This function initializes a few of the PCI and PCI-X configuration registers
7600 * with recommended values.
7601 * Return value:
7602 * void
7603 */
7604
Joe Perchesd44570e2009-08-24 17:29:44 +00007605static void s2io_init_pci(struct s2io_nic *sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007606{
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007607 u16 pci_cmd = 0, pcix_cmd = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007608
7609 /* Enable Data Parity Error Recovery in PCI-X command register. */
7610 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007611 &(pcix_cmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007612 pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007613 (pcix_cmd | 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007614 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007615 &(pcix_cmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007616
7617 /* Set the PErr Response bit in PCI command register. */
7618 pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
7619 pci_write_config_word(sp->pdev, PCI_COMMAND,
7620 (pci_cmd | PCI_COMMAND_PARITY));
7621 pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007622}
7623
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007624static int s2io_verify_parm(struct pci_dev *pdev, u8 *dev_intr_type,
Joe Perchesd44570e2009-08-24 17:29:44 +00007625 u8 *dev_multiq)
Ananda Raju9dc737a2006-04-21 19:05:41 -04007626{
Jon Mason1853e2e2010-12-10 15:40:01 +00007627 int i;
7628
Joe Perchesd44570e2009-08-24 17:29:44 +00007629 if ((tx_fifo_num > MAX_TX_FIFOS) || (tx_fifo_num < 1)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00007630 DBG_PRINT(ERR_DBG, "Requested number of tx fifos "
Joe Perchesd44570e2009-08-24 17:29:44 +00007631 "(%d) not supported\n", tx_fifo_num);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007632
7633 if (tx_fifo_num < 1)
7634 tx_fifo_num = 1;
7635 else
7636 tx_fifo_num = MAX_TX_FIFOS;
7637
Joe Perches9e39f7c2009-08-25 08:52:00 +00007638 DBG_PRINT(ERR_DBG, "Default to %d tx fifos\n", tx_fifo_num);
Ananda Raju9dc737a2006-04-21 19:05:41 -04007639 }
Surjit Reang2fda0962008-01-24 02:08:59 -08007640
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007641 if (multiq)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007642 *dev_multiq = multiq;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007643
7644 if (tx_steering_type && (1 == tx_fifo_num)) {
7645 if (tx_steering_type != TX_DEFAULT_STEERING)
7646 DBG_PRINT(ERR_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +00007647 "Tx steering is not supported with "
Joe Perchesd44570e2009-08-24 17:29:44 +00007648 "one fifo. Disabling Tx steering.\n");
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007649 tx_steering_type = NO_STEERING;
7650 }
7651
7652 if ((tx_steering_type < NO_STEERING) ||
Joe Perchesd44570e2009-08-24 17:29:44 +00007653 (tx_steering_type > TX_DEFAULT_STEERING)) {
7654 DBG_PRINT(ERR_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +00007655 "Requested transmit steering not supported\n");
7656 DBG_PRINT(ERR_DBG, "Disabling transmit steering\n");
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007657 tx_steering_type = NO_STEERING;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007658 }
7659
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007660 if (rx_ring_num > MAX_RX_RINGS) {
Joe Perchesd44570e2009-08-24 17:29:44 +00007661 DBG_PRINT(ERR_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +00007662 "Requested number of rx rings not supported\n");
7663 DBG_PRINT(ERR_DBG, "Default to %d rx rings\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00007664 MAX_RX_RINGS);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007665 rx_ring_num = MAX_RX_RINGS;
Ananda Raju9dc737a2006-04-21 19:05:41 -04007666 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007667
Veena Parateccb8622007-07-23 02:23:54 -04007668 if ((*dev_intr_type != INTA) && (*dev_intr_type != MSI_X)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00007669 DBG_PRINT(ERR_DBG, "Wrong intr_type requested. "
Ananda Raju9dc737a2006-04-21 19:05:41 -04007670 "Defaulting to INTA\n");
7671 *dev_intr_type = INTA;
7672 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007673
Ananda Raju9dc737a2006-04-21 19:05:41 -04007674 if ((*dev_intr_type == MSI_X) &&
Joe Perchesd44570e2009-08-24 17:29:44 +00007675 ((pdev->device != PCI_DEVICE_ID_HERC_WIN) &&
7676 (pdev->device != PCI_DEVICE_ID_HERC_UNI))) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00007677 DBG_PRINT(ERR_DBG, "Xframe I does not support MSI_X. "
Joe Perchesd44570e2009-08-24 17:29:44 +00007678 "Defaulting to INTA\n");
Ananda Raju9dc737a2006-04-21 19:05:41 -04007679 *dev_intr_type = INTA;
7680 }
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007681
Veena Parat6d517a22007-07-23 02:20:51 -04007682 if ((rx_ring_mode != 1) && (rx_ring_mode != 2)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00007683 DBG_PRINT(ERR_DBG, "Requested ring mode not supported\n");
7684 DBG_PRINT(ERR_DBG, "Defaulting to 1-buffer mode\n");
Veena Parat6d517a22007-07-23 02:20:51 -04007685 rx_ring_mode = 1;
Ananda Raju9dc737a2006-04-21 19:05:41 -04007686 }
Jon Mason1853e2e2010-12-10 15:40:01 +00007687
7688 for (i = 0; i < MAX_RX_RINGS; i++)
7689 if (rx_ring_sz[i] > MAX_RX_BLOCKS_PER_RING) {
7690 DBG_PRINT(ERR_DBG, "Requested rx ring size not "
7691 "supported\nDefaulting to %d\n",
7692 MAX_RX_BLOCKS_PER_RING);
7693 rx_ring_sz[i] = MAX_RX_BLOCKS_PER_RING;
7694 }
7695
Ananda Raju9dc737a2006-04-21 19:05:41 -04007696 return SUCCESS;
7697}
7698
Linus Torvalds1da177e2005-04-16 15:20:36 -07007699/**
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007700 * rts_ds_steer - Receive traffic steering based on IPv4 or IPv6 TOS
7701 * or Traffic class respectively.
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08007702 * @nic: device private variable
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007703 * Description: The function configures the receive steering to
7704 * desired receive ring.
7705 * Return Value: SUCCESS on success and
7706 * '-1' on failure (endian settings incorrect).
7707 */
7708static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring)
7709{
7710 struct XENA_dev_config __iomem *bar0 = nic->bar0;
7711 register u64 val64 = 0;
7712
7713 if (ds_codepoint > 63)
7714 return FAILURE;
7715
7716 val64 = RTS_DS_MEM_DATA(ring);
7717 writeq(val64, &bar0->rts_ds_mem_data);
7718
7719 val64 = RTS_DS_MEM_CTRL_WE |
7720 RTS_DS_MEM_CTRL_STROBE_NEW_CMD |
7721 RTS_DS_MEM_CTRL_OFFSET(ds_codepoint);
7722
7723 writeq(val64, &bar0->rts_ds_mem_ctrl);
7724
7725 return wait_for_cmd_complete(&bar0->rts_ds_mem_ctrl,
Joe Perchesd44570e2009-08-24 17:29:44 +00007726 RTS_DS_MEM_CTRL_STROBE_CMD_BEING_EXECUTED,
7727 S2IO_BIT_RESET);
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007728}
7729
Stephen Hemminger04025092008-11-21 17:28:55 -08007730static const struct net_device_ops s2io_netdev_ops = {
7731 .ndo_open = s2io_open,
7732 .ndo_stop = s2io_close,
7733 .ndo_get_stats = s2io_get_stats,
7734 .ndo_start_xmit = s2io_xmit,
7735 .ndo_validate_addr = eth_validate_addr,
7736 .ndo_set_multicast_list = s2io_set_multicast,
7737 .ndo_do_ioctl = s2io_ioctl,
7738 .ndo_set_mac_address = s2io_set_mac_addr,
7739 .ndo_change_mtu = s2io_change_mtu,
Michał Mirosławb437a8c2011-04-18 13:31:20 +00007740 .ndo_set_features = s2io_set_features,
Stephen Hemminger04025092008-11-21 17:28:55 -08007741 .ndo_vlan_rx_register = s2io_vlan_rx_register,
7742 .ndo_vlan_rx_kill_vid = s2io_vlan_rx_kill_vid,
7743 .ndo_tx_timeout = s2io_tx_watchdog,
7744#ifdef CONFIG_NET_POLL_CONTROLLER
7745 .ndo_poll_controller = s2io_netpoll,
7746#endif
7747};
7748
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007749/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007750 * s2io_init_nic - Initialization of the adapter .
Linus Torvalds1da177e2005-04-16 15:20:36 -07007751 * @pdev : structure containing the PCI related information of the device.
7752 * @pre: List of PCI devices supported by the driver listed in s2io_tbl.
7753 * Description:
7754 * The function initializes an adapter identified by the pci_dec structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007755 * All OS related initialization including memory and device structure and
7756 * initlaization of the device private variable is done. Also the swapper
7757 * control register is initialized to enable read and write into the I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -07007758 * registers of the device.
7759 * Return value:
7760 * returns 0 on success and negative on failure.
7761 */
7762
7763static int __devinit
7764s2io_init_nic(struct pci_dev *pdev, const struct pci_device_id *pre)
7765{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007766 struct s2io_nic *sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007767 struct net_device *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007768 int i, j, ret;
Tobias Klauserf957bcf2009-06-04 23:07:59 +00007769 int dma_flag = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007770 u32 mac_up, mac_down;
7771 u64 val64 = 0, tmp64 = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007772 struct XENA_dev_config __iomem *bar0 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007773 u16 subid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007774 struct config_param *config;
Joe Perchesffb5df62009-08-24 17:29:47 +00007775 struct mac_info *mac_control;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007776 int mode;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04007777 u8 dev_intr_type = intr_type;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007778 u8 dev_multiq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007779
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007780 ret = s2io_verify_parm(pdev, &dev_intr_type, &dev_multiq);
7781 if (ret)
Ananda Raju9dc737a2006-04-21 19:05:41 -04007782 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007783
Joe Perchesd44570e2009-08-24 17:29:44 +00007784 ret = pci_enable_device(pdev);
7785 if (ret) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007786 DBG_PRINT(ERR_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +00007787 "%s: pci_enable_device failed\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007788 return ret;
7789 }
7790
Yang Hongyang6a355282009-04-06 19:01:13 -07007791 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00007792 DBG_PRINT(INIT_DBG, "%s: Using 64bit DMA\n", __func__);
Tobias Klauserf957bcf2009-06-04 23:07:59 +00007793 dma_flag = true;
Joe Perchesd44570e2009-08-24 17:29:44 +00007794 if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007795 DBG_PRINT(ERR_DBG,
Joe Perchesd44570e2009-08-24 17:29:44 +00007796 "Unable to obtain 64bit DMA "
7797 "for consistent allocations\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007798 pci_disable_device(pdev);
7799 return -ENOMEM;
7800 }
Yang Hongyang284901a2009-04-06 19:01:15 -07007801 } else if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00007802 DBG_PRINT(INIT_DBG, "%s: Using 32bit DMA\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007803 } else {
7804 pci_disable_device(pdev);
7805 return -ENOMEM;
7806 }
Joe Perchesd44570e2009-08-24 17:29:44 +00007807 ret = pci_request_regions(pdev, s2io_driver_name);
7808 if (ret) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00007809 DBG_PRINT(ERR_DBG, "%s: Request Regions failed - %x\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00007810 __func__, ret);
Veena Parateccb8622007-07-23 02:23:54 -04007811 pci_disable_device(pdev);
7812 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007813 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007814 if (dev_multiq)
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007815 dev = alloc_etherdev_mq(sizeof(struct s2io_nic), tx_fifo_num);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007816 else
David S. Millerb19fa1f2008-07-08 23:14:24 -07007817 dev = alloc_etherdev(sizeof(struct s2io_nic));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007818 if (dev == NULL) {
7819 DBG_PRINT(ERR_DBG, "Device allocation failed\n");
7820 pci_disable_device(pdev);
7821 pci_release_regions(pdev);
7822 return -ENODEV;
7823 }
7824
7825 pci_set_master(pdev);
7826 pci_set_drvdata(pdev, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007827 SET_NETDEV_DEV(dev, &pdev->dev);
7828
7829 /* Private member variable initialized to s2io NIC structure */
Wang Chen4cf16532008-11-12 23:38:14 -08007830 sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007831 sp->dev = dev;
7832 sp->pdev = pdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007833 sp->high_dma_flag = dma_flag;
Tobias Klauserf957bcf2009-06-04 23:07:59 +00007834 sp->device_enabled_once = false;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007835 if (rx_ring_mode == 1)
7836 sp->rxd_mode = RXD_MODE_1;
7837 if (rx_ring_mode == 2)
7838 sp->rxd_mode = RXD_MODE_3B;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007839
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007840 sp->config.intr_type = dev_intr_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007841
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007842 if ((pdev->device == PCI_DEVICE_ID_HERC_WIN) ||
Joe Perchesd44570e2009-08-24 17:29:44 +00007843 (pdev->device == PCI_DEVICE_ID_HERC_UNI))
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007844 sp->device_type = XFRAME_II_DEVICE;
7845 else
7846 sp->device_type = XFRAME_I_DEVICE;
7847
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007848
Linus Torvalds1da177e2005-04-16 15:20:36 -07007849 /* Initialize some PCI/PCI-X fields of the NIC. */
7850 s2io_init_pci(sp);
7851
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007852 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07007853 * Setting the device configuration parameters.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007854 * Most of these parameters can be specified by the user during
7855 * module insertion as they are module loadable parameters. If
7856 * these parameters are not not specified during load time, they
Linus Torvalds1da177e2005-04-16 15:20:36 -07007857 * are initialized with default values.
7858 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007859 config = &sp->config;
Joe Perchesffb5df62009-08-24 17:29:47 +00007860 mac_control = &sp->mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007861
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007862 config->napi = napi;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007863 config->tx_steering_type = tx_steering_type;
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007864
Linus Torvalds1da177e2005-04-16 15:20:36 -07007865 /* Tx side parameters. */
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007866 if (config->tx_steering_type == TX_PRIORITY_STEERING)
7867 config->tx_fifo_num = MAX_TX_FIFOS;
7868 else
7869 config->tx_fifo_num = tx_fifo_num;
7870
7871 /* Initialize the fifos used for tx steering */
7872 if (config->tx_fifo_num < 5) {
Joe Perchesd44570e2009-08-24 17:29:44 +00007873 if (config->tx_fifo_num == 1)
7874 sp->total_tcp_fifos = 1;
7875 else
7876 sp->total_tcp_fifos = config->tx_fifo_num - 1;
7877 sp->udp_fifo_idx = config->tx_fifo_num - 1;
7878 sp->total_udp_fifos = 1;
7879 sp->other_fifo_idx = sp->total_tcp_fifos - 1;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007880 } else {
7881 sp->total_tcp_fifos = (tx_fifo_num - FIFO_UDP_MAX_NUM -
Joe Perchesd44570e2009-08-24 17:29:44 +00007882 FIFO_OTHER_MAX_NUM);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007883 sp->udp_fifo_idx = sp->total_tcp_fifos;
7884 sp->total_udp_fifos = FIFO_UDP_MAX_NUM;
7885 sp->other_fifo_idx = sp->udp_fifo_idx + FIFO_UDP_MAX_NUM;
7886 }
7887
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007888 config->multiq = dev_multiq;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007889 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007890 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
7891
7892 tx_cfg->fifo_len = tx_fifo_len[i];
7893 tx_cfg->fifo_priority = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007894 }
7895
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007896 /* mapping the QoS priority to the configured fifos */
7897 for (i = 0; i < MAX_TX_FIFOS; i++)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007898 config->fifo_mapping[i] = fifo_map[config->tx_fifo_num - 1][i];
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007899
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007900 /* map the hashing selector table to the configured fifos */
7901 for (i = 0; i < config->tx_fifo_num; i++)
7902 sp->fifo_selector[i] = fifo_selector[i];
7903
7904
Linus Torvalds1da177e2005-04-16 15:20:36 -07007905 config->tx_intr_type = TXD_INT_TYPE_UTILZ;
7906 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007907 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
7908
7909 tx_cfg->f_no_snoop = (NO_SNOOP_TXD | NO_SNOOP_TXD_BUFFER);
7910 if (tx_cfg->fifo_len < 65) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007911 config->tx_intr_type = TXD_INT_TYPE_PER_LIST;
7912 break;
7913 }
7914 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -05007915 /* + 2 because one Txd for skb->data and one Txd for UFO */
7916 config->max_txds = MAX_SKB_FRAGS + 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007917
7918 /* Rx side parameters. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007919 config->rx_ring_num = rx_ring_num;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007920 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007921 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
7922 struct ring_info *ring = &mac_control->rings[i];
7923
7924 rx_cfg->num_rxd = rx_ring_sz[i] * (rxd_count[sp->rxd_mode] + 1);
7925 rx_cfg->ring_priority = i;
7926 ring->rx_bufs_left = 0;
7927 ring->rxd_mode = sp->rxd_mode;
7928 ring->rxd_count = rxd_count[sp->rxd_mode];
7929 ring->pdev = sp->pdev;
7930 ring->dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007931 }
7932
7933 for (i = 0; i < rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007934 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
7935
7936 rx_cfg->ring_org = RING_ORG_BUFF1;
7937 rx_cfg->f_no_snoop = (NO_SNOOP_RXD | NO_SNOOP_RXD_BUFFER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007938 }
7939
7940 /* Setting Mac Control parameters */
7941 mac_control->rmac_pause_time = rmac_pause_time;
7942 mac_control->mc_pause_threshold_q0q3 = mc_pause_threshold_q0q3;
7943 mac_control->mc_pause_threshold_q4q7 = mc_pause_threshold_q4q7;
7944
7945
Linus Torvalds1da177e2005-04-16 15:20:36 -07007946 /* initialize the shared memory used by the NIC and the host */
7947 if (init_shared_mem(sp)) {
Joe Perchesd44570e2009-08-24 17:29:44 +00007948 DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007949 ret = -ENOMEM;
7950 goto mem_alloc_failed;
7951 }
7952
Arjan van de Ven275f1652008-10-20 21:42:39 -07007953 sp->bar0 = pci_ioremap_bar(pdev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007954 if (!sp->bar0) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007955 DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem1\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07007956 dev->name);
7957 ret = -ENOMEM;
7958 goto bar0_remap_failed;
7959 }
7960
Arjan van de Ven275f1652008-10-20 21:42:39 -07007961 sp->bar1 = pci_ioremap_bar(pdev, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007962 if (!sp->bar1) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007963 DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem2\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07007964 dev->name);
7965 ret = -ENOMEM;
7966 goto bar1_remap_failed;
7967 }
7968
7969 dev->irq = pdev->irq;
Joe Perchesd44570e2009-08-24 17:29:44 +00007970 dev->base_addr = (unsigned long)sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007971
7972 /* Initializing the BAR1 address as the start of the FIFO pointer. */
7973 for (j = 0; j < MAX_TX_FIFOS; j++) {
Joe Perchesd44570e2009-08-24 17:29:44 +00007974 mac_control->tx_FIFO_start[j] =
7975 (struct TxFIFO_element __iomem *)
7976 (sp->bar1 + (j * 0x00020000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007977 }
7978
7979 /* Driver entry points */
Stephen Hemminger04025092008-11-21 17:28:55 -08007980 dev->netdev_ops = &s2io_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007981 SET_ETHTOOL_OPS(dev, &netdev_ethtool_ops);
Michał Mirosławb437a8c2011-04-18 13:31:20 +00007982 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM |
7983 NETIF_F_TSO | NETIF_F_TSO6 |
7984 NETIF_F_RXCSUM | NETIF_F_LRO;
7985 dev->features |= dev->hw_features |
7986 NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7987 if (sp->device_type & XFRAME_II_DEVICE) {
7988 dev->hw_features |= NETIF_F_UFO;
7989 if (ufo)
7990 dev->features |= NETIF_F_UFO;
7991 }
Tobias Klauserf957bcf2009-06-04 23:07:59 +00007992 if (sp->high_dma_flag == true)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007993 dev->features |= NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007994 dev->watchdog_timeo = WATCH_DOG_TIMEOUT;
David Howellsc4028952006-11-22 14:57:56 +00007995 INIT_WORK(&sp->rst_timer_task, s2io_restart_nic);
7996 INIT_WORK(&sp->set_link_task, s2io_set_link);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007997
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07007998 pci_save_state(sp->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007999
8000 /* Setting swapper control on the NIC, for proper reset operation */
8001 if (s2io_set_swapper(sp)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00008002 DBG_PRINT(ERR_DBG, "%s: swapper settings are wrong\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07008003 dev->name);
8004 ret = -EAGAIN;
8005 goto set_swap_failed;
8006 }
8007
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008008 /* Verify if the Herc works on the slot its placed into */
8009 if (sp->device_type & XFRAME_II_DEVICE) {
8010 mode = s2io_verify_pci_mode(sp);
8011 if (mode < 0) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00008012 DBG_PRINT(ERR_DBG, "%s: Unsupported PCI bus mode\n",
8013 __func__);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008014 ret = -EBADSLT;
8015 goto set_swap_failed;
8016 }
8017 }
8018
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008019 if (sp->config.intr_type == MSI_X) {
8020 sp->num_entries = config->rx_ring_num + 1;
8021 ret = s2io_enable_msi_x(sp);
8022
8023 if (!ret) {
8024 ret = s2io_test_msi(sp);
8025 /* rollback MSI-X, will re-enable during add_isr() */
8026 remove_msix_isr(sp);
8027 }
8028 if (ret) {
8029
8030 DBG_PRINT(ERR_DBG,
Joe Perches9e39f7c2009-08-25 08:52:00 +00008031 "MSI-X requested but failed to enable\n");
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008032 sp->config.intr_type = INTA;
8033 }
8034 }
8035
8036 if (config->intr_type == MSI_X) {
Joe Perches13d866a2009-08-24 17:29:41 +00008037 for (i = 0; i < config->rx_ring_num ; i++) {
8038 struct ring_info *ring = &mac_control->rings[i];
8039
8040 netif_napi_add(dev, &ring->napi, s2io_poll_msix, 64);
8041 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008042 } else {
8043 netif_napi_add(dev, &sp->napi, s2io_poll_inta, 64);
8044 }
8045
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008046 /* Not needed for Herc */
8047 if (sp->device_type & XFRAME_I_DEVICE) {
8048 /*
8049 * Fix for all "FFs" MAC address problems observed on
8050 * Alpha platforms
8051 */
8052 fix_mac_address(sp);
8053 s2io_reset(sp);
8054 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008055
8056 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07008057 * MAC address initialization.
8058 * For now only one mac address will be read and used.
8059 */
8060 bar0 = sp->bar0;
8061 val64 = RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
Joe Perchesd44570e2009-08-24 17:29:44 +00008062 RMAC_ADDR_CMD_MEM_OFFSET(0 + S2IO_MAC_ADDR_START_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008063 writeq(val64, &bar0->rmac_addr_cmd_mem);
Ananda Rajuc92ca042006-04-21 19:18:03 -04008064 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Joe Perchesd44570e2009-08-24 17:29:44 +00008065 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
8066 S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008067 tmp64 = readq(&bar0->rmac_addr_data0_mem);
Joe Perchesd44570e2009-08-24 17:29:44 +00008068 mac_down = (u32)tmp64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008069 mac_up = (u32) (tmp64 >> 32);
8070
Linus Torvalds1da177e2005-04-16 15:20:36 -07008071 sp->def_mac_addr[0].mac_addr[3] = (u8) (mac_up);
8072 sp->def_mac_addr[0].mac_addr[2] = (u8) (mac_up >> 8);
8073 sp->def_mac_addr[0].mac_addr[1] = (u8) (mac_up >> 16);
8074 sp->def_mac_addr[0].mac_addr[0] = (u8) (mac_up >> 24);
8075 sp->def_mac_addr[0].mac_addr[5] = (u8) (mac_down >> 16);
8076 sp->def_mac_addr[0].mac_addr[4] = (u8) (mac_down >> 24);
8077
Linus Torvalds1da177e2005-04-16 15:20:36 -07008078 /* Set the factory defined MAC address initially */
8079 dev->addr_len = ETH_ALEN;
8080 memcpy(dev->dev_addr, sp->def_mac_addr, ETH_ALEN);
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04008081 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008082
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08008083 /* initialize number of multicast & unicast MAC entries variables */
8084 if (sp->device_type == XFRAME_I_DEVICE) {
8085 config->max_mc_addr = S2IO_XENA_MAX_MC_ADDRESSES;
8086 config->max_mac_addr = S2IO_XENA_MAX_MAC_ADDRESSES;
8087 config->mc_start_offset = S2IO_XENA_MC_ADDR_START_OFFSET;
8088 } else if (sp->device_type == XFRAME_II_DEVICE) {
8089 config->max_mc_addr = S2IO_HERC_MAX_MC_ADDRESSES;
8090 config->max_mac_addr = S2IO_HERC_MAX_MAC_ADDRESSES;
8091 config->mc_start_offset = S2IO_HERC_MC_ADDR_START_OFFSET;
8092 }
8093
8094 /* store mac addresses from CAM to s2io_nic structure */
8095 do_s2io_store_unicast_mc(sp);
8096
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008097 /* Configure MSIX vector for number of rings configured plus one */
8098 if ((sp->device_type == XFRAME_II_DEVICE) &&
Joe Perchesd44570e2009-08-24 17:29:44 +00008099 (config->intr_type == MSI_X))
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008100 sp->num_entries = config->rx_ring_num + 1;
8101
Joe Perchesd44570e2009-08-24 17:29:44 +00008102 /* Store the values of the MSIX table in the s2io_nic structure */
Sivakumar Subramanic77dd432007-08-06 05:36:28 -04008103 store_xmsi_data(sp);
Ananda Rajub41477f2006-07-24 19:52:49 -04008104 /* reset Nic and bring it to known state */
8105 s2io_reset(sp);
8106
Linus Torvalds1da177e2005-04-16 15:20:36 -07008107 /*
Sreenivasa Honnur99993af2008-04-23 13:29:42 -04008108 * Initialize link state flags
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008109 * and the card state parameter
Linus Torvalds1da177e2005-04-16 15:20:36 -07008110 */
Sivakumar Subramani92b84432007-09-06 06:51:14 -04008111 sp->state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008112
Linus Torvalds1da177e2005-04-16 15:20:36 -07008113 /* Initialize spinlocks */
Joe Perches13d866a2009-08-24 17:29:41 +00008114 for (i = 0; i < sp->config.tx_fifo_num; i++) {
8115 struct fifo_info *fifo = &mac_control->fifos[i];
8116
8117 spin_lock_init(&fifo->tx_lock);
8118 }
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008119
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008120 /*
8121 * SXE-002: Configure link and activity LED to init state
8122 * on driver load.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008123 */
8124 subid = sp->pdev->subsystem_device;
8125 if ((subid & 0xFF) >= 0x07) {
8126 val64 = readq(&bar0->gpio_control);
8127 val64 |= 0x0000800000000000ULL;
8128 writeq(val64, &bar0->gpio_control);
8129 val64 = 0x0411040400000000ULL;
Joe Perchesd44570e2009-08-24 17:29:44 +00008130 writeq(val64, (void __iomem *)bar0 + 0x2700);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008131 val64 = readq(&bar0->gpio_control);
8132 }
8133
8134 sp->rx_csum = 1; /* Rx chksum verify enabled by default */
8135
8136 if (register_netdev(dev)) {
8137 DBG_PRINT(ERR_DBG, "Device registration failed\n");
8138 ret = -ENODEV;
8139 goto register_failed;
8140 }
Ananda Raju9dc737a2006-04-21 19:05:41 -04008141 s2io_vpd_read(sp);
Jon Mason926bd902010-07-15 08:47:26 +00008142 DBG_PRINT(ERR_DBG, "Copyright(c) 2002-2010 Exar Corp.\n");
Joe Perchesd44570e2009-08-24 17:29:44 +00008143 DBG_PRINT(ERR_DBG, "%s: Neterion %s (rev %d)\n", dev->name,
Auke Kok44c10132007-06-08 15:46:36 -07008144 sp->product_name, pdev->revision);
Ananda Rajub41477f2006-07-24 19:52:49 -04008145 DBG_PRINT(ERR_DBG, "%s: Driver version %s\n", dev->name,
8146 s2io_driver_version);
Joe Perches9e39f7c2009-08-25 08:52:00 +00008147 DBG_PRINT(ERR_DBG, "%s: MAC Address: %pM\n", dev->name, dev->dev_addr);
8148 DBG_PRINT(ERR_DBG, "Serial number: %s\n", sp->serial_num);
Ananda Raju9dc737a2006-04-21 19:05:41 -04008149 if (sp->device_type & XFRAME_II_DEVICE) {
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07008150 mode = s2io_print_pci_mode(sp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008151 if (mode < 0) {
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008152 ret = -EBADSLT;
Ananda Raju9dc737a2006-04-21 19:05:41 -04008153 unregister_netdev(dev);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008154 goto set_swap_failed;
8155 }
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008156 }
Joe Perchesd44570e2009-08-24 17:29:44 +00008157 switch (sp->rxd_mode) {
8158 case RXD_MODE_1:
8159 DBG_PRINT(ERR_DBG, "%s: 1-Buffer receive mode enabled\n",
8160 dev->name);
8161 break;
8162 case RXD_MODE_3B:
8163 DBG_PRINT(ERR_DBG, "%s: 2-Buffer receive mode enabled\n",
8164 dev->name);
8165 break;
Ananda Raju9dc737a2006-04-21 19:05:41 -04008166 }
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008167
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008168 switch (sp->config.napi) {
8169 case 0:
8170 DBG_PRINT(ERR_DBG, "%s: NAPI disabled\n", dev->name);
8171 break;
8172 case 1:
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008173 DBG_PRINT(ERR_DBG, "%s: NAPI enabled\n", dev->name);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008174 break;
8175 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008176
8177 DBG_PRINT(ERR_DBG, "%s: Using %d Tx fifo(s)\n", dev->name,
Joe Perchesd44570e2009-08-24 17:29:44 +00008178 sp->config.tx_fifo_num);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008179
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008180 DBG_PRINT(ERR_DBG, "%s: Using %d Rx ring(s)\n", dev->name,
8181 sp->config.rx_ring_num);
8182
Joe Perchesd44570e2009-08-24 17:29:44 +00008183 switch (sp->config.intr_type) {
8184 case INTA:
8185 DBG_PRINT(ERR_DBG, "%s: Interrupt type INTA\n", dev->name);
8186 break;
8187 case MSI_X:
8188 DBG_PRINT(ERR_DBG, "%s: Interrupt type MSI-X\n", dev->name);
8189 break;
Ananda Raju9dc737a2006-04-21 19:05:41 -04008190 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008191 if (sp->config.multiq) {
Joe Perches13d866a2009-08-24 17:29:41 +00008192 for (i = 0; i < sp->config.tx_fifo_num; i++) {
8193 struct fifo_info *fifo = &mac_control->fifos[i];
8194
8195 fifo->multiq = config->multiq;
8196 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008197 DBG_PRINT(ERR_DBG, "%s: Multiqueue support enabled\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00008198 dev->name);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008199 } else
8200 DBG_PRINT(ERR_DBG, "%s: Multiqueue support disabled\n",
Joe Perchesd44570e2009-08-24 17:29:44 +00008201 dev->name);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008202
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05008203 switch (sp->config.tx_steering_type) {
8204 case NO_STEERING:
Joe Perchesd44570e2009-08-24 17:29:44 +00008205 DBG_PRINT(ERR_DBG, "%s: No steering enabled for transmit\n",
8206 dev->name);
8207 break;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05008208 case TX_PRIORITY_STEERING:
Joe Perchesd44570e2009-08-24 17:29:44 +00008209 DBG_PRINT(ERR_DBG,
8210 "%s: Priority steering enabled for transmit\n",
8211 dev->name);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05008212 break;
8213 case TX_DEFAULT_STEERING:
Joe Perchesd44570e2009-08-24 17:29:44 +00008214 DBG_PRINT(ERR_DBG,
8215 "%s: Default steering enabled for transmit\n",
8216 dev->name);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05008217 }
8218
Amerigo Wangf0c54ac2010-08-25 00:23:39 +00008219 DBG_PRINT(ERR_DBG, "%s: Large receive offload enabled\n",
8220 dev->name);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008221 if (ufo)
Joe Perchesd44570e2009-08-24 17:29:44 +00008222 DBG_PRINT(ERR_DBG,
8223 "%s: UDP Fragmentation Offload(UFO) enabled\n",
8224 dev->name);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07008225 /* Initialize device name */
Ananda Raju9dc737a2006-04-21 19:05:41 -04008226 sprintf(sp->name, "%s Neterion %s", dev->name, sp->product_name);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07008227
Breno Leitaocd0fce02008-09-04 17:52:54 -03008228 if (vlan_tag_strip)
8229 sp->vlan_strip_flag = 1;
8230 else
8231 sp->vlan_strip_flag = 0;
8232
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008233 /*
8234 * Make Link state as off at this point, when the Link change
8235 * interrupt comes the state will be automatically changed to
Linus Torvalds1da177e2005-04-16 15:20:36 -07008236 * the right state.
8237 */
8238 netif_carrier_off(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008239
8240 return 0;
8241
Joe Perchesd44570e2009-08-24 17:29:44 +00008242register_failed:
8243set_swap_failed:
Linus Torvalds1da177e2005-04-16 15:20:36 -07008244 iounmap(sp->bar1);
Joe Perchesd44570e2009-08-24 17:29:44 +00008245bar1_remap_failed:
Linus Torvalds1da177e2005-04-16 15:20:36 -07008246 iounmap(sp->bar0);
Joe Perchesd44570e2009-08-24 17:29:44 +00008247bar0_remap_failed:
8248mem_alloc_failed:
Linus Torvalds1da177e2005-04-16 15:20:36 -07008249 free_shared_mem(sp);
8250 pci_disable_device(pdev);
Veena Parateccb8622007-07-23 02:23:54 -04008251 pci_release_regions(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008252 pci_set_drvdata(pdev, NULL);
8253 free_netdev(dev);
8254
8255 return ret;
8256}
8257
8258/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008259 * s2io_rem_nic - Free the PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07008260 * @pdev: structure containing the PCI related information of the device.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008261 * Description: This function is called by the Pci subsystem to release a
Linus Torvalds1da177e2005-04-16 15:20:36 -07008262 * PCI device and free up all resource held up by the device. This could
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008263 * be in response to a Hot plug event or when the driver is to be removed
Linus Torvalds1da177e2005-04-16 15:20:36 -07008264 * from memory.
8265 */
8266
8267static void __devexit s2io_rem_nic(struct pci_dev *pdev)
8268{
Joe Perchesa31ff382010-11-15 10:13:57 +00008269 struct net_device *dev = pci_get_drvdata(pdev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008270 struct s2io_nic *sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008271
8272 if (dev == NULL) {
8273 DBG_PRINT(ERR_DBG, "Driver Data is NULL!!\n");
8274 return;
8275 }
8276
Wang Chen4cf16532008-11-12 23:38:14 -08008277 sp = netdev_priv(dev);
Tejun Heo23f333a2010-12-12 16:45:14 +01008278
8279 cancel_work_sync(&sp->rst_timer_task);
8280 cancel_work_sync(&sp->set_link_task);
8281
Linus Torvalds1da177e2005-04-16 15:20:36 -07008282 unregister_netdev(dev);
8283
8284 free_shared_mem(sp);
8285 iounmap(sp->bar0);
8286 iounmap(sp->bar1);
Veena Parateccb8622007-07-23 02:23:54 -04008287 pci_release_regions(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008288 pci_set_drvdata(pdev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008289 free_netdev(dev);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05008290 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008291}
8292
8293/**
8294 * s2io_starter - Entry point for the driver
8295 * Description: This function is the entry point for the driver. It verifies
8296 * the module loadable parameters and initializes PCI configuration space.
8297 */
8298
Stephen Hemminger43b7c452007-10-05 12:39:21 -07008299static int __init s2io_starter(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008300{
Jeff Garzik29917622006-08-19 17:48:59 -04008301 return pci_register_driver(&s2io_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008302}
8303
8304/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008305 * s2io_closer - Cleanup routine for the driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07008306 * Description: This function is the cleanup routine for the driver. It unregist * ers the driver.
8307 */
8308
Sivakumar Subramani372cc592007-01-31 13:32:57 -05008309static __exit void s2io_closer(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008310{
8311 pci_unregister_driver(&s2io_driver);
8312 DBG_PRINT(INIT_DBG, "cleanup done\n");
8313}
8314
8315module_init(s2io_starter);
8316module_exit(s2io_closer);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008317
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008318static int check_L2_lro_capable(u8 *buffer, struct iphdr **ip,
Joe Perchesd44570e2009-08-24 17:29:44 +00008319 struct tcphdr **tcp, struct RxD_t *rxdp,
8320 struct s2io_nic *sp)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008321{
8322 int ip_off;
8323 u8 l2_type = (u8)((rxdp->Control_1 >> 37) & 0x7), ip_len;
8324
8325 if (!(rxdp->Control_1 & RXD_FRAME_PROTO_TCP)) {
Joe Perchesd44570e2009-08-24 17:29:44 +00008326 DBG_PRINT(INIT_DBG,
8327 "%s: Non-TCP frames not supported for LRO\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008328 __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008329 return -1;
8330 }
8331
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008332 /* Checking for DIX type or DIX type with VLAN */
Joe Perchesd44570e2009-08-24 17:29:44 +00008333 if ((l2_type == 0) || (l2_type == 4)) {
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008334 ip_off = HEADER_ETHERNET_II_802_3_SIZE;
8335 /*
8336 * If vlan stripping is disabled and the frame is VLAN tagged,
8337 * shift the offset by the VLAN header size bytes.
8338 */
Breno Leitaocd0fce02008-09-04 17:52:54 -03008339 if ((!sp->vlan_strip_flag) &&
Joe Perchesd44570e2009-08-24 17:29:44 +00008340 (rxdp->Control_1 & RXD_FRAME_VLAN_TAG))
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008341 ip_off += HEADER_VLAN_SIZE;
8342 } else {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008343 /* LLC, SNAP etc are considered non-mergeable */
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008344 return -1;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008345 }
8346
8347 *ip = (struct iphdr *)((u8 *)buffer + ip_off);
8348 ip_len = (u8)((*ip)->ihl);
8349 ip_len <<= 2;
8350 *tcp = (struct tcphdr *)((unsigned long)*ip + ip_len);
8351
8352 return 0;
8353}
8354
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008355static int check_for_socket_match(struct lro *lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008356 struct tcphdr *tcp)
8357{
Joe Perchesd44570e2009-08-24 17:29:44 +00008358 DBG_PRINT(INFO_DBG, "%s: Been here...\n", __func__);
8359 if ((lro->iph->saddr != ip->saddr) ||
8360 (lro->iph->daddr != ip->daddr) ||
8361 (lro->tcph->source != tcp->source) ||
8362 (lro->tcph->dest != tcp->dest))
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008363 return -1;
8364 return 0;
8365}
8366
8367static inline int get_l4_pyld_length(struct iphdr *ip, struct tcphdr *tcp)
8368{
Joe Perchesd44570e2009-08-24 17:29:44 +00008369 return ntohs(ip->tot_len) - (ip->ihl << 2) - (tcp->doff << 2);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008370}
8371
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008372static void initiate_new_session(struct lro *lro, u8 *l2h,
Joe Perchesd44570e2009-08-24 17:29:44 +00008373 struct iphdr *ip, struct tcphdr *tcp,
8374 u32 tcp_pyld_len, u16 vlan_tag)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008375{
Joe Perchesd44570e2009-08-24 17:29:44 +00008376 DBG_PRINT(INFO_DBG, "%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008377 lro->l2h = l2h;
8378 lro->iph = ip;
8379 lro->tcph = tcp;
8380 lro->tcp_next_seq = tcp_pyld_len + ntohl(tcp->seq);
Surjit Reangc8855952008-02-03 04:27:38 -08008381 lro->tcp_ack = tcp->ack_seq;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008382 lro->sg_num = 1;
8383 lro->total_len = ntohs(ip->tot_len);
8384 lro->frags_len = 0;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008385 lro->vlan_tag = vlan_tag;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008386 /*
Joe Perchesd44570e2009-08-24 17:29:44 +00008387 * Check if we saw TCP timestamp.
8388 * Other consistency checks have already been done.
8389 */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008390 if (tcp->doff == 8) {
Surjit Reangc8855952008-02-03 04:27:38 -08008391 __be32 *ptr;
8392 ptr = (__be32 *)(tcp+1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008393 lro->saw_ts = 1;
Surjit Reangc8855952008-02-03 04:27:38 -08008394 lro->cur_tsval = ntohl(*(ptr+1));
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008395 lro->cur_tsecr = *(ptr+2);
8396 }
8397 lro->in_use = 1;
8398}
8399
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008400static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008401{
8402 struct iphdr *ip = lro->iph;
8403 struct tcphdr *tcp = lro->tcph;
Al Virobd4f3ae2007-02-09 16:40:15 +00008404 __sum16 nchk;
Joe Perchesffb5df62009-08-24 17:29:47 +00008405 struct swStat *swstats = &sp->mac_control.stats_info->sw_stat;
8406
Joe Perchesd44570e2009-08-24 17:29:44 +00008407 DBG_PRINT(INFO_DBG, "%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008408
8409 /* Update L3 header */
8410 ip->tot_len = htons(lro->total_len);
8411 ip->check = 0;
8412 nchk = ip_fast_csum((u8 *)lro->iph, ip->ihl);
8413 ip->check = nchk;
8414
8415 /* Update L4 header */
8416 tcp->ack_seq = lro->tcp_ack;
8417 tcp->window = lro->window;
8418
8419 /* Update tsecr field if this session has timestamps enabled */
8420 if (lro->saw_ts) {
Surjit Reangc8855952008-02-03 04:27:38 -08008421 __be32 *ptr = (__be32 *)(tcp + 1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008422 *(ptr+2) = lro->cur_tsecr;
8423 }
8424
8425 /* Update counters required for calculation of
8426 * average no. of packets aggregated.
8427 */
Joe Perchesffb5df62009-08-24 17:29:47 +00008428 swstats->sum_avg_pkts_aggregated += lro->sg_num;
8429 swstats->num_aggregations++;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008430}
8431
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008432static void aggregate_new_rx(struct lro *lro, struct iphdr *ip,
Joe Perchesd44570e2009-08-24 17:29:44 +00008433 struct tcphdr *tcp, u32 l4_pyld)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008434{
Joe Perchesd44570e2009-08-24 17:29:44 +00008435 DBG_PRINT(INFO_DBG, "%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008436 lro->total_len += l4_pyld;
8437 lro->frags_len += l4_pyld;
8438 lro->tcp_next_seq += l4_pyld;
8439 lro->sg_num++;
8440
8441 /* Update ack seq no. and window ad(from this pkt) in LRO object */
8442 lro->tcp_ack = tcp->ack_seq;
8443 lro->window = tcp->window;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008444
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008445 if (lro->saw_ts) {
Surjit Reangc8855952008-02-03 04:27:38 -08008446 __be32 *ptr;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008447 /* Update tsecr and tsval from this packet */
Surjit Reangc8855952008-02-03 04:27:38 -08008448 ptr = (__be32 *)(tcp+1);
8449 lro->cur_tsval = ntohl(*(ptr+1));
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008450 lro->cur_tsecr = *(ptr + 2);
8451 }
8452}
8453
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008454static int verify_l3_l4_lro_capable(struct lro *l_lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008455 struct tcphdr *tcp, u32 tcp_pyld_len)
8456{
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008457 u8 *ptr;
8458
Joe Perchesd44570e2009-08-24 17:29:44 +00008459 DBG_PRINT(INFO_DBG, "%s: Been here...\n", __func__);
Andrew Morton79dc1902006-02-03 01:45:13 -08008460
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008461 if (!tcp_pyld_len) {
8462 /* Runt frame or a pure ack */
8463 return -1;
8464 }
8465
8466 if (ip->ihl != 5) /* IP has options */
8467 return -1;
8468
Ananda Raju75c30b12006-07-24 19:55:09 -04008469 /* If we see CE codepoint in IP header, packet is not mergeable */
8470 if (INET_ECN_is_ce(ipv4_get_dsfield(ip)))
8471 return -1;
8472
8473 /* If we see ECE or CWR flags in TCP header, packet is not mergeable */
Joe Perchesd44570e2009-08-24 17:29:44 +00008474 if (tcp->urg || tcp->psh || tcp->rst ||
8475 tcp->syn || tcp->fin ||
8476 tcp->ece || tcp->cwr || !tcp->ack) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008477 /*
8478 * Currently recognize only the ack control word and
8479 * any other control field being set would result in
8480 * flushing the LRO session
8481 */
8482 return -1;
8483 }
8484
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008485 /*
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008486 * Allow only one TCP timestamp option. Don't aggregate if
8487 * any other options are detected.
8488 */
8489 if (tcp->doff != 5 && tcp->doff != 8)
8490 return -1;
8491
8492 if (tcp->doff == 8) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008493 ptr = (u8 *)(tcp + 1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008494 while (*ptr == TCPOPT_NOP)
8495 ptr++;
8496 if (*ptr != TCPOPT_TIMESTAMP || *(ptr+1) != TCPOLEN_TIMESTAMP)
8497 return -1;
8498
8499 /* Ensure timestamp value increases monotonically */
8500 if (l_lro)
Surjit Reangc8855952008-02-03 04:27:38 -08008501 if (l_lro->cur_tsval > ntohl(*((__be32 *)(ptr+2))))
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008502 return -1;
8503
8504 /* timestamp echo reply should be non-zero */
Surjit Reangc8855952008-02-03 04:27:38 -08008505 if (*((__be32 *)(ptr+6)) == 0)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008506 return -1;
8507 }
8508
8509 return 0;
8510}
8511
Joe Perchesd44570e2009-08-24 17:29:44 +00008512static int s2io_club_tcp_session(struct ring_info *ring_data, u8 *buffer,
8513 u8 **tcp, u32 *tcp_len, struct lro **lro,
8514 struct RxD_t *rxdp, struct s2io_nic *sp)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008515{
8516 struct iphdr *ip;
8517 struct tcphdr *tcph;
8518 int ret = 0, i;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008519 u16 vlan_tag = 0;
Joe Perchesffb5df62009-08-24 17:29:47 +00008520 struct swStat *swstats = &sp->mac_control.stats_info->sw_stat;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008521
Joe Perchesd44570e2009-08-24 17:29:44 +00008522 ret = check_L2_lro_capable(buffer, &ip, (struct tcphdr **)tcp,
8523 rxdp, sp);
8524 if (ret)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008525 return ret;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008526
Joe Perchesd44570e2009-08-24 17:29:44 +00008527 DBG_PRINT(INFO_DBG, "IP Saddr: %x Daddr: %x\n", ip->saddr, ip->daddr);
8528
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008529 vlan_tag = RXD_GET_VLAN_TAG(rxdp->Control_2);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008530 tcph = (struct tcphdr *)*tcp;
8531 *tcp_len = get_l4_pyld_length(ip, tcph);
Joe Perchesd44570e2009-08-24 17:29:44 +00008532 for (i = 0; i < MAX_LRO_SESSIONS; i++) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008533 struct lro *l_lro = &ring_data->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008534 if (l_lro->in_use) {
8535 if (check_for_socket_match(l_lro, ip, tcph))
8536 continue;
8537 /* Sock pair matched */
8538 *lro = l_lro;
8539
8540 if ((*lro)->tcp_next_seq != ntohl(tcph->seq)) {
Joe Perches9e39f7c2009-08-25 08:52:00 +00008541 DBG_PRINT(INFO_DBG, "%s: Out of sequence. "
8542 "expected 0x%x, actual 0x%x\n",
8543 __func__,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008544 (*lro)->tcp_next_seq,
8545 ntohl(tcph->seq));
8546
Joe Perchesffb5df62009-08-24 17:29:47 +00008547 swstats->outof_sequence_pkts++;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008548 ret = 2;
8549 break;
8550 }
8551
Joe Perchesd44570e2009-08-24 17:29:44 +00008552 if (!verify_l3_l4_lro_capable(l_lro, ip, tcph,
8553 *tcp_len))
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008554 ret = 1; /* Aggregate */
8555 else
8556 ret = 2; /* Flush both */
8557 break;
8558 }
8559 }
8560
8561 if (ret == 0) {
8562 /* Before searching for available LRO objects,
8563 * check if the pkt is L3/L4 aggregatable. If not
8564 * don't create new LRO session. Just send this
8565 * packet up.
8566 */
Joe Perchesd44570e2009-08-24 17:29:44 +00008567 if (verify_l3_l4_lro_capable(NULL, ip, tcph, *tcp_len))
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008568 return 5;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008569
Joe Perchesd44570e2009-08-24 17:29:44 +00008570 for (i = 0; i < MAX_LRO_SESSIONS; i++) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008571 struct lro *l_lro = &ring_data->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008572 if (!(l_lro->in_use)) {
8573 *lro = l_lro;
8574 ret = 3; /* Begin anew */
8575 break;
8576 }
8577 }
8578 }
8579
8580 if (ret == 0) { /* sessions exceeded */
Joe Perches9e39f7c2009-08-25 08:52:00 +00008581 DBG_PRINT(INFO_DBG, "%s: All LRO sessions already in use\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008582 __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008583 *lro = NULL;
8584 return ret;
8585 }
8586
8587 switch (ret) {
Joe Perchesd44570e2009-08-24 17:29:44 +00008588 case 3:
8589 initiate_new_session(*lro, buffer, ip, tcph, *tcp_len,
8590 vlan_tag);
8591 break;
8592 case 2:
8593 update_L3L4_header(sp, *lro);
8594 break;
8595 case 1:
8596 aggregate_new_rx(*lro, ip, tcph, *tcp_len);
8597 if ((*lro)->sg_num == sp->lro_max_aggr_per_sess) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008598 update_L3L4_header(sp, *lro);
Joe Perchesd44570e2009-08-24 17:29:44 +00008599 ret = 4; /* Flush the LRO */
8600 }
8601 break;
8602 default:
Joe Perches9e39f7c2009-08-25 08:52:00 +00008603 DBG_PRINT(ERR_DBG, "%s: Don't know, can't say!!\n", __func__);
Joe Perchesd44570e2009-08-24 17:29:44 +00008604 break;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008605 }
8606
8607 return ret;
8608}
8609
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008610static void clear_lro_session(struct lro *lro)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008611{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008612 static u16 lro_struct_size = sizeof(struct lro);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008613
8614 memset(lro, 0, lro_struct_size);
8615}
8616
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008617static void queue_rx_frame(struct sk_buff *skb, u16 vlan_tag)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008618{
8619 struct net_device *dev = skb->dev;
Wang Chen4cf16532008-11-12 23:38:14 -08008620 struct s2io_nic *sp = netdev_priv(dev);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008621
8622 skb->protocol = eth_type_trans(skb, dev);
Joe Perchesd44570e2009-08-24 17:29:44 +00008623 if (sp->vlgrp && vlan_tag && (sp->vlan_strip_flag)) {
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008624 /* Queueing the vlan frame to the upper layer */
8625 if (sp->config.napi)
8626 vlan_hwaccel_receive_skb(skb, sp->vlgrp, vlan_tag);
8627 else
8628 vlan_hwaccel_rx(skb, sp->vlgrp, vlan_tag);
8629 } else {
8630 if (sp->config.napi)
8631 netif_receive_skb(skb);
8632 else
8633 netif_rx(skb);
8634 }
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008635}
8636
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008637static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
Joe Perchesd44570e2009-08-24 17:29:44 +00008638 struct sk_buff *skb, u32 tcp_len)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008639{
Ananda Raju75c30b12006-07-24 19:55:09 -04008640 struct sk_buff *first = lro->parent;
Joe Perchesffb5df62009-08-24 17:29:47 +00008641 struct swStat *swstats = &sp->mac_control.stats_info->sw_stat;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008642
8643 first->len += tcp_len;
8644 first->data_len = lro->frags_len;
8645 skb_pull(skb, (skb->len - tcp_len));
Ananda Raju75c30b12006-07-24 19:55:09 -04008646 if (skb_shinfo(first)->frag_list)
8647 lro->last_frag->next = skb;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008648 else
8649 skb_shinfo(first)->frag_list = skb;
Sivakumar Subramani372cc592007-01-31 13:32:57 -05008650 first->truesize += skb->truesize;
Ananda Raju75c30b12006-07-24 19:55:09 -04008651 lro->last_frag = skb;
Joe Perchesffb5df62009-08-24 17:29:47 +00008652 swstats->clubbed_frms_cnt++;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008653}
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008654
8655/**
8656 * s2io_io_error_detected - called when PCI error is detected
8657 * @pdev: Pointer to PCI device
Rolf Eike Beer8453d432007-07-10 11:58:02 +02008658 * @state: The current pci connection state
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008659 *
8660 * This function is called after a PCI bus error affecting
8661 * this device has been detected.
8662 */
8663static pci_ers_result_t s2io_io_error_detected(struct pci_dev *pdev,
Joe Perchesd44570e2009-08-24 17:29:44 +00008664 pci_channel_state_t state)
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008665{
8666 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen4cf16532008-11-12 23:38:14 -08008667 struct s2io_nic *sp = netdev_priv(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008668
8669 netif_device_detach(netdev);
8670
Dean Nelson1e3c8bd2009-07-31 09:13:56 +00008671 if (state == pci_channel_io_perm_failure)
8672 return PCI_ERS_RESULT_DISCONNECT;
8673
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008674 if (netif_running(netdev)) {
8675 /* Bring down the card, while avoiding PCI I/O */
8676 do_s2io_card_down(sp, 0);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008677 }
8678 pci_disable_device(pdev);
8679
8680 return PCI_ERS_RESULT_NEED_RESET;
8681}
8682
8683/**
8684 * s2io_io_slot_reset - called after the pci bus has been reset.
8685 * @pdev: Pointer to PCI device
8686 *
8687 * Restart the card from scratch, as if from a cold-boot.
8688 * At this point, the card has exprienced a hard reset,
8689 * followed by fixups by BIOS, and has its config space
8690 * set up identically to what it was at cold boot.
8691 */
8692static pci_ers_result_t s2io_io_slot_reset(struct pci_dev *pdev)
8693{
8694 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen4cf16532008-11-12 23:38:14 -08008695 struct s2io_nic *sp = netdev_priv(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008696
8697 if (pci_enable_device(pdev)) {
Joe Perches6cef2b8e2009-08-24 17:29:45 +00008698 pr_err("Cannot re-enable PCI device after reset.\n");
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008699 return PCI_ERS_RESULT_DISCONNECT;
8700 }
8701
8702 pci_set_master(pdev);
8703 s2io_reset(sp);
8704
8705 return PCI_ERS_RESULT_RECOVERED;
8706}
8707
8708/**
8709 * s2io_io_resume - called when traffic can start flowing again.
8710 * @pdev: Pointer to PCI device
8711 *
8712 * This callback is called when the error recovery driver tells
8713 * us that its OK to resume normal operation.
8714 */
8715static void s2io_io_resume(struct pci_dev *pdev)
8716{
8717 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen4cf16532008-11-12 23:38:14 -08008718 struct s2io_nic *sp = netdev_priv(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008719
8720 if (netif_running(netdev)) {
8721 if (s2io_card_up(sp)) {
Joe Perches6cef2b8e2009-08-24 17:29:45 +00008722 pr_err("Can't bring device back up after reset.\n");
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008723 return;
8724 }
8725
8726 if (s2io_set_mac_addr(netdev, netdev->dev_addr) == FAILURE) {
8727 s2io_card_down(sp);
Joe Perches6cef2b8e2009-08-24 17:29:45 +00008728 pr_err("Can't restore mac addr after reset.\n");
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008729 return;
8730 }
8731 }
8732
8733 netif_device_attach(netdev);
David S. Millerfd2ea0a2008-07-17 01:56:23 -07008734 netif_tx_wake_all_queues(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008735}