blob: 9475e5619af10036ee2d49deae83f10569118d80 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Jeff Garzikcd70c262007-07-08 02:29:42 -040049#define DRV_VERSION "2.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
Jens Axboebe5d8212007-05-22 09:45:39 +020057 AHCI_USE_CLUSTERING = 1,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo648a88b2006-11-09 15:08:40 +090080 board_ahci_pi = 1,
81 board_ahci_vt8251 = 2,
82 board_ahci_ign_iferr = 3,
Conke Hu55a61602007-03-27 18:33:05 +080083 board_ahci_sb600 = 4,
Jeff Garzikcd70c262007-07-08 02:29:42 -040084 board_ahci_mv = 5,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 /* global controller registers */
87 HOST_CAP = 0x00, /* host capabilities */
88 HOST_CTL = 0x04, /* global host control */
89 HOST_IRQ_STAT = 0x08, /* interrupt status */
90 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
91 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
92
93 /* HOST_CTL bits */
94 HOST_RESET = (1 << 0), /* reset controller; self-clear */
95 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
96 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
97
98 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090099 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +0900100 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900101 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo979db802006-05-15 21:03:52 +0900102 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900103 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105 /* registers for each SATA port */
106 PORT_LST_ADDR = 0x00, /* command list DMA addr */
107 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
108 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
109 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
110 PORT_IRQ_STAT = 0x10, /* interrupt status */
111 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
112 PORT_CMD = 0x18, /* port command */
113 PORT_TFDATA = 0x20, /* taskfile data */
114 PORT_SIG = 0x24, /* device TF signature */
115 PORT_CMD_ISSUE = 0x38, /* command issue */
116 PORT_SCR = 0x28, /* SATA phy register block */
117 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
118 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
119 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
120 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
121
122 /* PORT_IRQ_{STAT,MASK} bits */
123 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
124 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
125 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
126 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
127 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
128 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
129 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
130 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
131
132 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
133 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
134 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
135 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
136 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
137 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
138 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
139 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
140 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
141
Tejun Heo78cd52d2006-05-15 20:58:29 +0900142 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
143 PORT_IRQ_IF_ERR |
144 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900145 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900146 PORT_IRQ_UNK_FIS,
147 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
148 PORT_IRQ_TF_ERR |
149 PORT_IRQ_HBUS_DATA_ERR,
150 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
151 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
152 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500155 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
157 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
158 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900159 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
161 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
162 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
163
Tejun Heo0be0aa92006-07-26 15:59:26 +0900164 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
166 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
167 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400168
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200169 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900170 AHCI_FLAG_NO_NCQ = (1 << 24),
171 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Tejun Heo648a88b2006-11-09 15:08:40 +0900172 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
Conke Hu55a61602007-03-27 18:33:05 +0800173 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
Tejun Heoc7a42152007-05-18 16:23:19 +0200174 AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400175 AHCI_FLAG_MV_PATA = (1 << 29), /* PATA port */
176 AHCI_FLAG_NO_MSI = (1 << 30), /* no PCI MSI */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900177
178 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
179 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo3cadbcc2007-05-15 03:28:15 +0900180 ATA_FLAG_SKIP_D2H_BSY |
181 ATA_FLAG_ACPI_SATA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182};
183
184struct ahci_cmd_hdr {
185 u32 opts;
186 u32 status;
187 u32 tbl_addr;
188 u32 tbl_addr_hi;
189 u32 reserved[4];
190};
191
192struct ahci_sg {
193 u32 addr;
194 u32 addr_hi;
195 u32 reserved;
196 u32 flags_size;
197};
198
199struct ahci_host_priv {
Tejun Heod447df12007-03-18 22:15:33 +0900200 u32 cap; /* cap to use */
201 u32 port_map; /* port map to use */
202 u32 saved_cap; /* saved initial cap */
203 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204};
205
206struct ahci_port_priv {
207 struct ahci_cmd_hdr *cmd_slot;
208 dma_addr_t cmd_slot_dma;
209 void *cmd_tbl;
210 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 void *rx_fis;
212 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900213 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900214 unsigned int ncq_saw_d2h:1;
215 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900216 unsigned int ncq_saw_sdb:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217};
218
Tejun Heoda3dbb12007-07-16 14:29:40 +0900219static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
220static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900222static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224static int ahci_port_start(struct ata_port *ap);
225static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
227static void ahci_qc_prep(struct ata_queued_cmd *qc);
228static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900229static void ahci_freeze(struct ata_port *ap);
230static void ahci_thaw(struct ata_port *ap);
231static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900232static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900233static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400234static int ahci_port_resume(struct ata_port *ap);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400235static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
236static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
237 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900238#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900239static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900240static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
241static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900242#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Jeff Garzik193515d2005-11-07 00:59:37 -0500244static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 .module = THIS_MODULE,
246 .name = DRV_NAME,
247 .ioctl = ata_scsi_ioctl,
248 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900249 .change_queue_depth = ata_scsi_change_queue_depth,
250 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 .this_id = ATA_SHT_THIS_ID,
252 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
254 .emulated = ATA_SHT_EMULATED,
255 .use_clustering = AHCI_USE_CLUSTERING,
256 .proc_name = DRV_NAME,
257 .dma_boundary = AHCI_DMA_BOUNDARY,
258 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900259 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261};
262
Jeff Garzik057ace52005-10-22 14:27:05 -0400263static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 .port_disable = ata_port_disable,
265
266 .check_status = ahci_check_status,
267 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 .dev_select = ata_noop_dev_select,
269
270 .tf_read = ahci_tf_read,
271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 .qc_prep = ahci_qc_prep,
273 .qc_issue = ahci_qc_issue,
274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900276 .irq_on = ata_dummy_irq_on,
277 .irq_ack = ata_dummy_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279 .scr_read = ahci_scr_read,
280 .scr_write = ahci_scr_write,
281
Tejun Heo78cd52d2006-05-15 20:58:29 +0900282 .freeze = ahci_freeze,
283 .thaw = ahci_thaw,
284
285 .error_handler = ahci_error_handler,
286 .post_internal_cmd = ahci_post_internal_cmd,
287
Tejun Heo438ac6d2007-03-02 17:31:26 +0900288#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900289 .port_suspend = ahci_port_suspend,
290 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900291#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900292
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 .port_start = ahci_port_start,
294 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295};
296
Tejun Heoad616ff2006-11-01 18:00:24 +0900297static const struct ata_port_operations ahci_vt8251_ops = {
298 .port_disable = ata_port_disable,
299
300 .check_status = ahci_check_status,
301 .check_altstatus = ahci_check_status,
302 .dev_select = ata_noop_dev_select,
303
304 .tf_read = ahci_tf_read,
305
306 .qc_prep = ahci_qc_prep,
307 .qc_issue = ahci_qc_issue,
308
Tejun Heoad616ff2006-11-01 18:00:24 +0900309 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900310 .irq_on = ata_dummy_irq_on,
311 .irq_ack = ata_dummy_irq_ack,
Tejun Heoad616ff2006-11-01 18:00:24 +0900312
313 .scr_read = ahci_scr_read,
314 .scr_write = ahci_scr_write,
315
316 .freeze = ahci_freeze,
317 .thaw = ahci_thaw,
318
319 .error_handler = ahci_vt8251_error_handler,
320 .post_internal_cmd = ahci_post_internal_cmd,
321
Tejun Heo438ac6d2007-03-02 17:31:26 +0900322#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900323 .port_suspend = ahci_port_suspend,
324 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900325#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900326
327 .port_start = ahci_port_start,
328 .port_stop = ahci_port_stop,
329};
330
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100331static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 /* board_ahci */
333 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900334 .flags = AHCI_FLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400335 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400336 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 .port_ops = &ahci_ops,
338 },
Tejun Heo648a88b2006-11-09 15:08:40 +0900339 /* board_ahci_pi */
340 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900341 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
Tejun Heo648a88b2006-11-09 15:08:40 +0900342 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400343 .udma_mask = ATA_UDMA6,
Tejun Heo648a88b2006-11-09 15:08:40 +0900344 .port_ops = &ahci_ops,
345 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200346 /* board_ahci_vt8251 */
347 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900348 .flags = AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME |
349 AHCI_FLAG_NO_NCQ,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200350 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400351 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900352 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200353 },
Tejun Heo41669552006-11-29 11:33:14 +0900354 /* board_ahci_ign_iferr */
355 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900356 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
Tejun Heo41669552006-11-29 11:33:14 +0900357 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400358 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900359 .port_ops = &ahci_ops,
360 },
Conke Hu55a61602007-03-27 18:33:05 +0800361 /* board_ahci_sb600 */
362 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900363 .flags = AHCI_FLAG_COMMON |
Tejun Heoc7a42152007-05-18 16:23:19 +0200364 AHCI_FLAG_IGN_SERR_INTERNAL |
365 AHCI_FLAG_32BIT_ONLY,
Conke Hu55a61602007-03-27 18:33:05 +0800366 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400367 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800368 .port_ops = &ahci_ops,
369 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400370 /* board_ahci_mv */
371 {
372 .sht = &ahci_sht,
373 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
374 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
375 ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI |
376 AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI |
377 AHCI_FLAG_MV_PATA,
378 .pio_mask = 0x1f, /* pio0-4 */
379 .udma_mask = ATA_UDMA6,
380 .port_ops = &ahci_ops,
381 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382};
383
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500384static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400385 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400386 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
387 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
388 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
389 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
390 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900391 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400392 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
393 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
394 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
395 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo648a88b2006-11-09 15:08:40 +0900396 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
397 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
398 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
399 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
400 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
401 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
402 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
403 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
404 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
405 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
406 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
407 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
408 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
Jason Gaston8af12cd2007-03-02 17:39:46 -0800409 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
Tejun Heo648a88b2006-11-09 15:08:40 +0900410 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
411 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
412 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400413
Tejun Heoe34bb372007-02-26 20:24:03 +0900414 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
415 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
416 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400417
418 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800419 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Henry Su2bcfdde2007-05-10 22:48:51 -0700420 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400421
422 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400423 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900424 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400425
426 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400427 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
428 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
429 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
430 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500431 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
432 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
433 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
434 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
435 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
436 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
437 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
438 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500439 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
440 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
441 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
442 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
443 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
444 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
445 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
446 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800447 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
448 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
449 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
450 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
451 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
452 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
453 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
454 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
455 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
456 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
457 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
458 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
459 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
460 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
461 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
462 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
463 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
464 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
465 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
466 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
467 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
468 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
469 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
470 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400471
Jeff Garzik95916ed2006-07-29 04:10:14 -0400472 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400473 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
474 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
475 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400476
Jeff Garzikcd70c262007-07-08 02:29:42 -0400477 /* Marvell */
478 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
479
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500480 /* Generic, PCI class code for AHCI */
481 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500482 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 { } /* terminate list */
485};
486
487
488static struct pci_driver ahci_pci_driver = {
489 .name = DRV_NAME,
490 .id_table = ahci_pci_tbl,
491 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900492 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900493#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900494 .suspend = ahci_pci_device_suspend,
495 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900496#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497};
498
499
Tejun Heo98fa4b62006-11-02 12:17:23 +0900500static inline int ahci_nr_ports(u32 cap)
501{
502 return (cap & 0x1f) + 1;
503}
504
Jeff Garzikdab632e2007-05-28 08:33:01 -0400505static inline void __iomem *__ahci_port_base(struct ata_host *host,
506 unsigned int port_no)
507{
508 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
509
510 return mmio + 0x100 + (port_no * 0x80);
511}
512
Tejun Heo4447d352007-04-17 23:44:08 +0900513static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400515 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516}
517
Tejun Heod447df12007-03-18 22:15:33 +0900518/**
519 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900520 * @pdev: target PCI device
521 * @pi: associated ATA port info
522 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900523 *
524 * Some registers containing configuration info might be setup by
525 * BIOS and might be cleared on reset. This function saves the
526 * initial values of those registers into @hpriv such that they
527 * can be restored after controller reset.
528 *
529 * If inconsistent, config values are fixed up by this function.
530 *
531 * LOCKING:
532 * None.
533 */
Tejun Heo4447d352007-04-17 23:44:08 +0900534static void ahci_save_initial_config(struct pci_dev *pdev,
535 const struct ata_port_info *pi,
536 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900537{
Tejun Heo4447d352007-04-17 23:44:08 +0900538 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900539 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900540 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900541
542 /* Values prefixed with saved_ are written back to host after
543 * reset. Values without are used for driver operation.
544 */
545 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
546 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
547
Tejun Heo274c1fd2007-07-16 14:29:40 +0900548 /* some chips have errata preventing 64bit use */
Tejun Heoc7a42152007-05-18 16:23:19 +0200549 if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
550 dev_printk(KERN_INFO, &pdev->dev,
551 "controller can't do 64bit DMA, forcing 32bit\n");
552 cap &= ~HOST_CAP_64;
553 }
554
Tejun Heo274c1fd2007-07-16 14:29:40 +0900555 if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) {
556 dev_printk(KERN_INFO, &pdev->dev,
557 "controller can't do NCQ, turning off CAP_NCQ\n");
558 cap &= ~HOST_CAP_NCQ;
559 }
560
Tejun Heod447df12007-03-18 22:15:33 +0900561 /* fixup zero port_map */
562 if (!port_map) {
Tejun Heoa3d2cc52007-06-19 18:52:56 +0900563 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo4447d352007-04-17 23:44:08 +0900564 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heod447df12007-03-18 22:15:33 +0900565 "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
566
567 /* write the fixed up value to the PI register */
568 hpriv->saved_port_map = port_map;
569 }
570
Jeff Garzikcd70c262007-07-08 02:29:42 -0400571 /*
572 * Temporary Marvell 6145 hack: PATA port presence
573 * is asserted through the standard AHCI port
574 * presence register, as bit 4 (counting from 0)
575 */
576 if (pi->flags & AHCI_FLAG_MV_PATA) {
577 dev_printk(KERN_ERR, &pdev->dev,
578 "MV_AHCI HACK: port_map %x -> %x\n",
579 hpriv->port_map,
580 hpriv->port_map & 0xf);
581
582 port_map &= 0xf;
583 }
584
Tejun Heo17199b12007-03-18 22:26:53 +0900585 /* cross check port_map and cap.n_ports */
Tejun Heo4447d352007-04-17 23:44:08 +0900586 if (pi->flags & AHCI_FLAG_HONOR_PI) {
Tejun Heo17199b12007-03-18 22:26:53 +0900587 u32 tmp_port_map = port_map;
588 int n_ports = ahci_nr_ports(cap);
589
590 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
591 if (tmp_port_map & (1 << i)) {
592 n_ports--;
593 tmp_port_map &= ~(1 << i);
594 }
595 }
596
597 /* Whine if inconsistent. No need to update cap.
598 * port_map is used to determine number of ports.
599 */
600 if (n_ports || tmp_port_map)
Tejun Heo4447d352007-04-17 23:44:08 +0900601 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo17199b12007-03-18 22:26:53 +0900602 "nr_ports (%u) and implemented port map "
603 "(0x%x) don't match\n",
604 ahci_nr_ports(cap), port_map);
605 } else {
606 /* fabricate port_map from cap.nr_ports */
607 port_map = (1 << ahci_nr_ports(cap)) - 1;
608 }
609
Tejun Heod447df12007-03-18 22:15:33 +0900610 /* record values to use during operation */
611 hpriv->cap = cap;
612 hpriv->port_map = port_map;
613}
614
615/**
616 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900617 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900618 *
619 * Restore initial config stored by ahci_save_initial_config().
620 *
621 * LOCKING:
622 * None.
623 */
Tejun Heo4447d352007-04-17 23:44:08 +0900624static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900625{
Tejun Heo4447d352007-04-17 23:44:08 +0900626 struct ahci_host_priv *hpriv = host->private_data;
627 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
628
Tejun Heod447df12007-03-18 22:15:33 +0900629 writel(hpriv->saved_cap, mmio + HOST_CAP);
630 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
631 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
632}
633
Tejun Heoda3dbb12007-07-16 14:29:40 +0900634static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
636 unsigned int sc_reg;
637
638 switch (sc_reg_in) {
639 case SCR_STATUS: sc_reg = 0; break;
640 case SCR_CONTROL: sc_reg = 1; break;
641 case SCR_ERROR: sc_reg = 2; break;
642 case SCR_ACTIVE: sc_reg = 3; break;
643 default:
Tejun Heoda3dbb12007-07-16 14:29:40 +0900644 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 }
646
Tejun Heoda3dbb12007-07-16 14:29:40 +0900647 *val = readl(ap->ioaddr.scr_addr + (sc_reg * 4));
648 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649}
650
651
Tejun Heoda3dbb12007-07-16 14:29:40 +0900652static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653{
654 unsigned int sc_reg;
655
656 switch (sc_reg_in) {
657 case SCR_STATUS: sc_reg = 0; break;
658 case SCR_CONTROL: sc_reg = 1; break;
659 case SCR_ERROR: sc_reg = 2; break;
660 case SCR_ACTIVE: sc_reg = 3; break;
661 default:
Tejun Heoda3dbb12007-07-16 14:29:40 +0900662 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 }
664
Tejun Heo0d5ff562007-02-01 15:06:36 +0900665 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900666 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667}
668
Tejun Heo4447d352007-04-17 23:44:08 +0900669static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900670{
Tejun Heo4447d352007-04-17 23:44:08 +0900671 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900672 u32 tmp;
673
Tejun Heod8fcd112006-07-26 15:59:25 +0900674 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900675 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900676 tmp |= PORT_CMD_START;
677 writel(tmp, port_mmio + PORT_CMD);
678 readl(port_mmio + PORT_CMD); /* flush */
679}
680
Tejun Heo4447d352007-04-17 23:44:08 +0900681static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900682{
Tejun Heo4447d352007-04-17 23:44:08 +0900683 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900684 u32 tmp;
685
686 tmp = readl(port_mmio + PORT_CMD);
687
Tejun Heod8fcd112006-07-26 15:59:25 +0900688 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900689 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
690 return 0;
691
Tejun Heod8fcd112006-07-26 15:59:25 +0900692 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900693 tmp &= ~PORT_CMD_START;
694 writel(tmp, port_mmio + PORT_CMD);
695
Tejun Heod8fcd112006-07-26 15:59:25 +0900696 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900697 tmp = ata_wait_register(port_mmio + PORT_CMD,
698 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900699 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900700 return -EIO;
701
702 return 0;
703}
704
Tejun Heo4447d352007-04-17 23:44:08 +0900705static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900706{
Tejun Heo4447d352007-04-17 23:44:08 +0900707 void __iomem *port_mmio = ahci_port_base(ap);
708 struct ahci_host_priv *hpriv = ap->host->private_data;
709 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900710 u32 tmp;
711
712 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900713 if (hpriv->cap & HOST_CAP_64)
714 writel((pp->cmd_slot_dma >> 16) >> 16,
715 port_mmio + PORT_LST_ADDR_HI);
716 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900717
Tejun Heo4447d352007-04-17 23:44:08 +0900718 if (hpriv->cap & HOST_CAP_64)
719 writel((pp->rx_fis_dma >> 16) >> 16,
720 port_mmio + PORT_FIS_ADDR_HI);
721 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900722
723 /* enable FIS reception */
724 tmp = readl(port_mmio + PORT_CMD);
725 tmp |= PORT_CMD_FIS_RX;
726 writel(tmp, port_mmio + PORT_CMD);
727
728 /* flush */
729 readl(port_mmio + PORT_CMD);
730}
731
Tejun Heo4447d352007-04-17 23:44:08 +0900732static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900733{
Tejun Heo4447d352007-04-17 23:44:08 +0900734 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900735 u32 tmp;
736
737 /* disable FIS reception */
738 tmp = readl(port_mmio + PORT_CMD);
739 tmp &= ~PORT_CMD_FIS_RX;
740 writel(tmp, port_mmio + PORT_CMD);
741
742 /* wait for completion, spec says 500ms, give it 1000 */
743 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
744 PORT_CMD_FIS_ON, 10, 1000);
745 if (tmp & PORT_CMD_FIS_ON)
746 return -EBUSY;
747
748 return 0;
749}
750
Tejun Heo4447d352007-04-17 23:44:08 +0900751static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900752{
Tejun Heo4447d352007-04-17 23:44:08 +0900753 struct ahci_host_priv *hpriv = ap->host->private_data;
754 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900755 u32 cmd;
756
757 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
758
759 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900760 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900761 cmd |= PORT_CMD_SPIN_UP;
762 writel(cmd, port_mmio + PORT_CMD);
763 }
764
765 /* wake up link */
766 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
767}
768
Tejun Heo438ac6d2007-03-02 17:31:26 +0900769#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900770static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900771{
Tejun Heo4447d352007-04-17 23:44:08 +0900772 struct ahci_host_priv *hpriv = ap->host->private_data;
773 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900774 u32 cmd, scontrol;
775
Tejun Heo4447d352007-04-17 23:44:08 +0900776 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900777 return;
778
779 /* put device into listen mode, first set PxSCTL.DET to 0 */
780 scontrol = readl(port_mmio + PORT_SCR_CTL);
781 scontrol &= ~0xf;
782 writel(scontrol, port_mmio + PORT_SCR_CTL);
783
784 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900785 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900786 cmd &= ~PORT_CMD_SPIN_UP;
787 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900788}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900789#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900790
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400791static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900792{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900793 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900794 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900795
796 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900797 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900798}
799
Tejun Heo4447d352007-04-17 23:44:08 +0900800static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900801{
802 int rc;
803
804 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900805 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900806 if (rc) {
807 *emsg = "failed to stop engine";
808 return rc;
809 }
810
811 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900812 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900813 if (rc) {
814 *emsg = "failed stop FIS RX";
815 return rc;
816 }
817
Tejun Heo0be0aa92006-07-26 15:59:26 +0900818 return 0;
819}
820
Tejun Heo4447d352007-04-17 23:44:08 +0900821static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900822{
Tejun Heo4447d352007-04-17 23:44:08 +0900823 struct pci_dev *pdev = to_pci_dev(host->dev);
824 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900825 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900826
827 /* global controller reset */
828 tmp = readl(mmio + HOST_CTL);
829 if ((tmp & HOST_RESET) == 0) {
830 writel(tmp | HOST_RESET, mmio + HOST_CTL);
831 readl(mmio + HOST_CTL); /* flush */
832 }
833
834 /* reset must complete within 1 second, or
835 * the hardware should be considered fried.
836 */
837 ssleep(1);
838
839 tmp = readl(mmio + HOST_CTL);
840 if (tmp & HOST_RESET) {
Tejun Heo4447d352007-04-17 23:44:08 +0900841 dev_printk(KERN_ERR, host->dev,
Tejun Heod91542c2006-07-26 15:59:26 +0900842 "controller reset failed (0x%x)\n", tmp);
843 return -EIO;
844 }
845
Tejun Heo98fa4b62006-11-02 12:17:23 +0900846 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900847 writel(HOST_AHCI_EN, mmio + HOST_CTL);
848 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900849
Tejun Heod447df12007-03-18 22:15:33 +0900850 /* some registers might be cleared on reset. restore initial values */
Tejun Heo4447d352007-04-17 23:44:08 +0900851 ahci_restore_initial_config(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900852
853 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
854 u16 tmp16;
855
856 /* configure PCS */
857 pci_read_config_word(pdev, 0x92, &tmp16);
858 tmp16 |= 0xf;
859 pci_write_config_word(pdev, 0x92, tmp16);
860 }
861
862 return 0;
863}
864
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400865static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
866 int port_no, void __iomem *mmio,
867 void __iomem *port_mmio)
868{
869 const char *emsg = NULL;
870 int rc;
871 u32 tmp;
872
873 /* make sure port is not active */
874 rc = ahci_deinit_port(ap, &emsg);
875 if (rc)
876 dev_printk(KERN_WARNING, &pdev->dev,
877 "%s (%d)\n", emsg, rc);
878
879 /* clear SError */
880 tmp = readl(port_mmio + PORT_SCR_ERR);
881 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
882 writel(tmp, port_mmio + PORT_SCR_ERR);
883
884 /* clear port IRQ */
885 tmp = readl(port_mmio + PORT_IRQ_STAT);
886 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
887 if (tmp)
888 writel(tmp, port_mmio + PORT_IRQ_STAT);
889
890 writel(1 << port_no, mmio + HOST_IRQ_STAT);
891}
892
Tejun Heo4447d352007-04-17 23:44:08 +0900893static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900894{
Tejun Heo4447d352007-04-17 23:44:08 +0900895 struct pci_dev *pdev = to_pci_dev(host->dev);
896 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400897 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400898 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +0900899 u32 tmp;
900
Jeff Garzikcd70c262007-07-08 02:29:42 -0400901 if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
902 port_mmio = __ahci_port_base(host, 4);
903
904 writel(0, port_mmio + PORT_IRQ_MASK);
905
906 /* clear port IRQ */
907 tmp = readl(port_mmio + PORT_IRQ_STAT);
908 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
909 if (tmp)
910 writel(tmp, port_mmio + PORT_IRQ_STAT);
911 }
912
Tejun Heo4447d352007-04-17 23:44:08 +0900913 for (i = 0; i < host->n_ports; i++) {
914 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +0900915
Jeff Garzikcd70c262007-07-08 02:29:42 -0400916 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +0900917 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +0900918 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900919
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400920 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +0900921 }
922
923 tmp = readl(mmio + HOST_CTL);
924 VPRINTK("HOST_CTL 0x%x\n", tmp);
925 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
926 tmp = readl(mmio + HOST_CTL);
927 VPRINTK("HOST_CTL 0x%x\n", tmp);
928}
929
Tejun Heo422b7592005-12-19 22:37:17 +0900930static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931{
Tejun Heo4447d352007-04-17 23:44:08 +0900932 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900934 u32 tmp;
935
936 tmp = readl(port_mmio + PORT_SIG);
937 tf.lbah = (tmp >> 24) & 0xff;
938 tf.lbam = (tmp >> 16) & 0xff;
939 tf.lbal = (tmp >> 8) & 0xff;
940 tf.nsect = (tmp) & 0xff;
941
942 return ata_dev_classify(&tf);
943}
944
Tejun Heo12fad3f2006-05-15 21:03:55 +0900945static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
946 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900947{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900948 dma_addr_t cmd_tbl_dma;
949
950 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
951
952 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
953 pp->cmd_slot[tag].status = 0;
954 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
955 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900956}
957
Tejun Heod2e75df2007-07-16 14:29:39 +0900958static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200959{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900960 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400961 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200962 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +0900963 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200964
Tejun Heod2e75df2007-07-16 14:29:39 +0900965 /* do we need to kick the port? */
966 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
967 if (!busy && !force_restart)
968 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200969
Tejun Heod2e75df2007-07-16 14:29:39 +0900970 /* stop engine */
971 rc = ahci_stop_engine(ap);
972 if (rc)
973 goto out_restart;
974
975 /* need to do CLO? */
976 if (!busy) {
977 rc = 0;
978 goto out_restart;
979 }
980
981 if (!(hpriv->cap & HOST_CAP_CLO)) {
982 rc = -EOPNOTSUPP;
983 goto out_restart;
984 }
985
986 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200987 tmp = readl(port_mmio + PORT_CMD);
988 tmp |= PORT_CMD_CLO;
989 writel(tmp, port_mmio + PORT_CMD);
990
Tejun Heod2e75df2007-07-16 14:29:39 +0900991 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200992 tmp = ata_wait_register(port_mmio + PORT_CMD,
993 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
994 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +0900995 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200996
Tejun Heod2e75df2007-07-16 14:29:39 +0900997 /* restart engine */
998 out_restart:
999 ahci_start_engine(ap);
1000 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001001}
1002
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001003static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1004 struct ata_taskfile *tf, int is_cmd, u16 flags,
1005 unsigned long timeout_msec)
1006{
1007 const u32 cmd_fis_len = 5; /* five dwords */
1008 struct ahci_port_priv *pp = ap->private_data;
1009 void __iomem *port_mmio = ahci_port_base(ap);
1010 u8 *fis = pp->cmd_tbl;
1011 u32 tmp;
1012
1013 /* prep the command */
1014 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1015 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1016
1017 /* issue & wait */
1018 writel(1, port_mmio + PORT_CMD_ISSUE);
1019
1020 if (timeout_msec) {
1021 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1022 1, timeout_msec);
1023 if (tmp & 0x1) {
1024 ahci_kick_engine(ap, 1);
1025 return -EBUSY;
1026 }
1027 } else
1028 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1029
1030 return 0;
1031}
1032
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001033static int ahci_do_softreset(struct ata_port *ap, unsigned int *class,
1034 int pmp, unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001035{
Tejun Heo4658f792006-03-22 21:07:03 +09001036 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001037 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001038 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001039 int rc;
1040
1041 DPRINTK("ENTER\n");
1042
Tejun Heo81952c52006-05-15 20:57:47 +09001043 if (ata_port_offline(ap)) {
Tejun Heoc2a65852006-04-03 01:58:06 +09001044 DPRINTK("PHY reports no device\n");
1045 *class = ATA_DEV_NONE;
1046 return 0;
1047 }
1048
Tejun Heo4658f792006-03-22 21:07:03 +09001049 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001050 rc = ahci_kick_engine(ap, 1);
1051 if (rc)
1052 ata_port_printk(ap, KERN_WARNING,
1053 "failed to reset engine (errno=%d)", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001054
Tejun Heo3373efd2006-05-15 20:57:53 +09001055 ata_tf_init(ap->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001056
1057 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001058 msecs = 0;
1059 now = jiffies;
1060 if (time_after(now, deadline))
1061 msecs = jiffies_to_msecs(deadline - now);
1062
Tejun Heo4658f792006-03-22 21:07:03 +09001063 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001064 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001065 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001066 rc = -EIO;
1067 reason = "1st FIS failed";
1068 goto fail;
1069 }
1070
1071 /* spec says at least 5us, but be generous and sleep for 1ms */
1072 msleep(1);
1073
1074 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001075 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001076 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001077
1078 /* spec mandates ">= 2ms" before checking status.
1079 * We wait 150ms, because that was the magic delay used for
1080 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
1081 * between when the ATA command register is written, and then
1082 * status is checked. Because waiting for "a while" before
1083 * checking status is fine, post SRST, we perform this magic
1084 * delay here as well.
1085 */
1086 msleep(150);
1087
Tejun Heo9b893912007-02-02 16:50:52 +09001088 rc = ata_wait_ready(ap, deadline);
1089 /* link occupied, -ENODEV too is an error */
1090 if (rc) {
1091 reason = "device not ready";
1092 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001093 }
Tejun Heo9b893912007-02-02 16:50:52 +09001094 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001095
1096 DPRINTK("EXIT, class=%u\n", *class);
1097 return 0;
1098
Tejun Heo4658f792006-03-22 21:07:03 +09001099 fail:
Tejun Heof15a1da2006-05-15 20:57:56 +09001100 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001101 return rc;
1102}
1103
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001104static int ahci_softreset(struct ata_port *ap, unsigned int *class,
1105 unsigned long deadline)
1106{
1107 return ahci_do_softreset(ap, class, 0, deadline);
1108}
1109
Tejun Heod4b2bab2007-02-02 16:50:52 +09001110static int ahci_hardreset(struct ata_port *ap, unsigned int *class,
1111 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001112{
Tejun Heo42969712006-05-31 18:28:18 +09001113 struct ahci_port_priv *pp = ap->private_data;
1114 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1115 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001116 int rc;
1117
1118 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
Tejun Heo4447d352007-04-17 23:44:08 +09001120 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001121
1122 /* clear D2H reception area to properly wait for D2H FIS */
1123 ata_tf_init(ap->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001124 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001125 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001126
Tejun Heod4b2bab2007-02-02 16:50:52 +09001127 rc = sata_std_hardreset(ap, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001128
Tejun Heo4447d352007-04-17 23:44:08 +09001129 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Tejun Heo81952c52006-05-15 20:57:47 +09001131 if (rc == 0 && ata_port_online(ap))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001132 *class = ahci_dev_classify(ap);
1133 if (*class == ATA_DEV_UNKNOWN)
1134 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Tejun Heo4bd00f62006-02-11 16:26:02 +09001136 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1137 return rc;
1138}
1139
Tejun Heod4b2bab2007-02-02 16:50:52 +09001140static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class,
1141 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001142{
Tejun Heoda3dbb12007-07-16 14:29:40 +09001143 u32 serror;
Tejun Heoad616ff2006-11-01 18:00:24 +09001144 int rc;
1145
1146 DPRINTK("ENTER\n");
1147
Tejun Heo4447d352007-04-17 23:44:08 +09001148 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001149
Tejun Heod4b2bab2007-02-02 16:50:52 +09001150 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context),
1151 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001152
1153 /* vt8251 needs SError cleared for the port to operate */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001154 ahci_scr_read(ap, SCR_ERROR, &serror);
1155 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heoad616ff2006-11-01 18:00:24 +09001156
Tejun Heo4447d352007-04-17 23:44:08 +09001157 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001158
1159 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1160
1161 /* vt8251 doesn't clear BSY on signature FIS reception,
1162 * request follow-up softreset.
1163 */
1164 return rc ?: -EAGAIN;
1165}
1166
Tejun Heo4bd00f62006-02-11 16:26:02 +09001167static void ahci_postreset(struct ata_port *ap, unsigned int *class)
1168{
Tejun Heo4447d352007-04-17 23:44:08 +09001169 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001170 u32 new_tmp, tmp;
1171
1172 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001173
1174 /* Make sure port's ATAPI bit is set appropriately */
1175 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001176 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001177 new_tmp |= PORT_CMD_ATAPI;
1178 else
1179 new_tmp &= ~PORT_CMD_ATAPI;
1180 if (new_tmp != tmp) {
1181 writel(new_tmp, port_mmio + PORT_CMD);
1182 readl(port_mmio + PORT_CMD); /* flush */
1183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184}
1185
1186static u8 ahci_check_status(struct ata_port *ap)
1187{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001188 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
1190 return readl(mmio + PORT_TFDATA) & 0xFF;
1191}
1192
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1194{
1195 struct ahci_port_priv *pp = ap->private_data;
1196 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1197
1198 ata_tf_from_fis(d2h_fis, tf);
1199}
1200
Tejun Heo12fad3f2006-05-15 21:03:55 +09001201static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001203 struct scatterlist *sg;
1204 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001205 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
1207 VPRINTK("ENTER\n");
1208
1209 /*
1210 * Next, the S/G list.
1211 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001212 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001213 ata_for_each_sg(sg, qc) {
1214 dma_addr_t addr = sg_dma_address(sg);
1215 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001217 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1218 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1219 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001220
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001221 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001222 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001224
1225 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226}
1227
1228static void ahci_qc_prep(struct ata_queued_cmd *qc)
1229{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001230 struct ata_port *ap = qc->ap;
1231 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001232 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001233 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 u32 opts;
1235 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001236 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
1238 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 * Fill in command table information. First, the header,
1240 * a SATA Register - Host to Device command FIS.
1241 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001242 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1243
Tejun Heo99771262007-07-16 14:29:38 +09001244 ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001245 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001246 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1247 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001248 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Tejun Heocc9278e2006-02-10 17:25:47 +09001250 n_elem = 0;
1251 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001252 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253
Tejun Heocc9278e2006-02-10 17:25:47 +09001254 /*
1255 * Fill in command slot information.
1256 */
1257 opts = cmd_fis_len | n_elem << 16;
1258 if (qc->tf.flags & ATA_TFLAG_WRITE)
1259 opts |= AHCI_CMD_WRITE;
1260 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001261 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001262
Tejun Heo12fad3f2006-05-15 21:03:55 +09001263 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264}
1265
Tejun Heo78cd52d2006-05-15 20:58:29 +09001266static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001268 struct ahci_port_priv *pp = ap->private_data;
1269 struct ata_eh_info *ehi = &ap->eh_info;
1270 unsigned int err_mask = 0, action = 0;
1271 struct ata_queued_cmd *qc;
1272 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Tejun Heo78cd52d2006-05-15 20:58:29 +09001274 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001275
Tejun Heo78cd52d2006-05-15 20:58:29 +09001276 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001277 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001278 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279
Tejun Heo78cd52d2006-05-15 20:58:29 +09001280 /* analyze @irq_stat */
1281 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
Tejun Heo41669552006-11-29 11:33:14 +09001283 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1284 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1285 irq_stat &= ~PORT_IRQ_IF_ERR;
1286
Conke Hu55a61602007-03-27 18:33:05 +08001287 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001288 err_mask |= AC_ERR_DEV;
Conke Hu55a61602007-03-27 18:33:05 +08001289 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
1290 serror &= ~SERR_INTERNAL;
1291 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001292
1293 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1294 err_mask |= AC_ERR_HOST_BUS;
1295 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 }
1297
Tejun Heo78cd52d2006-05-15 20:58:29 +09001298 if (irq_stat & PORT_IRQ_IF_ERR) {
1299 err_mask |= AC_ERR_ATA_BUS;
1300 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001301 ata_ehi_push_desc(ehi, "interface fatal error");
Tejun Heo78cd52d2006-05-15 20:58:29 +09001302 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
Tejun Heo78cd52d2006-05-15 20:58:29 +09001304 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001305 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001306 ata_ehi_push_desc(ehi, "%s", irq_stat & PORT_IRQ_CONNECT ?
Tejun Heo78cd52d2006-05-15 20:58:29 +09001307 "connection status changed" : "PHY RDY changed");
1308 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
Tejun Heo78cd52d2006-05-15 20:58:29 +09001310 if (irq_stat & PORT_IRQ_UNK_FIS) {
1311 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312
Tejun Heo78cd52d2006-05-15 20:58:29 +09001313 err_mask |= AC_ERR_HSM;
1314 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001315 ata_ehi_push_desc(ehi, "unknown FIS %08x %08x %08x %08x",
Tejun Heo78cd52d2006-05-15 20:58:29 +09001316 unk[0], unk[1], unk[2], unk[3]);
1317 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001318
Tejun Heo78cd52d2006-05-15 20:58:29 +09001319 /* okay, let's hand over to EH */
1320 ehi->serror |= serror;
1321 ehi->action |= action;
1322
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001324 if (qc)
1325 qc->err_mask |= err_mask;
1326 else
1327 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328
Tejun Heo78cd52d2006-05-15 20:58:29 +09001329 if (irq_stat & PORT_IRQ_FREEZE)
1330 ata_port_freeze(ap);
1331 else
1332 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333}
1334
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001335static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336{
Tejun Heo4447d352007-04-17 23:44:08 +09001337 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001338 struct ata_eh_info *ehi = &ap->eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001339 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001340 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001341 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342
1343 status = readl(port_mmio + PORT_IRQ_STAT);
1344 writel(status, port_mmio + PORT_IRQ_STAT);
1345
Tejun Heo78cd52d2006-05-15 20:58:29 +09001346 if (unlikely(status & PORT_IRQ_ERROR)) {
1347 ahci_error_intr(ap, status);
1348 return;
1349 }
1350
Tejun Heo12fad3f2006-05-15 21:03:55 +09001351 if (ap->sactive)
1352 qc_active = readl(port_mmio + PORT_SCR_ACT);
1353 else
1354 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1355
1356 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1357 if (rc > 0)
1358 return;
1359 if (rc < 0) {
1360 ehi->err_mask |= AC_ERR_HSM;
1361 ehi->action |= ATA_EH_SOFTRESET;
1362 ata_port_freeze(ap);
1363 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 }
1365
Tejun Heo2a3917a2006-05-15 20:58:30 +09001366 /* hmmm... a spurious interupt */
1367
Tejun Heo0291f952007-01-25 19:16:28 +09001368 /* if !NCQ, ignore. No modern ATA device has broken HSM
1369 * implementation for non-NCQ commands.
1370 */
1371 if (!ap->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001372 return;
1373
Tejun Heo0291f952007-01-25 19:16:28 +09001374 if (status & PORT_IRQ_D2H_REG_FIS) {
1375 if (!pp->ncq_saw_d2h)
1376 ata_port_printk(ap, KERN_INFO,
1377 "D2H reg with I during NCQ, "
1378 "this message won't be printed again\n");
1379 pp->ncq_saw_d2h = 1;
1380 known_irq = 1;
1381 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001382
Tejun Heo0291f952007-01-25 19:16:28 +09001383 if (status & PORT_IRQ_DMAS_FIS) {
1384 if (!pp->ncq_saw_dmas)
1385 ata_port_printk(ap, KERN_INFO,
1386 "DMAS FIS during NCQ, "
1387 "this message won't be printed again\n");
1388 pp->ncq_saw_dmas = 1;
1389 known_irq = 1;
1390 }
1391
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001392 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001393 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001394
Tejun Heoafb2d552007-02-27 13:24:19 +09001395 if (le32_to_cpu(f[1])) {
1396 /* SDB FIS containing spurious completions
1397 * might be dangerous, whine and fail commands
1398 * with HSM violation. EH will turn off NCQ
1399 * after several such failures.
1400 */
1401 ata_ehi_push_desc(ehi,
1402 "spurious completions during NCQ "
1403 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1404 readl(port_mmio + PORT_CMD_ISSUE),
1405 readl(port_mmio + PORT_SCR_ACT),
1406 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1407 ehi->err_mask |= AC_ERR_HSM;
1408 ehi->action |= ATA_EH_SOFTRESET;
1409 ata_port_freeze(ap);
1410 } else {
1411 if (!pp->ncq_saw_sdb)
1412 ata_port_printk(ap, KERN_INFO,
1413 "spurious SDB FIS %08x:%08x during NCQ, "
1414 "this message won't be printed again\n",
1415 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1416 pp->ncq_saw_sdb = 1;
1417 }
Tejun Heo0291f952007-01-25 19:16:28 +09001418 known_irq = 1;
1419 }
1420
1421 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001422 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001423 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo12fad3f2006-05-15 21:03:55 +09001424 status, ap->active_tag, ap->sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425}
1426
1427static void ahci_irq_clear(struct ata_port *ap)
1428{
1429 /* TODO */
1430}
1431
David Howells7d12e782006-10-05 14:55:46 +01001432static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433{
Jeff Garzikcca39742006-08-24 03:19:22 -04001434 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 struct ahci_host_priv *hpriv;
1436 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001437 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 u32 irq_stat, irq_ack = 0;
1439
1440 VPRINTK("ENTER\n");
1441
Jeff Garzikcca39742006-08-24 03:19:22 -04001442 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001443 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
1445 /* sigh. 0xffffffff is a valid return from h/w */
1446 irq_stat = readl(mmio + HOST_IRQ_STAT);
1447 irq_stat &= hpriv->port_map;
1448 if (!irq_stat)
1449 return IRQ_NONE;
1450
Jeff Garzikcca39742006-08-24 03:19:22 -04001451 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452
Jeff Garzikcca39742006-08-24 03:19:22 -04001453 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
Jeff Garzik67846b32005-10-05 02:58:32 -04001456 if (!(irq_stat & (1 << i)))
1457 continue;
1458
Jeff Garzikcca39742006-08-24 03:19:22 -04001459 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001460 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001461 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001462 VPRINTK("port %u\n", i);
1463 } else {
1464 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001465 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001466 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001467 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001469
1470 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 }
1472
1473 if (irq_ack) {
1474 writel(irq_ack, mmio + HOST_IRQ_STAT);
1475 handled = 1;
1476 }
1477
Jeff Garzikcca39742006-08-24 03:19:22 -04001478 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
1480 VPRINTK("EXIT\n");
1481
1482 return IRQ_RETVAL(handled);
1483}
1484
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001485static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486{
1487 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001488 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
Tejun Heo12fad3f2006-05-15 21:03:55 +09001490 if (qc->tf.protocol == ATA_PROT_NCQ)
1491 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1492 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1494
1495 return 0;
1496}
1497
Tejun Heo78cd52d2006-05-15 20:58:29 +09001498static void ahci_freeze(struct ata_port *ap)
1499{
Tejun Heo4447d352007-04-17 23:44:08 +09001500 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001501
1502 /* turn IRQ off */
1503 writel(0, port_mmio + PORT_IRQ_MASK);
1504}
1505
1506static void ahci_thaw(struct ata_port *ap)
1507{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001508 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001509 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001510 u32 tmp;
1511
1512 /* clear IRQ */
1513 tmp = readl(port_mmio + PORT_IRQ_STAT);
1514 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001515 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001516
1517 /* turn IRQ back on */
1518 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1519}
1520
1521static void ahci_error_handler(struct ata_port *ap)
1522{
Tejun Heob51e9e52006-06-29 01:29:30 +09001523 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001524 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001525 ahci_stop_engine(ap);
1526 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001527 }
1528
1529 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001530 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001531 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001532}
1533
Tejun Heoad616ff2006-11-01 18:00:24 +09001534static void ahci_vt8251_error_handler(struct ata_port *ap)
1535{
Tejun Heoad616ff2006-11-01 18:00:24 +09001536 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1537 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001538 ahci_stop_engine(ap);
1539 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001540 }
1541
1542 /* perform recovery */
1543 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1544 ahci_postreset);
1545}
1546
Tejun Heo78cd52d2006-05-15 20:58:29 +09001547static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1548{
1549 struct ata_port *ap = qc->ap;
1550
Tejun Heod2e75df2007-07-16 14:29:39 +09001551 /* make DMA engine forget about the failed command */
1552 if (qc->flags & ATA_QCFLAG_FAILED)
1553 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001554}
1555
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001556static int ahci_port_resume(struct ata_port *ap)
1557{
1558 ahci_power_up(ap);
1559 ahci_start_port(ap);
1560
1561 return 0;
1562}
1563
Tejun Heo438ac6d2007-03-02 17:31:26 +09001564#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001565static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1566{
Tejun Heoc1332872006-07-26 15:59:26 +09001567 const char *emsg = NULL;
1568 int rc;
1569
Tejun Heo4447d352007-04-17 23:44:08 +09001570 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001571 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001572 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001573 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001574 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001575 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001576 }
1577
1578 return rc;
1579}
1580
Tejun Heoc1332872006-07-26 15:59:26 +09001581static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1582{
Jeff Garzikcca39742006-08-24 03:19:22 -04001583 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001584 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001585 u32 ctl;
1586
1587 if (mesg.event == PM_EVENT_SUSPEND) {
1588 /* AHCI spec rev1.1 section 8.3.3:
1589 * Software must disable interrupts prior to requesting a
1590 * transition of the HBA to D3 state.
1591 */
1592 ctl = readl(mmio + HOST_CTL);
1593 ctl &= ~HOST_IRQ_EN;
1594 writel(ctl, mmio + HOST_CTL);
1595 readl(mmio + HOST_CTL); /* flush */
1596 }
1597
1598 return ata_pci_device_suspend(pdev, mesg);
1599}
1600
1601static int ahci_pci_device_resume(struct pci_dev *pdev)
1602{
Jeff Garzikcca39742006-08-24 03:19:22 -04001603 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001604 int rc;
1605
Tejun Heo553c4aa2006-12-26 19:39:50 +09001606 rc = ata_pci_device_do_resume(pdev);
1607 if (rc)
1608 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001609
1610 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001611 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001612 if (rc)
1613 return rc;
1614
Tejun Heo4447d352007-04-17 23:44:08 +09001615 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001616 }
1617
Jeff Garzikcca39742006-08-24 03:19:22 -04001618 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001619
1620 return 0;
1621}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001622#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001623
Tejun Heo254950c2006-07-26 15:59:25 +09001624static int ahci_port_start(struct ata_port *ap)
1625{
Jeff Garzikcca39742006-08-24 03:19:22 -04001626 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001627 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001628 void *mem;
1629 dma_addr_t mem_dma;
1630 int rc;
1631
Tejun Heo24dc5f32007-01-20 16:00:28 +09001632 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001633 if (!pp)
1634 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001635
1636 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001637 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001638 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001639
Tejun Heo24dc5f32007-01-20 16:00:28 +09001640 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1641 GFP_KERNEL);
1642 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001643 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001644 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1645
1646 /*
1647 * First item in chunk of DMA memory: 32-slot command table,
1648 * 32 bytes each in size
1649 */
1650 pp->cmd_slot = mem;
1651 pp->cmd_slot_dma = mem_dma;
1652
1653 mem += AHCI_CMD_SLOT_SZ;
1654 mem_dma += AHCI_CMD_SLOT_SZ;
1655
1656 /*
1657 * Second item: Received-FIS area
1658 */
1659 pp->rx_fis = mem;
1660 pp->rx_fis_dma = mem_dma;
1661
1662 mem += AHCI_RX_FIS_SZ;
1663 mem_dma += AHCI_RX_FIS_SZ;
1664
1665 /*
1666 * Third item: data area for storing a single command
1667 * and its scatter-gather table
1668 */
1669 pp->cmd_tbl = mem;
1670 pp->cmd_tbl_dma = mem_dma;
1671
1672 ap->private_data = pp;
1673
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001674 /* engage engines, captain */
1675 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001676}
1677
1678static void ahci_port_stop(struct ata_port *ap)
1679{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001680 const char *emsg = NULL;
1681 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001682
Tejun Heo0be0aa92006-07-26 15:59:26 +09001683 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09001684 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001685 if (rc)
1686 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001687}
1688
Tejun Heo4447d352007-04-17 23:44:08 +09001689static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 if (using_dac &&
1694 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1695 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1696 if (rc) {
1697 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1698 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001699 dev_printk(KERN_ERR, &pdev->dev,
1700 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 return rc;
1702 }
1703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 } else {
1705 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1706 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001707 dev_printk(KERN_ERR, &pdev->dev,
1708 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 return rc;
1710 }
1711 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1712 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001713 dev_printk(KERN_ERR, &pdev->dev,
1714 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 return rc;
1716 }
1717 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 return 0;
1719}
1720
Tejun Heo4447d352007-04-17 23:44:08 +09001721static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722{
Tejun Heo4447d352007-04-17 23:44:08 +09001723 struct ahci_host_priv *hpriv = host->private_data;
1724 struct pci_dev *pdev = to_pci_dev(host->dev);
1725 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 u32 vers, cap, impl, speed;
1727 const char *speed_s;
1728 u16 cc;
1729 const char *scc_s;
1730
1731 vers = readl(mmio + HOST_VERSION);
1732 cap = hpriv->cap;
1733 impl = hpriv->port_map;
1734
1735 speed = (cap >> 20) & 0xf;
1736 if (speed == 1)
1737 speed_s = "1.5";
1738 else if (speed == 2)
1739 speed_s = "3";
1740 else
1741 speed_s = "?";
1742
1743 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001744 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001746 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001748 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 scc_s = "RAID";
1750 else
1751 scc_s = "unknown";
1752
Jeff Garzika9524a72005-10-30 14:39:11 -05001753 dev_printk(KERN_INFO, &pdev->dev,
1754 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1756 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
1758 (vers >> 24) & 0xff,
1759 (vers >> 16) & 0xff,
1760 (vers >> 8) & 0xff,
1761 vers & 0xff,
1762
1763 ((cap >> 8) & 0x1f) + 1,
1764 (cap & 0x1f) + 1,
1765 speed_s,
1766 impl,
1767 scc_s);
1768
Jeff Garzika9524a72005-10-30 14:39:11 -05001769 dev_printk(KERN_INFO, &pdev->dev,
1770 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 "%s%s%s%s%s%s"
1772 "%s%s%s%s%s%s%s\n"
1773 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774
1775 cap & (1 << 31) ? "64bit " : "",
1776 cap & (1 << 30) ? "ncq " : "",
1777 cap & (1 << 28) ? "ilck " : "",
1778 cap & (1 << 27) ? "stag " : "",
1779 cap & (1 << 26) ? "pm " : "",
1780 cap & (1 << 25) ? "led " : "",
1781
1782 cap & (1 << 24) ? "clo " : "",
1783 cap & (1 << 19) ? "nz " : "",
1784 cap & (1 << 18) ? "only " : "",
1785 cap & (1 << 17) ? "pmp " : "",
1786 cap & (1 << 15) ? "pio " : "",
1787 cap & (1 << 14) ? "slum " : "",
1788 cap & (1 << 13) ? "part " : ""
1789 );
1790}
1791
Tejun Heo24dc5f32007-01-20 16:00:28 +09001792static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793{
1794 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001795 struct ata_port_info pi = ahci_port_info[ent->driver_data];
1796 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001797 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001799 struct ata_host *host;
1800 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801
1802 VPRINTK("ENTER\n");
1803
Tejun Heo12fad3f2006-05-15 21:03:55 +09001804 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1805
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001807 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808
Tejun Heo4447d352007-04-17 23:44:08 +09001809 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001810 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 if (rc)
1812 return rc;
1813
Tejun Heo0d5ff562007-02-01 15:06:36 +09001814 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1815 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001816 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001817 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001818 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Jeff Garzikcd70c262007-07-08 02:29:42 -04001820 if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001821 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822
Tejun Heo24dc5f32007-01-20 16:00:28 +09001823 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1824 if (!hpriv)
1825 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826
Tejun Heo4447d352007-04-17 23:44:08 +09001827 /* save initial config */
1828 ahci_save_initial_config(pdev, &pi, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
Tejun Heo4447d352007-04-17 23:44:08 +09001830 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09001831 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09001832 pi.flags |= ATA_FLAG_NCQ;
1833
1834 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
1835 if (!host)
1836 return -ENOMEM;
1837 host->iomap = pcim_iomap_table(pdev);
1838 host->private_data = hpriv;
1839
1840 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001841 struct ata_port *ap = host->ports[i];
1842 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001843
Jeff Garzikdab632e2007-05-28 08:33:01 -04001844 /* standard SATA port setup */
1845 if (hpriv->port_map & (1 << i)) {
Tejun Heo4447d352007-04-17 23:44:08 +09001846 ap->ioaddr.cmd_addr = port_mmio;
1847 ap->ioaddr.scr_addr = port_mmio + PORT_SCR;
Jeff Garzikdab632e2007-05-28 08:33:01 -04001848 }
1849
1850 /* disabled/not-implemented port */
1851 else
1852 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001853 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854
1855 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001856 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001858 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859
Tejun Heo4447d352007-04-17 23:44:08 +09001860 rc = ahci_reset_controller(host);
1861 if (rc)
1862 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001863
Tejun Heo4447d352007-04-17 23:44:08 +09001864 ahci_init_controller(host);
1865 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
Tejun Heo4447d352007-04-17 23:44:08 +09001867 pci_set_master(pdev);
1868 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1869 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001870}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
1872static int __init ahci_init(void)
1873{
Pavel Roskinb7887192006-08-10 18:13:18 +09001874 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875}
1876
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877static void __exit ahci_exit(void)
1878{
1879 pci_unregister_driver(&ahci_pci_driver);
1880}
1881
1882
1883MODULE_AUTHOR("Jeff Garzik");
1884MODULE_DESCRIPTION("AHCI SATA low-level driver");
1885MODULE_LICENSE("GPL");
1886MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001887MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888
1889module_init(ahci_init);
1890module_exit(ahci_exit);