blob: dd8b1a5458ff4365c14a857a45db4cea1b20539e [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
Tony Lindgren2a0b9652013-10-22 06:49:48 -070042#include <linux/of_irq.h>
NeilBrown9574f362012-07-30 10:30:26 +100043#include <linux/gpio.h>
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010044#include <linux/of_gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080045#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053046
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010047#include <dt-bindings/gpio/gpio.h>
48
Russell Kingf91b55ab2012-10-06 10:50:58 +010049#define OMAP_MAX_HSUART_PORTS 6
50
Govindraj.R7c77c8d2012-04-03 19:12:34 +053051#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
52
53#define OMAP_UART_REV_42 0x0402
54#define OMAP_UART_REV_46 0x0406
55#define OMAP_UART_REV_52 0x0502
56#define OMAP_UART_REV_63 0x0603
57
Govindraj.Rf64ffda2013-07-05 18:25:59 +030058#define OMAP_UART_TX_WAKEUP_EN BIT(7)
59
60/* Feature flags */
61#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
62
Russell Kingf91b55ab2012-10-06 10:50:58 +010063#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
64#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
65
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053066#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
67
Paul Walmsley0ba5f662012-01-25 19:50:36 -070068/* SCR register bitmasks */
69#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050070#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55ab2012-10-06 10:50:58 +010071#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070072
73/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070074#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030075#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070076
Govindraj.R7c77c8d2012-04-03 19:12:34 +053077/* MVR register bitmasks */
78#define OMAP_UART_MVR_SCHEME_SHIFT 30
79
80#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
81#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
82#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
83
84#define OMAP_UART_MVR_MAJ_MASK 0x700
85#define OMAP_UART_MVR_MAJ_SHIFT 8
86#define OMAP_UART_MVR_MIN_MASK 0x3f
87
Russell Kingf91b55ab2012-10-06 10:50:58 +010088#define OMAP_UART_DMA_CH_FREE -1
89
90#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
91#define OMAP_MODE13X_SPEED 230400
92
93/* WER = 0x7F
94 * Enable module level wakeup in WER reg
95 */
96#define OMAP_UART_WER_MOD_WKUP 0X7F
97
98/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010099#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55ab2012-10-06 10:50:58 +0100100
101/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +0100102#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55ab2012-10-06 10:50:58 +0100103
104#define OMAP_UART_SW_CLR 0xF0
105
106#define OMAP_UART_TCR_TRIG 0x0F
107
108struct uart_omap_dma {
109 u8 uart_dma_tx;
110 u8 uart_dma_rx;
111 int rx_dma_channel;
112 int tx_dma_channel;
113 dma_addr_t rx_buf_dma_phys;
114 dma_addr_t tx_buf_dma_phys;
115 unsigned int uart_base;
116 /*
117 * Buffer for rx dma.It is not required for tx because the buffer
118 * comes from port structure.
119 */
120 unsigned char *rx_buf;
121 unsigned int prev_rx_dma_pos;
122 int tx_buf_size;
123 int tx_dma_used;
124 int rx_dma_used;
125 spinlock_t tx_lock;
126 spinlock_t rx_lock;
127 /* timer to poll activity on rx dma */
128 struct timer_list rx_timer;
129 unsigned int rx_buf_size;
130 unsigned int rx_poll_rate;
131 unsigned int rx_timeout;
132};
133
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300134struct uart_omap_port {
135 struct uart_port port;
136 struct uart_omap_dma uart_dma;
137 struct device *dev;
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700138 int wakeirq;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300139
140 unsigned char ier;
141 unsigned char lcr;
142 unsigned char mcr;
143 unsigned char fcr;
144 unsigned char efr;
145 unsigned char dll;
146 unsigned char dlh;
147 unsigned char mdr1;
148 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300149 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300150
151 int use_dma;
152 /*
153 * Some bits in registers are cleared on a read, so they must
154 * be saved whenever the register is read but the bits will not
155 * be immediately processed.
156 */
157 unsigned int lsr_break_flag;
158 unsigned char msr_saved_flags;
159 char name[20];
160 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530161 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300162 u32 errata;
163 u8 wakeups_enabled;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300164 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300165
Felipe Balbie36851d2012-09-07 18:34:19 +0300166 int DTR_gpio;
167 int DTR_inverted;
168 int DTR_active;
169
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100170 struct serial_rs485 rs485;
171 int rts_gpio;
172
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300173 struct pm_qos_request pm_qos_request;
174 u32 latency;
175 u32 calc_latency;
176 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530177 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300178};
179
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400180#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300181
Govindraj.Rb6126332010-09-27 20:20:49 +0530182static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
183
184/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530185static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530186
Govindraj.R2fd14962011-11-09 17:41:21 +0530187static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530188
189static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
190{
191 offset <<= up->port.regshift;
192 return readw(up->port.membase + offset);
193}
194
195static inline void serial_out(struct uart_omap_port *up, int offset, int value)
196{
197 offset <<= up->port.regshift;
198 writew(value, up->port.membase + offset);
199}
200
201static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
202{
203 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
204 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
205 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
206 serial_out(up, UART_FCR, 0);
207}
208
Felipe Balbie5b57c02012-08-23 13:32:42 +0300209static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
210{
Jingoo Han574de552013-07-30 17:06:57 +0900211 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300212
Felipe Balbice2f08d2012-09-07 21:10:33 +0300213 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700214 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300215
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300216 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300217}
218
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700219static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
220 bool enable)
221{
222 if (!up->wakeirq)
223 return;
224
225 if (enable)
226 enable_irq(up->wakeirq);
227 else
228 disable_irq(up->wakeirq);
229}
230
Felipe Balbie5b57c02012-08-23 13:32:42 +0300231static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
232{
Jingoo Han574de552013-07-30 17:06:57 +0900233 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300234
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700235 serial_omap_enable_wakeirq(up, enable);
Felipe Balbice2f08d2012-09-07 21:10:33 +0300236 if (!pdata || !pdata->enable_wakeup)
237 return;
238
239 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300240}
241
Govindraj.Rb6126332010-09-27 20:20:49 +0530242/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500243 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
244 * @port: uart port info
245 * @baud: baudrate for which mode needs to be determined
246 *
247 * Returns true if baud rate is MODE16X and false if MODE13X
248 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
249 * and Error Rates" determines modes not for all common baud rates.
250 * E.g. for 1000000 baud rate mode must be 16x, but according to that
251 * table it's determined as 13x.
252 */
253static bool
254serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
255{
256 unsigned int n13 = port->uartclk / (13 * baud);
257 unsigned int n16 = port->uartclk / (16 * baud);
258 int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
259 int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400260 if (baudAbsDiff13 < 0)
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500261 baudAbsDiff13 = -baudAbsDiff13;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400262 if (baudAbsDiff16 < 0)
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500263 baudAbsDiff16 = -baudAbsDiff16;
264
Alexey Pelykh18d85192013-09-21 04:10:54 -0400265 return (baudAbsDiff13 >= baudAbsDiff16);
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500266}
267
268/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530269 * serial_omap_get_divisor - calculate divisor value
270 * @port: uart port info
271 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530272 */
273static unsigned int
274serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
275{
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400276 unsigned int mode;
Govindraj.Rb6126332010-09-27 20:20:49 +0530277
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500278 if (!serial_omap_baud_is_mode16(port, baud))
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400279 mode = 13;
Govindraj.Rb6126332010-09-27 20:20:49 +0530280 else
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400281 mode = 16;
282 return port->uartclk/(mode * baud);
Govindraj.Rb6126332010-09-27 20:20:49 +0530283}
284
Govindraj.Rb6126332010-09-27 20:20:49 +0530285static void serial_omap_enable_ms(struct uart_port *port)
286{
Felipe Balbic990f352012-08-23 13:32:41 +0300287 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530288
Rajendra Nayakba774332011-12-14 17:25:43 +0530289 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530290
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300291 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530292 up->ier |= UART_IER_MSI;
293 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300294 pm_runtime_mark_last_busy(up->dev);
295 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530296}
297
298static void serial_omap_stop_tx(struct uart_port *port)
299{
Felipe Balbic990f352012-08-23 13:32:41 +0300300 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100301 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530302
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300303 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100304
Philippe Proulx018e7442013-10-23 18:49:58 -0400305 /* Handle RS-485 */
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100306 if (up->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400307 if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
308 /* THR interrupt is fired when both TX FIFO and TX
309 * shift register are empty. This means there's nothing
310 * left to transmit now, so make sure the THR interrupt
311 * is fired when TX FIFO is below the trigger level,
312 * disable THR interrupts and toggle the RS-485 GPIO
313 * data direction pin if needed.
314 */
315 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
316 serial_out(up, UART_OMAP_SCR, up->scr);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100317 res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
318 if (gpio_get_value(up->rts_gpio) != res) {
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400319 if (up->rs485.delay_rts_after_send > 0)
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100320 mdelay(up->rs485.delay_rts_after_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100321 gpio_set_value(up->rts_gpio, res);
322 }
Philippe Proulx018e7442013-10-23 18:49:58 -0400323 } else {
324 /* We're asked to stop, but there's still stuff in the
325 * UART FIFO, so make sure the THR interrupt is fired
326 * when both TX FIFO and TX shift register are empty.
327 * The next THR interrupt (if no transmission is started
328 * in the meantime) will indicate the end of a
329 * transmission. Therefore we _don't_ disable THR
330 * interrupts in this situation.
331 */
332 up->scr |= OMAP_UART_SCR_TX_EMPTY;
333 serial_out(up, UART_OMAP_SCR, up->scr);
334 return;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100335 }
336 }
337
Govindraj.Rb6126332010-09-27 20:20:49 +0530338 if (up->ier & UART_IER_THRI) {
339 up->ier &= ~UART_IER_THRI;
340 serial_out(up, UART_IER, up->ier);
341 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530342
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100343 if ((up->rs485.flags & SER_RS485_ENABLED) &&
344 !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
Dimitris Lampridis3a138842014-03-13 15:11:47 +0200345 /*
346 * Empty the RX FIFO, we are not interested in anything
347 * received during the half-duplex transmission.
348 */
349 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
350 /* Re-enable RX interrupts */
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200351 up->ier |= UART_IER_RLSI | UART_IER_RDI;
352 up->port.read_status_mask |= UART_LSR_DR;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100353 serial_out(up, UART_IER, up->ier);
354 }
355
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300356 pm_runtime_mark_last_busy(up->dev);
357 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530358}
359
360static void serial_omap_stop_rx(struct uart_port *port)
361{
Felipe Balbic990f352012-08-23 13:32:41 +0300362 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530363
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300364 pm_runtime_get_sync(up->dev);
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200365 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
Govindraj.Rb6126332010-09-27 20:20:49 +0530366 up->port.read_status_mask &= ~UART_LSR_DR;
367 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300368 pm_runtime_mark_last_busy(up->dev);
369 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530370}
371
Felipe Balbibf63a082012-09-06 15:45:25 +0300372static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530373{
374 struct circ_buf *xmit = &up->port.state->xmit;
375 int count;
376
377 if (up->port.x_char) {
378 serial_out(up, UART_TX, up->port.x_char);
379 up->port.icount.tx++;
380 up->port.x_char = 0;
381 return;
382 }
383 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
384 serial_omap_stop_tx(&up->port);
385 return;
386 }
Greg Kroah-Hartman355fe562013-08-27 16:02:18 -0700387 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530388 do {
389 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
390 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
391 up->port.icount.tx++;
392 if (uart_circ_empty(xmit))
393 break;
394 } while (--count > 0);
395
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300396 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
397 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530398 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300399 spin_lock(&up->port.lock);
400 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530401
402 if (uart_circ_empty(xmit))
403 serial_omap_stop_tx(&up->port);
404}
405
406static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
407{
408 if (!(up->ier & UART_IER_THRI)) {
409 up->ier |= UART_IER_THRI;
410 serial_out(up, UART_IER, up->ier);
411 }
412}
413
414static void serial_omap_start_tx(struct uart_port *port)
415{
Felipe Balbic990f352012-08-23 13:32:41 +0300416 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100417 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530418
Felipe Balbi49457432012-09-06 15:45:21 +0300419 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100420
Philippe Proulx018e7442013-10-23 18:49:58 -0400421 /* Handle RS-485 */
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100422 if (up->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400423 /* Fire THR interrupts when FIFO is below trigger level */
424 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
425 serial_out(up, UART_OMAP_SCR, up->scr);
426
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100427 /* if rts not already enabled */
428 res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
429 if (gpio_get_value(up->rts_gpio) != res) {
430 gpio_set_value(up->rts_gpio, res);
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400431 if (up->rs485.delay_rts_before_send > 0)
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100432 mdelay(up->rs485.delay_rts_before_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100433 }
434 }
435
436 if ((up->rs485.flags & SER_RS485_ENABLED) &&
437 !(up->rs485.flags & SER_RS485_RX_DURING_TX))
438 serial_omap_stop_rx(port);
439
Felipe Balbi49457432012-09-06 15:45:21 +0300440 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300441 pm_runtime_mark_last_busy(up->dev);
442 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530443}
444
Russell King3af08bd2012-10-05 13:32:08 +0100445static void serial_omap_throttle(struct uart_port *port)
446{
447 struct uart_omap_port *up = to_uart_omap_port(port);
448 unsigned long flags;
449
450 pm_runtime_get_sync(up->dev);
451 spin_lock_irqsave(&up->port.lock, flags);
452 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
453 serial_out(up, UART_IER, up->ier);
454 spin_unlock_irqrestore(&up->port.lock, flags);
455 pm_runtime_mark_last_busy(up->dev);
456 pm_runtime_put_autosuspend(up->dev);
457}
458
459static void serial_omap_unthrottle(struct uart_port *port)
460{
461 struct uart_omap_port *up = to_uart_omap_port(port);
462 unsigned long flags;
463
464 pm_runtime_get_sync(up->dev);
465 spin_lock_irqsave(&up->port.lock, flags);
466 up->ier |= UART_IER_RLSI | UART_IER_RDI;
467 serial_out(up, UART_IER, up->ier);
468 spin_unlock_irqrestore(&up->port.lock, flags);
469 pm_runtime_mark_last_busy(up->dev);
470 pm_runtime_put_autosuspend(up->dev);
471}
472
Govindraj.Rb6126332010-09-27 20:20:49 +0530473static unsigned int check_modem_status(struct uart_omap_port *up)
474{
475 unsigned int status;
476
477 status = serial_in(up, UART_MSR);
478 status |= up->msr_saved_flags;
479 up->msr_saved_flags = 0;
480 if ((status & UART_MSR_ANY_DELTA) == 0)
481 return status;
482
483 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
484 up->port.state != NULL) {
485 if (status & UART_MSR_TERI)
486 up->port.icount.rng++;
487 if (status & UART_MSR_DDSR)
488 up->port.icount.dsr++;
489 if (status & UART_MSR_DDCD)
490 uart_handle_dcd_change
491 (&up->port, status & UART_MSR_DCD);
492 if (status & UART_MSR_DCTS)
493 uart_handle_cts_change
494 (&up->port, status & UART_MSR_CTS);
495 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
496 }
497
498 return status;
499}
500
Felipe Balbi72256cb2012-09-06 15:45:24 +0300501static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
502{
503 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530504 unsigned char ch = 0;
505
506 if (likely(lsr & UART_LSR_DR))
507 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300508
509 up->port.icount.rx++;
510 flag = TTY_NORMAL;
511
512 if (lsr & UART_LSR_BI) {
513 flag = TTY_BREAK;
514 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
515 up->port.icount.brk++;
516 /*
517 * We do the SysRQ and SAK checking
518 * here because otherwise the break
519 * may get masked by ignore_status_mask
520 * or read_status_mask.
521 */
522 if (uart_handle_break(&up->port))
523 return;
524
525 }
526
527 if (lsr & UART_LSR_PE) {
528 flag = TTY_PARITY;
529 up->port.icount.parity++;
530 }
531
532 if (lsr & UART_LSR_FE) {
533 flag = TTY_FRAME;
534 up->port.icount.frame++;
535 }
536
537 if (lsr & UART_LSR_OE)
538 up->port.icount.overrun++;
539
540#ifdef CONFIG_SERIAL_OMAP_CONSOLE
541 if (up->port.line == up->port.cons->index) {
542 /* Recover the break flag from console xmit */
543 lsr |= up->lsr_break_flag;
544 }
545#endif
546 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
547}
548
549static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
550{
551 unsigned char ch = 0;
552 unsigned int flag;
553
554 if (!(lsr & UART_LSR_DR))
555 return;
556
557 ch = serial_in(up, UART_RX);
558 flag = TTY_NORMAL;
559 up->port.icount.rx++;
560
561 if (uart_handle_sysrq_char(&up->port, ch))
562 return;
563
564 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
565}
566
Govindraj.Rb6126332010-09-27 20:20:49 +0530567/**
568 * serial_omap_irq() - This handles the interrupt from one port
569 * @irq: uart port irq number
570 * @dev_id: uart port info
571 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300572static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530573{
574 struct uart_omap_port *up = dev_id;
575 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300576 unsigned int type;
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700577 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300578 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530579
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300580 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300581 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300582
Felipe Balbi72256cb2012-09-06 15:45:24 +0300583 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300584 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300585 if (iir & UART_IIR_NO_INT)
586 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530587
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700588 ret = IRQ_HANDLED;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300589 lsr = serial_in(up, UART_LSR);
590
591 /* extract IRQ type from IIR register */
592 type = iir & 0x3e;
593
594 switch (type) {
595 case UART_IIR_MSI:
596 check_modem_status(up);
597 break;
598 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300599 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300600 break;
601 case UART_IIR_RX_TIMEOUT:
602 /* FALLTHROUGH */
603 case UART_IIR_RDI:
604 serial_omap_rdi(up, lsr);
605 break;
606 case UART_IIR_RLSI:
607 serial_omap_rlsi(up, lsr);
608 break;
609 case UART_IIR_CTS_RTS_DSR:
610 /* simply try again */
611 break;
612 case UART_IIR_XOFF:
613 /* FALLTHROUGH */
614 default:
615 break;
616 }
617 } while (!(iir & UART_IIR_NO_INT) && max_count--);
618
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300619 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300620
Jiri Slaby2e124b42013-01-03 15:53:06 +0100621 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300622
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300623 pm_runtime_mark_last_busy(up->dev);
624 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530625 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300626
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700627 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530628}
629
630static unsigned int serial_omap_tx_empty(struct uart_port *port)
631{
Felipe Balbic990f352012-08-23 13:32:41 +0300632 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530633 unsigned long flags = 0;
634 unsigned int ret = 0;
635
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300636 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530637 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530638 spin_lock_irqsave(&up->port.lock, flags);
639 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
640 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300641 pm_runtime_mark_last_busy(up->dev);
642 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530643 return ret;
644}
645
646static unsigned int serial_omap_get_mctrl(struct uart_port *port)
647{
Felipe Balbic990f352012-08-23 13:32:41 +0300648 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530649 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530650 unsigned int ret = 0;
651
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300652 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530653 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300654 pm_runtime_mark_last_busy(up->dev);
655 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530656
Rajendra Nayakba774332011-12-14 17:25:43 +0530657 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530658
659 if (status & UART_MSR_DCD)
660 ret |= TIOCM_CAR;
661 if (status & UART_MSR_RI)
662 ret |= TIOCM_RNG;
663 if (status & UART_MSR_DSR)
664 ret |= TIOCM_DSR;
665 if (status & UART_MSR_CTS)
666 ret |= TIOCM_CTS;
667 return ret;
668}
669
670static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
671{
Felipe Balbic990f352012-08-23 13:32:41 +0300672 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100673 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530674
Rajendra Nayakba774332011-12-14 17:25:43 +0530675 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530676 if (mctrl & TIOCM_RTS)
677 mcr |= UART_MCR_RTS;
678 if (mctrl & TIOCM_DTR)
679 mcr |= UART_MCR_DTR;
680 if (mctrl & TIOCM_OUT1)
681 mcr |= UART_MCR_OUT1;
682 if (mctrl & TIOCM_OUT2)
683 mcr |= UART_MCR_OUT2;
684 if (mctrl & TIOCM_LOOP)
685 mcr |= UART_MCR_LOOP;
686
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300687 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100688 old_mcr = serial_in(up, UART_MCR);
689 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
690 UART_MCR_DTR | UART_MCR_RTS);
691 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530692 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300693 pm_runtime_mark_last_busy(up->dev);
694 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000695
696 if (gpio_is_valid(up->DTR_gpio) &&
697 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
698 up->DTR_active = !up->DTR_active;
699 if (gpio_cansleep(up->DTR_gpio))
700 schedule_work(&up->qos_work);
701 else
702 gpio_set_value(up->DTR_gpio,
703 up->DTR_active != up->DTR_inverted);
704 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530705}
706
707static void serial_omap_break_ctl(struct uart_port *port, int break_state)
708{
Felipe Balbic990f352012-08-23 13:32:41 +0300709 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530710 unsigned long flags = 0;
711
Rajendra Nayakba774332011-12-14 17:25:43 +0530712 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300713 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530714 spin_lock_irqsave(&up->port.lock, flags);
715 if (break_state == -1)
716 up->lcr |= UART_LCR_SBC;
717 else
718 up->lcr &= ~UART_LCR_SBC;
719 serial_out(up, UART_LCR, up->lcr);
720 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300721 pm_runtime_mark_last_busy(up->dev);
722 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530723}
724
725static int serial_omap_startup(struct uart_port *port)
726{
Felipe Balbic990f352012-08-23 13:32:41 +0300727 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530728 unsigned long flags = 0;
729 int retval;
730
731 /*
732 * Allocate the IRQ
733 */
734 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
735 up->name, up);
736 if (retval)
737 return retval;
738
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700739 /* Optional wake-up IRQ */
740 if (up->wakeirq) {
741 retval = request_irq(up->wakeirq, serial_omap_irq,
742 up->port.irqflags, up->name, up);
743 if (retval) {
744 free_irq(up->port.irq, up);
745 return retval;
746 }
747 disable_irq(up->wakeirq);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700748 }
749
Rajendra Nayakba774332011-12-14 17:25:43 +0530750 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530751
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300752 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530753 /*
754 * Clear the FIFO buffers and disable them.
755 * (they will be reenabled in set_termios())
756 */
757 serial_omap_clear_fifos(up);
758 /* For Hardware flow control */
759 serial_out(up, UART_MCR, UART_MCR_RTS);
760
761 /*
762 * Clear the interrupt registers.
763 */
764 (void) serial_in(up, UART_LSR);
765 if (serial_in(up, UART_LSR) & UART_LSR_DR)
766 (void) serial_in(up, UART_RX);
767 (void) serial_in(up, UART_IIR);
768 (void) serial_in(up, UART_MSR);
769
770 /*
771 * Now, initialize the UART
772 */
773 serial_out(up, UART_LCR, UART_LCR_WLEN8);
774 spin_lock_irqsave(&up->port.lock, flags);
775 /*
776 * Most PC uarts need OUT2 raised to enable interrupts.
777 */
778 up->port.mctrl |= TIOCM_OUT2;
779 serial_omap_set_mctrl(&up->port, up->port.mctrl);
780 spin_unlock_irqrestore(&up->port.lock, flags);
781
782 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530783 /*
784 * Finally, enable interrupts. Note: Modem status interrupts
785 * are set via set_termios(), which will be occurring imminently
786 * anyway, so we don't enable them here.
787 */
788 up->ier = UART_IER_RLSI | UART_IER_RDI;
789 serial_out(up, UART_IER, up->ier);
790
Jarkko Nikula78841462011-01-24 17:51:22 +0200791 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300792 up->wer = OMAP_UART_WER_MOD_WKUP;
793 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
794 up->wer |= OMAP_UART_TX_WAKEUP_EN;
795
796 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200797
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300798 pm_runtime_mark_last_busy(up->dev);
799 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530800 up->port_activity = jiffies;
801 return 0;
802}
803
804static void serial_omap_shutdown(struct uart_port *port)
805{
Felipe Balbic990f352012-08-23 13:32:41 +0300806 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530807 unsigned long flags = 0;
808
Rajendra Nayakba774332011-12-14 17:25:43 +0530809 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530810
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300811 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530812 /*
813 * Disable interrupts from this port
814 */
815 up->ier = 0;
816 serial_out(up, UART_IER, 0);
817
818 spin_lock_irqsave(&up->port.lock, flags);
819 up->port.mctrl &= ~TIOCM_OUT2;
820 serial_omap_set_mctrl(&up->port, up->port.mctrl);
821 spin_unlock_irqrestore(&up->port.lock, flags);
822
823 /*
824 * Disable break condition and FIFOs
825 */
826 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
827 serial_omap_clear_fifos(up);
828
829 /*
830 * Read data port to reset things, and then free the irq
831 */
832 if (serial_in(up, UART_LSR) & UART_LSR_DR)
833 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530834
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300835 pm_runtime_mark_last_busy(up->dev);
836 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530837 free_irq(up->port.irq, up);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700838 if (up->wakeirq)
839 free_irq(up->wakeirq, up);
Govindraj.Rb6126332010-09-27 20:20:49 +0530840}
841
Govindraj.R2fd14962011-11-09 17:41:21 +0530842static void serial_omap_uart_qos_work(struct work_struct *work)
843{
844 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
845 qos_work);
846
847 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000848 if (gpio_is_valid(up->DTR_gpio))
849 gpio_set_value_cansleep(up->DTR_gpio,
850 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530851}
852
Govindraj.Rb6126332010-09-27 20:20:49 +0530853static void
854serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
855 struct ktermios *old)
856{
Felipe Balbic990f352012-08-23 13:32:41 +0300857 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530858 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530859 unsigned long flags = 0;
860 unsigned int baud, quot;
861
862 switch (termios->c_cflag & CSIZE) {
863 case CS5:
864 cval = UART_LCR_WLEN5;
865 break;
866 case CS6:
867 cval = UART_LCR_WLEN6;
868 break;
869 case CS7:
870 cval = UART_LCR_WLEN7;
871 break;
872 default:
873 case CS8:
874 cval = UART_LCR_WLEN8;
875 break;
876 }
877
878 if (termios->c_cflag & CSTOPB)
879 cval |= UART_LCR_STOP;
880 if (termios->c_cflag & PARENB)
881 cval |= UART_LCR_PARITY;
882 if (!(termios->c_cflag & PARODD))
883 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100884 if (termios->c_cflag & CMSPAR)
885 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530886
887 /*
888 * Ask the core to calculate the divisor for us.
889 */
890
891 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
892 quot = serial_omap_get_divisor(port, baud);
893
Govindraj.R2fd14962011-11-09 17:41:21 +0530894 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700895 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530896 up->latency = up->calc_latency;
897 schedule_work(&up->qos_work);
898
Govindraj.Rc538d202011-11-07 18:57:03 +0530899 up->dll = quot & 0xff;
900 up->dlh = quot >> 8;
901 up->mdr1 = UART_OMAP_MDR1_DISABLE;
902
Govindraj.Rb6126332010-09-27 20:20:49 +0530903 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
904 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530905
906 /*
907 * Ok, we're now changing the port state. Do it with
908 * interrupts disabled.
909 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300910 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530911 spin_lock_irqsave(&up->port.lock, flags);
912
913 /*
914 * Update the per-port timeout.
915 */
916 uart_update_timeout(port, termios->c_cflag, baud);
917
918 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
919 if (termios->c_iflag & INPCK)
920 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
921 if (termios->c_iflag & (BRKINT | PARMRK))
922 up->port.read_status_mask |= UART_LSR_BI;
923
924 /*
925 * Characters to ignore
926 */
927 up->port.ignore_status_mask = 0;
928 if (termios->c_iflag & IGNPAR)
929 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
930 if (termios->c_iflag & IGNBRK) {
931 up->port.ignore_status_mask |= UART_LSR_BI;
932 /*
933 * If we're ignoring parity and break indicators,
934 * ignore overruns too (for real raw support).
935 */
936 if (termios->c_iflag & IGNPAR)
937 up->port.ignore_status_mask |= UART_LSR_OE;
938 }
939
940 /*
941 * ignore all characters if CREAD is not set
942 */
943 if ((termios->c_cflag & CREAD) == 0)
944 up->port.ignore_status_mask |= UART_LSR_DR;
945
946 /*
947 * Modem status interrupts
948 */
949 up->ier &= ~UART_IER_MSI;
950 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
951 up->ier |= UART_IER_MSI;
952 serial_out(up, UART_IER, up->ier);
953 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530954 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500955 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530956
957 /* FIFOs and DMA Settings */
958
959 /* FCR can be changed only when the
960 * baud clock is not running
961 * DLL_REG and DLH_REG set to 0.
962 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800963 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530964 serial_out(up, UART_DLL, 0);
965 serial_out(up, UART_DLM, 0);
966 serial_out(up, UART_LCR, 0);
967
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800968 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530969
Russell King08bd4902012-10-05 13:54:53 +0100970 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100971 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530972 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
973
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800974 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100975 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530976 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
977 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700978
Alexey Pelykh1f663962013-04-03 14:31:46 -0400979 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
980 /*
981 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
982 * sets Enables the granularity of 1 for TRIGGER RX
983 * level. Along with setting RX FIFO trigger level
984 * to 1 (as noted below, 16 characters) and TLR[3:0]
985 * to zero this will result RX FIFO threshold level
986 * to 1 character, instead of 16 as noted in comment
987 * below.
988 */
989
Felipe Balbi6721ab72012-09-06 15:45:40 +0300990 /* Set receive FIFO threshold to 16 characters and
Philippe Proulx018e7442013-10-23 18:49:58 -0400991 * transmit FIFO threshold to 32 spaces
Felipe Balbi6721ab72012-09-06 15:45:40 +0300992 */
Felipe Balbi49457432012-09-06 15:45:21 +0300993 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300994 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
995 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
996 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800997
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700998 serial_out(up, UART_FCR, up->fcr);
999 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1000
Govindraj.Rc538d202011-11-07 18:57:03 +05301001 serial_out(up, UART_OMAP_SCR, up->scr);
1002
Russell King08bd4902012-10-05 13:54:53 +01001003 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001004 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +05301005 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +01001006 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1007 serial_out(up, UART_EFR, up->efr);
1008 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +05301009
1010 /* Protocol, Baud Rate, and Interrupt Settings */
1011
Govindraj.R94734742011-11-07 19:00:33 +05301012 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1013 serial_omap_mdr1_errataset(up, up->mdr1);
1014 else
1015 serial_out(up, UART_OMAP_MDR1, up->mdr1);
1016
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001017 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301018 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1019
1020 serial_out(up, UART_LCR, 0);
1021 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001022 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301023
Govindraj.Rc538d202011-11-07 18:57:03 +05301024 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
1025 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +05301026
1027 serial_out(up, UART_LCR, 0);
1028 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001029 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301030
1031 serial_out(up, UART_EFR, up->efr);
1032 serial_out(up, UART_LCR, cval);
1033
Alexey Pelykh5fe21232013-01-16 05:08:06 -05001034 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +05301035 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +05301036 else
Govindraj.Rc538d202011-11-07 18:57:03 +05301037 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
1038
Govindraj.R94734742011-11-07 19:00:33 +05301039 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1040 serial_omap_mdr1_errataset(up, up->mdr1);
1041 else
1042 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +05301043
Russell Kingc533e512012-10-06 09:34:36 +01001044 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +01001045 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301046
Russell Kingc533e512012-10-06 09:34:36 +01001047 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
1048 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
1049 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +05301050
Russell Kingc533e512012-10-06 09:34:36 +01001051 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +01001052 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1053 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1054 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +05301055
Russell Kingc7d059c2012-10-06 09:12:44 +01001056 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +05301057
Russell King08bd4902012-10-05 13:54:53 +01001058 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +01001059 /* Enable AUTORTS and AUTOCTS */
1060 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
1061
Russell King1fe8aa82012-10-06 09:04:03 +01001062 /* Ensure MCR RTS is asserted */
1063 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +01001064 } else {
1065 /* Disable AUTORTS and AUTOCTS */
1066 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +05301067 }
1068
Russell King01d70bb2012-10-15 16:50:59 +01001069 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +01001070 /* clear SW control mode bits */
1071 up->efr &= OMAP_UART_SW_CLR;
1072
1073 /*
1074 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +01001075 * Enable XON/XOFF flow control on input.
1076 * Receiver compares XON1, XOFF1.
1077 */
Russell King3af08bd2012-10-05 13:32:08 +01001078 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +01001079 up->efr |= OMAP_UART_SW_RX;
1080
Russell King01d70bb2012-10-15 16:50:59 +01001081 /*
Russell King3af08bd2012-10-05 13:32:08 +01001082 * IXOFF Flag:
1083 * Enable XON/XOFF flow control on output.
1084 * Transmit XON1, XOFF1
1085 */
1086 if (termios->c_iflag & IXOFF)
1087 up->efr |= OMAP_UART_SW_TX;
1088
1089 /*
Russell King01d70bb2012-10-15 16:50:59 +01001090 * IXANY Flag:
1091 * Enable any character to restart output.
1092 * Operation resumes after receiving any
1093 * character after recognition of the XOFF character
1094 */
1095 if (termios->c_iflag & IXANY)
1096 up->mcr |= UART_MCR_XONANY;
1097 else
1098 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001099 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001100 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001101 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1102 serial_out(up, UART_EFR, up->efr);
1103 serial_out(up, UART_LCR, up->lcr);
1104
Govindraj.Rb6126332010-09-27 20:20:49 +05301105 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301106
1107 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001108 pm_runtime_mark_last_busy(up->dev);
1109 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301110 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301111}
1112
1113static void
1114serial_omap_pm(struct uart_port *port, unsigned int state,
1115 unsigned int oldstate)
1116{
Felipe Balbic990f352012-08-23 13:32:41 +03001117 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301118 unsigned char efr;
1119
Rajendra Nayakba774332011-12-14 17:25:43 +05301120 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301121
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001122 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001123 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301124 efr = serial_in(up, UART_EFR);
1125 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1126 serial_out(up, UART_LCR, 0);
1127
1128 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001129 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301130 serial_out(up, UART_EFR, efr);
1131 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301132
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001133 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301134 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001135 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301136 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001137 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301138 }
1139
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001140 pm_runtime_mark_last_busy(up->dev);
1141 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301142}
1143
1144static void serial_omap_release_port(struct uart_port *port)
1145{
1146 dev_dbg(port->dev, "serial_omap_release_port+\n");
1147}
1148
1149static int serial_omap_request_port(struct uart_port *port)
1150{
1151 dev_dbg(port->dev, "serial_omap_request_port+\n");
1152 return 0;
1153}
1154
1155static void serial_omap_config_port(struct uart_port *port, int flags)
1156{
Felipe Balbic990f352012-08-23 13:32:41 +03001157 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301158
1159 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301160 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301161 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001162 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301163}
1164
1165static int
1166serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1167{
1168 /* we don't want the core code to modify any port params */
1169 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1170 return -EINVAL;
1171}
1172
1173static const char *
1174serial_omap_type(struct uart_port *port)
1175{
Felipe Balbic990f352012-08-23 13:32:41 +03001176 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301177
Rajendra Nayakba774332011-12-14 17:25:43 +05301178 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301179 return up->name;
1180}
1181
Govindraj.Rb6126332010-09-27 20:20:49 +05301182#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1183
1184static inline void wait_for_xmitr(struct uart_omap_port *up)
1185{
1186 unsigned int status, tmout = 10000;
1187
1188 /* Wait up to 10ms for the character(s) to be sent. */
1189 do {
1190 status = serial_in(up, UART_LSR);
1191
1192 if (status & UART_LSR_BI)
1193 up->lsr_break_flag = UART_LSR_BI;
1194
1195 if (--tmout == 0)
1196 break;
1197 udelay(1);
1198 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1199
1200 /* Wait up to 1s for flow control if necessary */
1201 if (up->port.flags & UPF_CONS_FLOW) {
1202 tmout = 1000000;
1203 for (tmout = 1000000; tmout; tmout--) {
1204 unsigned int msr = serial_in(up, UART_MSR);
1205
1206 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1207 if (msr & UART_MSR_CTS)
1208 break;
1209
1210 udelay(1);
1211 }
1212 }
1213}
1214
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001215#ifdef CONFIG_CONSOLE_POLL
1216
1217static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1218{
Felipe Balbic990f352012-08-23 13:32:41 +03001219 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301220
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001221 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001222 wait_for_xmitr(up);
1223 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001224 pm_runtime_mark_last_busy(up->dev);
1225 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001226}
1227
1228static int serial_omap_poll_get_char(struct uart_port *port)
1229{
Felipe Balbic990f352012-08-23 13:32:41 +03001230 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301231 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001232
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001233 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301234 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001235 if (!(status & UART_LSR_DR)) {
1236 status = NO_POLL_CHAR;
1237 goto out;
1238 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001239
Govindraj.Rfcdca752011-02-28 18:12:23 +05301240 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001241
1242out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001243 pm_runtime_mark_last_busy(up->dev);
1244 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001245
Govindraj.Rfcdca752011-02-28 18:12:23 +05301246 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001247}
1248
1249#endif /* CONFIG_CONSOLE_POLL */
1250
1251#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1252
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301253static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001254
1255static struct uart_driver serial_omap_reg;
1256
Govindraj.Rb6126332010-09-27 20:20:49 +05301257static void serial_omap_console_putchar(struct uart_port *port, int ch)
1258{
Felipe Balbic990f352012-08-23 13:32:41 +03001259 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301260
1261 wait_for_xmitr(up);
1262 serial_out(up, UART_TX, ch);
1263}
1264
1265static void
1266serial_omap_console_write(struct console *co, const char *s,
1267 unsigned int count)
1268{
1269 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1270 unsigned long flags;
1271 unsigned int ier;
1272 int locked = 1;
1273
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001274 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301275
Govindraj.Rb6126332010-09-27 20:20:49 +05301276 local_irq_save(flags);
1277 if (up->port.sysrq)
1278 locked = 0;
1279 else if (oops_in_progress)
1280 locked = spin_trylock(&up->port.lock);
1281 else
1282 spin_lock(&up->port.lock);
1283
1284 /*
1285 * First save the IER then disable the interrupts
1286 */
1287 ier = serial_in(up, UART_IER);
1288 serial_out(up, UART_IER, 0);
1289
1290 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1291
1292 /*
1293 * Finally, wait for transmitter to become empty
1294 * and restore the IER
1295 */
1296 wait_for_xmitr(up);
1297 serial_out(up, UART_IER, ier);
1298 /*
1299 * The receive handling will happen properly because the
1300 * receive ready bit will still be set; it is not cleared
1301 * on read. However, modem control will not, we must
1302 * call it if we have saved something in the saved flags
1303 * while processing with interrupts off.
1304 */
1305 if (up->msr_saved_flags)
1306 check_modem_status(up);
1307
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001308 pm_runtime_mark_last_busy(up->dev);
1309 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301310 if (locked)
1311 spin_unlock(&up->port.lock);
1312 local_irq_restore(flags);
1313}
1314
1315static int __init
1316serial_omap_console_setup(struct console *co, char *options)
1317{
1318 struct uart_omap_port *up;
1319 int baud = 115200;
1320 int bits = 8;
1321 int parity = 'n';
1322 int flow = 'n';
1323
1324 if (serial_omap_console_ports[co->index] == NULL)
1325 return -ENODEV;
1326 up = serial_omap_console_ports[co->index];
1327
1328 if (options)
1329 uart_parse_options(options, &baud, &parity, &bits, &flow);
1330
1331 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1332}
1333
1334static struct console serial_omap_console = {
1335 .name = OMAP_SERIAL_NAME,
1336 .write = serial_omap_console_write,
1337 .device = uart_console_device,
1338 .setup = serial_omap_console_setup,
1339 .flags = CON_PRINTBUFFER,
1340 .index = -1,
1341 .data = &serial_omap_reg,
1342};
1343
1344static void serial_omap_add_console_port(struct uart_omap_port *up)
1345{
Rajendra Nayakba774332011-12-14 17:25:43 +05301346 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301347}
1348
1349#define OMAP_CONSOLE (&serial_omap_console)
1350
1351#else
1352
1353#define OMAP_CONSOLE NULL
1354
1355static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1356{}
1357
1358#endif
1359
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001360/* Enable or disable the rs485 support */
1361static void
1362serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
1363{
1364 struct uart_omap_port *up = to_uart_omap_port(port);
1365 unsigned long flags;
1366 unsigned int mode;
1367 int val;
1368
1369 pm_runtime_get_sync(up->dev);
1370 spin_lock_irqsave(&up->port.lock, flags);
1371
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001372 /* Disable interrupts from this port */
1373 mode = up->ier;
1374 up->ier = 0;
1375 serial_out(up, UART_IER, 0);
1376
1377 /* store new config */
1378 up->rs485 = *rs485conf;
1379
1380 /*
1381 * Just as a precaution, only allow rs485
1382 * to be enabled if the gpio pin is valid
1383 */
1384 if (gpio_is_valid(up->rts_gpio)) {
1385 /* enable / disable rts */
1386 val = (up->rs485.flags & SER_RS485_ENABLED) ?
1387 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
1388 val = (up->rs485.flags & val) ? 1 : 0;
1389 gpio_set_value(up->rts_gpio, val);
1390 } else
1391 up->rs485.flags &= ~SER_RS485_ENABLED;
1392
1393 /* Enable interrupts */
1394 up->ier = mode;
1395 serial_out(up, UART_IER, up->ier);
1396
Philippe Proulx018e7442013-10-23 18:49:58 -04001397 /* If RS-485 is disabled, make sure the THR interrupt is fired when
1398 * TX FIFO is below the trigger level.
1399 */
1400 if (!(up->rs485.flags & SER_RS485_ENABLED) &&
1401 (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
1402 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
1403 serial_out(up, UART_OMAP_SCR, up->scr);
1404 }
1405
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001406 spin_unlock_irqrestore(&up->port.lock, flags);
1407 pm_runtime_mark_last_busy(up->dev);
1408 pm_runtime_put_autosuspend(up->dev);
1409}
1410
1411static int
1412serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
1413{
1414 struct serial_rs485 rs485conf;
1415
1416 switch (cmd) {
1417 case TIOCSRS485:
1418 if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
1419 sizeof(rs485conf)))
1420 return -EFAULT;
1421
1422 serial_omap_config_rs485(port, &rs485conf);
1423 break;
1424
1425 case TIOCGRS485:
1426 if (copy_to_user((struct serial_rs485 *) arg,
1427 &(to_uart_omap_port(port)->rs485),
1428 sizeof(rs485conf)))
1429 return -EFAULT;
1430 break;
1431
1432 default:
1433 return -ENOIOCTLCMD;
1434 }
1435 return 0;
1436}
1437
1438
Govindraj.Rb6126332010-09-27 20:20:49 +05301439static struct uart_ops serial_omap_pops = {
1440 .tx_empty = serial_omap_tx_empty,
1441 .set_mctrl = serial_omap_set_mctrl,
1442 .get_mctrl = serial_omap_get_mctrl,
1443 .stop_tx = serial_omap_stop_tx,
1444 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001445 .throttle = serial_omap_throttle,
1446 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301447 .stop_rx = serial_omap_stop_rx,
1448 .enable_ms = serial_omap_enable_ms,
1449 .break_ctl = serial_omap_break_ctl,
1450 .startup = serial_omap_startup,
1451 .shutdown = serial_omap_shutdown,
1452 .set_termios = serial_omap_set_termios,
1453 .pm = serial_omap_pm,
1454 .type = serial_omap_type,
1455 .release_port = serial_omap_release_port,
1456 .request_port = serial_omap_request_port,
1457 .config_port = serial_omap_config_port,
1458 .verify_port = serial_omap_verify_port,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001459 .ioctl = serial_omap_ioctl,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001460#ifdef CONFIG_CONSOLE_POLL
1461 .poll_put_char = serial_omap_poll_put_char,
1462 .poll_get_char = serial_omap_poll_get_char,
1463#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301464};
1465
1466static struct uart_driver serial_omap_reg = {
1467 .owner = THIS_MODULE,
1468 .driver_name = "OMAP-SERIAL",
1469 .dev_name = OMAP_SERIAL_NAME,
1470 .nr = OMAP_MAX_HSUART_PORTS,
1471 .cons = OMAP_CONSOLE,
1472};
1473
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301474#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301475static int serial_omap_prepare(struct device *dev)
1476{
1477 struct uart_omap_port *up = dev_get_drvdata(dev);
1478
1479 up->is_suspending = true;
1480
1481 return 0;
1482}
1483
1484static void serial_omap_complete(struct device *dev)
1485{
1486 struct uart_omap_port *up = dev_get_drvdata(dev);
1487
1488 up->is_suspending = false;
1489}
1490
Govindraj.Rfcdca752011-02-28 18:12:23 +05301491static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301492{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301493 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301494
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301495 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001496 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301497
Govindraj.Rb6126332010-09-27 20:20:49 +05301498 return 0;
1499}
1500
Govindraj.Rfcdca752011-02-28 18:12:23 +05301501static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301502{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301503 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301504
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301505 uart_resume_port(&serial_omap_reg, &up->port);
1506
Govindraj.Rb6126332010-09-27 20:20:49 +05301507 return 0;
1508}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301509#else
1510#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001511#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301512#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301513
Bill Pemberton9671f092012-11-19 13:21:50 -05001514static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301515{
1516 u32 mvr, scheme;
1517 u16 revision, major, minor;
1518
Ruchika Kharwar76bac192013-07-08 10:28:57 +03001519 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301520
1521 /* Check revision register scheme */
1522 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1523
1524 switch (scheme) {
1525 case 0: /* Legacy Scheme: OMAP2/3 */
1526 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1527 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1528 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1529 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1530 break;
1531 case 1:
1532 /* New Scheme: OMAP4+ */
1533 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1534 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1535 OMAP_UART_MVR_MAJ_SHIFT;
1536 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1537 break;
1538 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001539 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301540 "Unknown %s revision, defaulting to highest\n",
1541 up->name);
1542 /* highest possible revision */
1543 major = 0xff;
1544 minor = 0xff;
1545 }
1546
1547 /* normalize revision for the driver */
1548 revision = UART_BUILD_REVISION(major, minor);
1549
1550 switch (revision) {
1551 case OMAP_UART_REV_46:
1552 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1553 UART_ERRATA_i291_DMA_FORCEIDLE);
1554 break;
1555 case OMAP_UART_REV_52:
1556 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1557 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001558 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301559 break;
1560 case OMAP_UART_REV_63:
1561 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001562 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301563 break;
1564 default:
1565 break;
1566 }
1567}
1568
Bill Pemberton9671f092012-11-19 13:21:50 -05001569static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301570{
1571 struct omap_uart_port_info *omap_up_info;
1572
1573 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1574 if (!omap_up_info)
1575 return NULL; /* out of memory */
1576
1577 of_property_read_u32(dev->of_node, "clock-frequency",
1578 &omap_up_info->uartclk);
1579 return omap_up_info;
1580}
1581
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001582static int serial_omap_probe_rs485(struct uart_omap_port *up,
1583 struct device_node *np)
1584{
1585 struct serial_rs485 *rs485conf = &up->rs485;
1586 u32 rs485_delay[2];
1587 enum of_gpio_flags flags;
1588 int ret;
1589
1590 rs485conf->flags = 0;
1591 up->rts_gpio = -EINVAL;
1592
1593 if (!np)
1594 return 0;
1595
1596 if (of_property_read_bool(np, "rs485-rts-active-high"))
1597 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1598 else
1599 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1600
1601 /* check for tx enable gpio */
1602 up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
1603 if (gpio_is_valid(up->rts_gpio)) {
1604 ret = gpio_request(up->rts_gpio, "omap-serial");
1605 if (ret < 0)
1606 return ret;
1607 ret = gpio_direction_output(up->rts_gpio,
1608 flags & SER_RS485_RTS_AFTER_SEND);
1609 if (ret < 0)
1610 return ret;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001611 } else if (up->rts_gpio == -EPROBE_DEFER) {
1612 return -EPROBE_DEFER;
1613 } else {
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001614 up->rts_gpio = -EINVAL;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001615 }
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001616
1617 if (of_property_read_u32_array(np, "rs485-rts-delay",
1618 rs485_delay, 2) == 0) {
1619 rs485conf->delay_rts_before_send = rs485_delay[0];
1620 rs485conf->delay_rts_after_send = rs485_delay[1];
1621 }
1622
1623 if (of_property_read_bool(np, "rs485-rx-during-tx"))
1624 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1625
1626 if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
1627 rs485conf->flags |= SER_RS485_ENABLED;
1628
1629 return 0;
1630}
1631
Bill Pemberton9671f092012-11-19 13:21:50 -05001632static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301633{
1634 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001635 struct resource *mem, *irq;
Jingoo Han574de552013-07-30 17:06:57 +09001636 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001637 int ret, uartirq = 0, wakeirq = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +05301638
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001639 /* The optional wakeirq may be specified in the board dts file */
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001640 if (pdev->dev.of_node) {
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001641 uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1642 if (!uartirq)
1643 return -EPROBE_DEFER;
1644 wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301645 omap_up_info = of_get_uart_port_info(&pdev->dev);
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001646 pdev->dev.platform_data = omap_up_info;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001647 } else {
1648 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1649 if (!irq) {
1650 dev_err(&pdev->dev, "no irq resource?\n");
1651 return -ENODEV;
1652 }
1653 uartirq = irq->start;
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001654 }
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301655
Govindraj.Rb6126332010-09-27 20:20:49 +05301656 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1657 if (!mem) {
1658 dev_err(&pdev->dev, "no mem resource?\n");
1659 return -ENODEV;
1660 }
1661
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301662 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001663 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301664 dev_err(&pdev->dev, "memory region already claimed\n");
1665 return -EBUSY;
1666 }
1667
NeilBrown9574f362012-07-30 10:30:26 +10001668 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1669 omap_up_info->DTR_present) {
1670 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1671 if (ret < 0)
1672 return ret;
1673 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1674 omap_up_info->DTR_inverted);
1675 if (ret < 0)
1676 return ret;
1677 }
1678
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301679 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1680 if (!up)
1681 return -ENOMEM;
1682
NeilBrown9574f362012-07-30 10:30:26 +10001683 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1684 omap_up_info->DTR_present) {
1685 up->DTR_gpio = omap_up_info->DTR_gpio;
1686 up->DTR_inverted = omap_up_info->DTR_inverted;
1687 } else
1688 up->DTR_gpio = -EINVAL;
1689 up->DTR_active = 0;
1690
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001691 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301692 up->port.dev = &pdev->dev;
1693 up->port.type = PORT_OMAP;
1694 up->port.iotype = UPIO_MEM;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001695 up->port.irq = uartirq;
1696 up->wakeirq = wakeirq;
Markus Pargmannce6acca2014-01-24 18:09:41 +01001697 if (!up->wakeirq)
1698 dev_info(up->port.dev, "no wakeirq for uart%d\n",
1699 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301700
1701 up->port.regshift = 2;
1702 up->port.fifosize = 64;
1703 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301704
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301705 if (pdev->dev.of_node)
1706 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1707 else
1708 up->port.line = pdev->id;
1709
1710 if (up->port.line < 0) {
1711 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1712 up->port.line);
1713 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301714 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301715 }
1716
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001717 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1718 if (ret < 0)
1719 goto err_rs485;
1720
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301721 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301722 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301723 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1724 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301725 if (!up->port.membase) {
1726 dev_err(&pdev->dev, "can't ioremap UART\n");
1727 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301728 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301729 }
1730
Govindraj.Rb6126332010-09-27 20:20:49 +05301731 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301732 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301733 if (!up->port.uartclk) {
1734 up->port.uartclk = DEFAULT_CLK_SPEED;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001735 dev_warn(&pdev->dev,
Philippe Proulx80d86112013-10-31 09:39:58 -04001736 "No clock speed specified: using default: %d\n",
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001737 DEFAULT_CLK_SPEED);
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301738 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301739
Govindraj.R2fd14962011-11-09 17:41:21 +05301740 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1741 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1742 pm_qos_add_request(&up->pm_qos_request,
1743 PM_QOS_CPU_DMA_LATENCY, up->latency);
1744 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1745 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1746
Felipe Balbi93220dc2012-09-06 15:45:27 +03001747 platform_set_drvdata(pdev, up);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001748 if (omap_up_info->autosuspend_timeout == 0)
1749 omap_up_info->autosuspend_timeout = -1;
1750 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301751 pm_runtime_use_autosuspend(&pdev->dev);
1752 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301753 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301754
1755 pm_runtime_irq_safe(&pdev->dev);
Grygorii Strashko3026d142013-07-22 15:31:15 +05301756 pm_runtime_enable(&pdev->dev);
1757
Govindraj.Rfcdca752011-02-28 18:12:23 +05301758 pm_runtime_get_sync(&pdev->dev);
1759
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301760 omap_serial_fill_features_erratas(up);
1761
Rajendra Nayakba774332011-12-14 17:25:43 +05301762 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301763 serial_omap_add_console_port(up);
1764
1765 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1766 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301767 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301768
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001769 pm_runtime_mark_last_busy(up->dev);
1770 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301771 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301772
1773err_add_port:
1774 pm_runtime_put(&pdev->dev);
1775 pm_runtime_disable(&pdev->dev);
1776err_ioremap:
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001777err_rs485:
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301778err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301779 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1780 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301781 return ret;
1782}
1783
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001784static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301785{
1786 struct uart_omap_port *up = platform_get_drvdata(dev);
1787
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001788 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001789 pm_runtime_disable(up->dev);
1790 uart_remove_one_port(&serial_omap_reg, &up->port);
1791 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301792
Govindraj.Rb6126332010-09-27 20:20:49 +05301793 return 0;
1794}
1795
Govindraj.R94734742011-11-07 19:00:33 +05301796/*
1797 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1798 * The access to uart register after MDR1 Access
1799 * causes UART to corrupt data.
1800 *
1801 * Need a delay =
1802 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1803 * give 10 times as much
1804 */
1805static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1806{
1807 u8 timeout = 255;
1808
1809 serial_out(up, UART_OMAP_MDR1, mdr1);
1810 udelay(2);
1811 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1812 UART_FCR_CLEAR_RCVR);
1813 /*
1814 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1815 * TX_FIFO_E bit is 1.
1816 */
1817 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1818 (UART_LSR_THRE | UART_LSR_DR))) {
1819 timeout--;
1820 if (!timeout) {
1821 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001822 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301823 serial_in(up, UART_LSR));
1824 break;
1825 }
1826 udelay(1);
1827 }
1828}
1829
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301830#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301831static void serial_omap_restore_context(struct uart_omap_port *up)
1832{
Govindraj.R94734742011-11-07 19:00:33 +05301833 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1834 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1835 else
1836 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1837
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301838 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1839 serial_out(up, UART_EFR, UART_EFR_ECB);
1840 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1841 serial_out(up, UART_IER, 0x0);
1842 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301843 serial_out(up, UART_DLL, up->dll);
1844 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301845 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1846 serial_out(up, UART_IER, up->ier);
1847 serial_out(up, UART_FCR, up->fcr);
1848 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1849 serial_out(up, UART_MCR, up->mcr);
1850 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301851 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301852 serial_out(up, UART_EFR, up->efr);
1853 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301854 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1855 serial_omap_mdr1_errataset(up, up->mdr1);
1856 else
1857 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001858 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301859}
1860
Govindraj.Rfcdca752011-02-28 18:12:23 +05301861static int serial_omap_runtime_suspend(struct device *dev)
1862{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301863 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301864
Wei Yongjun7f253012013-06-05 10:04:49 +08001865 if (!up)
1866 return -EINVAL;
1867
Sourav Poddarddd85e22013-05-15 21:05:38 +05301868 /*
1869 * When using 'no_console_suspend', the console UART must not be
1870 * suspended. Since driver suspend is managed by runtime suspend,
1871 * preventing runtime suspend (by returning error) will keep device
1872 * active during suspend.
1873 */
1874 if (up->is_suspending && !console_suspend_enabled &&
1875 uart_console(&up->port))
1876 return -EBUSY;
1877
Felipe Balbie5b57c02012-08-23 13:32:42 +03001878 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301879
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301880 if (device_may_wakeup(dev)) {
1881 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001882 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301883 up->wakeups_enabled = true;
1884 }
1885 } else {
1886 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001887 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301888 up->wakeups_enabled = false;
1889 }
1890 }
1891
Govindraj.R2fd14962011-11-09 17:41:21 +05301892 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1893 schedule_work(&up->qos_work);
1894
Govindraj.Rfcdca752011-02-28 18:12:23 +05301895 return 0;
1896}
1897
1898static int serial_omap_runtime_resume(struct device *dev)
1899{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301900 struct uart_omap_port *up = dev_get_drvdata(dev);
1901
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301902 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301903
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301904 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001905 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301906 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301907 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301908 } else if (up->context_loss_cnt != loss_cnt) {
1909 serial_omap_restore_context(up);
1910 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301911 up->latency = up->calc_latency;
1912 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301913
Govindraj.Rfcdca752011-02-28 18:12:23 +05301914 return 0;
1915}
1916#endif
1917
1918static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1919 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1920 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1921 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301922 .prepare = serial_omap_prepare,
1923 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301924};
1925
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301926#if defined(CONFIG_OF)
1927static const struct of_device_id omap_serial_of_match[] = {
1928 { .compatible = "ti,omap2-uart" },
1929 { .compatible = "ti,omap3-uart" },
1930 { .compatible = "ti,omap4-uart" },
1931 {},
1932};
1933MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1934#endif
1935
Govindraj.Rb6126332010-09-27 20:20:49 +05301936static struct platform_driver serial_omap_driver = {
1937 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001938 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301939 .driver = {
1940 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301941 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301942 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301943 },
1944};
1945
1946static int __init serial_omap_init(void)
1947{
1948 int ret;
1949
1950 ret = uart_register_driver(&serial_omap_reg);
1951 if (ret != 0)
1952 return ret;
1953 ret = platform_driver_register(&serial_omap_driver);
1954 if (ret != 0)
1955 uart_unregister_driver(&serial_omap_reg);
1956 return ret;
1957}
1958
1959static void __exit serial_omap_exit(void)
1960{
1961 platform_driver_unregister(&serial_omap_driver);
1962 uart_unregister_driver(&serial_omap_reg);
1963}
1964
1965module_init(serial_omap_init);
1966module_exit(serial_omap_exit);
1967
1968MODULE_DESCRIPTION("OMAP High Speed UART driver");
1969MODULE_LICENSE("GPL");
1970MODULE_AUTHOR("Texas Instruments Inc");