blob: 1658cfd85aa7d5fba882869303ba4dbca24e3c12 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080039#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Ben Widawskya35d9d32011-07-13 14:38:17 -070050int i915_panel_ignore_lid __read_mostly = 0;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect [default], 1=lid open, "
54 "-1=lid closed)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Chris Wilsonac668082011-02-09 16:15:32 +000067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Keith Packardc0f372b32011-11-16 22:24:52 -080069 "Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000070
Keith Packard4415e632011-11-09 09:57:50 -080071int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070072module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070073MODULE_PARM_DESC(i915_enable_fbc,
74 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070075 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076
Ben Widawskya35d9d32011-07-13 14:38:17 -070077unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000078module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070079MODULE_PARM_DESC(lvds_downclock,
80 "Use panel (LVDS/eDP) downclocking for power savings "
81 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000082
Keith Packard4415e632011-11-09 09:57:50 -080083int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000084module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070085MODULE_PARM_DESC(lvds_use_ssc,
86 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070087 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000088
Ben Widawskya35d9d32011-07-13 14:38:17 -070089int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +000090module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070091MODULE_PARM_DESC(vbt_sdvo_panel_type,
92 "Override selection of SDVO panel mode in the VBT "
93 "(default: auto)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +000094
Ben Widawskya35d9d32011-07-13 14:38:17 -070095static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +000096module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070097MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700100module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(enable_hangcheck,
102 "Periodically check GPU activity for detecting hangs. "
103 "WARNING: Disabling this can cause system wide hangs. "
104 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700105
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500106static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800107extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500108
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500109#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200110 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000111 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500112 .vendor = 0x8086, \
113 .device = id, \
114 .subvendor = PCI_ANY_ID, \
115 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500117
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200118static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100119 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100120 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500121};
122
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200123static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100124 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100125 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500126};
127
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200128static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100129 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400130 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100131 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500132};
133
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200134static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100135 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100136 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500137};
138
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200139static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100140 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100141 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100144 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500145 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100146 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100147 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500148};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200149static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100150 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100151 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200153static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100154 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500155 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100156 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100157 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500158};
159
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200160static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100161 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100162 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100163 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500164};
165
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200166static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100167 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000168 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100169 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100170 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500171};
172
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200173static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100174 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100175 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100176 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500177};
178
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200179static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100180 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100181 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800182 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500183};
184
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200185static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100186 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000187 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100188 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100189 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800190 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500191};
192
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200193static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100194 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100195 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100196 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500197};
198
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200199static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100200 .gen = 5,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200201 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800202 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500203};
204
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200205static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100206 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000207 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700208 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800209 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500210};
211
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200212static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100213 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100214 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100215 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100216 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200217 .has_llc = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800218};
219
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200220static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100221 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100222 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800223 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100224 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100225 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200226 .has_llc = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800227};
228
Jesse Barnesc76b6152011-04-28 14:32:07 -0700229static const struct intel_device_info intel_ivybridge_d_info = {
230 .is_ivybridge = 1, .gen = 7,
231 .need_gfx_hws = 1, .has_hotplug = 1,
232 .has_bsd_ring = 1,
233 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200234 .has_llc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700235};
236
237static const struct intel_device_info intel_ivybridge_m_info = {
238 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
239 .need_gfx_hws = 1, .has_hotplug = 1,
240 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
241 .has_bsd_ring = 1,
242 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200243 .has_llc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700244};
245
Chris Wilson6103da02010-07-05 18:01:47 +0100246static const struct pci_device_id pciidlist[] = { /* aka */
247 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
248 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
249 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400250 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100251 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
252 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
253 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
254 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
255 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
256 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
257 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
258 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
259 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
260 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
261 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
262 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
263 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
264 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
265 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
266 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
267 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
268 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
269 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
270 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
271 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
272 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100273 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500274 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
275 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
276 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
277 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800278 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800279 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
280 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800281 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800282 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800283 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800284 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700285 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
286 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
287 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
288 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
289 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500290 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291};
292
Jesse Barnes79e53942008-11-07 14:24:08 -0800293#if defined(CONFIG_DRM_I915_KMS)
294MODULE_DEVICE_TABLE(pci, pciidlist);
295#endif
296
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800297#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700298#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800299#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700300#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800301
Akshay Joshi0206e352011-08-16 15:34:10 -0400302void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800303{
304 struct drm_i915_private *dev_priv = dev->dev_private;
305 struct pci_dev *pch;
306
307 /*
308 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
309 * make graphics device passthrough work easy for VMM, that only
310 * need to expose ISA bridge to let driver know the real hardware
311 * underneath. This is a requirement from virtualization team.
312 */
313 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
314 if (pch) {
315 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
316 int id;
317 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
318
Jesse Barnes90711d52011-04-28 14:48:02 -0700319 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
320 dev_priv->pch_type = PCH_IBX;
321 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
322 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800323 dev_priv->pch_type = PCH_CPT;
324 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700325 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
326 /* PantherPoint is CPT compatible */
327 dev_priv->pch_type = PCH_CPT;
328 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800329 }
330 }
331 pci_dev_put(pch);
332 }
333}
334
Keith Packard8d715f02011-11-18 20:39:01 -0800335void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000336{
337 int count;
338
339 count = 0;
340 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
341 udelay(10);
342
343 I915_WRITE_NOTRACE(FORCEWAKE, 1);
344 POSTING_READ(FORCEWAKE);
345
346 count = 0;
347 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
348 udelay(10);
349}
350
Keith Packard8d715f02011-11-18 20:39:01 -0800351void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
352{
353 int count;
354
355 count = 0;
356 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
357 udelay(10);
358
359 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
360 POSTING_READ(FORCEWAKE_MT);
361
362 count = 0;
363 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
364 udelay(10);
365}
366
Ben Widawskyfcca7922011-04-25 11:23:07 -0700367/*
368 * Generally this is called implicitly by the register read function. However,
369 * if some sequence requires the GT to not power down then this function should
370 * be called at the beginning of the sequence followed by a call to
371 * gen6_gt_force_wake_put() at the end of the sequence.
372 */
373void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
374{
375 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
376
377 /* Forcewake is atomic in case we get in here without the lock */
378 if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
Keith Packard8d715f02011-11-18 20:39:01 -0800379 dev_priv->display.force_wake_get(dev_priv);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700380}
381
Keith Packard8d715f02011-11-18 20:39:01 -0800382void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000383{
384 I915_WRITE_NOTRACE(FORCEWAKE, 0);
385 POSTING_READ(FORCEWAKE);
386}
387
Keith Packard8d715f02011-11-18 20:39:01 -0800388void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
389{
390 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
391 POSTING_READ(FORCEWAKE_MT);
392}
393
Ben Widawskyfcca7922011-04-25 11:23:07 -0700394/*
395 * see gen6_gt_force_wake_get()
396 */
397void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
398{
399 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
400
401 if (atomic_dec_and_test(&dev_priv->forcewake_count))
Keith Packard8d715f02011-11-18 20:39:01 -0800402 dev_priv->display.force_wake_put(dev_priv);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700403}
404
Chris Wilson91355832011-03-04 19:22:40 +0000405void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
406{
Akshay Joshi0206e352011-08-16 15:34:10 -0400407 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
Chris Wilson957367202011-05-12 22:17:09 +0100408 int loop = 500;
409 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
410 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
411 udelay(10);
412 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
413 }
414 WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES);
415 dev_priv->gt_fifo_count = fifo;
Chris Wilson91355832011-03-04 19:22:40 +0000416 }
Chris Wilson957367202011-05-12 22:17:09 +0100417 dev_priv->gt_fifo_count--;
Chris Wilson91355832011-03-04 19:22:40 +0000418}
419
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100420static int i915_drm_freeze(struct drm_device *dev)
421{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100422 struct drm_i915_private *dev_priv = dev->dev_private;
423
Dave Airlie5bcf7192010-12-07 09:20:40 +1000424 drm_kms_helper_poll_disable(dev);
425
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100426 pci_save_state(dev->pdev);
427
428 /* If KMS is active, we do the leavevt stuff here */
429 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
430 int error = i915_gem_idle(dev);
431 if (error) {
432 dev_err(&dev->pdev->dev,
433 "GEM idle failed, resume might fail\n");
434 return error;
435 }
436 drm_irq_uninstall(dev);
437 }
438
439 i915_save_state(dev);
440
Chris Wilson44834a62010-08-19 16:09:23 +0100441 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100442
443 /* Modeset on resume, not lid events */
444 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100445
446 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100447}
448
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000449int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100450{
451 int error;
452
453 if (!dev || !dev->dev_private) {
454 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700455 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000456 return -ENODEV;
457 }
458
Dave Airlieb932ccb2008-02-20 10:02:20 +1000459 if (state.event == PM_EVENT_PRETHAW)
460 return 0;
461
Dave Airlie5bcf7192010-12-07 09:20:40 +1000462
463 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
464 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100465
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100466 error = i915_drm_freeze(dev);
467 if (error)
468 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000469
Dave Airlieb932ccb2008-02-20 10:02:20 +1000470 if (state.event == PM_EVENT_SUSPEND) {
471 /* Shut down the device */
472 pci_disable_device(dev->pdev);
473 pci_set_power_state(dev->pdev, PCI_D3hot);
474 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000475
476 return 0;
477}
478
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100479static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000480{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800481 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100482 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100483
Chris Wilsond1c3b172010-12-08 14:26:19 +0000484 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
485 mutex_lock(&dev->struct_mutex);
486 i915_gem_restore_gtt_mappings(dev);
487 mutex_unlock(&dev->struct_mutex);
488 }
489
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100490 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100491 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100492
Jesse Barnes5669fca2009-02-17 15:13:31 -0800493 /* KMS EnterVT equivalent */
494 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
495 mutex_lock(&dev->struct_mutex);
496 dev_priv->mm.suspended = 0;
497
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100498 error = i915_gem_init_ringbuffer(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800499 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800500
Keith Packard9fb526d2011-09-26 22:24:57 -0700501 if (HAS_PCH_SPLIT(dev))
502 ironlake_init_pch_refclk(dev);
503
Chris Wilson500f7142011-01-24 15:14:41 +0000504 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800505 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100506
Zhao Yakui354ff962009-07-08 14:13:12 +0800507 /* Resume the modeset for every activated CRTC */
508 drm_helper_resume_force_mode(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800509
Chris Wilsonac668082011-02-09 16:15:32 +0000510 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800511 ironlake_enable_rc6(dev);
512 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800513
Chris Wilson44834a62010-08-19 16:09:23 +0100514 intel_opregion_init(dev);
515
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800516 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700517
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100518 return error;
519}
520
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000521int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100522{
Chris Wilson6eecba32010-09-08 09:45:11 +0100523 int ret;
524
Dave Airlie5bcf7192010-12-07 09:20:40 +1000525 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
526 return 0;
527
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100528 if (pci_enable_device(dev->pdev))
529 return -EIO;
530
531 pci_set_master(dev->pdev);
532
Chris Wilson6eecba32010-09-08 09:45:11 +0100533 ret = i915_drm_thaw(dev);
534 if (ret)
535 return ret;
536
537 drm_kms_helper_poll_enable(dev);
538 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000539}
540
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100541static int i8xx_do_reset(struct drm_device *dev, u8 flags)
542{
543 struct drm_i915_private *dev_priv = dev->dev_private;
544
545 if (IS_I85X(dev))
546 return -ENODEV;
547
548 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
549 POSTING_READ(D_STATE);
550
551 if (IS_I830(dev) || IS_845G(dev)) {
552 I915_WRITE(DEBUG_RESET_I830,
553 DEBUG_RESET_DISPLAY |
554 DEBUG_RESET_RENDER |
555 DEBUG_RESET_FULL);
556 POSTING_READ(DEBUG_RESET_I830);
557 msleep(1);
558
559 I915_WRITE(DEBUG_RESET_I830, 0);
560 POSTING_READ(DEBUG_RESET_I830);
561 }
562
563 msleep(1);
564
565 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
566 POSTING_READ(D_STATE);
567
568 return 0;
569}
570
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700571static int i965_reset_complete(struct drm_device *dev)
572{
573 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700574 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700575 return gdrst & 0x1;
576}
577
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700578static int i965_do_reset(struct drm_device *dev, u8 flags)
579{
580 u8 gdrst;
581
Chris Wilsonae681d92010-10-01 14:57:56 +0100582 /*
583 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
584 * well as the reset bit (GR/bit 0). Setting the GR bit
585 * triggers the reset; when done, the hardware will clear it.
586 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700587 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
588 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
589
590 return wait_for(i965_reset_complete(dev), 500);
591}
592
593static int ironlake_do_reset(struct drm_device *dev, u8 flags)
594{
595 struct drm_i915_private *dev_priv = dev->dev_private;
596 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
597 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
598 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599}
600
Eric Anholtcff458c2010-11-18 09:31:14 +0800601static int gen6_do_reset(struct drm_device *dev, u8 flags)
602{
603 struct drm_i915_private *dev_priv = dev->dev_private;
604
605 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
606 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
607}
608
Ben Gamari11ed50e2009-09-14 17:48:45 -0400609/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200610 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400611 * @dev: drm device to reset
612 * @flags: reset domains
613 *
614 * Reset the chip. Useful if a hang is detected. Returns zero on successful
615 * reset or otherwise an error code.
616 *
617 * Procedure is fairly simple:
618 * - reset the chip using the reset reg
619 * - re-init context state
620 * - re-init hardware status page
621 * - re-init ring buffer
622 * - re-init interrupt state
623 * - re-init display
624 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100625int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400626{
627 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400628 /*
629 * We really should only reset the display subsystem if we actually
630 * need to
631 */
632 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700633 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400634
Chris Wilsond78cb502010-12-23 13:33:15 +0000635 if (!i915_try_reset)
636 return 0;
637
Chris Wilson340479a2010-12-04 18:17:15 +0000638 if (!mutex_trylock(&dev->struct_mutex))
639 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400640
Chris Wilson069efc12010-09-30 16:53:18 +0100641 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400642
Chris Wilsonf803aa52010-09-19 12:38:26 +0100643 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100644 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
645 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
646 } else switch (INTEL_INFO(dev)->gen) {
Kenneth Graunke10836942011-07-07 15:33:26 -0700647 case 7:
Eric Anholtcff458c2010-11-18 09:31:14 +0800648 case 6:
649 ret = gen6_do_reset(dev, flags);
Ben Widawsky25732822011-06-24 14:31:47 -0700650 /* If reset with a user forcewake, try to restore */
651 if (atomic_read(&dev_priv->forcewake_count))
652 __gen6_gt_force_wake_get(dev_priv);
Eric Anholtcff458c2010-11-18 09:31:14 +0800653 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100654 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700655 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100656 break;
657 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700658 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100659 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100660 case 2:
661 ret = i8xx_do_reset(dev, flags);
662 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100663 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100664 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700665 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100666 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100667 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100668 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400669 }
670
671 /* Ok, now get things going again... */
672
673 /*
674 * Everything depends on having the GTT running, so we need to start
675 * there. Fortunately we don't need to do this unless we reset the
676 * chip at a PCI level.
677 *
678 * Next we need to restore the context, but we don't use those
679 * yet either...
680 *
681 * Ring buffer needs to be re-initialized in the KMS case, or if X
682 * was running at the time of the reset (i.e. we weren't VT
683 * switched away).
684 */
685 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800686 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400687 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800688
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000689 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800690 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000691 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800692 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000693 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800694
Ben Gamari11ed50e2009-09-14 17:48:45 -0400695 mutex_unlock(&dev->struct_mutex);
696 drm_irq_uninstall(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000697 drm_mode_config_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400698 drm_irq_install(dev);
699 mutex_lock(&dev->struct_mutex);
700 }
701
Ben Gamari11ed50e2009-09-14 17:48:45 -0400702 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100703
704 /*
705 * Perform a full modeset as on later generations, e.g. Ironlake, we may
706 * need to retrain the display link and cannot just restore the register
707 * values.
708 */
709 if (need_display) {
710 mutex_lock(&dev->mode_config.mutex);
711 drm_helper_resume_force_mode(dev);
712 mutex_unlock(&dev->mode_config.mutex);
713 }
714
Ben Gamari11ed50e2009-09-14 17:48:45 -0400715 return 0;
716}
717
718
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500719static int __devinit
720i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
721{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000722 /* Only bind to function 0 of the device. Early generations
723 * used function 1 as a placeholder for multi-head. This causes
724 * us confusion instead, especially on the systems where both
725 * functions have the same PCI-ID!
726 */
727 if (PCI_FUNC(pdev->devfn))
728 return -ENODEV;
729
Jordan Crousedcdb1672010-05-27 13:40:25 -0600730 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500731}
732
733static void
734i915_pci_remove(struct pci_dev *pdev)
735{
736 struct drm_device *dev = pci_get_drvdata(pdev);
737
738 drm_put_dev(dev);
739}
740
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100741static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500742{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100743 struct pci_dev *pdev = to_pci_dev(dev);
744 struct drm_device *drm_dev = pci_get_drvdata(pdev);
745 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500746
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100747 if (!drm_dev || !drm_dev->dev_private) {
748 dev_err(dev, "DRM not initialized, aborting suspend.\n");
749 return -ENODEV;
750 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500751
Dave Airlie5bcf7192010-12-07 09:20:40 +1000752 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
753 return 0;
754
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100755 error = i915_drm_freeze(drm_dev);
756 if (error)
757 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500758
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100759 pci_disable_device(pdev);
760 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800761
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800762 return 0;
763}
764
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100765static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800766{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100767 struct pci_dev *pdev = to_pci_dev(dev);
768 struct drm_device *drm_dev = pci_get_drvdata(pdev);
769
770 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800771}
772
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100773static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800774{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100775 struct pci_dev *pdev = to_pci_dev(dev);
776 struct drm_device *drm_dev = pci_get_drvdata(pdev);
777
778 if (!drm_dev || !drm_dev->dev_private) {
779 dev_err(dev, "DRM not initialized, aborting suspend.\n");
780 return -ENODEV;
781 }
782
783 return i915_drm_freeze(drm_dev);
784}
785
786static int i915_pm_thaw(struct device *dev)
787{
788 struct pci_dev *pdev = to_pci_dev(dev);
789 struct drm_device *drm_dev = pci_get_drvdata(pdev);
790
791 return i915_drm_thaw(drm_dev);
792}
793
794static int i915_pm_poweroff(struct device *dev)
795{
796 struct pci_dev *pdev = to_pci_dev(dev);
797 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100798
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100799 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800800}
801
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100802static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400803 .suspend = i915_pm_suspend,
804 .resume = i915_pm_resume,
805 .freeze = i915_pm_freeze,
806 .thaw = i915_pm_thaw,
807 .poweroff = i915_pm_poweroff,
808 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800809};
810
Jesse Barnesde151cf2008-11-12 10:03:55 -0800811static struct vm_operations_struct i915_gem_vm_ops = {
812 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800813 .open = drm_gem_vm_open,
814 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800815};
816
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700817static const struct file_operations i915_driver_fops = {
818 .owner = THIS_MODULE,
819 .open = drm_open,
820 .release = drm_release,
821 .unlocked_ioctl = drm_ioctl,
822 .mmap = drm_gem_mmap,
823 .poll = drm_poll,
824 .fasync = drm_fasync,
825 .read = drm_read,
826#ifdef CONFIG_COMPAT
827 .compat_ioctl = i915_compat_ioctl,
828#endif
829 .llseek = noop_llseek,
830};
831
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +0000833 /* Don't use MTRRs here; the Xserver or userspace app should
834 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +1100835 */
Eric Anholt673a3942008-07-30 12:06:12 -0700836 .driver_features =
837 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
838 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100839 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000840 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700841 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100842 .lastclose = i915_driver_lastclose,
843 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700844 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100845
846 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
847 .suspend = i915_suspend,
848 .resume = i915_resume,
849
Dave Airliecda17382005-07-10 17:31:26 +1000850 .device_is_agp = i915_driver_device_is_agp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000852 .master_create = i915_master_create,
853 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500854#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400855 .debugfs_init = i915_debugfs_init,
856 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500857#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700858 .gem_init_object = i915_gem_init_object,
859 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800860 .gem_vm_ops = &i915_gem_vm_ops,
Dave Airlieff72145b2011-02-07 12:16:14 +1000861 .dumb_create = i915_gem_dumb_create,
862 .dumb_map_offset = i915_gem_mmap_gtt,
863 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700865 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +1100866 .name = DRIVER_NAME,
867 .desc = DRIVER_DESC,
868 .date = DRIVER_DATE,
869 .major = DRIVER_MAJOR,
870 .minor = DRIVER_MINOR,
871 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872};
873
Dave Airlie8410ea32010-12-15 03:16:38 +1000874static struct pci_driver i915_pci_driver = {
875 .name = DRIVER_NAME,
876 .id_table = pciidlist,
877 .probe = i915_pci_probe,
878 .remove = i915_pci_remove,
879 .driver.pm = &i915_pm_ops,
880};
881
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882static int __init i915_init(void)
883{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800884 if (!intel_agp_enabled) {
885 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
886 return -ENODEV;
887 }
888
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800890
891 /*
892 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
893 * explicitly disabled with the module pararmeter.
894 *
895 * Otherwise, just follow the parameter (defaulting to off).
896 *
897 * Allow optional vga_text_mode_force boot option to override
898 * the default behavior.
899 */
900#if defined(CONFIG_DRM_I915_KMS)
901 if (i915_modeset != 0)
902 driver.driver_features |= DRIVER_MODESET;
903#endif
904 if (i915_modeset == 1)
905 driver.driver_features |= DRIVER_MODESET;
906
907#ifdef CONFIG_VGA_CONSOLE
908 if (vgacon_text_force() && i915_modeset == -1)
909 driver.driver_features &= ~DRIVER_MODESET;
910#endif
911
Chris Wilson3885c6b2011-01-23 10:45:14 +0000912 if (!(driver.driver_features & DRIVER_MODESET))
913 driver.get_vblank_timestamp = NULL;
914
Dave Airlie8410ea32010-12-15 03:16:38 +1000915 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916}
917
918static void __exit i915_exit(void)
919{
Dave Airlie8410ea32010-12-15 03:16:38 +1000920 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921}
922
923module_init(i915_init);
924module_exit(i915_exit);
925
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000926MODULE_AUTHOR(DRIVER_AUTHOR);
927MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -0700929
Andi Kleenf7000882011-10-13 16:08:51 -0700930#define __i915_read(x, y) \
931u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
932 u##x val = 0; \
933 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
934 gen6_gt_force_wake_get(dev_priv); \
935 val = read##y(dev_priv->regs + reg); \
936 gen6_gt_force_wake_put(dev_priv); \
937 } else { \
938 val = read##y(dev_priv->regs + reg); \
939 } \
940 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
941 return val; \
942}
943
944__i915_read(8, b)
945__i915_read(16, w)
946__i915_read(32, l)
947__i915_read(64, q)
948#undef __i915_read
949
950#define __i915_write(x, y) \
951void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
952 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
953 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
954 __gen6_gt_wait_for_fifo(dev_priv); \
955 } \
956 write##y(val, dev_priv->regs + reg); \
957}
958__i915_write(8, b)
959__i915_write(16, w)
960__i915_write(32, l)
961__i915_write(64, q)
962#undef __i915_write